xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8188fu/hal/phydm/phydm_rainfo.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #ifndef __PHYDMRAINFO_H__
27*4882a593Smuzhiyun #define __PHYDMRAINFO_H__
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* 2019.12.24 Add ra mask c2h & h2c API*/
30*4882a593Smuzhiyun #define RAINFO_VERSION "8.6"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define	FORCED_UPDATE_RAMASK_PERIOD	5
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define	H2C_MAX_LENGTH		7
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #define	RA_FLOOR_UP_GAP		3
37*4882a593Smuzhiyun #define	RA_FLOOR_TABLE_SIZE	7
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define	ACTIVE_TP_THRESHOLD	1
40*4882a593Smuzhiyun #define	RA_RETRY_DESCEND_NUM	2
41*4882a593Smuzhiyun #define	RA_RETRY_LIMIT_LOW	4
42*4882a593Smuzhiyun #define	RA_RETRY_LIMIT_HIGH	32
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define PHYDM_IS_LEGACY_RATE(rate) ((rate <= ODM_RATE54M) ? true : false)
45*4882a593Smuzhiyun #define PHYDM_IS_CCK_RATE(rate) ((rate <= ODM_RATE11M) ? true : false)
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP)
48*4882a593Smuzhiyun 	#define	FIRST_MACID	1
49*4882a593Smuzhiyun #else
50*4882a593Smuzhiyun 	#define	FIRST_MACID	0
51*4882a593Smuzhiyun #endif
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun /* @1 ============================================================
54*4882a593Smuzhiyun  * 1 enumrate
55*4882a593Smuzhiyun  * 1 ============================================================
56*4882a593Smuzhiyun  */
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun enum phydm_ra_dbg_para {
59*4882a593Smuzhiyun 	RADBG_PCR_TH_OFFSET	= 0,
60*4882a593Smuzhiyun 	RADBG_RTY_PENALTY	= 1,
61*4882a593Smuzhiyun 	RADBG_N_HIGH		= 2,
62*4882a593Smuzhiyun 	RADBG_N_LOW		= 3,
63*4882a593Smuzhiyun 	RADBG_TRATE_UP_TABLE	= 4,
64*4882a593Smuzhiyun 	RADBG_TRATE_DOWN_TABLE	= 5,
65*4882a593Smuzhiyun 	RADBG_TRYING_NECESSARY	= 6,
66*4882a593Smuzhiyun 	RADBG_TDROPING_NECESSARY = 7,
67*4882a593Smuzhiyun 	RADBG_RATE_UP_RTY_RATIO	= 8,
68*4882a593Smuzhiyun 	RADBG_RATE_DOWN_RTY_RATIO = 9, /* u8 */
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	RADBG_DEBUG_MONITOR1	= 0xc,
71*4882a593Smuzhiyun 	RADBG_DEBUG_MONITOR2	= 0xd,
72*4882a593Smuzhiyun 	RADBG_DEBUG_MONITOR3	= 0xe,
73*4882a593Smuzhiyun 	RADBG_DEBUG_MONITOR4	= 0xf,
74*4882a593Smuzhiyun 	RADBG_DEBUG_MONITOR5	= 0x10,
75*4882a593Smuzhiyun 	NUM_RA_PARA
76*4882a593Smuzhiyun };
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun enum phydm_wireless_mode {
79*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_UNKNOWN	= 0x00,
80*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_A		= 0x01,
81*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_B		= 0x02,
82*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_G		= 0x04,
83*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_AUTO	= 0x08,
84*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_N_24G	= 0x10,
85*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_N_5G	= 0x20,
86*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_AC_5G	= 0x40,
87*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_AC_24G	= 0x80,
88*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_AC_ONLY	= 0x100,
89*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_MAX		= 0x800,
90*4882a593Smuzhiyun 	PHYDM_WIRELESS_MODE_ALL		= 0xFFFF
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun enum phydm_rateid_idx {
94*4882a593Smuzhiyun 	PHYDM_BGN_40M_2SS	= 0,
95*4882a593Smuzhiyun 	PHYDM_BGN_40M_1SS	= 1,
96*4882a593Smuzhiyun 	PHYDM_BGN_20M_2SS	= 2,
97*4882a593Smuzhiyun 	PHYDM_BGN_20M_1SS	= 3,
98*4882a593Smuzhiyun 	PHYDM_GN_N2SS		= 4,
99*4882a593Smuzhiyun 	PHYDM_GN_N1SS		= 5,
100*4882a593Smuzhiyun 	PHYDM_BG		= 6,
101*4882a593Smuzhiyun 	PHYDM_G			= 7,
102*4882a593Smuzhiyun 	PHYDM_B_20M		= 8,
103*4882a593Smuzhiyun 	PHYDM_ARFR0_AC_2SS	= 9,
104*4882a593Smuzhiyun 	PHYDM_ARFR1_AC_1SS	= 10,
105*4882a593Smuzhiyun 	PHYDM_ARFR2_AC_2G_1SS	= 11,
106*4882a593Smuzhiyun 	PHYDM_ARFR3_AC_2G_2SS	= 12,
107*4882a593Smuzhiyun 	PHYDM_ARFR4_AC_3SS	= 13,
108*4882a593Smuzhiyun 	PHYDM_ARFR5_N_3SS	= 14,
109*4882a593Smuzhiyun 	PHYDM_ARFR7_N_4SS	= 15,
110*4882a593Smuzhiyun 	PHYDM_ARFR6_AC_4SS	= 16
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun enum phydm_qam_order {
114*4882a593Smuzhiyun 	PHYDM_QAM_CCK	= 0,
115*4882a593Smuzhiyun 	PHYDM_QAM_BPSK	= 1,
116*4882a593Smuzhiyun 	PHYDM_QAM_QPSK	= 2,
117*4882a593Smuzhiyun 	PHYDM_QAM_16QAM	= 3,
118*4882a593Smuzhiyun 	PHYDM_QAM_64QAM	= 4,
119*4882a593Smuzhiyun 	PHYDM_QAM_256QAM = 5
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #if (RATE_ADAPTIVE_SUPPORT == 1)/* @88E RA */
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun struct _phydm_txstatistic_ {
125*4882a593Smuzhiyun 	u32	hw_total_tx;
126*4882a593Smuzhiyun 	u32	hw_tx_success;
127*4882a593Smuzhiyun 	u32	hw_tx_rty;
128*4882a593Smuzhiyun 	u32	hw_tx_drop;
129*4882a593Smuzhiyun };
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /* @1 ============================================================
132*4882a593Smuzhiyun  * 1  structure
133*4882a593Smuzhiyun  * 1 ============================================================
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun struct _odm_ra_info_ {
136*4882a593Smuzhiyun 	u8	rate_id;
137*4882a593Smuzhiyun 	u32	rate_mask;
138*4882a593Smuzhiyun 	u32	ra_use_rate;
139*4882a593Smuzhiyun 	u8	rate_sgi;
140*4882a593Smuzhiyun 	u8	rssi_sta_ra;
141*4882a593Smuzhiyun 	u8	pre_rssi_sta_ra;
142*4882a593Smuzhiyun 	u8	sgi_enable;
143*4882a593Smuzhiyun 	u8	decision_rate;
144*4882a593Smuzhiyun 	u8	pre_rate;
145*4882a593Smuzhiyun 	u8	highest_rate;
146*4882a593Smuzhiyun 	u8	lowest_rate;
147*4882a593Smuzhiyun 	u32	nsc_up;
148*4882a593Smuzhiyun 	u32	nsc_down;
149*4882a593Smuzhiyun 	u16	RTY[5];
150*4882a593Smuzhiyun 	u32	TOTAL;
151*4882a593Smuzhiyun 	u16	DROP;
152*4882a593Smuzhiyun 	u8	active;
153*4882a593Smuzhiyun 	u16	rpt_time;
154*4882a593Smuzhiyun 	u8	ra_waiting_counter;
155*4882a593Smuzhiyun 	u8	ra_pending_counter;
156*4882a593Smuzhiyun 	u8	ra_drop_after_down;
157*4882a593Smuzhiyun #if 1 /* POWER_TRAINING_ACTIVE == 1 */ /* For compile  pass only~! */
158*4882a593Smuzhiyun 	u8	pt_active;	/* on or off */
159*4882a593Smuzhiyun 	u8	pt_try_state;	/* @0 trying state, 1 for decision state */
160*4882a593Smuzhiyun 	u8	pt_stage;	/* @0~6 */
161*4882a593Smuzhiyun 	u8	pt_stop_count;	/* Stop PT counter */
162*4882a593Smuzhiyun 	u8	pt_pre_rate;	/* @if rate change do PT */
163*4882a593Smuzhiyun 	u8	pt_pre_rssi;	/* @if RSSI change 5% do PT */
164*4882a593Smuzhiyun 	u8	pt_mode_ss;	/* @decide whitch rate should do PT */
165*4882a593Smuzhiyun 	u8	ra_stage;	/* @StageRA, decide how many times RA will be done between PT */
166*4882a593Smuzhiyun 	u8	pt_smooth_factor;
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP) &&	((DEV_BUS_TYPE == RT_USB_INTERFACE) || (DEV_BUS_TYPE == RT_SDIO_INTERFACE))
169*4882a593Smuzhiyun 	u8	rate_down_counter;
170*4882a593Smuzhiyun 	u8	rate_up_counter;
171*4882a593Smuzhiyun 	u8	rate_direction;
172*4882a593Smuzhiyun 	u8	bounding_type;
173*4882a593Smuzhiyun 	u8	bounding_counter;
174*4882a593Smuzhiyun 	u8	bounding_learning_time;
175*4882a593Smuzhiyun 	u8	rate_down_start_time;
176*4882a593Smuzhiyun #endif
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun #endif
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun struct ra_table {
182*4882a593Smuzhiyun 	#ifdef MU_EX_MACID
183*4882a593Smuzhiyun 	u8	mu1_rate[MU_EX_MACID];
184*4882a593Smuzhiyun 	#endif
185*4882a593Smuzhiyun 	u8	highest_client_tx_order;
186*4882a593Smuzhiyun 	u16	highest_client_tx_rate_order;
187*4882a593Smuzhiyun 	u8	power_tracking_flag;
188*4882a593Smuzhiyun 	u8	ra_th_ofst; /*RA_threshold_offset*/
189*4882a593Smuzhiyun 	u8	ra_ofst_direc; /*RA_offset_direction*/
190*4882a593Smuzhiyun 	u8	up_ramask_cnt; /*@force update_ra_mask counter*/
191*4882a593Smuzhiyun 	u8	up_ramask_cnt_tmp; /*@Just for debug, should be removed latter*/
192*4882a593Smuzhiyun 	u32	rrsr_val_init; /*0x440*/
193*4882a593Smuzhiyun 	u32	rrsr_val_curr; /*0x440*/
194*4882a593Smuzhiyun 	boolean dynamic_rrsr_en;
195*4882a593Smuzhiyun 	u8	ra_trigger_mode; /*0: pkt RA, 1: TBTT RA*/
196*4882a593Smuzhiyun 	u8	ra_tx_cls_th;	 /*255: auto, xx: in dB*/
197*4882a593Smuzhiyun #if 0	/*@CONFIG_RA_DYNAMIC_RTY_LIMIT*/
198*4882a593Smuzhiyun 	u8	per_rate_retrylimit_20M[PHY_NUM_RATE_IDX];
199*4882a593Smuzhiyun 	u8	per_rate_retrylimit_40M[PHY_NUM_RATE_IDX];
200*4882a593Smuzhiyun 	u8	retry_descend_num;
201*4882a593Smuzhiyun 	u8	retrylimit_low;
202*4882a593Smuzhiyun 	u8	retrylimit_high;
203*4882a593Smuzhiyun #endif
204*4882a593Smuzhiyun 	u8	ldpc_thres; /* @if RSSI > ldpc_th => switch from LPDC to BCC */
205*4882a593Smuzhiyun 	void (*record_ra_info)(void *dm_void, u8 macid,
206*4882a593Smuzhiyun 			       struct cmn_sta_info *sta, u64 ra_mask);
207*4882a593Smuzhiyun 	u8	ra_mask_rpt_stamp;
208*4882a593Smuzhiyun 	u8 	ra_mask_buf[8];
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun struct ra_mask_rpt_trig {
212*4882a593Smuzhiyun 	u8			ra_mask_rpt_stamp;
213*4882a593Smuzhiyun 	u8			macid;
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun struct ra_mask_rpt {
217*4882a593Smuzhiyun 	u8			ra_mask_rpt_stamp;
218*4882a593Smuzhiyun 	u8 			ra_mask_buf[8];
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /* @1 ============================================================
222*4882a593Smuzhiyun  * 1  Function Prototype
223*4882a593Smuzhiyun  * 1 ============================================================
224*4882a593Smuzhiyun  */
225*4882a593Smuzhiyun boolean phydm_is_cck_rate(void *dm_void, u8 rate);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun boolean phydm_is_ofdm_rate(void *dm_void, u8 rate);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun boolean phydm_is_ht_rate(void *dm_void, u8 rate);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun boolean phydm_is_vht_rate(void *dm_void, u8 rate);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun u8 phydm_legacy_rate_2_spec_rate(void *dm_void, u8 rate);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun u8 phydm_rate_2_rate_digit(void *dm_void, u8 rate);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun u8 phydm_rate_type_2_num_ss(void *dm_void, enum PDM_RATE_TYPE type);
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun u8 phydm_rate_to_num_ss(void *dm_void, u8 data_rate);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun void phydm_h2C_debug(void *dm_void, char input[][16], u32 *_used,
242*4882a593Smuzhiyun 		     char *output, u32 *_out_len);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun void phydm_ra_debug(void *dm_void, char input[][16], u32 *_used, char *output,
245*4882a593Smuzhiyun 		    u32 *_out_len);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun void phydm_ra_mask_report_h2c_trigger(void *dm_void,
248*4882a593Smuzhiyun 				      struct ra_mask_rpt_trig *trig_rpt);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun void phydm_ra_mask_report_c2h_result(void *dm_void, struct ra_mask_rpt *rpt);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun void odm_c2h_ra_para_report_handler(void *dm_void, u8 *cmd_buf, u8 cmd_len);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun void phydm_print_rate(void *dm_void, u8 rate, u32 dbg_component);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun void phydm_print_rate_2_buff(void *dm_void, u8 rate, char *buf, u16 buf_size);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun void phydm_c2h_ra_report_handler(void *dm_void, u8 *cmd_buf, u8 cmd_len);
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun u8 phydm_rate_order_compute(void *dm_void, u8 rate_idx);
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun void phydm_rrsr_set_register(void *dm_void, u32 rrsr_val);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun void phydm_ra_info_watchdog(void *dm_void);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun void phydm_rrsr_en(void *dm_void, boolean en_rrsr);
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun void phydm_ra_info_init(void *dm_void);
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun void phydm_modify_RA_PCR_threshold(void *dm_void, u8 ra_ofst_direc,
271*4882a593Smuzhiyun 				   u8 ra_th_ofst);
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun u8 phydm_vht_en_mapping(void *dm_void, u32 wireless_mode);
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun u8 phydm_rate_id_mapping(void *dm_void, u32 wireless_mode, u8 rf_type, u8 bw);
276*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_AP)
277*4882a593Smuzhiyun void phydm_update_hal_ra_mask(
278*4882a593Smuzhiyun 	void *dm_void,
279*4882a593Smuzhiyun 	u32 wireless_mode,
280*4882a593Smuzhiyun 	u8 rf_type,
281*4882a593Smuzhiyun 	u8 BW,
282*4882a593Smuzhiyun 	u8 mimo_ps_enable,
283*4882a593Smuzhiyun 	u8 disable_cck_rate,
284*4882a593Smuzhiyun 	u32 *ratr_bitmap_msb_in,
285*4882a593Smuzhiyun 	u32 *ratr_bitmap_in,
286*4882a593Smuzhiyun 	u8 tx_rate_level);
287*4882a593Smuzhiyun #endif
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_CE)
290*4882a593Smuzhiyun u8 phydm_get_plcp(void *dm_void, u16 macid);
291*4882a593Smuzhiyun #endif
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun void phydm_refresh_rate_adaptive_mask(void *dm_void);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun u8 phydm_get_rx_stream_num(void *dm_void, enum rf_type type);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun u8 phydm_rssi_lv_dec(void *dm_void, u32 rssi, u8 ratr_state);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun void odm_ra_post_action_on_assoc(void *dm);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun u8 odm_find_rts_rate(void *dm_void, u8 tx_rate, boolean is_erp_protect);
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun void phydm_show_sta_info(void *dm_void, char input[][16], u32 *_used,
304*4882a593Smuzhiyun 			 char *output, u32 *_out_len);
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun u8 phydm_get_rate_from_rssi_lv(void *dm_void, u8 sta_idx);
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun void phydm_ra_registed(void *dm_void, u8 macid, u8 rssi_from_assoc);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun void phydm_ra_offline(void *dm_void, u8 macid);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun void phydm_ra_mask_watchdog(void *dm_void);
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun #if (DM_ODM_SUPPORT_TYPE == ODM_WIN)
315*4882a593Smuzhiyun void odm_refresh_basic_rate_mask(
316*4882a593Smuzhiyun 	void *dm_void);
317*4882a593Smuzhiyun #endif
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
320*4882a593Smuzhiyun void phydm_ra_mode_selection(void *dm_void, u8 mode);
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #endif /*@#ifndef __PHYDMRAINFO_H__*/
324