xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8188fu/hal/phydm/phydm_dig.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #ifndef __PHYDMDIG_H__
27*4882a593Smuzhiyun #define __PHYDMDIG_H__
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* 2019.10.25 remove redundant code*/
30*4882a593Smuzhiyun #define DIG_VERSION "3.7"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define	DIG_HW		0
33*4882a593Smuzhiyun #define DIG_LIMIT_PERIOD 60 /*60 sec*/
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun /*@--------------------Define ---------------------------------------*/
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /*@=== [DIG Boundary] ========================================*/
38*4882a593Smuzhiyun /*@DIG coverage mode*/
39*4882a593Smuzhiyun #define	DIG_MAX_COVERAGR		0x26
40*4882a593Smuzhiyun #define	DIG_MIN_COVERAGE		0x1c
41*4882a593Smuzhiyun #define	DIG_MAX_OF_MIN_COVERAGE		0x22
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun /*@[DIG Balance mode]*/
44*4882a593Smuzhiyun #if (DIG_HW == 1)
45*4882a593Smuzhiyun #define	DIG_MAX_BALANCE_MODE		0x32
46*4882a593Smuzhiyun #else
47*4882a593Smuzhiyun #define	DIG_MAX_BALANCE_MODE		0x3e
48*4882a593Smuzhiyun #endif
49*4882a593Smuzhiyun #define	DIG_MAX_OF_MIN_BALANCE_MODE	0x2a
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /*@[DIG Performance mode]*/
52*4882a593Smuzhiyun #define	DIG_MAX_PERFORMANCE_MODE	0x5a
53*4882a593Smuzhiyun #define	DIG_MAX_OF_MIN_PERFORMANCE_MODE	0x40	/*@[WLANBB-871]*/
54*4882a593Smuzhiyun #define	DIG_MIN_PERFORMANCE		0x20
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /*@DIG DFS function*/
57*4882a593Smuzhiyun #define	DIG_MAX_DFS			0x28
58*4882a593Smuzhiyun #define	DIG_MIN_DFS			0x20
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun /*@DIG LPS function*/
61*4882a593Smuzhiyun #define	DIG_MAX_LPS			0x3e
62*4882a593Smuzhiyun #define	DIG_MIN_LPS			0x20
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
65*4882a593Smuzhiyun #define DIG_NUM_OF_TDMA_STATES	2 /*@L, H state*/
66*4882a593Smuzhiyun #define DIG_TIMER_MS			250
67*4882a593Smuzhiyun #define	ONE_SEC_MS			1000
68*4882a593Smuzhiyun #endif
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun /*@=== [DIG FA Threshold] ======================================*/
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun /*Normal*/
73*4882a593Smuzhiyun #define	DM_DIG_FA_TH0			500
74*4882a593Smuzhiyun #define	DM_DIG_FA_TH1			750
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /*@LPS*/
77*4882a593Smuzhiyun #define	DM_DIG_FA_TH0_LPS		4	/* @-> 4 lps */
78*4882a593Smuzhiyun #define	DM_DIG_FA_TH1_LPS		15	/* @-> 15 lps */
79*4882a593Smuzhiyun #define	DM_DIG_FA_TH2_LPS		30	/* @-> 30 lps */
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define	RSSI_OFFSET_DIG_LPS		5
82*4882a593Smuzhiyun #define DIG_RECORD_NUM			4
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /*@--------------------Enum-----------------------------------*/
85*4882a593Smuzhiyun enum phydm_dig_mode {
86*4882a593Smuzhiyun 	PHYDM_DIG_PERFORAMNCE_MODE	= 0,
87*4882a593Smuzhiyun 	PHYDM_DIG_COVERAGE_MODE		= 1,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun enum phydm_dig_trend {
91*4882a593Smuzhiyun 	DIG_STABLE			= 0,
92*4882a593Smuzhiyun 	DIG_INCREASING			= 1,
93*4882a593Smuzhiyun 	DIG_DECREASING			= 2
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun enum phydm_fw_dig_mode_e {
97*4882a593Smuzhiyun 	DIG_PERFORMANCE_MODE	= 0,
98*4882a593Smuzhiyun 	DIG_COVERAGE_MODE	= 1,
99*4882a593Smuzhiyun 	DIG_LPS_MODE		= 2
100*4882a593Smuzhiyun };
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
103*4882a593Smuzhiyun enum upd_type {
104*4882a593Smuzhiyun 	ENABLE_TDMA,
105*4882a593Smuzhiyun 	MODE_DECISION
106*4882a593Smuzhiyun };
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun enum tdma_opmode {
109*4882a593Smuzhiyun 	MODE_PERFORMANCE = 1,
110*4882a593Smuzhiyun 	MODE_COVERAGE = 2
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
114*4882a593Smuzhiyun enum tdma_dig_timer {
115*4882a593Smuzhiyun 	INIT_TDMA_DIG_TIMMER,
116*4882a593Smuzhiyun 	CANCEL_TDMA_DIG_TIMMER,
117*4882a593Smuzhiyun 	RELEASE_TDMA_DIG_TIMMER
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun enum tdma_dig_state {
121*4882a593Smuzhiyun 	TDMA_DIG_LOW_STATE = 0,
122*4882a593Smuzhiyun 	TDMA_DIG_HIGH_STATE = 1,
123*4882a593Smuzhiyun 	NORMAL_DIG = 2
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun #endif
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /*@--------------------Define Struct-----------------------------------*/
129*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
130*4882a593Smuzhiyun struct phydm_dig_recorder_strcut {
131*4882a593Smuzhiyun 	u8		igi_bitmap; /*@Don't add any new parameter before this*/
132*4882a593Smuzhiyun 	u8		igi_history[DIG_RECORD_NUM];
133*4882a593Smuzhiyun 	u32		fa_history[DIG_RECORD_NUM];
134*4882a593Smuzhiyun 	u8		damping_limit_en;
135*4882a593Smuzhiyun 	u8		damping_limit_val; /*@Limit IGI_dyn_min*/
136*4882a593Smuzhiyun 	u32		limit_time;
137*4882a593Smuzhiyun 	u8		limit_rssi;
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun struct phydm_mcc_dig {
142*4882a593Smuzhiyun 	u8		mcc_rssi_A;
143*4882a593Smuzhiyun 	u8		mcc_rssi_B;
144*4882a593Smuzhiyun };
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun struct phydm_dig_struct {
147*4882a593Smuzhiyun #ifdef CFG_DIG_DAMPING_CHK
148*4882a593Smuzhiyun 	struct phydm_dig_recorder_strcut dig_recorder_t;
149*4882a593Smuzhiyun 	u8		dig_dl_en; /*@damping limit function enable*/
150*4882a593Smuzhiyun #endif
151*4882a593Smuzhiyun 	boolean		fw_dig_enable;
152*4882a593Smuzhiyun 	boolean		is_dbg_fa_th;
153*4882a593Smuzhiyun 	u8		cur_ig_value;
154*4882a593Smuzhiyun 	boolean		igi_dyn_up_hit;
155*4882a593Smuzhiyun 	u8		igi_trend;
156*4882a593Smuzhiyun 	u32		rvrt_val; /*all rvrt_val for pause API must set to u32*/
157*4882a593Smuzhiyun 	u8		igi_backup;
158*4882a593Smuzhiyun 	u8		rx_gain_range_max;	/*@dig_dynamic_max*/
159*4882a593Smuzhiyun 	u8		rx_gain_range_min;	/*@dig_dynamic_min*/
160*4882a593Smuzhiyun 	u8		dm_dig_max;		/*@Absolutly upper bound*/
161*4882a593Smuzhiyun 	u8		dm_dig_min;		/*@Absolutly lower bound*/
162*4882a593Smuzhiyun 	u8		dig_max_of_min;		/*@Absolutly max of min*/
163*4882a593Smuzhiyun 	u32		ant_div_rssi_max;
164*4882a593Smuzhiyun 	u8		*is_p2p_in_process;
165*4882a593Smuzhiyun 	u16		fa_th[3];
166*4882a593Smuzhiyun #if (RTL8822B_SUPPORT || RTL8197F_SUPPORT || RTL8821C_SUPPORT ||\
167*4882a593Smuzhiyun 	RTL8198F_SUPPORT || RTL8192F_SUPPORT || RTL8195B_SUPPORT ||\
168*4882a593Smuzhiyun 	RTL8822C_SUPPORT || RTL8814B_SUPPORT || RTL8721D_SUPPORT ||\
169*4882a593Smuzhiyun 	RTL8710C_SUPPORT || RTL8812F_SUPPORT || RTL8197G_SUPPORT)
170*4882a593Smuzhiyun 	u8		rf_gain_idx;
171*4882a593Smuzhiyun 	u8		agc_table_idx;
172*4882a593Smuzhiyun 	u8		big_jump_lmt[16];
173*4882a593Smuzhiyun 	u8		enable_adjust_big_jump:1;
174*4882a593Smuzhiyun 	u8		big_jump_step1:3;
175*4882a593Smuzhiyun 	u8		big_jump_step2:2;
176*4882a593Smuzhiyun 	u8		big_jump_step3:2;
177*4882a593Smuzhiyun #endif
178*4882a593Smuzhiyun 	u8		upcheck_init_val;
179*4882a593Smuzhiyun 	u8		lv0_ratio_reciprocal;
180*4882a593Smuzhiyun 	u8		lv1_ratio_reciprocal;
181*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
182*4882a593Smuzhiyun 	u8		cur_ig_value_tdma;
183*4882a593Smuzhiyun 	u8		low_ig_value;
184*4882a593Smuzhiyun 	u8		tdma_dig_state;	/*@To distinguish which state is now.(L-sate or H-state)*/
185*4882a593Smuzhiyun 	u8		tdma_dig_cnt;	/*@for phydm_tdma_dig_timer_check use*/
186*4882a593Smuzhiyun 	u8		pre_tdma_dig_cnt;
187*4882a593Smuzhiyun 	u8		sec_factor;
188*4882a593Smuzhiyun 	u32		cur_timestamp;
189*4882a593Smuzhiyun 	u32		pre_timestamp;
190*4882a593Smuzhiyun 	u32		fa_start_timestamp;
191*4882a593Smuzhiyun 	u32		fa_end_timestamp;
192*4882a593Smuzhiyun 	u32		fa_acc_1sec_timestamp;
193*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
194*4882a593Smuzhiyun 	u8		tdma_dig_block_cnt;/*@for 1 second dump indicator use*/
195*4882a593Smuzhiyun 			/*@dynamic upper bound for L/H state*/
196*4882a593Smuzhiyun 	u8		tdma_rx_gain_max[DIG_NUM_OF_TDMA_STATES];
197*4882a593Smuzhiyun 			/*@dynamic lower bound for L/H state*/
198*4882a593Smuzhiyun 	u8		tdma_rx_gain_min[DIG_NUM_OF_TDMA_STATES];
199*4882a593Smuzhiyun 			/*To distinguish current state(L-sate or H-state)*/
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun 	u8		tdma_force_l_igi;
202*4882a593Smuzhiyun 	u8		tdma_force_h_igi;
203*4882a593Smuzhiyun #endif
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun struct phydm_fa_struct {
207*4882a593Smuzhiyun 	u32		cnt_parity_fail;
208*4882a593Smuzhiyun 	u32		cnt_rate_illegal;
209*4882a593Smuzhiyun 	u32		cnt_crc8_fail;
210*4882a593Smuzhiyun 	u32		cnt_crc8_fail_vhta;
211*4882a593Smuzhiyun 	u32		cnt_crc8_fail_vhtb;
212*4882a593Smuzhiyun 	u32		cnt_mcs_fail;
213*4882a593Smuzhiyun 	u32		cnt_mcs_fail_vht;
214*4882a593Smuzhiyun 	u32		cnt_ofdm_fail;
215*4882a593Smuzhiyun 	u32		cnt_ofdm_fail_pre;	/* @For RTL8881A */
216*4882a593Smuzhiyun 	u32		cnt_cck_fail;
217*4882a593Smuzhiyun 	u32		cnt_all;
218*4882a593Smuzhiyun 	u32		cnt_all_accumulated;
219*4882a593Smuzhiyun 	u32		cnt_all_pre;
220*4882a593Smuzhiyun 	u32		cnt_fast_fsync;
221*4882a593Smuzhiyun 	u32		cnt_sb_search_fail;
222*4882a593Smuzhiyun 	u32		cnt_ofdm_cca;
223*4882a593Smuzhiyun 	u32		cnt_cck_cca;
224*4882a593Smuzhiyun 	u32		cnt_cca_all;
225*4882a593Smuzhiyun 	u32		cnt_bw_usc;
226*4882a593Smuzhiyun 	u32		cnt_bw_lsc;
227*4882a593Smuzhiyun 	u32		cnt_cck_crc32_error;
228*4882a593Smuzhiyun 	u32		cnt_cck_crc32_ok;
229*4882a593Smuzhiyun 	u32		cnt_ofdm_crc32_error;
230*4882a593Smuzhiyun 	u32		cnt_ofdm_crc32_ok;
231*4882a593Smuzhiyun 	u32		cnt_ht_crc32_error;
232*4882a593Smuzhiyun 	u32		cnt_ht_crc32_ok;
233*4882a593Smuzhiyun 	u32		cnt_ht_crc32_error_agg;
234*4882a593Smuzhiyun 	u32		cnt_ht_crc32_ok_agg;
235*4882a593Smuzhiyun 	u32		cnt_vht_crc32_error;
236*4882a593Smuzhiyun 	u32		cnt_vht_crc32_ok;
237*4882a593Smuzhiyun 	u32		cnt_crc32_error_all;
238*4882a593Smuzhiyun 	u32		cnt_crc32_ok_all;
239*4882a593Smuzhiyun 	u32		time_fa_all;
240*4882a593Smuzhiyun 	boolean		cck_block_enable;
241*4882a593Smuzhiyun 	boolean		ofdm_block_enable;
242*4882a593Smuzhiyun 	u32		dbg_port0;
243*4882a593Smuzhiyun 	boolean		edcca_flag;
244*4882a593Smuzhiyun 	u8		ofdm2_rate_idx;
245*4882a593Smuzhiyun 	u32		cnt_ofdm2_crc32_error;
246*4882a593Smuzhiyun 	u32		cnt_ofdm2_crc32_ok;
247*4882a593Smuzhiyun 	u8		ofdm2_pcr;
248*4882a593Smuzhiyun 	u8		ht2_rate_idx;
249*4882a593Smuzhiyun 	u32		cnt_ht2_crc32_error;
250*4882a593Smuzhiyun 	u32		cnt_ht2_crc32_ok;
251*4882a593Smuzhiyun 	u8		ht2_pcr;
252*4882a593Smuzhiyun 	u8		vht2_rate_idx;
253*4882a593Smuzhiyun 	u32		cnt_vht2_crc32_error;
254*4882a593Smuzhiyun 	u32		cnt_vht2_crc32_ok;
255*4882a593Smuzhiyun 	u8		vht2_pcr;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
260*4882a593Smuzhiyun struct phydm_fa_acc_struct {
261*4882a593Smuzhiyun 	u32		cnt_parity_fail;
262*4882a593Smuzhiyun 	u32		cnt_rate_illegal;
263*4882a593Smuzhiyun 	u32		cnt_crc8_fail;
264*4882a593Smuzhiyun 	u32		cnt_mcs_fail;
265*4882a593Smuzhiyun 	u32		cnt_ofdm_fail;
266*4882a593Smuzhiyun 	u32		cnt_ofdm_fail_pre;	/*@For RTL8881A*/
267*4882a593Smuzhiyun 	u32		cnt_cck_fail;
268*4882a593Smuzhiyun 	u32		cnt_all;
269*4882a593Smuzhiyun 	u32		cnt_all_pre;
270*4882a593Smuzhiyun 	u32		cnt_fast_fsync;
271*4882a593Smuzhiyun 	u32		cnt_sb_search_fail;
272*4882a593Smuzhiyun 	u32		cnt_ofdm_cca;
273*4882a593Smuzhiyun 	u32		cnt_cck_cca;
274*4882a593Smuzhiyun 	u32		cnt_cca_all;
275*4882a593Smuzhiyun 	u32		cnt_cck_crc32_error;
276*4882a593Smuzhiyun 	u32		cnt_cck_crc32_ok;
277*4882a593Smuzhiyun 	u32		cnt_ofdm_crc32_error;
278*4882a593Smuzhiyun 	u32		cnt_ofdm_crc32_ok;
279*4882a593Smuzhiyun 	u32		cnt_ht_crc32_error;
280*4882a593Smuzhiyun 	u32		cnt_ht_crc32_ok;
281*4882a593Smuzhiyun 	u32		cnt_vht_crc32_error;
282*4882a593Smuzhiyun 	u32		cnt_vht_crc32_ok;
283*4882a593Smuzhiyun 	u32		cnt_crc32_error_all;
284*4882a593Smuzhiyun 	u32		cnt_crc32_ok_all;
285*4882a593Smuzhiyun 	u32		cnt_all_1sec;
286*4882a593Smuzhiyun 	u32		cnt_cca_all_1sec;
287*4882a593Smuzhiyun 	u32		cnt_cck_fail_1sec;
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun #endif	/*@#ifdef PHYDM_TDMA_DIG_SUPPORT*/
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun /*@--------------------Function declaration-----------------------------*/
293*4882a593Smuzhiyun void phydm_write_dig_reg(void *dm_void, u8 igi);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun void odm_write_dig(void *dm_void, u8 current_igi);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun u8 phydm_get_igi(void *dm_void, enum bb_path path);
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun void phydm_set_dig_val(void *dm_void, u32 *val_buf, u8 val_len);
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun void odm_pause_dig(void *dm_void, enum phydm_pause_type pause_type,
302*4882a593Smuzhiyun 		   enum phydm_pause_level pause_level, u8 igi_value);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun #ifdef PHYDM_HW_IGI
305*4882a593Smuzhiyun void phydm_hwigi(void *dm_void);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun void phydm_hwigi_dbg(void *dm_void, char input[][16], u32 *_used,
308*4882a593Smuzhiyun 		     char *output, u32 *_out_len);
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun void phydm_dig_init(void *dm_void);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun void phydm_dig(void *dm_void);
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun void phydm_dig_lps_32k(void *dm_void);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun void phydm_dig_by_rssi_lps(void *dm_void);
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun void phydm_false_alarm_counter_statistics(void *dm_void);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun u32 phydm_get_edcca_report(void * dm_void);
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #ifdef PHYDM_TDMA_DIG_SUPPORT
324*4882a593Smuzhiyun void phydm_set_tdma_dig_timer(void *dm_void);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun void phydm_tdma_dig_timer_check(void *dm_void);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun void phydm_tdma_dig(void *dm_void);
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun void phydm_tdma_false_alarm_counter_check(void *dm_void);
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun void phydm_tdma_dig_add_interrupt_mask_handler(void *dm_void);
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun void phydm_false_alarm_counter_reset(void *dm_void);
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun void phydm_false_alarm_counter_acc(void *dm_void, boolean rssi_dump_en);
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun void phydm_false_alarm_counter_acc_reset(void *dm_void);
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun void phydm_tdma_dig_para_upd(void *dm_void, enum upd_type type, u8 input);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun #ifdef IS_USE_NEW_TDMA
343*4882a593Smuzhiyun void phydm_tdma_dig_timers(void *dm_void, u8 state);
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun void phydm_tdma_dig_cbk(void *dm_void);
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun void phydm_tdma_dig_workitem_callback(void *dm_void);
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun void phydm_tdma_fa_cnt_chk(void *dm_void);
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun void phydm_tdma_low_dig(void *dm_void);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun void phydm_tdma_high_dig(void *dm_void);
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun void phydm_fa_cnt_acc(void *dm_void, boolean rssi_dump_en,
356*4882a593Smuzhiyun 		      u8 cur_tdma_dig_state);
357*4882a593Smuzhiyun #endif /*@#ifdef IS_USE_NEW_TDMA*/
358*4882a593Smuzhiyun #endif /*@#ifdef PHYDM_TDMA_DIG_SUPPORT*/
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun void phydm_set_ofdm_agc_tab(void *dm_void, u8 tab_sel);
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun void phydm_dig_debug(void *dm_void, char input[][16], u32 *_used, char *output,
363*4882a593Smuzhiyun 		     u32 *_out_len);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun void phydm_fill_fw_dig_info(void *dm_void, boolean *enable,
366*4882a593Smuzhiyun 			    u8 *para4, u8 *para8);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun void phydm_crc32_cnt_dbg(void *dm_void, char input[][16], u32 *_used,
369*4882a593Smuzhiyun 			 char *output, u32 *_out_len);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #ifdef CONFIG_MCC_DM
372*4882a593Smuzhiyun void phydm_mcc_igi_cal(void *dm_void);
373*4882a593Smuzhiyun #endif
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun #endif
376