xref: /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8188fu/hal/phydm/phydm_api.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /******************************************************************************
2*4882a593Smuzhiyun  *
3*4882a593Smuzhiyun  * Copyright(c) 2007 - 2017  Realtek Corporation.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify it
6*4882a593Smuzhiyun  * under the terms of version 2 of the GNU General Public License as
7*4882a593Smuzhiyun  * published by the Free Software Foundation.
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * This program is distributed in the hope that it will be useful, but WITHOUT
10*4882a593Smuzhiyun  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12*4882a593Smuzhiyun  * more details.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * The full GNU General Public License is included in this distribution in the
15*4882a593Smuzhiyun  * file called LICENSE.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Contact Information:
18*4882a593Smuzhiyun  * wlanfae <wlanfae@realtek.com>
19*4882a593Smuzhiyun  * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
20*4882a593Smuzhiyun  * Hsinchu 300, Taiwan.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Larry Finger <Larry.Finger@lwfinger.net>
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  *****************************************************************************/
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #ifndef __PHYDM_API_H__
27*4882a593Smuzhiyun #define __PHYDM_API_H__
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* 2019.10.22 Add get/shift rxagc API for 8822C*/
30*4882a593Smuzhiyun #define PHYDM_API_VERSION "2.3"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* @1 ============================================================
33*4882a593Smuzhiyun  * 1  Definition
34*4882a593Smuzhiyun  * 1 ============================================================
35*4882a593Smuzhiyun  */
36*4882a593Smuzhiyun #define N_IC_TX_OFFEST_5_BIT (ODM_RTL8188E | ODM_RTL8192E)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define N_IC_TX_OFFEST_6_BIT (ODM_RTL8723D | ODM_RTL8197F | ODM_RTL8710B |\
39*4882a593Smuzhiyun 			ODM_RTL8723B | ODM_RTL8703B | ODM_RTL8195A |\
40*4882a593Smuzhiyun 			ODM_RTL8188F)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #define N_IC_TX_OFFEST_7_BIT (ODM_RTL8721D | ODM_RTL8710C)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define CN_CNT_MAX 10 /*@max condition number threshold*/
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define FUNC_ENABLE 1
47*4882a593Smuzhiyun #define FUNC_DISABLE 2
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*@NBI API------------------------------------*/
50*4882a593Smuzhiyun #define NBI_128TONE 27 /*register table size*/
51*4882a593Smuzhiyun #define NBI_256TONE 59 /*register table size*/
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun #define NUM_START_CH_80M 7
54*4882a593Smuzhiyun #define NUM_START_CH_40M 14
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define CH_OFFSET_40M 2
57*4882a593Smuzhiyun #define CH_OFFSET_80M 6
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define FFT_128_TYPE 1
60*4882a593Smuzhiyun #define FFT_256_TYPE 2
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define FREQ_POSITIVE 1
63*4882a593Smuzhiyun #define FREQ_NEGATIVE 2
64*4882a593Smuzhiyun /*@------------------------------------------------*/
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun enum phystat_rpt {
67*4882a593Smuzhiyun 	PHY_PWDB = 0,
68*4882a593Smuzhiyun 	PHY_EVM = 1,
69*4882a593Smuzhiyun 	PHY_CFO = 2,
70*4882a593Smuzhiyun 	PHY_RXSNR = 3,
71*4882a593Smuzhiyun 	PHY_LGAIN = 4,
72*4882a593Smuzhiyun 	PHY_HT_AAGC_GAIN = 5,
73*4882a593Smuzhiyun };
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #ifndef PHYDM_COMMON_API_SUPPORT
76*4882a593Smuzhiyun #define INVALID_RF_DATA 0xffffffff
77*4882a593Smuzhiyun #define INVALID_TXAGC_DATA 0xff
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* @1 ============================================================
81*4882a593Smuzhiyun  * 1  structure
82*4882a593Smuzhiyun  * 1 ============================================================
83*4882a593Smuzhiyun  */
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun struct phydm_api_stuc {
86*4882a593Smuzhiyun 	u32 rxiqc_reg1; /*N-mode: for pathA REG0xc14*/
87*4882a593Smuzhiyun 	u32 rxiqc_reg2; /*N-mode: for pathB REG0xc1c*/
88*4882a593Smuzhiyun 	u8 tx_queue_bitmap; /*REG0x520[23:16]*/
89*4882a593Smuzhiyun 	u8 ccktx_path;
90*4882a593Smuzhiyun 	u8 pri_ch_idx;
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* @1 ============================================================
94*4882a593Smuzhiyun  * 1  enumeration
95*4882a593Smuzhiyun  * 1 ============================================================
96*4882a593Smuzhiyun  */
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* @1 ============================================================
99*4882a593Smuzhiyun  * 1  function prototype
100*4882a593Smuzhiyun  * 1 ============================================================
101*4882a593Smuzhiyun  */
102*4882a593Smuzhiyun enum channel_width phydm_rxsc_2_bw(void *dm_void, u8 rxsc);
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun void phydm_reset_bb_hw_cnt(void *dm_void);
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun void phydm_dynamic_ant_weighting(void *dm_void);
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #ifdef DYN_ANT_WEIGHTING_SUPPORT
109*4882a593Smuzhiyun void phydm_ant_weight_dbg(void *dm_void, char input[][16], u32 *_used,
110*4882a593Smuzhiyun 			  char *output, u32 *_out_len);
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun void phydm_trx_antenna_setting_init(void *dm_void, u8 num_rf_path);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun void phydm_config_ofdm_rx_path(void *dm_void, enum bb_path path);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun void phydm_config_cck_rx_path(void *dm_void, enum bb_path path);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun void phydm_config_cck_rx_antenna_init(void *dm_void);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun void phydm_config_trx_path(void *dm_void, char input[][16], u32 *_used,
122*4882a593Smuzhiyun 			   char *output, u32 *_out_len);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun void phydm_config_ofdm_tx_path(void *dm_void, enum bb_path path);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun void phydm_config_cck_tx_path(void *dm_void, enum bb_path path);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun void phydm_tx_2path(void *dm_void);
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun void phydm_stop_3_wire(void *dm_void, u8 set_type);
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun u8 phydm_stop_ic_trx(void *dm_void, u8 set_type);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun void phydm_dis_cck_trx(void *dm_void, u8 set_type);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun void phydm_bw_fixed_enable(void *dm_void, boolean enable);
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun void phydm_bw_fixed_setting(void *dm_void);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun void phydm_set_ext_switch(void *dm_void, u32 ext_ant_switch);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun void phydm_nbi_enable(void *dm_void, u32 enable);
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun u8 phydm_csi_mask_setting(void *dm_void, u32 enable, u32 ch, u32 bw, u32 f_intf,
145*4882a593Smuzhiyun 			  u32 sec_ch);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun u8 phydm_nbi_setting(void *dm_void, u32 enable, u32 ch, u32 bw, u32 f_intf,
148*4882a593Smuzhiyun 		     u32 sec_ch);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun void phydm_nbi_debug(void *dm_void, char input[][16], u32 *_used,
151*4882a593Smuzhiyun 		     char *output, u32 *_out_len);
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun void phydm_csi_debug(void *dm_void, char input[][16], u32 *_used,
154*4882a593Smuzhiyun 		     char *output, u32 *_out_len);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun void phydm_stop_ck320(void *dm_void, u8 enable);
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun boolean
159*4882a593Smuzhiyun phydm_set_bb_txagc_offset(void *dm_void, s8 power_offset, u8 add_half_db);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun boolean phydm_spur_case_mapping(void *dm_void);
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #ifdef PHYDM_IC_JGR3_SERIES_SUPPORT
164*4882a593Smuzhiyun u32 phydm_rf_psd_jgr3(void *dm_void, u8 path, u32 tone_idx);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun u8 phydm_csi_mask_setting_jgr3(void *dm_void, u32 enable, u32 ch, u32 bw,
167*4882a593Smuzhiyun 			       u32 f_intf, u32 sec_ch, u8 wgt);
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun void phydm_set_csi_mask_jgr3(void *dm_void, u32 tone_idx_tmp, u8 tone_direction,
170*4882a593Smuzhiyun 			     u8 wgt);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun u8 phydm_nbi_setting_jgr3(void *dm_void, u32 enable, u32 ch, u32 bw, u32 f_intf,
173*4882a593Smuzhiyun 			  u32 sec_ch, u8 path);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun void phydm_set_nbi_reg_jgr3(void *dm_void, u32 tone_idx_tmp, u8 tone_direction,
176*4882a593Smuzhiyun 			    u8 path);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun void phydm_nbi_enable_jgr3(void *dm_void, u32 enable, u8 path);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun u8 phydm_phystat_rpt_jgr3(void *dm_void, enum phystat_rpt info,
181*4882a593Smuzhiyun 			  enum rf_path ant_path);
182*4882a593Smuzhiyun void phydm_user_position_for_sniffer(void *dm_void, u8 user_position);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #endif
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun #ifdef PHYDM_COMMON_API_SUPPORT
187*4882a593Smuzhiyun void phydm_reset_txagc(void *dm_void);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun boolean
190*4882a593Smuzhiyun phydm_api_shift_txagc(void *dm_void, u32 pwr_offset, enum rf_path path,
191*4882a593Smuzhiyun 		      boolean is_positive);
192*4882a593Smuzhiyun boolean
193*4882a593Smuzhiyun phydm_api_set_txagc(void *dm_void, u32 power_index, enum rf_path path,
194*4882a593Smuzhiyun 		    u8 hw_rate, boolean is_single_rate);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun u8 phydm_api_get_txagc(void *dm_void, enum rf_path path, u8 hw_rate);
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun #if (RTL8822C_SUPPORT)
199*4882a593Smuzhiyun void phydm_shift_rxagc_table(void *dm_void, boolean shift_up, u8 shift);
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun boolean
203*4882a593Smuzhiyun phydm_api_switch_bw_channel(void *dm_void, u8 central_ch, u8 primary_ch_idx,
204*4882a593Smuzhiyun 			    enum channel_width bandwidth);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun boolean
207*4882a593Smuzhiyun phydm_api_trx_mode(void *dm_void, enum bb_path tx_path, enum bb_path rx_path,
208*4882a593Smuzhiyun 		   enum bb_path tx_path_ctrl);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun #endif
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun #ifdef PHYDM_COMMON_API_NOT_SUPPORT
213*4882a593Smuzhiyun u8 config_phydm_read_txagc_n(void *dm_void, enum rf_path path, u8 hw_rate);
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun #ifdef CONFIG_MCC_DM
217*4882a593Smuzhiyun #ifdef DYN_ANT_WEIGHTING_SUPPORT
218*4882a593Smuzhiyun void phydm_dynamic_ant_weighting_mcc_8822b(void *dm_void);
219*4882a593Smuzhiyun #endif /*#ifdef DYN_ANT_WEIGHTING_SUPPORT*/
220*4882a593Smuzhiyun void phydm_fill_mcccmd(void *dm_void, u8 regid, u16 reg_add,
221*4882a593Smuzhiyun 		       u8 val0,	u8 val1);
222*4882a593Smuzhiyun u8 phydm_check(void *dm_void);
223*4882a593Smuzhiyun void phydm_mcc_init(void *dm_void);
224*4882a593Smuzhiyun void phydm_mcc_switch(void *dm_void);
225*4882a593Smuzhiyun #endif /*#ifdef CONFIG_MCC_DM*/
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #endif
228