xref: /OK3568_Linux_fs/external/rkwifibt/drivers/infineon/include/sbsocram.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * BCM47XX Sonics SiliconBackplane embedded ram core
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Portions of this code are copyright (c) 2021 Cypress Semiconductor Corporation
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 1999-2017, Broadcom Corporation
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *      Unless you and Broadcom execute a separate written software license
9*4882a593Smuzhiyun  * agreement governing use of this software, this software is licensed to you
10*4882a593Smuzhiyun  * under the terms of the GNU General Public License version 2 (the "GPL"),
11*4882a593Smuzhiyun  * available at http://www.broadcom.com/licenses/GPLv2.php, with the
12*4882a593Smuzhiyun  * following added to such license:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      As a special exception, the copyright holders of this software give you
15*4882a593Smuzhiyun  * permission to link this software with independent modules, and to copy and
16*4882a593Smuzhiyun  * distribute the resulting executable under terms of your choice, provided that
17*4882a593Smuzhiyun  * you also meet, for each linked independent module, the terms and conditions of
18*4882a593Smuzhiyun  * the license of that module.  An independent module is a module which is not
19*4882a593Smuzhiyun  * derived from this software.  The special exception does not apply to any
20*4882a593Smuzhiyun  * modifications of the software.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  *      Notwithstanding the above, under no circumstances may you combine this
23*4882a593Smuzhiyun  * software in any way with any other Broadcom software provided under a license
24*4882a593Smuzhiyun  * other than the GPL, without Broadcom's express prior written consent.
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * <<Broadcom-WL-IPTag/Open:>>
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * $Id: sbsocram.h 619629 2016-02-17 18:37:56Z $
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #ifndef	_SBSOCRAM_H
33*4882a593Smuzhiyun #define	_SBSOCRAM_H
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #ifndef _LANGUAGE_ASSEMBLY
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun /* cpp contortions to concatenate w/arg prescan */
38*4882a593Smuzhiyun #ifndef PAD
39*4882a593Smuzhiyun #define	_PADLINE(line)	pad ## line
40*4882a593Smuzhiyun #define	_XSTR(line)	_PADLINE(line)
41*4882a593Smuzhiyun #define	PAD		_XSTR(__LINE__)
42*4882a593Smuzhiyun #endif	/* PAD */
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /* Memcsocram core registers */
45*4882a593Smuzhiyun typedef volatile struct sbsocramregs {
46*4882a593Smuzhiyun 	uint32	coreinfo;
47*4882a593Smuzhiyun 	uint32	bwalloc;
48*4882a593Smuzhiyun 	uint32	extracoreinfo;
49*4882a593Smuzhiyun 	uint32	biststat;
50*4882a593Smuzhiyun 	uint32	bankidx;
51*4882a593Smuzhiyun 	uint32	standbyctrl;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	uint32	errlogstatus;	/* rev 6 */
54*4882a593Smuzhiyun 	uint32	errlogaddr;	/* rev 6 */
55*4882a593Smuzhiyun 	/* used for patching rev 3 & 5 */
56*4882a593Smuzhiyun 	uint32	cambankidx;
57*4882a593Smuzhiyun 	uint32	cambankstandbyctrl;
58*4882a593Smuzhiyun 	uint32	cambankpatchctrl;
59*4882a593Smuzhiyun 	uint32	cambankpatchtblbaseaddr;
60*4882a593Smuzhiyun 	uint32	cambankcmdreg;
61*4882a593Smuzhiyun 	uint32	cambankdatareg;
62*4882a593Smuzhiyun 	uint32	cambankmaskreg;
63*4882a593Smuzhiyun 	uint32	PAD[1];
64*4882a593Smuzhiyun 	uint32	bankinfo;	/* corev 8 */
65*4882a593Smuzhiyun 	uint32	bankpda;
66*4882a593Smuzhiyun 	uint32	PAD[14];
67*4882a593Smuzhiyun 	uint32	extmemconfig;
68*4882a593Smuzhiyun 	uint32	extmemparitycsr;
69*4882a593Smuzhiyun 	uint32	extmemparityerrdata;
70*4882a593Smuzhiyun 	uint32	extmemparityerrcnt;
71*4882a593Smuzhiyun 	uint32	extmemwrctrlandsize;
72*4882a593Smuzhiyun 	uint32	PAD[84];
73*4882a593Smuzhiyun 	uint32	workaround;
74*4882a593Smuzhiyun 	uint32	pwrctl;		/* corerev >= 2 */
75*4882a593Smuzhiyun 	uint32	PAD[133];
76*4882a593Smuzhiyun 	uint32  sr_control;     /* corerev >= 15 */
77*4882a593Smuzhiyun 	uint32  sr_status;      /* corerev >= 15 */
78*4882a593Smuzhiyun 	uint32  sr_address;     /* corerev >= 15 */
79*4882a593Smuzhiyun 	uint32  sr_data;        /* corerev >= 15 */
80*4882a593Smuzhiyun } sbsocramregs_t;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun #endif	/* _LANGUAGE_ASSEMBLY */
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun /* Register offsets */
85*4882a593Smuzhiyun #define	SR_COREINFO		0x00
86*4882a593Smuzhiyun #define	SR_BWALLOC		0x04
87*4882a593Smuzhiyun #define	SR_BISTSTAT		0x0c
88*4882a593Smuzhiyun #define	SR_BANKINDEX		0x10
89*4882a593Smuzhiyun #define	SR_BANKSTBYCTL		0x14
90*4882a593Smuzhiyun #define SR_PWRCTL		0x1e8
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* Coreinfo register */
93*4882a593Smuzhiyun #define	SRCI_PT_MASK		0x00070000	/* corerev >= 6; port type[18:16] */
94*4882a593Smuzhiyun #define	SRCI_PT_SHIFT		16
95*4882a593Smuzhiyun /* port types : SRCI_PT_<processorPT>_<backplanePT> */
96*4882a593Smuzhiyun #define SRCI_PT_OCP_OCP		0
97*4882a593Smuzhiyun #define SRCI_PT_AXI_OCP		1
98*4882a593Smuzhiyun #define SRCI_PT_ARM7AHB_OCP	2
99*4882a593Smuzhiyun #define SRCI_PT_CM3AHB_OCP	3
100*4882a593Smuzhiyun #define SRCI_PT_AXI_AXI		4
101*4882a593Smuzhiyun #define SRCI_PT_AHB_AXI		5
102*4882a593Smuzhiyun /* corerev >= 3 */
103*4882a593Smuzhiyun #define SRCI_LSS_MASK		0x00f00000
104*4882a593Smuzhiyun #define SRCI_LSS_SHIFT		20
105*4882a593Smuzhiyun #define SRCI_LRS_MASK		0x0f000000
106*4882a593Smuzhiyun #define SRCI_LRS_SHIFT		24
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun /* In corerev 0, the memory size is 2 to the power of the
109*4882a593Smuzhiyun  * base plus 16 plus to the contents of the memsize field plus 1.
110*4882a593Smuzhiyun  */
111*4882a593Smuzhiyun #define	SRCI_MS0_MASK		0xf
112*4882a593Smuzhiyun #define SR_MS0_BASE		16
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /*
115*4882a593Smuzhiyun  * In corerev 1 the bank size is 2 ^ the bank size field plus 14,
116*4882a593Smuzhiyun  * the memory size is number of banks times bank size.
117*4882a593Smuzhiyun  * The same applies to rom size.
118*4882a593Smuzhiyun  */
119*4882a593Smuzhiyun #define	SRCI_ROMNB_MASK		0xf000
120*4882a593Smuzhiyun #define	SRCI_ROMNB_SHIFT	12
121*4882a593Smuzhiyun #define	SRCI_ROMBSZ_MASK	0xf00
122*4882a593Smuzhiyun #define	SRCI_ROMBSZ_SHIFT	8
123*4882a593Smuzhiyun #define	SRCI_SRNB_MASK		0xf0
124*4882a593Smuzhiyun #define	SRCI_SRNB_SHIFT		4
125*4882a593Smuzhiyun #define	SRCI_SRBSZ_MASK		0xf
126*4882a593Smuzhiyun #define	SRCI_SRBSZ_SHIFT	0
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #define	SRCI_SRNB_MASK_EXT	0x100
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define SR_BSZ_BASE		14
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /* Standby control register */
133*4882a593Smuzhiyun #define	SRSC_SBYOVR_MASK	0x80000000
134*4882a593Smuzhiyun #define	SRSC_SBYOVR_SHIFT	31
135*4882a593Smuzhiyun #define	SRSC_SBYOVRVAL_MASK	0x60000000
136*4882a593Smuzhiyun #define	SRSC_SBYOVRVAL_SHIFT	29
137*4882a593Smuzhiyun #define	SRSC_SBYEN_MASK		0x01000000	/* rev >= 3 */
138*4882a593Smuzhiyun #define	SRSC_SBYEN_SHIFT	24
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun /* Power control register */
141*4882a593Smuzhiyun #define SRPC_PMU_STBYDIS_MASK	0x00000010	/* rev >= 3 */
142*4882a593Smuzhiyun #define SRPC_PMU_STBYDIS_SHIFT	4
143*4882a593Smuzhiyun #define SRPC_STBYOVRVAL_MASK	0x00000008
144*4882a593Smuzhiyun #define SRPC_STBYOVRVAL_SHIFT	3
145*4882a593Smuzhiyun #define SRPC_STBYOVR_MASK	0x00000007
146*4882a593Smuzhiyun #define SRPC_STBYOVR_SHIFT	0
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun /* Extra core capability register */
149*4882a593Smuzhiyun #define SRECC_NUM_BANKS_MASK   0x000000F0
150*4882a593Smuzhiyun #define SRECC_NUM_BANKS_SHIFT  4
151*4882a593Smuzhiyun #define SRECC_BANKSIZE_MASK    0x0000000F
152*4882a593Smuzhiyun #define SRECC_BANKSIZE_SHIFT   0
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun #define SRECC_BANKSIZE(value)	 (1 << (value))
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* CAM bank patch control */
157*4882a593Smuzhiyun #define SRCBPC_PATCHENABLE 0x80000000
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define SRP_ADDRESS   0x0001FFFC
160*4882a593Smuzhiyun #define SRP_VALID     0x8000
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* CAM bank command reg */
163*4882a593Smuzhiyun #define SRCMD_WRITE  0x00020000
164*4882a593Smuzhiyun #define SRCMD_READ   0x00010000
165*4882a593Smuzhiyun #define SRCMD_DONE   0x80000000
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun #define SRCMD_DONE_DLY	1000
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* bankidx and bankinfo reg defines corerev >= 8 */
170*4882a593Smuzhiyun #define SOCRAM_BANKINFO_SZMASK		0x7f
171*4882a593Smuzhiyun #define SOCRAM_BANKIDX_ROM_MASK		0x100
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun #define SOCRAM_BANKIDX_MEMTYPE_SHIFT	8
174*4882a593Smuzhiyun /* socram bankinfo memtype */
175*4882a593Smuzhiyun #define SOCRAM_MEMTYPE_RAM		0
176*4882a593Smuzhiyun #define SOCRAM_MEMTYPE_ROM		1
177*4882a593Smuzhiyun #define SOCRAM_MEMTYPE_DEVRAM		2
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun #define	SOCRAM_BANKINFO_REG		0x40
180*4882a593Smuzhiyun #define	SOCRAM_BANKIDX_REG		0x10
181*4882a593Smuzhiyun #define	SOCRAM_BANKINFO_STDBY_MASK	0x400
182*4882a593Smuzhiyun #define	SOCRAM_BANKINFO_STDBY_TIMER	0x800
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun /* bankinfo rev >= 10 */
185*4882a593Smuzhiyun #define SOCRAM_BANKINFO_DEVRAMSEL_SHIFT		13
186*4882a593Smuzhiyun #define SOCRAM_BANKINFO_DEVRAMSEL_MASK		0x2000
187*4882a593Smuzhiyun #define SOCRAM_BANKINFO_DEVRAMPRO_SHIFT		14
188*4882a593Smuzhiyun #define SOCRAM_BANKINFO_DEVRAMPRO_MASK		0x4000
189*4882a593Smuzhiyun #define SOCRAM_BANKINFO_SLPSUPP_SHIFT		15
190*4882a593Smuzhiyun #define SOCRAM_BANKINFO_SLPSUPP_MASK		0x8000
191*4882a593Smuzhiyun #define SOCRAM_BANKINFO_RETNTRAM_SHIFT		16
192*4882a593Smuzhiyun #define SOCRAM_BANKINFO_RETNTRAM_MASK		0x00010000
193*4882a593Smuzhiyun #define SOCRAM_BANKINFO_PDASZ_SHIFT		17
194*4882a593Smuzhiyun #define SOCRAM_BANKINFO_PDASZ_MASK		0x003E0000
195*4882a593Smuzhiyun #define SOCRAM_BANKINFO_DEVRAMREMAP_SHIFT	24
196*4882a593Smuzhiyun #define SOCRAM_BANKINFO_DEVRAMREMAP_MASK	0x01000000
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /* extracoreinfo register */
199*4882a593Smuzhiyun #define SOCRAM_DEVRAMBANK_MASK		0xF000
200*4882a593Smuzhiyun #define SOCRAM_DEVRAMBANK_SHIFT		12
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun /* bank info to calculate bank size */
203*4882a593Smuzhiyun #define   SOCRAM_BANKINFO_SZBASE          8192
204*4882a593Smuzhiyun #define SOCRAM_BANKSIZE_SHIFT         13      /* SOCRAM_BANKINFO_SZBASE */
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #endif	/* _SBSOCRAM_H */
207