xref: /OK3568_Linux_fs/external/rkwifibt/drivers/infineon/bcmspibrcm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Broadcom BCMSDH to gSPI Protocol Conversion Layer
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Portions of this code are copyright (c) 2021 Cypress Semiconductor Corporation
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (C) 1999-2017, Broadcom Corporation
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  *      Unless you and Broadcom execute a separate written software license
9*4882a593Smuzhiyun  * agreement governing use of this software, this software is licensed to you
10*4882a593Smuzhiyun  * under the terms of the GNU General Public License version 2 (the "GPL"),
11*4882a593Smuzhiyun  * available at http://www.broadcom.com/licenses/GPLv2.php, with the
12*4882a593Smuzhiyun  * following added to such license:
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  *      As a special exception, the copyright holders of this software give you
15*4882a593Smuzhiyun  * permission to link this software with independent modules, and to copy and
16*4882a593Smuzhiyun  * distribute the resulting executable under terms of your choice, provided that
17*4882a593Smuzhiyun  * you also meet, for each linked independent module, the terms and conditions of
18*4882a593Smuzhiyun  * the license of that module.  An independent module is a module which is not
19*4882a593Smuzhiyun  * derived from this software.  The special exception does not apply to any
20*4882a593Smuzhiyun  * modifications of the software.
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  *      Notwithstanding the above, under no circumstances may you combine this
23*4882a593Smuzhiyun  * software in any way with any other Broadcom software provided under a license
24*4882a593Smuzhiyun  * other than the GPL, without Broadcom's express prior written consent.
25*4882a593Smuzhiyun  *
26*4882a593Smuzhiyun  *
27*4882a593Smuzhiyun  * <<Broadcom-WL-IPTag/Open:>>
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * $Id: bcmspibrcm.c 700323 2017-05-18 16:12:11Z $
30*4882a593Smuzhiyun  */
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define HSMODE
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #include <typedefs.h>
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun #include <bcmdevs.h>
37*4882a593Smuzhiyun #include <bcmendian.h>
38*4882a593Smuzhiyun #include <bcmutils.h>
39*4882a593Smuzhiyun #include <osl.h>
40*4882a593Smuzhiyun #include <hndsoc.h>
41*4882a593Smuzhiyun #include <siutils.h>
42*4882a593Smuzhiyun #include <sbchipc.h>
43*4882a593Smuzhiyun #include <sbsdio.h>	/* SDIO device core hardware definitions. */
44*4882a593Smuzhiyun #include <spid.h>
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #include <bcmsdbus.h>	/* bcmsdh to/from specific controller APIs */
47*4882a593Smuzhiyun #include <sdiovar.h>	/* ioctl/iovars */
48*4882a593Smuzhiyun #include <sdio.h>	/* SDIO Device and Protocol Specs */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #include <pcicfg.h>
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #include <bcmspibrcm.h>
53*4882a593Smuzhiyun #ifdef BCMSPI_ANDROID
54*4882a593Smuzhiyun extern void spi_sendrecv(sdioh_info_t *sd, uint8 *msg_out, uint8 *msg_in, int msglen);
55*4882a593Smuzhiyun #else
56*4882a593Smuzhiyun #include <bcmspi.h>
57*4882a593Smuzhiyun #endif /* BCMSPI_ANDROID */
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* these are for the older cores... for newer cores we have control for each of them */
60*4882a593Smuzhiyun #define F0_RESPONSE_DELAY	16
61*4882a593Smuzhiyun #define F1_RESPONSE_DELAY	16
62*4882a593Smuzhiyun #define F2_RESPONSE_DELAY	F0_RESPONSE_DELAY
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun #define GSPI_F0_RESP_DELAY		0
65*4882a593Smuzhiyun #define GSPI_F1_RESP_DELAY		F1_RESPONSE_DELAY
66*4882a593Smuzhiyun #define GSPI_F2_RESP_DELAY		0
67*4882a593Smuzhiyun #define GSPI_F3_RESP_DELAY		0
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define CMDLEN		4
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* Globals */
72*4882a593Smuzhiyun #if defined(DHD_DEBUG)
73*4882a593Smuzhiyun uint sd_msglevel = SDH_ERROR_VAL;
74*4882a593Smuzhiyun #else
75*4882a593Smuzhiyun uint sd_msglevel = 0;
76*4882a593Smuzhiyun #endif // endif
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun uint sd_hiok = FALSE;		/* Use hi-speed mode if available? */
79*4882a593Smuzhiyun uint sd_sdmode = SDIOH_MODE_SPI;		/* Use SD4 mode by default */
80*4882a593Smuzhiyun uint sd_f1_blocksize = 64;		/* Default blocksize */
81*4882a593Smuzhiyun uint sd_f2_blocksize = 64;		/* Default blocksize */
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun uint sd_divisor = 1;
84*4882a593Smuzhiyun uint sd_power = 1;		/* Default to SD Slot powered ON */
85*4882a593Smuzhiyun uint sd_clock = 1;		/* Default to SD Clock turned ON */
86*4882a593Smuzhiyun uint sd_crc = 0;		/* Default to SPI CRC Check turned OFF */
87*4882a593Smuzhiyun uint sd_pci_slot = 0xFFFFffff; /* Used to force selection of a particular PCI slot */
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun uint8	spi_outbuf[SPI_MAX_PKT_LEN];
90*4882a593Smuzhiyun uint8	spi_inbuf[SPI_MAX_PKT_LEN];
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* 128bytes buffer is enough to clear data-not-available and program response-delay F0 bits
93*4882a593Smuzhiyun  * assuming we will not exceed F0 response delay > 100 bytes at 48MHz.
94*4882a593Smuzhiyun  */
95*4882a593Smuzhiyun #define BUF2_PKT_LEN	128
96*4882a593Smuzhiyun uint8	spi_outbuf2[BUF2_PKT_LEN];
97*4882a593Smuzhiyun uint8	spi_inbuf2[BUF2_PKT_LEN];
98*4882a593Smuzhiyun #ifdef BCMSPI_ANDROID
99*4882a593Smuzhiyun uint *dhd_spi_lockcount = NULL;
100*4882a593Smuzhiyun #endif /* BCMSPI_ANDROID */
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #if !(defined(SPI_PIO_RW_BIGENDIAN) && defined(SPI_PIO_32BIT_RW))
103*4882a593Smuzhiyun #define SPISWAP_WD4(x) bcmswap32(x);
104*4882a593Smuzhiyun #define SPISWAP_WD2(x) (bcmswap16(x & 0xffff)) | \
105*4882a593Smuzhiyun 						(bcmswap16((x & 0xffff0000) >> 16) << 16);
106*4882a593Smuzhiyun #else
107*4882a593Smuzhiyun #define SPISWAP_WD4(x) x;
108*4882a593Smuzhiyun #define SPISWAP_WD2(x) bcmswap32by16(x);
109*4882a593Smuzhiyun #endif // endif
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* Prototypes */
112*4882a593Smuzhiyun static bool bcmspi_test_card(sdioh_info_t *sd);
113*4882a593Smuzhiyun static bool bcmspi_host_device_init_adapt(sdioh_info_t *sd);
114*4882a593Smuzhiyun static int bcmspi_set_highspeed_mode(sdioh_info_t *sd, bool hsmode);
115*4882a593Smuzhiyun static int bcmspi_cmd_issue(sdioh_info_t *sd, bool use_dma, uint32 cmd_arg,
116*4882a593Smuzhiyun                            uint32 *data, uint32 datalen);
117*4882a593Smuzhiyun static int bcmspi_card_regread(sdioh_info_t *sd, int func, uint32 regaddr,
118*4882a593Smuzhiyun                               int regsize, uint32 *data);
119*4882a593Smuzhiyun static int bcmspi_card_regwrite(sdioh_info_t *sd, int func, uint32 regaddr,
120*4882a593Smuzhiyun                                int regsize, uint32 data);
121*4882a593Smuzhiyun static int bcmspi_card_bytewrite(sdioh_info_t *sd, int func, uint32 regaddr,
122*4882a593Smuzhiyun                                uint8 *data);
123*4882a593Smuzhiyun static int bcmspi_driver_init(sdioh_info_t *sd);
124*4882a593Smuzhiyun static int bcmspi_card_buf(sdioh_info_t *sd, int rw, int func, bool fifo,
125*4882a593Smuzhiyun                           uint32 addr, int nbytes, uint32 *data);
126*4882a593Smuzhiyun static int bcmspi_card_regread_fixedaddr(sdioh_info_t *sd, int func, uint32 regaddr, int regsize,
127*4882a593Smuzhiyun                                  uint32 *data);
128*4882a593Smuzhiyun static void bcmspi_cmd_getdstatus(sdioh_info_t *sd, uint32 *dstatus_buffer);
129*4882a593Smuzhiyun static int bcmspi_update_stats(sdioh_info_t *sd, uint32 cmd_arg);
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun /*
132*4882a593Smuzhiyun  *  Public entry points & extern's
133*4882a593Smuzhiyun  */
134*4882a593Smuzhiyun extern sdioh_info_t *
sdioh_attach(osl_t * osh,void * bar0,uint irq)135*4882a593Smuzhiyun sdioh_attach(osl_t *osh, void *bar0, uint irq)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	sdioh_info_t *sd;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	sd_trace(("%s\n", __FUNCTION__));
140*4882a593Smuzhiyun 	if ((sd = (sdioh_info_t *)MALLOC(osh, sizeof(sdioh_info_t))) == NULL) {
141*4882a593Smuzhiyun 		sd_err(("%s: out of memory, malloced %d bytes\n", __FUNCTION__, MALLOCED(osh)));
142*4882a593Smuzhiyun 		return NULL;
143*4882a593Smuzhiyun 	}
144*4882a593Smuzhiyun 	bzero((char *)sd, sizeof(sdioh_info_t));
145*4882a593Smuzhiyun 	sd->osh = osh;
146*4882a593Smuzhiyun 	if (spi_osinit(sd) != 0) {
147*4882a593Smuzhiyun 		sd_err(("%s: spi_osinit() failed\n", __FUNCTION__));
148*4882a593Smuzhiyun 		MFREE(sd->osh, sd, sizeof(sdioh_info_t));
149*4882a593Smuzhiyun 		return NULL;
150*4882a593Smuzhiyun 	}
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
153*4882a593Smuzhiyun 	sd->bar0 = bar0;
154*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
155*4882a593Smuzhiyun 	sd->irq = irq;
156*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
157*4882a593Smuzhiyun 	sd->intr_handler = NULL;
158*4882a593Smuzhiyun 	sd->intr_handler_arg = NULL;
159*4882a593Smuzhiyun 	sd->intr_handler_valid = FALSE;
160*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Set defaults */
163*4882a593Smuzhiyun 	sd->use_client_ints = TRUE;
164*4882a593Smuzhiyun 	sd->sd_use_dma = FALSE;	/* DMA Not supported */
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 	/* Spi device default is 16bit mode, change to 4 when device is changed to 32bit
167*4882a593Smuzhiyun 	 * mode
168*4882a593Smuzhiyun 	 */
169*4882a593Smuzhiyun 	sd->wordlen = 2;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #ifdef BCMSPI_ANDROID
172*4882a593Smuzhiyun 	dhd_spi_lockcount = &sd->lockcount;
173*4882a593Smuzhiyun #endif /* BCMSPI_ANDROID */
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
176*4882a593Smuzhiyun 	if (!spi_hw_attach(sd)) {
177*4882a593Smuzhiyun 		sd_err(("%s: spi_hw_attach() failed\n", __FUNCTION__));
178*4882a593Smuzhiyun 		spi_osfree(sd);
179*4882a593Smuzhiyun 		MFREE(sd->osh, sd, sizeof(sdioh_info_t));
180*4882a593Smuzhiyun 		return (NULL);
181*4882a593Smuzhiyun 	}
182*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	if (bcmspi_driver_init(sd) != SUCCESS) {
185*4882a593Smuzhiyun 		sd_err(("%s: bcmspi_driver_init() failed()\n", __FUNCTION__));
186*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
187*4882a593Smuzhiyun 		spi_hw_detach(sd);
188*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
189*4882a593Smuzhiyun 		spi_osfree(sd);
190*4882a593Smuzhiyun 		MFREE(sd->osh, sd, sizeof(sdioh_info_t));
191*4882a593Smuzhiyun 		return (NULL);
192*4882a593Smuzhiyun 	}
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (spi_register_irq(sd, irq) != SUCCESS) {
195*4882a593Smuzhiyun 		sd_err(("%s: spi_register_irq() failed for irq = %d\n", __FUNCTION__, irq));
196*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
197*4882a593Smuzhiyun 		spi_hw_detach(sd);
198*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
199*4882a593Smuzhiyun 		spi_osfree(sd);
200*4882a593Smuzhiyun 		MFREE(sd->osh, sd, sizeof(sdioh_info_t));
201*4882a593Smuzhiyun 		return (NULL);
202*4882a593Smuzhiyun 	}
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	sd_trace(("%s: Done\n", __FUNCTION__));
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	return sd;
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_detach(osl_t * osh,sdioh_info_t * sd)210*4882a593Smuzhiyun sdioh_detach(osl_t *osh, sdioh_info_t *sd)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	sd_trace(("%s\n", __FUNCTION__));
213*4882a593Smuzhiyun 	if (sd) {
214*4882a593Smuzhiyun 		sd_err(("%s: detaching from hardware\n", __FUNCTION__));
215*4882a593Smuzhiyun 		spi_free_irq(sd->irq, sd);
216*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
217*4882a593Smuzhiyun 		spi_hw_detach(sd);
218*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
219*4882a593Smuzhiyun 		spi_osfree(sd);
220*4882a593Smuzhiyun #ifdef BCMSPI_ANDROID
221*4882a593Smuzhiyun 		dhd_spi_lockcount = NULL;
222*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
223*4882a593Smuzhiyun 		MFREE(sd->osh, sd, sizeof(sdioh_info_t));
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun /* Configure callback to client when we recieve client interrupt */
229*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_register(sdioh_info_t * sd,sdioh_cb_fn_t fn,void * argh)230*4882a593Smuzhiyun sdioh_interrupt_register(sdioh_info_t *sd, sdioh_cb_fn_t fn, void *argh)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	sd_trace(("%s: Entering\n", __FUNCTION__));
233*4882a593Smuzhiyun #if !defined(OOB_INTR_ONLY)
234*4882a593Smuzhiyun 	sd->intr_handler = fn;
235*4882a593Smuzhiyun 	sd->intr_handler_arg = argh;
236*4882a593Smuzhiyun 	sd->intr_handler_valid = TRUE;
237*4882a593Smuzhiyun #endif /* !defined(OOB_INTR_ONLY) */
238*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_deregister(sdioh_info_t * sd)242*4882a593Smuzhiyun sdioh_interrupt_deregister(sdioh_info_t *sd)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	sd_trace(("%s: Entering\n", __FUNCTION__));
245*4882a593Smuzhiyun #if !defined(OOB_INTR_ONLY)
246*4882a593Smuzhiyun 	sd->intr_handler_valid = FALSE;
247*4882a593Smuzhiyun 	sd->intr_handler = NULL;
248*4882a593Smuzhiyun 	sd->intr_handler_arg = NULL;
249*4882a593Smuzhiyun #endif /* !defined(OOB_INTR_ONLY) */
250*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
251*4882a593Smuzhiyun }
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_interrupt_query(sdioh_info_t * sd,bool * onoff)254*4882a593Smuzhiyun sdioh_interrupt_query(sdioh_info_t *sd, bool *onoff)
255*4882a593Smuzhiyun {
256*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
257*4882a593Smuzhiyun 	sd_trace(("%s: Entering\n", __FUNCTION__));
258*4882a593Smuzhiyun 	*onoff = sd->client_intr_enabled;
259*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
260*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun #if defined(DHD_DEBUG)
264*4882a593Smuzhiyun extern bool
sdioh_interrupt_pending(sdioh_info_t * sd)265*4882a593Smuzhiyun sdioh_interrupt_pending(sdioh_info_t *sd)
266*4882a593Smuzhiyun {
267*4882a593Smuzhiyun 	return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun #endif // endif
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun /* Provide dstatus bits of spi-transaction for dhd layers. */
272*4882a593Smuzhiyun extern uint32
sdioh_get_dstatus(sdioh_info_t * sd)273*4882a593Smuzhiyun sdioh_get_dstatus(sdioh_info_t *sd)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun 	return sd->card_dstatus;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun extern void
sdioh_chipinfo(sdioh_info_t * sd,uint32 chip,uint32 chiprev)279*4882a593Smuzhiyun sdioh_chipinfo(sdioh_info_t *sd, uint32 chip, uint32 chiprev)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	sd->chip = chip;
282*4882a593Smuzhiyun 	sd->chiprev = chiprev;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun extern void
sdioh_dwordmode(sdioh_info_t * sd,bool set)286*4882a593Smuzhiyun sdioh_dwordmode(sdioh_info_t *sd, bool set)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	uint8 reg = 0;
289*4882a593Smuzhiyun 	int status;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	if ((status = sdioh_request_byte(sd, SDIOH_READ, SPI_FUNC_0, SPID_STATUS_ENABLE, &reg)) !=
292*4882a593Smuzhiyun 	     SUCCESS) {
293*4882a593Smuzhiyun 		sd_err(("%s: Failed to set dwordmode in gSPI\n", __FUNCTION__));
294*4882a593Smuzhiyun 		return;
295*4882a593Smuzhiyun 	}
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	if (set) {
298*4882a593Smuzhiyun 		reg |= DWORD_PKT_LEN_EN;
299*4882a593Smuzhiyun 		sd->dwordmode = TRUE;
300*4882a593Smuzhiyun 		sd->client_block_size[SPI_FUNC_2] = 4096; /* h2spi's limit is 4KB, we support 8KB */
301*4882a593Smuzhiyun 	} else {
302*4882a593Smuzhiyun 		reg &= ~DWORD_PKT_LEN_EN;
303*4882a593Smuzhiyun 		sd->dwordmode = FALSE;
304*4882a593Smuzhiyun 		sd->client_block_size[SPI_FUNC_2] = 2048;
305*4882a593Smuzhiyun 	}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	if ((status = sdioh_request_byte(sd, SDIOH_WRITE, SPI_FUNC_0, SPID_STATUS_ENABLE, &reg)) !=
308*4882a593Smuzhiyun 	     SUCCESS) {
309*4882a593Smuzhiyun 		sd_err(("%s: Failed to set dwordmode in gSPI\n", __FUNCTION__));
310*4882a593Smuzhiyun 		return;
311*4882a593Smuzhiyun 	}
312*4882a593Smuzhiyun }
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun uint
sdioh_query_iofnum(sdioh_info_t * sd)315*4882a593Smuzhiyun sdioh_query_iofnum(sdioh_info_t *sd)
316*4882a593Smuzhiyun {
317*4882a593Smuzhiyun 	return sd->num_funcs;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun /* IOVar table */
321*4882a593Smuzhiyun enum {
322*4882a593Smuzhiyun 	IOV_MSGLEVEL = 1,
323*4882a593Smuzhiyun 	IOV_BLOCKMODE,
324*4882a593Smuzhiyun 	IOV_BLOCKSIZE,
325*4882a593Smuzhiyun 	IOV_DMA,
326*4882a593Smuzhiyun 	IOV_USEINTS,
327*4882a593Smuzhiyun 	IOV_NUMINTS,
328*4882a593Smuzhiyun 	IOV_NUMLOCALINTS,
329*4882a593Smuzhiyun 	IOV_HOSTREG,
330*4882a593Smuzhiyun 	IOV_DEVREG,
331*4882a593Smuzhiyun 	IOV_DIVISOR,
332*4882a593Smuzhiyun 	IOV_SDMODE,
333*4882a593Smuzhiyun 	IOV_HISPEED,
334*4882a593Smuzhiyun 	IOV_HCIREGS,
335*4882a593Smuzhiyun 	IOV_POWER,
336*4882a593Smuzhiyun 	IOV_CLOCK,
337*4882a593Smuzhiyun 	IOV_SPIERRSTATS,
338*4882a593Smuzhiyun 	IOV_RESP_DELAY_ALL
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun const bcm_iovar_t sdioh_iovars[] = {
342*4882a593Smuzhiyun 	{"sd_msglevel",		IOV_MSGLEVEL,	0,	0,	IOVT_UINT32,	0 },
343*4882a593Smuzhiyun 	{"sd_blocksize",	IOV_BLOCKSIZE,	0,	0,	IOVT_UINT32,	0 },
344*4882a593Smuzhiyun 	{"sd_dma",		IOV_DMA,	0,	0,	IOVT_BOOL,	0 },
345*4882a593Smuzhiyun 	{"sd_ints",		IOV_USEINTS,	0,	0,	IOVT_BOOL,	0 },
346*4882a593Smuzhiyun 	{"sd_numints",		IOV_NUMINTS,	0,	0,	IOVT_UINT32,	0 },
347*4882a593Smuzhiyun 	{"sd_numlocalints",	IOV_NUMLOCALINTS,	0,	0,	IOVT_UINT32,	0 },
348*4882a593Smuzhiyun 	{"sd_hostreg",		IOV_HOSTREG,	0,	0,	IOVT_BUFFER,	sizeof(sdreg_t) },
349*4882a593Smuzhiyun 	{"sd_devreg",		IOV_DEVREG,	0,	0,	IOVT_BUFFER,	sizeof(sdreg_t)	},
350*4882a593Smuzhiyun 	{"sd_divisor",		IOV_DIVISOR,	0,	0,	IOVT_UINT32,	0 },
351*4882a593Smuzhiyun 	{"sd_power",		IOV_POWER,	0,	0,	IOVT_UINT32,	0 },
352*4882a593Smuzhiyun 	{"sd_clock",		IOV_CLOCK,	0,	0,	IOVT_UINT32,	0 },
353*4882a593Smuzhiyun 	{"sd_mode",		IOV_SDMODE,	0,	0,	IOVT_UINT32,	100},
354*4882a593Smuzhiyun 	{"sd_highspeed",	IOV_HISPEED,	0,	0,	IOVT_UINT32,	0},
355*4882a593Smuzhiyun 	{"spi_errstats",	IOV_SPIERRSTATS, 0, 0, IOVT_BUFFER, sizeof(struct spierrstats_t) },
356*4882a593Smuzhiyun 	{"spi_respdelay",	IOV_RESP_DELAY_ALL,	0,	0,	IOVT_BOOL,	0 },
357*4882a593Smuzhiyun 	{NULL, 0, 0, 0, 0, 0 }
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun int
sdioh_iovar_op(sdioh_info_t * si,const char * name,void * params,int plen,void * arg,int len,bool set)361*4882a593Smuzhiyun sdioh_iovar_op(sdioh_info_t *si, const char *name,
362*4882a593Smuzhiyun                void *params, int plen, void *arg, int len, bool set)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun 	const bcm_iovar_t *vi = NULL;
365*4882a593Smuzhiyun 	int bcmerror = 0;
366*4882a593Smuzhiyun 	int val_size;
367*4882a593Smuzhiyun 	int32 int_val = 0;
368*4882a593Smuzhiyun 	uint32 actionid;
369*4882a593Smuzhiyun /*
370*4882a593Smuzhiyun 	sdioh_regs_t *regs;
371*4882a593Smuzhiyun */
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	ASSERT(name);
374*4882a593Smuzhiyun 	ASSERT(len >= 0);
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	/* Get must have return space; Set does not take qualifiers */
377*4882a593Smuzhiyun 	ASSERT(set || (arg && len));
378*4882a593Smuzhiyun 	ASSERT(!set || (!params && !plen));
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 	sd_trace(("%s: Enter (%s %s)\n", __FUNCTION__, (set ? "set" : "get"), name));
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	if ((vi = bcm_iovar_lookup(sdioh_iovars, name)) == NULL) {
383*4882a593Smuzhiyun 		bcmerror = BCME_UNSUPPORTED;
384*4882a593Smuzhiyun 		goto exit;
385*4882a593Smuzhiyun 	}
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun 	if ((bcmerror = bcm_iovar_lencheck(vi, arg, len, set)) != 0)
388*4882a593Smuzhiyun 		goto exit;
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	/* Set up params so get and set can share the convenience variables */
391*4882a593Smuzhiyun 	if (params == NULL) {
392*4882a593Smuzhiyun 		params = arg;
393*4882a593Smuzhiyun 		plen = len;
394*4882a593Smuzhiyun 	}
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	if (vi->type == IOVT_VOID)
397*4882a593Smuzhiyun 		val_size = 0;
398*4882a593Smuzhiyun 	else if (vi->type == IOVT_BUFFER)
399*4882a593Smuzhiyun 		val_size = len;
400*4882a593Smuzhiyun 	else
401*4882a593Smuzhiyun 		val_size = sizeof(int);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 	if (plen >= (int)sizeof(int_val))
404*4882a593Smuzhiyun 		bcopy(params, &int_val, sizeof(int_val));
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	actionid = set ? IOV_SVAL(vi->varid) : IOV_GVAL(vi->varid);
407*4882a593Smuzhiyun 	switch (actionid) {
408*4882a593Smuzhiyun 	case IOV_GVAL(IOV_MSGLEVEL):
409*4882a593Smuzhiyun 		int_val = (int32)sd_msglevel;
410*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
411*4882a593Smuzhiyun 		break;
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	case IOV_SVAL(IOV_MSGLEVEL):
414*4882a593Smuzhiyun 		sd_msglevel = int_val;
415*4882a593Smuzhiyun 		break;
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	case IOV_GVAL(IOV_BLOCKSIZE):
418*4882a593Smuzhiyun 		if ((uint32)int_val > si->num_funcs) {
419*4882a593Smuzhiyun 			bcmerror = BCME_BADARG;
420*4882a593Smuzhiyun 			break;
421*4882a593Smuzhiyun 		}
422*4882a593Smuzhiyun 		int_val = (int32)si->client_block_size[int_val];
423*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
424*4882a593Smuzhiyun 		break;
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 	case IOV_GVAL(IOV_DMA):
427*4882a593Smuzhiyun 		int_val = (int32)si->sd_use_dma;
428*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
429*4882a593Smuzhiyun 		break;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 	case IOV_SVAL(IOV_DMA):
432*4882a593Smuzhiyun 		si->sd_use_dma = (bool)int_val;
433*4882a593Smuzhiyun 		break;
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	case IOV_GVAL(IOV_USEINTS):
436*4882a593Smuzhiyun 		int_val = (int32)si->use_client_ints;
437*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
438*4882a593Smuzhiyun 		break;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	case IOV_SVAL(IOV_USEINTS):
441*4882a593Smuzhiyun 		break;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	case IOV_GVAL(IOV_DIVISOR):
444*4882a593Smuzhiyun 		int_val = (uint32)sd_divisor;
445*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
446*4882a593Smuzhiyun 		break;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
449*4882a593Smuzhiyun 	case IOV_SVAL(IOV_DIVISOR):
450*4882a593Smuzhiyun 		sd_divisor = int_val;
451*4882a593Smuzhiyun 		if (!spi_start_clock(si, (uint16)sd_divisor)) {
452*4882a593Smuzhiyun 			sd_err(("%s: set clock failed\n", __FUNCTION__));
453*4882a593Smuzhiyun 			bcmerror = BCME_ERROR;
454*4882a593Smuzhiyun 		}
455*4882a593Smuzhiyun 		break;
456*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	case IOV_GVAL(IOV_POWER):
459*4882a593Smuzhiyun 		int_val = (uint32)sd_power;
460*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
461*4882a593Smuzhiyun 		break;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	case IOV_SVAL(IOV_POWER):
464*4882a593Smuzhiyun 		sd_power = int_val;
465*4882a593Smuzhiyun 		break;
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	case IOV_GVAL(IOV_CLOCK):
468*4882a593Smuzhiyun 		int_val = (uint32)sd_clock;
469*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
470*4882a593Smuzhiyun 		break;
471*4882a593Smuzhiyun 
472*4882a593Smuzhiyun 	case IOV_SVAL(IOV_CLOCK):
473*4882a593Smuzhiyun 		sd_clock = int_val;
474*4882a593Smuzhiyun 		break;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	case IOV_GVAL(IOV_SDMODE):
477*4882a593Smuzhiyun 		int_val = (uint32)sd_sdmode;
478*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
479*4882a593Smuzhiyun 		break;
480*4882a593Smuzhiyun 
481*4882a593Smuzhiyun 	case IOV_SVAL(IOV_SDMODE):
482*4882a593Smuzhiyun 		sd_sdmode = int_val;
483*4882a593Smuzhiyun 		break;
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	case IOV_GVAL(IOV_HISPEED):
486*4882a593Smuzhiyun 		int_val = (uint32)sd_hiok;
487*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
488*4882a593Smuzhiyun 		break;
489*4882a593Smuzhiyun 
490*4882a593Smuzhiyun 	case IOV_SVAL(IOV_HISPEED):
491*4882a593Smuzhiyun 		sd_hiok = int_val;
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		if (!bcmspi_set_highspeed_mode(si, (bool)sd_hiok)) {
494*4882a593Smuzhiyun 			sd_err(("%s: Failed changing highspeed mode to %d.\n",
495*4882a593Smuzhiyun 			        __FUNCTION__, sd_hiok));
496*4882a593Smuzhiyun 			bcmerror = BCME_ERROR;
497*4882a593Smuzhiyun 			return ERROR;
498*4882a593Smuzhiyun 		}
499*4882a593Smuzhiyun 		break;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	case IOV_GVAL(IOV_NUMINTS):
502*4882a593Smuzhiyun 		int_val = (int32)si->intrcount;
503*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
504*4882a593Smuzhiyun 		break;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	case IOV_GVAL(IOV_NUMLOCALINTS):
507*4882a593Smuzhiyun 		int_val = (int32)si->local_intrcount;
508*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
509*4882a593Smuzhiyun 		break;
510*4882a593Smuzhiyun 	case IOV_GVAL(IOV_DEVREG):
511*4882a593Smuzhiyun 	{
512*4882a593Smuzhiyun 		sdreg_t *sd_ptr = (sdreg_t *)params;
513*4882a593Smuzhiyun 		uint8 data;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 		if (sdioh_cfg_read(si, sd_ptr->func, sd_ptr->offset, &data)) {
516*4882a593Smuzhiyun 			bcmerror = BCME_SDIO_ERROR;
517*4882a593Smuzhiyun 			break;
518*4882a593Smuzhiyun 		}
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun 		int_val = (int)data;
521*4882a593Smuzhiyun 		bcopy(&int_val, arg, sizeof(int_val));
522*4882a593Smuzhiyun 		break;
523*4882a593Smuzhiyun 	}
524*4882a593Smuzhiyun 
525*4882a593Smuzhiyun 	case IOV_SVAL(IOV_DEVREG):
526*4882a593Smuzhiyun 	{
527*4882a593Smuzhiyun 		sdreg_t *sd_ptr = (sdreg_t *)params;
528*4882a593Smuzhiyun 		uint8 data = (uint8)sd_ptr->value;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 		if (sdioh_cfg_write(si, sd_ptr->func, sd_ptr->offset, &data)) {
531*4882a593Smuzhiyun 			bcmerror = BCME_SDIO_ERROR;
532*4882a593Smuzhiyun 			break;
533*4882a593Smuzhiyun 		}
534*4882a593Smuzhiyun 		break;
535*4882a593Smuzhiyun 	}
536*4882a593Smuzhiyun 
537*4882a593Smuzhiyun 	case IOV_GVAL(IOV_SPIERRSTATS):
538*4882a593Smuzhiyun 	{
539*4882a593Smuzhiyun 		bcopy(&si->spierrstats, arg, sizeof(struct spierrstats_t));
540*4882a593Smuzhiyun 		break;
541*4882a593Smuzhiyun 	}
542*4882a593Smuzhiyun 
543*4882a593Smuzhiyun 	case IOV_SVAL(IOV_SPIERRSTATS):
544*4882a593Smuzhiyun 	{
545*4882a593Smuzhiyun 		bzero(&si->spierrstats, sizeof(struct spierrstats_t));
546*4882a593Smuzhiyun 		break;
547*4882a593Smuzhiyun 	}
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	case IOV_GVAL(IOV_RESP_DELAY_ALL):
550*4882a593Smuzhiyun 		int_val = (int32)si->resp_delay_all;
551*4882a593Smuzhiyun 		bcopy(&int_val, arg, val_size);
552*4882a593Smuzhiyun 		break;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	case IOV_SVAL(IOV_RESP_DELAY_ALL):
555*4882a593Smuzhiyun 		si->resp_delay_all = (bool)int_val;
556*4882a593Smuzhiyun 		int_val = STATUS_ENABLE|INTR_WITH_STATUS;
557*4882a593Smuzhiyun 		if (si->resp_delay_all)
558*4882a593Smuzhiyun 			int_val |= RESP_DELAY_ALL;
559*4882a593Smuzhiyun 		else {
560*4882a593Smuzhiyun 			if (bcmspi_card_regwrite(si, SPI_FUNC_0, SPID_RESPONSE_DELAY, 1,
561*4882a593Smuzhiyun 			     F1_RESPONSE_DELAY) != SUCCESS) {
562*4882a593Smuzhiyun 				sd_err(("%s: Unable to set response delay.\n", __FUNCTION__));
563*4882a593Smuzhiyun 				bcmerror = BCME_SDIO_ERROR;
564*4882a593Smuzhiyun 				break;
565*4882a593Smuzhiyun 			}
566*4882a593Smuzhiyun 		}
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 		if (bcmspi_card_regwrite(si, SPI_FUNC_0, SPID_STATUS_ENABLE, 1, int_val)
569*4882a593Smuzhiyun 		     != SUCCESS) {
570*4882a593Smuzhiyun 			sd_err(("%s: Unable to set response delay.\n", __FUNCTION__));
571*4882a593Smuzhiyun 			bcmerror = BCME_SDIO_ERROR;
572*4882a593Smuzhiyun 			break;
573*4882a593Smuzhiyun 		}
574*4882a593Smuzhiyun 		break;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	default:
577*4882a593Smuzhiyun 		bcmerror = BCME_UNSUPPORTED;
578*4882a593Smuzhiyun 		break;
579*4882a593Smuzhiyun 	}
580*4882a593Smuzhiyun exit:
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun 	return bcmerror;
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cfg_read(sdioh_info_t * sd,uint fnc_num,uint32 addr,uint8 * data)586*4882a593Smuzhiyun sdioh_cfg_read(sdioh_info_t *sd, uint fnc_num, uint32 addr, uint8 *data)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun 	SDIOH_API_RC status;
589*4882a593Smuzhiyun 	/* No lock needed since sdioh_request_byte does locking */
590*4882a593Smuzhiyun 	status = sdioh_request_byte(sd, SDIOH_READ, fnc_num, addr, data);
591*4882a593Smuzhiyun 	return status;
592*4882a593Smuzhiyun }
593*4882a593Smuzhiyun 
594*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cfg_write(sdioh_info_t * sd,uint fnc_num,uint32 addr,uint8 * data)595*4882a593Smuzhiyun sdioh_cfg_write(sdioh_info_t *sd, uint fnc_num, uint32 addr, uint8 *data)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun 	/* No lock needed since sdioh_request_byte does locking */
598*4882a593Smuzhiyun 	SDIOH_API_RC status;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	if ((fnc_num == SPI_FUNC_1) && (addr == SBSDIO_FUNC1_FRAMECTRL)) {
601*4882a593Smuzhiyun 		uint8 dummy_data;
602*4882a593Smuzhiyun 		status = sdioh_cfg_read(sd, fnc_num, addr, &dummy_data);
603*4882a593Smuzhiyun 		if (status) {
604*4882a593Smuzhiyun 			sd_err(("sdioh_cfg_read() failed.\n"));
605*4882a593Smuzhiyun 			return status;
606*4882a593Smuzhiyun 		}
607*4882a593Smuzhiyun 	}
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 	status = sdioh_request_byte(sd, SDIOH_WRITE, fnc_num, addr, data);
610*4882a593Smuzhiyun 	return status;
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun 
613*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_cis_read(sdioh_info_t * sd,uint func,uint8 * cisd,uint32 length)614*4882a593Smuzhiyun sdioh_cis_read(sdioh_info_t *sd, uint func, uint8 *cisd, uint32 length)
615*4882a593Smuzhiyun {
616*4882a593Smuzhiyun 	uint32 count;
617*4882a593Smuzhiyun 	int offset;
618*4882a593Smuzhiyun 	uint32 cis_byte;
619*4882a593Smuzhiyun 	uint16 *cis = (uint16 *)cisd;
620*4882a593Smuzhiyun 	uint bar0 = SI_ENUM_BASE_DEFAULT;
621*4882a593Smuzhiyun 	int status;
622*4882a593Smuzhiyun 	uint8 data;
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	sd_trace(("%s: Func %d\n", __FUNCTION__, func));
625*4882a593Smuzhiyun 
626*4882a593Smuzhiyun 	spi_lock(sd);
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	/* Set sb window address to 0x18000000 */
629*4882a593Smuzhiyun 	data = (bar0 >> 8) & SBSDIO_SBADDRLOW_MASK;
630*4882a593Smuzhiyun 	status = bcmspi_card_bytewrite(sd, SDIO_FUNC_1, SBSDIO_FUNC1_SBADDRLOW, &data);
631*4882a593Smuzhiyun 	if (status == SUCCESS) {
632*4882a593Smuzhiyun 		data = (bar0 >> 16) & SBSDIO_SBADDRMID_MASK;
633*4882a593Smuzhiyun 		status = bcmspi_card_bytewrite(sd, SDIO_FUNC_1, SBSDIO_FUNC1_SBADDRMID, &data);
634*4882a593Smuzhiyun 	} else {
635*4882a593Smuzhiyun 		sd_err(("%s: Unable to set sb-addr-windows\n", __FUNCTION__));
636*4882a593Smuzhiyun 		spi_unlock(sd);
637*4882a593Smuzhiyun 		return (BCME_ERROR);
638*4882a593Smuzhiyun 	}
639*4882a593Smuzhiyun 	if (status == SUCCESS) {
640*4882a593Smuzhiyun 		data = (bar0 >> 24) & SBSDIO_SBADDRHIGH_MASK;
641*4882a593Smuzhiyun 		status = bcmspi_card_bytewrite(sd, SDIO_FUNC_1, SBSDIO_FUNC1_SBADDRHIGH, &data);
642*4882a593Smuzhiyun 	} else {
643*4882a593Smuzhiyun 		sd_err(("%s: Unable to set sb-addr-windows\n", __FUNCTION__));
644*4882a593Smuzhiyun 		spi_unlock(sd);
645*4882a593Smuzhiyun 		return (BCME_ERROR);
646*4882a593Smuzhiyun 	}
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 	offset =  CC_SROM_OTP; /* OTP offset in chipcommon. */
649*4882a593Smuzhiyun 	for (count = 0; count < length/2; count++) {
650*4882a593Smuzhiyun 		if (bcmspi_card_regread (sd, SDIO_FUNC_1, offset, 2, &cis_byte) < 0) {
651*4882a593Smuzhiyun 			sd_err(("%s: regread failed: Can't read CIS\n", __FUNCTION__));
652*4882a593Smuzhiyun 			spi_unlock(sd);
653*4882a593Smuzhiyun 			return (BCME_ERROR);
654*4882a593Smuzhiyun 		}
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun 		*cis = (uint16)cis_byte;
657*4882a593Smuzhiyun 		cis++;
658*4882a593Smuzhiyun 		offset += 2;
659*4882a593Smuzhiyun 	}
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun 	spi_unlock(sd);
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	return (BCME_OK);
664*4882a593Smuzhiyun }
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_byte(sdioh_info_t * sd,uint rw,uint func,uint regaddr,uint8 * byte)667*4882a593Smuzhiyun sdioh_request_byte(sdioh_info_t *sd, uint rw, uint func, uint regaddr, uint8 *byte)
668*4882a593Smuzhiyun {
669*4882a593Smuzhiyun 	int status;
670*4882a593Smuzhiyun 	uint32 cmd_arg;
671*4882a593Smuzhiyun 	uint32 dstatus;
672*4882a593Smuzhiyun 	uint32 data = (uint32)(*byte);
673*4882a593Smuzhiyun 
674*4882a593Smuzhiyun 	spi_lock(sd);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	cmd_arg = 0;
677*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_FUNCTION, func);
678*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_ACCESS, 1);	/* Incremental access */
679*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_REG_ADDR, regaddr);
680*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_RW_FLAG, rw == SDIOH_READ ? 0 : 1);
681*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_LEN, 1);
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (rw == SDIOH_READ) {
684*4882a593Smuzhiyun 		sd_trace(("%s: RD cmd_arg=0x%x func=%d regaddr=0x%x\n",
685*4882a593Smuzhiyun 		          __FUNCTION__, cmd_arg, func, regaddr));
686*4882a593Smuzhiyun 	} else {
687*4882a593Smuzhiyun 		sd_trace(("%s: WR cmd_arg=0x%x func=%d regaddr=0x%x data=0x%x\n",
688*4882a593Smuzhiyun 		          __FUNCTION__, cmd_arg, func, regaddr, data));
689*4882a593Smuzhiyun 	}
690*4882a593Smuzhiyun 
691*4882a593Smuzhiyun 	if ((status = bcmspi_cmd_issue(sd, sd->sd_use_dma, cmd_arg, &data, 1)) != SUCCESS) {
692*4882a593Smuzhiyun 		spi_unlock(sd);
693*4882a593Smuzhiyun 		return status;
694*4882a593Smuzhiyun 	}
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun 	if (rw == SDIOH_READ) {
697*4882a593Smuzhiyun 		*byte = (uint8)data;
698*4882a593Smuzhiyun 		sd_trace(("%s: RD result=0x%x\n", __FUNCTION__, *byte));
699*4882a593Smuzhiyun 	}
700*4882a593Smuzhiyun 
701*4882a593Smuzhiyun 	bcmspi_cmd_getdstatus(sd, &dstatus);
702*4882a593Smuzhiyun 	if (dstatus)
703*4882a593Smuzhiyun 		sd_trace(("dstatus=0x%x\n", dstatus));
704*4882a593Smuzhiyun 
705*4882a593Smuzhiyun 	spi_unlock(sd);
706*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
707*4882a593Smuzhiyun }
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_word(sdioh_info_t * sd,uint cmd_type,uint rw,uint func,uint addr,uint32 * word,uint nbytes)710*4882a593Smuzhiyun sdioh_request_word(sdioh_info_t *sd, uint cmd_type, uint rw, uint func, uint addr,
711*4882a593Smuzhiyun                    uint32 *word, uint nbytes)
712*4882a593Smuzhiyun {
713*4882a593Smuzhiyun 	int status;
714*4882a593Smuzhiyun 
715*4882a593Smuzhiyun 	spi_lock(sd);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	if (rw == SDIOH_READ)
718*4882a593Smuzhiyun 		status = bcmspi_card_regread(sd, func, addr, nbytes, word);
719*4882a593Smuzhiyun 	else
720*4882a593Smuzhiyun 		status = bcmspi_card_regwrite(sd, func, addr, nbytes, *word);
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	spi_unlock(sd);
723*4882a593Smuzhiyun 	return (status == SUCCESS ?  SDIOH_API_RC_SUCCESS : SDIOH_API_RC_FAIL);
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun extern SDIOH_API_RC
sdioh_request_buffer(sdioh_info_t * sd,uint pio_dma,uint fix_inc,uint rw,uint func,uint addr,uint reg_width,uint buflen_u,uint8 * buffer,void * pkt)727*4882a593Smuzhiyun sdioh_request_buffer(sdioh_info_t *sd, uint pio_dma, uint fix_inc, uint rw, uint func,
728*4882a593Smuzhiyun                      uint addr, uint reg_width, uint buflen_u, uint8 *buffer, void *pkt)
729*4882a593Smuzhiyun {
730*4882a593Smuzhiyun 	int len;
731*4882a593Smuzhiyun 	int buflen = (int)buflen_u;
732*4882a593Smuzhiyun 	bool fifo = (fix_inc == SDIOH_DATA_FIX);
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	spi_lock(sd);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	ASSERT(reg_width == 4);
737*4882a593Smuzhiyun 	ASSERT(buflen_u < (1 << 30));
738*4882a593Smuzhiyun 	ASSERT(sd->client_block_size[func]);
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun 	sd_data(("%s: %c len %d r_cnt %d t_cnt %d, pkt @0x%p\n",
741*4882a593Smuzhiyun 	         __FUNCTION__, rw == SDIOH_READ ? 'R' : 'W',
742*4882a593Smuzhiyun 	         buflen_u, sd->r_cnt, sd->t_cnt, pkt));
743*4882a593Smuzhiyun 
744*4882a593Smuzhiyun 	/* Break buffer down into blocksize chunks. */
745*4882a593Smuzhiyun 	while (buflen > 0) {
746*4882a593Smuzhiyun 		len = MIN(sd->client_block_size[func], buflen);
747*4882a593Smuzhiyun 		if (bcmspi_card_buf(sd, rw, func, fifo, addr, len, (uint32 *)buffer) != SUCCESS) {
748*4882a593Smuzhiyun 			sd_err(("%s: bcmspi_card_buf %s failed\n",
749*4882a593Smuzhiyun 				__FUNCTION__, rw == SDIOH_READ ? "Read" : "Write"));
750*4882a593Smuzhiyun 			spi_unlock(sd);
751*4882a593Smuzhiyun 			return SDIOH_API_RC_FAIL;
752*4882a593Smuzhiyun 		}
753*4882a593Smuzhiyun 		buffer += len;
754*4882a593Smuzhiyun 		buflen -= len;
755*4882a593Smuzhiyun 		if (!fifo)
756*4882a593Smuzhiyun 			addr += len;
757*4882a593Smuzhiyun 	}
758*4882a593Smuzhiyun 	spi_unlock(sd);
759*4882a593Smuzhiyun 	return SDIOH_API_RC_SUCCESS;
760*4882a593Smuzhiyun }
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun /* This function allows write to gspi bus when another rd/wr function is deep down the call stack.
763*4882a593Smuzhiyun  * Its main aim is to have simpler spi writes rather than recursive writes.
764*4882a593Smuzhiyun  * e.g. When there is a need to program response delay on the fly after detecting the SPI-func
765*4882a593Smuzhiyun  * this call will allow to program the response delay.
766*4882a593Smuzhiyun  */
767*4882a593Smuzhiyun static int
bcmspi_card_byterewrite(sdioh_info_t * sd,int func,uint32 regaddr,uint8 byte)768*4882a593Smuzhiyun bcmspi_card_byterewrite(sdioh_info_t *sd, int func, uint32 regaddr, uint8 byte)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	uint32 cmd_arg;
771*4882a593Smuzhiyun 	uint32 datalen = 1;
772*4882a593Smuzhiyun 	uint32 hostlen;
773*4882a593Smuzhiyun 
774*4882a593Smuzhiyun 	cmd_arg = 0;
775*4882a593Smuzhiyun 
776*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_RW_FLAG, 1);
777*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_ACCESS, 1);	/* Incremental access */
778*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_FUNCTION, func);
779*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_REG_ADDR, regaddr);
780*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_LEN, datalen);
781*4882a593Smuzhiyun 
782*4882a593Smuzhiyun 	sd_trace(("%s cmd_arg = 0x%x\n", __FUNCTION__, cmd_arg));
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	/* Set up and issue the SPI command.  MSByte goes out on bus first.  Increase datalen
785*4882a593Smuzhiyun 	 * according to the wordlen mode(16/32bit) the device is in.
786*4882a593Smuzhiyun 	 */
787*4882a593Smuzhiyun 	ASSERT(sd->wordlen == 4 || sd->wordlen == 2);
788*4882a593Smuzhiyun 	datalen = ROUNDUP(datalen, sd->wordlen);
789*4882a593Smuzhiyun 
790*4882a593Smuzhiyun 	/* Start by copying command in the spi-outbuffer */
791*4882a593Smuzhiyun 	if (sd->wordlen == 4) { /* 32bit spid */
792*4882a593Smuzhiyun 		*(uint32 *)spi_outbuf2 = SPISWAP_WD4(cmd_arg);
793*4882a593Smuzhiyun 		if (datalen & 0x3)
794*4882a593Smuzhiyun 			datalen += (4 - (datalen & 0x3));
795*4882a593Smuzhiyun 	} else if (sd->wordlen == 2) { /* 16bit spid */
796*4882a593Smuzhiyun 		*(uint32 *)spi_outbuf2 = SPISWAP_WD2(cmd_arg);
797*4882a593Smuzhiyun 		if (datalen & 0x1)
798*4882a593Smuzhiyun 			datalen++;
799*4882a593Smuzhiyun 	} else {
800*4882a593Smuzhiyun 		sd_err(("%s: Host is %d bit spid, could not create SPI command.\n",
801*4882a593Smuzhiyun 		        __FUNCTION__, 8 * sd->wordlen));
802*4882a593Smuzhiyun 		return ERROR;
803*4882a593Smuzhiyun 	}
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun 	/* for Write, put the data into the output buffer  */
806*4882a593Smuzhiyun 	if (datalen != 0) {
807*4882a593Smuzhiyun 			if (sd->wordlen == 4) { /* 32bit spid */
808*4882a593Smuzhiyun 				*(uint32 *)&spi_outbuf2[CMDLEN] = SPISWAP_WD4(byte);
809*4882a593Smuzhiyun 			} else if (sd->wordlen == 2) { /* 16bit spid */
810*4882a593Smuzhiyun 				*(uint32 *)&spi_outbuf2[CMDLEN] = SPISWAP_WD2(byte);
811*4882a593Smuzhiyun 			}
812*4882a593Smuzhiyun 	}
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	/* +4 for cmd, +4 for dstatus */
815*4882a593Smuzhiyun 	hostlen = datalen + 8;
816*4882a593Smuzhiyun 	hostlen += (4 - (hostlen & 0x3));
817*4882a593Smuzhiyun 	spi_sendrecv(sd, spi_outbuf2, spi_inbuf2, hostlen);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	/* Last 4bytes are dstatus.  Device is configured to return status bits. */
820*4882a593Smuzhiyun 	if (sd->wordlen == 4) { /* 32bit spid */
821*4882a593Smuzhiyun 		sd->card_dstatus = SPISWAP_WD4(*(uint32 *)&spi_inbuf2[datalen + CMDLEN ]);
822*4882a593Smuzhiyun 	} else if (sd->wordlen == 2) { /* 16bit spid */
823*4882a593Smuzhiyun 		sd->card_dstatus = SPISWAP_WD2(*(uint32 *)&spi_inbuf2[datalen + CMDLEN ]);
824*4882a593Smuzhiyun 	} else {
825*4882a593Smuzhiyun 		sd_err(("%s: Host is %d bit machine, could not read SPI dstatus.\n",
826*4882a593Smuzhiyun 		        __FUNCTION__, 8 * sd->wordlen));
827*4882a593Smuzhiyun 		return ERROR;
828*4882a593Smuzhiyun 	}
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	if (sd->card_dstatus)
831*4882a593Smuzhiyun 		sd_trace(("dstatus after byte rewrite = 0x%x\n", sd->card_dstatus));
832*4882a593Smuzhiyun 
833*4882a593Smuzhiyun 	return (BCME_OK);
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun /* Program the response delay corresponding to the spi function */
837*4882a593Smuzhiyun static int
bcmspi_prog_resp_delay(sdioh_info_t * sd,int func,uint8 resp_delay)838*4882a593Smuzhiyun bcmspi_prog_resp_delay(sdioh_info_t *sd, int func, uint8 resp_delay)
839*4882a593Smuzhiyun {
840*4882a593Smuzhiyun 	if (sd->resp_delay_all == FALSE)
841*4882a593Smuzhiyun 		return (BCME_OK);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	if (sd->prev_fun == func)
844*4882a593Smuzhiyun 		return (BCME_OK);
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	if (F0_RESPONSE_DELAY == F1_RESPONSE_DELAY)
847*4882a593Smuzhiyun 		return (BCME_OK);
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	bcmspi_card_byterewrite(sd, SPI_FUNC_0, SPID_RESPONSE_DELAY, resp_delay);
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	/* Remember function for which to avoid reprogramming resp-delay in next iteration */
852*4882a593Smuzhiyun 	sd->prev_fun = func;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 	return (BCME_OK);
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun }
857*4882a593Smuzhiyun 
858*4882a593Smuzhiyun #define GSPI_RESYNC_PATTERN	0x0
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun /* A resync pattern is a 32bit MOSI line with all zeros. Its a special command in gSPI.
861*4882a593Smuzhiyun  * It resets the spi-bkplane logic so that all F1 related ping-pong buffer logic is
862*4882a593Smuzhiyun  * synchronised and all queued resuests are cancelled.
863*4882a593Smuzhiyun  */
864*4882a593Smuzhiyun static int
bcmspi_resync_f1(sdioh_info_t * sd)865*4882a593Smuzhiyun bcmspi_resync_f1(sdioh_info_t *sd)
866*4882a593Smuzhiyun {
867*4882a593Smuzhiyun 	uint32 cmd_arg = GSPI_RESYNC_PATTERN, data = 0, datalen = 0;
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun 	/* Set up and issue the SPI command.  MSByte goes out on bus first.  Increase datalen
870*4882a593Smuzhiyun 	 * according to the wordlen mode(16/32bit) the device is in.
871*4882a593Smuzhiyun 	 */
872*4882a593Smuzhiyun 	ASSERT(sd->wordlen == 4 || sd->wordlen == 2);
873*4882a593Smuzhiyun 	datalen = ROUNDUP(datalen, sd->wordlen);
874*4882a593Smuzhiyun 
875*4882a593Smuzhiyun 	/* Start by copying command in the spi-outbuffer */
876*4882a593Smuzhiyun 	*(uint32 *)spi_outbuf2 = cmd_arg;
877*4882a593Smuzhiyun 
878*4882a593Smuzhiyun 	/* for Write, put the data into the output buffer  */
879*4882a593Smuzhiyun 	*(uint32 *)&spi_outbuf2[CMDLEN] = data;
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	/* +4 for cmd, +4 for dstatus */
882*4882a593Smuzhiyun 	spi_sendrecv(sd, spi_outbuf2, spi_inbuf2, datalen + 8);
883*4882a593Smuzhiyun 
884*4882a593Smuzhiyun 	/* Last 4bytes are dstatus.  Device is configured to return status bits. */
885*4882a593Smuzhiyun 	if (sd->wordlen == 4) { /* 32bit spid */
886*4882a593Smuzhiyun 		sd->card_dstatus = SPISWAP_WD4(*(uint32 *)&spi_inbuf2[datalen + CMDLEN ]);
887*4882a593Smuzhiyun 	} else if (sd->wordlen == 2) { /* 16bit spid */
888*4882a593Smuzhiyun 		sd->card_dstatus = SPISWAP_WD2(*(uint32 *)&spi_inbuf2[datalen + CMDLEN ]);
889*4882a593Smuzhiyun 	} else {
890*4882a593Smuzhiyun 		sd_err(("%s: Host is %d bit machine, could not read SPI dstatus.\n",
891*4882a593Smuzhiyun 		        __FUNCTION__, 8 * sd->wordlen));
892*4882a593Smuzhiyun 		return ERROR;
893*4882a593Smuzhiyun 	}
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	if (sd->card_dstatus)
896*4882a593Smuzhiyun 		sd_trace(("dstatus after resync pattern write = 0x%x\n", sd->card_dstatus));
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	return (BCME_OK);
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun 
901*4882a593Smuzhiyun uint32 dstatus_count = 0;
902*4882a593Smuzhiyun 
903*4882a593Smuzhiyun static int
bcmspi_update_stats(sdioh_info_t * sd,uint32 cmd_arg)904*4882a593Smuzhiyun bcmspi_update_stats(sdioh_info_t *sd, uint32 cmd_arg)
905*4882a593Smuzhiyun {
906*4882a593Smuzhiyun 	uint32 dstatus = sd->card_dstatus;
907*4882a593Smuzhiyun 	struct spierrstats_t *spierrstats = &sd->spierrstats;
908*4882a593Smuzhiyun 	int err = SUCCESS;
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 	sd_trace(("cmd = 0x%x, dstatus = 0x%x\n", cmd_arg, dstatus));
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	/* Store dstatus of last few gSPI transactions */
913*4882a593Smuzhiyun 	spierrstats->dstatus[dstatus_count % NUM_PREV_TRANSACTIONS] = dstatus;
914*4882a593Smuzhiyun 	spierrstats->spicmd[dstatus_count % NUM_PREV_TRANSACTIONS] = cmd_arg;
915*4882a593Smuzhiyun 	dstatus_count++;
916*4882a593Smuzhiyun 
917*4882a593Smuzhiyun 	if (sd->card_init_done == FALSE)
918*4882a593Smuzhiyun 		return err;
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	if (dstatus & STATUS_DATA_NOT_AVAILABLE) {
921*4882a593Smuzhiyun 		spierrstats->dna++;
922*4882a593Smuzhiyun 		sd_trace(("Read data not available on F1 addr = 0x%x\n",
923*4882a593Smuzhiyun 		        GFIELD(cmd_arg, SPI_REG_ADDR)));
924*4882a593Smuzhiyun 		/* Clear dna bit */
925*4882a593Smuzhiyun 		bcmspi_card_byterewrite(sd, SPI_FUNC_0, SPID_INTR_REG, DATA_UNAVAILABLE);
926*4882a593Smuzhiyun 	}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 	if (dstatus & STATUS_UNDERFLOW) {
929*4882a593Smuzhiyun 		spierrstats->rdunderflow++;
930*4882a593Smuzhiyun 		sd_err(("FIFO underflow happened due to current F2 read command.\n"));
931*4882a593Smuzhiyun 	}
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	if (dstatus & STATUS_OVERFLOW) {
934*4882a593Smuzhiyun 		spierrstats->wroverflow++;
935*4882a593Smuzhiyun 		sd_err(("FIFO overflow happened due to current (F1/F2) write command.\n"));
936*4882a593Smuzhiyun 		bcmspi_card_byterewrite(sd, SPI_FUNC_0, SPID_INTR_REG, F1_OVERFLOW);
937*4882a593Smuzhiyun 		bcmspi_resync_f1(sd);
938*4882a593Smuzhiyun 		sd_err(("Recovering from F1 FIFO overflow.\n"));
939*4882a593Smuzhiyun 	}
940*4882a593Smuzhiyun 
941*4882a593Smuzhiyun 	if (dstatus & STATUS_F2_INTR) {
942*4882a593Smuzhiyun 		spierrstats->f2interrupt++;
943*4882a593Smuzhiyun 		sd_trace(("Interrupt from F2.  SW should clear corresponding IntStatus bits\n"));
944*4882a593Smuzhiyun 	}
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	if (dstatus & STATUS_F3_INTR) {
947*4882a593Smuzhiyun 		spierrstats->f3interrupt++;
948*4882a593Smuzhiyun 		sd_err(("Interrupt from F3.  SW should clear corresponding IntStatus bits\n"));
949*4882a593Smuzhiyun 	}
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	if (dstatus & STATUS_HOST_CMD_DATA_ERR) {
952*4882a593Smuzhiyun 		spierrstats->hostcmddataerr++;
953*4882a593Smuzhiyun 		sd_err(("Error in CMD or Host data, detected by CRC/Checksum (optional)\n"));
954*4882a593Smuzhiyun 	}
955*4882a593Smuzhiyun 
956*4882a593Smuzhiyun 	if (dstatus & STATUS_F2_PKT_AVAILABLE) {
957*4882a593Smuzhiyun 		spierrstats->f2pktavailable++;
958*4882a593Smuzhiyun 		sd_trace(("Packet is available/ready in F2 TX FIFO\n"));
959*4882a593Smuzhiyun 		sd_trace(("Packet length = %d\n", sd->dwordmode ?
960*4882a593Smuzhiyun 		         ((dstatus & STATUS_F2_PKT_LEN_MASK) >> (STATUS_F2_PKT_LEN_SHIFT - 2)) :
961*4882a593Smuzhiyun 		         ((dstatus & STATUS_F2_PKT_LEN_MASK) >> STATUS_F2_PKT_LEN_SHIFT)));
962*4882a593Smuzhiyun 	}
963*4882a593Smuzhiyun 
964*4882a593Smuzhiyun 	if (dstatus & STATUS_F3_PKT_AVAILABLE) {
965*4882a593Smuzhiyun 		spierrstats->f3pktavailable++;
966*4882a593Smuzhiyun 		sd_err(("Packet is available/ready in F3 TX FIFO\n"));
967*4882a593Smuzhiyun 		sd_err(("Packet length = %d\n",
968*4882a593Smuzhiyun 		        (dstatus & STATUS_F3_PKT_LEN_MASK) >> STATUS_F3_PKT_LEN_SHIFT));
969*4882a593Smuzhiyun 	}
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	return err;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun extern int
sdioh_abort(sdioh_info_t * sd,uint func)975*4882a593Smuzhiyun sdioh_abort(sdioh_info_t *sd, uint func)
976*4882a593Smuzhiyun {
977*4882a593Smuzhiyun 	return 0;
978*4882a593Smuzhiyun }
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun int
sdioh_start(sdioh_info_t * sd,int stage)981*4882a593Smuzhiyun sdioh_start(sdioh_info_t *sd, int stage)
982*4882a593Smuzhiyun {
983*4882a593Smuzhiyun 	return SUCCESS;
984*4882a593Smuzhiyun }
985*4882a593Smuzhiyun 
986*4882a593Smuzhiyun int
sdioh_stop(sdioh_info_t * sd)987*4882a593Smuzhiyun sdioh_stop(sdioh_info_t *sd)
988*4882a593Smuzhiyun {
989*4882a593Smuzhiyun 	return SUCCESS;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
992*4882a593Smuzhiyun int
sdioh_waitlockfree(sdioh_info_t * sd)993*4882a593Smuzhiyun sdioh_waitlockfree(sdioh_info_t *sd)
994*4882a593Smuzhiyun {
995*4882a593Smuzhiyun 	return SUCCESS;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun 
998*4882a593Smuzhiyun /*
999*4882a593Smuzhiyun  * Private/Static work routines
1000*4882a593Smuzhiyun  */
1001*4882a593Smuzhiyun static int
bcmspi_host_init(sdioh_info_t * sd)1002*4882a593Smuzhiyun bcmspi_host_init(sdioh_info_t *sd)
1003*4882a593Smuzhiyun {
1004*4882a593Smuzhiyun 
1005*4882a593Smuzhiyun 	/* Default power on mode */
1006*4882a593Smuzhiyun 	sd->sd_mode = SDIOH_MODE_SPI;
1007*4882a593Smuzhiyun 	sd->polled_mode = TRUE;
1008*4882a593Smuzhiyun 	sd->host_init_done = TRUE;
1009*4882a593Smuzhiyun 	sd->card_init_done = FALSE;
1010*4882a593Smuzhiyun 	sd->adapter_slot = 1;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 	return (SUCCESS);
1013*4882a593Smuzhiyun }
1014*4882a593Smuzhiyun 
1015*4882a593Smuzhiyun static int
get_client_blocksize(sdioh_info_t * sd)1016*4882a593Smuzhiyun get_client_blocksize(sdioh_info_t *sd)
1017*4882a593Smuzhiyun {
1018*4882a593Smuzhiyun 	uint32 regdata[2];
1019*4882a593Smuzhiyun 	int status;
1020*4882a593Smuzhiyun 
1021*4882a593Smuzhiyun 	/* Find F1/F2/F3 max packet size */
1022*4882a593Smuzhiyun 	if ((status = bcmspi_card_regread(sd, 0, SPID_F1_INFO_REG,
1023*4882a593Smuzhiyun 	                                 8, regdata)) != SUCCESS) {
1024*4882a593Smuzhiyun 		return status;
1025*4882a593Smuzhiyun 	}
1026*4882a593Smuzhiyun 
1027*4882a593Smuzhiyun 	sd_trace(("pkt_size regdata[0] = 0x%x, regdata[1] = 0x%x\n",
1028*4882a593Smuzhiyun 	        regdata[0], regdata[1]));
1029*4882a593Smuzhiyun 
1030*4882a593Smuzhiyun 	sd->client_block_size[1] = (regdata[0] & F1_MAX_PKT_SIZE) >> 2;
1031*4882a593Smuzhiyun 	sd_trace(("Func1 blocksize = %d\n", sd->client_block_size[1]));
1032*4882a593Smuzhiyun 	ASSERT(sd->client_block_size[1] == BLOCK_SIZE_F1);
1033*4882a593Smuzhiyun 
1034*4882a593Smuzhiyun 	sd->client_block_size[2] = ((regdata[0] >> 16) & F2_MAX_PKT_SIZE) >> 2;
1035*4882a593Smuzhiyun 	sd_trace(("Func2 blocksize = %d\n", sd->client_block_size[2]));
1036*4882a593Smuzhiyun 	ASSERT(sd->client_block_size[2] == BLOCK_SIZE_F2);
1037*4882a593Smuzhiyun 
1038*4882a593Smuzhiyun 	sd->client_block_size[3] = (regdata[1] & F3_MAX_PKT_SIZE) >> 2;
1039*4882a593Smuzhiyun 	sd_trace(("Func3 blocksize = %d\n", sd->client_block_size[3]));
1040*4882a593Smuzhiyun 	ASSERT(sd->client_block_size[3] == BLOCK_SIZE_F3);
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 	return 0;
1043*4882a593Smuzhiyun }
1044*4882a593Smuzhiyun 
1045*4882a593Smuzhiyun static int
bcmspi_client_init(sdioh_info_t * sd)1046*4882a593Smuzhiyun bcmspi_client_init(sdioh_info_t *sd)
1047*4882a593Smuzhiyun {
1048*4882a593Smuzhiyun 	uint32	status_en_reg = 0;
1049*4882a593Smuzhiyun 	sd_trace(("%s: Powering up slot %d\n", __FUNCTION__, sd->adapter_slot));
1050*4882a593Smuzhiyun 
1051*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
1052*4882a593Smuzhiyun #ifdef HSMODE
1053*4882a593Smuzhiyun 	if (!spi_start_clock(sd, (uint16)sd_divisor)) {
1054*4882a593Smuzhiyun 		sd_err(("spi_start_clock failed\n"));
1055*4882a593Smuzhiyun 		return ERROR;
1056*4882a593Smuzhiyun 	}
1057*4882a593Smuzhiyun #else
1058*4882a593Smuzhiyun 	/* Start at ~400KHz clock rate for initialization */
1059*4882a593Smuzhiyun 	if (!spi_start_clock(sd, 128)) {
1060*4882a593Smuzhiyun 		sd_err(("spi_start_clock failed\n"));
1061*4882a593Smuzhiyun 		return ERROR;
1062*4882a593Smuzhiyun 	}
1063*4882a593Smuzhiyun #endif /* HSMODE */
1064*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	if (!bcmspi_host_device_init_adapt(sd)) {
1067*4882a593Smuzhiyun 		sd_err(("bcmspi_host_device_init_adapt failed\n"));
1068*4882a593Smuzhiyun 		return ERROR;
1069*4882a593Smuzhiyun 	}
1070*4882a593Smuzhiyun 
1071*4882a593Smuzhiyun 	if (!bcmspi_test_card(sd)) {
1072*4882a593Smuzhiyun 		sd_err(("bcmspi_test_card failed\n"));
1073*4882a593Smuzhiyun 		return ERROR;
1074*4882a593Smuzhiyun 	}
1075*4882a593Smuzhiyun 
1076*4882a593Smuzhiyun 	sd->num_funcs = SPI_MAX_IOFUNCS;
1077*4882a593Smuzhiyun 
1078*4882a593Smuzhiyun 	get_client_blocksize(sd);
1079*4882a593Smuzhiyun 
1080*4882a593Smuzhiyun 	/* Apply resync pattern cmd with all zeros to reset spi-bkplane F1 logic */
1081*4882a593Smuzhiyun 	bcmspi_resync_f1(sd);
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 	sd->dwordmode = FALSE;
1084*4882a593Smuzhiyun 
1085*4882a593Smuzhiyun 	bcmspi_card_regread(sd, 0, SPID_STATUS_ENABLE, 1, &status_en_reg);
1086*4882a593Smuzhiyun 
1087*4882a593Smuzhiyun 	sd_trace(("%s: Enabling interrupt with dstatus \n", __FUNCTION__));
1088*4882a593Smuzhiyun 	status_en_reg |= INTR_WITH_STATUS;
1089*4882a593Smuzhiyun 
1090*4882a593Smuzhiyun 	if (bcmspi_card_regwrite(sd, SPI_FUNC_0, SPID_STATUS_ENABLE, 1,
1091*4882a593Smuzhiyun 	    status_en_reg & 0xff) != SUCCESS) {
1092*4882a593Smuzhiyun 		sd_err(("%s: Unable to set response delay for all fun's.\n", __FUNCTION__));
1093*4882a593Smuzhiyun 		return ERROR;
1094*4882a593Smuzhiyun 	}
1095*4882a593Smuzhiyun 
1096*4882a593Smuzhiyun #ifndef HSMODE
1097*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
1098*4882a593Smuzhiyun 	/* After configuring for High-Speed mode, set the desired clock rate. */
1099*4882a593Smuzhiyun 	if (!spi_start_clock(sd, 4)) {
1100*4882a593Smuzhiyun 		sd_err(("spi_start_clock failed\n"));
1101*4882a593Smuzhiyun 		return ERROR;
1102*4882a593Smuzhiyun 	}
1103*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
1104*4882a593Smuzhiyun #endif /* HSMODE */
1105*4882a593Smuzhiyun 
1106*4882a593Smuzhiyun 	/* check to see if the response delay needs to be programmed properly */
1107*4882a593Smuzhiyun 	{
1108*4882a593Smuzhiyun 		uint32 f1_respdelay = 0;
1109*4882a593Smuzhiyun 		bcmspi_card_regread(sd, 0, SPID_RESP_DELAY_F1, 1, &f1_respdelay);
1110*4882a593Smuzhiyun 		if ((f1_respdelay == 0) || (f1_respdelay == 0xFF)) {
1111*4882a593Smuzhiyun 			/* older sdiodevice core and has no separte resp delay for each of */
1112*4882a593Smuzhiyun 			sd_err(("older corerev < 4 so use the same resp delay for all funcs\n"));
1113*4882a593Smuzhiyun 			sd->resp_delay_new = FALSE;
1114*4882a593Smuzhiyun 		}
1115*4882a593Smuzhiyun 		else {
1116*4882a593Smuzhiyun 			/* older sdiodevice core and has no separte resp delay for each of */
1117*4882a593Smuzhiyun 			int ret_val;
1118*4882a593Smuzhiyun 			sd->resp_delay_new = TRUE;
1119*4882a593Smuzhiyun 			sd_err(("new corerev >= 4 so set the resp delay for each of the funcs\n"));
1120*4882a593Smuzhiyun 			sd_trace(("resp delay for funcs f0(%d), f1(%d), f2(%d), f3(%d)\n",
1121*4882a593Smuzhiyun 				GSPI_F0_RESP_DELAY, GSPI_F1_RESP_DELAY,
1122*4882a593Smuzhiyun 				GSPI_F2_RESP_DELAY, GSPI_F3_RESP_DELAY));
1123*4882a593Smuzhiyun 			ret_val = bcmspi_card_regwrite(sd, SPI_FUNC_0, SPID_RESP_DELAY_F0, 1,
1124*4882a593Smuzhiyun 				GSPI_F0_RESP_DELAY);
1125*4882a593Smuzhiyun 			if (ret_val != SUCCESS) {
1126*4882a593Smuzhiyun 				sd_err(("%s: Unable to set response delay for F0\n", __FUNCTION__));
1127*4882a593Smuzhiyun 				return ERROR;
1128*4882a593Smuzhiyun 			}
1129*4882a593Smuzhiyun 			ret_val = bcmspi_card_regwrite(sd, SPI_FUNC_0, SPID_RESP_DELAY_F1, 1,
1130*4882a593Smuzhiyun 				GSPI_F1_RESP_DELAY);
1131*4882a593Smuzhiyun 			if (ret_val != SUCCESS) {
1132*4882a593Smuzhiyun 				sd_err(("%s: Unable to set response delay for F1\n", __FUNCTION__));
1133*4882a593Smuzhiyun 				return ERROR;
1134*4882a593Smuzhiyun 			}
1135*4882a593Smuzhiyun 			ret_val = bcmspi_card_regwrite(sd, SPI_FUNC_0, SPID_RESP_DELAY_F2, 1,
1136*4882a593Smuzhiyun 				GSPI_F2_RESP_DELAY);
1137*4882a593Smuzhiyun 			if (ret_val != SUCCESS) {
1138*4882a593Smuzhiyun 				sd_err(("%s: Unable to set response delay for F2\n", __FUNCTION__));
1139*4882a593Smuzhiyun 				return ERROR;
1140*4882a593Smuzhiyun 			}
1141*4882a593Smuzhiyun 			ret_val = bcmspi_card_regwrite(sd, SPI_FUNC_0, SPID_RESP_DELAY_F3, 1,
1142*4882a593Smuzhiyun 				GSPI_F3_RESP_DELAY);
1143*4882a593Smuzhiyun 			if (ret_val != SUCCESS) {
1144*4882a593Smuzhiyun 				sd_err(("%s: Unable to set response delay for F2\n", __FUNCTION__));
1145*4882a593Smuzhiyun 				return ERROR;
1146*4882a593Smuzhiyun 			}
1147*4882a593Smuzhiyun 		}
1148*4882a593Smuzhiyun 	}
1149*4882a593Smuzhiyun 
1150*4882a593Smuzhiyun 	sd->card_init_done = TRUE;
1151*4882a593Smuzhiyun 
1152*4882a593Smuzhiyun 	/* get the device rev to program the prop respdelays */
1153*4882a593Smuzhiyun 
1154*4882a593Smuzhiyun 	return SUCCESS;
1155*4882a593Smuzhiyun }
1156*4882a593Smuzhiyun 
1157*4882a593Smuzhiyun static int
bcmspi_set_highspeed_mode(sdioh_info_t * sd,bool hsmode)1158*4882a593Smuzhiyun bcmspi_set_highspeed_mode(sdioh_info_t *sd, bool hsmode)
1159*4882a593Smuzhiyun {
1160*4882a593Smuzhiyun 	uint32 regdata;
1161*4882a593Smuzhiyun 	int status;
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun 	if ((status = bcmspi_card_regread(sd, 0, SPID_CONFIG,
1164*4882a593Smuzhiyun 	                                 4, &regdata)) != SUCCESS)
1165*4882a593Smuzhiyun 		return status;
1166*4882a593Smuzhiyun 
1167*4882a593Smuzhiyun 	sd_trace(("In %s spih-ctrl = 0x%x \n", __FUNCTION__, regdata));
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 	if (hsmode == TRUE) {
1170*4882a593Smuzhiyun 		sd_trace(("Attempting to enable High-Speed mode.\n"));
1171*4882a593Smuzhiyun 
1172*4882a593Smuzhiyun 		if (regdata & HIGH_SPEED_MODE) {
1173*4882a593Smuzhiyun 			sd_trace(("Device is already in High-Speed mode.\n"));
1174*4882a593Smuzhiyun 			return status;
1175*4882a593Smuzhiyun 		} else {
1176*4882a593Smuzhiyun 			regdata |= HIGH_SPEED_MODE;
1177*4882a593Smuzhiyun 			sd_trace(("Writing %08x to device at %08x\n", regdata, SPID_CONFIG));
1178*4882a593Smuzhiyun 			if ((status = bcmspi_card_regwrite(sd, 0, SPID_CONFIG,
1179*4882a593Smuzhiyun 			                                  4, regdata)) != SUCCESS) {
1180*4882a593Smuzhiyun 				return status;
1181*4882a593Smuzhiyun 			}
1182*4882a593Smuzhiyun 		}
1183*4882a593Smuzhiyun 	} else {
1184*4882a593Smuzhiyun 		sd_trace(("Attempting to disable High-Speed mode.\n"));
1185*4882a593Smuzhiyun 
1186*4882a593Smuzhiyun 		if (regdata & HIGH_SPEED_MODE) {
1187*4882a593Smuzhiyun 			regdata &= ~HIGH_SPEED_MODE;
1188*4882a593Smuzhiyun 			regdata |= CLOCK_POLARITY;
1189*4882a593Smuzhiyun 			sd_trace(("Writing %08x to device at %08x\n", regdata, SPID_CONFIG));
1190*4882a593Smuzhiyun 			if ((status = bcmspi_card_regwrite(sd, 0, SPID_CONFIG,
1191*4882a593Smuzhiyun 			                                  4, regdata)) != SUCCESS)
1192*4882a593Smuzhiyun 				return status;
1193*4882a593Smuzhiyun 		}
1194*4882a593Smuzhiyun 		 else {
1195*4882a593Smuzhiyun 			sd_trace(("Device is already in Low-Speed mode.\n"));
1196*4882a593Smuzhiyun 			return status;
1197*4882a593Smuzhiyun 		}
1198*4882a593Smuzhiyun 	}
1199*4882a593Smuzhiyun #ifndef BCMSPI_ANDROID
1200*4882a593Smuzhiyun 	spi_controller_highspeed_mode(sd, hsmode);
1201*4882a593Smuzhiyun #endif /* !BCMSPI_ANDROID */
1202*4882a593Smuzhiyun 
1203*4882a593Smuzhiyun 	return TRUE;
1204*4882a593Smuzhiyun }
1205*4882a593Smuzhiyun 
1206*4882a593Smuzhiyun #define bcmspi_find_curr_mode(sd) { \
1207*4882a593Smuzhiyun 	sd->wordlen = 2; \
1208*4882a593Smuzhiyun 	status = bcmspi_card_regread_fixedaddr(sd, 0, SPID_TEST_READ, 4, &regdata); \
1209*4882a593Smuzhiyun 	regdata &= 0xff; \
1210*4882a593Smuzhiyun 	if ((regdata == 0xad) || (regdata == 0x5b) || \
1211*4882a593Smuzhiyun 	    (regdata == 0x5d) || (regdata == 0x5a)) \
1212*4882a593Smuzhiyun 		break; \
1213*4882a593Smuzhiyun 	sd->wordlen = 4; \
1214*4882a593Smuzhiyun 	status = bcmspi_card_regread_fixedaddr(sd, 0, SPID_TEST_READ, 4, &regdata); \
1215*4882a593Smuzhiyun 	regdata &= 0xff; \
1216*4882a593Smuzhiyun 	if ((regdata == 0xad) || (regdata == 0x5b) || \
1217*4882a593Smuzhiyun 	    (regdata == 0x5d) || (regdata == 0x5a)) \
1218*4882a593Smuzhiyun 		break; \
1219*4882a593Smuzhiyun 	sd_trace(("Silicon testability issue: regdata = 0x%x." \
1220*4882a593Smuzhiyun 		" Expected 0xad, 0x5a, 0x5b or 0x5d.\n", regdata)); \
1221*4882a593Smuzhiyun 	OSL_DELAY(100000); \
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun 
1224*4882a593Smuzhiyun #define INIT_ADAPT_LOOP		100
1225*4882a593Smuzhiyun 
1226*4882a593Smuzhiyun /* Adapt clock-phase-speed-bitwidth between host and device */
1227*4882a593Smuzhiyun static bool
bcmspi_host_device_init_adapt(sdioh_info_t * sd)1228*4882a593Smuzhiyun bcmspi_host_device_init_adapt(sdioh_info_t *sd)
1229*4882a593Smuzhiyun {
1230*4882a593Smuzhiyun 	uint32 wrregdata, regdata = 0;
1231*4882a593Smuzhiyun 	int status;
1232*4882a593Smuzhiyun 	int i;
1233*4882a593Smuzhiyun 
1234*4882a593Smuzhiyun 	/* Due to a silicon testability issue, the first command from the Host
1235*4882a593Smuzhiyun 	 * to the device will get corrupted (first bit will be lost). So the
1236*4882a593Smuzhiyun 	 * Host should poll the device with a safe read request. ie: The Host
1237*4882a593Smuzhiyun 	 * should try to read F0 addr 0x14 using the Fixed address mode
1238*4882a593Smuzhiyun 	 * (This will prevent a unintended write command to be detected by device)
1239*4882a593Smuzhiyun 	 */
1240*4882a593Smuzhiyun 	for (i = 0; i < INIT_ADAPT_LOOP; i++) {
1241*4882a593Smuzhiyun 	/* If device was not power-cycled it will stay in 32bit mode with
1242*4882a593Smuzhiyun 	 * response-delay-all bit set.  Alternate the iteration so that
1243*4882a593Smuzhiyun 	 * read either with or without response-delay for F0 to succeed.
1244*4882a593Smuzhiyun 	 */
1245*4882a593Smuzhiyun 		bcmspi_find_curr_mode(sd);
1246*4882a593Smuzhiyun 		sd->resp_delay_all = (i & 0x1) ? TRUE : FALSE;
1247*4882a593Smuzhiyun 
1248*4882a593Smuzhiyun 		bcmspi_find_curr_mode(sd);
1249*4882a593Smuzhiyun 		sd->dwordmode = TRUE;
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 		bcmspi_find_curr_mode(sd);
1252*4882a593Smuzhiyun 		sd->dwordmode = FALSE;
1253*4882a593Smuzhiyun 	}
1254*4882a593Smuzhiyun 
1255*4882a593Smuzhiyun 	/* Bail out, device not detected */
1256*4882a593Smuzhiyun 	if (i == INIT_ADAPT_LOOP)
1257*4882a593Smuzhiyun 		return FALSE;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/* Softreset the spid logic */
1260*4882a593Smuzhiyun 	if ((sd->dwordmode) || (sd->wordlen == 4)) {
1261*4882a593Smuzhiyun 		bcmspi_card_regwrite(sd, 0, SPID_RESET_BP, 1, RESET_ON_WLAN_BP_RESET|RESET_SPI);
1262*4882a593Smuzhiyun 		bcmspi_card_regread(sd, 0, SPID_RESET_BP, 1, &regdata);
1263*4882a593Smuzhiyun 		sd_trace(("reset reg read = 0x%x\n", regdata));
1264*4882a593Smuzhiyun 		sd_trace(("dwordmode = %d, wordlen = %d, resp_delay_all = %d\n", sd->dwordmode,
1265*4882a593Smuzhiyun 		       sd->wordlen, sd->resp_delay_all));
1266*4882a593Smuzhiyun 		/* Restore default state after softreset */
1267*4882a593Smuzhiyun 		sd->wordlen = 2;
1268*4882a593Smuzhiyun 		sd->dwordmode = FALSE;
1269*4882a593Smuzhiyun 	}
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	if (sd->wordlen == 4) {
1272*4882a593Smuzhiyun 		if ((status = bcmspi_card_regread(sd, 0, SPID_TEST_READ, 4, &regdata)) !=
1273*4882a593Smuzhiyun 		     SUCCESS)
1274*4882a593Smuzhiyun 				return FALSE;
1275*4882a593Smuzhiyun 		if (regdata == TEST_RO_DATA_32BIT_LE) {
1276*4882a593Smuzhiyun 			sd_trace(("Spid is already in 32bit LE mode. Value read = 0x%x\n",
1277*4882a593Smuzhiyun 			          regdata));
1278*4882a593Smuzhiyun 			sd_trace(("Spid power was left on.\n"));
1279*4882a593Smuzhiyun 		} else {
1280*4882a593Smuzhiyun 			sd_err(("Spid power was left on but signature read failed."
1281*4882a593Smuzhiyun 			        " Value read = 0x%x\n", regdata));
1282*4882a593Smuzhiyun 			return FALSE;
1283*4882a593Smuzhiyun 		}
1284*4882a593Smuzhiyun 	} else {
1285*4882a593Smuzhiyun 		sd->wordlen = 2;
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun #define CTRL_REG_DEFAULT	0x00010430 /* according to the host m/c */
1288*4882a593Smuzhiyun 
1289*4882a593Smuzhiyun 		wrregdata = (CTRL_REG_DEFAULT);
1290*4882a593Smuzhiyun 
1291*4882a593Smuzhiyun 		if ((status = bcmspi_card_regread(sd, 0, SPID_TEST_READ, 4, &regdata)) != SUCCESS)
1292*4882a593Smuzhiyun 			return FALSE;
1293*4882a593Smuzhiyun 		sd_trace(("(we are still in 16bit mode) 32bit READ LE regdata = 0x%x\n", regdata));
1294*4882a593Smuzhiyun 
1295*4882a593Smuzhiyun #ifndef HSMODE
1296*4882a593Smuzhiyun 		wrregdata |= (CLOCK_PHASE | CLOCK_POLARITY);
1297*4882a593Smuzhiyun 		wrregdata &= ~HIGH_SPEED_MODE;
1298*4882a593Smuzhiyun 		bcmspi_card_regwrite(sd, 0, SPID_CONFIG, 4, wrregdata);
1299*4882a593Smuzhiyun #endif /* HSMODE */
1300*4882a593Smuzhiyun 
1301*4882a593Smuzhiyun 		for (i = 0; i < INIT_ADAPT_LOOP; i++) {
1302*4882a593Smuzhiyun 			if ((regdata == 0xfdda7d5b) || (regdata == 0xfdda7d5a)) {
1303*4882a593Smuzhiyun 				sd_trace(("0xfeedbead was leftshifted by 1-bit.\n"));
1304*4882a593Smuzhiyun 				if ((status = bcmspi_card_regread(sd, 0, SPID_TEST_READ, 4,
1305*4882a593Smuzhiyun 				     &regdata)) != SUCCESS)
1306*4882a593Smuzhiyun 					return FALSE;
1307*4882a593Smuzhiyun 			}
1308*4882a593Smuzhiyun 			OSL_DELAY(1000);
1309*4882a593Smuzhiyun 		}
1310*4882a593Smuzhiyun 
1311*4882a593Smuzhiyun #if defined(CHANGE_SPI_INTR_POLARITY_ACTIVE_HIGH)
1312*4882a593Smuzhiyun 		/* Change to host controller intr-polarity of active-high */
1313*4882a593Smuzhiyun 		wrregdata |= INTR_POLARITY;
1314*4882a593Smuzhiyun #else
1315*4882a593Smuzhiyun 		/* Change to host controller intr-polarity of active-low */
1316*4882a593Smuzhiyun 		wrregdata &= ~INTR_POLARITY;
1317*4882a593Smuzhiyun #endif /* CHANGE_SPI_INTR_POLARITY_ACTIVE_HIGH */
1318*4882a593Smuzhiyun 
1319*4882a593Smuzhiyun 		sd_trace(("(we are still in 16bit mode) 32bit Write LE reg-ctrl-data = 0x%x\n",
1320*4882a593Smuzhiyun 		        wrregdata));
1321*4882a593Smuzhiyun 		/* Change to 32bit mode */
1322*4882a593Smuzhiyun 		wrregdata |= WORD_LENGTH_32;
1323*4882a593Smuzhiyun 		bcmspi_card_regwrite(sd, 0, SPID_CONFIG, 4, wrregdata);
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun 		/* Change command/data packaging in 32bit LE mode */
1326*4882a593Smuzhiyun 		sd->wordlen = 4;
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun 		if ((status = bcmspi_card_regread(sd, 0, SPID_TEST_READ, 4, &regdata)) != SUCCESS)
1329*4882a593Smuzhiyun 			return FALSE;
1330*4882a593Smuzhiyun 
1331*4882a593Smuzhiyun 		if (regdata == TEST_RO_DATA_32BIT_LE) {
1332*4882a593Smuzhiyun 			sd_trace(("Read spid passed. Value read = 0x%x\n", regdata));
1333*4882a593Smuzhiyun 			sd_trace(("Spid had power-on cycle OR spi was soft-resetted \n"));
1334*4882a593Smuzhiyun 		} else {
1335*4882a593Smuzhiyun 			sd_err(("Stale spid reg values read as it was kept powered. Value read ="
1336*4882a593Smuzhiyun 			  "0x%x\n", regdata));
1337*4882a593Smuzhiyun 			return FALSE;
1338*4882a593Smuzhiyun 		}
1339*4882a593Smuzhiyun 	}
1340*4882a593Smuzhiyun 
1341*4882a593Smuzhiyun 	return TRUE;
1342*4882a593Smuzhiyun }
1343*4882a593Smuzhiyun 
1344*4882a593Smuzhiyun static bool
bcmspi_test_card(sdioh_info_t * sd)1345*4882a593Smuzhiyun bcmspi_test_card(sdioh_info_t *sd)
1346*4882a593Smuzhiyun {
1347*4882a593Smuzhiyun 	uint32 regdata;
1348*4882a593Smuzhiyun 	int status;
1349*4882a593Smuzhiyun 
1350*4882a593Smuzhiyun 	if ((status = bcmspi_card_regread(sd, 0, SPID_TEST_READ, 4, &regdata)) != SUCCESS)
1351*4882a593Smuzhiyun 		return FALSE;
1352*4882a593Smuzhiyun 
1353*4882a593Smuzhiyun 	if (regdata == (TEST_RO_DATA_32BIT_LE))
1354*4882a593Smuzhiyun 		sd_trace(("32bit LE regdata = 0x%x\n", regdata));
1355*4882a593Smuzhiyun 	else {
1356*4882a593Smuzhiyun 		sd_trace(("Incorrect 32bit LE regdata = 0x%x\n", regdata));
1357*4882a593Smuzhiyun 		return FALSE;
1358*4882a593Smuzhiyun 	}
1359*4882a593Smuzhiyun 
1360*4882a593Smuzhiyun #define RW_PATTERN1	0xA0A1A2A3
1361*4882a593Smuzhiyun #define RW_PATTERN2	0x4B5B6B7B
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun 	regdata = RW_PATTERN1;
1364*4882a593Smuzhiyun 	if ((status = bcmspi_card_regwrite(sd, 0, SPID_TEST_RW, 4, regdata)) != SUCCESS)
1365*4882a593Smuzhiyun 		return FALSE;
1366*4882a593Smuzhiyun 	regdata = 0;
1367*4882a593Smuzhiyun 	if ((status = bcmspi_card_regread(sd, 0, SPID_TEST_RW, 4, &regdata)) != SUCCESS)
1368*4882a593Smuzhiyun 		return FALSE;
1369*4882a593Smuzhiyun 	if (regdata != RW_PATTERN1) {
1370*4882a593Smuzhiyun 		sd_err(("Write-Read spid failed. Value wrote = 0x%x, Value read = 0x%x\n",
1371*4882a593Smuzhiyun 			RW_PATTERN1, regdata));
1372*4882a593Smuzhiyun 		return FALSE;
1373*4882a593Smuzhiyun 	} else
1374*4882a593Smuzhiyun 		sd_trace(("R/W spid passed. Value read = 0x%x\n", regdata));
1375*4882a593Smuzhiyun 
1376*4882a593Smuzhiyun 	regdata = RW_PATTERN2;
1377*4882a593Smuzhiyun 	if ((status = bcmspi_card_regwrite(sd, 0, SPID_TEST_RW, 4, regdata)) != SUCCESS)
1378*4882a593Smuzhiyun 		return FALSE;
1379*4882a593Smuzhiyun 	regdata = 0;
1380*4882a593Smuzhiyun 	if ((status = bcmspi_card_regread(sd, 0, SPID_TEST_RW, 4, &regdata)) != SUCCESS)
1381*4882a593Smuzhiyun 		return FALSE;
1382*4882a593Smuzhiyun 	if (regdata != RW_PATTERN2) {
1383*4882a593Smuzhiyun 		sd_err(("Write-Read spid failed. Value wrote = 0x%x, Value read = 0x%x\n",
1384*4882a593Smuzhiyun 			RW_PATTERN2, regdata));
1385*4882a593Smuzhiyun 		return FALSE;
1386*4882a593Smuzhiyun 	} else
1387*4882a593Smuzhiyun 		sd_trace(("R/W spid passed. Value read = 0x%x\n", regdata));
1388*4882a593Smuzhiyun 
1389*4882a593Smuzhiyun 	return TRUE;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun 
1392*4882a593Smuzhiyun static int
bcmspi_driver_init(sdioh_info_t * sd)1393*4882a593Smuzhiyun bcmspi_driver_init(sdioh_info_t *sd)
1394*4882a593Smuzhiyun {
1395*4882a593Smuzhiyun 	sd_trace(("%s\n", __FUNCTION__));
1396*4882a593Smuzhiyun 	if ((bcmspi_host_init(sd)) != SUCCESS) {
1397*4882a593Smuzhiyun 		return ERROR;
1398*4882a593Smuzhiyun 	}
1399*4882a593Smuzhiyun 
1400*4882a593Smuzhiyun 	if (bcmspi_client_init(sd) != SUCCESS) {
1401*4882a593Smuzhiyun 		return ERROR;
1402*4882a593Smuzhiyun 	}
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 	return SUCCESS;
1405*4882a593Smuzhiyun }
1406*4882a593Smuzhiyun 
1407*4882a593Smuzhiyun /* Read device reg */
1408*4882a593Smuzhiyun static int
bcmspi_card_regread(sdioh_info_t * sd,int func,uint32 regaddr,int regsize,uint32 * data)1409*4882a593Smuzhiyun bcmspi_card_regread(sdioh_info_t *sd, int func, uint32 regaddr, int regsize, uint32 *data)
1410*4882a593Smuzhiyun {
1411*4882a593Smuzhiyun 	int status;
1412*4882a593Smuzhiyun 	uint32 cmd_arg, dstatus;
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun 	ASSERT(regsize);
1415*4882a593Smuzhiyun 
1416*4882a593Smuzhiyun 	if (func == 2)
1417*4882a593Smuzhiyun 		sd_trace(("Reg access on F2 will generate error indication in dstatus bits.\n"));
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	cmd_arg = 0;
1420*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_RW_FLAG, 0);
1421*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_ACCESS, 1);	/* Incremental access */
1422*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_FUNCTION, func);
1423*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_REG_ADDR, regaddr);
1424*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_LEN, regsize == BLOCK_SIZE_F2 ? 0 : regsize);
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun 	sd_trace(("%s: RD cmd_arg=0x%x func=%d regaddr=0x%x regsize=%d\n",
1427*4882a593Smuzhiyun 	          __FUNCTION__, cmd_arg, func, regaddr, regsize));
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun 	if ((status = bcmspi_cmd_issue(sd, sd->sd_use_dma, cmd_arg, data, regsize)) != SUCCESS)
1430*4882a593Smuzhiyun 		return status;
1431*4882a593Smuzhiyun 
1432*4882a593Smuzhiyun 	bcmspi_cmd_getdstatus(sd, &dstatus);
1433*4882a593Smuzhiyun 	if (dstatus)
1434*4882a593Smuzhiyun 		sd_trace(("dstatus =0x%x\n", dstatus));
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun 	return SUCCESS;
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun 
1439*4882a593Smuzhiyun static int
bcmspi_card_regread_fixedaddr(sdioh_info_t * sd,int func,uint32 regaddr,int regsize,uint32 * data)1440*4882a593Smuzhiyun bcmspi_card_regread_fixedaddr(sdioh_info_t *sd, int func, uint32 regaddr, int regsize, uint32 *data)
1441*4882a593Smuzhiyun {
1442*4882a593Smuzhiyun 
1443*4882a593Smuzhiyun 	int status;
1444*4882a593Smuzhiyun 	uint32 cmd_arg;
1445*4882a593Smuzhiyun 	uint32 dstatus;
1446*4882a593Smuzhiyun 
1447*4882a593Smuzhiyun 	ASSERT(regsize);
1448*4882a593Smuzhiyun 
1449*4882a593Smuzhiyun 	if (func == 2)
1450*4882a593Smuzhiyun 		sd_trace(("Reg access on F2 will generate error indication in dstatus bits.\n"));
1451*4882a593Smuzhiyun 
1452*4882a593Smuzhiyun 	cmd_arg = 0;
1453*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_RW_FLAG, 0);
1454*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_ACCESS, 0);	/* Fixed access */
1455*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_FUNCTION, func);
1456*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_REG_ADDR, regaddr);
1457*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_LEN, regsize);
1458*4882a593Smuzhiyun 
1459*4882a593Smuzhiyun 	sd_trace(("%s: RD cmd_arg=0x%x func=%d regaddr=0x%x regsize=%d\n",
1460*4882a593Smuzhiyun 	          __FUNCTION__, cmd_arg, func, regaddr, regsize));
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun 	if ((status = bcmspi_cmd_issue(sd, sd->sd_use_dma, cmd_arg, data, regsize)) != SUCCESS)
1463*4882a593Smuzhiyun 		return status;
1464*4882a593Smuzhiyun 
1465*4882a593Smuzhiyun 	sd_trace(("%s: RD result=0x%x\n", __FUNCTION__, *data));
1466*4882a593Smuzhiyun 
1467*4882a593Smuzhiyun 	bcmspi_cmd_getdstatus(sd, &dstatus);
1468*4882a593Smuzhiyun 	sd_trace(("dstatus =0x%x\n", dstatus));
1469*4882a593Smuzhiyun 	return SUCCESS;
1470*4882a593Smuzhiyun }
1471*4882a593Smuzhiyun 
1472*4882a593Smuzhiyun /* write a device register */
1473*4882a593Smuzhiyun static int
bcmspi_card_regwrite(sdioh_info_t * sd,int func,uint32 regaddr,int regsize,uint32 data)1474*4882a593Smuzhiyun bcmspi_card_regwrite(sdioh_info_t *sd, int func, uint32 regaddr, int regsize, uint32 data)
1475*4882a593Smuzhiyun {
1476*4882a593Smuzhiyun 	int status;
1477*4882a593Smuzhiyun 	uint32 cmd_arg, dstatus;
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	ASSERT(regsize);
1480*4882a593Smuzhiyun 
1481*4882a593Smuzhiyun 	cmd_arg = 0;
1482*4882a593Smuzhiyun 
1483*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_RW_FLAG, 1);
1484*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_ACCESS, 1);	/* Incremental access */
1485*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_FUNCTION, func);
1486*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_REG_ADDR, regaddr);
1487*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_LEN, regsize == BLOCK_SIZE_F2 ? 0 : regsize);
1488*4882a593Smuzhiyun 
1489*4882a593Smuzhiyun 	sd_trace(("%s: WR cmd_arg=0x%x func=%d regaddr=0x%x regsize=%d data=0x%x\n",
1490*4882a593Smuzhiyun 	          __FUNCTION__, cmd_arg, func, regaddr, regsize, data));
1491*4882a593Smuzhiyun 
1492*4882a593Smuzhiyun 	if ((status = bcmspi_cmd_issue(sd, sd->sd_use_dma, cmd_arg, &data, regsize)) != SUCCESS)
1493*4882a593Smuzhiyun 		return status;
1494*4882a593Smuzhiyun 
1495*4882a593Smuzhiyun 	bcmspi_cmd_getdstatus(sd, &dstatus);
1496*4882a593Smuzhiyun 	if (dstatus)
1497*4882a593Smuzhiyun 		sd_trace(("dstatus=0x%x\n", dstatus));
1498*4882a593Smuzhiyun 
1499*4882a593Smuzhiyun 	return SUCCESS;
1500*4882a593Smuzhiyun }
1501*4882a593Smuzhiyun 
1502*4882a593Smuzhiyun /* write a device register - 1 byte */
1503*4882a593Smuzhiyun static int
bcmspi_card_bytewrite(sdioh_info_t * sd,int func,uint32 regaddr,uint8 * byte)1504*4882a593Smuzhiyun bcmspi_card_bytewrite(sdioh_info_t *sd, int func, uint32 regaddr, uint8 *byte)
1505*4882a593Smuzhiyun {
1506*4882a593Smuzhiyun 	int status;
1507*4882a593Smuzhiyun 	uint32 cmd_arg;
1508*4882a593Smuzhiyun 	uint32 dstatus;
1509*4882a593Smuzhiyun 	uint32 data = (uint32)(*byte);
1510*4882a593Smuzhiyun 
1511*4882a593Smuzhiyun 	cmd_arg = 0;
1512*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_FUNCTION, func);
1513*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_ACCESS, 1);	/* Incremental access */
1514*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_REG_ADDR, regaddr);
1515*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_RW_FLAG, 1);
1516*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_LEN, 1);
1517*4882a593Smuzhiyun 
1518*4882a593Smuzhiyun 	sd_trace(("%s: WR cmd_arg=0x%x func=%d regaddr=0x%x data=0x%x\n",
1519*4882a593Smuzhiyun 	          __FUNCTION__, cmd_arg, func, regaddr, data));
1520*4882a593Smuzhiyun 
1521*4882a593Smuzhiyun 	if ((status = bcmspi_cmd_issue(sd, sd->sd_use_dma, cmd_arg, &data, 1)) != SUCCESS)
1522*4882a593Smuzhiyun 		return status;
1523*4882a593Smuzhiyun 
1524*4882a593Smuzhiyun 	bcmspi_cmd_getdstatus(sd, &dstatus);
1525*4882a593Smuzhiyun 	if (dstatus)
1526*4882a593Smuzhiyun 		sd_trace(("dstatus =0x%x\n", dstatus));
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun 	return SUCCESS;
1529*4882a593Smuzhiyun }
1530*4882a593Smuzhiyun 
1531*4882a593Smuzhiyun void
bcmspi_cmd_getdstatus(sdioh_info_t * sd,uint32 * dstatus_buffer)1532*4882a593Smuzhiyun bcmspi_cmd_getdstatus(sdioh_info_t *sd, uint32 *dstatus_buffer)
1533*4882a593Smuzhiyun {
1534*4882a593Smuzhiyun 	*dstatus_buffer = sd->card_dstatus;
1535*4882a593Smuzhiyun }
1536*4882a593Smuzhiyun 
1537*4882a593Smuzhiyun /* 'data' is of type uint32 whereas other buffers are of type uint8 */
1538*4882a593Smuzhiyun static int
bcmspi_cmd_issue(sdioh_info_t * sd,bool use_dma,uint32 cmd_arg,uint32 * data,uint32 datalen)1539*4882a593Smuzhiyun bcmspi_cmd_issue(sdioh_info_t *sd, bool use_dma, uint32 cmd_arg,
1540*4882a593Smuzhiyun                 uint32 *data, uint32 datalen)
1541*4882a593Smuzhiyun {
1542*4882a593Smuzhiyun 	uint32	i, j;
1543*4882a593Smuzhiyun 	uint8	resp_delay = 0;
1544*4882a593Smuzhiyun 	int	err = SUCCESS;
1545*4882a593Smuzhiyun 	uint32	hostlen;
1546*4882a593Smuzhiyun 	uint32 dstatus_idx = 0;
1547*4882a593Smuzhiyun //	uint16 templen, buslen, len;
1548*4882a593Smuzhiyun 
1549*4882a593Smuzhiyun 	sd_trace(("spi cmd = 0x%x\n", cmd_arg));
1550*4882a593Smuzhiyun 
1551*4882a593Smuzhiyun 	/* Set up and issue the SPI command.  MSByte goes out on bus first.  Increase datalen
1552*4882a593Smuzhiyun 	 * according to the wordlen mode(16/32bit) the device is in.
1553*4882a593Smuzhiyun 	 */
1554*4882a593Smuzhiyun 	if (sd->wordlen == 4) { /* 32bit spid */
1555*4882a593Smuzhiyun 		*(uint32 *)spi_outbuf = SPISWAP_WD4(cmd_arg);
1556*4882a593Smuzhiyun 		if (datalen & 0x3)
1557*4882a593Smuzhiyun 			datalen += (4 - (datalen & 0x3));
1558*4882a593Smuzhiyun 	} else if (sd->wordlen == 2) { /* 16bit spid */
1559*4882a593Smuzhiyun 		*(uint32 *)spi_outbuf = SPISWAP_WD2(cmd_arg);
1560*4882a593Smuzhiyun 		if (datalen & 0x1)
1561*4882a593Smuzhiyun 			datalen++;
1562*4882a593Smuzhiyun 		if (datalen < 4)
1563*4882a593Smuzhiyun 			datalen = ROUNDUP(datalen, 4);
1564*4882a593Smuzhiyun 	} else {
1565*4882a593Smuzhiyun 		sd_err(("Host is %d bit spid, could not create SPI command.\n",
1566*4882a593Smuzhiyun 			8 * sd->wordlen));
1567*4882a593Smuzhiyun 		return ERROR;
1568*4882a593Smuzhiyun 	}
1569*4882a593Smuzhiyun 
1570*4882a593Smuzhiyun 	/* for Write, put the data into the output buffer */
1571*4882a593Smuzhiyun 	if (GFIELD(cmd_arg, SPI_RW_FLAG) == 1) {
1572*4882a593Smuzhiyun 		/* We send len field of hw-header always a mod16 size, both from host and dongle */
1573*4882a593Smuzhiyun 		if (datalen != 0) {
1574*4882a593Smuzhiyun 			for (i = 0; i < datalen/4; i++) {
1575*4882a593Smuzhiyun 				if (sd->wordlen == 4) { /* 32bit spid */
1576*4882a593Smuzhiyun 					*(uint32 *)&spi_outbuf[i * 4 + CMDLEN] =
1577*4882a593Smuzhiyun 						SPISWAP_WD4(data[i]);
1578*4882a593Smuzhiyun 				} else if (sd->wordlen == 2) { /* 16bit spid */
1579*4882a593Smuzhiyun 					*(uint32 *)&spi_outbuf[i * 4 + CMDLEN] =
1580*4882a593Smuzhiyun 						SPISWAP_WD2(data[i]);
1581*4882a593Smuzhiyun 				}
1582*4882a593Smuzhiyun 			}
1583*4882a593Smuzhiyun 		}
1584*4882a593Smuzhiyun 	}
1585*4882a593Smuzhiyun 
1586*4882a593Smuzhiyun 	/* Append resp-delay number of bytes and clock them out for F0/1/2 reads. */
1587*4882a593Smuzhiyun 	if ((GFIELD(cmd_arg, SPI_RW_FLAG) == 0)) {
1588*4882a593Smuzhiyun 		int func = GFIELD(cmd_arg, SPI_FUNCTION);
1589*4882a593Smuzhiyun 		switch (func) {
1590*4882a593Smuzhiyun 			case 0:
1591*4882a593Smuzhiyun 				if (sd->resp_delay_new)
1592*4882a593Smuzhiyun 					resp_delay = GSPI_F0_RESP_DELAY;
1593*4882a593Smuzhiyun 				else
1594*4882a593Smuzhiyun 					resp_delay = sd->resp_delay_all ? F0_RESPONSE_DELAY : 0;
1595*4882a593Smuzhiyun 				break;
1596*4882a593Smuzhiyun 			case 1:
1597*4882a593Smuzhiyun 				if (sd->resp_delay_new)
1598*4882a593Smuzhiyun 					resp_delay = GSPI_F1_RESP_DELAY;
1599*4882a593Smuzhiyun 				else
1600*4882a593Smuzhiyun 					resp_delay = F1_RESPONSE_DELAY;
1601*4882a593Smuzhiyun 				break;
1602*4882a593Smuzhiyun 			case 2:
1603*4882a593Smuzhiyun 				if (sd->resp_delay_new)
1604*4882a593Smuzhiyun 					resp_delay = GSPI_F2_RESP_DELAY;
1605*4882a593Smuzhiyun 				else
1606*4882a593Smuzhiyun 					resp_delay = sd->resp_delay_all ? F2_RESPONSE_DELAY : 0;
1607*4882a593Smuzhiyun 				break;
1608*4882a593Smuzhiyun 			default:
1609*4882a593Smuzhiyun 				ASSERT(0);
1610*4882a593Smuzhiyun 				break;
1611*4882a593Smuzhiyun 		}
1612*4882a593Smuzhiyun 		/* Program response delay */
1613*4882a593Smuzhiyun 		if (sd->resp_delay_new == FALSE)
1614*4882a593Smuzhiyun 			bcmspi_prog_resp_delay(sd, func, resp_delay);
1615*4882a593Smuzhiyun 	}
1616*4882a593Smuzhiyun 
1617*4882a593Smuzhiyun 	/* +4 for cmd and +4 for dstatus */
1618*4882a593Smuzhiyun 	hostlen = datalen + 8 + resp_delay;
1619*4882a593Smuzhiyun 	hostlen += dstatus_idx;
1620*4882a593Smuzhiyun #ifdef BCMSPI_ANDROID
1621*4882a593Smuzhiyun 	if (hostlen%4) {
1622*4882a593Smuzhiyun 		sd_err(("Unaligned data len %d, hostlen %d\n",
1623*4882a593Smuzhiyun 			datalen, hostlen));
1624*4882a593Smuzhiyun #endif /* BCMSPI_ANDROID */
1625*4882a593Smuzhiyun 	hostlen += (4 - (hostlen & 0x3));
1626*4882a593Smuzhiyun #ifdef BCMSPI_ANDROID
1627*4882a593Smuzhiyun 	}
1628*4882a593Smuzhiyun #endif /* BCMSPI_ANDROID */
1629*4882a593Smuzhiyun 	spi_sendrecv(sd, spi_outbuf, spi_inbuf, hostlen);
1630*4882a593Smuzhiyun 
1631*4882a593Smuzhiyun 	/* for Read, get the data into the input buffer */
1632*4882a593Smuzhiyun 	if (datalen != 0) {
1633*4882a593Smuzhiyun 		if (GFIELD(cmd_arg, SPI_RW_FLAG) == 0) { /* if read cmd */
1634*4882a593Smuzhiyun 			for (j = 0; j < datalen/4; j++) {
1635*4882a593Smuzhiyun 				if (sd->wordlen == 4) { /* 32bit spid */
1636*4882a593Smuzhiyun 					data[j] = SPISWAP_WD4(*(uint32 *)&spi_inbuf[j * 4 +
1637*4882a593Smuzhiyun 					            CMDLEN + resp_delay]);
1638*4882a593Smuzhiyun 				} else if (sd->wordlen == 2) { /* 16bit spid */
1639*4882a593Smuzhiyun 					data[j] = SPISWAP_WD2(*(uint32 *)&spi_inbuf[j * 4 +
1640*4882a593Smuzhiyun 					            CMDLEN + resp_delay]);
1641*4882a593Smuzhiyun 				}
1642*4882a593Smuzhiyun 			}
1643*4882a593Smuzhiyun 		}
1644*4882a593Smuzhiyun 	}
1645*4882a593Smuzhiyun 
1646*4882a593Smuzhiyun 	dstatus_idx += (datalen + CMDLEN + resp_delay);
1647*4882a593Smuzhiyun 	/* Last 4bytes are dstatus.  Device is configured to return status bits. */
1648*4882a593Smuzhiyun 	if (sd->wordlen == 4) { /* 32bit spid */
1649*4882a593Smuzhiyun 		sd->card_dstatus = SPISWAP_WD4(*(uint32 *)&spi_inbuf[dstatus_idx]);
1650*4882a593Smuzhiyun 	} else if (sd->wordlen == 2) { /* 16bit spid */
1651*4882a593Smuzhiyun 		sd->card_dstatus = SPISWAP_WD2(*(uint32 *)&spi_inbuf[dstatus_idx]);
1652*4882a593Smuzhiyun 	} else {
1653*4882a593Smuzhiyun 		sd_err(("Host is %d bit machine, could not read SPI dstatus.\n",
1654*4882a593Smuzhiyun 			8 * sd->wordlen));
1655*4882a593Smuzhiyun 		return ERROR;
1656*4882a593Smuzhiyun 	}
1657*4882a593Smuzhiyun 	if (sd->card_dstatus == 0xffffffff) {
1658*4882a593Smuzhiyun 		sd_err(("looks like not a GSPI device or device is not powered.\n"));
1659*4882a593Smuzhiyun 	}
1660*4882a593Smuzhiyun 
1661*4882a593Smuzhiyun 	err = bcmspi_update_stats(sd, cmd_arg);
1662*4882a593Smuzhiyun 
1663*4882a593Smuzhiyun 	return err;
1664*4882a593Smuzhiyun 
1665*4882a593Smuzhiyun }
1666*4882a593Smuzhiyun 
1667*4882a593Smuzhiyun static int
bcmspi_card_buf(sdioh_info_t * sd,int rw,int func,bool fifo,uint32 addr,int nbytes,uint32 * data)1668*4882a593Smuzhiyun bcmspi_card_buf(sdioh_info_t *sd, int rw, int func, bool fifo,
1669*4882a593Smuzhiyun                 uint32 addr, int nbytes, uint32 *data)
1670*4882a593Smuzhiyun {
1671*4882a593Smuzhiyun 	int status;
1672*4882a593Smuzhiyun 	uint32 cmd_arg;
1673*4882a593Smuzhiyun 	bool write = rw == SDIOH_READ ? 0 : 1;
1674*4882a593Smuzhiyun 	uint retries = 0;
1675*4882a593Smuzhiyun 
1676*4882a593Smuzhiyun 	bool enable;
1677*4882a593Smuzhiyun 	uint32	spilen;
1678*4882a593Smuzhiyun 
1679*4882a593Smuzhiyun 	cmd_arg = 0;
1680*4882a593Smuzhiyun 
1681*4882a593Smuzhiyun 	ASSERT(nbytes);
1682*4882a593Smuzhiyun 	ASSERT(nbytes <= sd->client_block_size[func]);
1683*4882a593Smuzhiyun 
1684*4882a593Smuzhiyun 	if (write) sd->t_cnt++; else sd->r_cnt++;
1685*4882a593Smuzhiyun 
1686*4882a593Smuzhiyun 	if (func == 2) {
1687*4882a593Smuzhiyun 		/* Frame len check limited by gSPI. */
1688*4882a593Smuzhiyun 		if ((nbytes > 2000) && write) {
1689*4882a593Smuzhiyun 			sd_trace((">2KB write: F2 wr of %d bytes\n", nbytes));
1690*4882a593Smuzhiyun 		}
1691*4882a593Smuzhiyun 		/* ASSERT(nbytes <= 2048); Fix bigger len gspi issue and uncomment. */
1692*4882a593Smuzhiyun 		/* If F2 fifo on device is not ready to receive data, don't do F2 transfer */
1693*4882a593Smuzhiyun 		if (write) {
1694*4882a593Smuzhiyun 			uint32 dstatus;
1695*4882a593Smuzhiyun 			/* check F2 ready with cached one */
1696*4882a593Smuzhiyun 			bcmspi_cmd_getdstatus(sd, &dstatus);
1697*4882a593Smuzhiyun 			if ((dstatus & STATUS_F2_RX_READY) == 0) {
1698*4882a593Smuzhiyun 				retries = WAIT_F2RXFIFORDY;
1699*4882a593Smuzhiyun 				enable = 0;
1700*4882a593Smuzhiyun 				while (retries-- && !enable) {
1701*4882a593Smuzhiyun 					OSL_DELAY(WAIT_F2RXFIFORDY_DELAY * 1000);
1702*4882a593Smuzhiyun 					bcmspi_card_regread(sd, SPI_FUNC_0, SPID_STATUS_REG, 4,
1703*4882a593Smuzhiyun 					                   &dstatus);
1704*4882a593Smuzhiyun 					if (dstatus & STATUS_F2_RX_READY)
1705*4882a593Smuzhiyun 						enable = TRUE;
1706*4882a593Smuzhiyun 				}
1707*4882a593Smuzhiyun 				if (!enable) {
1708*4882a593Smuzhiyun 					struct spierrstats_t *spierrstats = &sd->spierrstats;
1709*4882a593Smuzhiyun 					spierrstats->f2rxnotready++;
1710*4882a593Smuzhiyun 					sd_err(("F2 FIFO is not ready to receive data.\n"));
1711*4882a593Smuzhiyun 					return ERROR;
1712*4882a593Smuzhiyun 				}
1713*4882a593Smuzhiyun 				sd_trace(("No of retries on F2 ready %d\n",
1714*4882a593Smuzhiyun 					(WAIT_F2RXFIFORDY - retries)));
1715*4882a593Smuzhiyun 			}
1716*4882a593Smuzhiyun 		}
1717*4882a593Smuzhiyun 	}
1718*4882a593Smuzhiyun 
1719*4882a593Smuzhiyun 	/* F2 transfers happen on 0 addr */
1720*4882a593Smuzhiyun 	addr = (func == 2) ? 0 : addr;
1721*4882a593Smuzhiyun 
1722*4882a593Smuzhiyun 	/* In pio mode buffer is read using fixed address fifo in func 1 */
1723*4882a593Smuzhiyun 	if ((func == 1) && (fifo))
1724*4882a593Smuzhiyun 		cmd_arg = SFIELD(cmd_arg, SPI_ACCESS, 0);
1725*4882a593Smuzhiyun 	else
1726*4882a593Smuzhiyun 		cmd_arg = SFIELD(cmd_arg, SPI_ACCESS, 1);
1727*4882a593Smuzhiyun 
1728*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_FUNCTION, func);
1729*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_REG_ADDR, addr);
1730*4882a593Smuzhiyun 	cmd_arg = SFIELD(cmd_arg, SPI_RW_FLAG, write);
1731*4882a593Smuzhiyun 	spilen = sd->data_xfer_count = MIN(sd->client_block_size[func], nbytes);
1732*4882a593Smuzhiyun 	if ((sd->dwordmode == TRUE) && (GFIELD(cmd_arg, SPI_FUNCTION) == SPI_FUNC_2)) {
1733*4882a593Smuzhiyun 		/* convert len to mod4 size */
1734*4882a593Smuzhiyun 		spilen = spilen + ((spilen & 0x3) ? (4 - (spilen & 0x3)): 0);
1735*4882a593Smuzhiyun 		cmd_arg = SFIELD(cmd_arg, SPI_LEN, (spilen >> 2));
1736*4882a593Smuzhiyun 	} else
1737*4882a593Smuzhiyun 		cmd_arg = SFIELD(cmd_arg, SPI_LEN, spilen);
1738*4882a593Smuzhiyun 
1739*4882a593Smuzhiyun 	if ((func == 2) && (fifo == 1)) {
1740*4882a593Smuzhiyun 		sd_data(("%s: %s func %d, %s, addr 0x%x, len %d bytes, r_cnt %d t_cnt %d\n",
1741*4882a593Smuzhiyun 		          __FUNCTION__, write ? "Wr" : "Rd", func, "INCR",
1742*4882a593Smuzhiyun 		          addr, nbytes, sd->r_cnt, sd->t_cnt));
1743*4882a593Smuzhiyun 	}
1744*4882a593Smuzhiyun 
1745*4882a593Smuzhiyun 	sd_trace(("%s cmd_arg = 0x%x\n", __FUNCTION__, cmd_arg));
1746*4882a593Smuzhiyun 	sd_data(("%s: %s func %d, %s, addr 0x%x, len %d bytes, r_cnt %d t_cnt %d\n",
1747*4882a593Smuzhiyun 	         __FUNCTION__, write ? "Wd" : "Rd", func, "INCR",
1748*4882a593Smuzhiyun 	         addr, nbytes, sd->r_cnt, sd->t_cnt));
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	if ((status = bcmspi_cmd_issue(sd, sd->sd_use_dma, cmd_arg, data, nbytes)) != SUCCESS) {
1751*4882a593Smuzhiyun 		sd_err(("%s: cmd_issue failed for %s\n", __FUNCTION__,
1752*4882a593Smuzhiyun 			(write ? "write" : "read")));
1753*4882a593Smuzhiyun 		return status;
1754*4882a593Smuzhiyun 	}
1755*4882a593Smuzhiyun 
1756*4882a593Smuzhiyun 	if ((nbytes > 2000) && !write) {
1757*4882a593Smuzhiyun 		sd_trace((">2KB read: F2 rd of %d bytes\n", nbytes));
1758*4882a593Smuzhiyun 	}
1759*4882a593Smuzhiyun 
1760*4882a593Smuzhiyun 	return SUCCESS;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun 
1763*4882a593Smuzhiyun /* Reset and re-initialize the device */
1764*4882a593Smuzhiyun int
sdioh_sdio_reset(sdioh_info_t * si)1765*4882a593Smuzhiyun sdioh_sdio_reset(sdioh_info_t *si)
1766*4882a593Smuzhiyun {
1767*4882a593Smuzhiyun 	si->card_init_done = FALSE;
1768*4882a593Smuzhiyun 	return bcmspi_client_init(si);
1769*4882a593Smuzhiyun }
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun SDIOH_API_RC
sdioh_gpioouten(sdioh_info_t * sd,uint32 gpio)1772*4882a593Smuzhiyun sdioh_gpioouten(sdioh_info_t *sd, uint32 gpio)
1773*4882a593Smuzhiyun {
1774*4882a593Smuzhiyun 	return SDIOH_API_RC_FAIL;
1775*4882a593Smuzhiyun }
1776*4882a593Smuzhiyun 
1777*4882a593Smuzhiyun SDIOH_API_RC
sdioh_gpioout(sdioh_info_t * sd,uint32 gpio,bool enab)1778*4882a593Smuzhiyun sdioh_gpioout(sdioh_info_t *sd, uint32 gpio, bool enab)
1779*4882a593Smuzhiyun {
1780*4882a593Smuzhiyun 	return SDIOH_API_RC_FAIL;
1781*4882a593Smuzhiyun }
1782*4882a593Smuzhiyun 
1783*4882a593Smuzhiyun bool
sdioh_gpioin(sdioh_info_t * sd,uint32 gpio)1784*4882a593Smuzhiyun sdioh_gpioin(sdioh_info_t *sd, uint32 gpio)
1785*4882a593Smuzhiyun {
1786*4882a593Smuzhiyun 	return FALSE;
1787*4882a593Smuzhiyun }
1788*4882a593Smuzhiyun 
1789*4882a593Smuzhiyun SDIOH_API_RC
sdioh_gpio_init(sdioh_info_t * sd)1790*4882a593Smuzhiyun sdioh_gpio_init(sdioh_info_t *sd)
1791*4882a593Smuzhiyun {
1792*4882a593Smuzhiyun 	return SDIOH_API_RC_FAIL;
1793*4882a593Smuzhiyun }
1794