1 /* 2 * SDIO device core hardware definitions. 3 * sdio is a portion of the pcmcia core in core rev 3 - rev 8 4 * 5 * SDIO core support 1bit, 4 bit SDIO mode as well as SPI mode. 6 * 7 * Copyright (C) 2020, Broadcom. 8 * 9 * Unless you and Broadcom execute a separate written software license 10 * agreement governing use of this software, this software is licensed to you 11 * under the terms of the GNU General Public License version 2 (the "GPL"), 12 * available at http://www.broadcom.com/licenses/GPLv2.php, with the 13 * following added to such license: 14 * 15 * As a special exception, the copyright holders of this software give you 16 * permission to link this software with independent modules, and to copy and 17 * distribute the resulting executable under terms of your choice, provided that 18 * you also meet, for each linked independent module, the terms and conditions of 19 * the license of that module. An independent module is a module which is not 20 * derived from this software. The special exception does not apply to any 21 * modifications of the software. 22 * 23 * 24 * <<Broadcom-WL-IPTag/Dual:>> 25 */ 26 27 #ifndef _SBSDIO_H 28 #define _SBSDIO_H 29 30 #define SBSDIO_NUM_FUNCTION 3 /* as of sdiod rev 0, supports 3 functions */ 31 32 /* function 1 miscellaneous registers */ 33 #define SBSDIO_SPROM_CS 0x10000 /* sprom command and status */ 34 #define SBSDIO_SPROM_INFO 0x10001 /* sprom info register */ 35 #define SBSDIO_SPROM_DATA_LOW 0x10002 /* sprom indirect access data byte 0 */ 36 #define SBSDIO_SPROM_DATA_HIGH 0x10003 /* sprom indirect access data byte 1 */ 37 #define SBSDIO_SPROM_ADDR_LOW 0x10004 /* sprom indirect access addr byte 0 */ 38 #define SBSDIO_SPROM_ADDR_HIGH 0x10005 /* sprom indirect access addr byte 0 */ 39 #define SBSDIO_CHIP_CTRL_DATA 0x10006 /* xtal_pu (gpio) output */ 40 #define SBSDIO_CHIP_CTRL_EN 0x10007 /* xtal_pu (gpio) enable */ 41 #define SBSDIO_WATERMARK 0x10008 /* rev < 7, watermark for sdio device */ 42 #define SBSDIO_DEVICE_CTL 0x10009 /* control busy signal generation */ 43 44 /* registers introduced in rev 8, some content (mask/bits) defs in sbsdpcmdev.h */ 45 #define SBSDIO_FUNC1_SBADDRLOW 0x1000A /* SB Address Window Low (b15) */ 46 #define SBSDIO_FUNC1_SBADDRMID 0x1000B /* SB Address Window Mid (b23:b16) */ 47 #define SBSDIO_FUNC1_SBADDRHIGH 0x1000C /* SB Address Window High (b31:b24) */ 48 #define SBSDIO_FUNC1_FRAMECTRL 0x1000D /* Frame Control (frame term/abort) */ 49 #define SBSDIO_FUNC1_CHIPCLKCSR 0x1000E /* ChipClockCSR (ALP/HT ctl/status) */ 50 #define SBSDIO_FUNC1_SDIOPULLUP 0x1000F /* SdioPullUp (on cmd, d0-d2) */ 51 #define SBSDIO_FUNC1_WFRAMEBCLO 0x10019 /* Write Frame Byte Count Low */ 52 #define SBSDIO_FUNC1_WFRAMEBCHI 0x1001A /* Write Frame Byte Count High */ 53 #define SBSDIO_FUNC1_RFRAMEBCLO 0x1001B /* Read Frame Byte Count Low */ 54 #define SBSDIO_FUNC1_RFRAMEBCHI 0x1001C /* Read Frame Byte Count High */ 55 #define SBSDIO_FUNC1_MESBUSYCTRL 0x1001D /* MesBusyCtl at 0x1001D (rev 11) */ 56 57 #define SBSDIO_FUNC1_MISC_REG_START 0x10000 /* f1 misc register start */ 58 #define SBSDIO_FUNC1_MISC_REG_LIMIT 0x1001C /* f1 misc register end */ 59 60 /* Sdio Core Rev 12 */ 61 #define SBSDIO_FUNC1_WAKEUPCTRL 0x1001E 62 #define SBSDIO_FUNC1_WCTRL_ALPWAIT_MASK 0x1 63 #define SBSDIO_FUNC1_WCTRL_ALPWAIT_SHIFT 0 64 #define SBSDIO_FUNC1_WCTRL_HTWAIT_MASK 0x2 65 #define SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT 1 66 #define SBSDIO_FUNC1_SLEEPCSR 0x1001F 67 #define SBSDIO_FUNC1_SLEEPCSR_KSO_MASK 0x1 68 #define SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT 0 69 #define SBSDIO_FUNC1_SLEEPCSR_KSO_EN 1 70 #define SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK 0x2 71 #define SBSDIO_FUNC1_SLEEPCSR_DEVON_SHIFT 1 72 73 /* SBSDIO_SPROM_CS */ 74 #define SBSDIO_SPROM_IDLE 0 75 #define SBSDIO_SPROM_WRITE 1 76 #define SBSDIO_SPROM_READ 2 77 #define SBSDIO_SPROM_WEN 4 78 #define SBSDIO_SPROM_WDS 7 79 #define SBSDIO_SPROM_DONE 8 80 81 /* SBSDIO_SPROM_INFO */ 82 #define SROM_SZ_MASK 0x03 /* SROM size, 1: 4k, 2: 16k */ 83 #define SROM_BLANK 0x04 /* depreciated in corerev 6 */ 84 #define SROM_OTP 0x80 /* OTP present */ 85 86 /* SBSDIO_WATERMARK */ 87 #define SBSDIO_WATERMARK_MASK 0x7f /* number of words - 1 for sd device 88 * to wait before sending data to host 89 */ 90 91 /* SBSDIO_MESBUSYCTRL */ 92 /* When RX FIFO has less entries than this & MBE is set 93 * => busy signal is asserted between data blocks. 94 */ 95 #define SBSDIO_MESBUSYCTRL_MASK 0x7f 96 #define SBSDIO_MESBUSYCTRL_ENAB 0x80 /* Enable busy capability for MES access */ 97 98 /* SBSDIO_DEVICE_CTL */ 99 #define SBSDIO_DEVCTL_SETBUSY 0x01 /* 1: device will assert busy signal when 100 * receiving CMD53 101 */ 102 #define SBSDIO_DEVCTL_SPI_INTR_SYNC 0x02 /* 1: assertion of sdio interrupt is 103 * synchronous to the sdio clock 104 */ 105 #define SBSDIO_DEVCTL_CA_INT_ONLY 0x04 /* 1: mask all interrupts to host 106 * except the chipActive (rev 8) 107 */ 108 #define SBSDIO_DEVCTL_PADS_ISO 0x08 /* 1: isolate internal sdio signals, put 109 * external pads in tri-state; requires 110 * sdio bus power cycle to clear (rev 9) 111 */ 112 #define SBSDIO_DEVCTL_EN_F2_BLK_WATERMARK 0x10 /* Enable function 2 tx for each block */ 113 #define SBSDIO_DEVCTL_F2WM_ENAB 0x10 /* Enable F2 Watermark */ 114 #define SBSDIO_DEVCTL_NONDAT_PADS_ISO 0x20 /* Isolate sdio clk and cmd (non-data) */ 115 116 /* SBSDIO_FUNC1_CHIPCLKCSR */ 117 #define SBSDIO_FORCE_ALP 0x01 /* Force ALP request to backplane */ 118 #define SBSDIO_FORCE_HT 0x02 /* Force HT request to backplane */ 119 #define SBSDIO_FORCE_ILP 0x04 /* Force ILP request to backplane */ 120 #define SBSDIO_ALP_AVAIL_REQ 0x08 /* Make ALP ready (power up xtal) */ 121 #define SBSDIO_HT_AVAIL_REQ 0x10 /* Make HT ready (power up PLL) */ 122 #define SBSDIO_FORCE_HW_CLKREQ_OFF 0x20 /* Squelch clock requests from HW */ 123 #define SBSDIO_ALP_AVAIL 0x40 /* Status: ALP is ready */ 124 #define SBSDIO_HT_AVAIL 0x80 /* Status: HT is ready */ 125 /* In rev8, actual avail bits followed original docs */ 126 #define SBSDIO_Rev8_HT_AVAIL 0x40 127 #define SBSDIO_Rev8_ALP_AVAIL 0x80 128 #define SBSDIO_CSR_MASK 0x1F 129 130 /* WAR for PR 40695: determine HT/ALP regardless of actual bit order. Need to use 131 * before we know corerev. (Can drop if all supported revs have same bit order.) 132 */ 133 #define SBSDIO_AVBITS (SBSDIO_HT_AVAIL | SBSDIO_ALP_AVAIL) 134 #define SBSDIO_ALPAV(regval) ((regval) & SBSDIO_AVBITS) 135 #define SBSDIO_HTAV(regval) (((regval) & SBSDIO_AVBITS) == SBSDIO_AVBITS) 136 #define SBSDIO_ALPONLY(regval) (SBSDIO_ALPAV(regval) && !SBSDIO_HTAV(regval)) 137 #define SBSDIO_CLKAV(regval, alponly) (SBSDIO_ALPAV(regval) && \ 138 (alponly ? 1 : SBSDIO_HTAV(regval))) 139 140 /* SBSDIO_FUNC1_SDIOPULLUP */ 141 #define SBSDIO_PULLUP_D0 0x01 /* Enable D0/MISO pullup */ 142 #define SBSDIO_PULLUP_D1 0x02 /* Enable D1/INT# pullup */ 143 #define SBSDIO_PULLUP_D2 0x04 /* Enable D2 pullup */ 144 #define SBSDIO_PULLUP_CMD 0x08 /* Enable CMD/MOSI pullup */ 145 #define SBSDIO_PULLUP_ALL 0x0f /* All valid bits */ 146 147 /* function 1 OCP space */ 148 #define SBSDIO_SB_OFT_ADDR_MASK 0x07FFF /* sb offset addr is <= 15 bits, 32k */ 149 #define SBSDIO_SB_OFT_ADDR_LIMIT 0x08000 150 #define SBSDIO_SB_ACCESS_2_4B_FLAG 0x08000 /* with b15, maps to 32-bit SB access */ 151 152 /* some duplication with sbsdpcmdev.h here */ 153 /* valid bits in SBSDIO_FUNC1_SBADDRxxx regs */ 154 #define SBSDIO_SBADDRLOW_MASK 0x80 /* Valid bits in SBADDRLOW */ 155 #define SBSDIO_SBADDRMID_MASK 0xff /* Valid bits in SBADDRMID */ 156 #define SBSDIO_SBADDRHIGH_MASK 0xffU /* Valid bits in SBADDRHIGH */ 157 #define SBSDIO_SBWINDOW_MASK 0xffff8000 /* Address bits from SBADDR regs */ 158 159 /* direct(mapped) cis space */ 160 #define SBSDIO_CIS_BASE_COMMON 0x1000 /* MAPPED common CIS address */ 161 #ifdef BCMSPI 162 #define SBSDIO_CIS_SIZE_LIMIT 0x100 /* maximum bytes in one spi CIS */ 163 #else 164 #define SBSDIO_CIS_SIZE_LIMIT 0x200 /* maximum bytes in one CIS */ 165 #endif /* !BCMSPI */ 166 #define SBSDIO_OTP_CIS_SIZE_LIMIT 0x078 /* maximum bytes OTP CIS */ 167 168 #define SBSDIO_CIS_OFT_ADDR_MASK 0x1FFFF /* cis offset addr is < 17 bits */ 169 170 #define SBSDIO_CIS_MANFID_TUPLE_LEN 6 /* manfid tuple length, include tuple, 171 * link bytes 172 */ 173 174 /* indirect cis access (in sprom) */ 175 #define SBSDIO_SPROM_CIS_OFFSET 0x8 /* 8 control bytes first, CIS starts from 176 * 8th byte 177 */ 178 179 #define SBSDIO_BYTEMODE_DATALEN_MAX 64 /* sdio byte mode: maximum length of one 180 * data comamnd 181 */ 182 183 #define SBSDIO_CORE_ADDR_MASK 0x1FFFF /* sdio core function one address mask */ 184 185 #endif /* _SBSDIO_H */ 186