1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Broadcom AMBA Interconnect definitions. 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright (C) 2020, Broadcom. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * Unless you and Broadcom execute a separate written software license 7*4882a593Smuzhiyun * agreement governing use of this software, this software is licensed to you 8*4882a593Smuzhiyun * under the terms of the GNU General Public License version 2 (the "GPL"), 9*4882a593Smuzhiyun * available at http://www.broadcom.com/licenses/GPLv2.php, with the 10*4882a593Smuzhiyun * following added to such license: 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * As a special exception, the copyright holders of this software give you 13*4882a593Smuzhiyun * permission to link this software with independent modules, and to copy and 14*4882a593Smuzhiyun * distribute the resulting executable under terms of your choice, provided that 15*4882a593Smuzhiyun * you also meet, for each linked independent module, the terms and conditions of 16*4882a593Smuzhiyun * the license of that module. An independent module is a module which is not 17*4882a593Smuzhiyun * derived from this software. The special exception does not apply to any 18*4882a593Smuzhiyun * modifications of the software. 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * 21*4882a593Smuzhiyun * <<Broadcom-WL-IPTag/Dual:>> 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #ifndef _AIDMP_H 25*4882a593Smuzhiyun #define _AIDMP_H 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* Manufacturer Ids */ 28*4882a593Smuzhiyun #define MFGID_ARM 0x43b 29*4882a593Smuzhiyun #define MFGID_BRCM 0x4bf 30*4882a593Smuzhiyun #define MFGID_MIPS 0x4a7 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* Component Classes */ 33*4882a593Smuzhiyun #define CC_SIM 0 34*4882a593Smuzhiyun #define CC_EROM 1 35*4882a593Smuzhiyun #define CC_CORESIGHT 9 36*4882a593Smuzhiyun #define CC_VERIF 0xb 37*4882a593Smuzhiyun #define CC_OPTIMO 0xd 38*4882a593Smuzhiyun #define CC_GEN 0xe 39*4882a593Smuzhiyun #define CC_PRIMECELL 0xf 40*4882a593Smuzhiyun 41*4882a593Smuzhiyun /* Enumeration ROM registers */ 42*4882a593Smuzhiyun #define ER_EROMENTRY 0x000 43*4882a593Smuzhiyun #define ER_REMAPCONTROL 0xe00 44*4882a593Smuzhiyun #define ER_REMAPSELECT 0xe04 45*4882a593Smuzhiyun #define ER_MASTERSELECT 0xe10 46*4882a593Smuzhiyun #define ER_ITCR 0xf00 47*4882a593Smuzhiyun #define ER_ITIP 0xf04 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun /* Erom entries */ 50*4882a593Smuzhiyun #define ER_TAG 0xe 51*4882a593Smuzhiyun #define ER_TAG1 0x6 52*4882a593Smuzhiyun #define ER_VALID 1 53*4882a593Smuzhiyun #define ER_CI 0 54*4882a593Smuzhiyun #define ER_MP 2 55*4882a593Smuzhiyun #define ER_ADD 4 56*4882a593Smuzhiyun #define ER_END 0xe 57*4882a593Smuzhiyun #define ER_BAD 0xffffffff 58*4882a593Smuzhiyun #define ER_SZ_MAX 4096 /* 4KB */ 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* EROM CompIdentA */ 61*4882a593Smuzhiyun #define CIA_MFG_MASK 0xfff00000u 62*4882a593Smuzhiyun #define CIA_MFG_SHIFT 20u 63*4882a593Smuzhiyun #define CIA_CID_MASK 0x000fff00u 64*4882a593Smuzhiyun #define CIA_CID_SHIFT 8u 65*4882a593Smuzhiyun #define CIA_CCL_MASK 0x000000f0u 66*4882a593Smuzhiyun #define CIA_CCL_SHIFT 4u 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* EROM CompIdentB */ 69*4882a593Smuzhiyun #define CIB_REV_MASK 0xff000000u 70*4882a593Smuzhiyun #define CIB_REV_SHIFT 24u 71*4882a593Smuzhiyun #define CIB_NSW_MASK 0x00f80000u 72*4882a593Smuzhiyun #define CIB_NSW_SHIFT 19u 73*4882a593Smuzhiyun #define CIB_NMW_MASK 0x0007c000u 74*4882a593Smuzhiyun #define CIB_NMW_SHIFT 14u 75*4882a593Smuzhiyun #define CIB_NSP_MASK 0x00003e00u 76*4882a593Smuzhiyun #define CIB_NSP_SHIFT 9u 77*4882a593Smuzhiyun #define CIB_NMP_MASK 0x000001f0u 78*4882a593Smuzhiyun #define CIB_NMP_SHIFT 4u 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* EROM MasterPortDesc */ 81*4882a593Smuzhiyun #define MPD_MUI_MASK 0x0000ff00u 82*4882a593Smuzhiyun #define MPD_MUI_SHIFT 8u 83*4882a593Smuzhiyun #define MPD_MP_MASK 0x000000f0u 84*4882a593Smuzhiyun #define MPD_MP_SHIFT 4u 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* EROM AddrDesc */ 87*4882a593Smuzhiyun #define AD_ADDR_MASK 0xfffff000u 88*4882a593Smuzhiyun #define AD_SP_MASK 0x00000f00u 89*4882a593Smuzhiyun #define AD_SP_SHIFT 8u 90*4882a593Smuzhiyun #define AD_ST_MASK 0x000000c0u 91*4882a593Smuzhiyun #define AD_ST_SHIFT 6u 92*4882a593Smuzhiyun #define AD_ST_SLAVE 0x00000000u 93*4882a593Smuzhiyun #define AD_ST_BRIDGE 0x00000040u 94*4882a593Smuzhiyun #define AD_ST_SWRAP 0x00000080u 95*4882a593Smuzhiyun #define AD_ST_MWRAP 0x000000c0u 96*4882a593Smuzhiyun #define AD_SZ_MASK 0x00000030u 97*4882a593Smuzhiyun #define AD_SZ_SHIFT 4u 98*4882a593Smuzhiyun #define AD_SZ_4K 0x00000000u 99*4882a593Smuzhiyun #define AD_SZ_8K 0x00000010u 100*4882a593Smuzhiyun #define AD_SZ_16K 0x00000020u 101*4882a593Smuzhiyun #define AD_SZ_SZD 0x00000030u 102*4882a593Smuzhiyun #define AD_AG32 0x00000008u 103*4882a593Smuzhiyun #define AD_ADDR_ALIGN 0x00000fffu 104*4882a593Smuzhiyun #define AD_SZ_BASE 0x00001000u /* 4KB */ 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun /* EROM SizeDesc */ 107*4882a593Smuzhiyun #define SD_SZ_MASK 0xfffff000u 108*4882a593Smuzhiyun #define SD_SG32 0x00000008u 109*4882a593Smuzhiyun #define SD_SZ_ALIGN 0x00000fffu 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define WRAPPER_TIMEOUT_CONFIG 0x4u 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #if !defined(_LANGUAGE_ASSEMBLY) && !defined(__ASSEMBLY__) 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun typedef volatile struct _aidmp { 116*4882a593Smuzhiyun uint32 oobselina30; /* 0x000 */ 117*4882a593Smuzhiyun uint32 oobselina74; /* 0x004 */ 118*4882a593Smuzhiyun uint32 PAD[6]; 119*4882a593Smuzhiyun uint32 oobselinb30; /* 0x020 */ 120*4882a593Smuzhiyun uint32 oobselinb74; /* 0x024 */ 121*4882a593Smuzhiyun uint32 PAD[6]; 122*4882a593Smuzhiyun uint32 oobselinc30; /* 0x040 */ 123*4882a593Smuzhiyun uint32 oobselinc74; /* 0x044 */ 124*4882a593Smuzhiyun uint32 PAD[6]; 125*4882a593Smuzhiyun uint32 oobselind30; /* 0x060 */ 126*4882a593Smuzhiyun uint32 oobselind74; /* 0x064 */ 127*4882a593Smuzhiyun uint32 PAD[38]; 128*4882a593Smuzhiyun uint32 oobselouta30; /* 0x100 */ 129*4882a593Smuzhiyun uint32 oobselouta74; /* 0x104 */ 130*4882a593Smuzhiyun uint32 PAD[6]; 131*4882a593Smuzhiyun uint32 oobseloutb30; /* 0x120 */ 132*4882a593Smuzhiyun uint32 oobseloutb74; /* 0x124 */ 133*4882a593Smuzhiyun uint32 PAD[6]; 134*4882a593Smuzhiyun uint32 oobseloutc30; /* 0x140 */ 135*4882a593Smuzhiyun uint32 oobseloutc74; /* 0x144 */ 136*4882a593Smuzhiyun uint32 PAD[6]; 137*4882a593Smuzhiyun uint32 oobseloutd30; /* 0x160 */ 138*4882a593Smuzhiyun uint32 oobseloutd74; /* 0x164 */ 139*4882a593Smuzhiyun uint32 PAD[38]; 140*4882a593Smuzhiyun uint32 oobsynca; /* 0x200 */ 141*4882a593Smuzhiyun uint32 oobseloutaen; /* 0x204 */ 142*4882a593Smuzhiyun uint32 PAD[6]; 143*4882a593Smuzhiyun uint32 oobsyncb; /* 0x220 */ 144*4882a593Smuzhiyun uint32 oobseloutben; /* 0x224 */ 145*4882a593Smuzhiyun uint32 PAD[6]; 146*4882a593Smuzhiyun uint32 oobsyncc; /* 0x240 */ 147*4882a593Smuzhiyun uint32 oobseloutcen; /* 0x244 */ 148*4882a593Smuzhiyun uint32 PAD[6]; 149*4882a593Smuzhiyun uint32 oobsyncd; /* 0x260 */ 150*4882a593Smuzhiyun uint32 oobseloutden; /* 0x264 */ 151*4882a593Smuzhiyun uint32 PAD[38]; 152*4882a593Smuzhiyun uint32 oobaextwidth; /* 0x300 */ 153*4882a593Smuzhiyun uint32 oobainwidth; /* 0x304 */ 154*4882a593Smuzhiyun uint32 oobaoutwidth; /* 0x308 */ 155*4882a593Smuzhiyun uint32 PAD[5]; 156*4882a593Smuzhiyun uint32 oobbextwidth; /* 0x320 */ 157*4882a593Smuzhiyun uint32 oobbinwidth; /* 0x324 */ 158*4882a593Smuzhiyun uint32 oobboutwidth; /* 0x328 */ 159*4882a593Smuzhiyun uint32 PAD[5]; 160*4882a593Smuzhiyun uint32 oobcextwidth; /* 0x340 */ 161*4882a593Smuzhiyun uint32 oobcinwidth; /* 0x344 */ 162*4882a593Smuzhiyun uint32 oobcoutwidth; /* 0x348 */ 163*4882a593Smuzhiyun uint32 PAD[5]; 164*4882a593Smuzhiyun uint32 oobdextwidth; /* 0x360 */ 165*4882a593Smuzhiyun uint32 oobdinwidth; /* 0x364 */ 166*4882a593Smuzhiyun uint32 oobdoutwidth; /* 0x368 */ 167*4882a593Smuzhiyun uint32 PAD[37]; 168*4882a593Smuzhiyun uint32 ioctrlset; /* 0x400 */ 169*4882a593Smuzhiyun uint32 ioctrlclear; /* 0x404 */ 170*4882a593Smuzhiyun uint32 ioctrl; /* 0x408 */ 171*4882a593Smuzhiyun uint32 PAD[61]; 172*4882a593Smuzhiyun uint32 iostatus; /* 0x500 */ 173*4882a593Smuzhiyun uint32 PAD[127]; 174*4882a593Smuzhiyun uint32 ioctrlwidth; /* 0x700 */ 175*4882a593Smuzhiyun uint32 iostatuswidth; /* 0x704 */ 176*4882a593Smuzhiyun uint32 PAD[62]; 177*4882a593Smuzhiyun uint32 resetctrl; /* 0x800 */ 178*4882a593Smuzhiyun uint32 resetstatus; /* 0x804 */ 179*4882a593Smuzhiyun uint32 resetreadid; /* 0x808 */ 180*4882a593Smuzhiyun uint32 resetwriteid; /* 0x80c */ 181*4882a593Smuzhiyun uint32 PAD[60]; 182*4882a593Smuzhiyun uint32 errlogctrl; /* 0x900 */ 183*4882a593Smuzhiyun uint32 errlogdone; /* 0x904 */ 184*4882a593Smuzhiyun uint32 errlogstatus; /* 0x908 */ 185*4882a593Smuzhiyun uint32 errlogaddrlo; /* 0x90c */ 186*4882a593Smuzhiyun uint32 errlogaddrhi; /* 0x910 */ 187*4882a593Smuzhiyun uint32 errlogid; /* 0x914 */ 188*4882a593Smuzhiyun uint32 errloguser; /* 0x918 */ 189*4882a593Smuzhiyun uint32 errlogflags; /* 0x91c */ 190*4882a593Smuzhiyun uint32 PAD[56]; 191*4882a593Smuzhiyun uint32 intstatus; /* 0xa00 */ 192*4882a593Smuzhiyun uint32 PAD[255]; 193*4882a593Smuzhiyun uint32 config; /* 0xe00 */ 194*4882a593Smuzhiyun uint32 PAD[63]; 195*4882a593Smuzhiyun uint32 itcr; /* 0xf00 */ 196*4882a593Smuzhiyun uint32 PAD[3]; 197*4882a593Smuzhiyun uint32 itipooba; /* 0xf10 */ 198*4882a593Smuzhiyun uint32 itipoobb; /* 0xf14 */ 199*4882a593Smuzhiyun uint32 itipoobc; /* 0xf18 */ 200*4882a593Smuzhiyun uint32 itipoobd; /* 0xf1c */ 201*4882a593Smuzhiyun uint32 PAD[4]; 202*4882a593Smuzhiyun uint32 itipoobaout; /* 0xf30 */ 203*4882a593Smuzhiyun uint32 itipoobbout; /* 0xf34 */ 204*4882a593Smuzhiyun uint32 itipoobcout; /* 0xf38 */ 205*4882a593Smuzhiyun uint32 itipoobdout; /* 0xf3c */ 206*4882a593Smuzhiyun uint32 PAD[4]; 207*4882a593Smuzhiyun uint32 itopooba; /* 0xf50 */ 208*4882a593Smuzhiyun uint32 itopoobb; /* 0xf54 */ 209*4882a593Smuzhiyun uint32 itopoobc; /* 0xf58 */ 210*4882a593Smuzhiyun uint32 itopoobd; /* 0xf5c */ 211*4882a593Smuzhiyun uint32 PAD[4]; 212*4882a593Smuzhiyun uint32 itopoobain; /* 0xf70 */ 213*4882a593Smuzhiyun uint32 itopoobbin; /* 0xf74 */ 214*4882a593Smuzhiyun uint32 itopoobcin; /* 0xf78 */ 215*4882a593Smuzhiyun uint32 itopoobdin; /* 0xf7c */ 216*4882a593Smuzhiyun uint32 PAD[4]; 217*4882a593Smuzhiyun uint32 itopreset; /* 0xf90 */ 218*4882a593Smuzhiyun uint32 PAD[15]; 219*4882a593Smuzhiyun uint32 peripherialid4; /* 0xfd0 */ 220*4882a593Smuzhiyun uint32 peripherialid5; /* 0xfd4 */ 221*4882a593Smuzhiyun uint32 peripherialid6; /* 0xfd8 */ 222*4882a593Smuzhiyun uint32 peripherialid7; /* 0xfdc */ 223*4882a593Smuzhiyun uint32 peripherialid0; /* 0xfe0 */ 224*4882a593Smuzhiyun uint32 peripherialid1; /* 0xfe4 */ 225*4882a593Smuzhiyun uint32 peripherialid2; /* 0xfe8 */ 226*4882a593Smuzhiyun uint32 peripherialid3; /* 0xfec */ 227*4882a593Smuzhiyun uint32 componentid0; /* 0xff0 */ 228*4882a593Smuzhiyun uint32 componentid1; /* 0xff4 */ 229*4882a593Smuzhiyun uint32 componentid2; /* 0xff8 */ 230*4882a593Smuzhiyun uint32 componentid3; /* 0xffc */ 231*4882a593Smuzhiyun } aidmp_t; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun #endif /* !_LANGUAGE_ASSEMBLY && !__ASSEMBLY__ */ 234*4882a593Smuzhiyun 235*4882a593Smuzhiyun /* Out-of-band Router registers */ 236*4882a593Smuzhiyun #define OOB_BUSCONFIG 0x020 237*4882a593Smuzhiyun #define OOB_STATUSA 0x100 238*4882a593Smuzhiyun #define OOB_STATUSB 0x104 239*4882a593Smuzhiyun #define OOB_STATUSC 0x108 240*4882a593Smuzhiyun #define OOB_STATUSD 0x10c 241*4882a593Smuzhiyun #define OOB_ENABLEA0 0x200 242*4882a593Smuzhiyun #define OOB_ENABLEA1 0x204 243*4882a593Smuzhiyun #define OOB_ENABLEA2 0x208 244*4882a593Smuzhiyun #define OOB_ENABLEA3 0x20c 245*4882a593Smuzhiyun #define OOB_ENABLEB0 0x280 246*4882a593Smuzhiyun #define OOB_ENABLEB1 0x284 247*4882a593Smuzhiyun #define OOB_ENABLEB2 0x288 248*4882a593Smuzhiyun #define OOB_ENABLEB3 0x28c 249*4882a593Smuzhiyun #define OOB_ENABLEC0 0x300 250*4882a593Smuzhiyun #define OOB_ENABLEC1 0x304 251*4882a593Smuzhiyun #define OOB_ENABLEC2 0x308 252*4882a593Smuzhiyun #define OOB_ENABLEC3 0x30c 253*4882a593Smuzhiyun #define OOB_ENABLED0 0x380 254*4882a593Smuzhiyun #define OOB_ENABLED1 0x384 255*4882a593Smuzhiyun #define OOB_ENABLED2 0x388 256*4882a593Smuzhiyun #define OOB_ENABLED3 0x38c 257*4882a593Smuzhiyun #define OOB_ITCR 0xf00 258*4882a593Smuzhiyun #define OOB_ITIPOOBA 0xf10 259*4882a593Smuzhiyun #define OOB_ITIPOOBB 0xf14 260*4882a593Smuzhiyun #define OOB_ITIPOOBC 0xf18 261*4882a593Smuzhiyun #define OOB_ITIPOOBD 0xf1c 262*4882a593Smuzhiyun #define OOB_ITOPOOBA 0xf30 263*4882a593Smuzhiyun #define OOB_ITOPOOBB 0xf34 264*4882a593Smuzhiyun #define OOB_ITOPOOBC 0xf38 265*4882a593Smuzhiyun #define OOB_ITOPOOBD 0xf3c 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun /* DMP wrapper registers */ 268*4882a593Smuzhiyun #define AI_OOBSELINA30 0x000 269*4882a593Smuzhiyun #define AI_OOBSELINA74 0x004 270*4882a593Smuzhiyun #define AI_OOBSELINB30 0x020 271*4882a593Smuzhiyun #define AI_OOBSELINB74 0x024 272*4882a593Smuzhiyun #define AI_OOBSELINC30 0x040 273*4882a593Smuzhiyun #define AI_OOBSELINC74 0x044 274*4882a593Smuzhiyun #define AI_OOBSELIND30 0x060 275*4882a593Smuzhiyun #define AI_OOBSELIND74 0x064 276*4882a593Smuzhiyun #define AI_OOBSELOUTA30 0x100 277*4882a593Smuzhiyun #define AI_OOBSELOUTA74 0x104 278*4882a593Smuzhiyun #define AI_OOBSELOUTB30 0x120 279*4882a593Smuzhiyun #define AI_OOBSELOUTB74 0x124 280*4882a593Smuzhiyun #define AI_OOBSELOUTC30 0x140 281*4882a593Smuzhiyun #define AI_OOBSELOUTC74 0x144 282*4882a593Smuzhiyun #define AI_OOBSELOUTD30 0x160 283*4882a593Smuzhiyun #define AI_OOBSELOUTD74 0x164 284*4882a593Smuzhiyun #define AI_OOBSYNCA 0x200 285*4882a593Smuzhiyun #define AI_OOBSELOUTAEN 0x204 286*4882a593Smuzhiyun #define AI_OOBSYNCB 0x220 287*4882a593Smuzhiyun #define AI_OOBSELOUTBEN 0x224 288*4882a593Smuzhiyun #define AI_OOBSYNCC 0x240 289*4882a593Smuzhiyun #define AI_OOBSELOUTCEN 0x244 290*4882a593Smuzhiyun #define AI_OOBSYNCD 0x260 291*4882a593Smuzhiyun #define AI_OOBSELOUTDEN 0x264 292*4882a593Smuzhiyun #define AI_OOBAEXTWIDTH 0x300 293*4882a593Smuzhiyun #define AI_OOBAINWIDTH 0x304 294*4882a593Smuzhiyun #define AI_OOBAOUTWIDTH 0x308 295*4882a593Smuzhiyun #define AI_OOBBEXTWIDTH 0x320 296*4882a593Smuzhiyun #define AI_OOBBINWIDTH 0x324 297*4882a593Smuzhiyun #define AI_OOBBOUTWIDTH 0x328 298*4882a593Smuzhiyun #define AI_OOBCEXTWIDTH 0x340 299*4882a593Smuzhiyun #define AI_OOBCINWIDTH 0x344 300*4882a593Smuzhiyun #define AI_OOBCOUTWIDTH 0x348 301*4882a593Smuzhiyun #define AI_OOBDEXTWIDTH 0x360 302*4882a593Smuzhiyun #define AI_OOBDINWIDTH 0x364 303*4882a593Smuzhiyun #define AI_OOBDOUTWIDTH 0x368 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun #if !defined(IL_BIGENDIAN) 306*4882a593Smuzhiyun #define AI_IOCTRLSET 0x400 307*4882a593Smuzhiyun #define AI_IOCTRLCLEAR 0x404 308*4882a593Smuzhiyun #define AI_IOCTRL 0x408 309*4882a593Smuzhiyun #define AI_IOCTRL_BOOKER 0x248 /* Starting from OOBR base - 0x18006000 */ 310*4882a593Smuzhiyun #define AI_IOSTATUS 0x500 311*4882a593Smuzhiyun #define AI_RESETCTRL 0x800 312*4882a593Smuzhiyun #define AI_RESETSTATUS 0x804 313*4882a593Smuzhiyun #endif /* IL_BIGENDIAN */ 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun #define AI_IOCTRLWIDTH 0x700 316*4882a593Smuzhiyun #define AI_IOSTATUSWIDTH 0x704 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define AI_RESETREADID 0x808 319*4882a593Smuzhiyun #define AI_RESETWRITEID 0x80c 320*4882a593Smuzhiyun #define AI_ERRLOGCTRL 0x900 321*4882a593Smuzhiyun #define AI_ERRLOGDONE 0x904 322*4882a593Smuzhiyun #define AI_ERRLOGSTATUS 0x908 323*4882a593Smuzhiyun #define AI_ERRLOGADDRLO 0x90c 324*4882a593Smuzhiyun #define AI_ERRLOGADDRHI 0x910 325*4882a593Smuzhiyun #define AI_ERRLOGID 0x914 326*4882a593Smuzhiyun #define AI_ERRLOGUSER 0x918 327*4882a593Smuzhiyun #define AI_ERRLOGFLAGS 0x91c 328*4882a593Smuzhiyun #define AI_INTSTATUS 0xa00 329*4882a593Smuzhiyun #define AI_CONFIG 0xe00 330*4882a593Smuzhiyun #define AI_ITCR 0xf00 331*4882a593Smuzhiyun #define AI_ITIPOOBA 0xf10 332*4882a593Smuzhiyun #define AI_ITIPOOBB 0xf14 333*4882a593Smuzhiyun #define AI_ITIPOOBC 0xf18 334*4882a593Smuzhiyun #define AI_ITIPOOBD 0xf1c 335*4882a593Smuzhiyun #define AI_ITIPOOBAOUT 0xf30 336*4882a593Smuzhiyun #define AI_ITIPOOBBOUT 0xf34 337*4882a593Smuzhiyun #define AI_ITIPOOBCOUT 0xf38 338*4882a593Smuzhiyun #define AI_ITIPOOBDOUT 0xf3c 339*4882a593Smuzhiyun #define AI_ITOPOOBA 0xf50 340*4882a593Smuzhiyun #define AI_ITOPOOBB 0xf54 341*4882a593Smuzhiyun #define AI_ITOPOOBC 0xf58 342*4882a593Smuzhiyun #define AI_ITOPOOBD 0xf5c 343*4882a593Smuzhiyun #define AI_ITOPOOBAIN 0xf70 344*4882a593Smuzhiyun #define AI_ITOPOOBBIN 0xf74 345*4882a593Smuzhiyun #define AI_ITOPOOBCIN 0xf78 346*4882a593Smuzhiyun #define AI_ITOPOOBDIN 0xf7c 347*4882a593Smuzhiyun #define AI_ITOPRESET 0xf90 348*4882a593Smuzhiyun #define AI_PERIPHERIALID4 0xfd0 349*4882a593Smuzhiyun #define AI_PERIPHERIALID5 0xfd4 350*4882a593Smuzhiyun #define AI_PERIPHERIALID6 0xfd8 351*4882a593Smuzhiyun #define AI_PERIPHERIALID7 0xfdc 352*4882a593Smuzhiyun #define AI_PERIPHERIALID0 0xfe0 353*4882a593Smuzhiyun #define AI_PERIPHERIALID1 0xfe4 354*4882a593Smuzhiyun #define AI_PERIPHERIALID2 0xfe8 355*4882a593Smuzhiyun #define AI_PERIPHERIALID3 0xfec 356*4882a593Smuzhiyun #define AI_COMPONENTID0 0xff0 357*4882a593Smuzhiyun #define AI_COMPONENTID1 0xff4 358*4882a593Smuzhiyun #define AI_COMPONENTID2 0xff8 359*4882a593Smuzhiyun #define AI_COMPONENTID3 0xffc 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun /* resetctrl */ 362*4882a593Smuzhiyun #define AIRC_RESET 1 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun /* errlogctrl */ 365*4882a593Smuzhiyun #define AIELC_TO_EXP_MASK 0x0000001f0 /* backplane timeout exponent */ 366*4882a593Smuzhiyun #define AIELC_TO_EXP_SHIFT 4 367*4882a593Smuzhiyun #define AIELC_TO_ENAB_SHIFT 9 /* backplane timeout enable */ 368*4882a593Smuzhiyun 369*4882a593Smuzhiyun /* errlogdone */ 370*4882a593Smuzhiyun #define AIELD_ERRDONE_MASK 0x3 371*4882a593Smuzhiyun 372*4882a593Smuzhiyun /* errlogstatus */ 373*4882a593Smuzhiyun #define AIELS_SLAVE_ERR 0x1 374*4882a593Smuzhiyun #define AIELS_TIMEOUT 0x2 375*4882a593Smuzhiyun #define AIELS_DECODE 0x3 376*4882a593Smuzhiyun #define AIELS_ERROR_MASK 0x3 377*4882a593Smuzhiyun #define AIELS_MULTIPLE_ERRORS 0x4 378*4882a593Smuzhiyun #define ERRLOGID_AXIID_MASK 0xF 379*4882a593Smuzhiyun 380*4882a593Smuzhiyun /* errorlog status bit map, for SW use */ 381*4882a593Smuzhiyun #define AXI_WRAP_STS_NONE (0) 382*4882a593Smuzhiyun #define AXI_WRAP_STS_TIMEOUT (1<<0) 383*4882a593Smuzhiyun #define AXI_WRAP_STS_SLAVE_ERR (1<<1) 384*4882a593Smuzhiyun #define AXI_WRAP_STS_DECODE_ERR (1<<2) 385*4882a593Smuzhiyun #define AXI_WRAP_STS_PCI_RD_ERR (1<<3) 386*4882a593Smuzhiyun #define AXI_WRAP_STS_WRAP_RD_ERR (1<<4) 387*4882a593Smuzhiyun #define AXI_WRAP_STS_SET_CORE_FAIL (1<<5) 388*4882a593Smuzhiyun #define AXI_WRAP_STS_MULTIPLE_ERRORS (1<<6) 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun /* errlogFrags */ 391*4882a593Smuzhiyun #define AXI_ERRLOG_FLAGS_WRITE_REQ (1<<24) 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun /* config */ 394*4882a593Smuzhiyun #define AICFG_OOB 0x00000020 395*4882a593Smuzhiyun #define AICFG_IOS 0x00000010 396*4882a593Smuzhiyun #define AICFG_IOC 0x00000008 397*4882a593Smuzhiyun #define AICFG_TO 0x00000004 398*4882a593Smuzhiyun #define AICFG_ERRL 0x00000002 399*4882a593Smuzhiyun #define AICFG_RST 0x00000001 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun /* bit defines for AI_OOBSELOUTB74 reg */ 402*4882a593Smuzhiyun #define OOB_SEL_OUTEN_B_5 15 403*4882a593Smuzhiyun #define OOB_SEL_OUTEN_B_6 23 404*4882a593Smuzhiyun 405*4882a593Smuzhiyun /* AI_OOBSEL for A/B/C/D, 0-7 */ 406*4882a593Smuzhiyun #define AI_OOBSEL_MASK 0x1F 407*4882a593Smuzhiyun #define AI_OOBSEL_0_SHIFT 0 408*4882a593Smuzhiyun #define AI_OOBSEL_1_SHIFT 8 409*4882a593Smuzhiyun #define AI_OOBSEL_2_SHIFT 16 410*4882a593Smuzhiyun #define AI_OOBSEL_3_SHIFT 24 411*4882a593Smuzhiyun #define AI_OOBSEL_4_SHIFT 0 412*4882a593Smuzhiyun #define AI_OOBSEL_5_SHIFT 8 413*4882a593Smuzhiyun #define AI_OOBSEL_6_SHIFT 16 414*4882a593Smuzhiyun #define AI_OOBSEL_7_SHIFT 24 415*4882a593Smuzhiyun #define AI_IOCTRL_ENABLE_D11_PME (1 << 14) 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun /* bit Specific for AI_OOBSELOUTB30 */ 418*4882a593Smuzhiyun #define OOB_B_ALP_REQUEST 0 419*4882a593Smuzhiyun #define OOB_B_HT_REQUEST 1 420*4882a593Smuzhiyun #define OOB_B_ILP_REQUEST 2 421*4882a593Smuzhiyun #define OOB_B_ALP_AVAIL_REQUEST 3 422*4882a593Smuzhiyun #define OOB_B_HT_AVAIL_REQUEST 4 423*4882a593Smuzhiyun 424*4882a593Smuzhiyun /* mask for interrupts from each core to wrapper */ 425*4882a593Smuzhiyun #define AI_OOBSELINA74_CORE_MASK 0x80808080 426*4882a593Smuzhiyun #define AI_OOBSELINA30_CORE_MASK 0x80808080 427*4882a593Smuzhiyun 428*4882a593Smuzhiyun #define AI_OOBSEL_30_0_INTR_MASK 0x00000080 429*4882a593Smuzhiyun #define AI_OOBSEL_30_3_INTR_MASK 0x80000000 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun #define AI_OOBSEL_74_4_INTR_MASK 0x00000080 432*4882a593Smuzhiyun #define AI_OOBSEL_74_7_INTR_MASK 0x80000000 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun /* axi id mask in the error log id */ 435*4882a593Smuzhiyun #define AI_ERRLOGID_AXI_ID_MASK 0x07 436*4882a593Smuzhiyun #define AI_ERRLOGID_AXI_ID_MASK_EXTD 0x1F 437*4882a593Smuzhiyun 438*4882a593Smuzhiyun #endif /* _AIDMP_H */ 439