xref: /OK3568_Linux_fs/external/camera_engine_rkaiq/rkaiq/include/common/rk-camera-module.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: ((GPL-2.0+ WITH Linux-syscall-note) OR MIT) */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Rockchip module information
4*4882a593Smuzhiyun  * Copyright (C) 2018-2019 Rockchip Electronics Co., Ltd.
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _UAPI_RKMODULE_CAMERA_H
8*4882a593Smuzhiyun #define _UAPI_RKMODULE_CAMERA_H
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/types.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include "rk_isp20_hw.h"
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #define RKMODULE_API_VERSION		KERNEL_VERSION(0, 1, 0x2)
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* using for rk3588 dual isp unite */
17*4882a593Smuzhiyun #define RKMOUDLE_UNITE_EXTEND_PIXEL	128
18*4882a593Smuzhiyun /* using for rv1109 and rv1126 */
19*4882a593Smuzhiyun #define RKMODULE_EXTEND_LINE		24
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #define RKMODULE_NAME_LEN		32
22*4882a593Smuzhiyun #define RKMODULE_LSCDATA_LEN		289
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define RKMODULE_MAX_VC_CH		4
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #define RKMODULE_PADF_GAINMAP_LEN	1024
27*4882a593Smuzhiyun #define RKMODULE_PDAF_DCCMAP_LEN	256
28*4882a593Smuzhiyun #define RKMODULE_AF_OTP_MAX_LEN		3
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define RKMODULE_MAX_SENSOR_NUM		8
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #define RKMODULE_CAMERA_MODULE_INDEX	"rockchip,camera-module-index"
33*4882a593Smuzhiyun #define RKMODULE_CAMERA_MODULE_FACING	"rockchip,camera-module-facing"
34*4882a593Smuzhiyun #define RKMODULE_CAMERA_MODULE_NAME	"rockchip,camera-module-name"
35*4882a593Smuzhiyun #define RKMODULE_CAMERA_LENS_NAME	"rockchip,camera-module-lens-name"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define RKMODULE_CAMERA_SYNC_MODE	"rockchip,camera-module-sync-mode"
38*4882a593Smuzhiyun #define RKMODULE_INTERNAL_MASTER_MODE	"internal_master"
39*4882a593Smuzhiyun #define RKMODULE_EXTERNAL_MASTER_MODE	"external_master"
40*4882a593Smuzhiyun #define RKMODULE_SLAVE_MODE		"slave"
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* BT.656 & BT.1120 multi channel
43*4882a593Smuzhiyun  * On which channels it can send video data
44*4882a593Smuzhiyun  * related with struct rkmodule_bt656_mbus_info
45*4882a593Smuzhiyun  */
46*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_ID_EN_BITS_1		(0x1)
47*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_ID_EN_BITS_2		(0x3)
48*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_ID_EN_BITS_3		(0x7)
49*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_ID_EN_BITS_4		(0xf)
50*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_PARSE_ID_LSB		BIT(0)
51*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_PARSE_ID_MSB		BIT(1)
52*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_CHANNEL_0			BIT(2)
53*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_CHANNEL_1			BIT(3)
54*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_CHANNEL_2			BIT(4)
55*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_CHANNEL_3			BIT(5)
56*4882a593Smuzhiyun #define RKMODULE_CAMERA_BT656_CHANNELS			(RKMODULE_CAMERA_BT656_CHANNEL_0 | \
57*4882a593Smuzhiyun 							 RKMODULE_CAMERA_BT656_CHANNEL_1 | \
58*4882a593Smuzhiyun 							 RKMODULE_CAMERA_BT656_CHANNEL_2 | \
59*4882a593Smuzhiyun 							 RKMODULE_CAMERA_BT656_CHANNEL_3)
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun #define DPHY_MAX_LANE					4
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define RKMODULE_GET_MODULE_INFO	\
64*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 0, struct rkmodule_inf)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define RKMODULE_AWB_CFG	\
67*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 1, struct rkmodule_awb_cfg)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define RKMODULE_AF_CFG	\
70*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 2, struct rkmodule_af_cfg)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define RKMODULE_LSC_CFG	\
73*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 3, struct rkmodule_lsc_cfg)
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun #define RKMODULE_GET_HDR_CFG	\
76*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 4, struct rkmodule_hdr_cfg)
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define RKMODULE_SET_HDR_CFG	\
79*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 5, struct rkmodule_hdr_cfg)
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define RKMODULE_SET_CONVERSION_GAIN	\
82*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 6, __u32)
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun #define RKMODULE_GET_LVDS_CFG	\
85*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 7, struct rkmodule_lvds_cfg)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define RKMODULE_SET_DPCC_CFG	\
88*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 8, struct rkmodule_dpcc_cfg)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define RKMODULE_GET_NR_SWITCH_THRESHOLD	\
91*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 9, struct rkmodule_nr_switch_threshold)
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun #define RKMODULE_SET_QUICK_STREAM	\
94*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 10, __u32)
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun #define RKMODULE_GET_BT656_INTF_TYPE	\
97*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 11, __u32)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define RKMODULE_GET_VC_FMT_INFO \
100*4882a593Smuzhiyun     _IOR('V', BASE_VIDIOC_PRIVATE + 12, struct rkmodule_vc_fmt_info)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun #define RKMODULE_GET_VC_HOTPLUG_INFO \
103*4882a593Smuzhiyun     _IOR('V', BASE_VIDIOC_PRIVATE + 13, struct rkmodule_vc_hotplug_info)
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #define RKMODULE_GET_START_STREAM_SEQ	\
106*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 14, __u32)
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define RKMODULE_GET_VICAP_RST_INFO	\
109*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 15, struct rkmodule_vicap_reset_info)
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define RKMODULE_SET_VICAP_RST_INFO	\
112*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 16, struct rkmodule_vicap_reset_info)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define RKMODULE_GET_BT656_MBUS_INFO	\
115*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 17, struct rkmodule_bt656_mbus_info)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define RKMODULE_GET_DCG_RATIO	\
118*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 18, struct rkmodule_dcg_ratio)
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define RKMODULE_GET_SONY_BRL	\
121*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 19, __u32)
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #define RKMODULE_GET_CHANNEL_INFO	\
124*4882a593Smuzhiyun 	_IOWR('V', BASE_VIDIOC_PRIVATE + 20, struct rkmodule_channel_info)
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define RKMODULE_GET_SYNC_MODE       \
127*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 21, __u32)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define RKMODULE_SET_SYNC_MODE       \
130*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 22, __u32)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define RKMODULE_SET_MCLK       \
133*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 23, struct rkmodule_mclk_data)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun #define RKMODULE_SET_LINK_FREQ       \
136*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 24, __s64)
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun #define RKMODULE_SET_BUS_CONFIG       \
139*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 25, struct rkmodule_bus_config)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun #define RKMODULE_GET_BUS_CONFIG       \
142*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 26, struct rkmodule_bus_config)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define RKMODULE_SET_REGISTER       \
145*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 27, struct rkmodule_reg)
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #define RKMODULE_SYNC_I2CDEV       \
148*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 28, __u8)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define RKMODULE_SYNC_I2CDEV_COMPLETE       \
151*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 29, __u8)
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun #define RKMODULE_SET_DEV_INFO       \
154*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 30, struct rkmodule_dev_info)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun #define RKMODULE_SET_CSI_DPHY_PARAM       \
157*4882a593Smuzhiyun 	_IOW('V', BASE_VIDIOC_PRIVATE + 31, struct rkmodule_csi_dphy_param)
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun #define RKMODULE_GET_CSI_DPHY_PARAM       \
160*4882a593Smuzhiyun 	_IOWR('V', BASE_VIDIOC_PRIVATE + 32, struct rkmodule_csi_dphy_param)
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun #define RKMODULE_GET_CSI_DSI_INFO       \
163*4882a593Smuzhiyun 	_IOWR('V', BASE_VIDIOC_PRIVATE + 33, __u32)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun #define RKMODULE_GET_HDMI_MODE       \
166*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 34, __u32)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define RKMODULE_SET_SENSOR_INFOS       \
169*4882a593Smuzhiyun 	_IOWR('V', BASE_VIDIOC_PRIVATE + 35, struct rkmodule_sensor_infos)
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun #define RKMODULE_GET_READOUT_LINE_CNT_PER_LINE  \
172*4882a593Smuzhiyun 	_IOR('V', BASE_VIDIOC_PRIVATE + 36, __u32)
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun struct rkmodule_i2cdev_info {
175*4882a593Smuzhiyun 	u8 slave_addr;
176*4882a593Smuzhiyun } __attribute__ ((packed));
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun struct rkmodule_dev_info {
179*4882a593Smuzhiyun 	union {
180*4882a593Smuzhiyun 		struct rkmodule_i2cdev_info i2c_dev;
181*4882a593Smuzhiyun 		u32 reserved[8];
182*4882a593Smuzhiyun 	};
183*4882a593Smuzhiyun } __attribute__ ((packed));
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* csi0/csi1 phy support full/split mode */
186*4882a593Smuzhiyun enum rkmodule_phy_mode {
187*4882a593Smuzhiyun 	PHY_FULL_MODE,
188*4882a593Smuzhiyun 	PHY_SPLIT_01,
189*4882a593Smuzhiyun 	PHY_SPLIT_23,
190*4882a593Smuzhiyun };
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun struct rkmodule_mipi_lvds_bus {
193*4882a593Smuzhiyun 	__u32 bus_type;
194*4882a593Smuzhiyun 	__u32 lanes;
195*4882a593Smuzhiyun 	__u32 phy_mode; /* data type enum rkmodule_phy_mode */
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun struct rkmodule_bus_config {
199*4882a593Smuzhiyun 	union {
200*4882a593Smuzhiyun 		struct rkmodule_mipi_lvds_bus bus;
201*4882a593Smuzhiyun 		__u32 reserved[32];
202*4882a593Smuzhiyun 	};
203*4882a593Smuzhiyun } __attribute__ ((packed));
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun struct rkmodule_reg {
206*4882a593Smuzhiyun 	__u64 num_regs;
207*4882a593Smuzhiyun 	__u64 preg_addr;
208*4882a593Smuzhiyun 	__u64 preg_value;
209*4882a593Smuzhiyun 	__u64 preg_addr_bytes;
210*4882a593Smuzhiyun 	__u64 preg_value_bytes;
211*4882a593Smuzhiyun } __attribute__ ((packed));
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /**
214*4882a593Smuzhiyun  * struct rkmodule_base_inf - module base information
215*4882a593Smuzhiyun  *
216*4882a593Smuzhiyun  */
217*4882a593Smuzhiyun struct rkmodule_base_inf {
218*4882a593Smuzhiyun 	char sensor[RKMODULE_NAME_LEN];
219*4882a593Smuzhiyun 	char module[RKMODULE_NAME_LEN];
220*4882a593Smuzhiyun 	char lens[RKMODULE_NAME_LEN];
221*4882a593Smuzhiyun } __attribute__ ((packed));
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun /**
224*4882a593Smuzhiyun  * struct rkmodule_fac_inf - module factory information
225*4882a593Smuzhiyun  *
226*4882a593Smuzhiyun  */
227*4882a593Smuzhiyun struct rkmodule_fac_inf {
228*4882a593Smuzhiyun 	__u32 flag;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	char module[RKMODULE_NAME_LEN];
231*4882a593Smuzhiyun 	char lens[RKMODULE_NAME_LEN];
232*4882a593Smuzhiyun 	__u32 year;
233*4882a593Smuzhiyun 	__u32 month;
234*4882a593Smuzhiyun 	__u32 day;
235*4882a593Smuzhiyun } __attribute__ ((packed));
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun /**
238*4882a593Smuzhiyun  * struct rkmodule_awb_inf - module awb information
239*4882a593Smuzhiyun  *
240*4882a593Smuzhiyun  */
241*4882a593Smuzhiyun struct rkmodule_awb_inf {
242*4882a593Smuzhiyun 	__u32 flag;
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	__u32 r_value;
245*4882a593Smuzhiyun 	__u32 b_value;
246*4882a593Smuzhiyun 	__u32 gr_value;
247*4882a593Smuzhiyun 	__u32 gb_value;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	__u32 golden_r_value;
250*4882a593Smuzhiyun 	__u32 golden_b_value;
251*4882a593Smuzhiyun 	__u32 golden_gr_value;
252*4882a593Smuzhiyun 	__u32 golden_gb_value;
253*4882a593Smuzhiyun } __attribute__ ((packed));
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun /**
256*4882a593Smuzhiyun  * struct rkmodule_lsc_inf - module lsc information
257*4882a593Smuzhiyun  *
258*4882a593Smuzhiyun  */
259*4882a593Smuzhiyun struct rkmodule_lsc_inf {
260*4882a593Smuzhiyun 	__u32 flag;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	__u16 lsc_w;
263*4882a593Smuzhiyun 	__u16 lsc_h;
264*4882a593Smuzhiyun 	__u16 decimal_bits;
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	__u16 lsc_r[RKMODULE_LSCDATA_LEN];
267*4882a593Smuzhiyun 	__u16 lsc_b[RKMODULE_LSCDATA_LEN];
268*4882a593Smuzhiyun 	__u16 lsc_gr[RKMODULE_LSCDATA_LEN];
269*4882a593Smuzhiyun 	__u16 lsc_gb[RKMODULE_LSCDATA_LEN];
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	__u16 width;
272*4882a593Smuzhiyun 	__u16 height;
273*4882a593Smuzhiyun 	__u16 table_size;
274*4882a593Smuzhiyun } __attribute__ ((packed));
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /**
277*4882a593Smuzhiyun  * enum rkmodule_af_dir - enum of module af otp direction
278*4882a593Smuzhiyun  */
279*4882a593Smuzhiyun enum rkmodele_af_otp_dir {
280*4882a593Smuzhiyun 	AF_OTP_DIR_HORIZONTAL = 0,
281*4882a593Smuzhiyun 	AF_OTP_DIR_UP = 1,
282*4882a593Smuzhiyun 	AF_OTP_DIR_DOWN = 2,
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /**
286*4882a593Smuzhiyun  * struct rkmodule_af_otp - module af otp in one direction
287*4882a593Smuzhiyun  */
288*4882a593Smuzhiyun struct rkmodule_af_otp {
289*4882a593Smuzhiyun 	__u32 vcm_start;
290*4882a593Smuzhiyun 	__u32 vcm_end;
291*4882a593Smuzhiyun 	__u32 vcm_dir;
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /**
295*4882a593Smuzhiyun  * struct rkmodule_af_inf - module af information
296*4882a593Smuzhiyun  *
297*4882a593Smuzhiyun  */
298*4882a593Smuzhiyun struct rkmodule_af_inf {
299*4882a593Smuzhiyun 	__u32 flag;
300*4882a593Smuzhiyun 	__u32 dir_cnt;
301*4882a593Smuzhiyun 	struct rkmodule_af_otp af_otp[RKMODULE_AF_OTP_MAX_LEN];
302*4882a593Smuzhiyun } __attribute__ ((packed));
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun /**
305*4882a593Smuzhiyun  * struct rkmodule_pdaf_inf - module pdaf information
306*4882a593Smuzhiyun  *
307*4882a593Smuzhiyun  */
308*4882a593Smuzhiyun struct rkmodule_pdaf_inf {
309*4882a593Smuzhiyun 	__u32 flag;
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	__u32 gainmap_width;
312*4882a593Smuzhiyun 	__u32 gainmap_height;
313*4882a593Smuzhiyun 	__u32 dccmap_width;
314*4882a593Smuzhiyun 	__u32 dccmap_height;
315*4882a593Smuzhiyun 	__u32 dcc_mode;
316*4882a593Smuzhiyun 	__u32 dcc_dir;
317*4882a593Smuzhiyun 	__u16 gainmap[RKMODULE_PADF_GAINMAP_LEN];
318*4882a593Smuzhiyun 	__u16 dccmap[RKMODULE_PDAF_DCCMAP_LEN];
319*4882a593Smuzhiyun } __attribute__ ((packed));
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun /**
322*4882a593Smuzhiyun  * struct rkmodule_otp_module_inf - otp module info
323*4882a593Smuzhiyun  *
324*4882a593Smuzhiyun  */
325*4882a593Smuzhiyun struct rkmodule_otp_module_inf {
326*4882a593Smuzhiyun 	__u32 flag;
327*4882a593Smuzhiyun 	__u8 vendor[8];
328*4882a593Smuzhiyun 	__u32 module_id;
329*4882a593Smuzhiyun 	__u16 version;
330*4882a593Smuzhiyun 	__u16 full_width;
331*4882a593Smuzhiyun 	__u16 full_height;
332*4882a593Smuzhiyun 	__u8 supplier_id;
333*4882a593Smuzhiyun 	__u8 year;
334*4882a593Smuzhiyun 	__u8 mouth;
335*4882a593Smuzhiyun 	__u8 day;
336*4882a593Smuzhiyun 	__u8 sensor_id;
337*4882a593Smuzhiyun 	__u8 lens_id;
338*4882a593Smuzhiyun 	__u8 vcm_id;
339*4882a593Smuzhiyun 	__u8 drv_id;
340*4882a593Smuzhiyun 	__u8 flip;
341*4882a593Smuzhiyun } __attribute__ ((packed));
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /**
344*4882a593Smuzhiyun  * struct rkmodule_inf - module information
345*4882a593Smuzhiyun  *
346*4882a593Smuzhiyun  */
347*4882a593Smuzhiyun struct rkmodule_inf {
348*4882a593Smuzhiyun 	struct rkmodule_base_inf base;
349*4882a593Smuzhiyun 	struct rkmodule_fac_inf fac;
350*4882a593Smuzhiyun 	struct rkmodule_awb_inf awb;
351*4882a593Smuzhiyun 	struct rkmodule_lsc_inf lsc;
352*4882a593Smuzhiyun 	struct rkmodule_af_inf af;
353*4882a593Smuzhiyun 	struct rkmodule_pdaf_inf pdaf;
354*4882a593Smuzhiyun 	struct rkmodule_otp_module_inf module_inf;
355*4882a593Smuzhiyun } __attribute__ ((packed));
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun /**
358*4882a593Smuzhiyun  * struct rkmodule_awb_inf - module awb information
359*4882a593Smuzhiyun  *
360*4882a593Smuzhiyun  */
361*4882a593Smuzhiyun struct rkmodule_awb_cfg {
362*4882a593Smuzhiyun 	__u32 enable;
363*4882a593Smuzhiyun 	__u32 golden_r_value;
364*4882a593Smuzhiyun 	__u32 golden_b_value;
365*4882a593Smuzhiyun 	__u32 golden_gr_value;
366*4882a593Smuzhiyun 	__u32 golden_gb_value;
367*4882a593Smuzhiyun } __attribute__ ((packed));
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /**
370*4882a593Smuzhiyun  * struct rkmodule_af_cfg
371*4882a593Smuzhiyun  *
372*4882a593Smuzhiyun  */
373*4882a593Smuzhiyun struct rkmodule_af_cfg {
374*4882a593Smuzhiyun 	__u32 enable;
375*4882a593Smuzhiyun 	__u32 vcm_start;
376*4882a593Smuzhiyun 	__u32 vcm_end;
377*4882a593Smuzhiyun 	__u32 vcm_dir;
378*4882a593Smuzhiyun } __attribute__ ((packed));
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun /**
381*4882a593Smuzhiyun  * struct rkmodule_lsc_cfg
382*4882a593Smuzhiyun  *
383*4882a593Smuzhiyun  */
384*4882a593Smuzhiyun struct rkmodule_lsc_cfg {
385*4882a593Smuzhiyun 	__u32 enable;
386*4882a593Smuzhiyun } __attribute__ ((packed));
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun /**
389*4882a593Smuzhiyun  * NO_HDR: linear mode
390*4882a593Smuzhiyun  * HDR_X2: hdr two frame or line mode
391*4882a593Smuzhiyun  * HDR_X3: hdr three or line mode
392*4882a593Smuzhiyun  * HDR_COMPR: linearised and compressed data for hdr
393*4882a593Smuzhiyun  */
394*4882a593Smuzhiyun enum rkmodule_hdr_mode {
395*4882a593Smuzhiyun 	NO_HDR = 0,
396*4882a593Smuzhiyun 	HDR_X2 = 5,
397*4882a593Smuzhiyun 	HDR_X3 = 6,
398*4882a593Smuzhiyun 	HDR_COMPR,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun enum rkmodule_hdr_compr_segment {
402*4882a593Smuzhiyun 	HDR_COMPR_SEGMENT_4 = 4,
403*4882a593Smuzhiyun 	HDR_COMPR_SEGMENT_12 = 12,
404*4882a593Smuzhiyun 	HDR_COMPR_SEGMENT_16 = 16,
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun /* rkmodule_hdr_compr
408*4882a593Smuzhiyun  * linearised and compressed data for hdr: data_src = K * data_compr + XX
409*4882a593Smuzhiyun  *
410*4882a593Smuzhiyun  * bit: bit of src data, max 20 bit.
411*4882a593Smuzhiyun  * segment: linear segment, support 4, 6 or 16.
412*4882a593Smuzhiyun  * k_shift: left shift bit of slop amplification factor, 2^k_shift, [0 15].
413*4882a593Smuzhiyun  * slope_k: K * 2^k_shift.
414*4882a593Smuzhiyun  * data_src_shitf: left shift bit of source data, data_src = 2^data_src_shitf
415*4882a593Smuzhiyun  * data_compr: compressed data.
416*4882a593Smuzhiyun  */
417*4882a593Smuzhiyun struct rkmodule_hdr_compr {
418*4882a593Smuzhiyun 	enum rkmodule_hdr_compr_segment segment;
419*4882a593Smuzhiyun 	__u8 bit;
420*4882a593Smuzhiyun 	__u8 k_shift;
421*4882a593Smuzhiyun 	__u8 data_src_shitf[HDR_COMPR_SEGMENT_16];
422*4882a593Smuzhiyun 	__u16 data_compr[HDR_COMPR_SEGMENT_16];
423*4882a593Smuzhiyun 	__u32 slope_k[HDR_COMPR_SEGMENT_16];
424*4882a593Smuzhiyun };
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun /**
427*4882a593Smuzhiyun  * HDR_NORMAL_VC: hdr frame with diff virtual channels
428*4882a593Smuzhiyun  * HDR_LINE_CNT: hdr frame with line counter
429*4882a593Smuzhiyun  * HDR_ID_CODE: hdr frame with identification code
430*4882a593Smuzhiyun  */
431*4882a593Smuzhiyun enum hdr_esp_mode {
432*4882a593Smuzhiyun 	HDR_NORMAL_VC = 0,
433*4882a593Smuzhiyun 	HDR_LINE_CNT,
434*4882a593Smuzhiyun 	HDR_ID_CODE,
435*4882a593Smuzhiyun };
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun /*
438*4882a593Smuzhiyun  * CSI/DSI input select IOCTL
439*4882a593Smuzhiyun  */
440*4882a593Smuzhiyun enum rkmodule_csi_dsi_seq {
441*4882a593Smuzhiyun 	RKMODULE_CSI_INPUT = 0,
442*4882a593Smuzhiyun 	RKMODULE_DSI_INPUT,
443*4882a593Smuzhiyun };
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun /**
446*4882a593Smuzhiyun  * lcnt: line counter
447*4882a593Smuzhiyun  *     padnum: the pixels of padding row
448*4882a593Smuzhiyun  *     padpix: the payload of padding
449*4882a593Smuzhiyun  * idcd: identification code
450*4882a593Smuzhiyun  *     efpix: identification code of Effective line
451*4882a593Smuzhiyun  *     obpix: identification code of OB line
452*4882a593Smuzhiyun  */
453*4882a593Smuzhiyun struct rkmodule_hdr_esp {
454*4882a593Smuzhiyun 	enum hdr_esp_mode mode;
455*4882a593Smuzhiyun 	union {
456*4882a593Smuzhiyun 		struct {
457*4882a593Smuzhiyun 			__u32 padnum;
458*4882a593Smuzhiyun 			__u32 padpix;
459*4882a593Smuzhiyun 		} lcnt;
460*4882a593Smuzhiyun 		struct {
461*4882a593Smuzhiyun 			__u32 efpix;
462*4882a593Smuzhiyun 			__u32 obpix;
463*4882a593Smuzhiyun 		} idcd;
464*4882a593Smuzhiyun 	} val;
465*4882a593Smuzhiyun };
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun struct rkmodule_hdr_cfg {
468*4882a593Smuzhiyun 	__u32 hdr_mode;
469*4882a593Smuzhiyun 	struct rkmodule_hdr_esp esp;
470*4882a593Smuzhiyun 	struct rkmodule_hdr_compr compr;
471*4882a593Smuzhiyun } __attribute__ ((packed));
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun /* sensor lvds sync code
474*4882a593Smuzhiyun  * sav: start of active video codes
475*4882a593Smuzhiyun  * eav: end of active video codes
476*4882a593Smuzhiyun  */
477*4882a593Smuzhiyun struct rkmodule_sync_code {
478*4882a593Smuzhiyun 	__u16 sav;
479*4882a593Smuzhiyun 	__u16 eav;
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun /* sensor lvds difference sync code mode
483*4882a593Smuzhiyun  * LS_FIRST: valid line ls-le or sav-eav
484*4882a593Smuzhiyun  *	   invalid line fs-fe or sav-eav
485*4882a593Smuzhiyun  * FS_FIRST: valid line fs-le
486*4882a593Smuzhiyun  *	   invalid line ls-fe
487*4882a593Smuzhiyun  * ls: line start
488*4882a593Smuzhiyun  * le: line end
489*4882a593Smuzhiyun  * fs: frame start
490*4882a593Smuzhiyun  * fe: frame end
491*4882a593Smuzhiyun  * SONY_DOL_HDR_1: sony dol hdr pattern 1
492*4882a593Smuzhiyun  * SONY_DOL_HDR_2: sony dol hdr pattern 2
493*4882a593Smuzhiyun  */
494*4882a593Smuzhiyun enum rkmodule_lvds_mode {
495*4882a593Smuzhiyun 	LS_FIRST = 0,
496*4882a593Smuzhiyun 	FS_FIRST,
497*4882a593Smuzhiyun 	SONY_DOL_HDR_1,
498*4882a593Smuzhiyun 	SONY_DOL_HDR_2
499*4882a593Smuzhiyun };
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun /* sync code of different frame type (hdr or linear) for lvds
502*4882a593Smuzhiyun  * act: valid line sync code
503*4882a593Smuzhiyun  * blk: invalid line sync code
504*4882a593Smuzhiyun  */
505*4882a593Smuzhiyun struct rkmodule_lvds_frm_sync_code {
506*4882a593Smuzhiyun 	struct rkmodule_sync_code act;
507*4882a593Smuzhiyun 	struct rkmodule_sync_code blk;
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun /* sync code for lvds of sensor
511*4882a593Smuzhiyun  * odd_sync_code: sync code of odd frame id for lvds of sony sensor
512*4882a593Smuzhiyun  * even_sync_code: sync code of even frame id for lvds of sony sensor
513*4882a593Smuzhiyun  */
514*4882a593Smuzhiyun struct rkmodule_lvds_frame_sync_code {
515*4882a593Smuzhiyun 	struct rkmodule_lvds_frm_sync_code odd_sync_code;
516*4882a593Smuzhiyun 	struct rkmodule_lvds_frm_sync_code even_sync_code;
517*4882a593Smuzhiyun };
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun /* lvds sync code category of sensor for different operation */
520*4882a593Smuzhiyun enum rkmodule_lvds_sync_code_group {
521*4882a593Smuzhiyun 	LVDS_CODE_GRP_LINEAR = 0x0,
522*4882a593Smuzhiyun 	LVDS_CODE_GRP_LONG,
523*4882a593Smuzhiyun 	LVDS_CODE_GRP_MEDIUM,
524*4882a593Smuzhiyun 	LVDS_CODE_GRP_SHORT,
525*4882a593Smuzhiyun 	LVDS_CODE_GRP_MAX
526*4882a593Smuzhiyun };
527*4882a593Smuzhiyun 
528*4882a593Smuzhiyun /* struct rkmodule_lvds_cfg
529*4882a593Smuzhiyun  * frm_sync_code[index]:
530*4882a593Smuzhiyun  *  index == LVDS_CODE_GRP_LONG:
531*4882a593Smuzhiyun  *    sync code for frame of linear mode or for long frame of hdr mode
532*4882a593Smuzhiyun  *  index == LVDS_CODE_GRP_MEDIUM:
533*4882a593Smuzhiyun  *    sync code for medium long frame of hdr mode
534*4882a593Smuzhiyun  *  index == LVDS_CODE_GRP_SHOR:
535*4882a593Smuzhiyun  *    sync code for short long frame of hdr mode
536*4882a593Smuzhiyun  */
537*4882a593Smuzhiyun struct rkmodule_lvds_cfg {
538*4882a593Smuzhiyun 	enum rkmodule_lvds_mode mode;
539*4882a593Smuzhiyun 	struct rkmodule_lvds_frame_sync_code frm_sync_code[LVDS_CODE_GRP_MAX];
540*4882a593Smuzhiyun } __attribute__ ((packed));
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun /**
543*4882a593Smuzhiyun  * struct rkmodule_dpcc_cfg
544*4882a593Smuzhiyun  * enable: 0 -> disable dpcc, 1 -> enable multiple,
545*4882a593Smuzhiyun  *         2 -> enable single, 3 -> enable all;
546*4882a593Smuzhiyun  * cur_single_dpcc: the strength of single dpcc;
547*4882a593Smuzhiyun  * cur_multiple_dpcc: the strength of multiple dpcc;
548*4882a593Smuzhiyun  * total_dpcc: the max strength;
549*4882a593Smuzhiyun  */
550*4882a593Smuzhiyun struct rkmodule_dpcc_cfg {
551*4882a593Smuzhiyun 	__u32 enable;
552*4882a593Smuzhiyun 	__u32 cur_single_dpcc;
553*4882a593Smuzhiyun 	__u32 cur_multiple_dpcc;
554*4882a593Smuzhiyun 	__u32 total_dpcc;
555*4882a593Smuzhiyun } __attribute__ ((packed));
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun /**
558*4882a593Smuzhiyun  * nr switch by gain
559*4882a593Smuzhiyun  * direct: 0 -> up_thres LSNR to HSNR, 1 -> up_thres HSNR to LSNR
560*4882a593Smuzhiyun  * up_thres: threshold of nr change from low gain to high gain
561*4882a593Smuzhiyun  * down_thres: threshold of nr change from high gain to low gain;
562*4882a593Smuzhiyun  * div_coeff: Coefficients converted from float to int
563*4882a593Smuzhiyun  */
564*4882a593Smuzhiyun struct rkmodule_nr_switch_threshold {
565*4882a593Smuzhiyun 	__u32 direct;
566*4882a593Smuzhiyun 	__u32 up_thres;
567*4882a593Smuzhiyun 	__u32 down_thres;
568*4882a593Smuzhiyun 	__u32 div_coeff;
569*4882a593Smuzhiyun } __attribute__ ((packed));
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun /**
572*4882a593Smuzhiyun  * enum rkmodule_bt656_intf_type
573*4882a593Smuzhiyun  * to support sony bt656 raw
574*4882a593Smuzhiyun  */
575*4882a593Smuzhiyun enum rkmodule_bt656_intf_type {
576*4882a593Smuzhiyun 	BT656_STD_RAW = 0,
577*4882a593Smuzhiyun 	BT656_SONY_RAW,
578*4882a593Smuzhiyun };
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun /**
581*4882a593Smuzhiyun  * struct rkmodule_vc_fmt_info - virtual channels fmt info
582*4882a593Smuzhiyun  *
583*4882a593Smuzhiyun  */
584*4882a593Smuzhiyun struct rkmodule_vc_fmt_info {
585*4882a593Smuzhiyun 	__u32 width[RKMODULE_MAX_VC_CH];
586*4882a593Smuzhiyun 	__u32 height[RKMODULE_MAX_VC_CH];
587*4882a593Smuzhiyun 	__u32 fps[RKMODULE_MAX_VC_CH];
588*4882a593Smuzhiyun } __attribute__ ((packed));
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun /**
591*4882a593Smuzhiyun  * struct rkmodule_vc_hotplug_info - virtual channels hotplug status info
592*4882a593Smuzhiyun  * detect_status: hotplug status
593*4882a593Smuzhiyun  *     bit 0~3 means channels id, value : 0 -> plug out, 1 -> plug in.
594*4882a593Smuzhiyun  */
595*4882a593Smuzhiyun struct rkmodule_vc_hotplug_info {
596*4882a593Smuzhiyun 	__u8 detect_status;
597*4882a593Smuzhiyun } __attribute__ ((packed));
598*4882a593Smuzhiyun 
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun /* sensor start stream sequence
601*4882a593Smuzhiyun  * RKMODULE_START_STREAM_DEFAULT: by default
602*4882a593Smuzhiyun  * RKMODULE_START_STREAM_BEHIND : sensor start stream should be behind the controller
603*4882a593Smuzhiyun  * RKMODULE_START_STREAM_FRONT  : sensor start stream should be in front of the controller
604*4882a593Smuzhiyun  */
605*4882a593Smuzhiyun enum rkmodule_start_stream_seq {
606*4882a593Smuzhiyun 	RKMODULE_START_STREAM_DEFAULT = 0,
607*4882a593Smuzhiyun 	RKMODULE_START_STREAM_BEHIND,
608*4882a593Smuzhiyun 	RKMODULE_START_STREAM_FRONT,
609*4882a593Smuzhiyun };
610*4882a593Smuzhiyun 
611*4882a593Smuzhiyun /*
612*4882a593Smuzhiyun  * HDMI to MIPI-CSI MODE IOCTL
613*4882a593Smuzhiyun  */
614*4882a593Smuzhiyun enum rkmodule_hdmiin_mode_seq {
615*4882a593Smuzhiyun 	RKMODULE_HDMIIN_DEFAULT = 0,
616*4882a593Smuzhiyun 	RKMODULE_HDMIIN_MODE,
617*4882a593Smuzhiyun };
618*4882a593Smuzhiyun /*
619*4882a593Smuzhiyun  * the causation to do cif reset work
620*4882a593Smuzhiyun  */
621*4882a593Smuzhiyun enum rkmodule_reset_src {
622*4882a593Smuzhiyun 	RKCIF_RESET_SRC_NON = 0x0,
623*4882a593Smuzhiyun 	RKCIF_RESET_SRC_ERR_CSI2,
624*4882a593Smuzhiyun 	RKCIF_RESET_SRC_ERR_LVDS,
625*4882a593Smuzhiyun 	RKICF_RESET_SRC_ERR_CUTOFF,
626*4882a593Smuzhiyun 	RKCIF_RESET_SRC_ERR_HOTPLUG,
627*4882a593Smuzhiyun 	RKCIF_RESET_SRC_ERR_APP,
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun struct rkmodule_vicap_reset_info {
631*4882a593Smuzhiyun 	__u32 is_reset;
632*4882a593Smuzhiyun 	enum rkmodule_reset_src src;
633*4882a593Smuzhiyun } __attribute__ ((packed));
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun struct rkmodule_bt656_mbus_info {
636*4882a593Smuzhiyun 	__u32 flags;
637*4882a593Smuzhiyun 	__u32 id_en_bits;
638*4882a593Smuzhiyun } __attribute__ ((packed));
639*4882a593Smuzhiyun 
640*4882a593Smuzhiyun /* DCG ratio (float) = integer + decimal / div_coeff */
641*4882a593Smuzhiyun struct rkmodule_dcg_ratio {
642*4882a593Smuzhiyun 	__u32 integer;
643*4882a593Smuzhiyun 	__u32 decimal;
644*4882a593Smuzhiyun 	__u32 div_coeff;
645*4882a593Smuzhiyun };
646*4882a593Smuzhiyun 
647*4882a593Smuzhiyun struct rkmodule_channel_info {
648*4882a593Smuzhiyun 	__u32 index;
649*4882a593Smuzhiyun 	__u32 vc;
650*4882a593Smuzhiyun 	__u32 width;
651*4882a593Smuzhiyun 	__u32 height;
652*4882a593Smuzhiyun 	__u32 bus_fmt;
653*4882a593Smuzhiyun 	__u32 data_type;
654*4882a593Smuzhiyun 	__u32 data_bit;
655*4882a593Smuzhiyun } __attribute__ ((packed));
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun /*
658*4882a593Smuzhiyun  * link to vicap
659*4882a593Smuzhiyun  * linear mode: pad0~pad3 for id0~id3;
660*4882a593Smuzhiyun  *
661*4882a593Smuzhiyun  * HDR_X2: id0 fiexd to vc0 for long frame
662*4882a593Smuzhiyun  *         id1 fixed to vc1 for short frame;
663*4882a593Smuzhiyun  *         id2~id3 reserved, can config by PAD2~PAD3
664*4882a593Smuzhiyun  *
665*4882a593Smuzhiyun  * HDR_X3: id0 fiexd to vc0 for long frame
666*4882a593Smuzhiyun  *         id1 fixed to vc1 for middle frame
667*4882a593Smuzhiyun  *         id2 fixed to vc2 for short frame;
668*4882a593Smuzhiyun  *         id3 reserved, can config by PAD3
669*4882a593Smuzhiyun  *
670*4882a593Smuzhiyun  * link to isp, the connection relationship is as follows
671*4882a593Smuzhiyun  */
672*4882a593Smuzhiyun enum rkmodule_max_pad {
673*4882a593Smuzhiyun 	PAD0, /* link to isp */
674*4882a593Smuzhiyun 	PAD1, /* link to csi wr0 | hdr x2:L x3:M */
675*4882a593Smuzhiyun 	PAD2, /* link to csi wr1 | hdr      x3:L */
676*4882a593Smuzhiyun 	PAD3, /* link to csi wr2 | hdr x2:M x3:S */
677*4882a593Smuzhiyun 	PAD_MAX,
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun 
680*4882a593Smuzhiyun /*
681*4882a593Smuzhiyun  * sensor exposure sync mode
682*4882a593Smuzhiyun  */
683*4882a593Smuzhiyun enum rkmodule_sync_mode {
684*4882a593Smuzhiyun 	NO_SYNC_MODE = 0,
685*4882a593Smuzhiyun 	EXTERNAL_MASTER_MODE,
686*4882a593Smuzhiyun 	INTERNAL_MASTER_MODE,
687*4882a593Smuzhiyun 	SLAVE_MODE,
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun struct rkmodule_mclk_data {
691*4882a593Smuzhiyun 	u32 enable;
692*4882a593Smuzhiyun 	u32 mclk_index;
693*4882a593Smuzhiyun 	u32 mclk_rate;
694*4882a593Smuzhiyun 	u32 reserved[8];
695*4882a593Smuzhiyun };
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun /*
698*4882a593Smuzhiyun  * csi dphy param
699*4882a593Smuzhiyun  * lp_vol_ref -> Reference voltage-645mV for LP  Function control pin
700*4882a593Smuzhiyun  * for rk3588 dcphy
701*4882a593Smuzhiyun  * 3'b000 : 605mV
702*4882a593Smuzhiyun  * 3'b001 : 625mV
703*4882a593Smuzhiyun  * 3'b010 : 635mV
704*4882a593Smuzhiyun  * 3'b011 : 645mV
705*4882a593Smuzhiyun  * 3'b100 : 655mV
706*4882a593Smuzhiyun  * 3'b101 : 665mV
707*4882a593Smuzhiyun  * 3'b110 : 685mV
708*4882a593Smuzhiyun  * 3'b111 : 725mV
709*4882a593Smuzhiyun  *
710*4882a593Smuzhiyun  * lp_hys_sw -> LP-RX Hysteresis Level Control
711*4882a593Smuzhiyun  * for rk3588 dcphy
712*4882a593Smuzhiyun  * 2'b00=45mV
713*4882a593Smuzhiyun  * 2'b01=65mV
714*4882a593Smuzhiyun  * 2'b10=85mV
715*4882a593Smuzhiyun  * 2'b11=100mV
716*4882a593Smuzhiyun  *
717*4882a593Smuzhiyun  * lp_escclk_pol_sel -> LP ESCCLK Polarity sel
718*4882a593Smuzhiyun  * for rk3588 dcphy
719*4882a593Smuzhiyun  * 1'b0: normal
720*4882a593Smuzhiyun  * 1'b1: swap ,Increase 1ns delay
721*4882a593Smuzhiyun  *
722*4882a593Smuzhiyun  * skew_data_cal_clk -> Skew Calibration Manual Data Fine Delay Control Register
723*4882a593Smuzhiyun  * for rk3588 dcphy
724*4882a593Smuzhiyun  * BIT[4:0] 30ps a step
725*4882a593Smuzhiyun  *
726*4882a593Smuzhiyun  * clk_hs_term_sel/data_hs_term_sel -> HS-RX Termination Impedance Control
727*4882a593Smuzhiyun  * for rk3588 dcphy
728*4882a593Smuzhiyun  * 3b'000 : 102Ω
729*4882a593Smuzhiyun  * 3b'001 : 99.1Ω
730*4882a593Smuzhiyun  * 3b'010 : 96.6Ω (default)
731*4882a593Smuzhiyun  * 3b'011 : 94.1Ω
732*4882a593Smuzhiyun  * 3b'100 : 113Ω
733*4882a593Smuzhiyun  * 3b'101 : 110Ω
734*4882a593Smuzhiyun  * 3b'110 : 107Ω
735*4882a593Smuzhiyun  * 3b'111 : 104Ω
736*4882a593Smuzhiyun  */
737*4882a593Smuzhiyun 
738*4882a593Smuzhiyun enum csi2_dphy_vendor {
739*4882a593Smuzhiyun 	PHY_VENDOR_INNO = 0x0,
740*4882a593Smuzhiyun 	PHY_VENDOR_SAMSUNG = 0x01,
741*4882a593Smuzhiyun };
742*4882a593Smuzhiyun 
743*4882a593Smuzhiyun struct rkmodule_csi_dphy_param {
744*4882a593Smuzhiyun 	u32 vendor;
745*4882a593Smuzhiyun 	u32 lp_vol_ref;
746*4882a593Smuzhiyun 	u32 lp_hys_sw[DPHY_MAX_LANE];
747*4882a593Smuzhiyun 	u32 lp_escclk_pol_sel[DPHY_MAX_LANE];
748*4882a593Smuzhiyun 	u32 skew_data_cal_clk[DPHY_MAX_LANE];
749*4882a593Smuzhiyun 	u32 clk_hs_term_sel;
750*4882a593Smuzhiyun 	u32 data_hs_term_sel[DPHY_MAX_LANE];
751*4882a593Smuzhiyun 	u32 reserved[32];
752*4882a593Smuzhiyun };
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun struct rkmodule_sensor_fmt {
755*4882a593Smuzhiyun 	__u32 sensor_index;
756*4882a593Smuzhiyun 	__u32 sensor_width;
757*4882a593Smuzhiyun 	__u32 sensor_height;
758*4882a593Smuzhiyun };
759*4882a593Smuzhiyun 
760*4882a593Smuzhiyun struct rkmodule_sensor_infos {
761*4882a593Smuzhiyun 	struct rkmodule_sensor_fmt sensor_fmt[RKMODULE_MAX_SENSOR_NUM];
762*4882a593Smuzhiyun };
763*4882a593Smuzhiyun 
764*4882a593Smuzhiyun #endif /* _UAPI_RKMODULE_CAMERA_H */
765