Home
last modified time | relevance | path

Searched refs:TMDS_CONTINUE_START (Results 1 – 25 of 26) sorted by relevance

12

/utopia/UTPA2-700.0.x/modules/xc/hal/messi/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mainz/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/
H A Dmhal_hdmi.c1223 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1235 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1247 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1259 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/
H A Dmhal_hdmi.c1234 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1246 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1258 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1270 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/
H A Dmhal_hdmi.c1288 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1300 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1312 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1324 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/
H A Dmhal_hdmi.c1234 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1246 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1258 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1270 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/
H A Dmhal_hdmi.c1295 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1307 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1319 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1331 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/
H A Dmhal_hdmi.c1288 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1300 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1312 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1324 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/include/
H A Dmhal_hdmi.h165 #define TMDS_CONTINUE_START 0xFU macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/
H A Dmhal_hdmi.c1226 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1238 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1250 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1262 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/
H A Dmhal_hdmi.c1226 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1238 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1250 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1262 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/
H A Dmhal_hdmi.c1388 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1400 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1412 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1424 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/
H A Dmhal_hdmi.c1226 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1238 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1250 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1262 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/
H A Dmhal_hdmi.c1388 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1400 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1412 W2BYTEMSK(REG_COMBO_PHY1_P2_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
1424 W2BYTEMSK(REG_COMBO_PHY1_P3_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/messi/xc/
H A Dmhal_hdmi.c512 W2BYTEMSK(REG_COMBO_PHY1_P0_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()

12