Home
last modified time | relevance | path

Searched refs:REG_DVI_DTOP_DUAL_P2_0B_L (Results 1 – 24 of 24) sorted by relevance

/utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/
H A Dmhal_hdmi.c1438 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1439 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/
H A Dmhal_hdmi.c1468 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1469 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/
H A Dmhal_hdmi.c1506 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1507 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/
H A Dmhal_hdmi.c1468 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1469 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/
H A Dmhal_hdmi.c1513 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1514 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/
H A Dmhal_hdmi.c1506 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1507 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/
H A Dmhal_hdmi.c1441 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1442 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/
H A Dmhal_hdmi.c1441 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1442 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/
H A Dmhal_hdmi.c1606 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1607 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/
H A Dmhal_hdmi.c1441 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1442 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/
H A Dmhal_hdmi.c1606 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, BIT(3), BIT(3)); in _Hal_tmds_SetErrorCountStatus()
1607 W2BYTEMSK(REG_DVI_DTOP_DUAL_P2_0B_L, 0, BIT(3)); in _Hal_tmds_SetErrorCountStatus()
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/include/
H A Dhwreg_hdmi.h4657 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/include/
H A Dhwreg_hdmi.h4659 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mainz/xc/include/
H A Dhwreg_hdmi.h4653 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/include/
H A Dhwreg_hdmi.h4659 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/include/
H A Dhwreg_hdmi.h4653 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/include/
H A Dhwreg_hdmi.h4659 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/include/
H A Dhwreg_hdmi.h4659 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/messi/xc/include/
H A Dhwreg_hdmi.h4653 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/include/
H A Dhwreg_hdmi.h4654 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/include/
H A Dhwreg_hdmi.h4653 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/include/
H A Dhwreg_hdmi.h4657 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/include/
H A Dhwreg_hdmi.h4657 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/include/
H A Dhwreg_hdmi.h4657 #define REG_DVI_DTOP_DUAL_P2_0B_L (REG_DVI_DTOP_DUAL_P2_BASE + 0x16) macro