| /utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/ |
| H A D | mhal_hdmi.c | 955 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, 0, BIT(12)); // reg_atop_gc_ictrl_pfd_h_ov in _Hal_tmds_EQBandWidthSetting() 3187 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/ |
| H A D | mhal_hdmi.c | 966 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, 0, BIT(12)); // reg_atop_gc_ictrl_pfd_h_ov in _Hal_tmds_EQBandWidthSetting() 3224 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/ |
| H A D | mhal_hdmi.c | 966 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, 0, BIT(12)); // reg_atop_gc_ictrl_pfd_h_ov in _Hal_tmds_EQBandWidthSetting() 3224 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/ |
| H A D | mhal_hdmi.c | 1027 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, 0, BIT(12)); // reg_atop_gc_ictrl_pfd_h_ov in _Hal_tmds_EQBandWidthSetting() 3224 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/ |
| H A D | mhal_hdmi.c | 958 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, 0, BIT(12)); // reg_atop_gc_ictrl_pfd_h_ov in _Hal_tmds_EQBandWidthSetting() 3215 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/ |
| H A D | mhal_hdmi.c | 958 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, 0, BIT(12)); // reg_atop_gc_ictrl_pfd_h_ov in _Hal_tmds_EQBandWidthSetting() 3218 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/ |
| H A D | mhal_hdmi.c | 1093 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, 0, BIT(12)); // reg_atop_gc_ictrl_pfd_h_ov in _Hal_tmds_EQBandWidthSetting() 3389 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/ |
| H A D | mhal_hdmi.c | 958 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, 0, BIT(12)); // reg_atop_gc_ictrl_pfd_h_ov in _Hal_tmds_EQBandWidthSetting() 3218 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/ |
| H A D | mhal_hdmi.c | 1093 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, 0, BIT(12)); // reg_atop_gc_ictrl_pfd_h_ov in _Hal_tmds_EQBandWidthSetting() 3389 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/ |
| H A D | mhal_hdmi.c | 3216 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/ |
| H A D | mhal_hdmi.c | 3216 W2BYTEMSK(REG_COMBO_PHY1_P3_04_L, BIT(8), BMASK(9:8)); in _Hal_tmds_EQCalibrationProc()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/include/ |
| H A D | hwreg_hdmi.h | 3311 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/include/ |
| H A D | hwreg_hdmi.h | 3313 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/mainz/xc/include/ |
| H A D | hwreg_hdmi.h | 3311 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/include/ |
| H A D | hwreg_hdmi.h | 3313 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/include/ |
| H A D | hwreg_hdmi.h | 3311 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/include/ |
| H A D | hwreg_hdmi.h | 3313 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/include/ |
| H A D | hwreg_hdmi.h | 3313 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/messi/xc/include/ |
| H A D | hwreg_hdmi.h | 3311 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/include/ |
| H A D | hwreg_hdmi.h | 3312 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/include/ |
| H A D | hwreg_hdmi.h | 3311 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/include/ |
| H A D | hwreg_hdmi.h | 3311 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/include/ |
| H A D | hwreg_hdmi.h | 3311 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/include/ |
| H A D | hwreg_hdmi.h | 3311 #define REG_COMBO_PHY1_P3_04_L (REG_COMBO_PHY1_P3_BASE + 0x08) macro
|