Home
last modified time | relevance | path

Searched refs:cs_mask (Results 1 – 13 of 13) sorted by relevance

/rk3399_rockchip-uboot/arch/arm/mach-at91/arm926ejs/
H A Dat91sam9261_devices.c59 void at91_spi0_hw_init(unsigned long cs_mask) in at91_spi0_hw_init() argument
67 if (cs_mask & (1 << 0)) { in at91_spi0_hw_init()
70 if (cs_mask & (1 << 1)) { in at91_spi0_hw_init()
73 if (cs_mask & (1 << 2)) { in at91_spi0_hw_init()
76 if (cs_mask & (1 << 3)) { in at91_spi0_hw_init()
79 if (cs_mask & (1 << 4)) { in at91_spi0_hw_init()
82 if (cs_mask & (1 << 5)) { in at91_spi0_hw_init()
85 if (cs_mask & (1 << 6)) { in at91_spi0_hw_init()
88 if (cs_mask & (1 << 7)) { in at91_spi0_hw_init()
93 void at91_spi1_hw_init(unsigned long cs_mask) in at91_spi1_hw_init() argument
[all …]
H A Dat91sam9m10g45_devices.c60 void at91_spi0_hw_init(unsigned long cs_mask) in at91_spi0_hw_init() argument
68 if (cs_mask & (1 << 0)) { in at91_spi0_hw_init()
71 if (cs_mask & (1 << 1)) { in at91_spi0_hw_init()
74 if (cs_mask & (1 << 2)) { in at91_spi0_hw_init()
77 if (cs_mask & (1 << 3)) { in at91_spi0_hw_init()
80 if (cs_mask & (1 << 4)) { in at91_spi0_hw_init()
83 if (cs_mask & (1 << 5)) { in at91_spi0_hw_init()
86 if (cs_mask & (1 << 6)) { in at91_spi0_hw_init()
89 if (cs_mask & (1 << 7)) { in at91_spi0_hw_init()
94 void at91_spi1_hw_init(unsigned long cs_mask) in at91_spi1_hw_init() argument
[all …]
H A Dat91sam9263_devices.c63 void at91_spi0_hw_init(unsigned long cs_mask) in at91_spi0_hw_init() argument
71 if (cs_mask & (1 << 0)) { in at91_spi0_hw_init()
74 if (cs_mask & (1 << 1)) { in at91_spi0_hw_init()
77 if (cs_mask & (1 << 2)) { in at91_spi0_hw_init()
80 if (cs_mask & (1 << 3)) { in at91_spi0_hw_init()
83 if (cs_mask & (1 << 4)) { in at91_spi0_hw_init()
86 if (cs_mask & (1 << 5)) { in at91_spi0_hw_init()
89 if (cs_mask & (1 << 6)) { in at91_spi0_hw_init()
92 if (cs_mask & (1 << 7)) { in at91_spi0_hw_init()
97 void at91_spi1_hw_init(unsigned long cs_mask) in at91_spi1_hw_init() argument
[all …]
H A Dat91sam9x5_devices.c111 void at91_spi0_hw_init(unsigned long cs_mask) in at91_spi0_hw_init() argument
119 if (cs_mask & (1 << 0)) in at91_spi0_hw_init()
121 if (cs_mask & (1 << 1)) in at91_spi0_hw_init()
123 if (cs_mask & (1 << 2)) in at91_spi0_hw_init()
125 if (cs_mask & (1 << 3)) in at91_spi0_hw_init()
127 if (cs_mask & (1 << 4)) in at91_spi0_hw_init()
129 if (cs_mask & (1 << 5)) in at91_spi0_hw_init()
131 if (cs_mask & (1 << 6)) in at91_spi0_hw_init()
133 if (cs_mask & (1 << 7)) in at91_spi0_hw_init()
137 void at91_spi1_hw_init(unsigned long cs_mask) in at91_spi1_hw_init() argument
[all …]
H A Dat91sam9260_devices.c62 void at91_spi0_hw_init(unsigned long cs_mask) in at91_spi0_hw_init() argument
70 if (cs_mask & (1 << 0)) { in at91_spi0_hw_init()
73 if (cs_mask & (1 << 1)) { in at91_spi0_hw_init()
76 if (cs_mask & (1 << 2)) { in at91_spi0_hw_init()
79 if (cs_mask & (1 << 3)) { in at91_spi0_hw_init()
82 if (cs_mask & (1 << 4)) { in at91_spi0_hw_init()
85 if (cs_mask & (1 << 5)) { in at91_spi0_hw_init()
88 if (cs_mask & (1 << 6)) { in at91_spi0_hw_init()
91 if (cs_mask & (1 << 7)) { in at91_spi0_hw_init()
96 void at91_spi1_hw_init(unsigned long cs_mask) in at91_spi1_hw_init() argument
[all …]
H A Dat91sam9rl_devices.c59 void at91_spi0_hw_init(unsigned long cs_mask) in at91_spi0_hw_init() argument
67 if (cs_mask & (1 << 0)) { in at91_spi0_hw_init()
70 if (cs_mask & (1 << 1)) { in at91_spi0_hw_init()
73 if (cs_mask & (1 << 2)) { in at91_spi0_hw_init()
76 if (cs_mask & (1 << 3)) { in at91_spi0_hw_init()
79 if (cs_mask & (1 << 4)) { in at91_spi0_hw_init()
82 if (cs_mask & (1 << 5)) { in at91_spi0_hw_init()
85 if (cs_mask & (1 << 6)) { in at91_spi0_hw_init()
88 if (cs_mask & (1 << 7)) { in at91_spi0_hw_init()
H A Dat91sam9n12_devices.c55 void at91_spi0_hw_init(unsigned long cs_mask) in at91_spi0_hw_init() argument
63 if (cs_mask & (1 << 0)) in at91_spi0_hw_init()
65 if (cs_mask & (1 << 1)) in at91_spi0_hw_init()
67 if (cs_mask & (1 << 2)) in at91_spi0_hw_init()
69 if (cs_mask & (1 << 3)) in at91_spi0_hw_init()
73 void at91_spi1_hw_init(unsigned long cs_mask) in at91_spi1_hw_init() argument
81 if (cs_mask & (1 << 0)) in at91_spi1_hw_init()
83 if (cs_mask & (1 << 1)) in at91_spi1_hw_init()
85 if (cs_mask & (1 << 2)) in at91_spi1_hw_init()
87 if (cs_mask & (1 << 3)) in at91_spi1_hw_init()
/rk3399_rockchip-uboot/arch/arm/mach-at91/armv7/
H A Dsama5d3_devices.c90 void at91_spi0_hw_init(unsigned long cs_mask) in at91_spi0_hw_init() argument
96 if (cs_mask & (1 << 0)) in at91_spi0_hw_init()
98 if (cs_mask & (1 << 1)) in at91_spi0_hw_init()
100 if (cs_mask & (1 << 2)) in at91_spi0_hw_init()
102 if (cs_mask & (1 << 3)) in at91_spi0_hw_init()
/rk3399_rockchip-uboot/arch/arm/mach-at91/include/mach/
H A Dat91_common.h20 void at91_spi0_hw_init(unsigned long cs_mask);
21 void at91_spi1_hw_init(unsigned long cs_mask);
/rk3399_rockchip-uboot/drivers/ddr/marvell/a38x/
H A Dddr3_training_leveling.h14 u32 *cs_mask);
H A Dddr3_training_leveling.c443 u32 c_cs, if_id, cs_mask = 0; in ddr3_tip_legacy_dynamic_write_leveling() local
457 cs_mask = cs_mask | 1 << (20 + c_cs); in ddr3_tip_legacy_dynamic_write_leveling()
463 TRAINING_REG, (0x80000008 | cs_mask), in ddr3_tip_legacy_dynamic_write_leveling()
484 u32 c_cs, if_id, cs_mask = 0; in ddr3_tip_legacy_dynamic_read_leveling() local
498 cs_mask = cs_mask | 1 << (20 + c_cs); in ddr3_tip_legacy_dynamic_read_leveling()
502 (0x80000040 | cs_mask), 0xffffffff)); in ddr3_tip_legacy_dynamic_read_leveling()
918 u32 *cs_mask) in ddr3_tip_calc_cs_mask() argument
924 *cs_mask = same_bus_cs = CS_BIT_MASK; in ddr3_tip_calc_cs_mask()
944 *cs_mask &= ~tm->interface_params[if_id]. in ddr3_tip_calc_cs_mask()
949 *cs_mask = (*cs_mask | (~(1 << effective_cs))) & CS_BIT_MASK; in ddr3_tip_calc_cs_mask()
[all …]
H A Dddr3_training_ip_prv_if.h37 u8 dev_num, u32 cs_mask, struct hws_cs_config_info *cs_info);
H A Dddr3_training.c312 u32 cs_mask = 0; in hws_ddr3_tip_init_controller() local
429 cs_mask = 0; in hws_ddr3_tip_init_controller()
472 cs_mask |= in hws_ddr3_tip_init_controller()
478 if_id, cs_mask)); in hws_ddr3_tip_init_controller()
487 ((cs_mask & (1 << cs_cnt)) ? 1 in hws_ddr3_tip_init_controller()
1234 u32 cs_mask[MAX_INTERFACE_NUM]; in ddr3_tip_freq_set() local
1256 cs_mask[if_id] = CS_BIT_MASK; in ddr3_tip_freq_set()
1259 &cs_mask[if_id]); in ddr3_tip_freq_set()
1562 CHECK_STATUS(ddr3_tip_write_mrs_cmd(dev_num, cs_mask, MRS2_CMD, in ddr3_tip_freq_set()