Home
last modified time | relevance | path

Searched refs:MUX_SAI1 (Results 1 – 2 of 2) sorted by relevance

/optee_os/core/include/dt-bindings/clock/
H A Dstm32mp13-clksrc.h111 #define MUX_SAI1 28 macro
293 #define CLK_SAI1_PLL4Q CLKSRC(MUX_SAI1, 0)
294 #define CLK_SAI1_PLL3Q CLKSRC(MUX_SAI1, 1)
295 #define CLK_SAI1_I2SCKIN CLKSRC(MUX_SAI1, 2)
296 #define CLK_SAI1_CKPER CLKSRC(MUX_SAI1, 3)
297 #define CLK_SAI1_PLL3R CLKSRC(MUX_SAI1, 4)
/optee_os/core/drivers/clk/
H A Dclk-stm32mp13.c484 MUX_CFG(MUX_SAI1, RCC_SAI1CKSELR, 0, 3),
2373 0, GATE_SAI1, MUX_SAI1);
2382 0, GATE_DFSDM, MUX_SAI1);
2398 0, GATE_ADFSDM, MUX_SAI1);