Searched refs:CAIL_PCIE_LINK_WIDTH_SUPPORT_X1 (Results 1 – 8 of 8) sorted by relevance
50 #define CAIL_PCIE_LINK_WIDTH_SUPPORT_X1 0x00010000 macro60 #define AMDGPU_DEFAULT_PCIE_MLW_MASK (CAIL_PCIE_LINK_WIDTH_SUPPORT_X1 \
87 case CAIL_PCIE_LINK_WIDTH_SUPPORT_X1: in get_pcie_lane_support()
4816 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); in amdgpu_device_get_pcie_info()4824 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); in amdgpu_device_get_pcie_info()4831 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); in amdgpu_device_get_pcie_info()4837 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); in amdgpu_device_get_pcie_info()4842 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); in amdgpu_device_get_pcie_info()4846 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1); in amdgpu_device_get_pcie_info()4849 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1; in amdgpu_device_get_pcie_info()
1001 else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1) in smu_smc_hw_setup()
514 else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1) in vega12_override_pcie_parameters()
860 else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1) in vega20_override_pcie_parameters()
1539 else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1) in vega10_override_pcie_parameters()
566 else if (adev->pm.pcie_mlw_mask & CAIL_PCIE_LINK_WIDTH_SUPPORT_X1) in smu7_override_pcie_width()