Home
last modified time | relevance | path

Searched refs:REG_DVI_ATOP2_06_L (Results 1 – 25 of 36) sorted by relevance

12

/utopia/UTPA2-700.0.x/modules/xc/hal/mustang/xc/
H A Dmhal_mux.c376 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0x7FFE, 0x7FFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
389 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0xFFFE, 0xFFFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
409 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0x7FFE, 0x7FFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
422 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0xFFFE, 0xFFFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
442 W2BYTE(REG_DVI_ATOP2_06_L, 0); // enable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
455 W2BYTE(REG_DVI_ATOP2_06_L, 0); // enable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
475 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0x7FFE, 0x7FFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
488 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0xFFFE, 0xFFFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
508 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0x7FFE, 0x7FFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
521 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0xFFFE, 0xFFFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
H A Dmhal_offline.c429 MS_U16 u16DVIATOP_06 = R2BYTE(REG_DVI_ATOP2_06_L); in Hal_XC_GetOffLineOfDVI2()
433 W2BYTE(REG_DVI_ATOP2_06_L, 0); // enable DVI2 clock power in Hal_XC_GetOffLineOfDVI2()
450 W2BYTE(REG_DVI_ATOP2_06_L, u16DVIATOP_06); in Hal_XC_GetOffLineOfDVI2()
H A Dmhal_hdmi.c1090 W2BYTE(REG_DVI_ATOP2_06_L, 0x0000); // enable DVI2 all clock power in Hal_HDMI_init()
1150 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0x0000, 0x8001); in Hal_HDMI_init()
/utopia/UTPA2-700.0.x/modules/xc/hal/maldives/xc/
H A Dmhal_mux.c376 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0x7FFE, 0x7FFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
389 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0xFFFE, 0xFFFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
409 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0x7FFE, 0x7FFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
422 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0xFFFE, 0xFFFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
442 W2BYTE(REG_DVI_ATOP2_06_L, 0); // enable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
455 W2BYTE(REG_DVI_ATOP2_06_L, 0); // enable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
475 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0x7FFE, 0x7FFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
488 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0xFFFE, 0xFFFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
508 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0x7FFE, 0x7FFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
521 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0xFFFE, 0xFFFE); // disable DVI1 clock power in Hal_SC_mux_set_dvi_mux()
H A Dmhal_offline.c429 MS_U16 u16DVIATOP_06 = R2BYTE(REG_DVI_ATOP2_06_L); in Hal_XC_GetOffLineOfDVI2()
433 W2BYTE(REG_DVI_ATOP2_06_L, 0); // enable DVI2 clock power in Hal_XC_GetOffLineOfDVI2()
450 W2BYTE(REG_DVI_ATOP2_06_L, u16DVIATOP_06); in Hal_XC_GetOffLineOfDVI2()
H A Dmhal_hdmi.c1090 W2BYTE(REG_DVI_ATOP2_06_L, 0x0000); // enable DVI2 all clock power in Hal_HDMI_init()
1150 W2BYTEMSK(REG_DVI_ATOP2_06_L, 0x0000, 0x8001); in Hal_HDMI_init()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/messi/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/maserati/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/kano/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/mustang/cec/include/
H A Dcec_hwreg.h147 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/macan/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/maxim/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/mooney/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/manhattan/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/curry/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/maldives/cec/include/
H A Dcec_hwreg.h147 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/M7621/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/k6/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/mainz/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/M7821/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/hdmi/hal/k6lite/cec/include/
H A Dcec_hwreg.h150 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mustang/xc/include/
H A Dhwreg_hdmi.h827 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/maldives/xc/include/
H A Dhwreg_hdmi.h827 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/include/
H A Dhwreg_hdmi.h817 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/include/
H A Dhwreg_hdmi.h817 #define REG_DVI_ATOP2_06_L (REG_DVI_ATOP2_BASE + 0x0C) macro

12