Home
last modified time | relevance | path

Searched refs:REG_COMBO_PHY1_P1_11_L (Results 1 – 25 of 29) sorted by relevance

12

/utopia/UTPA2-700.0.x/modules/hdmi/hal/M7621/mhl/internal/
H A DhalMHL.c2308 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQSetting()
2551 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bAutoEQEnable? 0: BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQEnable()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/maxim/mhl/internal/
H A DhalMHL.c2308 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQSetting()
2551 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bAutoEQEnable? 0: BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQEnable()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/maserati/mhl/internal/
H A DhalMHL.c2308 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQSetting()
2551 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bAutoEQEnable? 0: BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQEnable()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/M7821/mhl/internal/
H A DhalMHL.c2308 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQSetting()
2551 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bAutoEQEnable? 0: BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQEnable()
/utopia/UTPA2-700.0.x/modules/hdmi/hal/manhattan/mhl/internal/
H A DhalMHL.c2308 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQSetting()
2551 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bAutoEQEnable? 0: BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQEnable()
/utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/
H A Dmhal_hdmi.c1015 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1235 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/
H A Dmhal_hdmi.c1026 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1246 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/
H A Dmhal_hdmi.c1065 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1300 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/
H A Dmhal_hdmi.c1026 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1246 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/
H A Dmhal_hdmi.c1087 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1307 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/
H A Dmhal_hdmi.c1065 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1300 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/
H A Dmhal_hdmi.c1018 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1238 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/
H A Dmhal_hdmi.c1018 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1238 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/
H A Dmhal_hdmi.c1153 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1400 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/
H A Dmhal_hdmi.c1018 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1238 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/
H A Dmhal_hdmi.c1153 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting()
1400 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
/utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/include/
H A Dhwreg_hdmi.h2305 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/include/
H A Dhwreg_hdmi.h2307 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mainz/xc/include/
H A Dhwreg_hdmi.h2305 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/include/
H A Dhwreg_hdmi.h2307 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/include/
H A Dhwreg_hdmi.h2305 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/include/
H A Dhwreg_hdmi.h2307 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/include/
H A Dhwreg_hdmi.h2307 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/messi/xc/include/
H A Dhwreg_hdmi.h2305 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
/utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/include/
H A Dhwreg_hdmi.h2306 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro

12