| /utopia/UTPA2-700.0.x/modules/hdmi/hal/M7621/mhl/internal/ |
| H A D | halMHL.c | 2308 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQSetting() 2551 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bAutoEQEnable? 0: BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQEnable()
|
| /utopia/UTPA2-700.0.x/modules/hdmi/hal/maxim/mhl/internal/ |
| H A D | halMHL.c | 2308 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQSetting() 2551 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bAutoEQEnable? 0: BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQEnable()
|
| /utopia/UTPA2-700.0.x/modules/hdmi/hal/maserati/mhl/internal/ |
| H A D | halMHL.c | 2308 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQSetting() 2551 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bAutoEQEnable? 0: BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQEnable()
|
| /utopia/UTPA2-700.0.x/modules/hdmi/hal/M7821/mhl/internal/ |
| H A D | halMHL.c | 2308 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQSetting() 2551 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bAutoEQEnable? 0: BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQEnable()
|
| /utopia/UTPA2-700.0.x/modules/hdmi/hal/manhattan/mhl/internal/ |
| H A D | halMHL.c | 2308 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQSetting() 2551 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bAutoEQEnable? 0: BIT(4), BIT(4)); in _mhal_mhl_MHL30AutoEQEnable()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/ |
| H A D | mhal_hdmi.c | 1015 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1235 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/ |
| H A D | mhal_hdmi.c | 1026 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1246 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/ |
| H A D | mhal_hdmi.c | 1065 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1300 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/ |
| H A D | mhal_hdmi.c | 1026 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1246 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/ |
| H A D | mhal_hdmi.c | 1087 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1307 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/ |
| H A D | mhal_hdmi.c | 1065 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1300 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/ |
| H A D | mhal_hdmi.c | 1018 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1238 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7621/xc/ |
| H A D | mhal_hdmi.c | 1018 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1238 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/M7821/xc/ |
| H A D | mhal_hdmi.c | 1153 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1400 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/maxim/xc/ |
| H A D | mhal_hdmi.c | 1018 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1238 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/maserati/xc/ |
| H A D | mhal_hdmi.c | 1153 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, bHDMI20Flag? 0: BIT(4), BIT(4)); in _Hal_tmds_HDMI20AutoEQSetting() 1400 W2BYTEMSK(REG_COMBO_PHY1_P1_11_L, BIT(4) | TMDS_CONTINUE_START, BIT(4) | BMASK(3:0)); in _Hal_tmds_AutoEQInitialSetting()
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/manhattan/xc/include/ |
| H A D | hwreg_hdmi.h | 2305 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6/xc/include/ |
| H A D | hwreg_hdmi.h | 2307 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/mainz/xc/include/ |
| H A D | hwreg_hdmi.h | 2305 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/k6lite/xc/include/ |
| H A D | hwreg_hdmi.h | 2307 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/macan/xc/include/ |
| H A D | hwreg_hdmi.h | 2305 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/curry/xc/include/ |
| H A D | hwreg_hdmi.h | 2307 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/kano/xc/include/ |
| H A D | hwreg_hdmi.h | 2307 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/messi/xc/include/ |
| H A D | hwreg_hdmi.h | 2305 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
|
| /utopia/UTPA2-700.0.x/modules/xc/hal/mooney/xc/include/ |
| H A D | hwreg_hdmi.h | 2306 #define REG_COMBO_PHY1_P1_11_L (REG_COMBO_PHY1_P1_BASE + 0x22) macro
|