Home
last modified time | relevance | path

Searched refs:PQ_CSCRule_IP_NUM_Main (Results 1 – 23 of 23) sorted by relevance

/utopia/UTPA2-700.0.x/modules/pq/hal/curry/pq/include/
H A DCurry_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 1 macro
22 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
23 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A DKano_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 1 macro
22 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
23 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A DCurry_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
8 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
H A DKano_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
8 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
/utopia/UTPA2-700.0.x/modules/pq/hal/kano/pq/include/
H A DKano_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 1 macro
22 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
23 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A DKano_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
8 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
/utopia/UTPA2-700.0.x/modules/pq/hal/k6/pq/include/
H A Dk6_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 1 macro
22 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
23 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A Dk6_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
8 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
/utopia/UTPA2-700.0.x/modules/pq/hal/k6lite/pq/include/
H A Dk6lite_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 1 macro
22 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
23 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A Dk6lite_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
8 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
/utopia/UTPA2-700.0.x/modules/pq/hal/mooney/pq/include/
H A DMooney_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 2 macro
22 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
23 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A DMooney_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
9 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
/utopia/UTPA2-700.0.x/modules/pq/hal/manhattan/pq/include/
H A DManhattan_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 2 macro
24 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
25 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A DManhattan_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
9 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
/utopia/UTPA2-700.0.x/modules/pq/hal/maserati/pq/include/
H A DMaserati_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 2 macro
24 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
25 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A DMaserati_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
9 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
/utopia/UTPA2-700.0.x/modules/pq/hal/M7821/pq/include/
H A DMaserati_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 2 macro
24 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
25 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A DMaserati_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
9 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
/utopia/UTPA2-700.0.x/modules/pq/hal/M7621/pq/include/
H A DMaxim_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 1 macro
24 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
25 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A DMaxim_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
8 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
/utopia/UTPA2-700.0.x/modules/pq/hal/maxim/pq/include/
H A DMaxim_Main_CSCRule.h2 #define PQ_CSCRule_IP_NUM_Main 1 macro
24 extern code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main];
25 extern code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main];
H A DMaxim_Main_CSCRule.c2 code U8 MST_CSCRule_IP_Index_Main[PQ_CSCRule_IP_NUM_Main]=
8 code U8 MST_CSCRule_Array_Main[PQ_CSCRule_NUM_Main][PQ_CSCRule_IP_NUM_Main]=
/utopia/UTPA2-700.0.x/modules/pq/drv/pq/
H A DdrvPQ_cus.c3338 PQTableInfo.u8PQ_XRule_IP_Num[E_XRULE_CSC] = PQ_CSCRule_IP_NUM_Main; in _MDrv_PQ_Set_DisplayType_Main()