Home
last modified time | relevance | path

Searched refs:tmp_val (Results 1 – 4 of 4) sorted by relevance

/rk3399_rockchip-uboot/arch/powerpc/cpu/mpc85xx/
H A Dqe_io.c23 u32 tmp_val; in qe_config_iopin() local
33 tmp_val = (pin > (NUM_OF_PINS/2) - 1) ? \ in qe_config_iopin()
38 out_be32(&par_io[port].cpdir2, ~pin_2bit_mask & tmp_val); in qe_config_iopin()
39 out_be32(&par_io[port].cpdir2, pin_2bit_dir | tmp_val); in qe_config_iopin()
41 out_be32(&par_io[port].cpdir1, ~pin_2bit_mask & tmp_val); in qe_config_iopin()
42 out_be32(&par_io[port].cpdir1, pin_2bit_dir | tmp_val); in qe_config_iopin()
49 tmp_val = in_be32(&par_io[port].cpodr); in qe_config_iopin()
51 out_be32(&par_io[port].cpodr, pin_1bit_mask | tmp_val); in qe_config_iopin()
53 out_be32(&par_io[port].cpodr, ~pin_1bit_mask & tmp_val); in qe_config_iopin()
56 tmp_val = (pin > (NUM_OF_PINS/2) - 1) ? in qe_config_iopin()
[all …]
/rk3399_rockchip-uboot/arch/powerpc/cpu/mpc83xx/
H A Dqe_io.c22 u32 tmp_val; in qe_config_iopin() local
31 tmp_val = (pin > (NUM_OF_PINS/2) - 1) ? \ in qe_config_iopin()
36 out_be32(&par_io->ioport[port].dir2, ~pin_2bit_mask & tmp_val); in qe_config_iopin()
37 out_be32(&par_io->ioport[port].dir2, pin_2bit_dir | tmp_val); in qe_config_iopin()
39 out_be32(&par_io->ioport[port].dir1, ~pin_2bit_mask & tmp_val); in qe_config_iopin()
40 out_be32(&par_io->ioport[port].dir1, pin_2bit_dir | tmp_val); in qe_config_iopin()
47 tmp_val = in_be32(&par_io->ioport[port].podr); in qe_config_iopin()
49 out_be32(&par_io->ioport[port].podr, pin_1bit_mask | tmp_val); in qe_config_iopin()
51 out_be32(&par_io->ioport[port].podr, ~pin_1bit_mask & tmp_val); in qe_config_iopin()
55 tmp_val = (pin > (NUM_OF_PINS/2) - 1) ? in qe_config_iopin()
[all …]
/rk3399_rockchip-uboot/board/freescale/mpc8610hpcd/
H A Dmpc8610hpcd.c42 u8 tmp_val, version; in misc_init_r() local
46 tmp_val = in_8(pixis_base + PIXIS_BRDCFG0); in misc_init_r()
47 out_8(pixis_base + PIXIS_BRDCFG0, tmp_val | 0x80); in misc_init_r()
52 tmp_val = in_8(pixis_base + PIXIS_BRDCFG0); in misc_init_r()
53 out_8(pixis_base + PIXIS_BRDCFG0, tmp_val & 0xbf); in misc_init_r()
60 tmp_val = 0xBF; in misc_init_r()
61 i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val)); in misc_init_r()
63 tmp_val = 0; in misc_init_r()
64 i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val)); in misc_init_r()
65 debug("DVI Encoder Read: 0x%02x\n", tmp_val); in misc_init_r()
[all …]
/rk3399_rockchip-uboot/drivers/ddr/marvell/a38x/
H A Dddr3_debug.c818 u32 tmp_val = 0, if_id = 0, pup_id = 0; in ddr3_tip_access_atr() local
1147 tmp_val = flag_id - 0x320; in ddr3_tip_access_atr()
1148 *ptr = (u32 *)&(clamp_tbl[tmp_val]); in ddr3_tip_access_atr()