Home
last modified time | relevance | path

Searched refs:MPLL (Results 1 – 8 of 8) sorted by relevance

/rk3399_rockchip-uboot/arch/arm/mach-s5pc1xx/
H A Dclock.c37 case MPLL: in s5pc100_get_pll_clk()
88 case MPLL: in s5pc110_get_pll_clk()
108 if (pllreg == APLL || pllreg == MPLL) in s5pc110_get_pll_clk()
207 d1_bus = get_pll_clk(MPLL) / (d1_bus_ratio + 1); in get_pclkd1()
237 hclk = get_pll_clk(MPLL) / (hclk_sys_ratio + 1); in get_hclk_sys()
/rk3399_rockchip-uboot/arch/arm/mach-exynos/
H A Dclock.c126 if (pllreg == APLL || pllreg == MPLL || pllreg == BPLL || in exynos_get_pll_clk()
196 case MPLL: in exynos4_get_pll_clk()
226 case MPLL: in exynos4x12_get_pll_clk()
257 case MPLL: in exynos5_get_pll_clk()
280 if (pllreg == MPLL || pllreg == BPLL) { in exynos5_get_pll_clk()
284 case MPLL: in exynos5_get_pll_clk()
315 case MPLL: in exynos542x_get_pll_clk()
438 sclk = exynos5_get_pll_clk(MPLL); in exynos5_get_periph_rate()
529 sclk = exynos542x_get_pll_clk(MPLL); in exynos542x_get_periph_rate()
653 sclk = get_pll_clk(MPLL); in exynos4_get_pwm_clk()
[all …]
/rk3399_rockchip-uboot/arch/arm/mach-s5pc1xx/include/mach/
H A Dclk.h13 #define MPLL 1 macro
/rk3399_rockchip-uboot/include/dt-bindings/clock/
H A Dmicrochip,clock.h14 #define MPLL 2 macro
/rk3399_rockchip-uboot/arch/arm/mach-exynos/include/mach/
H A Dclk.h12 #define MPLL 1 macro
/rk3399_rockchip-uboot/arch/mips/mach-pic32/
H A Dcpu.c158 printf("MPLL Speed: %lu MHz\n", CLK_MHZ(rate(MPLL))); in soc_clk_dump()
/rk3399_rockchip-uboot/doc/device-tree-bindings/video/
H A Dexynos-fb.txt55 samsung,pclk-name: parent clock identifier: 1(MPLL), 2(EPLL), 3(VPLL)
/rk3399_rockchip-uboot/drivers/clk/
H A Dclk_pic32.c357 case MPLL: in pic32_get_rate()