| /OK3568_Linux_fs/kernel/drivers/media/usb/pvrusb2/ |
| H A D | pvrusb2-debugifc.c | 55 const char *wptr; in debugifc_isolate_word() local 60 wptr = NULL; in debugifc_isolate_word() 68 wptr = buf; in debugifc_isolate_word() 73 *wstrPtr = wptr; in debugifc_isolate_word() 182 const char *wptr; in pvr2_debugifc_do1cmd() local 186 scnt = debugifc_isolate_word(buf,count,&wptr,&wlen); in pvr2_debugifc_do1cmd() 189 if (!wptr) return 0; in pvr2_debugifc_do1cmd() 191 pvr2_trace(PVR2_TRACE_DEBUGIFC,"debugifc cmd: \"%.*s\"",wlen,wptr); in pvr2_debugifc_do1cmd() 192 if (debugifc_match_keyword(wptr,wlen,"reset")) { in pvr2_debugifc_do1cmd() 193 scnt = debugifc_isolate_word(buf,count,&wptr,&wlen); in pvr2_debugifc_do1cmd() [all …]
|
| /OK3568_Linux_fs/kernel/drivers/net/ppp/ |
| H A D | bsd_comp.c | 580 unsigned char *wptr; in bsd_compress() local 586 if (wptr) \ in bsd_compress() 588 *wptr++ = (unsigned char) (v); \ in bsd_compress() 591 wptr = NULL; \ in bsd_compress() 630 wptr = obuf; in bsd_compress() 639 if (wptr) in bsd_compress() 641 *wptr++ = PPP_ADDRESS(rptr); in bsd_compress() 642 *wptr++ = PPP_CONTROL(rptr); in bsd_compress() 643 *wptr++ = 0; in bsd_compress() 644 *wptr++ = PPP_COMP; in bsd_compress() [all …]
|
| H A D | ppp_deflate.c | 190 unsigned char *wptr; in z_compress() local 204 wptr = obuf; in z_compress() 209 wptr[0] = PPP_ADDRESS(rptr); in z_compress() 210 wptr[1] = PPP_CONTROL(rptr); in z_compress() 211 put_unaligned_be16(PPP_COMP, wptr + 2); in z_compress() 212 wptr += PPP_HDRLEN; in z_compress() 213 put_unaligned_be16(state->seqno, wptr); in z_compress() 214 wptr += DEFLATE_OVHD; in z_compress() 216 state->strm.next_out = wptr; in z_compress()
|
| /OK3568_Linux_fs/kernel/drivers/net/ethernet/tehuti/ |
| H A D | tehuti.c | 171 f->wptr = 0; in bdx_fifo_init() 1107 rxfd = (struct rxf_desc *)(f->m.va + f->m.wptr); in bdx_rx_alloc_skbs() 1115 f->m.wptr += sizeof(struct rxf_desc); in bdx_rx_alloc_skbs() 1116 delta = f->m.wptr - f->m.memsz; in bdx_rx_alloc_skbs() 1118 f->m.wptr = delta; in bdx_rx_alloc_skbs() 1127 WRITE_REG(priv, f->m.reg_WPTR, f->m.wptr & TXF_WPTR_WR_PTR); in bdx_rx_alloc_skbs() 1162 rxfd = (struct rxf_desc *)(f->m.va + f->m.wptr); in bdx_recycle_skb() 1170 f->m.wptr += sizeof(struct rxf_desc); in bdx_recycle_skb() 1171 delta = f->m.wptr - f->m.memsz; in bdx_recycle_skb() 1173 f->m.wptr = delta; in bdx_recycle_skb() [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdgpu/ |
| H A D | iceland_ih.c | 192 u32 wptr, tmp; in iceland_ih_get_wptr() local 194 wptr = le32_to_cpu(*ih->wptr_cpu); in iceland_ih_get_wptr() 196 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) in iceland_ih_get_wptr() 200 wptr = RREG32(mmIH_RB_WPTR); in iceland_ih_get_wptr() 202 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) in iceland_ih_get_wptr() 205 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0); in iceland_ih_get_wptr() 211 wptr, ih->rptr, (wptr + 16) & ih->ptr_mask); in iceland_ih_get_wptr() 212 ih->rptr = (wptr + 16) & ih->ptr_mask; in iceland_ih_get_wptr() 219 return (wptr & ih->ptr_mask); in iceland_ih_get_wptr()
|
| H A D | cz_ih.c | 192 u32 wptr, tmp; in cz_ih_get_wptr() local 194 wptr = le32_to_cpu(*ih->wptr_cpu); in cz_ih_get_wptr() 196 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) in cz_ih_get_wptr() 200 wptr = RREG32(mmIH_RB_WPTR); in cz_ih_get_wptr() 202 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) in cz_ih_get_wptr() 205 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0); in cz_ih_get_wptr() 212 wptr, ih->rptr, (wptr + 16) & ih->ptr_mask); in cz_ih_get_wptr() 213 ih->rptr = (wptr + 16) & ih->ptr_mask; in cz_ih_get_wptr() 220 return (wptr & ih->ptr_mask); in cz_ih_get_wptr()
|
| H A D | tonga_ih.c | 194 u32 wptr, tmp; in tonga_ih_get_wptr() local 196 wptr = le32_to_cpu(*ih->wptr_cpu); in tonga_ih_get_wptr() 198 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) in tonga_ih_get_wptr() 202 wptr = RREG32(mmIH_RB_WPTR); in tonga_ih_get_wptr() 204 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) in tonga_ih_get_wptr() 207 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0); in tonga_ih_get_wptr() 215 wptr, ih->rptr, (wptr + 16) & ih->ptr_mask); in tonga_ih_get_wptr() 216 ih->rptr = (wptr + 16) & ih->ptr_mask; in tonga_ih_get_wptr() 222 return (wptr & ih->ptr_mask); in tonga_ih_get_wptr()
|
| H A D | amdgpu_ih.c | 146 u32 wptr; in amdgpu_ih_process() local 151 wptr = amdgpu_ih_get_wptr(adev, ih); in amdgpu_ih_process() 158 DRM_DEBUG("%s: rptr %d, wptr %d\n", __func__, ih->rptr, wptr); in amdgpu_ih_process() 163 while (ih->rptr != wptr && --count) { in amdgpu_ih_process() 172 wptr = amdgpu_ih_get_wptr(adev, ih); in amdgpu_ih_process() 173 if (wptr != ih->rptr) in amdgpu_ih_process()
|
| H A D | cik_ih.c | 190 u32 wptr, tmp; in cik_ih_get_wptr() local 192 wptr = le32_to_cpu(*ih->wptr_cpu); in cik_ih_get_wptr() 194 if (wptr & IH_RB_WPTR__RB_OVERFLOW_MASK) { in cik_ih_get_wptr() 195 wptr &= ~IH_RB_WPTR__RB_OVERFLOW_MASK; in cik_ih_get_wptr() 201 wptr, ih->rptr, (wptr + 16) & ih->ptr_mask); in cik_ih_get_wptr() 202 ih->rptr = (wptr + 16) & ih->ptr_mask; in cik_ih_get_wptr() 207 return (wptr & ih->ptr_mask); in cik_ih_get_wptr()
|
| H A D | si_ih.c | 110 u32 wptr, tmp; in si_ih_get_wptr() local 112 wptr = le32_to_cpu(*ih->wptr_cpu); in si_ih_get_wptr() 114 if (wptr & IH_RB_WPTR__RB_OVERFLOW_MASK) { in si_ih_get_wptr() 115 wptr &= ~IH_RB_WPTR__RB_OVERFLOW_MASK; in si_ih_get_wptr() 117 wptr, ih->rptr, (wptr + 16) & ih->ptr_mask); in si_ih_get_wptr() 118 ih->rptr = (wptr + 16) & ih->ptr_mask; in si_ih_get_wptr() 123 return (wptr & ih->ptr_mask); in si_ih_get_wptr()
|
| H A D | vega10_ih.c | 378 u32 wptr, reg, tmp; in vega10_ih_get_wptr() local 380 wptr = le32_to_cpu(*ih->wptr_cpu); in vega10_ih_get_wptr() 382 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) in vega10_ih_get_wptr() 396 wptr = RREG32_NO_KIQ(reg); in vega10_ih_get_wptr() 397 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) in vega10_ih_get_wptr() 400 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0); in vega10_ih_get_wptr() 406 tmp = (wptr + 32) & ih->ptr_mask; in vega10_ih_get_wptr() 409 wptr, ih->rptr, tmp); in vega10_ih_get_wptr() 426 return (wptr & ih->ptr_mask); in vega10_ih_get_wptr() 543 uint32_t wptr = cpu_to_le32(entry->src_data[0]); in vega10_ih_self_irq() local [all …]
|
| H A D | sdma_v5_2.c | 225 ret = ring->wptr & ring->buf_mask;/* this is the offset we need patch later */ in sdma_v5_2_ring_init_cond_exec() 239 cur = (ring->wptr - 1) & ring->buf_mask; in sdma_v5_2_ring_patch_cond_exec() 274 u64 wptr; in sdma_v5_2_ring_get_wptr() local 278 wptr = READ_ONCE(*((u64 *)&adev->wb.wb[ring->wptr_offs])); in sdma_v5_2_ring_get_wptr() 279 DRM_DEBUG("wptr/doorbell before shift == 0x%016llx\n", wptr); in sdma_v5_2_ring_get_wptr() 281 wptr = RREG32(sdma_v5_2_get_reg_offset(adev, ring->me, mmSDMA0_GFX_RB_WPTR_HI)); in sdma_v5_2_ring_get_wptr() 282 wptr = wptr << 32; in sdma_v5_2_ring_get_wptr() 283 wptr |= RREG32(sdma_v5_2_get_reg_offset(adev, ring->me, mmSDMA0_GFX_RB_WPTR)); in sdma_v5_2_ring_get_wptr() 284 DRM_DEBUG("wptr before shift [%i] wptr == 0x%016llx\n", ring->me, wptr); in sdma_v5_2_ring_get_wptr() 287 return wptr >> 2; in sdma_v5_2_ring_get_wptr() [all …]
|
| H A D | navi10_ih.c | 452 u32 wptr, reg, tmp; in navi10_ih_get_wptr() local 454 wptr = le32_to_cpu(*ih->wptr_cpu); in navi10_ih_get_wptr() 456 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) in navi10_ih_get_wptr() 468 wptr = RREG32_NO_KIQ(reg); in navi10_ih_get_wptr() 469 if (!REG_GET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW)) in navi10_ih_get_wptr() 471 wptr = REG_SET_FIELD(wptr, IH_RB_WPTR, RB_OVERFLOW, 0); in navi10_ih_get_wptr() 477 tmp = (wptr + 32) & ih->ptr_mask; in navi10_ih_get_wptr() 480 wptr, ih->rptr, tmp); in navi10_ih_get_wptr() 496 return (wptr & ih->ptr_mask); in navi10_ih_get_wptr() 613 uint32_t wptr = cpu_to_le32(entry->src_data[0]); in navi10_ih_self_irq() local [all …]
|
| H A D | sdma_v5_0.c | 276 ret = ring->wptr & ring->buf_mask;/* this is the offset we need patch later */ in sdma_v5_0_ring_init_cond_exec() 290 cur = (ring->wptr - 1) & ring->buf_mask; in sdma_v5_0_ring_patch_cond_exec() 325 u64 wptr; in sdma_v5_0_ring_get_wptr() local 329 wptr = READ_ONCE(*((u64 *)&adev->wb.wb[ring->wptr_offs])); in sdma_v5_0_ring_get_wptr() 330 DRM_DEBUG("wptr/doorbell before shift == 0x%016llx\n", wptr); in sdma_v5_0_ring_get_wptr() 332 wptr = RREG32(sdma_v5_0_get_reg_offset(adev, ring->me, mmSDMA0_GFX_RB_WPTR_HI)); in sdma_v5_0_ring_get_wptr() 333 wptr = wptr << 32; in sdma_v5_0_ring_get_wptr() 334 wptr |= RREG32(sdma_v5_0_get_reg_offset(adev, ring->me, mmSDMA0_GFX_RB_WPTR)); in sdma_v5_0_ring_get_wptr() 335 DRM_DEBUG("wptr before shift [%i] wptr == 0x%016llx\n", ring->me, wptr); in sdma_v5_0_ring_get_wptr() 338 return wptr >> 2; in sdma_v5_0_ring_get_wptr() [all …]
|
| H A D | vcn_v2_0.c | 920 ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR); in vcn_v2_0_start_dpg_mode() 922 lower_32_bits(ring->wptr)); in vcn_v2_0_start_dpg_mode() 1078 ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR); in vcn_v2_0_start() 1080 lower_32_bits(ring->wptr)); in vcn_v2_0_start() 1085 WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr)); in vcn_v2_0_start() 1086 WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr)); in vcn_v2_0_start() 1094 WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr)); in vcn_v2_0_start() 1095 WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v2_0_start() 1236 ring->wptr = 0; in vcn_v2_0_pause_dpg_mode() 1240 WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr)); in vcn_v2_0_pause_dpg_mode() [all …]
|
| H A D | sdma_v4_0.c | 713 u64 wptr; in sdma_v4_0_ring_get_wptr() local 717 wptr = READ_ONCE(*((u64 *)&adev->wb.wb[ring->wptr_offs])); in sdma_v4_0_ring_get_wptr() 718 DRM_DEBUG("wptr/doorbell before shift == 0x%016llx\n", wptr); in sdma_v4_0_ring_get_wptr() 720 wptr = RREG32_SDMA(ring->me, mmSDMA0_GFX_RB_WPTR_HI); in sdma_v4_0_ring_get_wptr() 721 wptr = wptr << 32; in sdma_v4_0_ring_get_wptr() 722 wptr |= RREG32_SDMA(ring->me, mmSDMA0_GFX_RB_WPTR); in sdma_v4_0_ring_get_wptr() 724 ring->me, wptr); in sdma_v4_0_ring_get_wptr() 727 return wptr >> 2; in sdma_v4_0_ring_get_wptr() 750 lower_32_bits(ring->wptr << 2), in sdma_v4_0_ring_set_wptr() 751 upper_32_bits(ring->wptr << 2)); in sdma_v4_0_ring_set_wptr() [all …]
|
| H A D | vcn_v3_0.c | 294 ring->wptr = 0; in vcn_v3_0_hw_init() 301 ring->wptr = 0; in vcn_v3_0_hw_init() 1030 ring->wptr = RREG32_SOC15(VCN, inst_idx, mmUVD_RBC_RB_RPTR); in vcn_v3_0_start_dpg_mode() 1032 lower_32_bits(ring->wptr)); in vcn_v3_0_start_dpg_mode() 1194 ring->wptr = RREG32_SOC15(VCN, i, mmUVD_RBC_RB_RPTR); in vcn_v3_0_start() 1196 lower_32_bits(ring->wptr)); in vcn_v3_0_start() 1198 WREG32_SOC15(VCN, i, mmUVD_RB_RPTR, lower_32_bits(ring->wptr)); in vcn_v3_0_start() 1199 WREG32_SOC15(VCN, i, mmUVD_RB_WPTR, lower_32_bits(ring->wptr)); in vcn_v3_0_start() 1205 WREG32_SOC15(VCN, i, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr)); in vcn_v3_0_start() 1206 WREG32_SOC15(VCN, i, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v3_0_start() [all …]
|
| H A D | vcn_v2_5.c | 903 ring->wptr = RREG32_SOC15(VCN, inst_idx, mmUVD_RBC_RB_RPTR); in vcn_v2_5_start_dpg_mode() 905 lower_32_bits(ring->wptr)); in vcn_v2_5_start_dpg_mode() 1081 ring->wptr = RREG32_SOC15(VCN, i, mmUVD_RBC_RB_RPTR); in vcn_v2_5_start() 1083 lower_32_bits(ring->wptr)); in vcn_v2_5_start() 1088 WREG32_SOC15(VCN, i, mmUVD_RB_RPTR, lower_32_bits(ring->wptr)); in vcn_v2_5_start() 1089 WREG32_SOC15(VCN, i, mmUVD_RB_WPTR, lower_32_bits(ring->wptr)); in vcn_v2_5_start() 1097 WREG32_SOC15(VCN, i, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr)); in vcn_v2_5_start() 1098 WREG32_SOC15(VCN, i, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr)); in vcn_v2_5_start() 1258 ring->wptr = 0; in vcn_v2_5_sriov_start() 1271 ring->wptr = 0; in vcn_v2_5_sriov_start() [all …]
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/amd/amdkfd/ |
| H A D | kfd_kernel_queue.c | 233 uint32_t wptr, rptr; in kq_acquire_packet_buffer() local 243 wptr = kq->pending_wptr; in kq_acquire_packet_buffer() 249 pr_debug("wptr: %d\n", wptr); in kq_acquire_packet_buffer() 252 available_size = (rptr + queue_size_dwords - 1 - wptr) % in kq_acquire_packet_buffer() 263 if (wptr + packet_size_in_dwords >= queue_size_dwords) { in kq_acquire_packet_buffer() 271 while (wptr > 0) { in kq_acquire_packet_buffer() 272 queue_address[wptr] = kq->nop_packet; in kq_acquire_packet_buffer() 273 wptr = (wptr + 1) % queue_size_dwords; in kq_acquire_packet_buffer() 278 *buffer_ptr = &queue_address[wptr]; in kq_acquire_packet_buffer() 279 kq->pending_wptr = wptr + packet_size_in_dwords; in kq_acquire_packet_buffer()
|
| /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8852be/phl/hal_g6/ |
| H A D | hal_tx.c | 24 u16 hal_calc_avail_rptr(u16 rptr, u16 wptr, u16 bndy) in hal_calc_avail_rptr() argument 28 if (wptr >= rptr) in hal_calc_avail_rptr() 29 avail_rptr = wptr - rptr; in hal_calc_avail_rptr() 30 else if (rptr > wptr) in hal_calc_avail_rptr() 31 avail_rptr = wptr + (bndy - rptr); in hal_calc_avail_rptr() 44 u16 hal_calc_avail_wptr(u16 rptr, u16 wptr, u16 bndy) in hal_calc_avail_wptr() argument 48 if (rptr > wptr) in hal_calc_avail_wptr() 49 avail_wptr = rptr - wptr - 1; in hal_calc_avail_wptr() 50 else if (wptr >= rptr) in hal_calc_avail_wptr() 51 avail_wptr = rptr + (bndy - wptr) - 1; in hal_calc_avail_wptr()
|
| /OK3568_Linux_fs/external/rkwifibt/drivers/rtl8852bs/phl/hal_g6/ |
| H A D | hal_tx.c | 24 u16 hal_calc_avail_rptr(u16 rptr, u16 wptr, u16 bndy) in hal_calc_avail_rptr() argument 28 if (wptr >= rptr) in hal_calc_avail_rptr() 29 avail_rptr = wptr - rptr; in hal_calc_avail_rptr() 30 else if (rptr > wptr) in hal_calc_avail_rptr() 31 avail_rptr = wptr + (bndy - rptr); in hal_calc_avail_rptr() 44 u16 hal_calc_avail_wptr(u16 rptr, u16 wptr, u16 bndy) in hal_calc_avail_wptr() argument 48 if (rptr > wptr) in hal_calc_avail_wptr() 49 avail_wptr = rptr - wptr - 1; in hal_calc_avail_wptr() 50 else if (wptr >= rptr) in hal_calc_avail_wptr() 51 avail_wptr = rptr + (bndy - wptr) - 1; in hal_calc_avail_wptr()
|
| /OK3568_Linux_fs/kernel/drivers/crypto/ccp/ |
| H A D | tee-dev.c | 124 tee->rb_mgr.wptr = 0; in tee_init_ring() 259 (tee->rb_mgr.ring_start + tee->rb_mgr.wptr); in tee_submit_cmd() 266 if (!(tee->rb_mgr.wptr + sizeof(struct tee_ring_cmd) == rptr || in tee_submit_cmd() 271 rptr, tee->rb_mgr.wptr); in tee_submit_cmd() 281 (tee->rb_mgr.wptr + sizeof(struct tee_ring_cmd) == rptr || in tee_submit_cmd() 284 rptr, tee->rb_mgr.wptr, cmd->flag); in tee_submit_cmd() 307 tee->rb_mgr.wptr += sizeof(struct tee_ring_cmd); in tee_submit_cmd() 308 if (tee->rb_mgr.wptr >= tee->rb_mgr.ring_size) in tee_submit_cmd() 309 tee->rb_mgr.wptr = 0; in tee_submit_cmd() 312 iowrite32(tee->rb_mgr.wptr, tee->io_regs + tee->vdata->ring_wptr_reg); in tee_submit_cmd()
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/ |
| H A D | radeon_ring.c | 88 ring->ring_free_dw -= ring->wptr; in radeon_ring_free_size() 129 ring->wptr_old = ring->wptr; in radeon_ring_alloc() 177 while (ring->wptr & ring->align_mask) { in radeon_ring_commit() 215 ring->wptr = ring->wptr_old; in radeon_ring_undo() 312 size = ring->wptr + (ring->ring_size / 4); in radeon_ring_backup() 472 uint32_t rptr, wptr, rptr_next; in radeon_debugfs_ring_info() local 478 wptr = radeon_ring_get_wptr(rdev, ring); in radeon_debugfs_ring_info() 480 wptr, wptr); in radeon_debugfs_ring_info() 494 ring->wptr, ring->wptr); in radeon_debugfs_ring_info()
|
| H A D | vce_v1_0.c | 97 WREG32(VCE_RB_WPTR, ring->wptr); in vce_v1_0_set_wptr() 99 WREG32(VCE_RB_WPTR2, ring->wptr); in vce_v1_0_set_wptr() 298 WREG32(VCE_RB_RPTR, ring->wptr); in vce_v1_0_start() 299 WREG32(VCE_RB_WPTR, ring->wptr); in vce_v1_0_start() 305 WREG32(VCE_RB_RPTR2, ring->wptr); in vce_v1_0_start() 306 WREG32(VCE_RB_WPTR2, ring->wptr); in vce_v1_0_start()
|
| /OK3568_Linux_fs/kernel/drivers/gpu/drm/msm/adreno/ |
| H A D | adreno_gpu.c | 455 uint32_t wptr; in adreno_flush() local 465 wptr = get_wptr(ring); in adreno_flush() 470 gpu_write(gpu, reg, wptr); in adreno_flush() 476 uint32_t wptr = get_wptr(ring); in adreno_idle() local 479 if (!spin_until(get_rptr(adreno_gpu, ring) == wptr)) in adreno_idle() 484 gpu->name, ring->id, get_rptr(adreno_gpu, ring), wptr); in adreno_idle() 505 state->ring[i].wptr = get_wptr(gpu->rb[i]); in adreno_gpu_state_get() 508 size = state->ring[i].wptr; in adreno_gpu_state_get() 511 for (j = state->ring[i].wptr; j < MSM_GPU_RINGBUFFER_SZ >> 2; j++) in adreno_gpu_state_get() 685 drm_printf(p, " wptr: %d\n", state->ring[i].wptr); in adreno_show() [all …]
|