xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/radeon/vce_v1_0.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2013 Advanced Micro Devices, Inc.
3*4882a593Smuzhiyun  * All Rights Reserved.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Permission is hereby granted, free of charge, to any person obtaining a
6*4882a593Smuzhiyun  * copy of this software and associated documentation files (the
7*4882a593Smuzhiyun  * "Software"), to deal in the Software without restriction, including
8*4882a593Smuzhiyun  * without limitation the rights to use, copy, modify, merge, publish,
9*4882a593Smuzhiyun  * distribute, sub license, and/or sell copies of the Software, and to
10*4882a593Smuzhiyun  * permit persons to whom the Software is furnished to do so, subject to
11*4882a593Smuzhiyun  * the following conditions:
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14*4882a593Smuzhiyun  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15*4882a593Smuzhiyun  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16*4882a593Smuzhiyun  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17*4882a593Smuzhiyun  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18*4882a593Smuzhiyun  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19*4882a593Smuzhiyun  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20*4882a593Smuzhiyun  *
21*4882a593Smuzhiyun  * The above copyright notice and this permission notice (including the
22*4882a593Smuzhiyun  * next paragraph) shall be included in all copies or substantial portions
23*4882a593Smuzhiyun  * of the Software.
24*4882a593Smuzhiyun  *
25*4882a593Smuzhiyun  * Authors: Christian König <christian.koenig@amd.com>
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <linux/firmware.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "radeon.h"
31*4882a593Smuzhiyun #include "radeon_asic.h"
32*4882a593Smuzhiyun #include "sid.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define VCE_V1_0_FW_SIZE	(256 * 1024)
35*4882a593Smuzhiyun #define VCE_V1_0_STACK_SIZE	(64 * 1024)
36*4882a593Smuzhiyun #define VCE_V1_0_DATA_SIZE	(7808 * (RADEON_MAX_VCE_HANDLES + 1))
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun struct vce_v1_0_fw_signature
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	int32_t off;
41*4882a593Smuzhiyun 	uint32_t len;
42*4882a593Smuzhiyun 	int32_t num;
43*4882a593Smuzhiyun 	struct {
44*4882a593Smuzhiyun 		uint32_t chip_id;
45*4882a593Smuzhiyun 		uint32_t keyselect;
46*4882a593Smuzhiyun 		uint32_t nonce[4];
47*4882a593Smuzhiyun 		uint32_t sigval[4];
48*4882a593Smuzhiyun 	} val[8];
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun /**
52*4882a593Smuzhiyun  * vce_v1_0_get_rptr - get read pointer
53*4882a593Smuzhiyun  *
54*4882a593Smuzhiyun  * @rdev: radeon_device pointer
55*4882a593Smuzhiyun  * @ring: radeon_ring pointer
56*4882a593Smuzhiyun  *
57*4882a593Smuzhiyun  * Returns the current hardware read pointer
58*4882a593Smuzhiyun  */
vce_v1_0_get_rptr(struct radeon_device * rdev,struct radeon_ring * ring)59*4882a593Smuzhiyun uint32_t vce_v1_0_get_rptr(struct radeon_device *rdev,
60*4882a593Smuzhiyun 			   struct radeon_ring *ring)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	if (ring->idx == TN_RING_TYPE_VCE1_INDEX)
63*4882a593Smuzhiyun 		return RREG32(VCE_RB_RPTR);
64*4882a593Smuzhiyun 	else
65*4882a593Smuzhiyun 		return RREG32(VCE_RB_RPTR2);
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun /**
69*4882a593Smuzhiyun  * vce_v1_0_get_wptr - get write pointer
70*4882a593Smuzhiyun  *
71*4882a593Smuzhiyun  * @rdev: radeon_device pointer
72*4882a593Smuzhiyun  * @ring: radeon_ring pointer
73*4882a593Smuzhiyun  *
74*4882a593Smuzhiyun  * Returns the current hardware write pointer
75*4882a593Smuzhiyun  */
vce_v1_0_get_wptr(struct radeon_device * rdev,struct radeon_ring * ring)76*4882a593Smuzhiyun uint32_t vce_v1_0_get_wptr(struct radeon_device *rdev,
77*4882a593Smuzhiyun 			   struct radeon_ring *ring)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	if (ring->idx == TN_RING_TYPE_VCE1_INDEX)
80*4882a593Smuzhiyun 		return RREG32(VCE_RB_WPTR);
81*4882a593Smuzhiyun 	else
82*4882a593Smuzhiyun 		return RREG32(VCE_RB_WPTR2);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun /**
86*4882a593Smuzhiyun  * vce_v1_0_set_wptr - set write pointer
87*4882a593Smuzhiyun  *
88*4882a593Smuzhiyun  * @rdev: radeon_device pointer
89*4882a593Smuzhiyun  * @ring: radeon_ring pointer
90*4882a593Smuzhiyun  *
91*4882a593Smuzhiyun  * Commits the write pointer to the hardware
92*4882a593Smuzhiyun  */
vce_v1_0_set_wptr(struct radeon_device * rdev,struct radeon_ring * ring)93*4882a593Smuzhiyun void vce_v1_0_set_wptr(struct radeon_device *rdev,
94*4882a593Smuzhiyun 		       struct radeon_ring *ring)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	if (ring->idx == TN_RING_TYPE_VCE1_INDEX)
97*4882a593Smuzhiyun 		WREG32(VCE_RB_WPTR, ring->wptr);
98*4882a593Smuzhiyun 	else
99*4882a593Smuzhiyun 		WREG32(VCE_RB_WPTR2, ring->wptr);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
vce_v1_0_enable_mgcg(struct radeon_device * rdev,bool enable)102*4882a593Smuzhiyun void vce_v1_0_enable_mgcg(struct radeon_device *rdev, bool enable)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	u32 tmp;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_VCE_MGCG)) {
107*4882a593Smuzhiyun 		tmp = RREG32(VCE_CLOCK_GATING_A);
108*4882a593Smuzhiyun 		tmp |= CGC_DYN_CLOCK_MODE;
109*4882a593Smuzhiyun 		WREG32(VCE_CLOCK_GATING_A, tmp);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		tmp = RREG32(VCE_UENC_CLOCK_GATING);
112*4882a593Smuzhiyun 		tmp &= ~0x1ff000;
113*4882a593Smuzhiyun 		tmp |= 0xff800000;
114*4882a593Smuzhiyun 		WREG32(VCE_UENC_CLOCK_GATING, tmp);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 		tmp = RREG32(VCE_UENC_REG_CLOCK_GATING);
117*4882a593Smuzhiyun 		tmp &= ~0x3ff;
118*4882a593Smuzhiyun 		WREG32(VCE_UENC_REG_CLOCK_GATING, tmp);
119*4882a593Smuzhiyun 	} else {
120*4882a593Smuzhiyun 		tmp = RREG32(VCE_CLOCK_GATING_A);
121*4882a593Smuzhiyun 		tmp &= ~CGC_DYN_CLOCK_MODE;
122*4882a593Smuzhiyun 		WREG32(VCE_CLOCK_GATING_A, tmp);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 		tmp = RREG32(VCE_UENC_CLOCK_GATING);
125*4882a593Smuzhiyun 		tmp |= 0x1ff000;
126*4882a593Smuzhiyun 		tmp &= ~0xff800000;
127*4882a593Smuzhiyun 		WREG32(VCE_UENC_CLOCK_GATING, tmp);
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 		tmp = RREG32(VCE_UENC_REG_CLOCK_GATING);
130*4882a593Smuzhiyun 		tmp |= 0x3ff;
131*4882a593Smuzhiyun 		WREG32(VCE_UENC_REG_CLOCK_GATING, tmp);
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun }
134*4882a593Smuzhiyun 
vce_v1_0_init_cg(struct radeon_device * rdev)135*4882a593Smuzhiyun static void vce_v1_0_init_cg(struct radeon_device *rdev)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	u32 tmp;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	tmp = RREG32(VCE_CLOCK_GATING_A);
140*4882a593Smuzhiyun 	tmp |= CGC_DYN_CLOCK_MODE;
141*4882a593Smuzhiyun 	WREG32(VCE_CLOCK_GATING_A, tmp);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	tmp = RREG32(VCE_CLOCK_GATING_B);
144*4882a593Smuzhiyun 	tmp |= 0x1e;
145*4882a593Smuzhiyun 	tmp &= ~0xe100e1;
146*4882a593Smuzhiyun 	WREG32(VCE_CLOCK_GATING_B, tmp);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	tmp = RREG32(VCE_UENC_CLOCK_GATING);
149*4882a593Smuzhiyun 	tmp &= ~0xff9ff000;
150*4882a593Smuzhiyun 	WREG32(VCE_UENC_CLOCK_GATING, tmp);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	tmp = RREG32(VCE_UENC_REG_CLOCK_GATING);
153*4882a593Smuzhiyun 	tmp &= ~0x3ff;
154*4882a593Smuzhiyun 	WREG32(VCE_UENC_REG_CLOCK_GATING, tmp);
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun 
vce_v1_0_load_fw(struct radeon_device * rdev,uint32_t * data)157*4882a593Smuzhiyun int vce_v1_0_load_fw(struct radeon_device *rdev, uint32_t *data)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun 	struct vce_v1_0_fw_signature *sign = (void*)rdev->vce_fw->data;
160*4882a593Smuzhiyun 	uint32_t chip_id;
161*4882a593Smuzhiyun 	int i;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 	switch (rdev->family) {
164*4882a593Smuzhiyun 	case CHIP_TAHITI:
165*4882a593Smuzhiyun 		chip_id = 0x01000014;
166*4882a593Smuzhiyun 		break;
167*4882a593Smuzhiyun 	case CHIP_VERDE:
168*4882a593Smuzhiyun 		chip_id = 0x01000015;
169*4882a593Smuzhiyun 		break;
170*4882a593Smuzhiyun 	case CHIP_PITCAIRN:
171*4882a593Smuzhiyun 	case CHIP_OLAND:
172*4882a593Smuzhiyun 		chip_id = 0x01000016;
173*4882a593Smuzhiyun 		break;
174*4882a593Smuzhiyun 	case CHIP_ARUBA:
175*4882a593Smuzhiyun 		chip_id = 0x01000017;
176*4882a593Smuzhiyun 		break;
177*4882a593Smuzhiyun 	default:
178*4882a593Smuzhiyun 		return -EINVAL;
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	for (i = 0; i < le32_to_cpu(sign->num); ++i) {
182*4882a593Smuzhiyun 		if (le32_to_cpu(sign->val[i].chip_id) == chip_id)
183*4882a593Smuzhiyun 			break;
184*4882a593Smuzhiyun 	}
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	if (i == le32_to_cpu(sign->num))
187*4882a593Smuzhiyun 		return -EINVAL;
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	data += (256 - 64) / 4;
190*4882a593Smuzhiyun 	data[0] = sign->val[i].nonce[0];
191*4882a593Smuzhiyun 	data[1] = sign->val[i].nonce[1];
192*4882a593Smuzhiyun 	data[2] = sign->val[i].nonce[2];
193*4882a593Smuzhiyun 	data[3] = sign->val[i].nonce[3];
194*4882a593Smuzhiyun 	data[4] = cpu_to_le32(le32_to_cpu(sign->len) + 64);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	memset(&data[5], 0, 44);
197*4882a593Smuzhiyun 	memcpy(&data[16], &sign[1], rdev->vce_fw->size - sizeof(*sign));
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	data += (le32_to_cpu(sign->len) + 64) / 4;
200*4882a593Smuzhiyun 	data[0] = sign->val[i].sigval[0];
201*4882a593Smuzhiyun 	data[1] = sign->val[i].sigval[1];
202*4882a593Smuzhiyun 	data[2] = sign->val[i].sigval[2];
203*4882a593Smuzhiyun 	data[3] = sign->val[i].sigval[3];
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	rdev->vce.keyselect = le32_to_cpu(sign->val[i].keyselect);
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	return 0;
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
vce_v1_0_bo_size(struct radeon_device * rdev)210*4882a593Smuzhiyun unsigned vce_v1_0_bo_size(struct radeon_device *rdev)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun 	WARN_ON(VCE_V1_0_FW_SIZE < rdev->vce_fw->size);
213*4882a593Smuzhiyun 	return VCE_V1_0_FW_SIZE + VCE_V1_0_STACK_SIZE + VCE_V1_0_DATA_SIZE;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
vce_v1_0_resume(struct radeon_device * rdev)216*4882a593Smuzhiyun int vce_v1_0_resume(struct radeon_device *rdev)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	uint64_t addr = rdev->vce.gpu_addr;
219*4882a593Smuzhiyun 	uint32_t size;
220*4882a593Smuzhiyun 	int i;
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun 	WREG32_P(VCE_CLOCK_GATING_A, 0, ~(1 << 16));
223*4882a593Smuzhiyun 	WREG32_P(VCE_UENC_CLOCK_GATING, 0x1FF000, ~0xFF9FF000);
224*4882a593Smuzhiyun 	WREG32_P(VCE_UENC_REG_CLOCK_GATING, 0x3F, ~0x3F);
225*4882a593Smuzhiyun 	WREG32(VCE_CLOCK_GATING_B, 0);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	WREG32_P(VCE_LMI_FW_PERIODIC_CTRL, 0x4, ~0x4);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	WREG32(VCE_LMI_CTRL, 0x00398000);
230*4882a593Smuzhiyun 	WREG32_P(VCE_LMI_CACHE_CTRL, 0x0, ~0x1);
231*4882a593Smuzhiyun 	WREG32(VCE_LMI_SWAP_CNTL, 0);
232*4882a593Smuzhiyun 	WREG32(VCE_LMI_SWAP_CNTL1, 0);
233*4882a593Smuzhiyun 	WREG32(VCE_LMI_VM_CTRL, 0);
234*4882a593Smuzhiyun 
235*4882a593Smuzhiyun 	WREG32(VCE_VCPU_SCRATCH7, RADEON_MAX_VCE_HANDLES);
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun 	addr += 256;
238*4882a593Smuzhiyun 	size = VCE_V1_0_FW_SIZE;
239*4882a593Smuzhiyun 	WREG32(VCE_VCPU_CACHE_OFFSET0, addr & 0x7fffffff);
240*4882a593Smuzhiyun 	WREG32(VCE_VCPU_CACHE_SIZE0, size);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	addr += size;
243*4882a593Smuzhiyun 	size = VCE_V1_0_STACK_SIZE;
244*4882a593Smuzhiyun 	WREG32(VCE_VCPU_CACHE_OFFSET1, addr & 0x7fffffff);
245*4882a593Smuzhiyun 	WREG32(VCE_VCPU_CACHE_SIZE1, size);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	addr += size;
248*4882a593Smuzhiyun 	size = VCE_V1_0_DATA_SIZE;
249*4882a593Smuzhiyun 	WREG32(VCE_VCPU_CACHE_OFFSET2, addr & 0x7fffffff);
250*4882a593Smuzhiyun 	WREG32(VCE_VCPU_CACHE_SIZE2, size);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	WREG32_P(VCE_LMI_CTRL2, 0x0, ~0x100);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	WREG32(VCE_LMI_FW_START_KEYSEL, rdev->vce.keyselect);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	for (i = 0; i < 10; ++i) {
257*4882a593Smuzhiyun 		mdelay(10);
258*4882a593Smuzhiyun 		if (RREG32(VCE_FW_REG_STATUS) & VCE_FW_REG_STATUS_DONE)
259*4882a593Smuzhiyun 			break;
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	if (i == 10)
263*4882a593Smuzhiyun 		return -ETIMEDOUT;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	if (!(RREG32(VCE_FW_REG_STATUS) & VCE_FW_REG_STATUS_PASS))
266*4882a593Smuzhiyun 		return -EINVAL;
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 	for (i = 0; i < 10; ++i) {
269*4882a593Smuzhiyun 		mdelay(10);
270*4882a593Smuzhiyun 		if (!(RREG32(VCE_FW_REG_STATUS) & VCE_FW_REG_STATUS_BUSY))
271*4882a593Smuzhiyun 			break;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	if (i == 10)
275*4882a593Smuzhiyun 		return -ETIMEDOUT;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	vce_v1_0_init_cg(rdev);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	return 0;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /**
283*4882a593Smuzhiyun  * vce_v1_0_start - start VCE block
284*4882a593Smuzhiyun  *
285*4882a593Smuzhiyun  * @rdev: radeon_device pointer
286*4882a593Smuzhiyun  *
287*4882a593Smuzhiyun  * Setup and start the VCE block
288*4882a593Smuzhiyun  */
vce_v1_0_start(struct radeon_device * rdev)289*4882a593Smuzhiyun int vce_v1_0_start(struct radeon_device *rdev)
290*4882a593Smuzhiyun {
291*4882a593Smuzhiyun 	struct radeon_ring *ring;
292*4882a593Smuzhiyun 	int i, j, r;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* set BUSY flag */
295*4882a593Smuzhiyun 	WREG32_P(VCE_STATUS, 1, ~1);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
298*4882a593Smuzhiyun 	WREG32(VCE_RB_RPTR, ring->wptr);
299*4882a593Smuzhiyun 	WREG32(VCE_RB_WPTR, ring->wptr);
300*4882a593Smuzhiyun 	WREG32(VCE_RB_BASE_LO, ring->gpu_addr);
301*4882a593Smuzhiyun 	WREG32(VCE_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
302*4882a593Smuzhiyun 	WREG32(VCE_RB_SIZE, ring->ring_size / 4);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
305*4882a593Smuzhiyun 	WREG32(VCE_RB_RPTR2, ring->wptr);
306*4882a593Smuzhiyun 	WREG32(VCE_RB_WPTR2, ring->wptr);
307*4882a593Smuzhiyun 	WREG32(VCE_RB_BASE_LO2, ring->gpu_addr);
308*4882a593Smuzhiyun 	WREG32(VCE_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
309*4882a593Smuzhiyun 	WREG32(VCE_RB_SIZE2, ring->ring_size / 4);
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	WREG32_P(VCE_VCPU_CNTL, VCE_CLK_EN, ~VCE_CLK_EN);
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	WREG32_P(VCE_SOFT_RESET,
314*4882a593Smuzhiyun 		 VCE_ECPU_SOFT_RESET |
315*4882a593Smuzhiyun 		 VCE_FME_SOFT_RESET, ~(
316*4882a593Smuzhiyun 		 VCE_ECPU_SOFT_RESET |
317*4882a593Smuzhiyun 		 VCE_FME_SOFT_RESET));
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	mdelay(100);
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	WREG32_P(VCE_SOFT_RESET, 0, ~(
322*4882a593Smuzhiyun 		 VCE_ECPU_SOFT_RESET |
323*4882a593Smuzhiyun 		 VCE_FME_SOFT_RESET));
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	for (i = 0; i < 10; ++i) {
326*4882a593Smuzhiyun 		uint32_t status;
327*4882a593Smuzhiyun 		for (j = 0; j < 100; ++j) {
328*4882a593Smuzhiyun 			status = RREG32(VCE_STATUS);
329*4882a593Smuzhiyun 			if (status & 2)
330*4882a593Smuzhiyun 				break;
331*4882a593Smuzhiyun 			mdelay(10);
332*4882a593Smuzhiyun 		}
333*4882a593Smuzhiyun 		r = 0;
334*4882a593Smuzhiyun 		if (status & 2)
335*4882a593Smuzhiyun 			break;
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 		DRM_ERROR("VCE not responding, trying to reset the ECPU!!!\n");
338*4882a593Smuzhiyun 		WREG32_P(VCE_SOFT_RESET, VCE_ECPU_SOFT_RESET, ~VCE_ECPU_SOFT_RESET);
339*4882a593Smuzhiyun 		mdelay(10);
340*4882a593Smuzhiyun 		WREG32_P(VCE_SOFT_RESET, 0, ~VCE_ECPU_SOFT_RESET);
341*4882a593Smuzhiyun 		mdelay(10);
342*4882a593Smuzhiyun 		r = -1;
343*4882a593Smuzhiyun 	}
344*4882a593Smuzhiyun 
345*4882a593Smuzhiyun 	/* clear BUSY flag */
346*4882a593Smuzhiyun 	WREG32_P(VCE_STATUS, 0, ~1);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	if (r) {
349*4882a593Smuzhiyun 		DRM_ERROR("VCE not responding, giving up!!!\n");
350*4882a593Smuzhiyun 		return r;
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	return 0;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun 
vce_v1_0_init(struct radeon_device * rdev)356*4882a593Smuzhiyun int vce_v1_0_init(struct radeon_device *rdev)
357*4882a593Smuzhiyun {
358*4882a593Smuzhiyun 	struct radeon_ring *ring;
359*4882a593Smuzhiyun 	int r;
360*4882a593Smuzhiyun 
361*4882a593Smuzhiyun 	r = vce_v1_0_start(rdev);
362*4882a593Smuzhiyun 	if (r)
363*4882a593Smuzhiyun 		return r;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 	ring = &rdev->ring[TN_RING_TYPE_VCE1_INDEX];
366*4882a593Smuzhiyun 	ring->ready = true;
367*4882a593Smuzhiyun 	r = radeon_ring_test(rdev, TN_RING_TYPE_VCE1_INDEX, ring);
368*4882a593Smuzhiyun 	if (r) {
369*4882a593Smuzhiyun 		ring->ready = false;
370*4882a593Smuzhiyun 		return r;
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	ring = &rdev->ring[TN_RING_TYPE_VCE2_INDEX];
374*4882a593Smuzhiyun 	ring->ready = true;
375*4882a593Smuzhiyun 	r = radeon_ring_test(rdev, TN_RING_TYPE_VCE2_INDEX, ring);
376*4882a593Smuzhiyun 	if (r) {
377*4882a593Smuzhiyun 		ring->ready = false;
378*4882a593Smuzhiyun 		return r;
379*4882a593Smuzhiyun 	}
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	DRM_INFO("VCE initialized successfully.\n");
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 	return 0;
384*4882a593Smuzhiyun }
385