Home
last modified time | relevance | path

Searched refs:sdr_pll (Results 1 – 2 of 2) sorted by relevance

/OK3568_Linux_fs/u-boot/arch/arm/mach-socfpga/
H A Dclock_manager_gen5.c96 writel(0, &clock_manager_base->sdr_pll.en); in cm_basic_init()
114 &clock_manager_base->sdr_pll.vco); in cm_basic_init()
131 readl(&clock_manager_base->sdr_pll.vco); in cm_basic_init()
140 writel(cfg->sdram_vco_base, &clock_manager_base->sdr_pll.vco); in cm_basic_init()
203 &clock_manager_base->sdr_pll.vco); in cm_basic_init()
221 &clock_manager_base->sdr_pll.ddrdqsclk); in cm_basic_init()
224 &clock_manager_base->sdr_pll.ddr2xdqsclk); in cm_basic_init()
227 &clock_manager_base->sdr_pll.ddrdqclk); in cm_basic_init()
230 &clock_manager_base->sdr_pll.s2fuser2clk); in cm_basic_init()
251 &clock_manager_base->sdr_pll.vco); in cm_basic_init()
[all …]
/OK3568_Linux_fs/u-boot/arch/arm/mach-socfpga/include/mach/
H A Dclock_manager_gen5.h110 struct socfpga_clock_manager_sdr_pll sdr_pll; member