xref: /OK3568_Linux_fs/u-boot/arch/arm/mach-socfpga/clock_manager_gen5.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *  Copyright (C) 2013-2017 Altera Corporation <www.altera.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/clock_manager.h>
10*4882a593Smuzhiyun #include <wait_bit.h>
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun static const struct socfpga_clock_manager *clock_manager_base =
15*4882a593Smuzhiyun 	(struct socfpga_clock_manager *)SOCFPGA_CLKMGR_ADDRESS;
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /*
18*4882a593Smuzhiyun  * function to write the bypass register which requires a poll of the
19*4882a593Smuzhiyun  * busy bit
20*4882a593Smuzhiyun  */
cm_write_bypass(u32 val)21*4882a593Smuzhiyun static void cm_write_bypass(u32 val)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun 	writel(val, &clock_manager_base->bypass);
24*4882a593Smuzhiyun 	cm_wait_for_fsm();
25*4882a593Smuzhiyun }
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* function to write the ctrl register which requires a poll of the busy bit */
cm_write_ctrl(u32 val)28*4882a593Smuzhiyun static void cm_write_ctrl(u32 val)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	writel(val, &clock_manager_base->ctrl);
31*4882a593Smuzhiyun 	cm_wait_for_fsm();
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /* function to write a clock register that has phase information */
cm_write_with_phase(u32 value,u32 reg_address,u32 mask)35*4882a593Smuzhiyun static int cm_write_with_phase(u32 value, u32 reg_address, u32 mask)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	int ret;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	/* poll until phase is zero */
40*4882a593Smuzhiyun 	ret = wait_for_bit_le32(reg_address, mask, false, 20000, false);
41*4882a593Smuzhiyun 	if (ret)
42*4882a593Smuzhiyun 		return ret;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	writel(value, reg_address);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	return wait_for_bit_le32(reg_address, mask, false, 20000, false);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun  * Setup clocks while making no assumptions about previous state of the clocks.
51*4882a593Smuzhiyun  *
52*4882a593Smuzhiyun  * Start by being paranoid and gate all sw managed clocks
53*4882a593Smuzhiyun  * Put all plls in bypass
54*4882a593Smuzhiyun  * Put all plls VCO registers back to reset value (bandgap power down).
55*4882a593Smuzhiyun  * Put peripheral and main pll src to reset value to avoid glitch.
56*4882a593Smuzhiyun  * Delay 5 us.
57*4882a593Smuzhiyun  * Deassert bandgap power down and set numerator and denominator
58*4882a593Smuzhiyun  * Start 7 us timer.
59*4882a593Smuzhiyun  * set internal dividers
60*4882a593Smuzhiyun  * Wait for 7 us timer.
61*4882a593Smuzhiyun  * Enable plls
62*4882a593Smuzhiyun  * Set external dividers while plls are locking
63*4882a593Smuzhiyun  * Wait for pll lock
64*4882a593Smuzhiyun  * Assert/deassert outreset all.
65*4882a593Smuzhiyun  * Take all pll's out of bypass
66*4882a593Smuzhiyun  * Clear safe mode
67*4882a593Smuzhiyun  * set source main and peripheral clocks
68*4882a593Smuzhiyun  * Ungate clocks
69*4882a593Smuzhiyun  */
70*4882a593Smuzhiyun 
cm_basic_init(const struct cm_config * const cfg)71*4882a593Smuzhiyun int cm_basic_init(const struct cm_config * const cfg)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun 	unsigned long end;
74*4882a593Smuzhiyun 	int ret;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	/* Start by being paranoid and gate all sw managed clocks */
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	/*
79*4882a593Smuzhiyun 	 * We need to disable nandclk
80*4882a593Smuzhiyun 	 * and then do another apb access before disabling
81*4882a593Smuzhiyun 	 * gatting off the rest of the periperal clocks.
82*4882a593Smuzhiyun 	 */
83*4882a593Smuzhiyun 	writel(~CLKMGR_PERPLLGRP_EN_NANDCLK_MASK &
84*4882a593Smuzhiyun 		readl(&clock_manager_base->per_pll.en),
85*4882a593Smuzhiyun 		&clock_manager_base->per_pll.en);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	/* DO NOT GATE OFF DEBUG CLOCKS & BRIDGE CLOCKS */
88*4882a593Smuzhiyun 	writel(CLKMGR_MAINPLLGRP_EN_DBGTIMERCLK_MASK |
89*4882a593Smuzhiyun 		CLKMGR_MAINPLLGRP_EN_DBGTRACECLK_MASK |
90*4882a593Smuzhiyun 		CLKMGR_MAINPLLGRP_EN_DBGCLK_MASK |
91*4882a593Smuzhiyun 		CLKMGR_MAINPLLGRP_EN_DBGATCLK_MASK |
92*4882a593Smuzhiyun 		CLKMGR_MAINPLLGRP_EN_S2FUSER0CLK_MASK |
93*4882a593Smuzhiyun 		CLKMGR_MAINPLLGRP_EN_L4MPCLK_MASK,
94*4882a593Smuzhiyun 		&clock_manager_base->main_pll.en);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	writel(0, &clock_manager_base->sdr_pll.en);
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	/* now we can gate off the rest of the peripheral clocks */
99*4882a593Smuzhiyun 	writel(0, &clock_manager_base->per_pll.en);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	/* Put all plls in bypass */
102*4882a593Smuzhiyun 	cm_write_bypass(CLKMGR_BYPASS_PERPLL | CLKMGR_BYPASS_SDRPLL |
103*4882a593Smuzhiyun 			CLKMGR_BYPASS_MAINPLL);
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/* Put all plls VCO registers back to reset value. */
106*4882a593Smuzhiyun 	writel(CLKMGR_MAINPLLGRP_VCO_RESET_VALUE &
107*4882a593Smuzhiyun 	       ~CLKMGR_MAINPLLGRP_VCO_REGEXTSEL_MASK,
108*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.vco);
109*4882a593Smuzhiyun 	writel(CLKMGR_PERPLLGRP_VCO_RESET_VALUE &
110*4882a593Smuzhiyun 	       ~CLKMGR_PERPLLGRP_VCO_REGEXTSEL_MASK,
111*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.vco);
112*4882a593Smuzhiyun 	writel(CLKMGR_SDRPLLGRP_VCO_RESET_VALUE &
113*4882a593Smuzhiyun 	       ~CLKMGR_SDRPLLGRP_VCO_REGEXTSEL_MASK,
114*4882a593Smuzhiyun 	       &clock_manager_base->sdr_pll.vco);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	/*
117*4882a593Smuzhiyun 	 * The clocks to the flash devices and the L4_MAIN clocks can
118*4882a593Smuzhiyun 	 * glitch when coming out of safe mode if their source values
119*4882a593Smuzhiyun 	 * are different from their reset value.  So the trick it to
120*4882a593Smuzhiyun 	 * put them back to their reset state, and change input
121*4882a593Smuzhiyun 	 * after exiting safe mode but before ungating the clocks.
122*4882a593Smuzhiyun 	 */
123*4882a593Smuzhiyun 	writel(CLKMGR_PERPLLGRP_SRC_RESET_VALUE,
124*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.src);
125*4882a593Smuzhiyun 	writel(CLKMGR_MAINPLLGRP_L4SRC_RESET_VALUE,
126*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.l4src);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	/* read back for the required 5 us delay. */
129*4882a593Smuzhiyun 	readl(&clock_manager_base->main_pll.vco);
130*4882a593Smuzhiyun 	readl(&clock_manager_base->per_pll.vco);
131*4882a593Smuzhiyun 	readl(&clock_manager_base->sdr_pll.vco);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	/*
135*4882a593Smuzhiyun 	 * We made sure bgpwr down was assert for 5 us. Now deassert BG PWR DN
136*4882a593Smuzhiyun 	 * with numerator and denominator.
137*4882a593Smuzhiyun 	 */
138*4882a593Smuzhiyun 	writel(cfg->main_vco_base, &clock_manager_base->main_pll.vco);
139*4882a593Smuzhiyun 	writel(cfg->peri_vco_base, &clock_manager_base->per_pll.vco);
140*4882a593Smuzhiyun 	writel(cfg->sdram_vco_base, &clock_manager_base->sdr_pll.vco);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/*
143*4882a593Smuzhiyun 	 * Time starts here. Must wait 7 us from
144*4882a593Smuzhiyun 	 * BGPWRDN_SET(0) to VCO_ENABLE_SET(1).
145*4882a593Smuzhiyun 	 */
146*4882a593Smuzhiyun 	end = timer_get_us() + 7;
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	/* main mpu */
149*4882a593Smuzhiyun 	writel(cfg->mpuclk, &clock_manager_base->main_pll.mpuclk);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* altera group mpuclk */
152*4882a593Smuzhiyun 	writel(cfg->altera_grp_mpuclk, &clock_manager_base->altera.mpuclk);
153*4882a593Smuzhiyun 
154*4882a593Smuzhiyun 	/* main main clock */
155*4882a593Smuzhiyun 	writel(cfg->mainclk, &clock_manager_base->main_pll.mainclk);
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	/* main for dbg */
158*4882a593Smuzhiyun 	writel(cfg->dbgatclk, &clock_manager_base->main_pll.dbgatclk);
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/* main for cfgs2fuser0clk */
161*4882a593Smuzhiyun 	writel(cfg->cfg2fuser0clk,
162*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.cfgs2fuser0clk);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Peri emac0 50 MHz default to RMII */
165*4882a593Smuzhiyun 	writel(cfg->emac0clk, &clock_manager_base->per_pll.emac0clk);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* Peri emac1 50 MHz default to RMII */
168*4882a593Smuzhiyun 	writel(cfg->emac1clk, &clock_manager_base->per_pll.emac1clk);
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	/* Peri QSPI */
171*4882a593Smuzhiyun 	writel(cfg->mainqspiclk, &clock_manager_base->main_pll.mainqspiclk);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	writel(cfg->perqspiclk, &clock_manager_base->per_pll.perqspiclk);
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	/* Peri pernandsdmmcclk */
176*4882a593Smuzhiyun 	writel(cfg->mainnandsdmmcclk,
177*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.mainnandsdmmcclk);
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	writel(cfg->pernandsdmmcclk,
180*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.pernandsdmmcclk);
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	/* Peri perbaseclk */
183*4882a593Smuzhiyun 	writel(cfg->perbaseclk, &clock_manager_base->per_pll.perbaseclk);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Peri s2fuser1clk */
186*4882a593Smuzhiyun 	writel(cfg->s2fuser1clk, &clock_manager_base->per_pll.s2fuser1clk);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* 7 us must have elapsed before we can enable the VCO */
189*4882a593Smuzhiyun 	while (timer_get_us() < end)
190*4882a593Smuzhiyun 		;
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Enable vco */
193*4882a593Smuzhiyun 	/* main pll vco */
194*4882a593Smuzhiyun 	writel(cfg->main_vco_base | CLKMGR_MAINPLLGRP_VCO_EN,
195*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.vco);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* periferal pll */
198*4882a593Smuzhiyun 	writel(cfg->peri_vco_base | CLKMGR_MAINPLLGRP_VCO_EN,
199*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.vco);
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	/* sdram pll vco */
202*4882a593Smuzhiyun 	writel(cfg->sdram_vco_base | CLKMGR_MAINPLLGRP_VCO_EN,
203*4882a593Smuzhiyun 	       &clock_manager_base->sdr_pll.vco);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	/* L3 MP and L3 SP */
206*4882a593Smuzhiyun 	writel(cfg->maindiv, &clock_manager_base->main_pll.maindiv);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	writel(cfg->dbgdiv, &clock_manager_base->main_pll.dbgdiv);
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	writel(cfg->tracediv, &clock_manager_base->main_pll.tracediv);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	/* L4 MP, L4 SP, can0, and can1 */
213*4882a593Smuzhiyun 	writel(cfg->perdiv, &clock_manager_base->per_pll.div);
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	writel(cfg->gpiodiv, &clock_manager_base->per_pll.gpiodiv);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	cm_wait_for_lock(LOCKED_MASK);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	/* write the sdram clock counters before toggling outreset all */
220*4882a593Smuzhiyun 	writel(cfg->ddrdqsclk & CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_MASK,
221*4882a593Smuzhiyun 	       &clock_manager_base->sdr_pll.ddrdqsclk);
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun 	writel(cfg->ddr2xdqsclk & CLKMGR_SDRPLLGRP_DDR2XDQSCLK_CNT_MASK,
224*4882a593Smuzhiyun 	       &clock_manager_base->sdr_pll.ddr2xdqsclk);
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	writel(cfg->ddrdqclk & CLKMGR_SDRPLLGRP_DDRDQCLK_CNT_MASK,
227*4882a593Smuzhiyun 	       &clock_manager_base->sdr_pll.ddrdqclk);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	writel(cfg->s2fuser2clk & CLKMGR_SDRPLLGRP_S2FUSER2CLK_CNT_MASK,
230*4882a593Smuzhiyun 	       &clock_manager_base->sdr_pll.s2fuser2clk);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/*
233*4882a593Smuzhiyun 	 * after locking, but before taking out of bypass
234*4882a593Smuzhiyun 	 * assert/deassert outresetall
235*4882a593Smuzhiyun 	 */
236*4882a593Smuzhiyun 	u32 mainvco = readl(&clock_manager_base->main_pll.vco);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	/* assert main outresetall */
239*4882a593Smuzhiyun 	writel(mainvco | CLKMGR_MAINPLLGRP_VCO_OUTRESETALL_MASK,
240*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.vco);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	u32 periphvco = readl(&clock_manager_base->per_pll.vco);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* assert pheriph outresetall */
245*4882a593Smuzhiyun 	writel(periphvco | CLKMGR_PERPLLGRP_VCO_OUTRESETALL_MASK,
246*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.vco);
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* assert sdram outresetall */
249*4882a593Smuzhiyun 	writel(cfg->sdram_vco_base | CLKMGR_MAINPLLGRP_VCO_EN|
250*4882a593Smuzhiyun 		CLKMGR_SDRPLLGRP_VCO_OUTRESETALL,
251*4882a593Smuzhiyun 		&clock_manager_base->sdr_pll.vco);
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	/* deassert main outresetall */
254*4882a593Smuzhiyun 	writel(mainvco & ~CLKMGR_MAINPLLGRP_VCO_OUTRESETALL_MASK,
255*4882a593Smuzhiyun 	       &clock_manager_base->main_pll.vco);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* deassert pheriph outresetall */
258*4882a593Smuzhiyun 	writel(periphvco & ~CLKMGR_PERPLLGRP_VCO_OUTRESETALL_MASK,
259*4882a593Smuzhiyun 	       &clock_manager_base->per_pll.vco);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* deassert sdram outresetall */
262*4882a593Smuzhiyun 	writel(cfg->sdram_vco_base | CLKMGR_MAINPLLGRP_VCO_EN,
263*4882a593Smuzhiyun 	       &clock_manager_base->sdr_pll.vco);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	/*
266*4882a593Smuzhiyun 	 * now that we've toggled outreset all, all the clocks
267*4882a593Smuzhiyun 	 * are aligned nicely; so we can change any phase.
268*4882a593Smuzhiyun 	 */
269*4882a593Smuzhiyun 	ret = cm_write_with_phase(cfg->ddrdqsclk,
270*4882a593Smuzhiyun 				  (u32)&clock_manager_base->sdr_pll.ddrdqsclk,
271*4882a593Smuzhiyun 				  CLKMGR_SDRPLLGRP_DDRDQSCLK_PHASE_MASK);
272*4882a593Smuzhiyun 	if (ret)
273*4882a593Smuzhiyun 		return ret;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	/* SDRAM DDR2XDQSCLK */
276*4882a593Smuzhiyun 	ret = cm_write_with_phase(cfg->ddr2xdqsclk,
277*4882a593Smuzhiyun 				  (u32)&clock_manager_base->sdr_pll.ddr2xdqsclk,
278*4882a593Smuzhiyun 				  CLKMGR_SDRPLLGRP_DDR2XDQSCLK_PHASE_MASK);
279*4882a593Smuzhiyun 	if (ret)
280*4882a593Smuzhiyun 		return ret;
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	ret = cm_write_with_phase(cfg->ddrdqclk,
283*4882a593Smuzhiyun 				  (u32)&clock_manager_base->sdr_pll.ddrdqclk,
284*4882a593Smuzhiyun 				  CLKMGR_SDRPLLGRP_DDRDQCLK_PHASE_MASK);
285*4882a593Smuzhiyun 	if (ret)
286*4882a593Smuzhiyun 		return ret;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	ret = cm_write_with_phase(cfg->s2fuser2clk,
289*4882a593Smuzhiyun 				  (u32)&clock_manager_base->sdr_pll.s2fuser2clk,
290*4882a593Smuzhiyun 				  CLKMGR_SDRPLLGRP_S2FUSER2CLK_PHASE_MASK);
291*4882a593Smuzhiyun 	if (ret)
292*4882a593Smuzhiyun 		return ret;
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	/* Take all three PLLs out of bypass when safe mode is cleared. */
295*4882a593Smuzhiyun 	cm_write_bypass(0);
296*4882a593Smuzhiyun 
297*4882a593Smuzhiyun 	/* clear safe mode */
298*4882a593Smuzhiyun 	cm_write_ctrl(readl(&clock_manager_base->ctrl) | CLKMGR_CTRL_SAFEMODE);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/*
301*4882a593Smuzhiyun 	 * now that safe mode is clear with clocks gated
302*4882a593Smuzhiyun 	 * it safe to change the source mux for the flashes the the L4_MAIN
303*4882a593Smuzhiyun 	 */
304*4882a593Smuzhiyun 	writel(cfg->persrc, &clock_manager_base->per_pll.src);
305*4882a593Smuzhiyun 	writel(cfg->l4src, &clock_manager_base->main_pll.l4src);
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	/* Now ungate non-hw-managed clocks */
308*4882a593Smuzhiyun 	writel(~0, &clock_manager_base->main_pll.en);
309*4882a593Smuzhiyun 	writel(~0, &clock_manager_base->per_pll.en);
310*4882a593Smuzhiyun 	writel(~0, &clock_manager_base->sdr_pll.en);
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* Clear the loss of lock bits (write 1 to clear) */
313*4882a593Smuzhiyun 	writel(CLKMGR_INTER_SDRPLLLOST_MASK | CLKMGR_INTER_PERPLLLOST_MASK |
314*4882a593Smuzhiyun 	       CLKMGR_INTER_MAINPLLLOST_MASK,
315*4882a593Smuzhiyun 	       &clock_manager_base->inter);
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	return 0;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun 
cm_get_main_vco_clk_hz(void)320*4882a593Smuzhiyun static unsigned int cm_get_main_vco_clk_hz(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	u32 reg, clock;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* get the main VCO clock */
325*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->main_pll.vco);
326*4882a593Smuzhiyun 	clock = cm_get_osc_clk_hz(1);
327*4882a593Smuzhiyun 	clock /= ((reg & CLKMGR_MAINPLLGRP_VCO_DENOM_MASK) >>
328*4882a593Smuzhiyun 		  CLKMGR_MAINPLLGRP_VCO_DENOM_OFFSET) + 1;
329*4882a593Smuzhiyun 	clock *= ((reg & CLKMGR_MAINPLLGRP_VCO_NUMER_MASK) >>
330*4882a593Smuzhiyun 		  CLKMGR_MAINPLLGRP_VCO_NUMER_OFFSET) + 1;
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	return clock;
333*4882a593Smuzhiyun }
334*4882a593Smuzhiyun 
cm_get_per_vco_clk_hz(void)335*4882a593Smuzhiyun static unsigned int cm_get_per_vco_clk_hz(void)
336*4882a593Smuzhiyun {
337*4882a593Smuzhiyun 	u32 reg, clock = 0;
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun 	/* identify PER PLL clock source */
340*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->per_pll.vco);
341*4882a593Smuzhiyun 	reg = (reg & CLKMGR_PERPLLGRP_VCO_SSRC_MASK) >>
342*4882a593Smuzhiyun 	      CLKMGR_PERPLLGRP_VCO_SSRC_OFFSET;
343*4882a593Smuzhiyun 	if (reg == CLKMGR_VCO_SSRC_EOSC1)
344*4882a593Smuzhiyun 		clock = cm_get_osc_clk_hz(1);
345*4882a593Smuzhiyun 	else if (reg == CLKMGR_VCO_SSRC_EOSC2)
346*4882a593Smuzhiyun 		clock = cm_get_osc_clk_hz(2);
347*4882a593Smuzhiyun 	else if (reg == CLKMGR_VCO_SSRC_F2S)
348*4882a593Smuzhiyun 		clock = cm_get_f2s_per_ref_clk_hz();
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	/* get the PER VCO clock */
351*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->per_pll.vco);
352*4882a593Smuzhiyun 	clock /= ((reg & CLKMGR_PERPLLGRP_VCO_DENOM_MASK) >>
353*4882a593Smuzhiyun 		  CLKMGR_PERPLLGRP_VCO_DENOM_OFFSET) + 1;
354*4882a593Smuzhiyun 	clock *= ((reg & CLKMGR_PERPLLGRP_VCO_NUMER_MASK) >>
355*4882a593Smuzhiyun 		  CLKMGR_PERPLLGRP_VCO_NUMER_OFFSET) + 1;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	return clock;
358*4882a593Smuzhiyun }
359*4882a593Smuzhiyun 
cm_get_mpu_clk_hz(void)360*4882a593Smuzhiyun unsigned long cm_get_mpu_clk_hz(void)
361*4882a593Smuzhiyun {
362*4882a593Smuzhiyun 	u32 reg, clock;
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	clock = cm_get_main_vco_clk_hz();
365*4882a593Smuzhiyun 
366*4882a593Smuzhiyun 	/* get the MPU clock */
367*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->altera.mpuclk);
368*4882a593Smuzhiyun 	clock /= (reg + 1);
369*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->main_pll.mpuclk);
370*4882a593Smuzhiyun 	clock /= (reg + 1);
371*4882a593Smuzhiyun 	return clock;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun 
cm_get_sdram_clk_hz(void)374*4882a593Smuzhiyun unsigned long cm_get_sdram_clk_hz(void)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun 	u32 reg, clock = 0;
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 	/* identify SDRAM PLL clock source */
379*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->sdr_pll.vco);
380*4882a593Smuzhiyun 	reg = (reg & CLKMGR_SDRPLLGRP_VCO_SSRC_MASK) >>
381*4882a593Smuzhiyun 	      CLKMGR_SDRPLLGRP_VCO_SSRC_OFFSET;
382*4882a593Smuzhiyun 	if (reg == CLKMGR_VCO_SSRC_EOSC1)
383*4882a593Smuzhiyun 		clock = cm_get_osc_clk_hz(1);
384*4882a593Smuzhiyun 	else if (reg == CLKMGR_VCO_SSRC_EOSC2)
385*4882a593Smuzhiyun 		clock = cm_get_osc_clk_hz(2);
386*4882a593Smuzhiyun 	else if (reg == CLKMGR_VCO_SSRC_F2S)
387*4882a593Smuzhiyun 		clock = cm_get_f2s_sdr_ref_clk_hz();
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* get the SDRAM VCO clock */
390*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->sdr_pll.vco);
391*4882a593Smuzhiyun 	clock /= ((reg & CLKMGR_SDRPLLGRP_VCO_DENOM_MASK) >>
392*4882a593Smuzhiyun 		  CLKMGR_SDRPLLGRP_VCO_DENOM_OFFSET) + 1;
393*4882a593Smuzhiyun 	clock *= ((reg & CLKMGR_SDRPLLGRP_VCO_NUMER_MASK) >>
394*4882a593Smuzhiyun 		  CLKMGR_SDRPLLGRP_VCO_NUMER_OFFSET) + 1;
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* get the SDRAM (DDR_DQS) clock */
397*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->sdr_pll.ddrdqsclk);
398*4882a593Smuzhiyun 	reg = (reg & CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_MASK) >>
399*4882a593Smuzhiyun 	      CLKMGR_SDRPLLGRP_DDRDQSCLK_CNT_OFFSET;
400*4882a593Smuzhiyun 	clock /= (reg + 1);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	return clock;
403*4882a593Smuzhiyun }
404*4882a593Smuzhiyun 
cm_get_l4_sp_clk_hz(void)405*4882a593Smuzhiyun unsigned int cm_get_l4_sp_clk_hz(void)
406*4882a593Smuzhiyun {
407*4882a593Smuzhiyun 	u32 reg, clock = 0;
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	/* identify the source of L4 SP clock */
410*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->main_pll.l4src);
411*4882a593Smuzhiyun 	reg = (reg & CLKMGR_MAINPLLGRP_L4SRC_L4SP) >>
412*4882a593Smuzhiyun 	      CLKMGR_MAINPLLGRP_L4SRC_L4SP_OFFSET;
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	if (reg == CLKMGR_L4_SP_CLK_SRC_MAINPLL) {
415*4882a593Smuzhiyun 		clock = cm_get_main_vco_clk_hz();
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 		/* get the clock prior L4 SP divider (main clk) */
418*4882a593Smuzhiyun 		reg = readl(&clock_manager_base->altera.mainclk);
419*4882a593Smuzhiyun 		clock /= (reg + 1);
420*4882a593Smuzhiyun 		reg = readl(&clock_manager_base->main_pll.mainclk);
421*4882a593Smuzhiyun 		clock /= (reg + 1);
422*4882a593Smuzhiyun 	} else if (reg == CLKMGR_L4_SP_CLK_SRC_PERPLL) {
423*4882a593Smuzhiyun 		clock = cm_get_per_vco_clk_hz();
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 		/* get the clock prior L4 SP divider (periph_base_clk) */
426*4882a593Smuzhiyun 		reg = readl(&clock_manager_base->per_pll.perbaseclk);
427*4882a593Smuzhiyun 		clock /= (reg + 1);
428*4882a593Smuzhiyun 	}
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun 	/* get the L4 SP clock which supplied to UART */
431*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->main_pll.maindiv);
432*4882a593Smuzhiyun 	reg = (reg & CLKMGR_MAINPLLGRP_MAINDIV_L4SPCLK_MASK) >>
433*4882a593Smuzhiyun 	      CLKMGR_MAINPLLGRP_MAINDIV_L4SPCLK_OFFSET;
434*4882a593Smuzhiyun 	clock = clock / (1 << reg);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	return clock;
437*4882a593Smuzhiyun }
438*4882a593Smuzhiyun 
cm_get_mmc_controller_clk_hz(void)439*4882a593Smuzhiyun unsigned int cm_get_mmc_controller_clk_hz(void)
440*4882a593Smuzhiyun {
441*4882a593Smuzhiyun 	u32 reg, clock = 0;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	/* identify the source of MMC clock */
444*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->per_pll.src);
445*4882a593Smuzhiyun 	reg = (reg & CLKMGR_PERPLLGRP_SRC_SDMMC_MASK) >>
446*4882a593Smuzhiyun 	      CLKMGR_PERPLLGRP_SRC_SDMMC_OFFSET;
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	if (reg == CLKMGR_SDMMC_CLK_SRC_F2S) {
449*4882a593Smuzhiyun 		clock = cm_get_f2s_per_ref_clk_hz();
450*4882a593Smuzhiyun 	} else if (reg == CLKMGR_SDMMC_CLK_SRC_MAIN) {
451*4882a593Smuzhiyun 		clock = cm_get_main_vco_clk_hz();
452*4882a593Smuzhiyun 
453*4882a593Smuzhiyun 		/* get the SDMMC clock */
454*4882a593Smuzhiyun 		reg = readl(&clock_manager_base->main_pll.mainnandsdmmcclk);
455*4882a593Smuzhiyun 		clock /= (reg + 1);
456*4882a593Smuzhiyun 	} else if (reg == CLKMGR_SDMMC_CLK_SRC_PER) {
457*4882a593Smuzhiyun 		clock = cm_get_per_vco_clk_hz();
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 		/* get the SDMMC clock */
460*4882a593Smuzhiyun 		reg = readl(&clock_manager_base->per_pll.pernandsdmmcclk);
461*4882a593Smuzhiyun 		clock /= (reg + 1);
462*4882a593Smuzhiyun 	}
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	/* further divide by 4 as we have fixed divider at wrapper */
465*4882a593Smuzhiyun 	clock /= 4;
466*4882a593Smuzhiyun 	return clock;
467*4882a593Smuzhiyun }
468*4882a593Smuzhiyun 
cm_get_qspi_controller_clk_hz(void)469*4882a593Smuzhiyun unsigned int cm_get_qspi_controller_clk_hz(void)
470*4882a593Smuzhiyun {
471*4882a593Smuzhiyun 	u32 reg, clock = 0;
472*4882a593Smuzhiyun 
473*4882a593Smuzhiyun 	/* identify the source of QSPI clock */
474*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->per_pll.src);
475*4882a593Smuzhiyun 	reg = (reg & CLKMGR_PERPLLGRP_SRC_QSPI_MASK) >>
476*4882a593Smuzhiyun 	      CLKMGR_PERPLLGRP_SRC_QSPI_OFFSET;
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 	if (reg == CLKMGR_QSPI_CLK_SRC_F2S) {
479*4882a593Smuzhiyun 		clock = cm_get_f2s_per_ref_clk_hz();
480*4882a593Smuzhiyun 	} else if (reg == CLKMGR_QSPI_CLK_SRC_MAIN) {
481*4882a593Smuzhiyun 		clock = cm_get_main_vco_clk_hz();
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 		/* get the qspi clock */
484*4882a593Smuzhiyun 		reg = readl(&clock_manager_base->main_pll.mainqspiclk);
485*4882a593Smuzhiyun 		clock /= (reg + 1);
486*4882a593Smuzhiyun 	} else if (reg == CLKMGR_QSPI_CLK_SRC_PER) {
487*4882a593Smuzhiyun 		clock = cm_get_per_vco_clk_hz();
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 		/* get the qspi clock */
490*4882a593Smuzhiyun 		reg = readl(&clock_manager_base->per_pll.perqspiclk);
491*4882a593Smuzhiyun 		clock /= (reg + 1);
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	return clock;
495*4882a593Smuzhiyun }
496*4882a593Smuzhiyun 
cm_get_spi_controller_clk_hz(void)497*4882a593Smuzhiyun unsigned int cm_get_spi_controller_clk_hz(void)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	u32 reg, clock = 0;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	clock = cm_get_per_vco_clk_hz();
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	/* get the clock prior L4 SP divider (periph_base_clk) */
504*4882a593Smuzhiyun 	reg = readl(&clock_manager_base->per_pll.perbaseclk);
505*4882a593Smuzhiyun 	clock /= (reg + 1);
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	return clock;
508*4882a593Smuzhiyun }
509*4882a593Smuzhiyun 
cm_print_clock_quick_summary(void)510*4882a593Smuzhiyun void cm_print_clock_quick_summary(void)
511*4882a593Smuzhiyun {
512*4882a593Smuzhiyun 	printf("MPU       %10ld kHz\n", cm_get_mpu_clk_hz() / 1000);
513*4882a593Smuzhiyun 	printf("DDR       %10ld kHz\n", cm_get_sdram_clk_hz() / 1000);
514*4882a593Smuzhiyun 	printf("EOSC1       %8d kHz\n", cm_get_osc_clk_hz(1) / 1000);
515*4882a593Smuzhiyun 	printf("EOSC2       %8d kHz\n", cm_get_osc_clk_hz(2) / 1000);
516*4882a593Smuzhiyun 	printf("F2S_SDR_REF %8d kHz\n", cm_get_f2s_sdr_ref_clk_hz() / 1000);
517*4882a593Smuzhiyun 	printf("F2S_PER_REF %8d kHz\n", cm_get_f2s_per_ref_clk_hz() / 1000);
518*4882a593Smuzhiyun 	printf("MMC         %8d kHz\n", cm_get_mmc_controller_clk_hz() / 1000);
519*4882a593Smuzhiyun 	printf("QSPI        %8d kHz\n", cm_get_qspi_controller_clk_hz() / 1000);
520*4882a593Smuzhiyun 	printf("UART        %8d kHz\n", cm_get_l4_sp_clk_hz() / 1000);
521*4882a593Smuzhiyun 	printf("SPI         %8d kHz\n", cm_get_spi_controller_clk_hz() / 1000);
522*4882a593Smuzhiyun }
523