Home
last modified time | relevance | path

Searched refs:msg_port_write (Results 1 – 8 of 8) sorted by relevance

/OK3568_Linux_fs/u-boot/arch/x86/cpu/quark/
H A Dhte.c23 msg_port_write(HTE, 0x000200a2, 0xffffffff); in hte_enable_all_errors()
24 msg_port_write(HTE, 0x000200a3, 0x000000ff); in hte_enable_all_errors()
25 msg_port_write(HTE, 0x000200a4, 0x00000000); in hte_enable_all_errors()
52 msg_port_write(HTE, 0x00020011, tmp); in hte_wait_for_complete()
70 msg_port_write(HTE, 0x000200a1, tmp); in hte_clear_error_regs()
94 msg_port_write(HTE, 0x00020020, 0x01b10021); in hte_basic_data_cmp()
95 msg_port_write(HTE, 0x00020021, 0x06000000); in hte_basic_data_cmp()
96 msg_port_write(HTE, 0x00020022, addr >> 6); in hte_basic_data_cmp()
97 msg_port_write(HTE, 0x00020062, 0x00800015); in hte_basic_data_cmp()
98 msg_port_write(HTE, 0x00020063, 0xaaaaaaaa); in hte_basic_data_cmp()
[all …]
H A Dquark.c27 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_16K_A0000, in quark_setup_mtrr()
29 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_16K_B0000, in quark_setup_mtrr()
33 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_64K_00000, in quark_setup_mtrr()
35 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_64K_40000, in quark_setup_mtrr()
37 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_16K_80000, in quark_setup_mtrr()
39 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_FIX_16K_90000, in quark_setup_mtrr()
42 msg_port_write(MSG_PORT_HOST_BRIDGE, i, in quark_setup_mtrr()
48 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYBASE(MTRR_VAR_ROM), in quark_setup_mtrr()
50 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYMASK(MTRR_VAR_ROM), in quark_setup_mtrr()
56 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYBASE(MTRR_VAR_ESRAM), in quark_setup_mtrr()
[all …]
H A Dsmc.c172 msg_port_write(MEM_CTLR, DTR0, dtr0); in prog_ddr_timing_control()
173 msg_port_write(MEM_CTLR, DTR1, dtr1); in prog_ddr_timing_control()
174 msg_port_write(MEM_CTLR, DTR2, dtr2); in prog_ddr_timing_control()
175 msg_port_write(MEM_CTLR, DTR3, dtr3); in prog_ddr_timing_control()
176 msg_port_write(MEM_CTLR, DTR4, dtr4); in prog_ddr_timing_control()
197 msg_port_write(MEM_CTLR, DPMC0, dpmc0); in prog_decode_before_jedec()
202 msg_port_write(MEM_CTLR, DSCH, dsch); in prog_decode_before_jedec()
207 msg_port_write(MEM_CTLR, DRFC, drfc); in prog_decode_before_jedec()
213 msg_port_write(MEM_CTLR, DCAL, dcal); in prog_decode_before_jedec()
224 msg_port_write(MEM_CTLR, DRP, drp); in prog_decode_before_jedec()
[all …]
H A Dcar.S30 jmp msg_port_write
37 jmp msg_port_write
75 msg_port_write: label
H A Ddram.c147 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYBASE(MTRR_VAR_RAM), in dram_init()
149 msg_port_write(MSG_PORT_HOST_BRIDGE, MTRR_VAR_PHYMASK(MTRR_VAR_RAM), in dram_init()
H A Dmsg_port.c31 void msg_port_write(u8 port, u32 reg, u32 value) in msg_port_write() function
H A Dmrc_util.c34 msg_port_write(unit, addr, in mrc_write_mask()
85 msg_port_write(MEM_CTLR, DCO, dco); in select_mem_mgr()
99 msg_port_write(MEM_CTLR, DCO, dco); in select_hte()
/OK3568_Linux_fs/u-boot/arch/x86/include/asm/arch-quark/
H A Dmsg_port.h64 void msg_port_write(u8 port, u32 reg, u32 value);
107 #define msg_port_normal_write msg_port_write