Home
last modified time | relevance | path

Searched refs:SW (Results 1 – 25 of 107) sorted by relevance

12345

/OK3568_Linux_fs/kernel/arch/ia64/kernel/
H A Dentry.h25 #define SW(f) (IA64_SWITCH_STACK_##f##_OFFSET) macro
43 .savesp ar.unat,SW(CALLER_UNAT)+16+(off); \
44 .savesp ar.fpsr,SW(AR_FPSR)+16+(off); \
45 .spillsp f2,SW(F2)+16+(off); .spillsp f3,SW(F3)+16+(off); \
46 .spillsp f4,SW(F4)+16+(off); .spillsp f5,SW(F5)+16+(off); \
47 .spillsp f16,SW(F16)+16+(off); .spillsp f17,SW(F17)+16+(off); \
48 .spillsp f18,SW(F18)+16+(off); .spillsp f19,SW(F19)+16+(off); \
49 .spillsp f20,SW(F20)+16+(off); .spillsp f21,SW(F21)+16+(off); \
50 .spillsp f22,SW(F22)+16+(off); .spillsp f23,SW(F23)+16+(off); \
51 .spillsp f24,SW(F24)+16+(off); .spillsp f25,SW(F25)+16+(off); \
[all …]
H A Dentry.S246 adds r14=SW(R4)+16,sp
256 adds r15=SW(R5)+16,sp
260 add r14=SW(R4)+16,sp
262 st8.spill [r14]=r4,SW(R6)-SW(R4) // spill r4 and prefetch offset 0x1c0
270 adds r15=SW(R5)+16,sp
273 st8.spill [r15]=r5,SW(R7)-SW(R5) // spill r5
275 add r2=SW(F2)+16,sp // r2 = &sw->f2
277 st8.spill [r14]=r6,SW(B0)-SW(R6) // spill r6
279 add r3=SW(F3)+16,sp // r3 = &sw->f3
286 st8.spill [r15]=r7,SW(B2)-SW(R7) // spill r7
[all …]
H A Dmca_asm.S567 add temp1=SW(F2), regs
568 add temp2=SW(F3), regs
603 stf.spill [temp1]=f30,SW(B2)-SW(F30)
604 stf.spill [temp2]=f31,SW(B3)-SW(F31)
613 st8 [temp1]=temp3,SW(AR_LC)-SW(B4) // save b4
726 add temp1=SW(F2), regs
727 add temp2=SW(F3), regs
762 ldf.fill f30=[temp1],SW(B2)-SW(F30)
763 ldf.fill f31=[temp2],SW(B3)-SW(F31)
770 ld8 temp3=[temp1],SW(AR_LC)-SW(B4) // restore b4
H A Dunwind.c2253 unw.sw_off[unw.preg_index[UNW_REG_PRI_UNAT_GR]] = SW(CALLER_UNAT); in unw_init()
2254 unw.sw_off[unw.preg_index[UNW_REG_BSPSTORE]] = SW(AR_BSPSTORE); in unw_init()
2255 unw.sw_off[unw.preg_index[UNW_REG_PFS]] = SW(AR_PFS); in unw_init()
2256 unw.sw_off[unw.preg_index[UNW_REG_RP]] = SW(B0); in unw_init()
2257 unw.sw_off[unw.preg_index[UNW_REG_UNAT]] = SW(CALLER_UNAT); in unw_init()
2258 unw.sw_off[unw.preg_index[UNW_REG_PR]] = SW(PR); in unw_init()
2259 unw.sw_off[unw.preg_index[UNW_REG_LC]] = SW(AR_LC); in unw_init()
2260 unw.sw_off[unw.preg_index[UNW_REG_FPSR]] = SW(AR_FPSR); in unw_init()
2261 for (i = UNW_REG_R4, off = SW(R4); i <= UNW_REG_R7; ++i, off += 8) in unw_init()
2263 for (i = UNW_REG_B1, off = SW(B1); i <= UNW_REG_B5; ++i, off += 8) in unw_init()
[all …]
/OK3568_Linux_fs/kernel/Documentation/misc-devices/
H A Deeprom.rst38 Atmel 34C02B 2K 0x50 - 0x57, SW write protect at 0x30-37
39 Catalyst 34FC02 2K 0x50 - 0x57, SW write protect at 0x30-37
40 Catalyst 34RC02 2K 0x50 - 0x57, SW write protect at 0x30-37
41 Fairchild 34W02 2K 0x50 - 0x57, SW write protect at 0x30-37
42 Microchip 24AA52 2K 0x50 - 0x57, SW write protect at 0x30-37
43 ST M34C02 2K 0x50 - 0x57, SW write protect at 0x30-37
/OK3568_Linux_fs/kernel/arch/parisc/include/asm/
H A Dfloppy.h28 #define SW fd_routine[use_virtual_dma&1] macro
40 #define fd_get_dma_residue() SW._get_dma_residue(FLOPPY_DMA)
41 #define fd_dma_mem_alloc(size) SW._dma_mem_alloc(size)
42 #define fd_dma_setup(addr, size, mode, io) SW._dma_setup(addr, size, mode, io)
/OK3568_Linux_fs/kernel/arch/x86/include/asm/
H A Dfloppy.h30 #define SW fd_routine[use_virtual_dma & 1] macro
42 #define fd_get_dma_residue() SW._get_dma_residue(FLOPPY_DMA)
43 #define fd_dma_mem_alloc(size) SW._dma_mem_alloc(size)
44 #define fd_dma_setup(addr, size, mode, io) SW._dma_setup(addr, size, mode, io)
/OK3568_Linux_fs/u-boot/arch/arm/cpu/armv7/bcm235xx/
H A Dclk-core.h99 #define gate_is_sw_controllable(gate) FLAG_TEST(gate, GATE, SW)
181 .flags = FLAG(GATE, HW)|FLAG(GATE, SW)| \
193 .flags = FLAG(GATE, HW)|FLAG(GATE, SW)| \
204 .flags = FLAG(GATE, HW)|FLAG(GATE, SW)| \
214 .flags = FLAG(GATE, SW)|FLAG(GATE, SW_MANAGED)| \
/OK3568_Linux_fs/u-boot/arch/arm/cpu/armv7/bcm281xx/
H A Dclk-core.h99 #define gate_is_sw_controllable(gate) FLAG_TEST(gate, GATE, SW)
181 .flags = FLAG(GATE, HW)|FLAG(GATE, SW)| \
193 .flags = FLAG(GATE, HW)|FLAG(GATE, SW)| \
204 .flags = FLAG(GATE, HW)|FLAG(GATE, SW)| \
214 .flags = FLAG(GATE, SW)|FLAG(GATE, SW_MANAGED)| \
/OK3568_Linux_fs/kernel/drivers/clk/bcm/
H A Dclk-kona.h57 #define gate_is_sw_controllable(gate) FLAG_TEST(gate, GATE, SW)
165 .flags = FLAG(GATE, HW)|FLAG(GATE, SW)| \
177 .flags = FLAG(GATE, HW)|FLAG(GATE, SW)| \
188 .flags = FLAG(GATE, HW)|FLAG(GATE, SW)| \
198 .flags = FLAG(GATE, SW)|FLAG(GATE, SW_MANAGED)| \
/OK3568_Linux_fs/kernel/arch/arm64/
H A DMakefile.postlink22 --dump-section=$(shell $(READELF) -SW $@|grep -Eo '\.rela\.text\S*')=$@.rela.text \
23 --dump-section=$(shell $(READELF) -SW $@|grep -Eo '\.rela\.rodata\S*')=$@.rela.rodata \
/OK3568_Linux_fs/u-boot/board/freescale/t104xrdb/
H A DREADME285 NOR boot SW setting:
290 NAND boot SW setting:
295 SPI boot SW setting:
300 SD boot SW setting:
307 NOR boot SW setting:
312 NAND boot SW setting:
317 SPI boot SW setting:
322 SD boot SW setting:
/OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/misc/
H A Daspeed,cvic.txt12 The AST2500 supports a SW generated interrupt
25 SW interrupts from the ARM to the coprocessor.
/OK3568_Linux_fs/kernel/arch/arm/boot/dts/
H A Dexynos5250-arndale.dts34 label = "SW-TACT2";
41 label = "SW-TACT3";
48 label = "SW-TACT4";
55 label = "SW-TACT5";
62 label = "SW-TACT6";
69 label = "SW-TACT7";
/OK3568_Linux_fs/u-boot/arch/arm/cpu/armv8/zynqmp/
H A DKconfig128 bool "SW USBHOST_MODE"
131 bool "SW SATA_MODE"
/OK3568_Linux_fs/u-boot/doc/
H A DREADME.omap375 To make U-Boot for OMAP3 support NAND device SW or HW ECC calculation, U-Boot
80 To be compatible with NAND drivers using SW ECC (e.g. kernel code)
84 enables SW ECC calculation. HW ECC enabled with
/OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/power/reset/
H A Dst-reset.txt1 *Device-Tree bindings for ST SW reset functionality
/OK3568_Linux_fs/kernel/Documentation/networking/device_drivers/wifi/intel/
H A Dipw2100.rst178 1 SW based RF kill active (radio off)
180 3 Both HW and SW RF kill active (radio off)
186 0 If SW based RF kill active, turn the radio back on
187 1 If radio is on, activate SW based RF kill
192 If you enable the SW based RF kill and then toggle the HW
/OK3568_Linux_fs/kernel/Documentation/ABI/testing/
H A Dsysfs-driver-hid-corsair5 Description: Get/set the current playback mode. "SW" for software mode
/OK3568_Linux_fs/kernel/arch/powerpc/kernel/
H A Dalign.c41 #define SW 0x20 /* byte swap */ macro
232 if (flags & SW) { in emulate_spe()
/OK3568_Linux_fs/kernel/Documentation/devicetree/bindings/reset/
H A Dsnps,hsdk-reset.txt10 configuration register and second for corresponding SW reset and status bits
/OK3568_Linux_fs/kernel/Documentation/hwmon/
H A Dfam15h_power.rst102 iii. At time x, SW reads CpuSwPwrAcc MSR and samples the PTSC.
106 iv. At time y, SW reads CpuSwPwrAcc MSR and samples the PTSC.
/OK3568_Linux_fs/external/xserver/dix/
H A Dptrveloc.c443 SW = (1 << 5), enumerator
475 dir = W | SW | S; in DoGetDirection()
480 dir = NW | W | SW; in DoGetDirection()
482 dir = SE | S | SW; in DoGetDirection()
/OK3568_Linux_fs/buildroot/package/cryptodev/
H A DConfig.in35 HW/SW crypto acceleration to the Linux kernel and applications
/OK3568_Linux_fs/kernel/Documentation/hid/
H A Dhid-alps.rst149 SW ON/OFF status
174 SW ON/OFF status

12345