Home
last modified time | relevance | path

Searched refs:REG_READ_DATA_READY_DELAYS_ADDR (Results 1 – 8 of 8) sorted by relevance

/OK3568_Linux_fs/u-boot/drivers/ddr/marvell/axp/
H A Dddr3_read_leveling.c152 reg_read(REG_READ_DATA_READY_DELAYS_ADDR) & in ddr3_read_leveling_hw()
228 reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR); in ddr3_read_leveling_sw()
240 reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg); in ddr3_read_leveling_sw()
667 reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR); in ddr3_read_leveling_single_cs_rl_mode()
672 reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg); in ddr3_read_leveling_single_cs_rl_mode()
723 reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR); in ddr3_read_leveling_single_cs_rl_mode()
727 reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg); in ddr3_read_leveling_single_cs_rl_mode()
1069 reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR); in ddr3_read_leveling_single_cs_window_mode()
1074 reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg); in ddr3_read_leveling_single_cs_window_mode()
1196 reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR); in ddr3_read_leveling_single_cs_window_mode()
[all …]
H A Dddr3_dfs.c715 reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR); in ddr3_dfs_high_2_low()
719 dfs_reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg); in ddr3_dfs_high_2_low()
1516 reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR); in ddr3_dfs_low_2_high()
1521 dfs_reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg); in ddr3_dfs_low_2_high()
H A Dddr3_axp.h203 #define REG_READ_DATA_READY_DELAYS_ADDR 0x153C macro
H A Dddr3_hw_training.c769 *sdram_offset = reg_read(REG_READ_DATA_READY_DELAYS_ADDR); in ddr3_save_training()
858 reg_write(REG_READ_DATA_READY_DELAYS_ADDR, val); /* reg 0x153c */ in ddr3_read_training_results()
H A Dddr3_init.c114 debug_print_reg(REG_READ_DATA_READY_DELAYS_ADDR); in print_dunit_setup()
H A Dddr3_spd.c1054 reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg);
/OK3568_Linux_fs/u-boot/drivers/ddr/marvell/a38x/
H A Dddr3_hws_hw_training.c20 #define REG_READ_DATA_READY_DELAYS_ADDR 0x153c macro
H A Dddr3_hws_hw_training_def.h175 #define REG_READ_DATA_READY_DELAYS_ADDR 0x153c macro