1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) Marvell International Ltd. and its affiliates
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <spl.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/cpu.h>
12*4882a593Smuzhiyun #include <asm/arch/soc.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include "ddr3_hw_training.h"
15*4882a593Smuzhiyun
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun * Debug
18*4882a593Smuzhiyun */
19*4882a593Smuzhiyun #define DEBUG_RL_C(s, d, l) \
20*4882a593Smuzhiyun DEBUG_RL_S(s); DEBUG_RL_D(d, l); DEBUG_RL_S("\n")
21*4882a593Smuzhiyun #define DEBUG_RL_FULL_C(s, d, l) \
22*4882a593Smuzhiyun DEBUG_RL_FULL_S(s); DEBUG_RL_FULL_D(d, l); DEBUG_RL_FULL_S("\n")
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #ifdef MV_DEBUG_RL
25*4882a593Smuzhiyun #define DEBUG_RL_S(s) \
26*4882a593Smuzhiyun debug_cond(ddr3_get_log_level() >= MV_LOG_LEVEL_2, "%s", s)
27*4882a593Smuzhiyun #define DEBUG_RL_D(d, l) \
28*4882a593Smuzhiyun debug_cond(ddr3_get_log_level() >= MV_LOG_LEVEL_2, "%x", d)
29*4882a593Smuzhiyun #else
30*4882a593Smuzhiyun #define DEBUG_RL_S(s)
31*4882a593Smuzhiyun #define DEBUG_RL_D(d, l)
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #ifdef MV_DEBUG_RL_FULL
35*4882a593Smuzhiyun #define DEBUG_RL_FULL_S(s) puts(s)
36*4882a593Smuzhiyun #define DEBUG_RL_FULL_D(d, l) printf("%x", d)
37*4882a593Smuzhiyun #else
38*4882a593Smuzhiyun #define DEBUG_RL_FULL_S(s)
39*4882a593Smuzhiyun #define DEBUG_RL_FULL_D(d, l)
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun extern u32 rl_pattern[LEN_STD_PATTERN];
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun #ifdef RL_MODE
45*4882a593Smuzhiyun static int ddr3_read_leveling_single_cs_rl_mode(u32 cs, u32 freq,
46*4882a593Smuzhiyun int ratio_2to1, u32 ecc,
47*4882a593Smuzhiyun MV_DRAM_INFO *dram_info);
48*4882a593Smuzhiyun #else
49*4882a593Smuzhiyun static int ddr3_read_leveling_single_cs_window_mode(u32 cs, u32 freq,
50*4882a593Smuzhiyun int ratio_2to1, u32 ecc,
51*4882a593Smuzhiyun MV_DRAM_INFO *dram_info);
52*4882a593Smuzhiyun #endif
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun * Name: ddr3_read_leveling_hw
56*4882a593Smuzhiyun * Desc: Execute the Read leveling phase by HW
57*4882a593Smuzhiyun * Args: dram_info - main struct
58*4882a593Smuzhiyun * freq - current sequence frequency
59*4882a593Smuzhiyun * Notes:
60*4882a593Smuzhiyun * Returns: MV_OK if success, MV_FAIL if fail.
61*4882a593Smuzhiyun */
ddr3_read_leveling_hw(u32 freq,MV_DRAM_INFO * dram_info)62*4882a593Smuzhiyun int ddr3_read_leveling_hw(u32 freq, MV_DRAM_INFO *dram_info)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun u32 reg;
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* Debug message - Start Read leveling procedure */
67*4882a593Smuzhiyun DEBUG_RL_S("DDR3 - Read Leveling - Starting HW RL procedure\n");
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Start Auto Read Leveling procedure */
70*4882a593Smuzhiyun reg = 1 << REG_DRAM_TRAINING_RL_OFFS;
71*4882a593Smuzhiyun /* Config the retest number */
72*4882a593Smuzhiyun reg |= (COUNT_HW_RL << REG_DRAM_TRAINING_RETEST_OFFS);
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun /* Enable CS in the automatic process */
75*4882a593Smuzhiyun reg |= (dram_info->cs_ena << REG_DRAM_TRAINING_CS_OFFS);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_ADDR, reg); /* 0x15B0 - Training Register */
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun reg = reg_read(REG_DRAM_TRAINING_SHADOW_ADDR) |
80*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_AUTO_OFFS);
81*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_SHADOW_ADDR, reg);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Wait */
84*4882a593Smuzhiyun do {
85*4882a593Smuzhiyun reg = reg_read(REG_DRAM_TRAINING_SHADOW_ADDR) &
86*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_AUTO_OFFS);
87*4882a593Smuzhiyun } while (reg); /* Wait for '0' */
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Check if Successful */
90*4882a593Smuzhiyun if (reg_read(REG_DRAM_TRAINING_SHADOW_ADDR) &
91*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_ERROR_OFFS)) {
92*4882a593Smuzhiyun u32 delay, phase, pup, cs;
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun dram_info->rl_max_phase = 0;
95*4882a593Smuzhiyun dram_info->rl_min_phase = 10;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun /* Read results to arrays */
98*4882a593Smuzhiyun for (cs = 0; cs < MAX_CS; cs++) {
99*4882a593Smuzhiyun if (dram_info->cs_ena & (1 << cs)) {
100*4882a593Smuzhiyun for (pup = 0;
101*4882a593Smuzhiyun pup < dram_info->num_of_total_pups;
102*4882a593Smuzhiyun pup++) {
103*4882a593Smuzhiyun if (pup == dram_info->num_of_std_pups
104*4882a593Smuzhiyun && dram_info->ecc_ena)
105*4882a593Smuzhiyun pup = ECC_PUP;
106*4882a593Smuzhiyun reg =
107*4882a593Smuzhiyun ddr3_read_pup_reg(PUP_RL_MODE, cs,
108*4882a593Smuzhiyun pup);
109*4882a593Smuzhiyun phase = (reg >> REG_PHY_PHASE_OFFS) &
110*4882a593Smuzhiyun PUP_PHASE_MASK;
111*4882a593Smuzhiyun delay = reg & PUP_DELAY_MASK;
112*4882a593Smuzhiyun dram_info->rl_val[cs][pup][P] = phase;
113*4882a593Smuzhiyun if (phase > dram_info->rl_max_phase)
114*4882a593Smuzhiyun dram_info->rl_max_phase = phase;
115*4882a593Smuzhiyun if (phase < dram_info->rl_min_phase)
116*4882a593Smuzhiyun dram_info->rl_min_phase = phase;
117*4882a593Smuzhiyun dram_info->rl_val[cs][pup][D] = delay;
118*4882a593Smuzhiyun dram_info->rl_val[cs][pup][S] =
119*4882a593Smuzhiyun RL_FINAL_STATE;
120*4882a593Smuzhiyun reg =
121*4882a593Smuzhiyun ddr3_read_pup_reg(PUP_RL_MODE + 0x1,
122*4882a593Smuzhiyun cs, pup);
123*4882a593Smuzhiyun dram_info->rl_val[cs][pup][DQS] =
124*4882a593Smuzhiyun (reg & 0x3F);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun #ifdef MV_DEBUG_RL
127*4882a593Smuzhiyun /* Print results */
128*4882a593Smuzhiyun DEBUG_RL_C("DDR3 - Read Leveling - Results for CS - ",
129*4882a593Smuzhiyun (u32) cs, 1);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun for (pup = 0;
132*4882a593Smuzhiyun pup < (dram_info->num_of_total_pups);
133*4882a593Smuzhiyun pup++) {
134*4882a593Smuzhiyun if (pup == dram_info->num_of_std_pups
135*4882a593Smuzhiyun && dram_info->ecc_ena)
136*4882a593Smuzhiyun pup = ECC_PUP;
137*4882a593Smuzhiyun DEBUG_RL_S("DDR3 - Read Leveling - PUP: ");
138*4882a593Smuzhiyun DEBUG_RL_D((u32) pup, 1);
139*4882a593Smuzhiyun DEBUG_RL_S(", Phase: ");
140*4882a593Smuzhiyun DEBUG_RL_D((u32) dram_info->
141*4882a593Smuzhiyun rl_val[cs][pup][P], 1);
142*4882a593Smuzhiyun DEBUG_RL_S(", Delay: ");
143*4882a593Smuzhiyun DEBUG_RL_D((u32) dram_info->
144*4882a593Smuzhiyun rl_val[cs][pup][D], 2);
145*4882a593Smuzhiyun DEBUG_RL_S("\n");
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun #endif
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun dram_info->rd_rdy_dly =
152*4882a593Smuzhiyun reg_read(REG_READ_DATA_READY_DELAYS_ADDR) &
153*4882a593Smuzhiyun REG_READ_DATA_SAMPLE_DELAYS_MASK;
154*4882a593Smuzhiyun dram_info->rd_smpl_dly =
155*4882a593Smuzhiyun reg_read(REG_READ_DATA_SAMPLE_DELAYS_ADDR) &
156*4882a593Smuzhiyun REG_READ_DATA_READY_DELAYS_MASK;
157*4882a593Smuzhiyun #ifdef MV_DEBUG_RL
158*4882a593Smuzhiyun DEBUG_RL_C("DDR3 - Read Leveling - Read Sample Delay: ",
159*4882a593Smuzhiyun dram_info->rd_smpl_dly, 2);
160*4882a593Smuzhiyun DEBUG_RL_C("DDR3 - Read Leveling - Read Ready Delay: ",
161*4882a593Smuzhiyun dram_info->rd_rdy_dly, 2);
162*4882a593Smuzhiyun DEBUG_RL_S("DDR3 - Read Leveling - HW RL Ended Successfully\n");
163*4882a593Smuzhiyun #endif
164*4882a593Smuzhiyun return MV_OK;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun } else {
167*4882a593Smuzhiyun DEBUG_RL_S("DDR3 - Read Leveling - HW RL Error\n");
168*4882a593Smuzhiyun return MV_FAIL;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun /*
173*4882a593Smuzhiyun * Name: ddr3_read_leveling_sw
174*4882a593Smuzhiyun * Desc: Execute the Read leveling phase by SW
175*4882a593Smuzhiyun * Args: dram_info - main struct
176*4882a593Smuzhiyun * freq - current sequence frequency
177*4882a593Smuzhiyun * Notes:
178*4882a593Smuzhiyun * Returns: MV_OK if success, MV_FAIL if fail.
179*4882a593Smuzhiyun */
ddr3_read_leveling_sw(u32 freq,int ratio_2to1,MV_DRAM_INFO * dram_info)180*4882a593Smuzhiyun int ddr3_read_leveling_sw(u32 freq, int ratio_2to1, MV_DRAM_INFO *dram_info)
181*4882a593Smuzhiyun {
182*4882a593Smuzhiyun u32 reg, cs, ecc, pup_num, phase, delay, pup;
183*4882a593Smuzhiyun int status;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Debug message - Start Read leveling procedure */
186*4882a593Smuzhiyun DEBUG_RL_S("DDR3 - Read Leveling - Starting SW RL procedure\n");
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /* Enable SW Read Leveling */
189*4882a593Smuzhiyun reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
190*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
191*4882a593Smuzhiyun reg &= ~(1 << REG_DRAM_TRAINING_2_RL_MODE_OFFS);
192*4882a593Smuzhiyun /* [0]=1 - Enable SW override */
193*4882a593Smuzhiyun /* 0x15B8 - Training SW 2 Register */
194*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun #ifdef RL_MODE
197*4882a593Smuzhiyun reg = (dram_info->cs_ena << REG_DRAM_TRAINING_CS_OFFS) |
198*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_AUTO_OFFS);
199*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_ADDR, reg); /* 0x15B0 - Training Register */
200*4882a593Smuzhiyun #endif
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun /* Loop for each CS */
203*4882a593Smuzhiyun for (cs = 0; cs < dram_info->num_cs; cs++) {
204*4882a593Smuzhiyun DEBUG_RL_C("DDR3 - Read Leveling - CS - ", (u32) cs, 1);
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun for (ecc = 0; ecc <= (dram_info->ecc_ena); ecc++) {
207*4882a593Smuzhiyun /* ECC Support - Switch ECC Mux on ecc=1 */
208*4882a593Smuzhiyun reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
209*4882a593Smuzhiyun ~(1 << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
210*4882a593Smuzhiyun reg |= (dram_info->ecc_ena *
211*4882a593Smuzhiyun ecc << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
212*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun if (ecc)
215*4882a593Smuzhiyun DEBUG_RL_S("DDR3 - Read Leveling - ECC Mux Enabled\n");
216*4882a593Smuzhiyun else
217*4882a593Smuzhiyun DEBUG_RL_S("DDR3 - Read Leveling - ECC Mux Disabled\n");
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Set current sample delays */
220*4882a593Smuzhiyun reg = reg_read(REG_READ_DATA_SAMPLE_DELAYS_ADDR);
221*4882a593Smuzhiyun reg &= ~(REG_READ_DATA_SAMPLE_DELAYS_MASK <<
222*4882a593Smuzhiyun (REG_READ_DATA_SAMPLE_DELAYS_OFFS * cs));
223*4882a593Smuzhiyun reg |= (dram_info->cl <<
224*4882a593Smuzhiyun (REG_READ_DATA_SAMPLE_DELAYS_OFFS * cs));
225*4882a593Smuzhiyun reg_write(REG_READ_DATA_SAMPLE_DELAYS_ADDR, reg);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* Set current Ready delay */
228*4882a593Smuzhiyun reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR);
229*4882a593Smuzhiyun reg &= ~(REG_READ_DATA_READY_DELAYS_MASK <<
230*4882a593Smuzhiyun (REG_READ_DATA_READY_DELAYS_OFFS * cs));
231*4882a593Smuzhiyun if (!ratio_2to1) {
232*4882a593Smuzhiyun /* 1:1 mode */
233*4882a593Smuzhiyun reg |= ((dram_info->cl + 1) <<
234*4882a593Smuzhiyun (REG_READ_DATA_READY_DELAYS_OFFS * cs));
235*4882a593Smuzhiyun } else {
236*4882a593Smuzhiyun /* 2:1 mode */
237*4882a593Smuzhiyun reg |= ((dram_info->cl + 2) <<
238*4882a593Smuzhiyun (REG_READ_DATA_READY_DELAYS_OFFS * cs));
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun /* Read leveling Single CS[cs] */
243*4882a593Smuzhiyun #ifdef RL_MODE
244*4882a593Smuzhiyun status =
245*4882a593Smuzhiyun ddr3_read_leveling_single_cs_rl_mode(cs, freq,
246*4882a593Smuzhiyun ratio_2to1,
247*4882a593Smuzhiyun ecc,
248*4882a593Smuzhiyun dram_info);
249*4882a593Smuzhiyun if (MV_OK != status)
250*4882a593Smuzhiyun return status;
251*4882a593Smuzhiyun #else
252*4882a593Smuzhiyun status =
253*4882a593Smuzhiyun ddr3_read_leveling_single_cs_window_mode(cs, freq,
254*4882a593Smuzhiyun ratio_2to1,
255*4882a593Smuzhiyun ecc,
256*4882a593Smuzhiyun dram_info)
257*4882a593Smuzhiyun if (MV_OK != status)
258*4882a593Smuzhiyun return status;
259*4882a593Smuzhiyun #endif
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun /* Print results */
263*4882a593Smuzhiyun DEBUG_RL_C("DDR3 - Read Leveling - Results for CS - ", (u32) cs,
264*4882a593Smuzhiyun 1);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun for (pup = 0;
267*4882a593Smuzhiyun pup < (dram_info->num_of_std_pups + dram_info->ecc_ena);
268*4882a593Smuzhiyun pup++) {
269*4882a593Smuzhiyun DEBUG_RL_S("DDR3 - Read Leveling - PUP: ");
270*4882a593Smuzhiyun DEBUG_RL_D((u32) pup, 1);
271*4882a593Smuzhiyun DEBUG_RL_S(", Phase: ");
272*4882a593Smuzhiyun DEBUG_RL_D((u32) dram_info->rl_val[cs][pup][P], 1);
273*4882a593Smuzhiyun DEBUG_RL_S(", Delay: ");
274*4882a593Smuzhiyun DEBUG_RL_D((u32) dram_info->rl_val[cs][pup][D], 2);
275*4882a593Smuzhiyun DEBUG_RL_S("\n");
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun DEBUG_RL_C("DDR3 - Read Leveling - Read Sample Delay: ",
279*4882a593Smuzhiyun dram_info->rd_smpl_dly, 2);
280*4882a593Smuzhiyun DEBUG_RL_C("DDR3 - Read Leveling - Read Ready Delay: ",
281*4882a593Smuzhiyun dram_info->rd_rdy_dly, 2);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /* Configure PHY with average of 3 locked leveling settings */
284*4882a593Smuzhiyun for (pup = 0;
285*4882a593Smuzhiyun pup < (dram_info->num_of_std_pups + dram_info->ecc_ena);
286*4882a593Smuzhiyun pup++) {
287*4882a593Smuzhiyun /* ECC support - bit 8 */
288*4882a593Smuzhiyun pup_num = (pup == dram_info->num_of_std_pups) ? ECC_BIT : pup;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /* For now, set last cnt result */
291*4882a593Smuzhiyun phase = dram_info->rl_val[cs][pup][P];
292*4882a593Smuzhiyun delay = dram_info->rl_val[cs][pup][D];
293*4882a593Smuzhiyun ddr3_write_pup_reg(PUP_RL_MODE, cs, pup_num, phase,
294*4882a593Smuzhiyun delay);
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun /* Reset PHY read FIFO */
299*4882a593Smuzhiyun reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
300*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_2_FIFO_RST_OFFS);
301*4882a593Smuzhiyun /* 0x15B8 - Training SW 2 Register */
302*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun do {
305*4882a593Smuzhiyun reg = (reg_read(REG_DRAM_TRAINING_2_ADDR)) &
306*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_2_FIFO_RST_OFFS);
307*4882a593Smuzhiyun } while (reg); /* Wait for '0' */
308*4882a593Smuzhiyun
309*4882a593Smuzhiyun /* ECC Support - Switch ECC Mux off ecc=0 */
310*4882a593Smuzhiyun reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
311*4882a593Smuzhiyun ~(1 << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
312*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun #ifdef RL_MODE
315*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_ADDR, 0); /* 0x15B0 - Training Register */
316*4882a593Smuzhiyun #endif
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun /* Disable SW Read Leveling */
319*4882a593Smuzhiyun reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
320*4882a593Smuzhiyun ~(1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
321*4882a593Smuzhiyun /* [0] = 0 - Disable SW override */
322*4882a593Smuzhiyun reg = (reg | (0x1 << REG_DRAM_TRAINING_2_RL_MODE_OFFS));
323*4882a593Smuzhiyun /* [3] = 1 - Disable RL MODE */
324*4882a593Smuzhiyun /* 0x15B8 - Training SW 2 Register */
325*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun DEBUG_RL_S("DDR3 - Read Leveling - Finished RL procedure for all CS\n");
328*4882a593Smuzhiyun return MV_OK;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun #ifdef RL_MODE
332*4882a593Smuzhiyun /*
333*4882a593Smuzhiyun * overrun() extracted from ddr3_read_leveling_single_cs_rl_mode().
334*4882a593Smuzhiyun * This just got too much indented making it hard to read / edit.
335*4882a593Smuzhiyun */
overrun(u32 cs,MV_DRAM_INFO * info,u32 pup,u32 locked_pups,u32 * locked_sum,u32 ecc,int * first_octet_locked,int * counter_in_progress,int final_delay,u32 delay,u32 phase)336*4882a593Smuzhiyun static void overrun(u32 cs, MV_DRAM_INFO *info, u32 pup, u32 locked_pups,
337*4882a593Smuzhiyun u32 *locked_sum, u32 ecc, int *first_octet_locked,
338*4882a593Smuzhiyun int *counter_in_progress, int final_delay, u32 delay,
339*4882a593Smuzhiyun u32 phase)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun /* If no OverRun */
342*4882a593Smuzhiyun if (((~locked_pups >> pup) & 0x1) && (final_delay == 0)) {
343*4882a593Smuzhiyun int idx;
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun idx = pup + ecc * ECC_BIT;
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun /* PUP passed, start examining */
348*4882a593Smuzhiyun if (info->rl_val[cs][idx][S] == RL_UNLOCK_STATE) {
349*4882a593Smuzhiyun /* Must be RL_UNLOCK_STATE */
350*4882a593Smuzhiyun /* Match expected value ? - Update State Machine */
351*4882a593Smuzhiyun if (info->rl_val[cs][idx][C] < RL_RETRY_COUNT) {
352*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - We have no overrun and a match on pup: ",
353*4882a593Smuzhiyun (u32)pup, 1);
354*4882a593Smuzhiyun info->rl_val[cs][idx][C]++;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* If pup got to last state - lock the delays */
357*4882a593Smuzhiyun if (info->rl_val[cs][idx][C] == RL_RETRY_COUNT) {
358*4882a593Smuzhiyun info->rl_val[cs][idx][C] = 0;
359*4882a593Smuzhiyun info->rl_val[cs][idx][DS] = delay;
360*4882a593Smuzhiyun info->rl_val[cs][idx][PS] = phase;
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* Go to Final State */
363*4882a593Smuzhiyun info->rl_val[cs][idx][S] = RL_FINAL_STATE;
364*4882a593Smuzhiyun *locked_sum = *locked_sum + 1;
365*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - We have locked pup: ",
366*4882a593Smuzhiyun (u32)pup, 1);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /*
369*4882a593Smuzhiyun * If first lock - need to lock delays
370*4882a593Smuzhiyun */
371*4882a593Smuzhiyun if (*first_octet_locked == 0) {
372*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - We got first lock on pup: ",
373*4882a593Smuzhiyun (u32)pup, 1);
374*4882a593Smuzhiyun *first_octet_locked = 1;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun /*
378*4882a593Smuzhiyun * If pup is in not in final state but
379*4882a593Smuzhiyun * there was match - dont increment
380*4882a593Smuzhiyun * counter
381*4882a593Smuzhiyun */
382*4882a593Smuzhiyun } else {
383*4882a593Smuzhiyun *counter_in_progress = 1;
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun }
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun
390*4882a593Smuzhiyun /*
391*4882a593Smuzhiyun * Name: ddr3_read_leveling_single_cs_rl_mode
392*4882a593Smuzhiyun * Desc: Execute Read leveling for single Chip select
393*4882a593Smuzhiyun * Args: cs - current chip select
394*4882a593Smuzhiyun * freq - current sequence frequency
395*4882a593Smuzhiyun * ecc - ecc iteration indication
396*4882a593Smuzhiyun * dram_info - main struct
397*4882a593Smuzhiyun * Notes:
398*4882a593Smuzhiyun * Returns: MV_OK if success, MV_FAIL if fail.
399*4882a593Smuzhiyun */
ddr3_read_leveling_single_cs_rl_mode(u32 cs,u32 freq,int ratio_2to1,u32 ecc,MV_DRAM_INFO * dram_info)400*4882a593Smuzhiyun static int ddr3_read_leveling_single_cs_rl_mode(u32 cs, u32 freq,
401*4882a593Smuzhiyun int ratio_2to1, u32 ecc,
402*4882a593Smuzhiyun MV_DRAM_INFO *dram_info)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun u32 reg, delay, phase, pup, rd_sample_delay, add, locked_pups,
405*4882a593Smuzhiyun repeat_max_cnt, sdram_offset, locked_sum;
406*4882a593Smuzhiyun u32 phase_min, ui_max_delay;
407*4882a593Smuzhiyun int all_locked, first_octet_locked, counter_in_progress;
408*4882a593Smuzhiyun int final_delay = 0;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - Single CS - ", (u32) cs, 1);
411*4882a593Smuzhiyun
412*4882a593Smuzhiyun /* Init values */
413*4882a593Smuzhiyun phase = 0;
414*4882a593Smuzhiyun delay = 0;
415*4882a593Smuzhiyun rd_sample_delay = dram_info->cl;
416*4882a593Smuzhiyun all_locked = 0;
417*4882a593Smuzhiyun first_octet_locked = 0;
418*4882a593Smuzhiyun repeat_max_cnt = 0;
419*4882a593Smuzhiyun locked_sum = 0;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun for (pup = 0; pup < (dram_info->num_of_std_pups * (1 - ecc) + ecc);
422*4882a593Smuzhiyun pup++)
423*4882a593Smuzhiyun dram_info->rl_val[cs][pup + ecc * ECC_BIT][S] = 0;
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* Main loop */
426*4882a593Smuzhiyun while (!all_locked) {
427*4882a593Smuzhiyun counter_in_progress = 0;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - RdSmplDly = ");
430*4882a593Smuzhiyun DEBUG_RL_FULL_D(rd_sample_delay, 2);
431*4882a593Smuzhiyun DEBUG_RL_FULL_S(", RdRdyDly = ");
432*4882a593Smuzhiyun DEBUG_RL_FULL_D(dram_info->rd_rdy_dly, 2);
433*4882a593Smuzhiyun DEBUG_RL_FULL_S(", Phase = ");
434*4882a593Smuzhiyun DEBUG_RL_FULL_D(phase, 1);
435*4882a593Smuzhiyun DEBUG_RL_FULL_S(", Delay = ");
436*4882a593Smuzhiyun DEBUG_RL_FULL_D(delay, 2);
437*4882a593Smuzhiyun DEBUG_RL_FULL_S("\n");
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun * Broadcast to all PUPs current RL delays: DQS phase,
441*4882a593Smuzhiyun * leveling delay
442*4882a593Smuzhiyun */
443*4882a593Smuzhiyun ddr3_write_pup_reg(PUP_RL_MODE, cs, PUP_BC, phase, delay);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun /* Reset PHY read FIFO */
446*4882a593Smuzhiyun reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
447*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_2_FIFO_RST_OFFS);
448*4882a593Smuzhiyun /* 0x15B8 - Training SW 2 Register */
449*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun do {
452*4882a593Smuzhiyun reg = (reg_read(REG_DRAM_TRAINING_2_ADDR)) &
453*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_2_FIFO_RST_OFFS);
454*4882a593Smuzhiyun } while (reg); /* Wait for '0' */
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun /* Read pattern from SDRAM */
457*4882a593Smuzhiyun sdram_offset = cs * (SDRAM_CS_SIZE + 1) + SDRAM_RL_OFFS;
458*4882a593Smuzhiyun locked_pups = 0;
459*4882a593Smuzhiyun if (MV_OK !=
460*4882a593Smuzhiyun ddr3_sdram_compare(dram_info, 0xFF, &locked_pups,
461*4882a593Smuzhiyun rl_pattern, LEN_STD_PATTERN,
462*4882a593Smuzhiyun sdram_offset, 0, 0, NULL, 0))
463*4882a593Smuzhiyun return MV_DDR3_TRAINING_ERR_RD_LVL_RL_PATTERN;
464*4882a593Smuzhiyun
465*4882a593Smuzhiyun /* Octet evaluation */
466*4882a593Smuzhiyun /* pup_num = Q or 1 for ECC */
467*4882a593Smuzhiyun for (pup = 0; pup < (dram_info->num_of_std_pups * (1 - ecc) + ecc); pup++) {
468*4882a593Smuzhiyun /* Check Overrun */
469*4882a593Smuzhiyun if (!((reg_read(REG_DRAM_TRAINING_2_ADDR) >>
470*4882a593Smuzhiyun (REG_DRAM_TRAINING_2_OVERRUN_OFFS + pup)) & 0x1)) {
471*4882a593Smuzhiyun overrun(cs, dram_info, pup, locked_pups,
472*4882a593Smuzhiyun &locked_sum, ecc, &first_octet_locked,
473*4882a593Smuzhiyun &counter_in_progress, final_delay,
474*4882a593Smuzhiyun delay, phase);
475*4882a593Smuzhiyun } else {
476*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - We got overrun on pup: ",
477*4882a593Smuzhiyun (u32)pup, 1);
478*4882a593Smuzhiyun }
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (locked_sum == (dram_info->num_of_std_pups *
482*4882a593Smuzhiyun (1 - ecc) + ecc)) {
483*4882a593Smuzhiyun all_locked = 1;
484*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - Single Cs - All pups locked\n");
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /*
488*4882a593Smuzhiyun * This is a fix for unstable condition where pups are
489*4882a593Smuzhiyun * toggling between match and no match
490*4882a593Smuzhiyun */
491*4882a593Smuzhiyun /*
492*4882a593Smuzhiyun * If some of the pups is >1 <3, check if we did it too
493*4882a593Smuzhiyun * many times
494*4882a593Smuzhiyun */
495*4882a593Smuzhiyun if (counter_in_progress == 1) {
496*4882a593Smuzhiyun /* Notify at least one Counter is >=1 and < 3 */
497*4882a593Smuzhiyun if (repeat_max_cnt < RL_RETRY_COUNT) {
498*4882a593Smuzhiyun repeat_max_cnt++;
499*4882a593Smuzhiyun counter_in_progress = 1;
500*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - Counter is >=1 and <3\n");
501*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - So we will not increment the delay to see if locked again\n");
502*4882a593Smuzhiyun } else {
503*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - repeat_max_cnt reached max so now we will increment the delay\n");
504*4882a593Smuzhiyun counter_in_progress = 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun /*
509*4882a593Smuzhiyun * Check some of the pups are in the middle of state machine
510*4882a593Smuzhiyun * and don't increment the delays
511*4882a593Smuzhiyun */
512*4882a593Smuzhiyun if (!counter_in_progress && !all_locked) {
513*4882a593Smuzhiyun int idx;
514*4882a593Smuzhiyun
515*4882a593Smuzhiyun idx = pup + ecc * ECC_BIT;
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun repeat_max_cnt = 0;
518*4882a593Smuzhiyun /* if 1:1 mode */
519*4882a593Smuzhiyun if ((!ratio_2to1) && ((phase == 0) || (phase == 4)))
520*4882a593Smuzhiyun ui_max_delay = MAX_DELAY_INV;
521*4882a593Smuzhiyun else
522*4882a593Smuzhiyun ui_max_delay = MAX_DELAY;
523*4882a593Smuzhiyun
524*4882a593Smuzhiyun /* Increment Delay */
525*4882a593Smuzhiyun if (delay < ui_max_delay) {
526*4882a593Smuzhiyun delay++;
527*4882a593Smuzhiyun /*
528*4882a593Smuzhiyun * Mark the last delay/pahse place for
529*4882a593Smuzhiyun * window final place
530*4882a593Smuzhiyun */
531*4882a593Smuzhiyun if (delay == ui_max_delay) {
532*4882a593Smuzhiyun if ((!ratio_2to1 && phase ==
533*4882a593Smuzhiyun MAX_PHASE_RL_L_1TO1)
534*4882a593Smuzhiyun || (ratio_2to1 && phase ==
535*4882a593Smuzhiyun MAX_PHASE_RL_L_2TO1))
536*4882a593Smuzhiyun final_delay = 1;
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun } else {
539*4882a593Smuzhiyun /* Phase+CL Incrementation */
540*4882a593Smuzhiyun delay = 0;
541*4882a593Smuzhiyun
542*4882a593Smuzhiyun if (!ratio_2to1) {
543*4882a593Smuzhiyun /* 1:1 mode */
544*4882a593Smuzhiyun if (first_octet_locked) {
545*4882a593Smuzhiyun /* some Pup was Locked */
546*4882a593Smuzhiyun if (phase < MAX_PHASE_RL_L_1TO1) {
547*4882a593Smuzhiyun if (phase == 1) {
548*4882a593Smuzhiyun phase = 4;
549*4882a593Smuzhiyun } else {
550*4882a593Smuzhiyun phase++;
551*4882a593Smuzhiyun delay = MIN_DELAY_PHASE_1_LIMIT;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun } else {
554*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - ERROR - NOT all PUPs Locked\n");
555*4882a593Smuzhiyun DEBUG_RL_S("1)DDR3 - Read Leveling - ERROR - NOT all PUPs Locked n");
556*4882a593Smuzhiyun return MV_DDR3_TRAINING_ERR_RD_LVL_RL_PUP_UNLOCK;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun } else {
559*4882a593Smuzhiyun /* NO Pup was Locked */
560*4882a593Smuzhiyun if (phase < MAX_PHASE_RL_UL_1TO1) {
561*4882a593Smuzhiyun phase++;
562*4882a593Smuzhiyun delay =
563*4882a593Smuzhiyun MIN_DELAY_PHASE_1_LIMIT;
564*4882a593Smuzhiyun } else {
565*4882a593Smuzhiyun phase = 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun }
568*4882a593Smuzhiyun } else {
569*4882a593Smuzhiyun /* 2:1 mode */
570*4882a593Smuzhiyun if (first_octet_locked) {
571*4882a593Smuzhiyun /* some Pup was Locked */
572*4882a593Smuzhiyun if (phase < MAX_PHASE_RL_L_2TO1) {
573*4882a593Smuzhiyun phase++;
574*4882a593Smuzhiyun } else {
575*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - ERROR - NOT all PUPs Locked\n");
576*4882a593Smuzhiyun DEBUG_RL_S("2)DDR3 - Read Leveling - ERROR - NOT all PUPs Locked\n");
577*4882a593Smuzhiyun for (pup = 0; pup < (dram_info->num_of_std_pups * (1 - ecc) + ecc); pup++) {
578*4882a593Smuzhiyun /* pup_num = Q or 1 for ECC */
579*4882a593Smuzhiyun if (dram_info->rl_val[cs][idx][S]
580*4882a593Smuzhiyun == 0) {
581*4882a593Smuzhiyun DEBUG_RL_C("Failed byte is = ",
582*4882a593Smuzhiyun pup, 1);
583*4882a593Smuzhiyun }
584*4882a593Smuzhiyun }
585*4882a593Smuzhiyun return MV_DDR3_TRAINING_ERR_RD_LVL_RL_PUP_UNLOCK;
586*4882a593Smuzhiyun }
587*4882a593Smuzhiyun } else {
588*4882a593Smuzhiyun /* No Pup was Locked */
589*4882a593Smuzhiyun if (phase < MAX_PHASE_RL_UL_2TO1)
590*4882a593Smuzhiyun phase++;
591*4882a593Smuzhiyun else
592*4882a593Smuzhiyun phase = 0;
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun
596*4882a593Smuzhiyun /*
597*4882a593Smuzhiyun * If we finished a full Phases cycle (so now
598*4882a593Smuzhiyun * phase = 0, need to increment rd_sample_dly
599*4882a593Smuzhiyun */
600*4882a593Smuzhiyun if (phase == 0 && first_octet_locked == 0) {
601*4882a593Smuzhiyun rd_sample_delay++;
602*4882a593Smuzhiyun if (rd_sample_delay == 0x10) {
603*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - ERROR - NOT all PUPs Locked\n");
604*4882a593Smuzhiyun DEBUG_RL_S("3)DDR3 - Read Leveling - ERROR - NOT all PUPs Locked\n");
605*4882a593Smuzhiyun for (pup = 0; pup < (dram_info->num_of_std_pups * (1 - ecc) + ecc); pup++) {
606*4882a593Smuzhiyun /* pup_num = Q or 1 for ECC */
607*4882a593Smuzhiyun if (dram_info->
608*4882a593Smuzhiyun rl_val[cs][idx][S] == 0) {
609*4882a593Smuzhiyun DEBUG_RL_C("Failed byte is = ",
610*4882a593Smuzhiyun pup, 1);
611*4882a593Smuzhiyun }
612*4882a593Smuzhiyun }
613*4882a593Smuzhiyun return MV_DDR3_TRAINING_ERR_RD_LVL_PUP_UNLOCK;
614*4882a593Smuzhiyun }
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun /* Set current rd_sample_delay */
617*4882a593Smuzhiyun reg = reg_read(REG_READ_DATA_SAMPLE_DELAYS_ADDR);
618*4882a593Smuzhiyun reg &= ~(REG_READ_DATA_SAMPLE_DELAYS_MASK
619*4882a593Smuzhiyun << (REG_READ_DATA_SAMPLE_DELAYS_OFFS
620*4882a593Smuzhiyun * cs));
621*4882a593Smuzhiyun reg |= (rd_sample_delay <<
622*4882a593Smuzhiyun (REG_READ_DATA_SAMPLE_DELAYS_OFFS *
623*4882a593Smuzhiyun cs));
624*4882a593Smuzhiyun reg_write(REG_READ_DATA_SAMPLE_DELAYS_ADDR,
625*4882a593Smuzhiyun reg);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
628*4882a593Smuzhiyun /*
629*4882a593Smuzhiyun * Set current rdReadyDelay according to the
630*4882a593Smuzhiyun * hash table (Need to do this in every phase
631*4882a593Smuzhiyun * change)
632*4882a593Smuzhiyun */
633*4882a593Smuzhiyun if (!ratio_2to1) {
634*4882a593Smuzhiyun /* 1:1 mode */
635*4882a593Smuzhiyun add = reg_read(REG_TRAINING_DEBUG_2_ADDR);
636*4882a593Smuzhiyun switch (phase) {
637*4882a593Smuzhiyun case 0:
638*4882a593Smuzhiyun add = (add >>
639*4882a593Smuzhiyun REG_TRAINING_DEBUG_2_OFFS);
640*4882a593Smuzhiyun break;
641*4882a593Smuzhiyun case 1:
642*4882a593Smuzhiyun add = (add >>
643*4882a593Smuzhiyun (REG_TRAINING_DEBUG_2_OFFS
644*4882a593Smuzhiyun + 3));
645*4882a593Smuzhiyun break;
646*4882a593Smuzhiyun case 4:
647*4882a593Smuzhiyun add = (add >>
648*4882a593Smuzhiyun (REG_TRAINING_DEBUG_2_OFFS
649*4882a593Smuzhiyun + 6));
650*4882a593Smuzhiyun break;
651*4882a593Smuzhiyun case 5:
652*4882a593Smuzhiyun add = (add >>
653*4882a593Smuzhiyun (REG_TRAINING_DEBUG_2_OFFS
654*4882a593Smuzhiyun + 9));
655*4882a593Smuzhiyun break;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun add &= REG_TRAINING_DEBUG_2_MASK;
658*4882a593Smuzhiyun } else {
659*4882a593Smuzhiyun /* 2:1 mode */
660*4882a593Smuzhiyun add = reg_read(REG_TRAINING_DEBUG_3_ADDR);
661*4882a593Smuzhiyun add = (add >>
662*4882a593Smuzhiyun (phase *
663*4882a593Smuzhiyun REG_TRAINING_DEBUG_3_OFFS));
664*4882a593Smuzhiyun add &= REG_TRAINING_DEBUG_3_MASK;
665*4882a593Smuzhiyun }
666*4882a593Smuzhiyun
667*4882a593Smuzhiyun reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR);
668*4882a593Smuzhiyun reg &= ~(REG_READ_DATA_READY_DELAYS_MASK <<
669*4882a593Smuzhiyun (REG_READ_DATA_READY_DELAYS_OFFS * cs));
670*4882a593Smuzhiyun reg |= ((rd_sample_delay + add) <<
671*4882a593Smuzhiyun (REG_READ_DATA_READY_DELAYS_OFFS * cs));
672*4882a593Smuzhiyun reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg);
673*4882a593Smuzhiyun dram_info->rd_smpl_dly = rd_sample_delay;
674*4882a593Smuzhiyun dram_info->rd_rdy_dly = rd_sample_delay + add;
675*4882a593Smuzhiyun }
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun /* Reset counters for pups with states<RD_STATE_COUNT */
678*4882a593Smuzhiyun for (pup = 0; pup <
679*4882a593Smuzhiyun (dram_info->num_of_std_pups * (1 - ecc) + ecc);
680*4882a593Smuzhiyun pup++) {
681*4882a593Smuzhiyun if (dram_info->rl_val[cs][idx][C] < RL_RETRY_COUNT)
682*4882a593Smuzhiyun dram_info->rl_val[cs][idx][C] = 0;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun }
685*4882a593Smuzhiyun }
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun phase_min = 10;
688*4882a593Smuzhiyun
689*4882a593Smuzhiyun for (pup = 0; pup < (dram_info->num_of_std_pups); pup++) {
690*4882a593Smuzhiyun if (dram_info->rl_val[cs][pup][PS] < phase_min)
691*4882a593Smuzhiyun phase_min = dram_info->rl_val[cs][pup][PS];
692*4882a593Smuzhiyun }
693*4882a593Smuzhiyun
694*4882a593Smuzhiyun /*
695*4882a593Smuzhiyun * Set current rdReadyDelay according to the hash table (Need to
696*4882a593Smuzhiyun * do this in every phase change)
697*4882a593Smuzhiyun */
698*4882a593Smuzhiyun if (!ratio_2to1) {
699*4882a593Smuzhiyun /* 1:1 mode */
700*4882a593Smuzhiyun add = reg_read(REG_TRAINING_DEBUG_2_ADDR);
701*4882a593Smuzhiyun switch (phase_min) {
702*4882a593Smuzhiyun case 0:
703*4882a593Smuzhiyun add = (add >> REG_TRAINING_DEBUG_2_OFFS);
704*4882a593Smuzhiyun break;
705*4882a593Smuzhiyun case 1:
706*4882a593Smuzhiyun add = (add >> (REG_TRAINING_DEBUG_2_OFFS + 3));
707*4882a593Smuzhiyun break;
708*4882a593Smuzhiyun case 4:
709*4882a593Smuzhiyun add = (add >> (REG_TRAINING_DEBUG_2_OFFS + 6));
710*4882a593Smuzhiyun break;
711*4882a593Smuzhiyun case 5:
712*4882a593Smuzhiyun add = (add >> (REG_TRAINING_DEBUG_2_OFFS + 9));
713*4882a593Smuzhiyun break;
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun add &= REG_TRAINING_DEBUG_2_MASK;
716*4882a593Smuzhiyun } else {
717*4882a593Smuzhiyun /* 2:1 mode */
718*4882a593Smuzhiyun add = reg_read(REG_TRAINING_DEBUG_3_ADDR);
719*4882a593Smuzhiyun add = (add >> (phase_min * REG_TRAINING_DEBUG_3_OFFS));
720*4882a593Smuzhiyun add &= REG_TRAINING_DEBUG_3_MASK;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR);
724*4882a593Smuzhiyun reg &= ~(REG_READ_DATA_READY_DELAYS_MASK <<
725*4882a593Smuzhiyun (REG_READ_DATA_READY_DELAYS_OFFS * cs));
726*4882a593Smuzhiyun reg |= ((rd_sample_delay + add) << (REG_READ_DATA_READY_DELAYS_OFFS * cs));
727*4882a593Smuzhiyun reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg);
728*4882a593Smuzhiyun dram_info->rd_rdy_dly = rd_sample_delay + add;
729*4882a593Smuzhiyun
730*4882a593Smuzhiyun for (cs = 0; cs < dram_info->num_cs; cs++) {
731*4882a593Smuzhiyun for (pup = 0; pup < dram_info->num_of_total_pups; pup++) {
732*4882a593Smuzhiyun reg = ddr3_read_pup_reg(PUP_RL_MODE + 0x1, cs, pup);
733*4882a593Smuzhiyun dram_info->rl_val[cs][pup][DQS] = (reg & 0x3F);
734*4882a593Smuzhiyun }
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun
737*4882a593Smuzhiyun return MV_OK;
738*4882a593Smuzhiyun }
739*4882a593Smuzhiyun
740*4882a593Smuzhiyun #else
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun /*
743*4882a593Smuzhiyun * Name: ddr3_read_leveling_single_cs_window_mode
744*4882a593Smuzhiyun * Desc: Execute Read leveling for single Chip select
745*4882a593Smuzhiyun * Args: cs - current chip select
746*4882a593Smuzhiyun * freq - current sequence frequency
747*4882a593Smuzhiyun * ecc - ecc iteration indication
748*4882a593Smuzhiyun * dram_info - main struct
749*4882a593Smuzhiyun * Notes:
750*4882a593Smuzhiyun * Returns: MV_OK if success, MV_FAIL if fail.
751*4882a593Smuzhiyun */
ddr3_read_leveling_single_cs_window_mode(u32 cs,u32 freq,int ratio_2to1,u32 ecc,MV_DRAM_INFO * dram_info)752*4882a593Smuzhiyun static int ddr3_read_leveling_single_cs_window_mode(u32 cs, u32 freq,
753*4882a593Smuzhiyun int ratio_2to1, u32 ecc,
754*4882a593Smuzhiyun MV_DRAM_INFO *dram_info)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun u32 reg, delay, phase, sum, pup, rd_sample_delay, add, locked_pups,
757*4882a593Smuzhiyun repeat_max_cnt, sdram_offset, final_sum, locked_sum;
758*4882a593Smuzhiyun u32 delay_s, delay_e, tmp, phase_min, ui_max_delay;
759*4882a593Smuzhiyun int all_locked, first_octet_locked, counter_in_progress;
760*4882a593Smuzhiyun int final_delay = 0;
761*4882a593Smuzhiyun
762*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - Single CS - ", (u32) cs, 1);
763*4882a593Smuzhiyun
764*4882a593Smuzhiyun /* Init values */
765*4882a593Smuzhiyun phase = 0;
766*4882a593Smuzhiyun delay = 0;
767*4882a593Smuzhiyun rd_sample_delay = dram_info->cl;
768*4882a593Smuzhiyun all_locked = 0;
769*4882a593Smuzhiyun first_octet_locked = 0;
770*4882a593Smuzhiyun repeat_max_cnt = 0;
771*4882a593Smuzhiyun sum = 0;
772*4882a593Smuzhiyun final_sum = 0;
773*4882a593Smuzhiyun locked_sum = 0;
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun for (pup = 0; pup < (dram_info->num_of_std_pups * (1 - ecc) + ecc);
776*4882a593Smuzhiyun pup++)
777*4882a593Smuzhiyun dram_info->rl_val[cs][pup + ecc * ECC_BIT][S] = 0;
778*4882a593Smuzhiyun
779*4882a593Smuzhiyun /* Main loop */
780*4882a593Smuzhiyun while (!all_locked) {
781*4882a593Smuzhiyun counter_in_progress = 0;
782*4882a593Smuzhiyun
783*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - RdSmplDly = ");
784*4882a593Smuzhiyun DEBUG_RL_FULL_D(rd_sample_delay, 2);
785*4882a593Smuzhiyun DEBUG_RL_FULL_S(", RdRdyDly = ");
786*4882a593Smuzhiyun DEBUG_RL_FULL_D(dram_info->rd_rdy_dly, 2);
787*4882a593Smuzhiyun DEBUG_RL_FULL_S(", Phase = ");
788*4882a593Smuzhiyun DEBUG_RL_FULL_D(phase, 1);
789*4882a593Smuzhiyun DEBUG_RL_FULL_S(", Delay = ");
790*4882a593Smuzhiyun DEBUG_RL_FULL_D(delay, 2);
791*4882a593Smuzhiyun DEBUG_RL_FULL_S("\n");
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun /*
794*4882a593Smuzhiyun * Broadcast to all PUPs current RL delays: DQS phase,leveling
795*4882a593Smuzhiyun * delay
796*4882a593Smuzhiyun */
797*4882a593Smuzhiyun ddr3_write_pup_reg(PUP_RL_MODE, cs, PUP_BC, phase, delay);
798*4882a593Smuzhiyun
799*4882a593Smuzhiyun /* Reset PHY read FIFO */
800*4882a593Smuzhiyun reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
801*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_2_FIFO_RST_OFFS);
802*4882a593Smuzhiyun /* 0x15B8 - Training SW 2 Register */
803*4882a593Smuzhiyun reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
804*4882a593Smuzhiyun
805*4882a593Smuzhiyun do {
806*4882a593Smuzhiyun reg = (reg_read(REG_DRAM_TRAINING_2_ADDR)) &
807*4882a593Smuzhiyun (1 << REG_DRAM_TRAINING_2_FIFO_RST_OFFS);
808*4882a593Smuzhiyun } while (reg); /* Wait for '0' */
809*4882a593Smuzhiyun
810*4882a593Smuzhiyun /* Read pattern from SDRAM */
811*4882a593Smuzhiyun sdram_offset = cs * (SDRAM_CS_SIZE + 1) + SDRAM_RL_OFFS;
812*4882a593Smuzhiyun locked_pups = 0;
813*4882a593Smuzhiyun if (MV_OK !=
814*4882a593Smuzhiyun ddr3_sdram_compare(dram_info, 0xFF, &locked_pups,
815*4882a593Smuzhiyun rl_pattern, LEN_STD_PATTERN,
816*4882a593Smuzhiyun sdram_offset, 0, 0, NULL, 0))
817*4882a593Smuzhiyun return MV_DDR3_TRAINING_ERR_RD_LVL_WIN_PATTERN;
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun /* Octet evaluation */
820*4882a593Smuzhiyun for (pup = 0; pup < (dram_info->num_of_std_pups *
821*4882a593Smuzhiyun (1 - ecc) + ecc); pup++) {
822*4882a593Smuzhiyun /* pup_num = Q or 1 for ECC */
823*4882a593Smuzhiyun int idx;
824*4882a593Smuzhiyun
825*4882a593Smuzhiyun idx = pup + ecc * ECC_BIT;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun /* Check Overrun */
828*4882a593Smuzhiyun if (!((reg_read(REG_DRAM_TRAINING_2_ADDR) >>
829*4882a593Smuzhiyun (REG_DRAM_TRAINING_2_OVERRUN_OFFS +
830*4882a593Smuzhiyun pup)) & 0x1)) {
831*4882a593Smuzhiyun /* If no OverRun */
832*4882a593Smuzhiyun
833*4882a593Smuzhiyun /* Inside the window */
834*4882a593Smuzhiyun if (dram_info->rl_val[cs][idx][S] == RL_WINDOW_STATE) {
835*4882a593Smuzhiyun /*
836*4882a593Smuzhiyun * Match expected value ? - Update
837*4882a593Smuzhiyun * State Machine
838*4882a593Smuzhiyun */
839*4882a593Smuzhiyun if (((~locked_pups >> pup) & 0x1)
840*4882a593Smuzhiyun && (final_delay == 0)) {
841*4882a593Smuzhiyun /* Match - Still inside the Window */
842*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - We got another match inside the window for pup: ",
843*4882a593Smuzhiyun (u32)pup, 1);
844*4882a593Smuzhiyun
845*4882a593Smuzhiyun } else {
846*4882a593Smuzhiyun /* We got fail -> this is the end of the window */
847*4882a593Smuzhiyun dram_info->rl_val[cs][idx][DE] = delay;
848*4882a593Smuzhiyun dram_info->rl_val[cs][idx][PE] = phase;
849*4882a593Smuzhiyun /* Go to Final State */
850*4882a593Smuzhiyun dram_info->rl_val[cs][idx][S]++;
851*4882a593Smuzhiyun final_sum++;
852*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - We finished the window for pup: ",
853*4882a593Smuzhiyun (u32)pup, 1);
854*4882a593Smuzhiyun }
855*4882a593Smuzhiyun
856*4882a593Smuzhiyun /* Before the start of the window */
857*4882a593Smuzhiyun } else if (dram_info->rl_val[cs][idx][S] ==
858*4882a593Smuzhiyun RL_UNLOCK_STATE) {
859*4882a593Smuzhiyun /* Must be RL_UNLOCK_STATE */
860*4882a593Smuzhiyun /*
861*4882a593Smuzhiyun * Match expected value ? - Update
862*4882a593Smuzhiyun * State Machine
863*4882a593Smuzhiyun */
864*4882a593Smuzhiyun if (dram_info->rl_val[cs][idx][C] <
865*4882a593Smuzhiyun RL_RETRY_COUNT) {
866*4882a593Smuzhiyun if (((~locked_pups >> pup) & 0x1)) {
867*4882a593Smuzhiyun /* Match */
868*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - We have no overrun and a match on pup: ",
869*4882a593Smuzhiyun (u32)pup, 1);
870*4882a593Smuzhiyun dram_info->rl_val[cs][idx][C]++;
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun /* If pup got to last state - lock the delays */
873*4882a593Smuzhiyun if (dram_info->rl_val[cs][idx][C] ==
874*4882a593Smuzhiyun RL_RETRY_COUNT) {
875*4882a593Smuzhiyun dram_info->rl_val[cs][idx][C] = 0;
876*4882a593Smuzhiyun dram_info->rl_val[cs][idx][DS] =
877*4882a593Smuzhiyun delay;
878*4882a593Smuzhiyun dram_info->rl_val[cs][idx][PS] =
879*4882a593Smuzhiyun phase;
880*4882a593Smuzhiyun dram_info->rl_val[cs][idx][S]++; /* Go to Window State */
881*4882a593Smuzhiyun locked_sum++;
882*4882a593Smuzhiyun /* Will count the pups that got locked */
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /* IF First lock - need to lock delays */
885*4882a593Smuzhiyun if (first_octet_locked == 0) {
886*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - We got first lock on pup: ",
887*4882a593Smuzhiyun (u32)pup, 1);
888*4882a593Smuzhiyun first_octet_locked
889*4882a593Smuzhiyun =
890*4882a593Smuzhiyun 1;
891*4882a593Smuzhiyun }
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun /* if pup is in not in final state but there was match - dont increment counter */
895*4882a593Smuzhiyun else {
896*4882a593Smuzhiyun counter_in_progress
897*4882a593Smuzhiyun = 1;
898*4882a593Smuzhiyun }
899*4882a593Smuzhiyun }
900*4882a593Smuzhiyun }
901*4882a593Smuzhiyun }
902*4882a593Smuzhiyun } else {
903*4882a593Smuzhiyun DEBUG_RL_FULL_C("DDR3 - Read Leveling - We got overrun on pup: ",
904*4882a593Smuzhiyun (u32)pup, 1);
905*4882a593Smuzhiyun counter_in_progress = 1;
906*4882a593Smuzhiyun }
907*4882a593Smuzhiyun }
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun if (final_sum == (dram_info->num_of_std_pups * (1 - ecc) + ecc)) {
910*4882a593Smuzhiyun all_locked = 1;
911*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - Single Cs - All pups locked\n");
912*4882a593Smuzhiyun }
913*4882a593Smuzhiyun
914*4882a593Smuzhiyun /*
915*4882a593Smuzhiyun * This is a fix for unstable condition where pups are
916*4882a593Smuzhiyun * toggling between match and no match
917*4882a593Smuzhiyun */
918*4882a593Smuzhiyun /*
919*4882a593Smuzhiyun * If some of the pups is >1 <3, check if we did it too many
920*4882a593Smuzhiyun * times
921*4882a593Smuzhiyun */
922*4882a593Smuzhiyun if (counter_in_progress == 1) {
923*4882a593Smuzhiyun if (repeat_max_cnt < RL_RETRY_COUNT) {
924*4882a593Smuzhiyun /* Notify at least one Counter is >=1 and < 3 */
925*4882a593Smuzhiyun repeat_max_cnt++;
926*4882a593Smuzhiyun counter_in_progress = 1;
927*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - Counter is >=1 and <3\n");
928*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - So we will not increment the delay to see if locked again\n");
929*4882a593Smuzhiyun } else {
930*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - repeat_max_cnt reached max so now we will increment the delay\n");
931*4882a593Smuzhiyun counter_in_progress = 0;
932*4882a593Smuzhiyun }
933*4882a593Smuzhiyun }
934*4882a593Smuzhiyun
935*4882a593Smuzhiyun /*
936*4882a593Smuzhiyun * Check some of the pups are in the middle of state machine
937*4882a593Smuzhiyun * and don't increment the delays
938*4882a593Smuzhiyun */
939*4882a593Smuzhiyun if (!counter_in_progress && !all_locked) {
940*4882a593Smuzhiyun repeat_max_cnt = 0;
941*4882a593Smuzhiyun if (!ratio_2to1)
942*4882a593Smuzhiyun ui_max_delay = MAX_DELAY_INV;
943*4882a593Smuzhiyun else
944*4882a593Smuzhiyun ui_max_delay = MAX_DELAY;
945*4882a593Smuzhiyun
946*4882a593Smuzhiyun /* Increment Delay */
947*4882a593Smuzhiyun if (delay < ui_max_delay) {
948*4882a593Smuzhiyun /* Delay Incrementation */
949*4882a593Smuzhiyun delay++;
950*4882a593Smuzhiyun if (delay == ui_max_delay) {
951*4882a593Smuzhiyun /*
952*4882a593Smuzhiyun * Mark the last delay/pahse place
953*4882a593Smuzhiyun * for window final place
954*4882a593Smuzhiyun */
955*4882a593Smuzhiyun if ((!ratio_2to1
956*4882a593Smuzhiyun && phase == MAX_PHASE_RL_L_1TO1)
957*4882a593Smuzhiyun || (ratio_2to1
958*4882a593Smuzhiyun && phase ==
959*4882a593Smuzhiyun MAX_PHASE_RL_L_2TO1))
960*4882a593Smuzhiyun final_delay = 1;
961*4882a593Smuzhiyun }
962*4882a593Smuzhiyun } else {
963*4882a593Smuzhiyun /* Phase+CL Incrementation */
964*4882a593Smuzhiyun delay = 0;
965*4882a593Smuzhiyun if (!ratio_2to1) {
966*4882a593Smuzhiyun /* 1:1 mode */
967*4882a593Smuzhiyun if (first_octet_locked) {
968*4882a593Smuzhiyun /* some pupet was Locked */
969*4882a593Smuzhiyun if (phase < MAX_PHASE_RL_L_1TO1) {
970*4882a593Smuzhiyun #ifdef RL_WINDOW_WA
971*4882a593Smuzhiyun if (phase == 0)
972*4882a593Smuzhiyun #else
973*4882a593Smuzhiyun if (phase == 1)
974*4882a593Smuzhiyun #endif
975*4882a593Smuzhiyun phase = 4;
976*4882a593Smuzhiyun else
977*4882a593Smuzhiyun phase++;
978*4882a593Smuzhiyun } else {
979*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - ERROR - NOT all PUPs Locked\n");
980*4882a593Smuzhiyun return MV_DDR3_TRAINING_ERR_RD_LVL_WIN_PUP_UNLOCK;
981*4882a593Smuzhiyun }
982*4882a593Smuzhiyun } else {
983*4882a593Smuzhiyun /* No Pup was Locked */
984*4882a593Smuzhiyun if (phase < MAX_PHASE_RL_UL_1TO1) {
985*4882a593Smuzhiyun #ifdef RL_WINDOW_WA
986*4882a593Smuzhiyun if (phase == 0)
987*4882a593Smuzhiyun phase = 4;
988*4882a593Smuzhiyun #else
989*4882a593Smuzhiyun phase++;
990*4882a593Smuzhiyun #endif
991*4882a593Smuzhiyun } else
992*4882a593Smuzhiyun phase = 0;
993*4882a593Smuzhiyun }
994*4882a593Smuzhiyun } else {
995*4882a593Smuzhiyun /* 2:1 mode */
996*4882a593Smuzhiyun if (first_octet_locked) {
997*4882a593Smuzhiyun /* Some Pup was Locked */
998*4882a593Smuzhiyun if (phase < MAX_PHASE_RL_L_2TO1) {
999*4882a593Smuzhiyun phase++;
1000*4882a593Smuzhiyun } else {
1001*4882a593Smuzhiyun DEBUG_RL_FULL_S("DDR3 - Read Leveling - ERROR - NOT all PUPs Locked\n");
1002*4882a593Smuzhiyun return MV_DDR3_TRAINING_ERR_RD_LVL_WIN_PUP_UNLOCK;
1003*4882a593Smuzhiyun }
1004*4882a593Smuzhiyun } else {
1005*4882a593Smuzhiyun /* No Pup was Locked */
1006*4882a593Smuzhiyun if (phase < MAX_PHASE_RL_UL_2TO1)
1007*4882a593Smuzhiyun phase++;
1008*4882a593Smuzhiyun else
1009*4882a593Smuzhiyun phase = 0;
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun }
1012*4882a593Smuzhiyun
1013*4882a593Smuzhiyun /*
1014*4882a593Smuzhiyun * If we finished a full Phases cycle (so
1015*4882a593Smuzhiyun * now phase = 0, need to increment
1016*4882a593Smuzhiyun * rd_sample_dly
1017*4882a593Smuzhiyun */
1018*4882a593Smuzhiyun if (phase == 0 && first_octet_locked == 0) {
1019*4882a593Smuzhiyun rd_sample_delay++;
1020*4882a593Smuzhiyun
1021*4882a593Smuzhiyun /* Set current rd_sample_delay */
1022*4882a593Smuzhiyun reg = reg_read(REG_READ_DATA_SAMPLE_DELAYS_ADDR);
1023*4882a593Smuzhiyun reg &= ~(REG_READ_DATA_SAMPLE_DELAYS_MASK <<
1024*4882a593Smuzhiyun (REG_READ_DATA_SAMPLE_DELAYS_OFFS
1025*4882a593Smuzhiyun * cs));
1026*4882a593Smuzhiyun reg |= (rd_sample_delay <<
1027*4882a593Smuzhiyun (REG_READ_DATA_SAMPLE_DELAYS_OFFS *
1028*4882a593Smuzhiyun cs));
1029*4882a593Smuzhiyun reg_write(REG_READ_DATA_SAMPLE_DELAYS_ADDR,
1030*4882a593Smuzhiyun reg);
1031*4882a593Smuzhiyun }
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /*
1034*4882a593Smuzhiyun * Set current rdReadyDelay according to the
1035*4882a593Smuzhiyun * hash table (Need to do this in every phase
1036*4882a593Smuzhiyun * change)
1037*4882a593Smuzhiyun */
1038*4882a593Smuzhiyun if (!ratio_2to1) {
1039*4882a593Smuzhiyun /* 1:1 mode */
1040*4882a593Smuzhiyun add = reg_read(REG_TRAINING_DEBUG_2_ADDR);
1041*4882a593Smuzhiyun switch (phase) {
1042*4882a593Smuzhiyun case 0:
1043*4882a593Smuzhiyun add = add >>
1044*4882a593Smuzhiyun REG_TRAINING_DEBUG_2_OFFS;
1045*4882a593Smuzhiyun break;
1046*4882a593Smuzhiyun case 1:
1047*4882a593Smuzhiyun add = add >>
1048*4882a593Smuzhiyun (REG_TRAINING_DEBUG_2_OFFS
1049*4882a593Smuzhiyun + 3);
1050*4882a593Smuzhiyun break;
1051*4882a593Smuzhiyun case 4:
1052*4882a593Smuzhiyun add = add >>
1053*4882a593Smuzhiyun (REG_TRAINING_DEBUG_2_OFFS
1054*4882a593Smuzhiyun + 6);
1055*4882a593Smuzhiyun break;
1056*4882a593Smuzhiyun case 5:
1057*4882a593Smuzhiyun add = add >>
1058*4882a593Smuzhiyun (REG_TRAINING_DEBUG_2_OFFS
1059*4882a593Smuzhiyun + 9);
1060*4882a593Smuzhiyun break;
1061*4882a593Smuzhiyun }
1062*4882a593Smuzhiyun } else {
1063*4882a593Smuzhiyun /* 2:1 mode */
1064*4882a593Smuzhiyun add = reg_read(REG_TRAINING_DEBUG_3_ADDR);
1065*4882a593Smuzhiyun add = (add >> phase *
1066*4882a593Smuzhiyun REG_TRAINING_DEBUG_3_OFFS);
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun add &= REG_TRAINING_DEBUG_2_MASK;
1069*4882a593Smuzhiyun reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR);
1070*4882a593Smuzhiyun reg &= ~(REG_READ_DATA_READY_DELAYS_MASK <<
1071*4882a593Smuzhiyun (REG_READ_DATA_READY_DELAYS_OFFS * cs));
1072*4882a593Smuzhiyun reg |= ((rd_sample_delay + add) <<
1073*4882a593Smuzhiyun (REG_READ_DATA_READY_DELAYS_OFFS * cs));
1074*4882a593Smuzhiyun reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg);
1075*4882a593Smuzhiyun dram_info->rd_smpl_dly = rd_sample_delay;
1076*4882a593Smuzhiyun dram_info->rd_rdy_dly = rd_sample_delay + add;
1077*4882a593Smuzhiyun }
1078*4882a593Smuzhiyun
1079*4882a593Smuzhiyun /* Reset counters for pups with states<RD_STATE_COUNT */
1080*4882a593Smuzhiyun for (pup = 0;
1081*4882a593Smuzhiyun pup <
1082*4882a593Smuzhiyun (dram_info->num_of_std_pups * (1 - ecc) + ecc);
1083*4882a593Smuzhiyun pup++) {
1084*4882a593Smuzhiyun if (dram_info->rl_val[cs][idx][C] < RL_RETRY_COUNT)
1085*4882a593Smuzhiyun dram_info->rl_val[cs][idx][C] = 0;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun }
1088*4882a593Smuzhiyun }
1089*4882a593Smuzhiyun
1090*4882a593Smuzhiyun phase_min = 10;
1091*4882a593Smuzhiyun
1092*4882a593Smuzhiyun for (pup = 0; pup < (dram_info->num_of_std_pups); pup++) {
1093*4882a593Smuzhiyun DEBUG_RL_S("DDR3 - Read Leveling - Window info - PUP: ");
1094*4882a593Smuzhiyun DEBUG_RL_D((u32) pup, 1);
1095*4882a593Smuzhiyun DEBUG_RL_S(", PS: ");
1096*4882a593Smuzhiyun DEBUG_RL_D((u32) dram_info->rl_val[cs][pup][PS], 1);
1097*4882a593Smuzhiyun DEBUG_RL_S(", DS: ");
1098*4882a593Smuzhiyun DEBUG_RL_D((u32) dram_info->rl_val[cs][pup][DS], 2);
1099*4882a593Smuzhiyun DEBUG_RL_S(", PE: ");
1100*4882a593Smuzhiyun DEBUG_RL_D((u32) dram_info->rl_val[cs][pup][PE], 1);
1101*4882a593Smuzhiyun DEBUG_RL_S(", DE: ");
1102*4882a593Smuzhiyun DEBUG_RL_D((u32) dram_info->rl_val[cs][pup][DE], 2);
1103*4882a593Smuzhiyun DEBUG_RL_S("\n");
1104*4882a593Smuzhiyun }
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun /* Find center of the window procedure */
1107*4882a593Smuzhiyun for (pup = 0; pup < (dram_info->num_of_std_pups * (1 - ecc) + ecc);
1108*4882a593Smuzhiyun pup++) {
1109*4882a593Smuzhiyun #ifdef RL_WINDOW_WA
1110*4882a593Smuzhiyun if (!ratio_2to1) { /* 1:1 mode */
1111*4882a593Smuzhiyun if (dram_info->rl_val[cs][idx][PS] == 4)
1112*4882a593Smuzhiyun dram_info->rl_val[cs][idx][PS] = 1;
1113*4882a593Smuzhiyun if (dram_info->rl_val[cs][idx][PE] == 4)
1114*4882a593Smuzhiyun dram_info->rl_val[cs][idx][PE] = 1;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun delay_s = dram_info->rl_val[cs][idx][PS] *
1117*4882a593Smuzhiyun MAX_DELAY_INV + dram_info->rl_val[cs][idx][DS];
1118*4882a593Smuzhiyun delay_e = dram_info->rl_val[cs][idx][PE] *
1119*4882a593Smuzhiyun MAX_DELAY_INV + dram_info->rl_val[cs][idx][DE];
1120*4882a593Smuzhiyun
1121*4882a593Smuzhiyun tmp = (delay_e - delay_s) / 2 + delay_s;
1122*4882a593Smuzhiyun phase = tmp / MAX_DELAY_INV;
1123*4882a593Smuzhiyun if (phase == 1) /* 1:1 mode */
1124*4882a593Smuzhiyun phase = 4;
1125*4882a593Smuzhiyun
1126*4882a593Smuzhiyun if (phase < phase_min) /* for the read ready delay */
1127*4882a593Smuzhiyun phase_min = phase;
1128*4882a593Smuzhiyun
1129*4882a593Smuzhiyun dram_info->rl_val[cs][idx][P] = phase;
1130*4882a593Smuzhiyun dram_info->rl_val[cs][idx][D] = tmp % MAX_DELAY_INV;
1131*4882a593Smuzhiyun
1132*4882a593Smuzhiyun } else {
1133*4882a593Smuzhiyun delay_s = dram_info->rl_val[cs][idx][PS] *
1134*4882a593Smuzhiyun MAX_DELAY + dram_info->rl_val[cs][idx][DS];
1135*4882a593Smuzhiyun delay_e = dram_info->rl_val[cs][idx][PE] *
1136*4882a593Smuzhiyun MAX_DELAY + dram_info->rl_val[cs][idx][DE];
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun tmp = (delay_e - delay_s) / 2 + delay_s;
1139*4882a593Smuzhiyun phase = tmp / MAX_DELAY;
1140*4882a593Smuzhiyun
1141*4882a593Smuzhiyun if (phase < phase_min) /* for the read ready delay */
1142*4882a593Smuzhiyun phase_min = phase;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun dram_info->rl_val[cs][idx][P] = phase;
1145*4882a593Smuzhiyun dram_info->rl_val[cs][idx][D] = tmp % MAX_DELAY;
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun #else
1148*4882a593Smuzhiyun if (!ratio_2to1) { /* 1:1 mode */
1149*4882a593Smuzhiyun if (dram_info->rl_val[cs][idx][PS] > 1)
1150*4882a593Smuzhiyun dram_info->rl_val[cs][idx][PS] -= 2;
1151*4882a593Smuzhiyun if (dram_info->rl_val[cs][idx][PE] > 1)
1152*4882a593Smuzhiyun dram_info->rl_val[cs][idx][PE] -= 2;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun delay_s = dram_info->rl_val[cs][idx][PS] * MAX_DELAY +
1156*4882a593Smuzhiyun dram_info->rl_val[cs][idx][DS];
1157*4882a593Smuzhiyun delay_e = dram_info->rl_val[cs][idx][PE] * MAX_DELAY +
1158*4882a593Smuzhiyun dram_info->rl_val[cs][idx][DE];
1159*4882a593Smuzhiyun
1160*4882a593Smuzhiyun tmp = (delay_e - delay_s) / 2 + delay_s;
1161*4882a593Smuzhiyun phase = tmp / MAX_DELAY;
1162*4882a593Smuzhiyun if (!ratio_2to1 && phase > 1) /* 1:1 mode */
1163*4882a593Smuzhiyun phase += 2;
1164*4882a593Smuzhiyun
1165*4882a593Smuzhiyun if (phase < phase_min) /* for the read ready delay */
1166*4882a593Smuzhiyun phase_min = phase;
1167*4882a593Smuzhiyun
1168*4882a593Smuzhiyun dram_info->rl_val[cs][idx][P] = phase;
1169*4882a593Smuzhiyun dram_info->rl_val[cs][idx][D] = tmp % MAX_DELAY;
1170*4882a593Smuzhiyun #endif
1171*4882a593Smuzhiyun }
1172*4882a593Smuzhiyun
1173*4882a593Smuzhiyun /* Set current rdReadyDelay according to the hash table (Need to do this in every phase change) */
1174*4882a593Smuzhiyun if (!ratio_2to1) { /* 1:1 mode */
1175*4882a593Smuzhiyun add = reg_read(REG_TRAINING_DEBUG_2_ADDR);
1176*4882a593Smuzhiyun switch (phase_min) {
1177*4882a593Smuzhiyun case 0:
1178*4882a593Smuzhiyun add = (add >> REG_TRAINING_DEBUG_2_OFFS);
1179*4882a593Smuzhiyun break;
1180*4882a593Smuzhiyun case 1:
1181*4882a593Smuzhiyun add = (add >> (REG_TRAINING_DEBUG_2_OFFS + 3));
1182*4882a593Smuzhiyun break;
1183*4882a593Smuzhiyun case 4:
1184*4882a593Smuzhiyun add = (add >> (REG_TRAINING_DEBUG_2_OFFS + 6));
1185*4882a593Smuzhiyun break;
1186*4882a593Smuzhiyun case 5:
1187*4882a593Smuzhiyun add = (add >> (REG_TRAINING_DEBUG_2_OFFS + 9));
1188*4882a593Smuzhiyun break;
1189*4882a593Smuzhiyun }
1190*4882a593Smuzhiyun } else { /* 2:1 mode */
1191*4882a593Smuzhiyun add = reg_read(REG_TRAINING_DEBUG_3_ADDR);
1192*4882a593Smuzhiyun add = (add >> phase_min * REG_TRAINING_DEBUG_3_OFFS);
1193*4882a593Smuzhiyun }
1194*4882a593Smuzhiyun
1195*4882a593Smuzhiyun add &= REG_TRAINING_DEBUG_2_MASK;
1196*4882a593Smuzhiyun reg = reg_read(REG_READ_DATA_READY_DELAYS_ADDR);
1197*4882a593Smuzhiyun reg &=
1198*4882a593Smuzhiyun ~(REG_READ_DATA_READY_DELAYS_MASK <<
1199*4882a593Smuzhiyun (REG_READ_DATA_READY_DELAYS_OFFS * cs));
1200*4882a593Smuzhiyun reg |=
1201*4882a593Smuzhiyun ((rd_sample_delay + add) << (REG_READ_DATA_READY_DELAYS_OFFS * cs));
1202*4882a593Smuzhiyun reg_write(REG_READ_DATA_READY_DELAYS_ADDR, reg);
1203*4882a593Smuzhiyun dram_info->rd_rdy_dly = rd_sample_delay + add;
1204*4882a593Smuzhiyun
1205*4882a593Smuzhiyun for (cs = 0; cs < dram_info->num_cs; cs++) {
1206*4882a593Smuzhiyun for (pup = 0; pup < dram_info->num_of_total_pups; pup++) {
1207*4882a593Smuzhiyun reg = ddr3_read_pup_reg(PUP_RL_MODE + 0x1, cs, pup);
1208*4882a593Smuzhiyun dram_info->rl_val[cs][pup][DQS] = (reg & 0x3F);
1209*4882a593Smuzhiyun }
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun return MV_OK;
1213*4882a593Smuzhiyun }
1214*4882a593Smuzhiyun #endif
1215