Home
last modified time | relevance | path

Searched refs:DPLL_FPA01_P1_POST_DIV_SHIFT (Results 1 – 5 of 5) sorted by relevance

/OK3568_Linux_fs/kernel/drivers/gpu/drm/gma500/
H A Dpsb_intel_display.c338 DPLL_FPA01_P1_POST_DIV_SHIFT); in psb_intel_crtc_clock_get()
354 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2; in psb_intel_crtc_clock_get()
H A Dcdv_intel_display.c878 DPLL_FPA01_P1_POST_DIV_SHIFT); in cdv_intel_crtc_clock_get()
898 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2; in cdv_intel_crtc_clock_get()
H A Dpsb_intel_reg.h254 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 macro
/OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/display/
H A Dintel_display.c8719 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; in i9xx_compute_dpll()
8772 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; in i8xx_compute_dpll()
8777 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT; in i8xx_compute_dpll()
10322 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT; in ilk_compute_dpll()
12166 DPLL_FPA01_P1_POST_DIV_SHIFT); in i9xx_crtc_clock_get()
12195 DPLL_FPA01_P1_POST_DIV_SHIFT); in i9xx_crtc_clock_get()
12206 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2; in i9xx_crtc_clock_get()
18084 ((clock.p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT) | in i830_enable_pipe()
/OK3568_Linux_fs/kernel/drivers/gpu/drm/i915/
H A Di915_reg.h3482 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 macro