xref: /OK3568_Linux_fs/kernel/drivers/gpu/drm/gma500/psb_intel_reg.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2009, Intel Corporation.
4*4882a593Smuzhiyun  */
5*4882a593Smuzhiyun #ifndef __PSB_INTEL_REG_H__
6*4882a593Smuzhiyun #define __PSB_INTEL_REG_H__
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun  * GPIO regs
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun #define GPIOA			0x5010
12*4882a593Smuzhiyun #define GPIOB			0x5014
13*4882a593Smuzhiyun #define GPIOC			0x5018
14*4882a593Smuzhiyun #define GPIOD			0x501c
15*4882a593Smuzhiyun #define GPIOE			0x5020
16*4882a593Smuzhiyun #define GPIOF			0x5024
17*4882a593Smuzhiyun #define GPIOG			0x5028
18*4882a593Smuzhiyun #define GPIOH			0x502c
19*4882a593Smuzhiyun # define GPIO_CLOCK_DIR_MASK		(1 << 0)
20*4882a593Smuzhiyun # define GPIO_CLOCK_DIR_IN		(0 << 1)
21*4882a593Smuzhiyun # define GPIO_CLOCK_DIR_OUT		(1 << 1)
22*4882a593Smuzhiyun # define GPIO_CLOCK_VAL_MASK		(1 << 2)
23*4882a593Smuzhiyun # define GPIO_CLOCK_VAL_OUT		(1 << 3)
24*4882a593Smuzhiyun # define GPIO_CLOCK_VAL_IN		(1 << 4)
25*4882a593Smuzhiyun # define GPIO_CLOCK_PULLUP_DISABLE	(1 << 5)
26*4882a593Smuzhiyun # define GPIO_DATA_DIR_MASK		(1 << 8)
27*4882a593Smuzhiyun # define GPIO_DATA_DIR_IN		(0 << 9)
28*4882a593Smuzhiyun # define GPIO_DATA_DIR_OUT		(1 << 9)
29*4882a593Smuzhiyun # define GPIO_DATA_VAL_MASK		(1 << 10)
30*4882a593Smuzhiyun # define GPIO_DATA_VAL_OUT		(1 << 11)
31*4882a593Smuzhiyun # define GPIO_DATA_VAL_IN		(1 << 12)
32*4882a593Smuzhiyun # define GPIO_DATA_PULLUP_DISABLE	(1 << 13)
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun #define GMBUS0			0x5100 /* clock/port select */
35*4882a593Smuzhiyun #define   GMBUS_RATE_100KHZ	(0<<8)
36*4882a593Smuzhiyun #define   GMBUS_RATE_50KHZ	(1<<8)
37*4882a593Smuzhiyun #define   GMBUS_RATE_400KHZ	(2<<8) /* reserved on Pineview */
38*4882a593Smuzhiyun #define   GMBUS_RATE_1MHZ	(3<<8) /* reserved on Pineview */
39*4882a593Smuzhiyun #define   GMBUS_HOLD_EXT	(1<<7) /* 300ns hold time, rsvd on Pineview */
40*4882a593Smuzhiyun #define   GMBUS_PORT_DISABLED	0
41*4882a593Smuzhiyun #define   GMBUS_PORT_SSC	1
42*4882a593Smuzhiyun #define   GMBUS_PORT_VGADDC	2
43*4882a593Smuzhiyun #define   GMBUS_PORT_PANEL	3
44*4882a593Smuzhiyun #define   GMBUS_PORT_DPC	4 /* HDMIC */
45*4882a593Smuzhiyun #define   GMBUS_PORT_DPB	5 /* SDVO, HDMIB */
46*4882a593Smuzhiyun 				  /* 6 reserved */
47*4882a593Smuzhiyun #define   GMBUS_PORT_DPD	7 /* HDMID */
48*4882a593Smuzhiyun #define   GMBUS_NUM_PORTS       8
49*4882a593Smuzhiyun #define GMBUS1			0x5104 /* command/status */
50*4882a593Smuzhiyun #define   GMBUS_SW_CLR_INT	(1<<31)
51*4882a593Smuzhiyun #define   GMBUS_SW_RDY		(1<<30)
52*4882a593Smuzhiyun #define   GMBUS_ENT		(1<<29) /* enable timeout */
53*4882a593Smuzhiyun #define   GMBUS_CYCLE_NONE	(0<<25)
54*4882a593Smuzhiyun #define   GMBUS_CYCLE_WAIT	(1<<25)
55*4882a593Smuzhiyun #define   GMBUS_CYCLE_INDEX	(2<<25)
56*4882a593Smuzhiyun #define   GMBUS_CYCLE_STOP	(4<<25)
57*4882a593Smuzhiyun #define   GMBUS_BYTE_COUNT_SHIFT 16
58*4882a593Smuzhiyun #define   GMBUS_SLAVE_INDEX_SHIFT 8
59*4882a593Smuzhiyun #define   GMBUS_SLAVE_ADDR_SHIFT 1
60*4882a593Smuzhiyun #define   GMBUS_SLAVE_READ	(1<<0)
61*4882a593Smuzhiyun #define   GMBUS_SLAVE_WRITE	(0<<0)
62*4882a593Smuzhiyun #define GMBUS2			0x5108 /* status */
63*4882a593Smuzhiyun #define   GMBUS_INUSE		(1<<15)
64*4882a593Smuzhiyun #define   GMBUS_HW_WAIT_PHASE	(1<<14)
65*4882a593Smuzhiyun #define   GMBUS_STALL_TIMEOUT	(1<<13)
66*4882a593Smuzhiyun #define   GMBUS_INT		(1<<12)
67*4882a593Smuzhiyun #define   GMBUS_HW_RDY		(1<<11)
68*4882a593Smuzhiyun #define   GMBUS_SATOER		(1<<10)
69*4882a593Smuzhiyun #define   GMBUS_ACTIVE		(1<<9)
70*4882a593Smuzhiyun #define GMBUS3			0x510c /* data buffer bytes 3-0 */
71*4882a593Smuzhiyun #define GMBUS4			0x5110 /* interrupt mask (Pineview+) */
72*4882a593Smuzhiyun #define   GMBUS_SLAVE_TIMEOUT_EN (1<<4)
73*4882a593Smuzhiyun #define   GMBUS_NAK_EN		(1<<3)
74*4882a593Smuzhiyun #define   GMBUS_IDLE_EN		(1<<2)
75*4882a593Smuzhiyun #define   GMBUS_HW_WAIT_EN	(1<<1)
76*4882a593Smuzhiyun #define   GMBUS_HW_RDY_EN	(1<<0)
77*4882a593Smuzhiyun #define GMBUS5			0x5120 /* byte index */
78*4882a593Smuzhiyun #define   GMBUS_2BYTE_INDEX_EN	(1<<31)
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #define BLC_PWM_CTL		0x61254
81*4882a593Smuzhiyun #define BLC_PWM_CTL2		0x61250
82*4882a593Smuzhiyun #define  PWM_ENABLE		(1 << 31)
83*4882a593Smuzhiyun #define  PWM_LEGACY_MODE	(1 << 30)
84*4882a593Smuzhiyun #define  PWM_PIPE_B		(1 << 29)
85*4882a593Smuzhiyun #define BLC_PWM_CTL_C		0x62254
86*4882a593Smuzhiyun #define BLC_PWM_CTL2_C		0x62250
87*4882a593Smuzhiyun #define BACKLIGHT_MODULATION_FREQ_SHIFT		(17)
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun  * This is the most significant 15 bits of the number of backlight cycles in a
90*4882a593Smuzhiyun  * complete cycle of the modulated backlight control.
91*4882a593Smuzhiyun  *
92*4882a593Smuzhiyun  * The actual value is this field multiplied by two.
93*4882a593Smuzhiyun  */
94*4882a593Smuzhiyun #define BACKLIGHT_MODULATION_FREQ_MASK	(0x7fff << 17)
95*4882a593Smuzhiyun #define BLM_LEGACY_MODE			(1 << 16)
96*4882a593Smuzhiyun /*
97*4882a593Smuzhiyun  * This is the number of cycles out of the backlight modulation cycle for which
98*4882a593Smuzhiyun  * the backlight is on.
99*4882a593Smuzhiyun  *
100*4882a593Smuzhiyun  * This field must be no greater than the number of cycles in the complete
101*4882a593Smuzhiyun  * backlight modulation cycle.
102*4882a593Smuzhiyun  */
103*4882a593Smuzhiyun #define BACKLIGHT_DUTY_CYCLE_SHIFT	(0)
104*4882a593Smuzhiyun #define BACKLIGHT_DUTY_CYCLE_MASK	(0xffff)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun #define I915_GCFGC			0xf0
107*4882a593Smuzhiyun #define I915_LOW_FREQUENCY_ENABLE	(1 << 7)
108*4882a593Smuzhiyun #define I915_DISPLAY_CLOCK_190_200_MHZ	(0 << 4)
109*4882a593Smuzhiyun #define I915_DISPLAY_CLOCK_333_MHZ	(4 << 4)
110*4882a593Smuzhiyun #define I915_DISPLAY_CLOCK_MASK		(7 << 4)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun #define I855_HPLLCC			0xc0
113*4882a593Smuzhiyun #define I855_CLOCK_CONTROL_MASK		(3 << 0)
114*4882a593Smuzhiyun #define I855_CLOCK_133_200		(0 << 0)
115*4882a593Smuzhiyun #define I855_CLOCK_100_200		(1 << 0)
116*4882a593Smuzhiyun #define I855_CLOCK_100_133		(2 << 0)
117*4882a593Smuzhiyun #define I855_CLOCK_166_250		(3 << 0)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* I830 CRTC registers */
120*4882a593Smuzhiyun #define HTOTAL_A		0x60000
121*4882a593Smuzhiyun #define HBLANK_A		0x60004
122*4882a593Smuzhiyun #define HSYNC_A			0x60008
123*4882a593Smuzhiyun #define VTOTAL_A		0x6000c
124*4882a593Smuzhiyun #define VBLANK_A		0x60010
125*4882a593Smuzhiyun #define VSYNC_A			0x60014
126*4882a593Smuzhiyun #define PIPEASRC		0x6001c
127*4882a593Smuzhiyun #define BCLRPAT_A		0x60020
128*4882a593Smuzhiyun #define VSYNCSHIFT_A		0x60028
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define HTOTAL_B		0x61000
131*4882a593Smuzhiyun #define HBLANK_B		0x61004
132*4882a593Smuzhiyun #define HSYNC_B			0x61008
133*4882a593Smuzhiyun #define VTOTAL_B		0x6100c
134*4882a593Smuzhiyun #define VBLANK_B		0x61010
135*4882a593Smuzhiyun #define VSYNC_B			0x61014
136*4882a593Smuzhiyun #define PIPEBSRC		0x6101c
137*4882a593Smuzhiyun #define BCLRPAT_B		0x61020
138*4882a593Smuzhiyun #define VSYNCSHIFT_B		0x61028
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun #define HTOTAL_C		0x62000
141*4882a593Smuzhiyun #define HBLANK_C		0x62004
142*4882a593Smuzhiyun #define HSYNC_C			0x62008
143*4882a593Smuzhiyun #define VTOTAL_C		0x6200c
144*4882a593Smuzhiyun #define VBLANK_C		0x62010
145*4882a593Smuzhiyun #define VSYNC_C			0x62014
146*4882a593Smuzhiyun #define PIPECSRC		0x6201c
147*4882a593Smuzhiyun #define BCLRPAT_C		0x62020
148*4882a593Smuzhiyun #define VSYNCSHIFT_C		0x62028
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #define PP_STATUS		0x61200
151*4882a593Smuzhiyun # define PP_ON				(1 << 31)
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun  * Indicates that all dependencies of the panel are on:
154*4882a593Smuzhiyun  *
155*4882a593Smuzhiyun  * - PLL enabled
156*4882a593Smuzhiyun  * - pipe enabled
157*4882a593Smuzhiyun  * - LVDS/DVOB/DVOC on
158*4882a593Smuzhiyun  */
159*4882a593Smuzhiyun #define PP_READY			(1 << 30)
160*4882a593Smuzhiyun #define PP_SEQUENCE_NONE		(0 << 28)
161*4882a593Smuzhiyun #define PP_SEQUENCE_ON			(1 << 28)
162*4882a593Smuzhiyun #define PP_SEQUENCE_OFF			(2 << 28)
163*4882a593Smuzhiyun #define PP_SEQUENCE_MASK		0x30000000
164*4882a593Smuzhiyun #define	PP_CYCLE_DELAY_ACTIVE		(1 << 27)
165*4882a593Smuzhiyun #define	PP_SEQUENCE_STATE_ON_IDLE	(1 << 3)
166*4882a593Smuzhiyun #define	PP_SEQUENCE_STATE_MASK		0x0000000f
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun #define PP_CONTROL		0x61204
169*4882a593Smuzhiyun #define POWER_TARGET_ON			(1 << 0)
170*4882a593Smuzhiyun #define	PANEL_UNLOCK_REGS		(0xabcd << 16)
171*4882a593Smuzhiyun #define	PANEL_UNLOCK_MASK		(0xffff << 16)
172*4882a593Smuzhiyun #define	EDP_FORCE_VDD			(1 << 3)
173*4882a593Smuzhiyun #define	EDP_BLC_ENABLE			(1 << 2)
174*4882a593Smuzhiyun #define	PANEL_POWER_RESET		(1 << 1)
175*4882a593Smuzhiyun #define	PANEL_POWER_OFF			(0 << 0)
176*4882a593Smuzhiyun #define	PANEL_POWER_ON			(1 << 0)
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun /* Poulsbo/Oaktrail */
179*4882a593Smuzhiyun #define LVDSPP_ON		0x61208
180*4882a593Smuzhiyun #define LVDSPP_OFF		0x6120c
181*4882a593Smuzhiyun #define PP_CYCLE		0x61210
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun /* Cedartrail */
184*4882a593Smuzhiyun #define PP_ON_DELAYS		0x61208		/* Cedartrail */
185*4882a593Smuzhiyun #define PANEL_PORT_SELECT_MASK 		(3 << 30)
186*4882a593Smuzhiyun #define PANEL_PORT_SELECT_LVDS 		(0 << 30)
187*4882a593Smuzhiyun #define PANEL_PORT_SELECT_EDP		(1 << 30)
188*4882a593Smuzhiyun #define PANEL_POWER_UP_DELAY_MASK	(0x1fff0000)
189*4882a593Smuzhiyun #define PANEL_POWER_UP_DELAY_SHIFT	16
190*4882a593Smuzhiyun #define PANEL_LIGHT_ON_DELAY_MASK	(0x1fff)
191*4882a593Smuzhiyun #define PANEL_LIGHT_ON_DELAY_SHIFT	0
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #define PP_OFF_DELAYS		0x6120c		/* Cedartrail */
194*4882a593Smuzhiyun #define PANEL_POWER_DOWN_DELAY_MASK	(0x1fff0000)
195*4882a593Smuzhiyun #define PANEL_POWER_DOWN_DELAY_SHIFT	16
196*4882a593Smuzhiyun #define PANEL_LIGHT_OFF_DELAY_MASK	(0x1fff)
197*4882a593Smuzhiyun #define PANEL_LIGHT_OFF_DELAY_SHIFT	0
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define PP_DIVISOR		0x61210		/* Cedartrail */
200*4882a593Smuzhiyun #define  PP_REFERENCE_DIVIDER_MASK	(0xffffff00)
201*4882a593Smuzhiyun #define  PP_REFERENCE_DIVIDER_SHIFT	8
202*4882a593Smuzhiyun #define  PANEL_POWER_CYCLE_DELAY_MASK	(0x1f)
203*4882a593Smuzhiyun #define  PANEL_POWER_CYCLE_DELAY_SHIFT	0
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun #define PFIT_CONTROL		0x61230
206*4882a593Smuzhiyun #define PFIT_ENABLE			(1 << 31)
207*4882a593Smuzhiyun #define PFIT_PIPE_MASK			(3 << 29)
208*4882a593Smuzhiyun #define PFIT_PIPE_SHIFT			29
209*4882a593Smuzhiyun #define PFIT_SCALING_MODE_PILLARBOX	(1 << 27)
210*4882a593Smuzhiyun #define PFIT_SCALING_MODE_LETTERBOX	(3 << 26)
211*4882a593Smuzhiyun #define VERT_INTERP_DISABLE		(0 << 10)
212*4882a593Smuzhiyun #define VERT_INTERP_BILINEAR		(1 << 10)
213*4882a593Smuzhiyun #define VERT_INTERP_MASK		(3 << 10)
214*4882a593Smuzhiyun #define VERT_AUTO_SCALE			(1 << 9)
215*4882a593Smuzhiyun #define HORIZ_INTERP_DISABLE		(0 << 6)
216*4882a593Smuzhiyun #define HORIZ_INTERP_BILINEAR		(1 << 6)
217*4882a593Smuzhiyun #define HORIZ_INTERP_MASK		(3 << 6)
218*4882a593Smuzhiyun #define HORIZ_AUTO_SCALE		(1 << 5)
219*4882a593Smuzhiyun #define PANEL_8TO6_DITHER_ENABLE	(1 << 3)
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #define PFIT_PGM_RATIOS		0x61234
222*4882a593Smuzhiyun #define PFIT_VERT_SCALE_MASK			0xfff00000
223*4882a593Smuzhiyun #define PFIT_HORIZ_SCALE_MASK			0x0000fff0
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun #define PFIT_AUTO_RATIOS	0x61238
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #define DPLL_A			0x06014
228*4882a593Smuzhiyun #define DPLL_B			0x06018
229*4882a593Smuzhiyun #define DPLL_VCO_ENABLE			(1 << 31)
230*4882a593Smuzhiyun #define DPLL_DVO_HIGH_SPEED		(1 << 30)
231*4882a593Smuzhiyun #define DPLL_SYNCLOCK_ENABLE		(1 << 29)
232*4882a593Smuzhiyun #define DPLL_VGA_MODE_DIS		(1 << 28)
233*4882a593Smuzhiyun #define DPLLB_MODE_DAC_SERIAL		(1 << 26)	/* i915 */
234*4882a593Smuzhiyun #define DPLLB_MODE_LVDS			(2 << 26)	/* i915 */
235*4882a593Smuzhiyun #define DPLL_MODE_MASK			(3 << 26)
236*4882a593Smuzhiyun #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10	(0 << 24)	/* i915 */
237*4882a593Smuzhiyun #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5	(1 << 24)	/* i915 */
238*4882a593Smuzhiyun #define DPLLB_LVDS_P2_CLOCK_DIV_14	(0 << 24)	/* i915 */
239*4882a593Smuzhiyun #define DPLLB_LVDS_P2_CLOCK_DIV_7	(1 << 24)	/* i915 */
240*4882a593Smuzhiyun #define DPLL_P2_CLOCK_DIV_MASK		0x03000000	/* i915 */
241*4882a593Smuzhiyun #define DPLL_FPA0h1_P1_POST_DIV_MASK	0x00ff0000	/* i915 */
242*4882a593Smuzhiyun #define DPLL_LOCK			(1 << 15)	/* CDV */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun  *  The i830 generation, in DAC/serial mode, defines p1 as two plus this
246*4882a593Smuzhiyun  * bitfield, or just 2 if PLL_P1_DIVIDE_BY_TWO is set.
247*4882a593Smuzhiyun  */
248*4882a593Smuzhiyun # define DPLL_FPA01_P1_POST_DIV_MASK_I830	0x001f0000
249*4882a593Smuzhiyun /*
250*4882a593Smuzhiyun  * The i830 generation, in LVDS mode, defines P1 as the bit number set within
251*4882a593Smuzhiyun  * this field (only one bit may be set).
252*4882a593Smuzhiyun  */
253*4882a593Smuzhiyun #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS	0x003f0000
254*4882a593Smuzhiyun #define DPLL_FPA01_P1_POST_DIV_SHIFT	16
255*4882a593Smuzhiyun #define PLL_P2_DIVIDE_BY_4		(1 << 23)	/* i830, required
256*4882a593Smuzhiyun 							 * in DVO non-gang */
257*4882a593Smuzhiyun # define PLL_P1_DIVIDE_BY_TWO		(1 << 21)	/* i830 */
258*4882a593Smuzhiyun #define PLL_REF_INPUT_DREFCLK		(0 << 13)
259*4882a593Smuzhiyun #define PLL_REF_INPUT_TVCLKINA		(1 << 13)	/* i830 */
260*4882a593Smuzhiyun #define PLL_REF_INPUT_TVCLKINBC		(2 << 13)	/* SDVO
261*4882a593Smuzhiyun 								 * TVCLKIN */
262*4882a593Smuzhiyun #define PLLB_REF_INPUT_SPREADSPECTRUMIN	(3 << 13)
263*4882a593Smuzhiyun #define PLL_REF_INPUT_MASK		(3 << 13)
264*4882a593Smuzhiyun #define PLL_LOAD_PULSE_PHASE_SHIFT	9
265*4882a593Smuzhiyun /*
266*4882a593Smuzhiyun  * Parallel to Serial Load Pulse phase selection.
267*4882a593Smuzhiyun  * Selects the phase for the 10X DPLL clock for the PCIe
268*4882a593Smuzhiyun  * digital display port. The range is 4 to 13; 10 or more
269*4882a593Smuzhiyun  * is just a flip delay. The default is 6
270*4882a593Smuzhiyun  */
271*4882a593Smuzhiyun #define PLL_LOAD_PULSE_PHASE_MASK	(0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
272*4882a593Smuzhiyun #define DISPLAY_RATE_SELECT_FPA1	(1 << 8)
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun /*
275*4882a593Smuzhiyun  * SDVO multiplier for 945G/GM. Not used on 965.
276*4882a593Smuzhiyun  *
277*4882a593Smuzhiyun  * DPLL_MD_UDI_MULTIPLIER_MASK
278*4882a593Smuzhiyun  */
279*4882a593Smuzhiyun #define SDVO_MULTIPLIER_MASK		0x000000ff
280*4882a593Smuzhiyun #define SDVO_MULTIPLIER_SHIFT_HIRES	4
281*4882a593Smuzhiyun #define SDVO_MULTIPLIER_SHIFT_VGA	0
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun /*
284*4882a593Smuzhiyun  * PLL_MD
285*4882a593Smuzhiyun  */
286*4882a593Smuzhiyun /* Pipe A SDVO/UDI clock multiplier/divider register for G965. */
287*4882a593Smuzhiyun #define DPLL_A_MD		0x0601c
288*4882a593Smuzhiyun /* Pipe B SDVO/UDI clock multiplier/divider register for G965. */
289*4882a593Smuzhiyun #define DPLL_B_MD		0x06020
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun  * UDI pixel divider, controlling how many pixels are stuffed into a packet.
292*4882a593Smuzhiyun  *
293*4882a593Smuzhiyun  * Value is pixels minus 1.  Must be set to 1 pixel for SDVO.
294*4882a593Smuzhiyun  */
295*4882a593Smuzhiyun #define DPLL_MD_UDI_DIVIDER_MASK	0x3f000000
296*4882a593Smuzhiyun #define DPLL_MD_UDI_DIVIDER_SHIFT	24
297*4882a593Smuzhiyun /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
298*4882a593Smuzhiyun #define DPLL_MD_VGA_UDI_DIVIDER_MASK	0x003f0000
299*4882a593Smuzhiyun #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT	16
300*4882a593Smuzhiyun /*
301*4882a593Smuzhiyun  * SDVO/UDI pixel multiplier.
302*4882a593Smuzhiyun  *
303*4882a593Smuzhiyun  * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
304*4882a593Smuzhiyun  * clock rate is 10 times the DPLL clock.  At low resolution/refresh rate
305*4882a593Smuzhiyun  * modes, the bus rate would be below the limits, so SDVO allows for stuffing
306*4882a593Smuzhiyun  * dummy bytes in the datastream at an increased clock rate, with both sides of
307*4882a593Smuzhiyun  * the link knowing how many bytes are fill.
308*4882a593Smuzhiyun  *
309*4882a593Smuzhiyun  * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
310*4882a593Smuzhiyun  * rate to 130Mhz to get a bus rate of 1.30Ghz.  The DPLL clock rate would be
311*4882a593Smuzhiyun  * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
312*4882a593Smuzhiyun  * through an SDVO command.
313*4882a593Smuzhiyun  *
314*4882a593Smuzhiyun  * This register field has values of multiplication factor minus 1, with
315*4882a593Smuzhiyun  * a maximum multiplier of 5 for SDVO.
316*4882a593Smuzhiyun  */
317*4882a593Smuzhiyun #define DPLL_MD_UDI_MULTIPLIER_MASK	0x00003f00
318*4882a593Smuzhiyun #define DPLL_MD_UDI_MULTIPLIER_SHIFT	8
319*4882a593Smuzhiyun /*
320*4882a593Smuzhiyun  * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
321*4882a593Smuzhiyun  * This best be set to the default value (3) or the CRT won't work. No,
322*4882a593Smuzhiyun  * I don't entirely understand what this does...
323*4882a593Smuzhiyun  */
324*4882a593Smuzhiyun #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK	0x0000003f
325*4882a593Smuzhiyun #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun #define DPLL_TEST		0x606c
328*4882a593Smuzhiyun #define DPLLB_TEST_SDVO_DIV_1		(0 << 22)
329*4882a593Smuzhiyun #define DPLLB_TEST_SDVO_DIV_2		(1 << 22)
330*4882a593Smuzhiyun #define DPLLB_TEST_SDVO_DIV_4		(2 << 22)
331*4882a593Smuzhiyun #define DPLLB_TEST_SDVO_DIV_MASK	(3 << 22)
332*4882a593Smuzhiyun #define DPLLB_TEST_N_BYPASS		(1 << 19)
333*4882a593Smuzhiyun #define DPLLB_TEST_M_BYPASS		(1 << 18)
334*4882a593Smuzhiyun #define DPLLB_INPUT_BUFFER_ENABLE	(1 << 16)
335*4882a593Smuzhiyun #define DPLLA_TEST_N_BYPASS		(1 << 3)
336*4882a593Smuzhiyun #define DPLLA_TEST_M_BYPASS		(1 << 2)
337*4882a593Smuzhiyun #define DPLLA_INPUT_BUFFER_ENABLE	(1 << 0)
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun #define ADPA			0x61100
340*4882a593Smuzhiyun #define ADPA_DAC_ENABLE			(1 << 31)
341*4882a593Smuzhiyun #define ADPA_DAC_DISABLE		0
342*4882a593Smuzhiyun #define ADPA_PIPE_SELECT_MASK		(1 << 30)
343*4882a593Smuzhiyun #define ADPA_PIPE_A_SELECT		0
344*4882a593Smuzhiyun #define ADPA_PIPE_B_SELECT		(1 << 30)
345*4882a593Smuzhiyun #define ADPA_USE_VGA_HVPOLARITY		(1 << 15)
346*4882a593Smuzhiyun #define ADPA_SETS_HVPOLARITY		0
347*4882a593Smuzhiyun #define ADPA_VSYNC_CNTL_DISABLE		(1 << 11)
348*4882a593Smuzhiyun #define ADPA_VSYNC_CNTL_ENABLE		0
349*4882a593Smuzhiyun #define ADPA_HSYNC_CNTL_DISABLE		(1 << 10)
350*4882a593Smuzhiyun #define ADPA_HSYNC_CNTL_ENABLE		0
351*4882a593Smuzhiyun #define ADPA_VSYNC_ACTIVE_HIGH		(1 << 4)
352*4882a593Smuzhiyun #define ADPA_VSYNC_ACTIVE_LOW		0
353*4882a593Smuzhiyun #define ADPA_HSYNC_ACTIVE_HIGH		(1 << 3)
354*4882a593Smuzhiyun #define ADPA_HSYNC_ACTIVE_LOW		0
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun #define FPA0			0x06040
357*4882a593Smuzhiyun #define FPA1			0x06044
358*4882a593Smuzhiyun #define FPB0			0x06048
359*4882a593Smuzhiyun #define FPB1			0x0604c
360*4882a593Smuzhiyun #define FP_N_DIV_MASK			0x003f0000
361*4882a593Smuzhiyun #define FP_N_DIV_SHIFT			16
362*4882a593Smuzhiyun #define FP_M1_DIV_MASK			0x00003f00
363*4882a593Smuzhiyun #define FP_M1_DIV_SHIFT			8
364*4882a593Smuzhiyun #define FP_M2_DIV_MASK			0x0000003f
365*4882a593Smuzhiyun #define FP_M2_DIV_SHIFT			0
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun #define PORT_HOTPLUG_EN		0x61110
368*4882a593Smuzhiyun #define HDMIB_HOTPLUG_INT_EN		(1 << 29)
369*4882a593Smuzhiyun #define HDMIC_HOTPLUG_INT_EN		(1 << 28)
370*4882a593Smuzhiyun #define HDMID_HOTPLUG_INT_EN		(1 << 27)
371*4882a593Smuzhiyun #define SDVOB_HOTPLUG_INT_EN		(1 << 26)
372*4882a593Smuzhiyun #define SDVOC_HOTPLUG_INT_EN		(1 << 25)
373*4882a593Smuzhiyun #define TV_HOTPLUG_INT_EN		(1 << 18)
374*4882a593Smuzhiyun #define CRT_HOTPLUG_INT_EN		(1 << 9)
375*4882a593Smuzhiyun #define CRT_HOTPLUG_FORCE_DETECT	(1 << 3)
376*4882a593Smuzhiyun /* CDV.. */
377*4882a593Smuzhiyun #define CRT_HOTPLUG_ACTIVATION_PERIOD_64	(1 << 8)
378*4882a593Smuzhiyun #define CRT_HOTPLUG_DAC_ON_TIME_2M		(0 << 7)
379*4882a593Smuzhiyun #define CRT_HOTPLUG_DAC_ON_TIME_4M		(1 << 7)
380*4882a593Smuzhiyun #define CRT_HOTPLUG_VOLTAGE_COMPARE_40		(0 << 5)
381*4882a593Smuzhiyun #define CRT_HOTPLUG_VOLTAGE_COMPARE_50		(1 << 5)
382*4882a593Smuzhiyun #define CRT_HOTPLUG_VOLTAGE_COMPARE_60		(2 << 5)
383*4882a593Smuzhiyun #define CRT_HOTPLUG_VOLTAGE_COMPARE_70		(3 << 5)
384*4882a593Smuzhiyun #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK	(3 << 5)
385*4882a593Smuzhiyun #define CRT_HOTPLUG_DETECT_DELAY_1G		(0 << 4)
386*4882a593Smuzhiyun #define CRT_HOTPLUG_DETECT_DELAY_2G		(1 << 4)
387*4882a593Smuzhiyun #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV	(0 << 2)
388*4882a593Smuzhiyun #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV	(1 << 2)
389*4882a593Smuzhiyun #define CRT_HOTPLUG_DETECT_MASK			0x000000F8
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun #define PORT_HOTPLUG_STAT	0x61114
392*4882a593Smuzhiyun #define CRT_HOTPLUG_INT_STATUS		(1 << 11)
393*4882a593Smuzhiyun #define TV_HOTPLUG_INT_STATUS		(1 << 10)
394*4882a593Smuzhiyun #define CRT_HOTPLUG_MONITOR_MASK	(3 << 8)
395*4882a593Smuzhiyun #define CRT_HOTPLUG_MONITOR_COLOR	(3 << 8)
396*4882a593Smuzhiyun #define CRT_HOTPLUG_MONITOR_MONO	(2 << 8)
397*4882a593Smuzhiyun #define CRT_HOTPLUG_MONITOR_NONE	(0 << 8)
398*4882a593Smuzhiyun #define SDVOC_HOTPLUG_INT_STATUS	(1 << 7)
399*4882a593Smuzhiyun #define SDVOB_HOTPLUG_INT_STATUS	(1 << 6)
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun #define SDVOB			0x61140
402*4882a593Smuzhiyun #define SDVOC			0x61160
403*4882a593Smuzhiyun #define SDVO_ENABLE			(1 << 31)
404*4882a593Smuzhiyun #define SDVO_PIPE_B_SELECT		(1 << 30)
405*4882a593Smuzhiyun #define SDVO_STALL_SELECT		(1 << 29)
406*4882a593Smuzhiyun #define SDVO_INTERRUPT_ENABLE		(1 << 26)
407*4882a593Smuzhiyun #define SDVO_COLOR_RANGE_16_235		(1 << 8)
408*4882a593Smuzhiyun #define SDVO_AUDIO_ENABLE		(1 << 6)
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun /**
411*4882a593Smuzhiyun  * 915G/GM SDVO pixel multiplier.
412*4882a593Smuzhiyun  *
413*4882a593Smuzhiyun  * Programmed value is multiplier - 1, up to 5x.
414*4882a593Smuzhiyun  *
415*4882a593Smuzhiyun  * DPLL_MD_UDI_MULTIPLIER_MASK
416*4882a593Smuzhiyun  */
417*4882a593Smuzhiyun #define SDVO_PORT_MULTIPLY_MASK		(7 << 23)
418*4882a593Smuzhiyun #define SDVO_PORT_MULTIPLY_SHIFT	23
419*4882a593Smuzhiyun #define SDVO_PHASE_SELECT_MASK		(15 << 19)
420*4882a593Smuzhiyun #define SDVO_PHASE_SELECT_DEFAULT	(6 << 19)
421*4882a593Smuzhiyun #define SDVO_CLOCK_OUTPUT_INVERT	(1 << 18)
422*4882a593Smuzhiyun #define SDVOC_GANG_MODE			(1 << 16)
423*4882a593Smuzhiyun #define SDVO_BORDER_ENABLE		(1 << 7)
424*4882a593Smuzhiyun #define SDVOB_PCIE_CONCURRENCY		(1 << 3)
425*4882a593Smuzhiyun #define SDVO_DETECTED			(1 << 2)
426*4882a593Smuzhiyun /* Bits to be preserved when writing */
427*4882a593Smuzhiyun #define SDVOB_PRESERVE_MASK		((1 << 17) | (1 << 16) | (1 << 14))
428*4882a593Smuzhiyun #define SDVOC_PRESERVE_MASK		(1 << 17)
429*4882a593Smuzhiyun 
430*4882a593Smuzhiyun /*
431*4882a593Smuzhiyun  * This register controls the LVDS output enable, pipe selection, and data
432*4882a593Smuzhiyun  * format selection.
433*4882a593Smuzhiyun  *
434*4882a593Smuzhiyun  * All of the clock/data pairs are force powered down by power sequencing.
435*4882a593Smuzhiyun  */
436*4882a593Smuzhiyun #define LVDS			0x61180
437*4882a593Smuzhiyun /*
438*4882a593Smuzhiyun  * Enables the LVDS port.  This bit must be set before DPLLs are enabled, as
439*4882a593Smuzhiyun  * the DPLL semantics change when the LVDS is assigned to that pipe.
440*4882a593Smuzhiyun  */
441*4882a593Smuzhiyun #define LVDS_PORT_EN			(1 << 31)
442*4882a593Smuzhiyun /* Selects pipe B for LVDS data.  Must be set on pre-965. */
443*4882a593Smuzhiyun #define LVDS_PIPEB_SELECT		(1 << 30)
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun /* Turns on border drawing to allow centered display. */
446*4882a593Smuzhiyun #define LVDS_BORDER_EN			(1 << 15)
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /*
449*4882a593Smuzhiyun  * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
450*4882a593Smuzhiyun  * pixel.
451*4882a593Smuzhiyun  */
452*4882a593Smuzhiyun #define LVDS_A0A2_CLKA_POWER_MASK	(3 << 8)
453*4882a593Smuzhiyun #define LVDS_A0A2_CLKA_POWER_DOWN	(0 << 8)
454*4882a593Smuzhiyun #define LVDS_A0A2_CLKA_POWER_UP		(3 << 8)
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun  * Controls the A3 data pair, which contains the additional LSBs for 24 bit
457*4882a593Smuzhiyun  * mode.  Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
458*4882a593Smuzhiyun  * on.
459*4882a593Smuzhiyun  */
460*4882a593Smuzhiyun #define LVDS_A3_POWER_MASK		(3 << 6)
461*4882a593Smuzhiyun #define LVDS_A3_POWER_DOWN		(0 << 6)
462*4882a593Smuzhiyun #define LVDS_A3_POWER_UP		(3 << 6)
463*4882a593Smuzhiyun /*
464*4882a593Smuzhiyun  * Controls the CLKB pair.  This should only be set when LVDS_B0B3_POWER_UP
465*4882a593Smuzhiyun  * is set.
466*4882a593Smuzhiyun  */
467*4882a593Smuzhiyun #define LVDS_CLKB_POWER_MASK		(3 << 4)
468*4882a593Smuzhiyun #define LVDS_CLKB_POWER_DOWN		(0 << 4)
469*4882a593Smuzhiyun #define LVDS_CLKB_POWER_UP		(3 << 4)
470*4882a593Smuzhiyun /*
471*4882a593Smuzhiyun  * Controls the B0-B3 data pairs.  This must be set to match the DPLL p2
472*4882a593Smuzhiyun  * setting for whether we are in dual-channel mode.  The B3 pair will
473*4882a593Smuzhiyun  * additionally only be powered up when LVDS_A3_POWER_UP is set.
474*4882a593Smuzhiyun  */
475*4882a593Smuzhiyun #define LVDS_B0B3_POWER_MASK		(3 << 2)
476*4882a593Smuzhiyun #define LVDS_B0B3_POWER_DOWN		(0 << 2)
477*4882a593Smuzhiyun #define LVDS_B0B3_POWER_UP		(3 << 2)
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun #define PIPEACONF		0x70008
480*4882a593Smuzhiyun #define PIPEACONF_ENABLE		(1 << 31)
481*4882a593Smuzhiyun #define PIPEACONF_DISABLE		0
482*4882a593Smuzhiyun #define PIPEACONF_DOUBLE_WIDE		(1 << 30)
483*4882a593Smuzhiyun #define PIPECONF_ACTIVE			(1 << 30)
484*4882a593Smuzhiyun #define PIPECONF_DSIPLL_LOCK		(1 << 29)
485*4882a593Smuzhiyun #define PIPEACONF_SINGLE_WIDE		0
486*4882a593Smuzhiyun #define PIPEACONF_PIPE_UNLOCKED		0
487*4882a593Smuzhiyun #define PIPEACONF_DSR			(1 << 26)
488*4882a593Smuzhiyun #define PIPEACONF_PIPE_LOCKED		(1 << 25)
489*4882a593Smuzhiyun #define PIPEACONF_PALETTE		0
490*4882a593Smuzhiyun #define PIPECONF_FORCE_BORDER		(1 << 25)
491*4882a593Smuzhiyun #define PIPEACONF_GAMMA			(1 << 24)
492*4882a593Smuzhiyun #define PIPECONF_PROGRESSIVE		(0 << 21)
493*4882a593Smuzhiyun #define PIPECONF_INTERLACE_W_FIELD_INDICATION	(6 << 21)
494*4882a593Smuzhiyun #define PIPECONF_INTERLACE_FIELD_0_ONLY		(7 << 21)
495*4882a593Smuzhiyun #define PIPECONF_PLANE_OFF		(1 << 19)
496*4882a593Smuzhiyun #define PIPECONF_CURSOR_OFF		(1 << 18)
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun #define PIPEBCONF		0x71008
499*4882a593Smuzhiyun #define PIPEBCONF_ENABLE		(1 << 31)
500*4882a593Smuzhiyun #define PIPEBCONF_DISABLE		0
501*4882a593Smuzhiyun #define PIPEBCONF_DOUBLE_WIDE		(1 << 30)
502*4882a593Smuzhiyun #define PIPEBCONF_DISABLE		0
503*4882a593Smuzhiyun #define PIPEBCONF_GAMMA			(1 << 24)
504*4882a593Smuzhiyun #define PIPEBCONF_PALETTE		0
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun #define PIPECCONF		0x72008
507*4882a593Smuzhiyun 
508*4882a593Smuzhiyun #define PIPEBGCMAXRED		0x71010
509*4882a593Smuzhiyun #define PIPEBGCMAXGREEN		0x71014
510*4882a593Smuzhiyun #define PIPEBGCMAXBLUE		0x71018
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun #define PIPEASTAT		0x70024
513*4882a593Smuzhiyun #define PIPEBSTAT		0x71024
514*4882a593Smuzhiyun #define PIPECSTAT		0x72024
515*4882a593Smuzhiyun #define PIPE_VBLANK_INTERRUPT_STATUS		(1UL << 1)
516*4882a593Smuzhiyun #define PIPE_START_VBLANK_INTERRUPT_STATUS	(1UL << 2)
517*4882a593Smuzhiyun #define PIPE_VBLANK_CLEAR			(1 << 1)
518*4882a593Smuzhiyun #define PIPE_VBLANK_STATUS			(1 << 1)
519*4882a593Smuzhiyun #define PIPE_TE_STATUS				(1UL << 6)
520*4882a593Smuzhiyun #define PIPE_DPST_EVENT_STATUS			(1UL << 7)
521*4882a593Smuzhiyun #define PIPE_VSYNC_CLEAR			(1UL << 9)
522*4882a593Smuzhiyun #define PIPE_VSYNC_STATUS			(1UL << 9)
523*4882a593Smuzhiyun #define PIPE_HDMI_AUDIO_UNDERRUN_STATUS		(1UL << 10)
524*4882a593Smuzhiyun #define PIPE_HDMI_AUDIO_BUFFER_DONE_STATUS	(1UL << 11)
525*4882a593Smuzhiyun #define PIPE_VBLANK_INTERRUPT_ENABLE		(1UL << 17)
526*4882a593Smuzhiyun #define PIPE_START_VBLANK_INTERRUPT_ENABLE	(1UL << 18)
527*4882a593Smuzhiyun #define PIPE_TE_ENABLE				(1UL << 22)
528*4882a593Smuzhiyun #define PIPE_LEGACY_BLC_EVENT_ENABLE		(1UL << 22)
529*4882a593Smuzhiyun #define PIPE_DPST_EVENT_ENABLE			(1UL << 23)
530*4882a593Smuzhiyun #define PIPE_VSYNC_ENABL			(1UL << 25)
531*4882a593Smuzhiyun #define PIPE_HDMI_AUDIO_UNDERRUN		(1UL << 26)
532*4882a593Smuzhiyun #define PIPE_HDMI_AUDIO_BUFFER_DONE		(1UL << 27)
533*4882a593Smuzhiyun #define PIPE_FIFO_UNDERRUN			(1UL << 31)
534*4882a593Smuzhiyun #define PIPE_HDMI_AUDIO_INT_MASK		(PIPE_HDMI_AUDIO_UNDERRUN | \
535*4882a593Smuzhiyun 						PIPE_HDMI_AUDIO_BUFFER_DONE)
536*4882a593Smuzhiyun #define PIPE_EVENT_MASK ((1 << 29)|(1 << 28)|(1 << 27)|(1 << 26)|(1 << 24)|(1 << 23)|(1 << 22)|(1 << 21)|(1 << 20)|(1 << 16))
537*4882a593Smuzhiyun #define PIPE_VBLANK_MASK ((1 << 25)|(1 << 24)|(1 << 18)|(1 << 17))
538*4882a593Smuzhiyun #define HISTOGRAM_INT_CONTROL		0x61268
539*4882a593Smuzhiyun #define HISTOGRAM_BIN_DATA		0X61264
540*4882a593Smuzhiyun #define HISTOGRAM_LOGIC_CONTROL		0x61260
541*4882a593Smuzhiyun #define PWM_CONTROL_LOGIC		0x61250
542*4882a593Smuzhiyun #define PIPE_HOTPLUG_INTERRUPT_STATUS		(1UL << 10)
543*4882a593Smuzhiyun #define HISTOGRAM_INTERRUPT_ENABLE		(1UL << 31)
544*4882a593Smuzhiyun #define HISTOGRAM_LOGIC_ENABLE			(1UL << 31)
545*4882a593Smuzhiyun #define PWM_LOGIC_ENABLE			(1UL << 31)
546*4882a593Smuzhiyun #define PWM_PHASEIN_ENABLE			(1UL << 25)
547*4882a593Smuzhiyun #define PWM_PHASEIN_INT_ENABLE			(1UL << 24)
548*4882a593Smuzhiyun #define PWM_PHASEIN_VB_COUNT			0x00001f00
549*4882a593Smuzhiyun #define PWM_PHASEIN_INC				0x0000001f
550*4882a593Smuzhiyun #define HISTOGRAM_INT_CTRL_CLEAR		(1UL << 30)
551*4882a593Smuzhiyun #define DPST_YUV_LUMA_MODE			0
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun struct dpst_ie_histogram_control {
554*4882a593Smuzhiyun 	union {
555*4882a593Smuzhiyun 		uint32_t data;
556*4882a593Smuzhiyun 		struct {
557*4882a593Smuzhiyun 			uint32_t bin_reg_index:7;
558*4882a593Smuzhiyun 			uint32_t reserved:4;
559*4882a593Smuzhiyun 			uint32_t bin_reg_func_select:1;
560*4882a593Smuzhiyun 			uint32_t sync_to_phase_in:1;
561*4882a593Smuzhiyun 			uint32_t alt_enhancement_mode:2;
562*4882a593Smuzhiyun 			uint32_t reserved1:1;
563*4882a593Smuzhiyun 			uint32_t sync_to_phase_in_count:8;
564*4882a593Smuzhiyun 			uint32_t histogram_mode_select:1;
565*4882a593Smuzhiyun 			uint32_t reserved2:4;
566*4882a593Smuzhiyun 			uint32_t ie_pipe_assignment:1;
567*4882a593Smuzhiyun 			uint32_t ie_mode_table_enabled:1;
568*4882a593Smuzhiyun 			uint32_t ie_histogram_enable:1;
569*4882a593Smuzhiyun 		};
570*4882a593Smuzhiyun 	};
571*4882a593Smuzhiyun };
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun struct dpst_guardband {
574*4882a593Smuzhiyun 	union {
575*4882a593Smuzhiyun 		uint32_t data;
576*4882a593Smuzhiyun 		struct {
577*4882a593Smuzhiyun 			uint32_t guardband:22;
578*4882a593Smuzhiyun 			uint32_t guardband_interrupt_delay:8;
579*4882a593Smuzhiyun 			uint32_t interrupt_status:1;
580*4882a593Smuzhiyun 			uint32_t interrupt_enable:1;
581*4882a593Smuzhiyun 		};
582*4882a593Smuzhiyun 	};
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun #define PIPEAFRAMEHIGH		0x70040
586*4882a593Smuzhiyun #define PIPEAFRAMEPIXEL		0x70044
587*4882a593Smuzhiyun #define PIPEBFRAMEHIGH		0x71040
588*4882a593Smuzhiyun #define PIPEBFRAMEPIXEL		0x71044
589*4882a593Smuzhiyun #define PIPECFRAMEHIGH		0x72040
590*4882a593Smuzhiyun #define PIPECFRAMEPIXEL		0x72044
591*4882a593Smuzhiyun #define PIPE_FRAME_HIGH_MASK	0x0000ffff
592*4882a593Smuzhiyun #define PIPE_FRAME_HIGH_SHIFT	0
593*4882a593Smuzhiyun #define PIPE_FRAME_LOW_MASK	0xff000000
594*4882a593Smuzhiyun #define PIPE_FRAME_LOW_SHIFT	24
595*4882a593Smuzhiyun #define PIPE_PIXEL_MASK		0x00ffffff
596*4882a593Smuzhiyun #define PIPE_PIXEL_SHIFT	0
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun #define FW_BLC_SELF		0x20e0
599*4882a593Smuzhiyun #define FW_BLC_SELF_EN          (1<<15)
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun #define DSPARB			0x70030
602*4882a593Smuzhiyun #define DSPFW1			0x70034
603*4882a593Smuzhiyun #define DSP_FIFO_SR_WM_MASK		0xFF800000
604*4882a593Smuzhiyun #define DSP_FIFO_SR_WM_SHIFT		23
605*4882a593Smuzhiyun #define CURSOR_B_FIFO_WM_MASK		0x003F0000
606*4882a593Smuzhiyun #define CURSOR_B_FIFO_WM_SHIFT		16
607*4882a593Smuzhiyun #define DSPFW2			0x70038
608*4882a593Smuzhiyun #define CURSOR_A_FIFO_WM_MASK		0x3F00
609*4882a593Smuzhiyun #define CURSOR_A_FIFO_WM_SHIFT		8
610*4882a593Smuzhiyun #define DSP_PLANE_C_FIFO_WM_MASK	0x7F
611*4882a593Smuzhiyun #define DSP_PLANE_C_FIFO_WM_SHIFT	0
612*4882a593Smuzhiyun #define DSPFW3			0x7003c
613*4882a593Smuzhiyun #define DSPFW4			0x70050
614*4882a593Smuzhiyun #define DSPFW5			0x70054
615*4882a593Smuzhiyun #define DSP_PLANE_B_FIFO_WM1_SHIFT	24
616*4882a593Smuzhiyun #define DSP_PLANE_A_FIFO_WM1_SHIFT	16
617*4882a593Smuzhiyun #define CURSOR_B_FIFO_WM1_SHIFT		8
618*4882a593Smuzhiyun #define CURSOR_FIFO_SR_WM1_SHIFT	0
619*4882a593Smuzhiyun #define DSPFW6			0x70058
620*4882a593Smuzhiyun #define DSPCHICKENBIT		0x70400
621*4882a593Smuzhiyun #define DSPACNTR		0x70180
622*4882a593Smuzhiyun #define DSPBCNTR		0x71180
623*4882a593Smuzhiyun #define DSPCCNTR		0x72180
624*4882a593Smuzhiyun #define DISPLAY_PLANE_ENABLE			(1 << 31)
625*4882a593Smuzhiyun #define DISPLAY_PLANE_DISABLE			0
626*4882a593Smuzhiyun #define DISPPLANE_GAMMA_ENABLE			(1 << 30)
627*4882a593Smuzhiyun #define DISPPLANE_GAMMA_DISABLE			0
628*4882a593Smuzhiyun #define DISPPLANE_PIXFORMAT_MASK		(0xf << 26)
629*4882a593Smuzhiyun #define DISPPLANE_8BPP				(0x2 << 26)
630*4882a593Smuzhiyun #define DISPPLANE_15_16BPP			(0x4 << 26)
631*4882a593Smuzhiyun #define DISPPLANE_16BPP				(0x5 << 26)
632*4882a593Smuzhiyun #define DISPPLANE_32BPP_NO_ALPHA		(0x6 << 26)
633*4882a593Smuzhiyun #define DISPPLANE_32BPP				(0x7 << 26)
634*4882a593Smuzhiyun #define DISPPLANE_STEREO_ENABLE			(1 << 25)
635*4882a593Smuzhiyun #define DISPPLANE_STEREO_DISABLE		0
636*4882a593Smuzhiyun #define DISPPLANE_SEL_PIPE_MASK			(1 << 24)
637*4882a593Smuzhiyun #define DISPPLANE_SEL_PIPE_POS			24
638*4882a593Smuzhiyun #define DISPPLANE_SEL_PIPE_A			0
639*4882a593Smuzhiyun #define DISPPLANE_SEL_PIPE_B			(1 << 24)
640*4882a593Smuzhiyun #define DISPPLANE_SRC_KEY_ENABLE		(1 << 22)
641*4882a593Smuzhiyun #define DISPPLANE_SRC_KEY_DISABLE		0
642*4882a593Smuzhiyun #define DISPPLANE_LINE_DOUBLE			(1 << 20)
643*4882a593Smuzhiyun #define DISPPLANE_NO_LINE_DOUBLE		0
644*4882a593Smuzhiyun #define DISPPLANE_STEREO_POLARITY_FIRST		0
645*4882a593Smuzhiyun #define DISPPLANE_STEREO_POLARITY_SECOND	(1 << 18)
646*4882a593Smuzhiyun /* plane B only */
647*4882a593Smuzhiyun #define DISPPLANE_ALPHA_TRANS_ENABLE		(1 << 15)
648*4882a593Smuzhiyun #define DISPPLANE_ALPHA_TRANS_DISABLE		0
649*4882a593Smuzhiyun #define DISPPLANE_SPRITE_ABOVE_DISPLAYA		0
650*4882a593Smuzhiyun #define DISPPLANE_SPRITE_ABOVE_OVERLAY		(1)
651*4882a593Smuzhiyun #define DISPPLANE_BOTTOM			(4)
652*4882a593Smuzhiyun 
653*4882a593Smuzhiyun #define DSPABASE		0x70184
654*4882a593Smuzhiyun #define DSPALINOFF		0x70184
655*4882a593Smuzhiyun #define DSPASTRIDE		0x70188
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun #define DSPBBASE		0x71184
658*4882a593Smuzhiyun #define DSPBLINOFF		0X71184
659*4882a593Smuzhiyun #define DSPBADDR		DSPBBASE
660*4882a593Smuzhiyun #define DSPBSTRIDE		0x71188
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun #define DSPCBASE		0x72184
663*4882a593Smuzhiyun #define DSPCLINOFF		0x72184
664*4882a593Smuzhiyun #define DSPCSTRIDE		0x72188
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun #define DSPAKEYVAL		0x70194
667*4882a593Smuzhiyun #define DSPAKEYMASK		0x70198
668*4882a593Smuzhiyun 
669*4882a593Smuzhiyun #define DSPAPOS			0x7018C	/* reserved */
670*4882a593Smuzhiyun #define DSPASIZE		0x70190
671*4882a593Smuzhiyun #define DSPBPOS			0x7118C
672*4882a593Smuzhiyun #define DSPBSIZE		0x71190
673*4882a593Smuzhiyun #define DSPCPOS			0x7218C
674*4882a593Smuzhiyun #define DSPCSIZE		0x72190
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun #define DSPASURF		0x7019C
677*4882a593Smuzhiyun #define DSPATILEOFF		0x701A4
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun #define DSPBSURF		0x7119C
680*4882a593Smuzhiyun #define DSPBTILEOFF		0x711A4
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun #define DSPCSURF		0x7219C
683*4882a593Smuzhiyun #define DSPCTILEOFF		0x721A4
684*4882a593Smuzhiyun #define DSPCKEYMAXVAL		0x721A0
685*4882a593Smuzhiyun #define DSPCKEYMINVAL		0x72194
686*4882a593Smuzhiyun #define DSPCKEYMSK		0x72198
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun #define VGACNTRL		0x71400
689*4882a593Smuzhiyun #define VGA_DISP_DISABLE		(1 << 31)
690*4882a593Smuzhiyun #define VGA_2X_MODE			(1 << 30)
691*4882a593Smuzhiyun #define VGA_PIPE_B_SELECT		(1 << 29)
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun /*
694*4882a593Smuzhiyun  * Overlay registers
695*4882a593Smuzhiyun  */
696*4882a593Smuzhiyun #define OV_C_OFFSET		0x08000
697*4882a593Smuzhiyun #define OV_OVADD		0x30000
698*4882a593Smuzhiyun #define OV_DOVASTA		0x30008
699*4882a593Smuzhiyun # define OV_PIPE_SELECT			((1 << 6)|(1 << 7))
700*4882a593Smuzhiyun # define OV_PIPE_SELECT_POS		6
701*4882a593Smuzhiyun # define OV_PIPE_A			0
702*4882a593Smuzhiyun # define OV_PIPE_C			1
703*4882a593Smuzhiyun #define OV_OGAMC5		0x30010
704*4882a593Smuzhiyun #define OV_OGAMC4		0x30014
705*4882a593Smuzhiyun #define OV_OGAMC3		0x30018
706*4882a593Smuzhiyun #define OV_OGAMC2		0x3001C
707*4882a593Smuzhiyun #define OV_OGAMC1		0x30020
708*4882a593Smuzhiyun #define OV_OGAMC0		0x30024
709*4882a593Smuzhiyun #define OVC_OVADD		0x38000
710*4882a593Smuzhiyun #define OVC_DOVCSTA		0x38008
711*4882a593Smuzhiyun #define OVC_OGAMC5		0x38010
712*4882a593Smuzhiyun #define OVC_OGAMC4		0x38014
713*4882a593Smuzhiyun #define OVC_OGAMC3		0x38018
714*4882a593Smuzhiyun #define OVC_OGAMC2		0x3801C
715*4882a593Smuzhiyun #define OVC_OGAMC1		0x38020
716*4882a593Smuzhiyun #define OVC_OGAMC0		0x38024
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun /*
719*4882a593Smuzhiyun  * Some BIOS scratch area registers.  The 845 (and 830?) store the amount
720*4882a593Smuzhiyun  * of video memory available to the BIOS in SWF1.
721*4882a593Smuzhiyun  */
722*4882a593Smuzhiyun #define SWF0			0x71410
723*4882a593Smuzhiyun #define SWF1			0x71414
724*4882a593Smuzhiyun #define SWF2			0x71418
725*4882a593Smuzhiyun #define SWF3			0x7141c
726*4882a593Smuzhiyun #define SWF4			0x71420
727*4882a593Smuzhiyun #define SWF5			0x71424
728*4882a593Smuzhiyun #define SWF6			0x71428
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun /*
731*4882a593Smuzhiyun  * 855 scratch registers.
732*4882a593Smuzhiyun  */
733*4882a593Smuzhiyun #define SWF00			0x70410
734*4882a593Smuzhiyun #define SWF01			0x70414
735*4882a593Smuzhiyun #define SWF02			0x70418
736*4882a593Smuzhiyun #define SWF03			0x7041c
737*4882a593Smuzhiyun #define SWF04			0x70420
738*4882a593Smuzhiyun #define SWF05			0x70424
739*4882a593Smuzhiyun #define SWF06			0x70428
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun #define SWF10			SWF0
742*4882a593Smuzhiyun #define SWF11			SWF1
743*4882a593Smuzhiyun #define SWF12			SWF2
744*4882a593Smuzhiyun #define SWF13			SWF3
745*4882a593Smuzhiyun #define SWF14			SWF4
746*4882a593Smuzhiyun #define SWF15			SWF5
747*4882a593Smuzhiyun #define SWF16			SWF6
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun #define SWF30			0x72414
750*4882a593Smuzhiyun #define SWF31			0x72418
751*4882a593Smuzhiyun #define SWF32			0x7241c
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun /*
755*4882a593Smuzhiyun  * Palette registers
756*4882a593Smuzhiyun  */
757*4882a593Smuzhiyun #define PALETTE_A		0x0a000
758*4882a593Smuzhiyun #define PALETTE_B		0x0a800
759*4882a593Smuzhiyun #define PALETTE_C		0x0ac00
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun /* Cursor A & B regs */
762*4882a593Smuzhiyun #define CURACNTR		0x70080
763*4882a593Smuzhiyun #define CURSOR_MODE_DISABLE		0x00
764*4882a593Smuzhiyun #define CURSOR_MODE_64_32B_AX		0x07
765*4882a593Smuzhiyun #define CURSOR_MODE_64_ARGB_AX		((1 << 5) | CURSOR_MODE_64_32B_AX)
766*4882a593Smuzhiyun #define MCURSOR_GAMMA_ENABLE		(1 << 26)
767*4882a593Smuzhiyun #define CURABASE		0x70084
768*4882a593Smuzhiyun #define CURAPOS			0x70088
769*4882a593Smuzhiyun #define CURSOR_POS_MASK			0x007FF
770*4882a593Smuzhiyun #define CURSOR_POS_SIGN			0x8000
771*4882a593Smuzhiyun #define CURSOR_X_SHIFT			0
772*4882a593Smuzhiyun #define CURSOR_Y_SHIFT			16
773*4882a593Smuzhiyun #define CURBCNTR		0x700c0
774*4882a593Smuzhiyun #define CURBBASE		0x700c4
775*4882a593Smuzhiyun #define CURBPOS			0x700c8
776*4882a593Smuzhiyun #define CURCCNTR		0x700e0
777*4882a593Smuzhiyun #define CURCBASE		0x700e4
778*4882a593Smuzhiyun #define CURCPOS			0x700e8
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun /*
781*4882a593Smuzhiyun  * Interrupt Registers
782*4882a593Smuzhiyun  */
783*4882a593Smuzhiyun #define IER			0x020a0
784*4882a593Smuzhiyun #define IIR			0x020a4
785*4882a593Smuzhiyun #define IMR			0x020a8
786*4882a593Smuzhiyun #define ISR			0x020ac
787*4882a593Smuzhiyun 
788*4882a593Smuzhiyun /*
789*4882a593Smuzhiyun  * MOORESTOWN delta registers
790*4882a593Smuzhiyun  */
791*4882a593Smuzhiyun #define MRST_DPLL_A		0x0f014
792*4882a593Smuzhiyun #define MDFLD_DPLL_B		0x0f018
793*4882a593Smuzhiyun #define MDFLD_INPUT_REF_SEL		(1 << 14)
794*4882a593Smuzhiyun #define MDFLD_VCO_SEL			(1 << 16)
795*4882a593Smuzhiyun #define DPLLA_MODE_LVDS			(2 << 26)	/* mrst */
796*4882a593Smuzhiyun #define MDFLD_PLL_LATCHEN		(1 << 28)
797*4882a593Smuzhiyun #define MDFLD_PWR_GATE_EN		(1 << 30)
798*4882a593Smuzhiyun #define MDFLD_P1_MASK			(0x1FF << 17)
799*4882a593Smuzhiyun #define MRST_FPA0		0x0f040
800*4882a593Smuzhiyun #define MRST_FPA1		0x0f044
801*4882a593Smuzhiyun #define MDFLD_DPLL_DIV0		0x0f048
802*4882a593Smuzhiyun #define MDFLD_DPLL_DIV1		0x0f04c
803*4882a593Smuzhiyun #define MRST_PERF_MODE		0x020f4
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun /*
806*4882a593Smuzhiyun  * MEDFIELD HDMI registers
807*4882a593Smuzhiyun  */
808*4882a593Smuzhiyun #define HDMIPHYMISCCTL		0x61134
809*4882a593Smuzhiyun #define HDMI_PHY_POWER_DOWN		0x7f
810*4882a593Smuzhiyun #define HDMIB_CONTROL		0x61140
811*4882a593Smuzhiyun #define HDMIB_PORT_EN			(1 << 31)
812*4882a593Smuzhiyun #define HDMIB_PIPE_B_SELECT		(1 << 30)
813*4882a593Smuzhiyun #define HDMIB_NULL_PACKET		(1 << 9)
814*4882a593Smuzhiyun #define HDMIB_HDCP_PORT			(1 << 5)
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun /* #define LVDS			0x61180 */
817*4882a593Smuzhiyun #define MRST_PANEL_8TO6_DITHER_ENABLE	(1 << 25)
818*4882a593Smuzhiyun #define MRST_PANEL_24_DOT_1_FORMAT	(1 << 24)
819*4882a593Smuzhiyun #define LVDS_A3_POWER_UP_0_OUTPUT	(1 << 6)
820*4882a593Smuzhiyun 
821*4882a593Smuzhiyun #define MIPI			0x61190
822*4882a593Smuzhiyun #define MIPI_C			0x62190
823*4882a593Smuzhiyun #define MIPI_PORT_EN			(1 << 31)
824*4882a593Smuzhiyun /* Turns on border drawing to allow centered display. */
825*4882a593Smuzhiyun #define SEL_FLOPPED_HSTX		(1 << 23)
826*4882a593Smuzhiyun #define PASS_FROM_SPHY_TO_AFE		(1 << 16)
827*4882a593Smuzhiyun #define MIPI_BORDER_EN			(1 << 15)
828*4882a593Smuzhiyun #define MIPIA_3LANE_MIPIC_1LANE		0x1
829*4882a593Smuzhiyun #define MIPIA_2LANE_MIPIC_2LANE		0x2
830*4882a593Smuzhiyun #define TE_TRIGGER_DSI_PROTOCOL		(1 << 2)
831*4882a593Smuzhiyun #define TE_TRIGGER_GPIO_PIN		(1 << 3)
832*4882a593Smuzhiyun #define MIPI_TE_COUNT		0x61194
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun /* #define PP_CONTROL	0x61204 */
835*4882a593Smuzhiyun #define POWER_DOWN_ON_RESET		(1 << 1)
836*4882a593Smuzhiyun 
837*4882a593Smuzhiyun /* #define PFIT_CONTROL	0x61230 */
838*4882a593Smuzhiyun #define PFIT_PIPE_SELECT		(3 << 29)
839*4882a593Smuzhiyun #define PFIT_PIPE_SELECT_SHIFT		(29)
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun /* #define BLC_PWM_CTL		0x61254 */
842*4882a593Smuzhiyun #define MRST_BACKLIGHT_MODULATION_FREQ_SHIFT	(16)
843*4882a593Smuzhiyun #define MRST_BACKLIGHT_MODULATION_FREQ_MASK	(0xffff << 16)
844*4882a593Smuzhiyun 
845*4882a593Smuzhiyun /* #define PIPEACONF 0x70008 */
846*4882a593Smuzhiyun #define PIPEACONF_PIPE_STATE		(1 << 30)
847*4882a593Smuzhiyun /* #define DSPACNTR		0x70180 */
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun #define MRST_DSPABASE		0x7019c
850*4882a593Smuzhiyun #define MRST_DSPBBASE		0x7119c
851*4882a593Smuzhiyun #define MDFLD_DSPCBASE		0x7219c
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun /*
854*4882a593Smuzhiyun  * Moorestown registers.
855*4882a593Smuzhiyun  */
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun /*
858*4882a593Smuzhiyun  *	MIPI IP registers
859*4882a593Smuzhiyun  */
860*4882a593Smuzhiyun #define MIPIC_REG_OFFSET		0x800
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun #define DEVICE_READY_REG		0xb000
863*4882a593Smuzhiyun #define LP_OUTPUT_HOLD				(1 << 16)
864*4882a593Smuzhiyun #define EXIT_ULPS_DEV_READY			0x3
865*4882a593Smuzhiyun #define LP_OUTPUT_HOLD_RELEASE			0x810000
866*4882a593Smuzhiyun # define ENTERING_ULPS				(2 << 1)
867*4882a593Smuzhiyun # define EXITING_ULPS				(1 << 1)
868*4882a593Smuzhiyun # define ULPS_MASK				(3 << 1)
869*4882a593Smuzhiyun # define BUS_POSSESSION				(1 << 3)
870*4882a593Smuzhiyun #define INTR_STAT_REG			0xb004
871*4882a593Smuzhiyun #define RX_SOT_ERROR				(1 << 0)
872*4882a593Smuzhiyun #define RX_SOT_SYNC_ERROR			(1 << 1)
873*4882a593Smuzhiyun #define RX_ESCAPE_MODE_ENTRY_ERROR		(1 << 3)
874*4882a593Smuzhiyun #define RX_LP_TX_SYNC_ERROR			(1 << 4)
875*4882a593Smuzhiyun #define RX_HS_RECEIVE_TIMEOUT_ERROR		(1 << 5)
876*4882a593Smuzhiyun #define RX_FALSE_CONTROL_ERROR			(1 << 6)
877*4882a593Smuzhiyun #define RX_ECC_SINGLE_BIT_ERROR			(1 << 7)
878*4882a593Smuzhiyun #define RX_ECC_MULTI_BIT_ERROR			(1 << 8)
879*4882a593Smuzhiyun #define RX_CHECKSUM_ERROR			(1 << 9)
880*4882a593Smuzhiyun #define RX_DSI_DATA_TYPE_NOT_RECOGNIZED		(1 << 10)
881*4882a593Smuzhiyun #define RX_DSI_VC_ID_INVALID			(1 << 11)
882*4882a593Smuzhiyun #define TX_FALSE_CONTROL_ERROR			(1 << 12)
883*4882a593Smuzhiyun #define TX_ECC_SINGLE_BIT_ERROR			(1 << 13)
884*4882a593Smuzhiyun #define TX_ECC_MULTI_BIT_ERROR			(1 << 14)
885*4882a593Smuzhiyun #define TX_CHECKSUM_ERROR			(1 << 15)
886*4882a593Smuzhiyun #define TX_DSI_DATA_TYPE_NOT_RECOGNIZED		(1 << 16)
887*4882a593Smuzhiyun #define TX_DSI_VC_ID_INVALID			(1 << 17)
888*4882a593Smuzhiyun #define HIGH_CONTENTION				(1 << 18)
889*4882a593Smuzhiyun #define LOW_CONTENTION				(1 << 19)
890*4882a593Smuzhiyun #define DPI_FIFO_UNDER_RUN			(1 << 20)
891*4882a593Smuzhiyun #define HS_TX_TIMEOUT				(1 << 21)
892*4882a593Smuzhiyun #define LP_RX_TIMEOUT				(1 << 22)
893*4882a593Smuzhiyun #define TURN_AROUND_ACK_TIMEOUT			(1 << 23)
894*4882a593Smuzhiyun #define ACK_WITH_NO_ERROR			(1 << 24)
895*4882a593Smuzhiyun #define HS_GENERIC_WR_FIFO_FULL			(1 << 27)
896*4882a593Smuzhiyun #define LP_GENERIC_WR_FIFO_FULL			(1 << 28)
897*4882a593Smuzhiyun #define SPL_PKT_SENT				(1 << 30)
898*4882a593Smuzhiyun #define INTR_EN_REG			0xb008
899*4882a593Smuzhiyun #define DSI_FUNC_PRG_REG		0xb00c
900*4882a593Smuzhiyun #define DPI_CHANNEL_NUMBER_POS			0x03
901*4882a593Smuzhiyun #define DBI_CHANNEL_NUMBER_POS			0x05
902*4882a593Smuzhiyun #define FMT_DPI_POS				0x07
903*4882a593Smuzhiyun #define FMT_DBI_POS				0x0A
904*4882a593Smuzhiyun #define DBI_DATA_WIDTH_POS			0x0D
905*4882a593Smuzhiyun 
906*4882a593Smuzhiyun /* DPI PIXEL FORMATS */
907*4882a593Smuzhiyun #define RGB_565_FMT				0x01	/* RGB 565 FORMAT */
908*4882a593Smuzhiyun #define RGB_666_FMT				0x02	/* RGB 666 FORMAT */
909*4882a593Smuzhiyun #define LRGB_666_FMT				0x03	/* RGB LOOSELY PACKED
910*4882a593Smuzhiyun 							 * 666 FORMAT
911*4882a593Smuzhiyun 							 */
912*4882a593Smuzhiyun #define RGB_888_FMT				0x04	/* RGB 888 FORMAT */
913*4882a593Smuzhiyun #define VIRTUAL_CHANNEL_NUMBER_0		0x00	/* Virtual channel 0 */
914*4882a593Smuzhiyun #define VIRTUAL_CHANNEL_NUMBER_1		0x01	/* Virtual channel 1 */
915*4882a593Smuzhiyun #define VIRTUAL_CHANNEL_NUMBER_2		0x02	/* Virtual channel 2 */
916*4882a593Smuzhiyun #define VIRTUAL_CHANNEL_NUMBER_3		0x03	/* Virtual channel 3 */
917*4882a593Smuzhiyun 
918*4882a593Smuzhiyun #define DBI_NOT_SUPPORTED			0x00	/* command mode
919*4882a593Smuzhiyun 							 * is not supported
920*4882a593Smuzhiyun 							 */
921*4882a593Smuzhiyun #define DBI_DATA_WIDTH_16BIT			0x01	/* 16 bit data */
922*4882a593Smuzhiyun #define DBI_DATA_WIDTH_9BIT			0x02	/* 9 bit data */
923*4882a593Smuzhiyun #define DBI_DATA_WIDTH_8BIT			0x03	/* 8 bit data */
924*4882a593Smuzhiyun #define DBI_DATA_WIDTH_OPT1			0x04	/* option 1 */
925*4882a593Smuzhiyun #define DBI_DATA_WIDTH_OPT2			0x05	/* option 2 */
926*4882a593Smuzhiyun 
927*4882a593Smuzhiyun #define HS_TX_TIMEOUT_REG		0xb010
928*4882a593Smuzhiyun #define LP_RX_TIMEOUT_REG		0xb014
929*4882a593Smuzhiyun #define TURN_AROUND_TIMEOUT_REG		0xb018
930*4882a593Smuzhiyun #define DEVICE_RESET_REG		0xb01C
931*4882a593Smuzhiyun #define DPI_RESOLUTION_REG		0xb020
932*4882a593Smuzhiyun #define RES_V_POS				0x10
933*4882a593Smuzhiyun #define DBI_RESOLUTION_REG		0xb024 /* Reserved for MDFLD */
934*4882a593Smuzhiyun #define HORIZ_SYNC_PAD_COUNT_REG	0xb028
935*4882a593Smuzhiyun #define HORIZ_BACK_PORCH_COUNT_REG	0xb02C
936*4882a593Smuzhiyun #define HORIZ_FRONT_PORCH_COUNT_REG	0xb030
937*4882a593Smuzhiyun #define HORIZ_ACTIVE_AREA_COUNT_REG	0xb034
938*4882a593Smuzhiyun #define VERT_SYNC_PAD_COUNT_REG		0xb038
939*4882a593Smuzhiyun #define VERT_BACK_PORCH_COUNT_REG	0xb03c
940*4882a593Smuzhiyun #define VERT_FRONT_PORCH_COUNT_REG	0xb040
941*4882a593Smuzhiyun #define HIGH_LOW_SWITCH_COUNT_REG	0xb044
942*4882a593Smuzhiyun #define DPI_CONTROL_REG			0xb048
943*4882a593Smuzhiyun #define DPI_SHUT_DOWN				(1 << 0)
944*4882a593Smuzhiyun #define DPI_TURN_ON				(1 << 1)
945*4882a593Smuzhiyun #define DPI_COLOR_MODE_ON			(1 << 2)
946*4882a593Smuzhiyun #define DPI_COLOR_MODE_OFF			(1 << 3)
947*4882a593Smuzhiyun #define DPI_BACK_LIGHT_ON			(1 << 4)
948*4882a593Smuzhiyun #define DPI_BACK_LIGHT_OFF			(1 << 5)
949*4882a593Smuzhiyun #define DPI_LP					(1 << 6)
950*4882a593Smuzhiyun #define DPI_DATA_REG			0xb04c
951*4882a593Smuzhiyun #define DPI_BACK_LIGHT_ON_DATA			0x07
952*4882a593Smuzhiyun #define DPI_BACK_LIGHT_OFF_DATA			0x17
953*4882a593Smuzhiyun #define INIT_COUNT_REG			0xb050
954*4882a593Smuzhiyun #define MAX_RET_PAK_REG			0xb054
955*4882a593Smuzhiyun #define VIDEO_FMT_REG			0xb058
956*4882a593Smuzhiyun #define COMPLETE_LAST_PCKT			(1 << 2)
957*4882a593Smuzhiyun #define EOT_DISABLE_REG			0xb05c
958*4882a593Smuzhiyun #define ENABLE_CLOCK_STOPPING			(1 << 1)
959*4882a593Smuzhiyun #define LP_BYTECLK_REG			0xb060
960*4882a593Smuzhiyun #define LP_GEN_DATA_REG			0xb064
961*4882a593Smuzhiyun #define HS_GEN_DATA_REG			0xb068
962*4882a593Smuzhiyun #define LP_GEN_CTRL_REG			0xb06C
963*4882a593Smuzhiyun #define HS_GEN_CTRL_REG			0xb070
964*4882a593Smuzhiyun #define DCS_CHANNEL_NUMBER_POS		0x6
965*4882a593Smuzhiyun #define MCS_COMMANDS_POS		0x8
966*4882a593Smuzhiyun #define WORD_COUNTS_POS			0x8
967*4882a593Smuzhiyun #define MCS_PARAMETER_POS			0x10
968*4882a593Smuzhiyun #define GEN_FIFO_STAT_REG		0xb074
969*4882a593Smuzhiyun #define HS_DATA_FIFO_FULL			(1 << 0)
970*4882a593Smuzhiyun #define HS_DATA_FIFO_HALF_EMPTY			(1 << 1)
971*4882a593Smuzhiyun #define HS_DATA_FIFO_EMPTY			(1 << 2)
972*4882a593Smuzhiyun #define LP_DATA_FIFO_FULL			(1 << 8)
973*4882a593Smuzhiyun #define LP_DATA_FIFO_HALF_EMPTY			(1 << 9)
974*4882a593Smuzhiyun #define LP_DATA_FIFO_EMPTY			(1 << 10)
975*4882a593Smuzhiyun #define HS_CTRL_FIFO_FULL			(1 << 16)
976*4882a593Smuzhiyun #define HS_CTRL_FIFO_HALF_EMPTY			(1 << 17)
977*4882a593Smuzhiyun #define HS_CTRL_FIFO_EMPTY			(1 << 18)
978*4882a593Smuzhiyun #define LP_CTRL_FIFO_FULL			(1 << 24)
979*4882a593Smuzhiyun #define LP_CTRL_FIFO_HALF_EMPTY			(1 << 25)
980*4882a593Smuzhiyun #define LP_CTRL_FIFO_EMPTY			(1 << 26)
981*4882a593Smuzhiyun #define DBI_FIFO_EMPTY				(1 << 27)
982*4882a593Smuzhiyun #define DPI_FIFO_EMPTY				(1 << 28)
983*4882a593Smuzhiyun #define HS_LS_DBI_ENABLE_REG		0xb078
984*4882a593Smuzhiyun #define TXCLKESC_REG			0xb07c
985*4882a593Smuzhiyun #define DPHY_PARAM_REG			0xb080
986*4882a593Smuzhiyun #define DBI_BW_CTRL_REG			0xb084
987*4882a593Smuzhiyun #define CLK_LANE_SWT_REG		0xb088
988*4882a593Smuzhiyun 
989*4882a593Smuzhiyun /*
990*4882a593Smuzhiyun  * MIPI Adapter registers
991*4882a593Smuzhiyun  */
992*4882a593Smuzhiyun #define MIPI_CONTROL_REG		0xb104
993*4882a593Smuzhiyun #define MIPI_2X_CLOCK_BITS			((1 << 0) | (1 << 1))
994*4882a593Smuzhiyun #define MIPI_DATA_ADDRESS_REG		0xb108
995*4882a593Smuzhiyun #define MIPI_DATA_LENGTH_REG		0xb10C
996*4882a593Smuzhiyun #define MIPI_COMMAND_ADDRESS_REG	0xb110
997*4882a593Smuzhiyun #define MIPI_COMMAND_LENGTH_REG		0xb114
998*4882a593Smuzhiyun #define MIPI_READ_DATA_RETURN_REG0	0xb118
999*4882a593Smuzhiyun #define MIPI_READ_DATA_RETURN_REG1	0xb11C
1000*4882a593Smuzhiyun #define MIPI_READ_DATA_RETURN_REG2	0xb120
1001*4882a593Smuzhiyun #define MIPI_READ_DATA_RETURN_REG3	0xb124
1002*4882a593Smuzhiyun #define MIPI_READ_DATA_RETURN_REG4	0xb128
1003*4882a593Smuzhiyun #define MIPI_READ_DATA_RETURN_REG5	0xb12C
1004*4882a593Smuzhiyun #define MIPI_READ_DATA_RETURN_REG6	0xb130
1005*4882a593Smuzhiyun #define MIPI_READ_DATA_RETURN_REG7	0xb134
1006*4882a593Smuzhiyun #define MIPI_READ_DATA_VALID_REG	0xb138
1007*4882a593Smuzhiyun 
1008*4882a593Smuzhiyun /* DBI COMMANDS */
1009*4882a593Smuzhiyun #define soft_reset			0x01
1010*4882a593Smuzhiyun /*
1011*4882a593Smuzhiyun  *	The display module performs a software reset.
1012*4882a593Smuzhiyun  *	Registers are written with their SW Reset default values.
1013*4882a593Smuzhiyun  */
1014*4882a593Smuzhiyun #define get_power_mode			0x0a
1015*4882a593Smuzhiyun /*
1016*4882a593Smuzhiyun  *	The display module returns the current power mode
1017*4882a593Smuzhiyun  */
1018*4882a593Smuzhiyun #define get_address_mode		0x0b
1019*4882a593Smuzhiyun /*
1020*4882a593Smuzhiyun  *	The display module returns the current status.
1021*4882a593Smuzhiyun  */
1022*4882a593Smuzhiyun #define get_pixel_format		0x0c
1023*4882a593Smuzhiyun /*
1024*4882a593Smuzhiyun  *	This command gets the pixel format for the RGB image data
1025*4882a593Smuzhiyun  *	used by the interface.
1026*4882a593Smuzhiyun  */
1027*4882a593Smuzhiyun #define get_display_mode		0x0d
1028*4882a593Smuzhiyun /*
1029*4882a593Smuzhiyun  *	The display module returns the Display Image Mode status.
1030*4882a593Smuzhiyun  */
1031*4882a593Smuzhiyun #define get_signal_mode			0x0e
1032*4882a593Smuzhiyun /*
1033*4882a593Smuzhiyun  *	The display module returns the Display Signal Mode.
1034*4882a593Smuzhiyun  */
1035*4882a593Smuzhiyun #define get_diagnostic_result		0x0f
1036*4882a593Smuzhiyun /*
1037*4882a593Smuzhiyun  *	The display module returns the self-diagnostic results following
1038*4882a593Smuzhiyun  *	a Sleep Out command.
1039*4882a593Smuzhiyun  */
1040*4882a593Smuzhiyun #define enter_sleep_mode		0x10
1041*4882a593Smuzhiyun /*
1042*4882a593Smuzhiyun  *	This command causes the display module to enter the Sleep mode.
1043*4882a593Smuzhiyun  *	In this mode, all unnecessary blocks inside the display module are
1044*4882a593Smuzhiyun  *	disabled except interface communication. This is the lowest power
1045*4882a593Smuzhiyun  *	mode the display module supports.
1046*4882a593Smuzhiyun  */
1047*4882a593Smuzhiyun #define exit_sleep_mode			0x11
1048*4882a593Smuzhiyun /*
1049*4882a593Smuzhiyun  *	This command causes the display module to exit Sleep mode.
1050*4882a593Smuzhiyun  *	All blocks inside the display module are enabled.
1051*4882a593Smuzhiyun  */
1052*4882a593Smuzhiyun #define enter_partial_mode		0x12
1053*4882a593Smuzhiyun /*
1054*4882a593Smuzhiyun  *	This command causes the display module to enter the Partial Display
1055*4882a593Smuzhiyun  *	Mode. The Partial Display Mode window is described by the
1056*4882a593Smuzhiyun  *	set_partial_area command.
1057*4882a593Smuzhiyun  */
1058*4882a593Smuzhiyun #define enter_normal_mode		0x13
1059*4882a593Smuzhiyun /*
1060*4882a593Smuzhiyun  *	This command causes the display module to enter the Normal mode.
1061*4882a593Smuzhiyun  *	Normal Mode is defined as Partial Display mode and Scroll mode are off
1062*4882a593Smuzhiyun  */
1063*4882a593Smuzhiyun #define exit_invert_mode		0x20
1064*4882a593Smuzhiyun /*
1065*4882a593Smuzhiyun  *	This command causes the display module to stop inverting the image
1066*4882a593Smuzhiyun  *	data on the display device. The frame memory contents remain unchanged.
1067*4882a593Smuzhiyun  *	No status bits are changed.
1068*4882a593Smuzhiyun  */
1069*4882a593Smuzhiyun #define enter_invert_mode		0x21
1070*4882a593Smuzhiyun /*
1071*4882a593Smuzhiyun  *	This command causes the display module to invert the image data only on
1072*4882a593Smuzhiyun  *	the display device. The frame memory contents remain unchanged.
1073*4882a593Smuzhiyun  *	No status bits are changed.
1074*4882a593Smuzhiyun  */
1075*4882a593Smuzhiyun #define set_gamma_curve			0x26
1076*4882a593Smuzhiyun /*
1077*4882a593Smuzhiyun  *	This command selects the desired gamma curve for the display device.
1078*4882a593Smuzhiyun  *	Four fixed gamma curves are defined in section DCS spec.
1079*4882a593Smuzhiyun  */
1080*4882a593Smuzhiyun #define set_display_off			0x28
1081*4882a593Smuzhiyun /* ************************************************************************* *\
1082*4882a593Smuzhiyun This command causes the display module to stop displaying the image data
1083*4882a593Smuzhiyun on the display device. The frame memory contents remain unchanged.
1084*4882a593Smuzhiyun No status bits are changed.
1085*4882a593Smuzhiyun \* ************************************************************************* */
1086*4882a593Smuzhiyun #define set_display_on			0x29
1087*4882a593Smuzhiyun /* ************************************************************************* *\
1088*4882a593Smuzhiyun This command causes the display module to start displaying the image data
1089*4882a593Smuzhiyun on the display device. The frame memory contents remain unchanged.
1090*4882a593Smuzhiyun No status bits are changed.
1091*4882a593Smuzhiyun \* ************************************************************************* */
1092*4882a593Smuzhiyun #define set_column_address		0x2a
1093*4882a593Smuzhiyun /*
1094*4882a593Smuzhiyun  *	This command defines the column extent of the frame memory accessed by
1095*4882a593Smuzhiyun  *	the hostprocessor with the read_memory_continue and
1096*4882a593Smuzhiyun  *	write_memory_continue commands.
1097*4882a593Smuzhiyun  *	No status bits are changed.
1098*4882a593Smuzhiyun  */
1099*4882a593Smuzhiyun #define set_page_addr			0x2b
1100*4882a593Smuzhiyun /*
1101*4882a593Smuzhiyun  *	This command defines the page extent of the frame memory accessed by
1102*4882a593Smuzhiyun  *	the host processor with the write_memory_continue and
1103*4882a593Smuzhiyun  *	read_memory_continue command.
1104*4882a593Smuzhiyun  *	No status bits are changed.
1105*4882a593Smuzhiyun  */
1106*4882a593Smuzhiyun #define write_mem_start			0x2c
1107*4882a593Smuzhiyun /*
1108*4882a593Smuzhiyun  *	This command transfers image data from the host processor to the
1109*4882a593Smuzhiyun  *	display modules frame memory starting at the pixel location specified
1110*4882a593Smuzhiyun  *	by preceding set_column_address and set_page_address commands.
1111*4882a593Smuzhiyun  */
1112*4882a593Smuzhiyun #define set_partial_area		0x30
1113*4882a593Smuzhiyun /*
1114*4882a593Smuzhiyun  *	This command defines the Partial Display mode s display area.
1115*4882a593Smuzhiyun  *	There are two parameters associated with this command, the first
1116*4882a593Smuzhiyun  *	defines the Start Row (SR) and the second the End Row (ER). SR and ER
1117*4882a593Smuzhiyun  *	refer to the Frame Memory Line Pointer.
1118*4882a593Smuzhiyun  */
1119*4882a593Smuzhiyun #define set_scroll_area			0x33
1120*4882a593Smuzhiyun /*
1121*4882a593Smuzhiyun  *	This command defines the display modules Vertical Scrolling Area.
1122*4882a593Smuzhiyun  */
1123*4882a593Smuzhiyun #define set_tear_off			0x34
1124*4882a593Smuzhiyun /*
1125*4882a593Smuzhiyun  *	This command turns off the display modules Tearing Effect output
1126*4882a593Smuzhiyun  *	signal on the TE signal line.
1127*4882a593Smuzhiyun  */
1128*4882a593Smuzhiyun #define set_tear_on			0x35
1129*4882a593Smuzhiyun /*
1130*4882a593Smuzhiyun  *	This command turns on the display modules Tearing Effect output signal
1131*4882a593Smuzhiyun  *	on the TE signal line.
1132*4882a593Smuzhiyun  */
1133*4882a593Smuzhiyun #define set_address_mode		0x36
1134*4882a593Smuzhiyun /*
1135*4882a593Smuzhiyun  *	This command sets the data order for transfers from the host processor
1136*4882a593Smuzhiyun  *	to display modules frame memory,bits B[7:5] and B3, and from the
1137*4882a593Smuzhiyun  *	display modules frame memory to the display device, bits B[2:0] and B4.
1138*4882a593Smuzhiyun  */
1139*4882a593Smuzhiyun #define set_scroll_start		0x37
1140*4882a593Smuzhiyun /*
1141*4882a593Smuzhiyun  *	This command sets the start of the vertical scrolling area in the frame
1142*4882a593Smuzhiyun  *	memory. The vertical scrolling area is fully defined when this command
1143*4882a593Smuzhiyun  *	is used with the set_scroll_area command The set_scroll_start command
1144*4882a593Smuzhiyun  *	has one parameter, the Vertical Scroll Pointer. The VSP defines the
1145*4882a593Smuzhiyun  *	line in the frame memory that is written to the display device as the
1146*4882a593Smuzhiyun  *	first line of the vertical scroll area.
1147*4882a593Smuzhiyun  */
1148*4882a593Smuzhiyun #define exit_idle_mode			0x38
1149*4882a593Smuzhiyun /*
1150*4882a593Smuzhiyun  *	This command causes the display module to exit Idle mode.
1151*4882a593Smuzhiyun  */
1152*4882a593Smuzhiyun #define enter_idle_mode			0x39
1153*4882a593Smuzhiyun /*
1154*4882a593Smuzhiyun  *	This command causes the display module to enter Idle Mode.
1155*4882a593Smuzhiyun  *	In Idle Mode, color expression is reduced. Colors are shown on the
1156*4882a593Smuzhiyun  *	display device using the MSB of each of the R, G and B color
1157*4882a593Smuzhiyun  *	components in the frame memory
1158*4882a593Smuzhiyun  */
1159*4882a593Smuzhiyun #define set_pixel_format		0x3a
1160*4882a593Smuzhiyun /*
1161*4882a593Smuzhiyun  *	This command sets the pixel format for the RGB image data used by the
1162*4882a593Smuzhiyun  *	interface.
1163*4882a593Smuzhiyun  *	Bits D[6:4]  DPI Pixel Format Definition
1164*4882a593Smuzhiyun  *	Bits D[2:0]  DBI Pixel Format Definition
1165*4882a593Smuzhiyun  *	Bits D7 and D3 are not used.
1166*4882a593Smuzhiyun  */
1167*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_3bpp		0x1
1168*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_8bpp		0x2
1169*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_12bpp		0x3
1170*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_16bpp		0x5
1171*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_18bpp		0x6
1172*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_24bpp		0x7
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun #define write_mem_cont			0x3c
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun /*
1177*4882a593Smuzhiyun  *	This command transfers image data from the host processor to the
1178*4882a593Smuzhiyun  *	display module's frame memory continuing from the pixel location
1179*4882a593Smuzhiyun  *	following the previous write_memory_continue or write_memory_start
1180*4882a593Smuzhiyun  *	command.
1181*4882a593Smuzhiyun  */
1182*4882a593Smuzhiyun #define set_tear_scanline		0x44
1183*4882a593Smuzhiyun /*
1184*4882a593Smuzhiyun  *	This command turns on the display modules Tearing Effect output signal
1185*4882a593Smuzhiyun  *	on the TE signal line when the display module reaches line N.
1186*4882a593Smuzhiyun  */
1187*4882a593Smuzhiyun #define get_scanline			0x45
1188*4882a593Smuzhiyun /*
1189*4882a593Smuzhiyun  *	The display module returns the current scanline, N, used to update the
1190*4882a593Smuzhiyun  *	 display device. The total number of scanlines on a display device is
1191*4882a593Smuzhiyun  *	defined as VSYNC + VBP + VACT + VFP.The first scanline is defined as
1192*4882a593Smuzhiyun  *	the first line of V Sync and is denoted as Line 0.
1193*4882a593Smuzhiyun  *	When in Sleep Mode, the value returned by get_scanline is undefined.
1194*4882a593Smuzhiyun  */
1195*4882a593Smuzhiyun 
1196*4882a593Smuzhiyun /* MCS or Generic COMMANDS */
1197*4882a593Smuzhiyun /* MCS/generic data type */
1198*4882a593Smuzhiyun #define GEN_SHORT_WRITE_0	0x03  /* generic short write, no parameters */
1199*4882a593Smuzhiyun #define GEN_SHORT_WRITE_1	0x13  /* generic short write, 1 parameters */
1200*4882a593Smuzhiyun #define GEN_SHORT_WRITE_2	0x23  /* generic short write, 2 parameters */
1201*4882a593Smuzhiyun #define GEN_READ_0		0x04  /* generic read, no parameters */
1202*4882a593Smuzhiyun #define GEN_READ_1		0x14  /* generic read, 1 parameters */
1203*4882a593Smuzhiyun #define GEN_READ_2		0x24  /* generic read, 2 parameters */
1204*4882a593Smuzhiyun #define GEN_LONG_WRITE		0x29  /* generic long write */
1205*4882a593Smuzhiyun #define MCS_SHORT_WRITE_0	0x05  /* MCS short write, no parameters */
1206*4882a593Smuzhiyun #define MCS_SHORT_WRITE_1	0x15  /* MCS short write, 1 parameters */
1207*4882a593Smuzhiyun #define MCS_READ		0x06  /* MCS read, no parameters */
1208*4882a593Smuzhiyun #define MCS_LONG_WRITE		0x39  /* MCS long write */
1209*4882a593Smuzhiyun /* MCS/generic commands */
1210*4882a593Smuzhiyun /* TPO MCS */
1211*4882a593Smuzhiyun #define write_display_profile		0x50
1212*4882a593Smuzhiyun #define write_display_brightness	0x51
1213*4882a593Smuzhiyun #define write_ctrl_display		0x53
1214*4882a593Smuzhiyun #define write_ctrl_cabc			0x55
1215*4882a593Smuzhiyun   #define UI_IMAGE		0x01
1216*4882a593Smuzhiyun   #define STILL_IMAGE		0x02
1217*4882a593Smuzhiyun   #define MOVING_IMAGE		0x03
1218*4882a593Smuzhiyun #define write_hysteresis		0x57
1219*4882a593Smuzhiyun #define write_gamma_setting		0x58
1220*4882a593Smuzhiyun #define write_cabc_min_bright		0x5e
1221*4882a593Smuzhiyun #define write_kbbc_profile		0x60
1222*4882a593Smuzhiyun /* TMD MCS */
1223*4882a593Smuzhiyun #define tmd_write_display_brightness 0x8c
1224*4882a593Smuzhiyun 
1225*4882a593Smuzhiyun /*
1226*4882a593Smuzhiyun  *	This command is used to control ambient light, panel backlight
1227*4882a593Smuzhiyun  *	brightness and gamma settings.
1228*4882a593Smuzhiyun  */
1229*4882a593Smuzhiyun #define BRIGHT_CNTL_BLOCK_ON	(1 << 5)
1230*4882a593Smuzhiyun #define AMBIENT_LIGHT_SENSE_ON	(1 << 4)
1231*4882a593Smuzhiyun #define DISPLAY_DIMMING_ON	(1 << 3)
1232*4882a593Smuzhiyun #define BACKLIGHT_ON		(1 << 2)
1233*4882a593Smuzhiyun #define DISPLAY_BRIGHTNESS_AUTO	(1 << 1)
1234*4882a593Smuzhiyun #define GAMMA_AUTO		(1 << 0)
1235*4882a593Smuzhiyun 
1236*4882a593Smuzhiyun /* DCS Interface Pixel Formats */
1237*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_3BPP	0x1
1238*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_8BPP	0x2
1239*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_12BPP	0x3
1240*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_16BPP	0x5
1241*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_18BPP	0x6
1242*4882a593Smuzhiyun #define DCS_PIXEL_FORMAT_24BPP	0x7
1243*4882a593Smuzhiyun /* ONE PARAMETER READ DATA */
1244*4882a593Smuzhiyun #define addr_mode_data		0xfc
1245*4882a593Smuzhiyun #define diag_res_data		0x00
1246*4882a593Smuzhiyun #define disp_mode_data		0x23
1247*4882a593Smuzhiyun #define pxl_fmt_data		0x77
1248*4882a593Smuzhiyun #define pwr_mode_data		0x74
1249*4882a593Smuzhiyun #define sig_mode_data		0x00
1250*4882a593Smuzhiyun /* TWO PARAMETERS READ DATA */
1251*4882a593Smuzhiyun #define scanline_data1		0xff
1252*4882a593Smuzhiyun #define scanline_data2		0xff
1253*4882a593Smuzhiyun #define NON_BURST_MODE_SYNC_PULSE	0x01	/* Non Burst Mode
1254*4882a593Smuzhiyun 						 * with Sync Pulse
1255*4882a593Smuzhiyun 						 */
1256*4882a593Smuzhiyun #define NON_BURST_MODE_SYNC_EVENTS	0x02	/* Non Burst Mode
1257*4882a593Smuzhiyun 						 * with Sync events
1258*4882a593Smuzhiyun 						 */
1259*4882a593Smuzhiyun #define BURST_MODE			0x03	/* Burst Mode */
1260*4882a593Smuzhiyun #define DBI_COMMAND_BUFFER_SIZE		0x240   /* 0x32 */    /* 0x120 */
1261*4882a593Smuzhiyun 						/* Allocate at least
1262*4882a593Smuzhiyun 						 * 0x100 Byte with 32
1263*4882a593Smuzhiyun 						 * byte alignment
1264*4882a593Smuzhiyun 						 */
1265*4882a593Smuzhiyun #define DBI_DATA_BUFFER_SIZE		0x120	/* Allocate at least
1266*4882a593Smuzhiyun 						 * 0x100 Byte with 32
1267*4882a593Smuzhiyun 						 * byte alignment
1268*4882a593Smuzhiyun 						 */
1269*4882a593Smuzhiyun #define DBI_CB_TIME_OUT			0xFFFF
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun #define GEN_FB_TIME_OUT			2000
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun #define SKU_83				0x01
1274*4882a593Smuzhiyun #define SKU_100				0x02
1275*4882a593Smuzhiyun #define SKU_100L			0x04
1276*4882a593Smuzhiyun #define SKU_BYPASS			0x08
1277*4882a593Smuzhiyun 
1278*4882a593Smuzhiyun /* Some handy macros for playing with bitfields. */
1279*4882a593Smuzhiyun #define PSB_MASK(high, low) (((1<<((high)-(low)+1))-1)<<(low))
1280*4882a593Smuzhiyun #define SET_FIELD(value, field) (((value) << field ## _SHIFT) & field ## _MASK)
1281*4882a593Smuzhiyun #define GET_FIELD(word, field) (((word)  & field ## _MASK) >> field ## _SHIFT)
1282*4882a593Smuzhiyun 
1283*4882a593Smuzhiyun #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
1284*4882a593Smuzhiyun 
1285*4882a593Smuzhiyun /* PCI config space */
1286*4882a593Smuzhiyun 
1287*4882a593Smuzhiyun #define SB_PCKT         0x02100 /* cedarview */
1288*4882a593Smuzhiyun # define SB_OPCODE_MASK                         PSB_MASK(31, 16)
1289*4882a593Smuzhiyun # define SB_OPCODE_SHIFT                        16
1290*4882a593Smuzhiyun # define SB_OPCODE_READ                         0
1291*4882a593Smuzhiyun # define SB_OPCODE_WRITE                        1
1292*4882a593Smuzhiyun # define SB_DEST_MASK                           PSB_MASK(15, 8)
1293*4882a593Smuzhiyun # define SB_DEST_SHIFT                          8
1294*4882a593Smuzhiyun # define SB_DEST_DPLL                           0x88
1295*4882a593Smuzhiyun # define SB_BYTE_ENABLE_MASK                    PSB_MASK(7, 4)
1296*4882a593Smuzhiyun # define SB_BYTE_ENABLE_SHIFT                   4
1297*4882a593Smuzhiyun # define SB_BUSY                                (1 << 0)
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun #define DSPCLK_GATE_D		0x6200
1300*4882a593Smuzhiyun # define VRHUNIT_CLOCK_GATE_DISABLE		(1 << 28) /* Fixed value on CDV */
1301*4882a593Smuzhiyun # define DPOUNIT_CLOCK_GATE_DISABLE		(1 << 11)
1302*4882a593Smuzhiyun # define DPIOUNIT_CLOCK_GATE_DISABLE		(1 << 6)
1303*4882a593Smuzhiyun # define DPUNIT_PIPEB_GATE_DISABLE		(1 << 30)
1304*4882a593Smuzhiyun # define DPUNIT_PIPEA_GATE_DISABLE		(1 << 25)
1305*4882a593Smuzhiyun # define DPCUNIT_CLOCK_GATE_DISABLE		(1 << 24)
1306*4882a593Smuzhiyun # define DPLSUNIT_CLOCK_GATE_DISABLE		(1 << 13)
1307*4882a593Smuzhiyun 
1308*4882a593Smuzhiyun #define RAMCLK_GATE_D		0x6210
1309*4882a593Smuzhiyun 
1310*4882a593Smuzhiyun /* 32-bit value read/written from the DPIO reg. */
1311*4882a593Smuzhiyun #define SB_DATA		0x02104 /* cedarview */
1312*4882a593Smuzhiyun /* 32-bit address of the DPIO reg to be read/written. */
1313*4882a593Smuzhiyun #define SB_ADDR		0x02108 /* cedarview */
1314*4882a593Smuzhiyun #define DPIO_CFG	0x02110 /* cedarview */
1315*4882a593Smuzhiyun # define DPIO_MODE_SELECT_1			(1 << 3)
1316*4882a593Smuzhiyun # define DPIO_MODE_SELECT_0			(1 << 2)
1317*4882a593Smuzhiyun # define DPIO_SFR_BYPASS			(1 << 1)
1318*4882a593Smuzhiyun /* reset is active low */
1319*4882a593Smuzhiyun # define DPIO_CMN_RESET_N			(1 << 0)
1320*4882a593Smuzhiyun 
1321*4882a593Smuzhiyun /* Cedarview sideband registers */
1322*4882a593Smuzhiyun #define _SB_M_A			0x8008
1323*4882a593Smuzhiyun #define _SB_M_B			0x8028
1324*4882a593Smuzhiyun #define SB_M(pipe) _PIPE(pipe, _SB_M_A, _SB_M_B)
1325*4882a593Smuzhiyun # define SB_M_DIVIDER_MASK			(0xFF << 24)
1326*4882a593Smuzhiyun # define SB_M_DIVIDER_SHIFT			24
1327*4882a593Smuzhiyun 
1328*4882a593Smuzhiyun #define _SB_N_VCO_A		0x8014
1329*4882a593Smuzhiyun #define _SB_N_VCO_B		0x8034
1330*4882a593Smuzhiyun #define SB_N_VCO(pipe) _PIPE(pipe, _SB_N_VCO_A, _SB_N_VCO_B)
1331*4882a593Smuzhiyun #define SB_N_VCO_SEL_MASK			PSB_MASK(31, 30)
1332*4882a593Smuzhiyun #define SB_N_VCO_SEL_SHIFT			30
1333*4882a593Smuzhiyun #define SB_N_DIVIDER_MASK			PSB_MASK(29, 26)
1334*4882a593Smuzhiyun #define SB_N_DIVIDER_SHIFT			26
1335*4882a593Smuzhiyun #define SB_N_CB_TUNE_MASK			PSB_MASK(25, 24)
1336*4882a593Smuzhiyun #define SB_N_CB_TUNE_SHIFT			24
1337*4882a593Smuzhiyun 
1338*4882a593Smuzhiyun /* the bit 14:13 is used to select between the different reference clock for Pipe A/B */
1339*4882a593Smuzhiyun #define SB_REF_DPLLA		0x8010
1340*4882a593Smuzhiyun #define SB_REF_DPLLB		0x8030
1341*4882a593Smuzhiyun #define	REF_CLK_MASK		(0x3 << 13)
1342*4882a593Smuzhiyun #define REF_CLK_CORE		(0 << 13)
1343*4882a593Smuzhiyun #define REF_CLK_DPLL		(1 << 13)
1344*4882a593Smuzhiyun #define REF_CLK_DPLLA		(2 << 13)
1345*4882a593Smuzhiyun /* For the DPLL B, it will use the reference clk from DPLL A when using (2 << 13) */
1346*4882a593Smuzhiyun 
1347*4882a593Smuzhiyun #define _SB_REF_A		0x8018
1348*4882a593Smuzhiyun #define _SB_REF_B		0x8038
1349*4882a593Smuzhiyun #define SB_REF_SFR(pipe)	_PIPE(pipe, _SB_REF_A, _SB_REF_B)
1350*4882a593Smuzhiyun 
1351*4882a593Smuzhiyun #define _SB_P_A			0x801c
1352*4882a593Smuzhiyun #define _SB_P_B			0x803c
1353*4882a593Smuzhiyun #define SB_P(pipe) _PIPE(pipe, _SB_P_A, _SB_P_B)
1354*4882a593Smuzhiyun #define SB_P2_DIVIDER_MASK			PSB_MASK(31, 30)
1355*4882a593Smuzhiyun #define SB_P2_DIVIDER_SHIFT			30
1356*4882a593Smuzhiyun #define SB_P2_10				0 /* HDMI, DP, DAC */
1357*4882a593Smuzhiyun #define SB_P2_5				1 /* DAC */
1358*4882a593Smuzhiyun #define SB_P2_14				2 /* LVDS single */
1359*4882a593Smuzhiyun #define SB_P2_7				3 /* LVDS double */
1360*4882a593Smuzhiyun #define SB_P1_DIVIDER_MASK			PSB_MASK(15, 12)
1361*4882a593Smuzhiyun #define SB_P1_DIVIDER_SHIFT			12
1362*4882a593Smuzhiyun 
1363*4882a593Smuzhiyun #define PSB_LANE0		0x120
1364*4882a593Smuzhiyun #define PSB_LANE1		0x220
1365*4882a593Smuzhiyun #define PSB_LANE2		0x2320
1366*4882a593Smuzhiyun #define PSB_LANE3		0x2420
1367*4882a593Smuzhiyun 
1368*4882a593Smuzhiyun #define LANE_PLL_MASK		(0x7 << 20)
1369*4882a593Smuzhiyun #define LANE_PLL_ENABLE		(0x3 << 20)
1370*4882a593Smuzhiyun #define LANE_PLL_PIPE(p)	(((p) == 0) ? (1 << 21) : (0 << 21))
1371*4882a593Smuzhiyun 
1372*4882a593Smuzhiyun #define DP_B				0x64100
1373*4882a593Smuzhiyun #define DP_C				0x64200
1374*4882a593Smuzhiyun 
1375*4882a593Smuzhiyun #define   DP_PORT_EN			(1 << 31)
1376*4882a593Smuzhiyun #define   DP_PIPEB_SELECT		(1 << 30)
1377*4882a593Smuzhiyun #define   DP_PIPE_MASK			(1 << 30)
1378*4882a593Smuzhiyun 
1379*4882a593Smuzhiyun /* Link training mode - select a suitable mode for each stage */
1380*4882a593Smuzhiyun #define   DP_LINK_TRAIN_PAT_1		(0 << 28)
1381*4882a593Smuzhiyun #define   DP_LINK_TRAIN_PAT_2		(1 << 28)
1382*4882a593Smuzhiyun #define   DP_LINK_TRAIN_PAT_IDLE	(2 << 28)
1383*4882a593Smuzhiyun #define   DP_LINK_TRAIN_OFF		(3 << 28)
1384*4882a593Smuzhiyun #define   DP_LINK_TRAIN_MASK		(3 << 28)
1385*4882a593Smuzhiyun #define   DP_LINK_TRAIN_SHIFT		28
1386*4882a593Smuzhiyun 
1387*4882a593Smuzhiyun /* Signal voltages. These are mostly controlled by the other end */
1388*4882a593Smuzhiyun #define   DP_VOLTAGE_0_4		(0 << 25)
1389*4882a593Smuzhiyun #define   DP_VOLTAGE_0_6		(1 << 25)
1390*4882a593Smuzhiyun #define   DP_VOLTAGE_0_8		(2 << 25)
1391*4882a593Smuzhiyun #define   DP_VOLTAGE_1_2		(3 << 25)
1392*4882a593Smuzhiyun #define   DP_VOLTAGE_MASK		(7 << 25)
1393*4882a593Smuzhiyun #define   DP_VOLTAGE_SHIFT		25
1394*4882a593Smuzhiyun 
1395*4882a593Smuzhiyun /* Signal pre-emphasis levels, like voltages, the other end tells us what
1396*4882a593Smuzhiyun  * they want
1397*4882a593Smuzhiyun  */
1398*4882a593Smuzhiyun #define   DP_PRE_EMPHASIS_0		(0 << 22)
1399*4882a593Smuzhiyun #define   DP_PRE_EMPHASIS_3_5		(1 << 22)
1400*4882a593Smuzhiyun #define   DP_PRE_EMPHASIS_6		(2 << 22)
1401*4882a593Smuzhiyun #define   DP_PRE_EMPHASIS_9_5		(3 << 22)
1402*4882a593Smuzhiyun #define   DP_PRE_EMPHASIS_MASK		(7 << 22)
1403*4882a593Smuzhiyun #define   DP_PRE_EMPHASIS_SHIFT		22
1404*4882a593Smuzhiyun 
1405*4882a593Smuzhiyun /* How many wires to use. I guess 3 was too hard */
1406*4882a593Smuzhiyun #define   DP_PORT_WIDTH_1		(0 << 19)
1407*4882a593Smuzhiyun #define   DP_PORT_WIDTH_2		(1 << 19)
1408*4882a593Smuzhiyun #define   DP_PORT_WIDTH_4		(3 << 19)
1409*4882a593Smuzhiyun #define   DP_PORT_WIDTH_MASK		(7 << 19)
1410*4882a593Smuzhiyun 
1411*4882a593Smuzhiyun /* Mystic DPCD version 1.1 special mode */
1412*4882a593Smuzhiyun #define   DP_ENHANCED_FRAMING		(1 << 18)
1413*4882a593Smuzhiyun 
1414*4882a593Smuzhiyun /** locked once port is enabled */
1415*4882a593Smuzhiyun #define   DP_PORT_REVERSAL		(1 << 15)
1416*4882a593Smuzhiyun 
1417*4882a593Smuzhiyun /** sends the clock on lane 15 of the PEG for debug */
1418*4882a593Smuzhiyun #define   DP_CLOCK_OUTPUT_ENABLE	(1 << 13)
1419*4882a593Smuzhiyun 
1420*4882a593Smuzhiyun #define   DP_SCRAMBLING_DISABLE		(1 << 12)
1421*4882a593Smuzhiyun #define   DP_SCRAMBLING_DISABLE_IRONLAKE	(1 << 7)
1422*4882a593Smuzhiyun 
1423*4882a593Smuzhiyun /** limit RGB values to avoid confusing TVs */
1424*4882a593Smuzhiyun #define   DP_COLOR_RANGE_16_235		(1 << 8)
1425*4882a593Smuzhiyun 
1426*4882a593Smuzhiyun /** Turn on the audio link */
1427*4882a593Smuzhiyun #define   DP_AUDIO_OUTPUT_ENABLE	(1 << 6)
1428*4882a593Smuzhiyun 
1429*4882a593Smuzhiyun /** vs and hs sync polarity */
1430*4882a593Smuzhiyun #define   DP_SYNC_VS_HIGH		(1 << 4)
1431*4882a593Smuzhiyun #define   DP_SYNC_HS_HIGH		(1 << 3)
1432*4882a593Smuzhiyun 
1433*4882a593Smuzhiyun /** A fantasy */
1434*4882a593Smuzhiyun #define   DP_DETECTED			(1 << 2)
1435*4882a593Smuzhiyun 
1436*4882a593Smuzhiyun /** The aux channel provides a way to talk to the
1437*4882a593Smuzhiyun  * signal sink for DDC etc. Max packet size supported
1438*4882a593Smuzhiyun  * is 20 bytes in each direction, hence the 5 fixed
1439*4882a593Smuzhiyun  * data registers
1440*4882a593Smuzhiyun  */
1441*4882a593Smuzhiyun #define DPB_AUX_CH_CTL			0x64110
1442*4882a593Smuzhiyun #define DPB_AUX_CH_DATA1		0x64114
1443*4882a593Smuzhiyun #define DPB_AUX_CH_DATA2		0x64118
1444*4882a593Smuzhiyun #define DPB_AUX_CH_DATA3		0x6411c
1445*4882a593Smuzhiyun #define DPB_AUX_CH_DATA4		0x64120
1446*4882a593Smuzhiyun #define DPB_AUX_CH_DATA5		0x64124
1447*4882a593Smuzhiyun 
1448*4882a593Smuzhiyun #define DPC_AUX_CH_CTL			0x64210
1449*4882a593Smuzhiyun #define DPC_AUX_CH_DATA1		0x64214
1450*4882a593Smuzhiyun #define DPC_AUX_CH_DATA2		0x64218
1451*4882a593Smuzhiyun #define DPC_AUX_CH_DATA3		0x6421c
1452*4882a593Smuzhiyun #define DPC_AUX_CH_DATA4		0x64220
1453*4882a593Smuzhiyun #define DPC_AUX_CH_DATA5		0x64224
1454*4882a593Smuzhiyun 
1455*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_SEND_BUSY	    (1 << 31)
1456*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_DONE		    (1 << 30)
1457*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_INTERRUPT	    (1 << 29)
1458*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_TIME_OUT_ERROR	    (1 << 28)
1459*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_TIME_OUT_400us	    (0 << 26)
1460*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_TIME_OUT_600us	    (1 << 26)
1461*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_TIME_OUT_800us	    (2 << 26)
1462*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_TIME_OUT_1600us	    (3 << 26)
1463*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_TIME_OUT_MASK	    (3 << 26)
1464*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_RECEIVE_ERROR	    (1 << 25)
1465*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_MESSAGE_SIZE_MASK    (0x1f << 20)
1466*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT   20
1467*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_PRECHARGE_2US_MASK   (0xf << 16)
1468*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT  16
1469*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_AUX_AKSV_SELECT	    (1 << 15)
1470*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_MANCHESTER_TEST	    (1 << 14)
1471*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_SYNC_TEST	    (1 << 13)
1472*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_DEGLITCH_TEST	    (1 << 12)
1473*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_PRECHARGE_TEST	    (1 << 11)
1474*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK    (0x7ff)
1475*4882a593Smuzhiyun #define   DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT   0
1476*4882a593Smuzhiyun 
1477*4882a593Smuzhiyun /*
1478*4882a593Smuzhiyun  * Computing GMCH M and N values for the Display Port link
1479*4882a593Smuzhiyun  *
1480*4882a593Smuzhiyun  * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1481*4882a593Smuzhiyun  *
1482*4882a593Smuzhiyun  * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1483*4882a593Smuzhiyun  *
1484*4882a593Smuzhiyun  * The GMCH value is used internally
1485*4882a593Smuzhiyun  *
1486*4882a593Smuzhiyun  * bytes_per_pixel is the number of bytes coming out of the plane,
1487*4882a593Smuzhiyun  * which is after the LUTs, so we want the bytes for our color format.
1488*4882a593Smuzhiyun  * For our current usage, this is always 3, one byte for R, G and B.
1489*4882a593Smuzhiyun  */
1490*4882a593Smuzhiyun 
1491*4882a593Smuzhiyun #define _PIPEA_GMCH_DATA_M			0x70050
1492*4882a593Smuzhiyun #define _PIPEB_GMCH_DATA_M			0x71050
1493*4882a593Smuzhiyun 
1494*4882a593Smuzhiyun /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1495*4882a593Smuzhiyun #define   PIPE_GMCH_DATA_M_TU_SIZE_MASK		(0x3f << 25)
1496*4882a593Smuzhiyun #define   PIPE_GMCH_DATA_M_TU_SIZE_SHIFT	25
1497*4882a593Smuzhiyun 
1498*4882a593Smuzhiyun #define   PIPE_GMCH_DATA_M_MASK			(0xffffff)
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun #define _PIPEA_GMCH_DATA_N			0x70054
1501*4882a593Smuzhiyun #define _PIPEB_GMCH_DATA_N			0x71054
1502*4882a593Smuzhiyun #define   PIPE_GMCH_DATA_N_MASK			(0xffffff)
1503*4882a593Smuzhiyun 
1504*4882a593Smuzhiyun /*
1505*4882a593Smuzhiyun  * Computing Link M and N values for the Display Port link
1506*4882a593Smuzhiyun  *
1507*4882a593Smuzhiyun  * Link M / N = pixel_clock / ls_clk
1508*4882a593Smuzhiyun  *
1509*4882a593Smuzhiyun  * (the DP spec calls pixel_clock the 'strm_clk')
1510*4882a593Smuzhiyun  *
1511*4882a593Smuzhiyun  * The Link value is transmitted in the Main Stream
1512*4882a593Smuzhiyun  * Attributes and VB-ID.
1513*4882a593Smuzhiyun  */
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun #define _PIPEA_DP_LINK_M				0x70060
1516*4882a593Smuzhiyun #define _PIPEB_DP_LINK_M				0x71060
1517*4882a593Smuzhiyun #define   PIPEA_DP_LINK_M_MASK			(0xffffff)
1518*4882a593Smuzhiyun 
1519*4882a593Smuzhiyun #define _PIPEA_DP_LINK_N				0x70064
1520*4882a593Smuzhiyun #define _PIPEB_DP_LINK_N				0x71064
1521*4882a593Smuzhiyun #define   PIPEA_DP_LINK_N_MASK			(0xffffff)
1522*4882a593Smuzhiyun 
1523*4882a593Smuzhiyun #define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
1524*4882a593Smuzhiyun #define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
1525*4882a593Smuzhiyun #define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
1526*4882a593Smuzhiyun #define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
1527*4882a593Smuzhiyun 
1528*4882a593Smuzhiyun #define   PIPE_BPC_MASK				(7 << 5)
1529*4882a593Smuzhiyun #define   PIPE_8BPC				(0 << 5)
1530*4882a593Smuzhiyun #define   PIPE_10BPC				(1 << 5)
1531*4882a593Smuzhiyun #define   PIPE_6BPC				(2 << 5)
1532*4882a593Smuzhiyun 
1533*4882a593Smuzhiyun #endif
1534