Lines Matching refs:_AESDMACtrl
64 static REG_AESDMACtrl *_AESDMACtrl = 0 ; variable
158 REG32(&_AESDMACtrl->Cmd_Queue) = (u32Value) ; in WRITE_CMDQ()
541 _AESDMACtrl = (REG_AESDMACtrl*)(_u32RegBase + REG_CIPHERCTRL_BASE); in HAL_CIPHER_SetBank()
594 MS_U32 u32DMACtrl = REG32(&_AESDMACtrl->Dma_Ctrl[REG_DMA_CTRL]); in HAL_CIPHER_ResetException()
595 …REG32(&_AESDMACtrl->Dma_Ctrl[REG_DMA_CTRL]) = u32DMACtrl | REG_EXCEPT_FLAG_CLEAR; //clear all exc… in HAL_CIPHER_ResetException()
596 …REG32(&_AESDMACtrl->Dma_Ctrl[REG_DMA_CTRL]) = u32DMACtrl & ~REG_EXCEPT_FLAG_CLEAR; //enable acpu … in HAL_CIPHER_ResetException()
621 MS_U32 DMA_CTRL = REG32(&_AESDMACtrl->Dma_Ctrl[REG_DMA_CTRL]); in HAL_CIPHER_SWReset()
622 REG32(&_AESDMACtrl->Dma_Ctrl[REG_DMA_CTRL]) = DMA_CTRL | REG_DMA_SW_RESET; //reset CryptoDMA in HAL_CIPHER_SWReset()
623 REG32(&_AESDMACtrl->Dma_Ctrl[REG_DMA_CTRL]) = DMA_CTRL & ~REG_DMA_SW_RESET; //enable CryptoDMA in HAL_CIPHER_SWReset()
1070 tmp = REG32(&_AESDMACtrl->Dma_Out[0]); in HAL_CIPHER_DMA_GetData()
1076 tmp = REG32(&_AESDMACtrl->Dma_Out[1]); in HAL_CIPHER_DMA_GetData()
1082 tmp = REG32(&_AESDMACtrl->Dma_Out[2]); in HAL_CIPHER_DMA_GetData()
1088 tmp = REG32(&_AESDMACtrl->Dma_Out[3]); in HAL_CIPHER_DMA_GetData()
1102 DmaRpt[i] = REG32(&_AESDMACtrl->Dma_Reportp[i]); in HAL_CIPHER_DMA_GetRpt()
1129 u32Tmp = _AESDMACtrl->Dma_Ctrl[1]; in HAL_CIPHER_DMA_Start()
1131 _AESDMACtrl->Dma_Ctrl[1] = u32Tmp; in HAL_CIPHER_DMA_Start()
1160 u32SpareCnt = REG32(&_AESDMACtrl->SpareCnt) ; in HAL_CIPHER_DMA_Start()
1253 REG32(&_AESDMACtrl->SpareCnt) = u32SpareCnt ; in HAL_CIPHER_DMA_Start()
1260 REG32(&_AESDMACtrl->SpareCnt) = u32SpareCnt ; in HAL_CIPHER_DMA_Start()
1303 u32SpareCnt = REG32(&_AESDMACtrl->SpareCnt) ; in HAL_CIPHER_OTPHash_Start()
1330 REG32(&_AESDMACtrl->SpareCnt) = u32SpareCnt ; in HAL_CIPHER_OTPHash_Start()
1336 REG32(&_AESDMACtrl->SpareCnt) = u32SpareCnt ; in HAL_CIPHER_OTPHash_Start()
1356 MS_U32 u32Rpt = REG32(&_AESDMACtrl->Dma_Reportp[0]) ; in HAL_CIPHER_DMA_CmdDone()
1361 u32ExcTmp = (MS_U32) REG32(&_AESDMACtrl->Dma_Ctrl[REG_EXCEPT_FLAG]); in HAL_CIPHER_DMA_CmdDone()
1377 MS_U32 u32ExcTmp = (MS_U32) REG32(&_AESDMACtrl->Dma_Ctrl[REG_EXCEPT_FLAG]); in HAL_CIPHER_GetException()
1561 HashRpt[i] = REG32(&_AESDMACtrl->Hash_Reportp[i]); in HAL_CIPHER_Hash_GetRpt()
1947 u32SpareCnt = REG32(&_AESDMACtrl->SpareCnt) ; in HAL_CIPHER_Hash_Start()
1980 REG32(&_AESDMACtrl->Hash_Reportp[1]) = _u32InitWordCnt; in HAL_CIPHER_Hash_Start()
2025 REG32(&_AESDMACtrl->SpareCnt) = u32SpareCnt ; in HAL_CIPHER_Hash_Start()
2032 REG32(&_AESDMACtrl->SpareCnt) = u32SpareCnt ; in HAL_CIPHER_Hash_Start()
2053 MS_U32 u32Tmp = REG32(&_AESDMACtrl->Hash_Reportp[0]) ; in HAL_CIPHER_Hash_CmdDone()
2058 u32ExcTmp = (MS_U32)REG32(&_AESDMACtrl->Dma_Ctrl[REG_EXCEPT_FLAG]); in HAL_CIPHER_Hash_CmdDone()