Lines Matching refs:pll_conf

1547 				struct stm32_pll_dt_cfg *pll_conf)  in clk_stm32_pll1_init()  argument
1549 int sel = (pll_conf->src & MUX_SEL_MASK) >> MUX_SEL_SHIFT; in clk_stm32_pll1_init()
1554 if (clk_stm32_pll_set_mux(priv, pll_conf->src)) in clk_stm32_pll1_init()
1566 stm32mp2_a35_pll1_config(pll_conf->cfg[FBDIV], in clk_stm32_pll1_init()
1567 pll_conf->cfg[REFDIV], in clk_stm32_pll1_init()
1568 pll_conf->cfg[POSTDIV1], in clk_stm32_pll1_init()
1569 pll_conf->cfg[POSTDIV2]); in clk_stm32_pll1_init()
1576 struct stm32_pll_dt_cfg *pll_conf) in clk_stm32_pll_init() argument
1585 if (clk_stm32_pll_set_mux(priv, pll_conf->src)) in clk_stm32_pll_init()
1588 clk_stm32_pll_config_output(priv, pll, pll_conf->src, in clk_stm32_pll_init()
1589 pll_conf->cfg, pll_conf->frac); in clk_stm32_pll_init()
1591 if (pll_conf->csg_enabled) { in clk_stm32_pll_init()
1592 clk_stm32_pll_config_csg(priv, pll, pll_conf->csg); in clk_stm32_pll_init()
1605 struct stm32_pll_dt_cfg *pll_conf = NULL; in stm32_clk_pll_configure() local
1609 pll_conf = clk_stm32_pll_get_pdata(i); in stm32_clk_pll_configure()
1611 if (pll_conf->enabled) { in stm32_clk_pll_configure()
1621 clk_stm32_pll1_init(priv, i, pll_conf); in stm32_clk_pll_configure()
1623 clk_stm32_pll_init(priv, i, pll_conf); in stm32_clk_pll_configure()
2123 struct stm32_pll_dt_cfg *pll_conf = NULL; in clk_stm32_pll1_set_rate() local
2130 pll_conf = &opp->pll_cfg; in clk_stm32_pll1_set_rate()
2132 clk_stm32_pll1_init(priv, PLL1_ID, pll_conf); in clk_stm32_pll1_set_rate()
2244 struct stm32_pll_dt_cfg *pll_conf = clk_stm32_pll_get_pdata(PLL3_ID); in clk_stm32_pll3_enable() local
2251 clk_stm32_pll_init(priv, PLL3_ID, pll_conf); in clk_stm32_pll3_enable()