Lines Matching +full:power +full:- +full:source
1 /* SPDX-License-Identifier: GPL-2.0 */
3 * ES8396.h -- ES8396 ALSA SoC Audio Codec
20 /* Register 0x01 for MCLK source selection */
22 /* Register 0x02 for PLL power down/up, reset, divider and divider dither */
24 /* Register 0x03 for PLL low power mode and PLL power supply selection */
28 /* Register 0x05-0x07 for PLL k cofficient*/
70 /* Register 0x18 for Digital Mixer Source*/
72 /* Register 0x19 for Digital Mixer Source*/
74 /* Register 0x1A for DAC Digital Source and SDP1 Digital Output Source*/
76 /* Register 0x1B for SDP2 and SDP3 Digital Output Source*/
108 /* Register 0x29 for SPK MIXER REFERENCE AND LOW POWER MODE*/
118 /* Register 0x2D for HP MIXER REFERENCE AND LOW POWER MODE*/
128 /* Register 0x31 for AX MIXER REFERENCE AND LOW POWER MODE*/
138 /* Register 0x35 for LN MIXER REFERENCE AND LOW POWER MODE*/
148 /* Register 0x39 for MN MIXER REFERENCE AND LOW POWER MODE*/
152 /* Register 0x3A for CLASS D control and SOURCE SELECTION*/
178 /* Register 0x45 for MONOHP REFERENCE AND LOW POWER MODE*/
214 /* Register 0x55 for ADC HIGH PASS FILTER,U-LAW/A-LAW COMPMODE,DATA SELECTION*/
234 /* Register 0x5F for ADC LOW POWER MODE AND REFERENCE*/
256 /* Register 0x69 for DAC JACK DETECTION AND U/A-LAW COMPRESS */
266 /* Register 0x6E for DAC REFERENCE AND POWER CONTROL */
273 * SUCH AS ANALOG POWER CONTROL, AVDDLDO POWER CONTROL */
343 * PLL clock source