1*53ee8cc1Swenshuai.xi /* 2*53ee8cc1Swenshuai.xi * SyncLink Multiprotocol Serial Adapter Driver 3*53ee8cc1Swenshuai.xi * 4*53ee8cc1Swenshuai.xi * $Id: synclink.h,v 3.14 2006/07/17 20:15:43 paulkf Exp $ 5*53ee8cc1Swenshuai.xi * 6*53ee8cc1Swenshuai.xi * Copyright (C) 1998-2000 by Microgate Corporation 7*53ee8cc1Swenshuai.xi * 8*53ee8cc1Swenshuai.xi * Redistribution of this file is permitted under 9*53ee8cc1Swenshuai.xi * the terms of the GNU Public License (GPL) 10*53ee8cc1Swenshuai.xi */ 11*53ee8cc1Swenshuai.xi 12*53ee8cc1Swenshuai.xi #ifndef _SYNCLINK_H_ 13*53ee8cc1Swenshuai.xi #define _SYNCLINK_H_ 14*53ee8cc1Swenshuai.xi #define SYNCLINK_H_VERSION 3.6 15*53ee8cc1Swenshuai.xi 16*53ee8cc1Swenshuai.xi #define BIT0 0x0001 17*53ee8cc1Swenshuai.xi #define BIT1 0x0002 18*53ee8cc1Swenshuai.xi #define BIT2 0x0004 19*53ee8cc1Swenshuai.xi #define BIT3 0x0008 20*53ee8cc1Swenshuai.xi #define BIT4 0x0010 21*53ee8cc1Swenshuai.xi #define BIT5 0x0020 22*53ee8cc1Swenshuai.xi #define BIT6 0x0040 23*53ee8cc1Swenshuai.xi #define BIT7 0x0080 24*53ee8cc1Swenshuai.xi #define BIT8 0x0100 25*53ee8cc1Swenshuai.xi #define BIT9 0x0200 26*53ee8cc1Swenshuai.xi #define BIT10 0x0400 27*53ee8cc1Swenshuai.xi #define BIT11 0x0800 28*53ee8cc1Swenshuai.xi #define BIT12 0x1000 29*53ee8cc1Swenshuai.xi #define BIT13 0x2000 30*53ee8cc1Swenshuai.xi #define BIT14 0x4000 31*53ee8cc1Swenshuai.xi #define BIT15 0x8000 32*53ee8cc1Swenshuai.xi #define BIT16 0x00010000 33*53ee8cc1Swenshuai.xi #define BIT17 0x00020000 34*53ee8cc1Swenshuai.xi #define BIT18 0x00040000 35*53ee8cc1Swenshuai.xi #define BIT19 0x00080000 36*53ee8cc1Swenshuai.xi #define BIT20 0x00100000 37*53ee8cc1Swenshuai.xi #define BIT21 0x00200000 38*53ee8cc1Swenshuai.xi #define BIT22 0x00400000 39*53ee8cc1Swenshuai.xi #define BIT23 0x00800000 40*53ee8cc1Swenshuai.xi #define BIT24 0x01000000 41*53ee8cc1Swenshuai.xi #define BIT25 0x02000000 42*53ee8cc1Swenshuai.xi #define BIT26 0x04000000 43*53ee8cc1Swenshuai.xi #define BIT27 0x08000000 44*53ee8cc1Swenshuai.xi #define BIT28 0x10000000 45*53ee8cc1Swenshuai.xi #define BIT29 0x20000000 46*53ee8cc1Swenshuai.xi #define BIT30 0x40000000 47*53ee8cc1Swenshuai.xi #define BIT31 0x80000000 48*53ee8cc1Swenshuai.xi 49*53ee8cc1Swenshuai.xi 50*53ee8cc1Swenshuai.xi #define HDLC_MAX_FRAME_SIZE 65535 51*53ee8cc1Swenshuai.xi #define MAX_ASYNC_TRANSMIT 4096 52*53ee8cc1Swenshuai.xi #define MAX_ASYNC_BUFFER_SIZE 4096 53*53ee8cc1Swenshuai.xi 54*53ee8cc1Swenshuai.xi #define ASYNC_PARITY_NONE 0 55*53ee8cc1Swenshuai.xi #define ASYNC_PARITY_EVEN 1 56*53ee8cc1Swenshuai.xi #define ASYNC_PARITY_ODD 2 57*53ee8cc1Swenshuai.xi #define ASYNC_PARITY_SPACE 3 58*53ee8cc1Swenshuai.xi 59*53ee8cc1Swenshuai.xi #define HDLC_FLAG_UNDERRUN_ABORT7 0x0000 60*53ee8cc1Swenshuai.xi #define HDLC_FLAG_UNDERRUN_ABORT15 0x0001 61*53ee8cc1Swenshuai.xi #define HDLC_FLAG_UNDERRUN_FLAG 0x0002 62*53ee8cc1Swenshuai.xi #define HDLC_FLAG_UNDERRUN_CRC 0x0004 63*53ee8cc1Swenshuai.xi #define HDLC_FLAG_SHARE_ZERO 0x0010 64*53ee8cc1Swenshuai.xi #define HDLC_FLAG_AUTO_CTS 0x0020 65*53ee8cc1Swenshuai.xi #define HDLC_FLAG_AUTO_DCD 0x0040 66*53ee8cc1Swenshuai.xi #define HDLC_FLAG_AUTO_RTS 0x0080 67*53ee8cc1Swenshuai.xi #define HDLC_FLAG_RXC_DPLL 0x0100 68*53ee8cc1Swenshuai.xi #define HDLC_FLAG_RXC_BRG 0x0200 69*53ee8cc1Swenshuai.xi #define HDLC_FLAG_RXC_TXCPIN 0x8000 70*53ee8cc1Swenshuai.xi #define HDLC_FLAG_RXC_RXCPIN 0x0000 71*53ee8cc1Swenshuai.xi #define HDLC_FLAG_TXC_DPLL 0x0400 72*53ee8cc1Swenshuai.xi #define HDLC_FLAG_TXC_BRG 0x0800 73*53ee8cc1Swenshuai.xi #define HDLC_FLAG_TXC_TXCPIN 0x0000 74*53ee8cc1Swenshuai.xi #define HDLC_FLAG_TXC_RXCPIN 0x0008 75*53ee8cc1Swenshuai.xi #define HDLC_FLAG_DPLL_DIV8 0x1000 76*53ee8cc1Swenshuai.xi #define HDLC_FLAG_DPLL_DIV16 0x2000 77*53ee8cc1Swenshuai.xi #define HDLC_FLAG_DPLL_DIV32 0x0000 78*53ee8cc1Swenshuai.xi #define HDLC_FLAG_HDLC_LOOPMODE 0x4000 79*53ee8cc1Swenshuai.xi 80*53ee8cc1Swenshuai.xi #define HDLC_CRC_NONE 0 81*53ee8cc1Swenshuai.xi #define HDLC_CRC_16_CCITT 1 82*53ee8cc1Swenshuai.xi #define HDLC_CRC_32_CCITT 2 83*53ee8cc1Swenshuai.xi #define HDLC_CRC_MASK 0x00ff 84*53ee8cc1Swenshuai.xi #define HDLC_CRC_RETURN_EX 0x8000 85*53ee8cc1Swenshuai.xi 86*53ee8cc1Swenshuai.xi #define RX_OK 0 87*53ee8cc1Swenshuai.xi #define RX_CRC_ERROR 1 88*53ee8cc1Swenshuai.xi 89*53ee8cc1Swenshuai.xi #define HDLC_TXIDLE_FLAGS 0 90*53ee8cc1Swenshuai.xi #define HDLC_TXIDLE_ALT_ZEROS_ONES 1 91*53ee8cc1Swenshuai.xi #define HDLC_TXIDLE_ZEROS 2 92*53ee8cc1Swenshuai.xi #define HDLC_TXIDLE_ONES 3 93*53ee8cc1Swenshuai.xi #define HDLC_TXIDLE_ALT_MARK_SPACE 4 94*53ee8cc1Swenshuai.xi #define HDLC_TXIDLE_SPACE 5 95*53ee8cc1Swenshuai.xi #define HDLC_TXIDLE_MARK 6 96*53ee8cc1Swenshuai.xi #define HDLC_TXIDLE_CUSTOM_8 0x10000000 97*53ee8cc1Swenshuai.xi #define HDLC_TXIDLE_CUSTOM_16 0x20000000 98*53ee8cc1Swenshuai.xi 99*53ee8cc1Swenshuai.xi #define HDLC_ENCODING_NRZ 0 100*53ee8cc1Swenshuai.xi #define HDLC_ENCODING_NRZB 1 101*53ee8cc1Swenshuai.xi #define HDLC_ENCODING_NRZI_MARK 2 102*53ee8cc1Swenshuai.xi #define HDLC_ENCODING_NRZI_SPACE 3 103*53ee8cc1Swenshuai.xi #define HDLC_ENCODING_NRZI HDLC_ENCODING_NRZI_SPACE 104*53ee8cc1Swenshuai.xi #define HDLC_ENCODING_BIPHASE_MARK 4 105*53ee8cc1Swenshuai.xi #define HDLC_ENCODING_BIPHASE_SPACE 5 106*53ee8cc1Swenshuai.xi #define HDLC_ENCODING_BIPHASE_LEVEL 6 107*53ee8cc1Swenshuai.xi #define HDLC_ENCODING_DIFF_BIPHASE_LEVEL 7 108*53ee8cc1Swenshuai.xi 109*53ee8cc1Swenshuai.xi #define HDLC_PREAMBLE_LENGTH_8BITS 0 110*53ee8cc1Swenshuai.xi #define HDLC_PREAMBLE_LENGTH_16BITS 1 111*53ee8cc1Swenshuai.xi #define HDLC_PREAMBLE_LENGTH_32BITS 2 112*53ee8cc1Swenshuai.xi #define HDLC_PREAMBLE_LENGTH_64BITS 3 113*53ee8cc1Swenshuai.xi 114*53ee8cc1Swenshuai.xi #define HDLC_PREAMBLE_PATTERN_NONE 0 115*53ee8cc1Swenshuai.xi #define HDLC_PREAMBLE_PATTERN_ZEROS 1 116*53ee8cc1Swenshuai.xi #define HDLC_PREAMBLE_PATTERN_FLAGS 2 117*53ee8cc1Swenshuai.xi #define HDLC_PREAMBLE_PATTERN_10 3 118*53ee8cc1Swenshuai.xi #define HDLC_PREAMBLE_PATTERN_01 4 119*53ee8cc1Swenshuai.xi #define HDLC_PREAMBLE_PATTERN_ONES 5 120*53ee8cc1Swenshuai.xi 121*53ee8cc1Swenshuai.xi #define MGSL_MODE_ASYNC 1 122*53ee8cc1Swenshuai.xi #define MGSL_MODE_HDLC 2 123*53ee8cc1Swenshuai.xi #define MGSL_MODE_MONOSYNC 3 124*53ee8cc1Swenshuai.xi #define MGSL_MODE_BISYNC 4 125*53ee8cc1Swenshuai.xi #define MGSL_MODE_RAW 6 126*53ee8cc1Swenshuai.xi 127*53ee8cc1Swenshuai.xi #define MGSL_BUS_TYPE_ISA 1 128*53ee8cc1Swenshuai.xi #define MGSL_BUS_TYPE_EISA 2 129*53ee8cc1Swenshuai.xi #define MGSL_BUS_TYPE_PCI 5 130*53ee8cc1Swenshuai.xi 131*53ee8cc1Swenshuai.xi #define MGSL_INTERFACE_MASK 0xf 132*53ee8cc1Swenshuai.xi #define MGSL_INTERFACE_DISABLE 0 133*53ee8cc1Swenshuai.xi #define MGSL_INTERFACE_RS232 1 134*53ee8cc1Swenshuai.xi #define MGSL_INTERFACE_V35 2 135*53ee8cc1Swenshuai.xi #define MGSL_INTERFACE_RS422 3 136*53ee8cc1Swenshuai.xi #define MGSL_INTERFACE_RTS_EN 0x10 137*53ee8cc1Swenshuai.xi #define MGSL_INTERFACE_LL 0x20 138*53ee8cc1Swenshuai.xi #define MGSL_INTERFACE_RL 0x40 139*53ee8cc1Swenshuai.xi 140*53ee8cc1Swenshuai.xi typedef struct _MGSL_PARAMS 141*53ee8cc1Swenshuai.xi { 142*53ee8cc1Swenshuai.xi /* Common */ 143*53ee8cc1Swenshuai.xi 144*53ee8cc1Swenshuai.xi unsigned long mode; /* Asynchronous or HDLC */ 145*53ee8cc1Swenshuai.xi unsigned char loopback; /* internal loopback mode */ 146*53ee8cc1Swenshuai.xi 147*53ee8cc1Swenshuai.xi /* HDLC Only */ 148*53ee8cc1Swenshuai.xi 149*53ee8cc1Swenshuai.xi unsigned short flags; 150*53ee8cc1Swenshuai.xi unsigned char encoding; /* NRZ, NRZI, etc. */ 151*53ee8cc1Swenshuai.xi unsigned long clock_speed; /* external clock speed in bits per second */ 152*53ee8cc1Swenshuai.xi unsigned char addr_filter; /* receive HDLC address filter, 0xFF = disable */ 153*53ee8cc1Swenshuai.xi unsigned short crc_type; /* None, CRC16-CCITT, or CRC32-CCITT */ 154*53ee8cc1Swenshuai.xi unsigned char preamble_length; 155*53ee8cc1Swenshuai.xi unsigned char preamble; 156*53ee8cc1Swenshuai.xi 157*53ee8cc1Swenshuai.xi /* Async Only */ 158*53ee8cc1Swenshuai.xi 159*53ee8cc1Swenshuai.xi unsigned long data_rate; /* bits per second */ 160*53ee8cc1Swenshuai.xi unsigned char data_bits; /* 7 or 8 data bits */ 161*53ee8cc1Swenshuai.xi unsigned char stop_bits; /* 1 or 2 stop bits */ 162*53ee8cc1Swenshuai.xi unsigned char parity; /* none, even, or odd */ 163*53ee8cc1Swenshuai.xi 164*53ee8cc1Swenshuai.xi } MGSL_PARAMS, *PMGSL_PARAMS; 165*53ee8cc1Swenshuai.xi 166*53ee8cc1Swenshuai.xi #define MICROGATE_VENDOR_ID 0x13c0 167*53ee8cc1Swenshuai.xi #define SYNCLINK_DEVICE_ID 0x0010 168*53ee8cc1Swenshuai.xi #define MGSCC_DEVICE_ID 0x0020 169*53ee8cc1Swenshuai.xi #define SYNCLINK_SCA_DEVICE_ID 0x0030 170*53ee8cc1Swenshuai.xi #define SYNCLINK_GT_DEVICE_ID 0x0070 171*53ee8cc1Swenshuai.xi #define SYNCLINK_GT4_DEVICE_ID 0x0080 172*53ee8cc1Swenshuai.xi #define SYNCLINK_AC_DEVICE_ID 0x0090 173*53ee8cc1Swenshuai.xi #define SYNCLINK_GT2_DEVICE_ID 0x00A0 174*53ee8cc1Swenshuai.xi #define MGSL_MAX_SERIAL_NUMBER 30 175*53ee8cc1Swenshuai.xi 176*53ee8cc1Swenshuai.xi /* 177*53ee8cc1Swenshuai.xi ** device diagnostics status 178*53ee8cc1Swenshuai.xi */ 179*53ee8cc1Swenshuai.xi 180*53ee8cc1Swenshuai.xi #define DiagStatus_OK 0 181*53ee8cc1Swenshuai.xi #define DiagStatus_AddressFailure 1 182*53ee8cc1Swenshuai.xi #define DiagStatus_AddressConflict 2 183*53ee8cc1Swenshuai.xi #define DiagStatus_IrqFailure 3 184*53ee8cc1Swenshuai.xi #define DiagStatus_IrqConflict 4 185*53ee8cc1Swenshuai.xi #define DiagStatus_DmaFailure 5 186*53ee8cc1Swenshuai.xi #define DiagStatus_DmaConflict 6 187*53ee8cc1Swenshuai.xi #define DiagStatus_PciAdapterNotFound 7 188*53ee8cc1Swenshuai.xi #define DiagStatus_CantAssignPciResources 8 189*53ee8cc1Swenshuai.xi #define DiagStatus_CantAssignPciMemAddr 9 190*53ee8cc1Swenshuai.xi #define DiagStatus_CantAssignPciIoAddr 10 191*53ee8cc1Swenshuai.xi #define DiagStatus_CantAssignPciIrq 11 192*53ee8cc1Swenshuai.xi #define DiagStatus_MemoryError 12 193*53ee8cc1Swenshuai.xi 194*53ee8cc1Swenshuai.xi #define SerialSignal_DCD 0x01 /* Data Carrier Detect */ 195*53ee8cc1Swenshuai.xi #define SerialSignal_TXD 0x02 /* Transmit Data */ 196*53ee8cc1Swenshuai.xi #define SerialSignal_RI 0x04 /* Ring Indicator */ 197*53ee8cc1Swenshuai.xi #define SerialSignal_RXD 0x08 /* Receive Data */ 198*53ee8cc1Swenshuai.xi #define SerialSignal_CTS 0x10 /* Clear to Send */ 199*53ee8cc1Swenshuai.xi #define SerialSignal_RTS 0x20 /* Request to Send */ 200*53ee8cc1Swenshuai.xi #define SerialSignal_DSR 0x40 /* Data Set Ready */ 201*53ee8cc1Swenshuai.xi #define SerialSignal_DTR 0x80 /* Data Terminal Ready */ 202*53ee8cc1Swenshuai.xi 203*53ee8cc1Swenshuai.xi 204*53ee8cc1Swenshuai.xi /* 205*53ee8cc1Swenshuai.xi * Counters of the input lines (CTS, DSR, RI, CD) interrupts 206*53ee8cc1Swenshuai.xi */ 207*53ee8cc1Swenshuai.xi struct mgsl_icount { 208*53ee8cc1Swenshuai.xi __u32 cts, dsr, rng, dcd, tx, rx; 209*53ee8cc1Swenshuai.xi __u32 frame, parity, overrun, brk; 210*53ee8cc1Swenshuai.xi __u32 buf_overrun; 211*53ee8cc1Swenshuai.xi __u32 txok; 212*53ee8cc1Swenshuai.xi __u32 txunder; 213*53ee8cc1Swenshuai.xi __u32 txabort; 214*53ee8cc1Swenshuai.xi __u32 txtimeout; 215*53ee8cc1Swenshuai.xi __u32 rxshort; 216*53ee8cc1Swenshuai.xi __u32 rxlong; 217*53ee8cc1Swenshuai.xi __u32 rxabort; 218*53ee8cc1Swenshuai.xi __u32 rxover; 219*53ee8cc1Swenshuai.xi __u32 rxcrc; 220*53ee8cc1Swenshuai.xi __u32 rxok; 221*53ee8cc1Swenshuai.xi __u32 exithunt; 222*53ee8cc1Swenshuai.xi __u32 rxidle; 223*53ee8cc1Swenshuai.xi }; 224*53ee8cc1Swenshuai.xi 225*53ee8cc1Swenshuai.xi struct gpio_desc { 226*53ee8cc1Swenshuai.xi __u32 state; 227*53ee8cc1Swenshuai.xi __u32 smask; 228*53ee8cc1Swenshuai.xi __u32 dir; 229*53ee8cc1Swenshuai.xi __u32 dmask; 230*53ee8cc1Swenshuai.xi }; 231*53ee8cc1Swenshuai.xi 232*53ee8cc1Swenshuai.xi #define DEBUG_LEVEL_DATA 1 233*53ee8cc1Swenshuai.xi #define DEBUG_LEVEL_ERROR 2 234*53ee8cc1Swenshuai.xi #define DEBUG_LEVEL_INFO 3 235*53ee8cc1Swenshuai.xi #define DEBUG_LEVEL_BH 4 236*53ee8cc1Swenshuai.xi #define DEBUG_LEVEL_ISR 5 237*53ee8cc1Swenshuai.xi 238*53ee8cc1Swenshuai.xi /* 239*53ee8cc1Swenshuai.xi ** Event bit flags for use with MgslWaitEvent 240*53ee8cc1Swenshuai.xi */ 241*53ee8cc1Swenshuai.xi 242*53ee8cc1Swenshuai.xi #define MgslEvent_DsrActive 0x0001 243*53ee8cc1Swenshuai.xi #define MgslEvent_DsrInactive 0x0002 244*53ee8cc1Swenshuai.xi #define MgslEvent_Dsr 0x0003 245*53ee8cc1Swenshuai.xi #define MgslEvent_CtsActive 0x0004 246*53ee8cc1Swenshuai.xi #define MgslEvent_CtsInactive 0x0008 247*53ee8cc1Swenshuai.xi #define MgslEvent_Cts 0x000c 248*53ee8cc1Swenshuai.xi #define MgslEvent_DcdActive 0x0010 249*53ee8cc1Swenshuai.xi #define MgslEvent_DcdInactive 0x0020 250*53ee8cc1Swenshuai.xi #define MgslEvent_Dcd 0x0030 251*53ee8cc1Swenshuai.xi #define MgslEvent_RiActive 0x0040 252*53ee8cc1Swenshuai.xi #define MgslEvent_RiInactive 0x0080 253*53ee8cc1Swenshuai.xi #define MgslEvent_Ri 0x00c0 254*53ee8cc1Swenshuai.xi #define MgslEvent_ExitHuntMode 0x0100 255*53ee8cc1Swenshuai.xi #define MgslEvent_IdleReceived 0x0200 256*53ee8cc1Swenshuai.xi 257*53ee8cc1Swenshuai.xi /* Private IOCTL codes: 258*53ee8cc1Swenshuai.xi * 259*53ee8cc1Swenshuai.xi * MGSL_IOCSPARAMS set MGSL_PARAMS structure values 260*53ee8cc1Swenshuai.xi * MGSL_IOCGPARAMS get current MGSL_PARAMS structure values 261*53ee8cc1Swenshuai.xi * MGSL_IOCSTXIDLE set current transmit idle mode 262*53ee8cc1Swenshuai.xi * MGSL_IOCGTXIDLE get current transmit idle mode 263*53ee8cc1Swenshuai.xi * MGSL_IOCTXENABLE enable or disable transmitter 264*53ee8cc1Swenshuai.xi * MGSL_IOCRXENABLE enable or disable receiver 265*53ee8cc1Swenshuai.xi * MGSL_IOCTXABORT abort transmitting frame (HDLC) 266*53ee8cc1Swenshuai.xi * MGSL_IOCGSTATS return current statistics 267*53ee8cc1Swenshuai.xi * MGSL_IOCWAITEVENT wait for specified event to occur 268*53ee8cc1Swenshuai.xi * MGSL_LOOPTXDONE transmit in HDLC LoopMode done 269*53ee8cc1Swenshuai.xi * MGSL_IOCSIF set the serial interface type 270*53ee8cc1Swenshuai.xi * MGSL_IOCGIF get the serial interface type 271*53ee8cc1Swenshuai.xi */ 272*53ee8cc1Swenshuai.xi #define MGSL_MAGIC_IOC 'm' 273*53ee8cc1Swenshuai.xi #define MGSL_IOCSPARAMS _IOW(MGSL_MAGIC_IOC,0,struct _MGSL_PARAMS) 274*53ee8cc1Swenshuai.xi #define MGSL_IOCGPARAMS _IOR(MGSL_MAGIC_IOC,1,struct _MGSL_PARAMS) 275*53ee8cc1Swenshuai.xi #define MGSL_IOCSTXIDLE _IO(MGSL_MAGIC_IOC,2) 276*53ee8cc1Swenshuai.xi #define MGSL_IOCGTXIDLE _IO(MGSL_MAGIC_IOC,3) 277*53ee8cc1Swenshuai.xi #define MGSL_IOCTXENABLE _IO(MGSL_MAGIC_IOC,4) 278*53ee8cc1Swenshuai.xi #define MGSL_IOCRXENABLE _IO(MGSL_MAGIC_IOC,5) 279*53ee8cc1Swenshuai.xi #define MGSL_IOCTXABORT _IO(MGSL_MAGIC_IOC,6) 280*53ee8cc1Swenshuai.xi #define MGSL_IOCGSTATS _IO(MGSL_MAGIC_IOC,7) 281*53ee8cc1Swenshuai.xi #define MGSL_IOCWAITEVENT _IOWR(MGSL_MAGIC_IOC,8,int) 282*53ee8cc1Swenshuai.xi #define MGSL_IOCCLRMODCOUNT _IO(MGSL_MAGIC_IOC,15) 283*53ee8cc1Swenshuai.xi #define MGSL_IOCLOOPTXDONE _IO(MGSL_MAGIC_IOC,9) 284*53ee8cc1Swenshuai.xi #define MGSL_IOCSIF _IO(MGSL_MAGIC_IOC,10) 285*53ee8cc1Swenshuai.xi #define MGSL_IOCGIF _IO(MGSL_MAGIC_IOC,11) 286*53ee8cc1Swenshuai.xi #define MGSL_IOCSGPIO _IOW(MGSL_MAGIC_IOC,16,struct gpio_desc) 287*53ee8cc1Swenshuai.xi #define MGSL_IOCGGPIO _IOR(MGSL_MAGIC_IOC,17,struct gpio_desc) 288*53ee8cc1Swenshuai.xi #define MGSL_IOCWAITGPIO _IOWR(MGSL_MAGIC_IOC,18,struct gpio_desc) 289*53ee8cc1Swenshuai.xi 290*53ee8cc1Swenshuai.xi 291*53ee8cc1Swenshuai.xi #endif /* _SYNCLINK_H_ */ 292