xref: /utopia/UTPA2-700.0.x/projects/tools/lint/mips-linux-gnu_include/linux/pci_regs.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi /*
2*53ee8cc1Swenshuai.xi  *	pci_regs.h
3*53ee8cc1Swenshuai.xi  *
4*53ee8cc1Swenshuai.xi  *	PCI standard defines
5*53ee8cc1Swenshuai.xi  *	Copyright 1994, Drew Eckhardt
6*53ee8cc1Swenshuai.xi  *	Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7*53ee8cc1Swenshuai.xi  *
8*53ee8cc1Swenshuai.xi  *	For more information, please consult the following manuals (look at
9*53ee8cc1Swenshuai.xi  *	http://www.pcisig.com/ for how to get them):
10*53ee8cc1Swenshuai.xi  *
11*53ee8cc1Swenshuai.xi  *	PCI BIOS Specification
12*53ee8cc1Swenshuai.xi  *	PCI Local Bus Specification
13*53ee8cc1Swenshuai.xi  *	PCI to PCI Bridge Specification
14*53ee8cc1Swenshuai.xi  *	PCI System Design Guide
15*53ee8cc1Swenshuai.xi  *
16*53ee8cc1Swenshuai.xi  * 	For hypertransport information, please consult the following manuals
17*53ee8cc1Swenshuai.xi  * 	from http://www.hypertransport.org
18*53ee8cc1Swenshuai.xi  *
19*53ee8cc1Swenshuai.xi  *	The Hypertransport I/O Link Specification
20*53ee8cc1Swenshuai.xi  */
21*53ee8cc1Swenshuai.xi 
22*53ee8cc1Swenshuai.xi #ifndef LINUX_PCI_REGS_H
23*53ee8cc1Swenshuai.xi #define LINUX_PCI_REGS_H
24*53ee8cc1Swenshuai.xi 
25*53ee8cc1Swenshuai.xi /*
26*53ee8cc1Swenshuai.xi  * Under PCI, each device has 256 bytes of configuration address space,
27*53ee8cc1Swenshuai.xi  * of which the first 64 bytes are standardized as follows:
28*53ee8cc1Swenshuai.xi  */
29*53ee8cc1Swenshuai.xi #define PCI_VENDOR_ID		0x00	/* 16 bits */
30*53ee8cc1Swenshuai.xi #define PCI_DEVICE_ID		0x02	/* 16 bits */
31*53ee8cc1Swenshuai.xi #define PCI_COMMAND		0x04	/* 16 bits */
32*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_IO		0x1	/* Enable response in I/O space */
33*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_MEMORY	0x2	/* Enable response in Memory space */
34*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_MASTER	0x4	/* Enable bus mastering */
35*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_SPECIAL	0x8	/* Enable response to special cycles */
36*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_INVALIDATE	0x10	/* Use memory write and invalidate */
37*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_VGA_PALETTE 0x20	/* Enable palette snooping */
38*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_PARITY	0x40	/* Enable parity checking */
39*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_WAIT 	0x80	/* Enable address/data stepping */
40*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_SERR	0x100	/* Enable SERR */
41*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_FAST_BACK	0x200	/* Enable back-to-back writes */
42*53ee8cc1Swenshuai.xi #define  PCI_COMMAND_INTX_DISABLE 0x400 /* INTx Emulation Disable */
43*53ee8cc1Swenshuai.xi 
44*53ee8cc1Swenshuai.xi #define PCI_STATUS		0x06	/* 16 bits */
45*53ee8cc1Swenshuai.xi #define  PCI_STATUS_CAP_LIST	0x10	/* Support Capability List */
46*53ee8cc1Swenshuai.xi #define  PCI_STATUS_66MHZ	0x20	/* Support 66 Mhz PCI 2.1 bus */
47*53ee8cc1Swenshuai.xi #define  PCI_STATUS_UDF		0x40	/* Support User Definable Features [obsolete] */
48*53ee8cc1Swenshuai.xi #define  PCI_STATUS_FAST_BACK	0x80	/* Accept fast-back to back */
49*53ee8cc1Swenshuai.xi #define  PCI_STATUS_PARITY	0x100	/* Detected parity error */
50*53ee8cc1Swenshuai.xi #define  PCI_STATUS_DEVSEL_MASK	0x600	/* DEVSEL timing */
51*53ee8cc1Swenshuai.xi #define  PCI_STATUS_DEVSEL_FAST		0x000
52*53ee8cc1Swenshuai.xi #define  PCI_STATUS_DEVSEL_MEDIUM	0x200
53*53ee8cc1Swenshuai.xi #define  PCI_STATUS_DEVSEL_SLOW		0x400
54*53ee8cc1Swenshuai.xi #define  PCI_STATUS_SIG_TARGET_ABORT	0x800 /* Set on target abort */
55*53ee8cc1Swenshuai.xi #define  PCI_STATUS_REC_TARGET_ABORT	0x1000 /* Master ack of " */
56*53ee8cc1Swenshuai.xi #define  PCI_STATUS_REC_MASTER_ABORT	0x2000 /* Set on master abort */
57*53ee8cc1Swenshuai.xi #define  PCI_STATUS_SIG_SYSTEM_ERROR	0x4000 /* Set when we drive SERR */
58*53ee8cc1Swenshuai.xi #define  PCI_STATUS_DETECTED_PARITY	0x8000 /* Set on parity error */
59*53ee8cc1Swenshuai.xi 
60*53ee8cc1Swenshuai.xi #define PCI_CLASS_REVISION	0x08	/* High 24 bits are class, low 8 revision */
61*53ee8cc1Swenshuai.xi #define PCI_REVISION_ID		0x08	/* Revision ID */
62*53ee8cc1Swenshuai.xi #define PCI_CLASS_PROG		0x09	/* Reg. Level Programming Interface */
63*53ee8cc1Swenshuai.xi #define PCI_CLASS_DEVICE	0x0a	/* Device class */
64*53ee8cc1Swenshuai.xi 
65*53ee8cc1Swenshuai.xi #define PCI_CACHE_LINE_SIZE	0x0c	/* 8 bits */
66*53ee8cc1Swenshuai.xi #define PCI_LATENCY_TIMER	0x0d	/* 8 bits */
67*53ee8cc1Swenshuai.xi #define PCI_HEADER_TYPE		0x0e	/* 8 bits */
68*53ee8cc1Swenshuai.xi #define  PCI_HEADER_TYPE_NORMAL		0
69*53ee8cc1Swenshuai.xi #define  PCI_HEADER_TYPE_BRIDGE		1
70*53ee8cc1Swenshuai.xi #define  PCI_HEADER_TYPE_CARDBUS	2
71*53ee8cc1Swenshuai.xi 
72*53ee8cc1Swenshuai.xi #define PCI_BIST		0x0f	/* 8 bits */
73*53ee8cc1Swenshuai.xi #define  PCI_BIST_CODE_MASK	0x0f	/* Return result */
74*53ee8cc1Swenshuai.xi #define  PCI_BIST_START		0x40	/* 1 to start BIST, 2 secs or less */
75*53ee8cc1Swenshuai.xi #define  PCI_BIST_CAPABLE	0x80	/* 1 if BIST capable */
76*53ee8cc1Swenshuai.xi 
77*53ee8cc1Swenshuai.xi /*
78*53ee8cc1Swenshuai.xi  * Base addresses specify locations in memory or I/O space.
79*53ee8cc1Swenshuai.xi  * Decoded size can be determined by writing a value of
80*53ee8cc1Swenshuai.xi  * 0xffffffff to the register, and reading it back.  Only
81*53ee8cc1Swenshuai.xi  * 1 bits are decoded.
82*53ee8cc1Swenshuai.xi  */
83*53ee8cc1Swenshuai.xi #define PCI_BASE_ADDRESS_0	0x10	/* 32 bits */
84*53ee8cc1Swenshuai.xi #define PCI_BASE_ADDRESS_1	0x14	/* 32 bits [htype 0,1 only] */
85*53ee8cc1Swenshuai.xi #define PCI_BASE_ADDRESS_2	0x18	/* 32 bits [htype 0 only] */
86*53ee8cc1Swenshuai.xi #define PCI_BASE_ADDRESS_3	0x1c	/* 32 bits */
87*53ee8cc1Swenshuai.xi #define PCI_BASE_ADDRESS_4	0x20	/* 32 bits */
88*53ee8cc1Swenshuai.xi #define PCI_BASE_ADDRESS_5	0x24	/* 32 bits */
89*53ee8cc1Swenshuai.xi #define  PCI_BASE_ADDRESS_SPACE		0x01	/* 0 = memory, 1 = I/O */
90*53ee8cc1Swenshuai.xi #define  PCI_BASE_ADDRESS_SPACE_IO	0x01
91*53ee8cc1Swenshuai.xi #define  PCI_BASE_ADDRESS_SPACE_MEMORY	0x00
92*53ee8cc1Swenshuai.xi #define  PCI_BASE_ADDRESS_MEM_TYPE_MASK	0x06
93*53ee8cc1Swenshuai.xi #define  PCI_BASE_ADDRESS_MEM_TYPE_32	0x00	/* 32 bit address */
94*53ee8cc1Swenshuai.xi #define  PCI_BASE_ADDRESS_MEM_TYPE_1M	0x02	/* Below 1M [obsolete] */
95*53ee8cc1Swenshuai.xi #define  PCI_BASE_ADDRESS_MEM_TYPE_64	0x04	/* 64 bit address */
96*53ee8cc1Swenshuai.xi #define  PCI_BASE_ADDRESS_MEM_PREFETCH	0x08	/* prefetchable? */
97*53ee8cc1Swenshuai.xi #define  PCI_BASE_ADDRESS_MEM_MASK	(~0x0fUL)
98*53ee8cc1Swenshuai.xi #define  PCI_BASE_ADDRESS_IO_MASK	(~0x03UL)
99*53ee8cc1Swenshuai.xi /* bit 1 is reserved if address_space = 1 */
100*53ee8cc1Swenshuai.xi 
101*53ee8cc1Swenshuai.xi /* Header type 0 (normal devices) */
102*53ee8cc1Swenshuai.xi #define PCI_CARDBUS_CIS		0x28
103*53ee8cc1Swenshuai.xi #define PCI_SUBSYSTEM_VENDOR_ID	0x2c
104*53ee8cc1Swenshuai.xi #define PCI_SUBSYSTEM_ID	0x2e
105*53ee8cc1Swenshuai.xi #define PCI_ROM_ADDRESS		0x30	/* Bits 31..11 are address, 10..1 reserved */
106*53ee8cc1Swenshuai.xi #define  PCI_ROM_ADDRESS_ENABLE	0x01
107*53ee8cc1Swenshuai.xi #define PCI_ROM_ADDRESS_MASK	(~0x7ffUL)
108*53ee8cc1Swenshuai.xi 
109*53ee8cc1Swenshuai.xi #define PCI_CAPABILITY_LIST	0x34	/* Offset of first capability list entry */
110*53ee8cc1Swenshuai.xi 
111*53ee8cc1Swenshuai.xi /* 0x35-0x3b are reserved */
112*53ee8cc1Swenshuai.xi #define PCI_INTERRUPT_LINE	0x3c	/* 8 bits */
113*53ee8cc1Swenshuai.xi #define PCI_INTERRUPT_PIN	0x3d	/* 8 bits */
114*53ee8cc1Swenshuai.xi #define PCI_MIN_GNT		0x3e	/* 8 bits */
115*53ee8cc1Swenshuai.xi #define PCI_MAX_LAT		0x3f	/* 8 bits */
116*53ee8cc1Swenshuai.xi 
117*53ee8cc1Swenshuai.xi /* Header type 1 (PCI-to-PCI bridges) */
118*53ee8cc1Swenshuai.xi #define PCI_PRIMARY_BUS		0x18	/* Primary bus number */
119*53ee8cc1Swenshuai.xi #define PCI_SECONDARY_BUS	0x19	/* Secondary bus number */
120*53ee8cc1Swenshuai.xi #define PCI_SUBORDINATE_BUS	0x1a	/* Highest bus number behind the bridge */
121*53ee8cc1Swenshuai.xi #define PCI_SEC_LATENCY_TIMER	0x1b	/* Latency timer for secondary interface */
122*53ee8cc1Swenshuai.xi #define PCI_IO_BASE		0x1c	/* I/O range behind the bridge */
123*53ee8cc1Swenshuai.xi #define PCI_IO_LIMIT		0x1d
124*53ee8cc1Swenshuai.xi #define  PCI_IO_RANGE_TYPE_MASK	0x0fUL	/* I/O bridging type */
125*53ee8cc1Swenshuai.xi #define  PCI_IO_RANGE_TYPE_16	0x00
126*53ee8cc1Swenshuai.xi #define  PCI_IO_RANGE_TYPE_32	0x01
127*53ee8cc1Swenshuai.xi #define  PCI_IO_RANGE_MASK	(~0x0fUL)
128*53ee8cc1Swenshuai.xi #define PCI_SEC_STATUS		0x1e	/* Secondary status register, only bit 14 used */
129*53ee8cc1Swenshuai.xi #define PCI_MEMORY_BASE		0x20	/* Memory range behind */
130*53ee8cc1Swenshuai.xi #define PCI_MEMORY_LIMIT	0x22
131*53ee8cc1Swenshuai.xi #define  PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL
132*53ee8cc1Swenshuai.xi #define  PCI_MEMORY_RANGE_MASK	(~0x0fUL)
133*53ee8cc1Swenshuai.xi #define PCI_PREF_MEMORY_BASE	0x24	/* Prefetchable memory range behind */
134*53ee8cc1Swenshuai.xi #define PCI_PREF_MEMORY_LIMIT	0x26
135*53ee8cc1Swenshuai.xi #define  PCI_PREF_RANGE_TYPE_MASK 0x0fUL
136*53ee8cc1Swenshuai.xi #define  PCI_PREF_RANGE_TYPE_32	0x00
137*53ee8cc1Swenshuai.xi #define  PCI_PREF_RANGE_TYPE_64	0x01
138*53ee8cc1Swenshuai.xi #define  PCI_PREF_RANGE_MASK	(~0x0fUL)
139*53ee8cc1Swenshuai.xi #define PCI_PREF_BASE_UPPER32	0x28	/* Upper half of prefetchable memory range */
140*53ee8cc1Swenshuai.xi #define PCI_PREF_LIMIT_UPPER32	0x2c
141*53ee8cc1Swenshuai.xi #define PCI_IO_BASE_UPPER16	0x30	/* Upper half of I/O addresses */
142*53ee8cc1Swenshuai.xi #define PCI_IO_LIMIT_UPPER16	0x32
143*53ee8cc1Swenshuai.xi /* 0x34 same as for htype 0 */
144*53ee8cc1Swenshuai.xi /* 0x35-0x3b is reserved */
145*53ee8cc1Swenshuai.xi #define PCI_ROM_ADDRESS1	0x38	/* Same as PCI_ROM_ADDRESS, but for htype 1 */
146*53ee8cc1Swenshuai.xi /* 0x3c-0x3d are same as for htype 0 */
147*53ee8cc1Swenshuai.xi #define PCI_BRIDGE_CONTROL	0x3e
148*53ee8cc1Swenshuai.xi #define  PCI_BRIDGE_CTL_PARITY	0x01	/* Enable parity detection on secondary interface */
149*53ee8cc1Swenshuai.xi #define  PCI_BRIDGE_CTL_SERR	0x02	/* The same for SERR forwarding */
150*53ee8cc1Swenshuai.xi #define  PCI_BRIDGE_CTL_ISA	0x04	/* Enable ISA mode */
151*53ee8cc1Swenshuai.xi #define  PCI_BRIDGE_CTL_VGA	0x08	/* Forward VGA addresses */
152*53ee8cc1Swenshuai.xi #define  PCI_BRIDGE_CTL_MASTER_ABORT	0x20  /* Report master aborts */
153*53ee8cc1Swenshuai.xi #define  PCI_BRIDGE_CTL_BUS_RESET	0x40	/* Secondary bus reset */
154*53ee8cc1Swenshuai.xi #define  PCI_BRIDGE_CTL_FAST_BACK	0x80	/* Fast Back2Back enabled on secondary interface */
155*53ee8cc1Swenshuai.xi 
156*53ee8cc1Swenshuai.xi /* Header type 2 (CardBus bridges) */
157*53ee8cc1Swenshuai.xi #define PCI_CB_CAPABILITY_LIST	0x14
158*53ee8cc1Swenshuai.xi /* 0x15 reserved */
159*53ee8cc1Swenshuai.xi #define PCI_CB_SEC_STATUS	0x16	/* Secondary status */
160*53ee8cc1Swenshuai.xi #define PCI_CB_PRIMARY_BUS	0x18	/* PCI bus number */
161*53ee8cc1Swenshuai.xi #define PCI_CB_CARD_BUS		0x19	/* CardBus bus number */
162*53ee8cc1Swenshuai.xi #define PCI_CB_SUBORDINATE_BUS	0x1a	/* Subordinate bus number */
163*53ee8cc1Swenshuai.xi #define PCI_CB_LATENCY_TIMER	0x1b	/* CardBus latency timer */
164*53ee8cc1Swenshuai.xi #define PCI_CB_MEMORY_BASE_0	0x1c
165*53ee8cc1Swenshuai.xi #define PCI_CB_MEMORY_LIMIT_0	0x20
166*53ee8cc1Swenshuai.xi #define PCI_CB_MEMORY_BASE_1	0x24
167*53ee8cc1Swenshuai.xi #define PCI_CB_MEMORY_LIMIT_1	0x28
168*53ee8cc1Swenshuai.xi #define PCI_CB_IO_BASE_0	0x2c
169*53ee8cc1Swenshuai.xi #define PCI_CB_IO_BASE_0_HI	0x2e
170*53ee8cc1Swenshuai.xi #define PCI_CB_IO_LIMIT_0	0x30
171*53ee8cc1Swenshuai.xi #define PCI_CB_IO_LIMIT_0_HI	0x32
172*53ee8cc1Swenshuai.xi #define PCI_CB_IO_BASE_1	0x34
173*53ee8cc1Swenshuai.xi #define PCI_CB_IO_BASE_1_HI	0x36
174*53ee8cc1Swenshuai.xi #define PCI_CB_IO_LIMIT_1	0x38
175*53ee8cc1Swenshuai.xi #define PCI_CB_IO_LIMIT_1_HI	0x3a
176*53ee8cc1Swenshuai.xi #define  PCI_CB_IO_RANGE_MASK	(~0x03UL)
177*53ee8cc1Swenshuai.xi /* 0x3c-0x3d are same as for htype 0 */
178*53ee8cc1Swenshuai.xi #define PCI_CB_BRIDGE_CONTROL	0x3e
179*53ee8cc1Swenshuai.xi #define  PCI_CB_BRIDGE_CTL_PARITY	0x01	/* Similar to standard bridge control register */
180*53ee8cc1Swenshuai.xi #define  PCI_CB_BRIDGE_CTL_SERR		0x02
181*53ee8cc1Swenshuai.xi #define  PCI_CB_BRIDGE_CTL_ISA		0x04
182*53ee8cc1Swenshuai.xi #define  PCI_CB_BRIDGE_CTL_VGA		0x08
183*53ee8cc1Swenshuai.xi #define  PCI_CB_BRIDGE_CTL_MASTER_ABORT	0x20
184*53ee8cc1Swenshuai.xi #define  PCI_CB_BRIDGE_CTL_CB_RESET	0x40	/* CardBus reset */
185*53ee8cc1Swenshuai.xi #define  PCI_CB_BRIDGE_CTL_16BIT_INT	0x80	/* Enable interrupt for 16-bit cards */
186*53ee8cc1Swenshuai.xi #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100	/* Prefetch enable for both memory regions */
187*53ee8cc1Swenshuai.xi #define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
188*53ee8cc1Swenshuai.xi #define  PCI_CB_BRIDGE_CTL_POST_WRITES	0x400
189*53ee8cc1Swenshuai.xi #define PCI_CB_SUBSYSTEM_VENDOR_ID	0x40
190*53ee8cc1Swenshuai.xi #define PCI_CB_SUBSYSTEM_ID		0x42
191*53ee8cc1Swenshuai.xi #define PCI_CB_LEGACY_MODE_BASE		0x44	/* 16-bit PC Card legacy mode base address (ExCa) */
192*53ee8cc1Swenshuai.xi /* 0x48-0x7f reserved */
193*53ee8cc1Swenshuai.xi 
194*53ee8cc1Swenshuai.xi /* Capability lists */
195*53ee8cc1Swenshuai.xi 
196*53ee8cc1Swenshuai.xi #define PCI_CAP_LIST_ID		0	/* Capability ID */
197*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_PM		0x01	/* Power Management */
198*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_AGP		0x02	/* Accelerated Graphics Port */
199*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_VPD		0x03	/* Vital Product Data */
200*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_SLOTID	0x04	/* Slot Identification */
201*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_MSI		0x05	/* Message Signalled Interrupts */
202*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_CHSWP	0x06	/* CompactPCI HotSwap */
203*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_PCIX	0x07	/* PCI-X */
204*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_HT		0x08	/* HyperTransport */
205*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_VNDR	0x09	/* Vendor specific */
206*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_DBG		0x0A	/* Debug port */
207*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_CCRC	0x0B	/* CompactPCI Central Resource Control */
208*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_SHPC 	0x0C	/* PCI Standard Hot-Plug Controller */
209*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_SSVID	0x0D	/* Bridge subsystem vendor/device ID */
210*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_AGP3	0x0E	/* AGP Target PCI-PCI bridge */
211*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_EXP 	0x10	/* PCI Express */
212*53ee8cc1Swenshuai.xi #define  PCI_CAP_ID_MSIX	0x11	/* MSI-X */
213*53ee8cc1Swenshuai.xi #define PCI_CAP_LIST_NEXT	1	/* Next capability in the list */
214*53ee8cc1Swenshuai.xi #define PCI_CAP_FLAGS		2	/* Capability defined flags (16 bits) */
215*53ee8cc1Swenshuai.xi #define PCI_CAP_SIZEOF		4
216*53ee8cc1Swenshuai.xi 
217*53ee8cc1Swenshuai.xi /* Power Management Registers */
218*53ee8cc1Swenshuai.xi 
219*53ee8cc1Swenshuai.xi #define PCI_PM_PMC		2	/* PM Capabilities Register */
220*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_VER_MASK	0x0007	/* Version */
221*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_PME_CLOCK	0x0008	/* PME clock required */
222*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_RESERVED    0x0010  /* Reserved field */
223*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_DSI		0x0020	/* Device specific initialization */
224*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_AUX_POWER	0x01C0	/* Auxilliary power support mask */
225*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_D1		0x0200	/* D1 power state support */
226*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_D2		0x0400	/* D2 power state support */
227*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_PME		0x0800	/* PME pin supported */
228*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_PME_MASK	0xF800	/* PME Mask of all supported states */
229*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_PME_D0	0x0800	/* PME# from D0 */
230*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_PME_D1	0x1000	/* PME# from D1 */
231*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_PME_D2	0x2000	/* PME# from D2 */
232*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_PME_D3	0x4000	/* PME# from D3 (hot) */
233*53ee8cc1Swenshuai.xi #define  PCI_PM_CAP_PME_D3cold	0x8000	/* PME# from D3 (cold) */
234*53ee8cc1Swenshuai.xi #define PCI_PM_CTRL		4	/* PM control and status register */
235*53ee8cc1Swenshuai.xi #define  PCI_PM_CTRL_STATE_MASK	0x0003	/* Current power state (D0 to D3) */
236*53ee8cc1Swenshuai.xi #define  PCI_PM_CTRL_NO_SOFT_RESET	0x0004	/* No reset for D3hot->D0 */
237*53ee8cc1Swenshuai.xi #define  PCI_PM_CTRL_PME_ENABLE	0x0100	/* PME pin enable */
238*53ee8cc1Swenshuai.xi #define  PCI_PM_CTRL_DATA_SEL_MASK	0x1e00	/* Data select (??) */
239*53ee8cc1Swenshuai.xi #define  PCI_PM_CTRL_DATA_SCALE_MASK	0x6000	/* Data scale (??) */
240*53ee8cc1Swenshuai.xi #define  PCI_PM_CTRL_PME_STATUS	0x8000	/* PME pin status */
241*53ee8cc1Swenshuai.xi #define PCI_PM_PPB_EXTENSIONS	6	/* PPB support extensions (??) */
242*53ee8cc1Swenshuai.xi #define  PCI_PM_PPB_B2_B3	0x40	/* Stop clock when in D3hot (??) */
243*53ee8cc1Swenshuai.xi #define  PCI_PM_BPCC_ENABLE	0x80	/* Bus power/clock control enable (??) */
244*53ee8cc1Swenshuai.xi #define PCI_PM_DATA_REGISTER	7	/* (??) */
245*53ee8cc1Swenshuai.xi #define PCI_PM_SIZEOF		8
246*53ee8cc1Swenshuai.xi 
247*53ee8cc1Swenshuai.xi /* AGP registers */
248*53ee8cc1Swenshuai.xi 
249*53ee8cc1Swenshuai.xi #define PCI_AGP_VERSION		2	/* BCD version number */
250*53ee8cc1Swenshuai.xi #define PCI_AGP_RFU		3	/* Rest of capability flags */
251*53ee8cc1Swenshuai.xi #define PCI_AGP_STATUS		4	/* Status register */
252*53ee8cc1Swenshuai.xi #define  PCI_AGP_STATUS_RQ_MASK	0xff000000	/* Maximum number of requests - 1 */
253*53ee8cc1Swenshuai.xi #define  PCI_AGP_STATUS_SBA	0x0200	/* Sideband addressing supported */
254*53ee8cc1Swenshuai.xi #define  PCI_AGP_STATUS_64BIT	0x0020	/* 64-bit addressing supported */
255*53ee8cc1Swenshuai.xi #define  PCI_AGP_STATUS_FW	0x0010	/* FW transfers supported */
256*53ee8cc1Swenshuai.xi #define  PCI_AGP_STATUS_RATE4	0x0004	/* 4x transfer rate supported */
257*53ee8cc1Swenshuai.xi #define  PCI_AGP_STATUS_RATE2	0x0002	/* 2x transfer rate supported */
258*53ee8cc1Swenshuai.xi #define  PCI_AGP_STATUS_RATE1	0x0001	/* 1x transfer rate supported */
259*53ee8cc1Swenshuai.xi #define PCI_AGP_COMMAND		8	/* Control register */
260*53ee8cc1Swenshuai.xi #define  PCI_AGP_COMMAND_RQ_MASK 0xff000000  /* Master: Maximum number of requests */
261*53ee8cc1Swenshuai.xi #define  PCI_AGP_COMMAND_SBA	0x0200	/* Sideband addressing enabled */
262*53ee8cc1Swenshuai.xi #define  PCI_AGP_COMMAND_AGP	0x0100	/* Allow processing of AGP transactions */
263*53ee8cc1Swenshuai.xi #define  PCI_AGP_COMMAND_64BIT	0x0020 	/* Allow processing of 64-bit addresses */
264*53ee8cc1Swenshuai.xi #define  PCI_AGP_COMMAND_FW	0x0010 	/* Force FW transfers */
265*53ee8cc1Swenshuai.xi #define  PCI_AGP_COMMAND_RATE4	0x0004	/* Use 4x rate */
266*53ee8cc1Swenshuai.xi #define  PCI_AGP_COMMAND_RATE2	0x0002	/* Use 2x rate */
267*53ee8cc1Swenshuai.xi #define  PCI_AGP_COMMAND_RATE1	0x0001	/* Use 1x rate */
268*53ee8cc1Swenshuai.xi #define PCI_AGP_SIZEOF		12
269*53ee8cc1Swenshuai.xi 
270*53ee8cc1Swenshuai.xi /* Vital Product Data */
271*53ee8cc1Swenshuai.xi 
272*53ee8cc1Swenshuai.xi #define PCI_VPD_ADDR		2	/* Address to access (15 bits!) */
273*53ee8cc1Swenshuai.xi #define  PCI_VPD_ADDR_MASK	0x7fff	/* Address mask */
274*53ee8cc1Swenshuai.xi #define  PCI_VPD_ADDR_F		0x8000	/* Write 0, 1 indicates completion */
275*53ee8cc1Swenshuai.xi #define PCI_VPD_DATA		4	/* 32-bits of data returned here */
276*53ee8cc1Swenshuai.xi 
277*53ee8cc1Swenshuai.xi /* Slot Identification */
278*53ee8cc1Swenshuai.xi 
279*53ee8cc1Swenshuai.xi #define PCI_SID_ESR		2	/* Expansion Slot Register */
280*53ee8cc1Swenshuai.xi #define  PCI_SID_ESR_NSLOTS	0x1f	/* Number of expansion slots available */
281*53ee8cc1Swenshuai.xi #define  PCI_SID_ESR_FIC	0x20	/* First In Chassis Flag */
282*53ee8cc1Swenshuai.xi #define PCI_SID_CHASSIS_NR	3	/* Chassis Number */
283*53ee8cc1Swenshuai.xi 
284*53ee8cc1Swenshuai.xi /* Message Signalled Interrupts registers */
285*53ee8cc1Swenshuai.xi 
286*53ee8cc1Swenshuai.xi #define PCI_MSI_FLAGS		2	/* Various flags */
287*53ee8cc1Swenshuai.xi #define  PCI_MSI_FLAGS_64BIT	0x80	/* 64-bit addresses allowed */
288*53ee8cc1Swenshuai.xi #define  PCI_MSI_FLAGS_QSIZE	0x70	/* Message queue size configured */
289*53ee8cc1Swenshuai.xi #define  PCI_MSI_FLAGS_QMASK	0x0e	/* Maximum queue size available */
290*53ee8cc1Swenshuai.xi #define  PCI_MSI_FLAGS_ENABLE	0x01	/* MSI feature enabled */
291*53ee8cc1Swenshuai.xi #define  PCI_MSI_FLAGS_MASKBIT	0x100	/* 64-bit mask bits allowed */
292*53ee8cc1Swenshuai.xi #define PCI_MSI_RFU		3	/* Rest of capability flags */
293*53ee8cc1Swenshuai.xi #define PCI_MSI_ADDRESS_LO	4	/* Lower 32 bits */
294*53ee8cc1Swenshuai.xi #define PCI_MSI_ADDRESS_HI	8	/* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
295*53ee8cc1Swenshuai.xi #define PCI_MSI_DATA_32		8	/* 16 bits of data for 32-bit devices */
296*53ee8cc1Swenshuai.xi #define PCI_MSI_DATA_64		12	/* 16 bits of data for 64-bit devices */
297*53ee8cc1Swenshuai.xi #define PCI_MSI_MASK_BIT	16	/* Mask bits register */
298*53ee8cc1Swenshuai.xi 
299*53ee8cc1Swenshuai.xi /* MSI-X registers (these are at offset PCI_MSIX_FLAGS) */
300*53ee8cc1Swenshuai.xi #define PCI_MSIX_FLAGS		2
301*53ee8cc1Swenshuai.xi #define  PCI_MSIX_FLAGS_QSIZE	0x7FF
302*53ee8cc1Swenshuai.xi #define  PCI_MSIX_FLAGS_ENABLE	(1 << 15)
303*53ee8cc1Swenshuai.xi #define  PCI_MSIX_FLAGS_MASKALL	(1 << 14)
304*53ee8cc1Swenshuai.xi #define PCI_MSIX_FLAGS_BIRMASK	(7 << 0)
305*53ee8cc1Swenshuai.xi #define PCI_MSIX_FLAGS_BITMASK	(1 << 0)
306*53ee8cc1Swenshuai.xi 
307*53ee8cc1Swenshuai.xi /* CompactPCI Hotswap Register */
308*53ee8cc1Swenshuai.xi 
309*53ee8cc1Swenshuai.xi #define PCI_CHSWP_CSR		2	/* Control and Status Register */
310*53ee8cc1Swenshuai.xi #define  PCI_CHSWP_DHA		0x01	/* Device Hiding Arm */
311*53ee8cc1Swenshuai.xi #define  PCI_CHSWP_EIM		0x02	/* ENUM# Signal Mask */
312*53ee8cc1Swenshuai.xi #define  PCI_CHSWP_PIE		0x04	/* Pending Insert or Extract */
313*53ee8cc1Swenshuai.xi #define  PCI_CHSWP_LOO		0x08	/* LED On / Off */
314*53ee8cc1Swenshuai.xi #define  PCI_CHSWP_PI		0x30	/* Programming Interface */
315*53ee8cc1Swenshuai.xi #define  PCI_CHSWP_EXT		0x40	/* ENUM# status - extraction */
316*53ee8cc1Swenshuai.xi #define  PCI_CHSWP_INS		0x80	/* ENUM# status - insertion */
317*53ee8cc1Swenshuai.xi 
318*53ee8cc1Swenshuai.xi /* PCI-X registers */
319*53ee8cc1Swenshuai.xi 
320*53ee8cc1Swenshuai.xi #define PCI_X_CMD		2	/* Modes & Features */
321*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_DPERR_E	0x0001	/* Data Parity Error Recovery Enable */
322*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_ERO		0x0002	/* Enable Relaxed Ordering */
323*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_READ_512	0x0000	/* 512 byte maximum read byte count */
324*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_READ_1K	0x0004	/* 1Kbyte maximum read byte count */
325*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_READ_2K	0x0008	/* 2Kbyte maximum read byte count */
326*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_READ_4K	0x000c	/* 4Kbyte maximum read byte count */
327*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_MAX_READ	0x000c	/* Max Memory Read Byte Count */
328*53ee8cc1Swenshuai.xi 				/* Max # of outstanding split transactions */
329*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_SPLIT_1	0x0000	/* Max 1 */
330*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_SPLIT_2	0x0010	/* Max 2 */
331*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_SPLIT_3	0x0020	/* Max 3 */
332*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_SPLIT_4	0x0030	/* Max 4 */
333*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_SPLIT_8	0x0040	/* Max 8 */
334*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_SPLIT_12	0x0050	/* Max 12 */
335*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_SPLIT_16	0x0060	/* Max 16 */
336*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_SPLIT_32	0x0070	/* Max 32 */
337*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_MAX_SPLIT	0x0070	/* Max Outstanding Split Transactions */
338*53ee8cc1Swenshuai.xi #define  PCI_X_CMD_VERSION(x) 	(((x) >> 12) & 3) /* Version */
339*53ee8cc1Swenshuai.xi #define PCI_X_STATUS		4	/* PCI-X capabilities */
340*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_DEVFN	0x000000ff	/* A copy of devfn */
341*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_BUS	0x0000ff00	/* A copy of bus nr */
342*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_64BIT	0x00010000	/* 64-bit device */
343*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_133MHZ	0x00020000	/* 133 MHz capable */
344*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_SPL_DISC	0x00040000	/* Split Completion Discarded */
345*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_UNX_SPL	0x00080000	/* Unexpected Split Completion */
346*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_COMPLEX	0x00100000	/* Device Complexity */
347*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_MAX_READ	0x00600000	/* Designed Max Memory Read Count */
348*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_MAX_SPLIT	0x03800000	/* Designed Max Outstanding Split Transactions */
349*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_MAX_CUM	0x1c000000	/* Designed Max Cumulative Read Size */
350*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_SPL_ERR	0x20000000	/* Rcvd Split Completion Error Msg */
351*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_266MHZ	0x40000000	/* 266 MHz capable */
352*53ee8cc1Swenshuai.xi #define  PCI_X_STATUS_533MHZ	0x80000000	/* 533 MHz capable */
353*53ee8cc1Swenshuai.xi 
354*53ee8cc1Swenshuai.xi /* PCI Express capability registers */
355*53ee8cc1Swenshuai.xi 
356*53ee8cc1Swenshuai.xi #define PCI_EXP_FLAGS		2	/* Capabilities register */
357*53ee8cc1Swenshuai.xi #define PCI_EXP_FLAGS_VERS	0x000f	/* Capability version */
358*53ee8cc1Swenshuai.xi #define PCI_EXP_FLAGS_TYPE	0x00f0	/* Device/Port type */
359*53ee8cc1Swenshuai.xi #define  PCI_EXP_TYPE_ENDPOINT	0x0	/* Express Endpoint */
360*53ee8cc1Swenshuai.xi #define  PCI_EXP_TYPE_LEG_END	0x1	/* Legacy Endpoint */
361*53ee8cc1Swenshuai.xi #define  PCI_EXP_TYPE_ROOT_PORT 0x4	/* Root Port */
362*53ee8cc1Swenshuai.xi #define  PCI_EXP_TYPE_UPSTREAM	0x5	/* Upstream Port */
363*53ee8cc1Swenshuai.xi #define  PCI_EXP_TYPE_DOWNSTREAM 0x6	/* Downstream Port */
364*53ee8cc1Swenshuai.xi #define  PCI_EXP_TYPE_PCI_BRIDGE 0x7	/* PCI/PCI-X Bridge */
365*53ee8cc1Swenshuai.xi #define PCI_EXP_FLAGS_SLOT	0x0100	/* Slot implemented */
366*53ee8cc1Swenshuai.xi #define PCI_EXP_FLAGS_IRQ	0x3e00	/* Interrupt message number */
367*53ee8cc1Swenshuai.xi #define PCI_EXP_DEVCAP		4	/* Device capabilities */
368*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCAP_PAYLOAD	0x07	/* Max_Payload_Size */
369*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCAP_PHANTOM	0x18	/* Phantom functions */
370*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCAP_EXT_TAG	0x20	/* Extended tags */
371*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCAP_L0S	0x1c0	/* L0s Acceptable Latency */
372*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCAP_L1	0xe00	/* L1 Acceptable Latency */
373*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCAP_ATN_BUT	0x1000	/* Attention Button Present */
374*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCAP_ATN_IND	0x2000	/* Attention Indicator Present */
375*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCAP_PWR_IND	0x4000	/* Power Indicator Present */
376*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCAP_PWR_VAL	0x3fc0000 /* Slot Power Limit Value */
377*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCAP_PWR_SCL	0xc000000 /* Slot Power Limit Scale */
378*53ee8cc1Swenshuai.xi #define PCI_EXP_DEVCTL		8	/* Device Control */
379*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_CERE	0x0001	/* Correctable Error Reporting En. */
380*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_NFERE	0x0002	/* Non-Fatal Error Reporting Enable */
381*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_FERE	0x0004	/* Fatal Error Reporting Enable */
382*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_URRE	0x0008	/* Unsupported Request Reporting En. */
383*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_RELAX_EN 0x0010 /* Enable relaxed ordering */
384*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_PAYLOAD	0x00e0	/* Max_Payload_Size */
385*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_EXT_TAG	0x0100	/* Extended Tag Field Enable */
386*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_PHANTOM	0x0200	/* Phantom Functions Enable */
387*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_AUX_PME	0x0400	/* Auxiliary Power PM Enable */
388*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800  /* Enable No Snoop */
389*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVCTL_READRQ	0x7000	/* Max_Read_Request_Size */
390*53ee8cc1Swenshuai.xi #define PCI_EXP_DEVSTA		10	/* Device Status */
391*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVSTA_CED	0x01	/* Correctable Error Detected */
392*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVSTA_NFED	0x02	/* Non-Fatal Error Detected */
393*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVSTA_FED	0x04	/* Fatal Error Detected */
394*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVSTA_URD	0x08	/* Unsupported Request Detected */
395*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVSTA_AUXPD	0x10	/* AUX Power Detected */
396*53ee8cc1Swenshuai.xi #define  PCI_EXP_DEVSTA_TRPND	0x20	/* Transactions Pending */
397*53ee8cc1Swenshuai.xi #define PCI_EXP_LNKCAP		12	/* Link Capabilities */
398*53ee8cc1Swenshuai.xi #define  PCI_EXP_LNKCAP_ASPMS	0xc00	/* ASPM Support */
399*53ee8cc1Swenshuai.xi #define  PCI_EXP_LNKCAP_L0SEL	0x7000	/* L0s Exit Latency */
400*53ee8cc1Swenshuai.xi #define  PCI_EXP_LNKCAP_L1EL	0x38000	/* L1 Exit Latency */
401*53ee8cc1Swenshuai.xi #define  PCI_EXP_LNKCAP_CLKPM	0x40000	/* L1 Clock Power Management */
402*53ee8cc1Swenshuai.xi #define PCI_EXP_LNKCTL		16	/* Link Control */
403*53ee8cc1Swenshuai.xi #define  PCI_EXP_LNKCTL_RL	0x20	/* Retrain Link */
404*53ee8cc1Swenshuai.xi #define  PCI_EXP_LNKCTL_CCC	0x40	/* Common Clock COnfiguration */
405*53ee8cc1Swenshuai.xi #define  PCI_EXP_LNKCTL_CLKREQ_EN 0x100	/* Enable clkreq */
406*53ee8cc1Swenshuai.xi #define PCI_EXP_LNKSTA		18	/* Link Status */
407*53ee8cc1Swenshuai.xi #define  PCI_EXP_LNKSTA_LT	0x800	/* Link Training */
408*53ee8cc1Swenshuai.xi #define  PCI_EXP_LNKSTA_SLC	0x1000	/* Slot Clock Configuration */
409*53ee8cc1Swenshuai.xi #define PCI_EXP_SLTCAP		20	/* Slot Capabilities */
410*53ee8cc1Swenshuai.xi #define PCI_EXP_SLTCTL		24	/* Slot Control */
411*53ee8cc1Swenshuai.xi #define PCI_EXP_SLTSTA		26	/* Slot Status */
412*53ee8cc1Swenshuai.xi #define PCI_EXP_RTCTL		28	/* Root Control */
413*53ee8cc1Swenshuai.xi #define  PCI_EXP_RTCTL_SECEE	0x01	/* System Error on Correctable Error */
414*53ee8cc1Swenshuai.xi #define  PCI_EXP_RTCTL_SENFEE	0x02	/* System Error on Non-Fatal Error */
415*53ee8cc1Swenshuai.xi #define  PCI_EXP_RTCTL_SEFEE	0x04	/* System Error on Fatal Error */
416*53ee8cc1Swenshuai.xi #define  PCI_EXP_RTCTL_PMEIE	0x08	/* PME Interrupt Enable */
417*53ee8cc1Swenshuai.xi #define  PCI_EXP_RTCTL_CRSSVE	0x10	/* CRS Software Visibility Enable */
418*53ee8cc1Swenshuai.xi #define PCI_EXP_RTCAP		30	/* Root Capabilities */
419*53ee8cc1Swenshuai.xi #define PCI_EXP_RTSTA		32	/* Root Status */
420*53ee8cc1Swenshuai.xi 
421*53ee8cc1Swenshuai.xi /* Extended Capabilities (PCI-X 2.0 and Express) */
422*53ee8cc1Swenshuai.xi #define PCI_EXT_CAP_ID(header)		(header & 0x0000ffff)
423*53ee8cc1Swenshuai.xi #define PCI_EXT_CAP_VER(header)		((header >> 16) & 0xf)
424*53ee8cc1Swenshuai.xi #define PCI_EXT_CAP_NEXT(header)	((header >> 20) & 0xffc)
425*53ee8cc1Swenshuai.xi 
426*53ee8cc1Swenshuai.xi #define PCI_EXT_CAP_ID_ERR	1
427*53ee8cc1Swenshuai.xi #define PCI_EXT_CAP_ID_VC	2
428*53ee8cc1Swenshuai.xi #define PCI_EXT_CAP_ID_DSN	3
429*53ee8cc1Swenshuai.xi #define PCI_EXT_CAP_ID_PWR	4
430*53ee8cc1Swenshuai.xi 
431*53ee8cc1Swenshuai.xi /* Advanced Error Reporting */
432*53ee8cc1Swenshuai.xi #define PCI_ERR_UNCOR_STATUS	4	/* Uncorrectable Error Status */
433*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_TRAIN	0x00000001	/* Training */
434*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_DLP	0x00000010	/* Data Link Protocol */
435*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_POISON_TLP	0x00001000	/* Poisoned TLP */
436*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_FCP	0x00002000	/* Flow Control Protocol */
437*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_COMP_TIME	0x00004000	/* Completion Timeout */
438*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_COMP_ABORT	0x00008000	/* Completer Abort */
439*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_UNX_COMP	0x00010000	/* Unexpected Completion */
440*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_RX_OVER	0x00020000	/* Receiver Overflow */
441*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_MALF_TLP	0x00040000	/* Malformed TLP */
442*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_ECRC	0x00080000	/* ECRC Error Status */
443*53ee8cc1Swenshuai.xi #define  PCI_ERR_UNC_UNSUP	0x00100000	/* Unsupported Request */
444*53ee8cc1Swenshuai.xi #define PCI_ERR_UNCOR_MASK	8	/* Uncorrectable Error Mask */
445*53ee8cc1Swenshuai.xi 	/* Same bits as above */
446*53ee8cc1Swenshuai.xi #define PCI_ERR_UNCOR_SEVER	12	/* Uncorrectable Error Severity */
447*53ee8cc1Swenshuai.xi 	/* Same bits as above */
448*53ee8cc1Swenshuai.xi #define PCI_ERR_COR_STATUS	16	/* Correctable Error Status */
449*53ee8cc1Swenshuai.xi #define  PCI_ERR_COR_RCVR	0x00000001	/* Receiver Error Status */
450*53ee8cc1Swenshuai.xi #define  PCI_ERR_COR_BAD_TLP	0x00000040	/* Bad TLP Status */
451*53ee8cc1Swenshuai.xi #define  PCI_ERR_COR_BAD_DLLP	0x00000080	/* Bad DLLP Status */
452*53ee8cc1Swenshuai.xi #define  PCI_ERR_COR_REP_ROLL	0x00000100	/* REPLAY_NUM Rollover */
453*53ee8cc1Swenshuai.xi #define  PCI_ERR_COR_REP_TIMER	0x00001000	/* Replay Timer Timeout */
454*53ee8cc1Swenshuai.xi #define PCI_ERR_COR_MASK	20	/* Correctable Error Mask */
455*53ee8cc1Swenshuai.xi 	/* Same bits as above */
456*53ee8cc1Swenshuai.xi #define PCI_ERR_CAP		24	/* Advanced Error Capabilities */
457*53ee8cc1Swenshuai.xi #define  PCI_ERR_CAP_FEP(x)	((x) & 31)	/* First Error Pointer */
458*53ee8cc1Swenshuai.xi #define  PCI_ERR_CAP_ECRC_GENC	0x00000020	/* ECRC Generation Capable */
459*53ee8cc1Swenshuai.xi #define  PCI_ERR_CAP_ECRC_GENE	0x00000040	/* ECRC Generation Enable */
460*53ee8cc1Swenshuai.xi #define  PCI_ERR_CAP_ECRC_CHKC	0x00000080	/* ECRC Check Capable */
461*53ee8cc1Swenshuai.xi #define  PCI_ERR_CAP_ECRC_CHKE	0x00000100	/* ECRC Check Enable */
462*53ee8cc1Swenshuai.xi #define PCI_ERR_HEADER_LOG	28	/* Header Log Register (16 bytes) */
463*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_COMMAND	44	/* Root Error Command */
464*53ee8cc1Swenshuai.xi /* Correctable Err Reporting Enable */
465*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_CMD_COR_EN		0x00000001
466*53ee8cc1Swenshuai.xi /* Non-fatal Err Reporting Enable */
467*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_CMD_NONFATAL_EN	0x00000002
468*53ee8cc1Swenshuai.xi /* Fatal Err Reporting Enable */
469*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_CMD_FATAL_EN	0x00000004
470*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_STATUS	48
471*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_COR_RCV		0x00000001	/* ERR_COR Received */
472*53ee8cc1Swenshuai.xi /* Multi ERR_COR Received */
473*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_MULTI_COR_RCV	0x00000002
474*53ee8cc1Swenshuai.xi /* ERR_FATAL/NONFATAL Recevied */
475*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_UNCOR_RCV		0x00000004
476*53ee8cc1Swenshuai.xi /* Multi ERR_FATAL/NONFATAL Recevied */
477*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_MULTI_UNCOR_RCV	0x00000008
478*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_FIRST_FATAL	0x00000010	/* First Fatal */
479*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_NONFATAL_RCV	0x00000020	/* Non-Fatal Received */
480*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_FATAL_RCV		0x00000040	/* Fatal Received */
481*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_COR_SRC	52
482*53ee8cc1Swenshuai.xi #define PCI_ERR_ROOT_SRC	54
483*53ee8cc1Swenshuai.xi 
484*53ee8cc1Swenshuai.xi /* Virtual Channel */
485*53ee8cc1Swenshuai.xi #define PCI_VC_PORT_REG1	4
486*53ee8cc1Swenshuai.xi #define PCI_VC_PORT_REG2	8
487*53ee8cc1Swenshuai.xi #define PCI_VC_PORT_CTRL	12
488*53ee8cc1Swenshuai.xi #define PCI_VC_PORT_STATUS	14
489*53ee8cc1Swenshuai.xi #define PCI_VC_RES_CAP		16
490*53ee8cc1Swenshuai.xi #define PCI_VC_RES_CTRL		20
491*53ee8cc1Swenshuai.xi #define PCI_VC_RES_STATUS	26
492*53ee8cc1Swenshuai.xi 
493*53ee8cc1Swenshuai.xi /* Power Budgeting */
494*53ee8cc1Swenshuai.xi #define PCI_PWR_DSR		4	/* Data Select Register */
495*53ee8cc1Swenshuai.xi #define PCI_PWR_DATA		8	/* Data Register */
496*53ee8cc1Swenshuai.xi #define  PCI_PWR_DATA_BASE(x)	((x) & 0xff)	    /* Base Power */
497*53ee8cc1Swenshuai.xi #define  PCI_PWR_DATA_SCALE(x)	(((x) >> 8) & 3)    /* Data Scale */
498*53ee8cc1Swenshuai.xi #define  PCI_PWR_DATA_PM_SUB(x)	(((x) >> 10) & 7)   /* PM Sub State */
499*53ee8cc1Swenshuai.xi #define  PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) /* PM State */
500*53ee8cc1Swenshuai.xi #define  PCI_PWR_DATA_TYPE(x)	(((x) >> 15) & 7)   /* Type */
501*53ee8cc1Swenshuai.xi #define  PCI_PWR_DATA_RAIL(x)	(((x) >> 18) & 7)   /* Power Rail */
502*53ee8cc1Swenshuai.xi #define PCI_PWR_CAP		12	/* Capability */
503*53ee8cc1Swenshuai.xi #define  PCI_PWR_CAP_BUDGET(x)	((x) & 1)	/* Included in system budget */
504*53ee8cc1Swenshuai.xi 
505*53ee8cc1Swenshuai.xi /*
506*53ee8cc1Swenshuai.xi  * Hypertransport sub capability types
507*53ee8cc1Swenshuai.xi  *
508*53ee8cc1Swenshuai.xi  * Unfortunately there are both 3 bit and 5 bit capability types defined
509*53ee8cc1Swenshuai.xi  * in the HT spec, catering for that is a little messy. You probably don't
510*53ee8cc1Swenshuai.xi  * want to use these directly, just use pci_find_ht_capability() and it
511*53ee8cc1Swenshuai.xi  * will do the right thing for you.
512*53ee8cc1Swenshuai.xi  */
513*53ee8cc1Swenshuai.xi #define HT_3BIT_CAP_MASK	0xE0
514*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_SLAVE	0x00	/* Slave/Primary link configuration */
515*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_HOST		0x20	/* Host/Secondary link configuration */
516*53ee8cc1Swenshuai.xi 
517*53ee8cc1Swenshuai.xi #define HT_5BIT_CAP_MASK	0xF8
518*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_IRQ		0x80	/* IRQ Configuration */
519*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_REMAPPING_40	0xA0	/* 40 bit address remapping */
520*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_REMAPPING_64 0xA2	/* 64 bit address remapping */
521*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_UNITID_CLUMP	0x90	/* Unit ID clumping */
522*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_EXTCONF	0x98	/* Extended Configuration Space Access */
523*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_MSI_MAPPING	0xA8	/* MSI Mapping Capability */
524*53ee8cc1Swenshuai.xi #define  HT_MSI_FLAGS		0x02		/* Offset to flags */
525*53ee8cc1Swenshuai.xi #define  HT_MSI_FLAGS_ENABLE	0x1		/* Mapping enable */
526*53ee8cc1Swenshuai.xi #define  HT_MSI_FLAGS_FIXED	0x2		/* Fixed mapping only */
527*53ee8cc1Swenshuai.xi #define  HT_MSI_FIXED_ADDR	0x00000000FEE00000ULL	/* Fixed addr */
528*53ee8cc1Swenshuai.xi #define  HT_MSI_ADDR_LO		0x04		/* Offset to low addr bits */
529*53ee8cc1Swenshuai.xi #define  HT_MSI_ADDR_LO_MASK	0xFFF00000	/* Low address bit mask */
530*53ee8cc1Swenshuai.xi #define  HT_MSI_ADDR_HI		0x08		/* Offset to high addr bits */
531*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_DIRECT_ROUTE	0xB0	/* Direct routing configuration */
532*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_VCSET	0xB8	/* Virtual Channel configuration */
533*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_ERROR_RETRY	0xC0	/* Retry on error configuration */
534*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_GEN3		0xD0	/* Generation 3 hypertransport configuration */
535*53ee8cc1Swenshuai.xi #define HT_CAPTYPE_PM		0xE0	/* Hypertransport powermanagement configuration */
536*53ee8cc1Swenshuai.xi 
537*53ee8cc1Swenshuai.xi 
538*53ee8cc1Swenshuai.xi #endif /* LINUX_PCI_REGS_H */
539