1*53ee8cc1Swenshuai.xi /* $Revision: 3.0 $$Date: 1998/11/02 14:20:59 $ 2*53ee8cc1Swenshuai.xi * linux/include/linux/cyclades.h 3*53ee8cc1Swenshuai.xi * 4*53ee8cc1Swenshuai.xi * This file was initially written by 5*53ee8cc1Swenshuai.xi * Randolph Bentson <bentson@grieg.seaslug.org> and is maintained by 6*53ee8cc1Swenshuai.xi * Ivan Passos <ivan@cyclades.com>. 7*53ee8cc1Swenshuai.xi * 8*53ee8cc1Swenshuai.xi * This file contains the general definitions for the cyclades.c driver 9*53ee8cc1Swenshuai.xi *$Log: cyclades.h,v $ 10*53ee8cc1Swenshuai.xi *Revision 3.1 2002/01/29 11:36:16 henrique 11*53ee8cc1Swenshuai.xi *added throttle field on struct cyclades_port to indicate whether the 12*53ee8cc1Swenshuai.xi *port is throttled or not 13*53ee8cc1Swenshuai.xi * 14*53ee8cc1Swenshuai.xi *Revision 3.1 2000/04/19 18:52:52 ivan 15*53ee8cc1Swenshuai.xi *converted address fields to unsigned long and added fields for physical 16*53ee8cc1Swenshuai.xi *addresses on cyclades_card structure; 17*53ee8cc1Swenshuai.xi * 18*53ee8cc1Swenshuai.xi *Revision 3.0 1998/11/02 14:20:59 ivan 19*53ee8cc1Swenshuai.xi *added nports field on cyclades_card structure; 20*53ee8cc1Swenshuai.xi * 21*53ee8cc1Swenshuai.xi *Revision 2.5 1998/08/03 16:57:01 ivan 22*53ee8cc1Swenshuai.xi *added cyclades_idle_stats structure; 23*53ee8cc1Swenshuai.xi * 24*53ee8cc1Swenshuai.xi *Revision 2.4 1998/06/01 12:09:53 ivan 25*53ee8cc1Swenshuai.xi *removed closing_wait2 from cyclades_port structure; 26*53ee8cc1Swenshuai.xi * 27*53ee8cc1Swenshuai.xi *Revision 2.3 1998/03/16 18:01:12 ivan 28*53ee8cc1Swenshuai.xi *changes in the cyclades_port structure to get it closer to the 29*53ee8cc1Swenshuai.xi *standard serial port structure; 30*53ee8cc1Swenshuai.xi *added constants for new ioctls; 31*53ee8cc1Swenshuai.xi * 32*53ee8cc1Swenshuai.xi *Revision 2.2 1998/02/17 16:50:00 ivan 33*53ee8cc1Swenshuai.xi *changes in the cyclades_port structure (addition of shutdown_wait and 34*53ee8cc1Swenshuai.xi *chip_rev variables); 35*53ee8cc1Swenshuai.xi *added constants for new ioctls and for CD1400 rev. numbers. 36*53ee8cc1Swenshuai.xi * 37*53ee8cc1Swenshuai.xi *Revision 2.1 1997/10/24 16:03:00 ivan 38*53ee8cc1Swenshuai.xi *added rflow (which allows enabling the CD1400 special flow control 39*53ee8cc1Swenshuai.xi *feature) and rtsdtr_inv (which allows DTR/RTS pin inversion) to 40*53ee8cc1Swenshuai.xi *cyclades_port structure; 41*53ee8cc1Swenshuai.xi *added Alpha support 42*53ee8cc1Swenshuai.xi * 43*53ee8cc1Swenshuai.xi *Revision 2.0 1997/06/30 10:30:00 ivan 44*53ee8cc1Swenshuai.xi *added some new doorbell command constants related to IOCTLW and 45*53ee8cc1Swenshuai.xi *UART error signaling 46*53ee8cc1Swenshuai.xi * 47*53ee8cc1Swenshuai.xi *Revision 1.8 1997/06/03 15:30:00 ivan 48*53ee8cc1Swenshuai.xi *added constant ZFIRM_HLT 49*53ee8cc1Swenshuai.xi *added constant CyPCI_Ze_win ( = 2 * Cy_PCI_Zwin) 50*53ee8cc1Swenshuai.xi * 51*53ee8cc1Swenshuai.xi *Revision 1.7 1997/03/26 10:30:00 daniel 52*53ee8cc1Swenshuai.xi *new entries at the end of cyclades_port struct to reallocate 53*53ee8cc1Swenshuai.xi *variables illegally allocated within card memory. 54*53ee8cc1Swenshuai.xi * 55*53ee8cc1Swenshuai.xi *Revision 1.6 1996/09/09 18:35:30 bentson 56*53ee8cc1Swenshuai.xi *fold in changes for Cyclom-Z -- including structures for 57*53ee8cc1Swenshuai.xi *communicating with board as well modest changes to original 58*53ee8cc1Swenshuai.xi *structures to support new features. 59*53ee8cc1Swenshuai.xi * 60*53ee8cc1Swenshuai.xi *Revision 1.5 1995/11/13 21:13:31 bentson 61*53ee8cc1Swenshuai.xi *changes suggested by Michael Chastain <mec@duracef.shout.net> 62*53ee8cc1Swenshuai.xi *to support use of this file in non-kernel applications 63*53ee8cc1Swenshuai.xi * 64*53ee8cc1Swenshuai.xi * 65*53ee8cc1Swenshuai.xi */ 66*53ee8cc1Swenshuai.xi 67*53ee8cc1Swenshuai.xi #ifndef _LINUX_CYCLADES_H 68*53ee8cc1Swenshuai.xi #define _LINUX_CYCLADES_H 69*53ee8cc1Swenshuai.xi 70*53ee8cc1Swenshuai.xi #include <linux/types.h> 71*53ee8cc1Swenshuai.xi 72*53ee8cc1Swenshuai.xi struct cyclades_monitor { 73*53ee8cc1Swenshuai.xi unsigned long int_count; 74*53ee8cc1Swenshuai.xi unsigned long char_count; 75*53ee8cc1Swenshuai.xi unsigned long char_max; 76*53ee8cc1Swenshuai.xi unsigned long char_last; 77*53ee8cc1Swenshuai.xi }; 78*53ee8cc1Swenshuai.xi 79*53ee8cc1Swenshuai.xi /* 80*53ee8cc1Swenshuai.xi * These stats all reflect activity since the device was last initialized. 81*53ee8cc1Swenshuai.xi * (i.e., since the port was opened with no other processes already having it 82*53ee8cc1Swenshuai.xi * open) 83*53ee8cc1Swenshuai.xi */ 84*53ee8cc1Swenshuai.xi struct cyclades_idle_stats { 85*53ee8cc1Swenshuai.xi time_t in_use; /* Time device has been in use (secs) */ 86*53ee8cc1Swenshuai.xi time_t recv_idle; /* Time since last char received (secs) */ 87*53ee8cc1Swenshuai.xi time_t xmit_idle; /* Time since last char transmitted (secs) */ 88*53ee8cc1Swenshuai.xi unsigned long recv_bytes; /* Bytes received */ 89*53ee8cc1Swenshuai.xi unsigned long xmit_bytes; /* Bytes transmitted */ 90*53ee8cc1Swenshuai.xi unsigned long overruns; /* Input overruns */ 91*53ee8cc1Swenshuai.xi unsigned long frame_errs; /* Input framing errors */ 92*53ee8cc1Swenshuai.xi unsigned long parity_errs; /* Input parity errors */ 93*53ee8cc1Swenshuai.xi }; 94*53ee8cc1Swenshuai.xi 95*53ee8cc1Swenshuai.xi #define CYCLADES_MAGIC 0x4359 96*53ee8cc1Swenshuai.xi 97*53ee8cc1Swenshuai.xi #define CYGETMON 0x435901 98*53ee8cc1Swenshuai.xi #define CYGETTHRESH 0x435902 99*53ee8cc1Swenshuai.xi #define CYSETTHRESH 0x435903 100*53ee8cc1Swenshuai.xi #define CYGETDEFTHRESH 0x435904 101*53ee8cc1Swenshuai.xi #define CYSETDEFTHRESH 0x435905 102*53ee8cc1Swenshuai.xi #define CYGETTIMEOUT 0x435906 103*53ee8cc1Swenshuai.xi #define CYSETTIMEOUT 0x435907 104*53ee8cc1Swenshuai.xi #define CYGETDEFTIMEOUT 0x435908 105*53ee8cc1Swenshuai.xi #define CYSETDEFTIMEOUT 0x435909 106*53ee8cc1Swenshuai.xi #define CYSETRFLOW 0x43590a 107*53ee8cc1Swenshuai.xi #define CYGETRFLOW 0x43590b 108*53ee8cc1Swenshuai.xi #define CYSETRTSDTR_INV 0x43590c 109*53ee8cc1Swenshuai.xi #define CYGETRTSDTR_INV 0x43590d 110*53ee8cc1Swenshuai.xi #define CYZSETPOLLCYCLE 0x43590e 111*53ee8cc1Swenshuai.xi #define CYZGETPOLLCYCLE 0x43590f 112*53ee8cc1Swenshuai.xi #define CYGETCD1400VER 0x435910 113*53ee8cc1Swenshuai.xi #define CYSETWAIT 0x435912 114*53ee8cc1Swenshuai.xi #define CYGETWAIT 0x435913 115*53ee8cc1Swenshuai.xi 116*53ee8cc1Swenshuai.xi /*************** CYCLOM-Z ADDITIONS ***************/ 117*53ee8cc1Swenshuai.xi 118*53ee8cc1Swenshuai.xi #define CZIOC ('M' << 8) 119*53ee8cc1Swenshuai.xi #define CZ_NBOARDS (CZIOC|0xfa) 120*53ee8cc1Swenshuai.xi #define CZ_BOOT_START (CZIOC|0xfb) 121*53ee8cc1Swenshuai.xi #define CZ_BOOT_DATA (CZIOC|0xfc) 122*53ee8cc1Swenshuai.xi #define CZ_BOOT_END (CZIOC|0xfd) 123*53ee8cc1Swenshuai.xi #define CZ_TEST (CZIOC|0xfe) 124*53ee8cc1Swenshuai.xi 125*53ee8cc1Swenshuai.xi #define CZ_DEF_POLL (HZ/25) 126*53ee8cc1Swenshuai.xi 127*53ee8cc1Swenshuai.xi #define MAX_BOARD 4 /* Max number of boards */ 128*53ee8cc1Swenshuai.xi #define MAX_DEV 256 /* Max number of ports total */ 129*53ee8cc1Swenshuai.xi #define CYZ_MAX_SPEED 921600 130*53ee8cc1Swenshuai.xi 131*53ee8cc1Swenshuai.xi #define CYZ_FIFO_SIZE 16 132*53ee8cc1Swenshuai.xi 133*53ee8cc1Swenshuai.xi #define CYZ_BOOT_NWORDS 0x100 134*53ee8cc1Swenshuai.xi struct CYZ_BOOT_CTRL { 135*53ee8cc1Swenshuai.xi unsigned short nboard; 136*53ee8cc1Swenshuai.xi int status[MAX_BOARD]; 137*53ee8cc1Swenshuai.xi int nchannel[MAX_BOARD]; 138*53ee8cc1Swenshuai.xi int fw_rev[MAX_BOARD]; 139*53ee8cc1Swenshuai.xi unsigned long offset; 140*53ee8cc1Swenshuai.xi unsigned long data[CYZ_BOOT_NWORDS]; 141*53ee8cc1Swenshuai.xi }; 142*53ee8cc1Swenshuai.xi 143*53ee8cc1Swenshuai.xi 144*53ee8cc1Swenshuai.xi #ifndef DP_WINDOW_SIZE 145*53ee8cc1Swenshuai.xi /* #include "cyclomz.h" */ 146*53ee8cc1Swenshuai.xi /****************** ****************** *******************/ 147*53ee8cc1Swenshuai.xi /* 148*53ee8cc1Swenshuai.xi * The data types defined below are used in all ZFIRM interface 149*53ee8cc1Swenshuai.xi * data structures. They accomodate differences between HW 150*53ee8cc1Swenshuai.xi * architectures and compilers. 151*53ee8cc1Swenshuai.xi */ 152*53ee8cc1Swenshuai.xi 153*53ee8cc1Swenshuai.xi #include <asm/types.h> 154*53ee8cc1Swenshuai.xi 155*53ee8cc1Swenshuai.xi typedef __u64 ucdouble; /* 64 bits, unsigned */ 156*53ee8cc1Swenshuai.xi typedef __u32 uclong; /* 32 bits, unsigned */ 157*53ee8cc1Swenshuai.xi typedef __u16 ucshort; /* 16 bits, unsigned */ 158*53ee8cc1Swenshuai.xi typedef __u8 ucchar; /* 8 bits, unsigned */ 159*53ee8cc1Swenshuai.xi 160*53ee8cc1Swenshuai.xi /* 161*53ee8cc1Swenshuai.xi * Memory Window Sizes 162*53ee8cc1Swenshuai.xi */ 163*53ee8cc1Swenshuai.xi 164*53ee8cc1Swenshuai.xi #define DP_WINDOW_SIZE (0x00080000) /* window size 512 Kb */ 165*53ee8cc1Swenshuai.xi #define ZE_DP_WINDOW_SIZE (0x00100000) /* window size 1 Mb (Ze and 166*53ee8cc1Swenshuai.xi 8Zo V.2 */ 167*53ee8cc1Swenshuai.xi #define CTRL_WINDOW_SIZE (0x00000080) /* runtime regs 128 bytes */ 168*53ee8cc1Swenshuai.xi 169*53ee8cc1Swenshuai.xi /* 170*53ee8cc1Swenshuai.xi * CUSTOM_REG - Cyclom-Z/PCI Custom Registers Set. The driver 171*53ee8cc1Swenshuai.xi * normally will access only interested on the fpga_id, fpga_version, 172*53ee8cc1Swenshuai.xi * start_cpu and stop_cpu. 173*53ee8cc1Swenshuai.xi */ 174*53ee8cc1Swenshuai.xi 175*53ee8cc1Swenshuai.xi struct CUSTOM_REG { 176*53ee8cc1Swenshuai.xi __u32 fpga_id; /* FPGA Identification Register */ 177*53ee8cc1Swenshuai.xi __u32 fpga_version; /* FPGA Version Number Register */ 178*53ee8cc1Swenshuai.xi __u32 cpu_start; /* CPU start Register (write) */ 179*53ee8cc1Swenshuai.xi __u32 cpu_stop; /* CPU stop Register (write) */ 180*53ee8cc1Swenshuai.xi __u32 misc_reg; /* Miscellaneous Register */ 181*53ee8cc1Swenshuai.xi __u32 idt_mode; /* IDT mode Register */ 182*53ee8cc1Swenshuai.xi __u32 uart_irq_status; /* UART IRQ status Register */ 183*53ee8cc1Swenshuai.xi __u32 clear_timer0_irq; /* Clear timer interrupt Register */ 184*53ee8cc1Swenshuai.xi __u32 clear_timer1_irq; /* Clear timer interrupt Register */ 185*53ee8cc1Swenshuai.xi __u32 clear_timer2_irq; /* Clear timer interrupt Register */ 186*53ee8cc1Swenshuai.xi __u32 test_register; /* Test Register */ 187*53ee8cc1Swenshuai.xi __u32 test_count; /* Test Count Register */ 188*53ee8cc1Swenshuai.xi __u32 timer_select; /* Timer select register */ 189*53ee8cc1Swenshuai.xi __u32 pr_uart_irq_status; /* Prioritized UART IRQ stat Reg */ 190*53ee8cc1Swenshuai.xi __u32 ram_wait_state; /* RAM wait-state Register */ 191*53ee8cc1Swenshuai.xi __u32 uart_wait_state; /* UART wait-state Register */ 192*53ee8cc1Swenshuai.xi __u32 timer_wait_state; /* timer wait-state Register */ 193*53ee8cc1Swenshuai.xi __u32 ack_wait_state; /* ACK wait State Register */ 194*53ee8cc1Swenshuai.xi }; 195*53ee8cc1Swenshuai.xi 196*53ee8cc1Swenshuai.xi /* 197*53ee8cc1Swenshuai.xi * RUNTIME_9060 - PLX PCI9060ES local configuration and shared runtime 198*53ee8cc1Swenshuai.xi * registers. This structure can be used to access the 9060 registers 199*53ee8cc1Swenshuai.xi * (memory mapped). 200*53ee8cc1Swenshuai.xi */ 201*53ee8cc1Swenshuai.xi 202*53ee8cc1Swenshuai.xi struct RUNTIME_9060 { 203*53ee8cc1Swenshuai.xi __u32 loc_addr_range; /* 00h - Local Address Range */ 204*53ee8cc1Swenshuai.xi __u32 loc_addr_base; /* 04h - Local Address Base */ 205*53ee8cc1Swenshuai.xi __u32 loc_arbitr; /* 08h - Local Arbitration */ 206*53ee8cc1Swenshuai.xi __u32 endian_descr; /* 0Ch - Big/Little Endian Descriptor */ 207*53ee8cc1Swenshuai.xi __u32 loc_rom_range; /* 10h - Local ROM Range */ 208*53ee8cc1Swenshuai.xi __u32 loc_rom_base; /* 14h - Local ROM Base */ 209*53ee8cc1Swenshuai.xi __u32 loc_bus_descr; /* 18h - Local Bus descriptor */ 210*53ee8cc1Swenshuai.xi __u32 loc_range_mst; /* 1Ch - Local Range for Master to PCI */ 211*53ee8cc1Swenshuai.xi __u32 loc_base_mst; /* 20h - Local Base for Master PCI */ 212*53ee8cc1Swenshuai.xi __u32 loc_range_io; /* 24h - Local Range for Master IO */ 213*53ee8cc1Swenshuai.xi __u32 pci_base_mst; /* 28h - PCI Base for Master PCI */ 214*53ee8cc1Swenshuai.xi __u32 pci_conf_io; /* 2Ch - PCI configuration for Master IO */ 215*53ee8cc1Swenshuai.xi __u32 filler1; /* 30h */ 216*53ee8cc1Swenshuai.xi __u32 filler2; /* 34h */ 217*53ee8cc1Swenshuai.xi __u32 filler3; /* 38h */ 218*53ee8cc1Swenshuai.xi __u32 filler4; /* 3Ch */ 219*53ee8cc1Swenshuai.xi __u32 mail_box_0; /* 40h - Mail Box 0 */ 220*53ee8cc1Swenshuai.xi __u32 mail_box_1; /* 44h - Mail Box 1 */ 221*53ee8cc1Swenshuai.xi __u32 mail_box_2; /* 48h - Mail Box 2 */ 222*53ee8cc1Swenshuai.xi __u32 mail_box_3; /* 4Ch - Mail Box 3 */ 223*53ee8cc1Swenshuai.xi __u32 filler5; /* 50h */ 224*53ee8cc1Swenshuai.xi __u32 filler6; /* 54h */ 225*53ee8cc1Swenshuai.xi __u32 filler7; /* 58h */ 226*53ee8cc1Swenshuai.xi __u32 filler8; /* 5Ch */ 227*53ee8cc1Swenshuai.xi __u32 pci_doorbell; /* 60h - PCI to Local Doorbell */ 228*53ee8cc1Swenshuai.xi __u32 loc_doorbell; /* 64h - Local to PCI Doorbell */ 229*53ee8cc1Swenshuai.xi __u32 intr_ctrl_stat; /* 68h - Interrupt Control/Status */ 230*53ee8cc1Swenshuai.xi __u32 init_ctrl; /* 6Ch - EEPROM control, Init Control, etc */ 231*53ee8cc1Swenshuai.xi }; 232*53ee8cc1Swenshuai.xi 233*53ee8cc1Swenshuai.xi /* Values for the Local Base Address re-map register */ 234*53ee8cc1Swenshuai.xi 235*53ee8cc1Swenshuai.xi #define WIN_RAM 0x00000001L /* set the sliding window to RAM */ 236*53ee8cc1Swenshuai.xi #define WIN_CREG 0x14000001L /* set the window to custom Registers */ 237*53ee8cc1Swenshuai.xi 238*53ee8cc1Swenshuai.xi /* Values timer select registers */ 239*53ee8cc1Swenshuai.xi 240*53ee8cc1Swenshuai.xi #define TIMER_BY_1M 0x00 /* clock divided by 1M */ 241*53ee8cc1Swenshuai.xi #define TIMER_BY_256K 0x01 /* clock divided by 256k */ 242*53ee8cc1Swenshuai.xi #define TIMER_BY_128K 0x02 /* clock divided by 128k */ 243*53ee8cc1Swenshuai.xi #define TIMER_BY_32K 0x03 /* clock divided by 32k */ 244*53ee8cc1Swenshuai.xi 245*53ee8cc1Swenshuai.xi /****************** ****************** *******************/ 246*53ee8cc1Swenshuai.xi #endif 247*53ee8cc1Swenshuai.xi 248*53ee8cc1Swenshuai.xi #ifndef ZFIRM_ID 249*53ee8cc1Swenshuai.xi /* #include "zfwint.h" */ 250*53ee8cc1Swenshuai.xi /****************** ****************** *******************/ 251*53ee8cc1Swenshuai.xi /* 252*53ee8cc1Swenshuai.xi * This file contains the definitions for interfacing with the 253*53ee8cc1Swenshuai.xi * Cyclom-Z ZFIRM Firmware. 254*53ee8cc1Swenshuai.xi */ 255*53ee8cc1Swenshuai.xi 256*53ee8cc1Swenshuai.xi /* General Constant definitions */ 257*53ee8cc1Swenshuai.xi 258*53ee8cc1Swenshuai.xi #define MAX_CHAN 64 /* max number of channels per board */ 259*53ee8cc1Swenshuai.xi 260*53ee8cc1Swenshuai.xi /* firmware id structure (set after boot) */ 261*53ee8cc1Swenshuai.xi 262*53ee8cc1Swenshuai.xi #define ID_ADDRESS 0x00000180L /* signature/pointer address */ 263*53ee8cc1Swenshuai.xi #define ZFIRM_ID 0x5557465AL /* ZFIRM/U signature */ 264*53ee8cc1Swenshuai.xi #define ZFIRM_HLT 0x59505B5CL /* ZFIRM needs external power supply */ 265*53ee8cc1Swenshuai.xi #define ZFIRM_RST 0x56040674L /* RST signal (due to FW reset) */ 266*53ee8cc1Swenshuai.xi 267*53ee8cc1Swenshuai.xi #define ZF_TINACT_DEF 1000 /* default inactivity timeout 268*53ee8cc1Swenshuai.xi (1000 ms) */ 269*53ee8cc1Swenshuai.xi #define ZF_TINACT ZF_TINACT_DEF 270*53ee8cc1Swenshuai.xi 271*53ee8cc1Swenshuai.xi struct FIRM_ID { 272*53ee8cc1Swenshuai.xi __u32 signature; /* ZFIRM/U signature */ 273*53ee8cc1Swenshuai.xi __u32 zfwctrl_addr; /* pointer to ZFW_CTRL structure */ 274*53ee8cc1Swenshuai.xi }; 275*53ee8cc1Swenshuai.xi 276*53ee8cc1Swenshuai.xi /* Op. System id */ 277*53ee8cc1Swenshuai.xi 278*53ee8cc1Swenshuai.xi #define C_OS_LINUX 0x00000030 /* generic Linux system */ 279*53ee8cc1Swenshuai.xi 280*53ee8cc1Swenshuai.xi /* channel op_mode */ 281*53ee8cc1Swenshuai.xi 282*53ee8cc1Swenshuai.xi #define C_CH_DISABLE 0x00000000 /* channel is disabled */ 283*53ee8cc1Swenshuai.xi #define C_CH_TXENABLE 0x00000001 /* channel Tx enabled */ 284*53ee8cc1Swenshuai.xi #define C_CH_RXENABLE 0x00000002 /* channel Rx enabled */ 285*53ee8cc1Swenshuai.xi #define C_CH_ENABLE 0x00000003 /* channel Tx/Rx enabled */ 286*53ee8cc1Swenshuai.xi #define C_CH_LOOPBACK 0x00000004 /* Loopback mode */ 287*53ee8cc1Swenshuai.xi 288*53ee8cc1Swenshuai.xi /* comm_parity - parity */ 289*53ee8cc1Swenshuai.xi 290*53ee8cc1Swenshuai.xi #define C_PR_NONE 0x00000000 /* None */ 291*53ee8cc1Swenshuai.xi #define C_PR_ODD 0x00000001 /* Odd */ 292*53ee8cc1Swenshuai.xi #define C_PR_EVEN 0x00000002 /* Even */ 293*53ee8cc1Swenshuai.xi #define C_PR_MARK 0x00000004 /* Mark */ 294*53ee8cc1Swenshuai.xi #define C_PR_SPACE 0x00000008 /* Space */ 295*53ee8cc1Swenshuai.xi #define C_PR_PARITY 0x000000ff 296*53ee8cc1Swenshuai.xi 297*53ee8cc1Swenshuai.xi #define C_PR_DISCARD 0x00000100 /* discard char with frame/par error */ 298*53ee8cc1Swenshuai.xi #define C_PR_IGNORE 0x00000200 /* ignore frame/par error */ 299*53ee8cc1Swenshuai.xi 300*53ee8cc1Swenshuai.xi /* comm_data_l - data length and stop bits */ 301*53ee8cc1Swenshuai.xi 302*53ee8cc1Swenshuai.xi #define C_DL_CS5 0x00000001 303*53ee8cc1Swenshuai.xi #define C_DL_CS6 0x00000002 304*53ee8cc1Swenshuai.xi #define C_DL_CS7 0x00000004 305*53ee8cc1Swenshuai.xi #define C_DL_CS8 0x00000008 306*53ee8cc1Swenshuai.xi #define C_DL_CS 0x0000000f 307*53ee8cc1Swenshuai.xi #define C_DL_1STOP 0x00000010 308*53ee8cc1Swenshuai.xi #define C_DL_15STOP 0x00000020 309*53ee8cc1Swenshuai.xi #define C_DL_2STOP 0x00000040 310*53ee8cc1Swenshuai.xi #define C_DL_STOP 0x000000f0 311*53ee8cc1Swenshuai.xi 312*53ee8cc1Swenshuai.xi /* interrupt enabling/status */ 313*53ee8cc1Swenshuai.xi 314*53ee8cc1Swenshuai.xi #define C_IN_DISABLE 0x00000000 /* zero, disable interrupts */ 315*53ee8cc1Swenshuai.xi #define C_IN_TXBEMPTY 0x00000001 /* tx buffer empty */ 316*53ee8cc1Swenshuai.xi #define C_IN_TXLOWWM 0x00000002 /* tx buffer below LWM */ 317*53ee8cc1Swenshuai.xi #define C_IN_RXHIWM 0x00000010 /* rx buffer above HWM */ 318*53ee8cc1Swenshuai.xi #define C_IN_RXNNDT 0x00000020 /* rx no new data timeout */ 319*53ee8cc1Swenshuai.xi #define C_IN_MDCD 0x00000100 /* modem DCD change */ 320*53ee8cc1Swenshuai.xi #define C_IN_MDSR 0x00000200 /* modem DSR change */ 321*53ee8cc1Swenshuai.xi #define C_IN_MRI 0x00000400 /* modem RI change */ 322*53ee8cc1Swenshuai.xi #define C_IN_MCTS 0x00000800 /* modem CTS change */ 323*53ee8cc1Swenshuai.xi #define C_IN_RXBRK 0x00001000 /* Break received */ 324*53ee8cc1Swenshuai.xi #define C_IN_PR_ERROR 0x00002000 /* parity error */ 325*53ee8cc1Swenshuai.xi #define C_IN_FR_ERROR 0x00004000 /* frame error */ 326*53ee8cc1Swenshuai.xi #define C_IN_OVR_ERROR 0x00008000 /* overrun error */ 327*53ee8cc1Swenshuai.xi #define C_IN_RXOFL 0x00010000 /* RX buffer overflow */ 328*53ee8cc1Swenshuai.xi #define C_IN_IOCTLW 0x00020000 /* I/O control w/ wait */ 329*53ee8cc1Swenshuai.xi #define C_IN_MRTS 0x00040000 /* modem RTS drop */ 330*53ee8cc1Swenshuai.xi #define C_IN_ICHAR 0x00080000 331*53ee8cc1Swenshuai.xi 332*53ee8cc1Swenshuai.xi /* flow control */ 333*53ee8cc1Swenshuai.xi 334*53ee8cc1Swenshuai.xi #define C_FL_OXX 0x00000001 /* output Xon/Xoff flow control */ 335*53ee8cc1Swenshuai.xi #define C_FL_IXX 0x00000002 /* output Xon/Xoff flow control */ 336*53ee8cc1Swenshuai.xi #define C_FL_OIXANY 0x00000004 /* output Xon/Xoff (any xon) */ 337*53ee8cc1Swenshuai.xi #define C_FL_SWFLOW 0x0000000f 338*53ee8cc1Swenshuai.xi 339*53ee8cc1Swenshuai.xi /* flow status */ 340*53ee8cc1Swenshuai.xi 341*53ee8cc1Swenshuai.xi #define C_FS_TXIDLE 0x00000000 /* no Tx data in the buffer or UART */ 342*53ee8cc1Swenshuai.xi #define C_FS_SENDING 0x00000001 /* UART is sending data */ 343*53ee8cc1Swenshuai.xi #define C_FS_SWFLOW 0x00000002 /* Tx is stopped by received Xoff */ 344*53ee8cc1Swenshuai.xi 345*53ee8cc1Swenshuai.xi /* rs_control/rs_status RS-232 signals */ 346*53ee8cc1Swenshuai.xi 347*53ee8cc1Swenshuai.xi #define C_RS_PARAM 0x80000000 /* Indicates presence of parameter in 348*53ee8cc1Swenshuai.xi IOCTLM command */ 349*53ee8cc1Swenshuai.xi #define C_RS_RTS 0x00000001 /* RTS */ 350*53ee8cc1Swenshuai.xi #define C_RS_DTR 0x00000004 /* DTR */ 351*53ee8cc1Swenshuai.xi #define C_RS_DCD 0x00000100 /* CD */ 352*53ee8cc1Swenshuai.xi #define C_RS_DSR 0x00000200 /* DSR */ 353*53ee8cc1Swenshuai.xi #define C_RS_RI 0x00000400 /* RI */ 354*53ee8cc1Swenshuai.xi #define C_RS_CTS 0x00000800 /* CTS */ 355*53ee8cc1Swenshuai.xi 356*53ee8cc1Swenshuai.xi /* commands Host <-> Board */ 357*53ee8cc1Swenshuai.xi 358*53ee8cc1Swenshuai.xi #define C_CM_RESET 0x01 /* reset/flush buffers */ 359*53ee8cc1Swenshuai.xi #define C_CM_IOCTL 0x02 /* re-read CH_CTRL */ 360*53ee8cc1Swenshuai.xi #define C_CM_IOCTLW 0x03 /* re-read CH_CTRL, intr when done */ 361*53ee8cc1Swenshuai.xi #define C_CM_IOCTLM 0x04 /* RS-232 outputs change */ 362*53ee8cc1Swenshuai.xi #define C_CM_SENDXOFF 0x10 /* send Xoff */ 363*53ee8cc1Swenshuai.xi #define C_CM_SENDXON 0x11 /* send Xon */ 364*53ee8cc1Swenshuai.xi #define C_CM_CLFLOW 0x12 /* Clear flow control (resume) */ 365*53ee8cc1Swenshuai.xi #define C_CM_SENDBRK 0x41 /* send break */ 366*53ee8cc1Swenshuai.xi #define C_CM_INTBACK 0x42 /* Interrupt back */ 367*53ee8cc1Swenshuai.xi #define C_CM_SET_BREAK 0x43 /* Tx break on */ 368*53ee8cc1Swenshuai.xi #define C_CM_CLR_BREAK 0x44 /* Tx break off */ 369*53ee8cc1Swenshuai.xi #define C_CM_CMD_DONE 0x45 /* Previous command done */ 370*53ee8cc1Swenshuai.xi #define C_CM_INTBACK2 0x46 /* Alternate Interrupt back */ 371*53ee8cc1Swenshuai.xi #define C_CM_TINACT 0x51 /* set inactivity detection */ 372*53ee8cc1Swenshuai.xi #define C_CM_IRQ_ENBL 0x52 /* enable generation of interrupts */ 373*53ee8cc1Swenshuai.xi #define C_CM_IRQ_DSBL 0x53 /* disable generation of interrupts */ 374*53ee8cc1Swenshuai.xi #define C_CM_ACK_ENBL 0x54 /* enable acknowledged interrupt mode */ 375*53ee8cc1Swenshuai.xi #define C_CM_ACK_DSBL 0x55 /* disable acknowledged intr mode */ 376*53ee8cc1Swenshuai.xi #define C_CM_FLUSH_RX 0x56 /* flushes Rx buffer */ 377*53ee8cc1Swenshuai.xi #define C_CM_FLUSH_TX 0x57 /* flushes Tx buffer */ 378*53ee8cc1Swenshuai.xi #define C_CM_Q_ENABLE 0x58 /* enables queue access from the 379*53ee8cc1Swenshuai.xi driver */ 380*53ee8cc1Swenshuai.xi #define C_CM_Q_DISABLE 0x59 /* disables queue access from the 381*53ee8cc1Swenshuai.xi driver */ 382*53ee8cc1Swenshuai.xi 383*53ee8cc1Swenshuai.xi #define C_CM_TXBEMPTY 0x60 /* Tx buffer is empty */ 384*53ee8cc1Swenshuai.xi #define C_CM_TXLOWWM 0x61 /* Tx buffer low water mark */ 385*53ee8cc1Swenshuai.xi #define C_CM_RXHIWM 0x62 /* Rx buffer high water mark */ 386*53ee8cc1Swenshuai.xi #define C_CM_RXNNDT 0x63 /* rx no new data timeout */ 387*53ee8cc1Swenshuai.xi #define C_CM_TXFEMPTY 0x64 388*53ee8cc1Swenshuai.xi #define C_CM_ICHAR 0x65 389*53ee8cc1Swenshuai.xi #define C_CM_MDCD 0x70 /* modem DCD change */ 390*53ee8cc1Swenshuai.xi #define C_CM_MDSR 0x71 /* modem DSR change */ 391*53ee8cc1Swenshuai.xi #define C_CM_MRI 0x72 /* modem RI change */ 392*53ee8cc1Swenshuai.xi #define C_CM_MCTS 0x73 /* modem CTS change */ 393*53ee8cc1Swenshuai.xi #define C_CM_MRTS 0x74 /* modem RTS drop */ 394*53ee8cc1Swenshuai.xi #define C_CM_RXBRK 0x84 /* Break received */ 395*53ee8cc1Swenshuai.xi #define C_CM_PR_ERROR 0x85 /* Parity error */ 396*53ee8cc1Swenshuai.xi #define C_CM_FR_ERROR 0x86 /* Frame error */ 397*53ee8cc1Swenshuai.xi #define C_CM_OVR_ERROR 0x87 /* Overrun error */ 398*53ee8cc1Swenshuai.xi #define C_CM_RXOFL 0x88 /* RX buffer overflow */ 399*53ee8cc1Swenshuai.xi #define C_CM_CMDERROR 0x90 /* command error */ 400*53ee8cc1Swenshuai.xi #define C_CM_FATAL 0x91 /* fatal error */ 401*53ee8cc1Swenshuai.xi #define C_CM_HW_RESET 0x92 /* reset board */ 402*53ee8cc1Swenshuai.xi 403*53ee8cc1Swenshuai.xi /* 404*53ee8cc1Swenshuai.xi * CH_CTRL - This per port structure contains all parameters 405*53ee8cc1Swenshuai.xi * that control an specific port. It can be seen as the 406*53ee8cc1Swenshuai.xi * configuration registers of a "super-serial-controller". 407*53ee8cc1Swenshuai.xi */ 408*53ee8cc1Swenshuai.xi 409*53ee8cc1Swenshuai.xi struct CH_CTRL { 410*53ee8cc1Swenshuai.xi __u32 op_mode; /* operation mode */ 411*53ee8cc1Swenshuai.xi __u32 intr_enable; /* interrupt masking */ 412*53ee8cc1Swenshuai.xi __u32 sw_flow; /* SW flow control */ 413*53ee8cc1Swenshuai.xi __u32 flow_status; /* output flow status */ 414*53ee8cc1Swenshuai.xi __u32 comm_baud; /* baud rate - numerically specified */ 415*53ee8cc1Swenshuai.xi __u32 comm_parity; /* parity */ 416*53ee8cc1Swenshuai.xi __u32 comm_data_l; /* data length/stop */ 417*53ee8cc1Swenshuai.xi __u32 comm_flags; /* other flags */ 418*53ee8cc1Swenshuai.xi __u32 hw_flow; /* HW flow control */ 419*53ee8cc1Swenshuai.xi __u32 rs_control; /* RS-232 outputs */ 420*53ee8cc1Swenshuai.xi __u32 rs_status; /* RS-232 inputs */ 421*53ee8cc1Swenshuai.xi __u32 flow_xon; /* xon char */ 422*53ee8cc1Swenshuai.xi __u32 flow_xoff; /* xoff char */ 423*53ee8cc1Swenshuai.xi __u32 hw_overflow; /* hw overflow counter */ 424*53ee8cc1Swenshuai.xi __u32 sw_overflow; /* sw overflow counter */ 425*53ee8cc1Swenshuai.xi __u32 comm_error; /* frame/parity error counter */ 426*53ee8cc1Swenshuai.xi __u32 ichar; 427*53ee8cc1Swenshuai.xi __u32 filler[7]; 428*53ee8cc1Swenshuai.xi }; 429*53ee8cc1Swenshuai.xi 430*53ee8cc1Swenshuai.xi 431*53ee8cc1Swenshuai.xi /* 432*53ee8cc1Swenshuai.xi * BUF_CTRL - This per channel structure contains 433*53ee8cc1Swenshuai.xi * all Tx and Rx buffer control for a given channel. 434*53ee8cc1Swenshuai.xi */ 435*53ee8cc1Swenshuai.xi 436*53ee8cc1Swenshuai.xi struct BUF_CTRL { 437*53ee8cc1Swenshuai.xi __u32 flag_dma; /* buffers are in Host memory */ 438*53ee8cc1Swenshuai.xi __u32 tx_bufaddr; /* address of the tx buffer */ 439*53ee8cc1Swenshuai.xi __u32 tx_bufsize; /* tx buffer size */ 440*53ee8cc1Swenshuai.xi __u32 tx_threshold; /* tx low water mark */ 441*53ee8cc1Swenshuai.xi __u32 tx_get; /* tail index tx buf */ 442*53ee8cc1Swenshuai.xi __u32 tx_put; /* head index tx buf */ 443*53ee8cc1Swenshuai.xi __u32 rx_bufaddr; /* address of the rx buffer */ 444*53ee8cc1Swenshuai.xi __u32 rx_bufsize; /* rx buffer size */ 445*53ee8cc1Swenshuai.xi __u32 rx_threshold; /* rx high water mark */ 446*53ee8cc1Swenshuai.xi __u32 rx_get; /* tail index rx buf */ 447*53ee8cc1Swenshuai.xi __u32 rx_put; /* head index rx buf */ 448*53ee8cc1Swenshuai.xi __u32 filler[5]; /* filler to align structures */ 449*53ee8cc1Swenshuai.xi }; 450*53ee8cc1Swenshuai.xi 451*53ee8cc1Swenshuai.xi /* 452*53ee8cc1Swenshuai.xi * BOARD_CTRL - This per board structure contains all global 453*53ee8cc1Swenshuai.xi * control fields related to the board. 454*53ee8cc1Swenshuai.xi */ 455*53ee8cc1Swenshuai.xi 456*53ee8cc1Swenshuai.xi struct BOARD_CTRL { 457*53ee8cc1Swenshuai.xi 458*53ee8cc1Swenshuai.xi /* static info provided by the on-board CPU */ 459*53ee8cc1Swenshuai.xi __u32 n_channel; /* number of channels */ 460*53ee8cc1Swenshuai.xi __u32 fw_version; /* firmware version */ 461*53ee8cc1Swenshuai.xi 462*53ee8cc1Swenshuai.xi /* static info provided by the driver */ 463*53ee8cc1Swenshuai.xi __u32 op_system; /* op_system id */ 464*53ee8cc1Swenshuai.xi __u32 dr_version; /* driver version */ 465*53ee8cc1Swenshuai.xi 466*53ee8cc1Swenshuai.xi /* board control area */ 467*53ee8cc1Swenshuai.xi __u32 inactivity; /* inactivity control */ 468*53ee8cc1Swenshuai.xi 469*53ee8cc1Swenshuai.xi /* host to FW commands */ 470*53ee8cc1Swenshuai.xi __u32 hcmd_channel; /* channel number */ 471*53ee8cc1Swenshuai.xi __u32 hcmd_param; /* pointer to parameters */ 472*53ee8cc1Swenshuai.xi 473*53ee8cc1Swenshuai.xi /* FW to Host commands */ 474*53ee8cc1Swenshuai.xi __u32 fwcmd_channel; /* channel number */ 475*53ee8cc1Swenshuai.xi __u32 fwcmd_param; /* pointer to parameters */ 476*53ee8cc1Swenshuai.xi __u32 zf_int_queue_addr; /* offset for INT_QUEUE structure */ 477*53ee8cc1Swenshuai.xi 478*53ee8cc1Swenshuai.xi /* filler so the structures are aligned */ 479*53ee8cc1Swenshuai.xi __u32 filler[6]; 480*53ee8cc1Swenshuai.xi }; 481*53ee8cc1Swenshuai.xi 482*53ee8cc1Swenshuai.xi /* Host Interrupt Queue */ 483*53ee8cc1Swenshuai.xi 484*53ee8cc1Swenshuai.xi #define QUEUE_SIZE (10*MAX_CHAN) 485*53ee8cc1Swenshuai.xi 486*53ee8cc1Swenshuai.xi struct INT_QUEUE { 487*53ee8cc1Swenshuai.xi unsigned char intr_code[QUEUE_SIZE]; 488*53ee8cc1Swenshuai.xi unsigned long channel[QUEUE_SIZE]; 489*53ee8cc1Swenshuai.xi unsigned long param[QUEUE_SIZE]; 490*53ee8cc1Swenshuai.xi unsigned long put; 491*53ee8cc1Swenshuai.xi unsigned long get; 492*53ee8cc1Swenshuai.xi }; 493*53ee8cc1Swenshuai.xi 494*53ee8cc1Swenshuai.xi /* 495*53ee8cc1Swenshuai.xi * ZFW_CTRL - This is the data structure that includes all other 496*53ee8cc1Swenshuai.xi * data structures used by the Firmware. 497*53ee8cc1Swenshuai.xi */ 498*53ee8cc1Swenshuai.xi 499*53ee8cc1Swenshuai.xi struct ZFW_CTRL { 500*53ee8cc1Swenshuai.xi struct BOARD_CTRL board_ctrl; 501*53ee8cc1Swenshuai.xi struct CH_CTRL ch_ctrl[MAX_CHAN]; 502*53ee8cc1Swenshuai.xi struct BUF_CTRL buf_ctrl[MAX_CHAN]; 503*53ee8cc1Swenshuai.xi }; 504*53ee8cc1Swenshuai.xi 505*53ee8cc1Swenshuai.xi /****************** ****************** *******************/ 506*53ee8cc1Swenshuai.xi #endif 507*53ee8cc1Swenshuai.xi 508*53ee8cc1Swenshuai.xi #endif /* _LINUX_CYCLADES_H */ 509