1*53ee8cc1Swenshuai.xi //<MStar Software> 2*53ee8cc1Swenshuai.xi //****************************************************************************** 3*53ee8cc1Swenshuai.xi // MStar Software 4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved. 5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are 6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by 7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties. 8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all 9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written 10*53ee8cc1Swenshuai.xi // permission has been granted by MStar. 11*53ee8cc1Swenshuai.xi // 12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you 13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to 14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations: 15*53ee8cc1Swenshuai.xi // 16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar 17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof. 18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any 19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms. 20*53ee8cc1Swenshuai.xi // 21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be 22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar 23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties. 24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately 25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of 26*53ee8cc1Swenshuai.xi // such third party`s software. 27*53ee8cc1Swenshuai.xi // 28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as 29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s 30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any 31*53ee8cc1Swenshuai.xi // third party. 32*53ee8cc1Swenshuai.xi // 33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any 34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including 35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of 36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free 37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any 38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may 39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software. 40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or 41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or 42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use. 43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected 44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your 45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both 46*53ee8cc1Swenshuai.xi // parties in writing. 47*53ee8cc1Swenshuai.xi // 48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or 49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of 50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product 51*53ee8cc1Swenshuai.xi // ("Services"). 52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in 53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty 54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply. 55*53ee8cc1Swenshuai.xi // 56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels 57*53ee8cc1Swenshuai.xi // or otherwise: 58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service 59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification; 60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person, 61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance 62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or 63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right. 64*53ee8cc1Swenshuai.xi // 65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws 66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules. 67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally 68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association, 69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration 70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance 71*53ee8cc1Swenshuai.xi // with the said Rules. 72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall 73*53ee8cc1Swenshuai.xi // be English. 74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties. 75*53ee8cc1Swenshuai.xi // 76*53ee8cc1Swenshuai.xi //****************************************************************************** 77*53ee8cc1Swenshuai.xi //<MStar Software> 78*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 79*53ee8cc1Swenshuai.xi // 80*53ee8cc1Swenshuai.xi // Copyright (c) 2006-2007 MStar Semiconductor, Inc. 81*53ee8cc1Swenshuai.xi // All rights reserved. 82*53ee8cc1Swenshuai.xi // 83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained 84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of 85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence 86*53ee8cc1Swenshuai.xi // (��MStar Confidential Information��) by the recipient. 87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure, 88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling, 89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential 90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the 91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom. 92*53ee8cc1Swenshuai.xi // 93*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 94*53ee8cc1Swenshuai.xi 95*53ee8cc1Swenshuai.xi /////////////////////////////////////////////////////////////////////////////////////////////////// 96*53ee8cc1Swenshuai.xi /// 97*53ee8cc1Swenshuai.xi /// @file apiHDMITx.h 98*53ee8cc1Swenshuai.xi /// @brief HDMITx Interface 99*53ee8cc1Swenshuai.xi /// @author MStar Semiconductor Inc. 100*53ee8cc1Swenshuai.xi /// 101*53ee8cc1Swenshuai.xi /// CL351033++: 102*53ee8cc1Swenshuai.xi /// Add CEC function for STB 103*53ee8cc1Swenshuai.xi /// CL310477++: 104*53ee8cc1Swenshuai.xi /// Open analog setting for the different board condition 105*53ee8cc1Swenshuai.xi /// CL309397++: 106*53ee8cc1Swenshuai.xi /// Modify apiHDMITx prototype for NDS 107*53ee8cc1Swenshuai.xi /// CL308729++: 108*53ee8cc1Swenshuai.xi /// Fix AVMUTE problem while HDCP is on 109*53ee8cc1Swenshuai.xi /// CL299817++: 110*53ee8cc1Swenshuai.xi /// i. Add I2C timeout mechanism in EDID and HDCP 111*53ee8cc1Swenshuai.xi /// ii. Add SET_AVMUTE API to avoid transition garbage noise while timing changed ]]> 112*53ee8cc1Swenshuai.xi /// CL288415++: 113*53ee8cc1Swenshuai.xi /// Add SRM DSA Signature Checking function 114*53ee8cc1Swenshuai.xi /// CL283331++: 115*53ee8cc1Swenshuai.xi /// Fix HDMI v1.3 deep color mode output unstable problem 116*53ee8cc1Swenshuai.xi /// CL282607++: 117*53ee8cc1Swenshuai.xi /// i. Fix YUV422 / YUV444 bugs 118*53ee8cc1Swenshuai.xi /// ii. Add MApi_HDMITx_GetHdcpKey() to get HDCP key from external storage. 119*53ee8cc1Swenshuai.xi /// CL276751++: 120*53ee8cc1Swenshuai.xi /// Modify HDMI / HDCP state mechine for NDS 121*53ee8cc1Swenshuai.xi /// CL275230++: 122*53ee8cc1Swenshuai.xi /// i. MApi_HDMITx_GetRxDCInfoFromEDID() to get Rx's deep color information from EDID 123*53ee8cc1Swenshuai.xi /// ii. MApi_HDMITx_SetHDMITxMode_CD() to set output mode and deep color setting 124*53ee8cc1Swenshuai.xi /// CL266666++: 125*53ee8cc1Swenshuai.xi /// Add event report for NDS 126*53ee8cc1Swenshuai.xi /// CL263961++: 127*53ee8cc1Swenshuai.xi /// Add CEC init and checkbuffer for NDS 128*53ee8cc1Swenshuai.xi /// CL260934++: 129*53ee8cc1Swenshuai.xi /// Add some customized APIs for NDS 130*53ee8cc1Swenshuai.xi /// CL259645++: 131*53ee8cc1Swenshuai.xi /// i. Remove EDID header check. If header is wrong, force to DVI output 132*53ee8cc1Swenshuai.xi /// ii. Add force output mode "MApi_HDMITx_ForceHDMIOutputMode()" 133*53ee8cc1Swenshuai.xi /////////////////////////////////////////////////////////////////////////////////////////////////// 134*53ee8cc1Swenshuai.xi 135*53ee8cc1Swenshuai.xi #ifndef _API_HDMITX_H_ 136*53ee8cc1Swenshuai.xi #define _API_HDMITX_H_ 137*53ee8cc1Swenshuai.xi 138*53ee8cc1Swenshuai.xi #include "MsTypes.h" 139*53ee8cc1Swenshuai.xi //#include "halHDMITx.h" 140*53ee8cc1Swenshuai.xi //#include "drvHDMITx.h" 141*53ee8cc1Swenshuai.xi //#include "regHDMITx.h" 142*53ee8cc1Swenshuai.xi 143*53ee8cc1Swenshuai.xi 144*53ee8cc1Swenshuai.xi 145*53ee8cc1Swenshuai.xi #ifdef __cplusplus 146*53ee8cc1Swenshuai.xi extern "C" 147*53ee8cc1Swenshuai.xi { 148*53ee8cc1Swenshuai.xi #endif 149*53ee8cc1Swenshuai.xi 150*53ee8cc1Swenshuai.xi 151*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 152*53ee8cc1Swenshuai.xi // Macro and Define 153*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 154*53ee8cc1Swenshuai.xi 155*53ee8cc1Swenshuai.xi 156*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 157*53ee8cc1Swenshuai.xi // Type and Structure 158*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 159*53ee8cc1Swenshuai.xi #define MSIF_HDMITX_LIB_CODE {'H','D','M','I'} 160*53ee8cc1Swenshuai.xi #define MSIF_HDMITX_LIBVER {'0','0'} 161*53ee8cc1Swenshuai.xi #define MSIF_HDMITX_BUILDNUM {'2','0'} 162*53ee8cc1Swenshuai.xi #define MSIF_HDMITX_CHANGELIST {'0','0','6','7','7','7','7','2'} 163*53ee8cc1Swenshuai.xi #define HDMITX_API_VERSION /* Character String for DRV/API version */ \ 164*53ee8cc1Swenshuai.xi MSIF_TAG, /* 'MSIF' */ \ 165*53ee8cc1Swenshuai.xi MSIF_CLASS, /* '00' */ \ 166*53ee8cc1Swenshuai.xi MSIF_CUS, /* 0x0000 */ \ 167*53ee8cc1Swenshuai.xi MSIF_MOD, /* 0x0000 */ \ 168*53ee8cc1Swenshuai.xi MSIF_CHIP, \ 169*53ee8cc1Swenshuai.xi MSIF_CPU, \ 170*53ee8cc1Swenshuai.xi MSIF_HDMITX_LIB_CODE, /* IP__ */ \ 171*53ee8cc1Swenshuai.xi MSIF_HDMITX_LIBVER, /* 0.0 ~ Z.Z */ \ 172*53ee8cc1Swenshuai.xi MSIF_HDMITX_BUILDNUM, /* 00 ~ 99 */ \ 173*53ee8cc1Swenshuai.xi MSIF_HDMITX_CHANGELIST, /* CL# */ \ 174*53ee8cc1Swenshuai.xi MSIF_OS 175*53ee8cc1Swenshuai.xi 176*53ee8cc1Swenshuai.xi typedef enum 177*53ee8cc1Swenshuai.xi { 178*53ee8cc1Swenshuai.xi HDMITX_DVI = 0, // DVI without HDCP 179*53ee8cc1Swenshuai.xi HDMITX_DVI_HDCP = 1, // DVI with HDCP 180*53ee8cc1Swenshuai.xi HDMITX_HDMI = 2, // HDMI without HDCP 181*53ee8cc1Swenshuai.xi HDMITX_HDMI_HDCP = 3, // HDMI with HDCP 182*53ee8cc1Swenshuai.xi } HDMITX_OUTPUT_MODE; 183*53ee8cc1Swenshuai.xi 184*53ee8cc1Swenshuai.xi typedef enum 185*53ee8cc1Swenshuai.xi { 186*53ee8cc1Swenshuai.xi HDMITX_SEND_PACKET = 0x00, // send packet 187*53ee8cc1Swenshuai.xi HDMITX_CYCLIC_PACKET = 0x04, // cyclic packet by frame count 188*53ee8cc1Swenshuai.xi HDMITX_STOP_PACKET = 0x80, // stop packet 189*53ee8cc1Swenshuai.xi } HDMITX_PACKET_PROCESS; 190*53ee8cc1Swenshuai.xi 191*53ee8cc1Swenshuai.xi typedef enum 192*53ee8cc1Swenshuai.xi { 193*53ee8cc1Swenshuai.xi HDMITX_NULL_PACKET = 0x00, 194*53ee8cc1Swenshuai.xi HDMITX_ACR_PACKET = 0x01, 195*53ee8cc1Swenshuai.xi HDMITX_AS_PACKET = 0x02, 196*53ee8cc1Swenshuai.xi HDMITX_GC_PACKET = 0x03, 197*53ee8cc1Swenshuai.xi HDMITX_ACP_PACKET = 0x04, 198*53ee8cc1Swenshuai.xi HDMITX_ISRC1_PACKET = 0x05, 199*53ee8cc1Swenshuai.xi HDMITX_ISRC2_PACKET = 0x06, 200*53ee8cc1Swenshuai.xi HDMITX_DSD_PACKET = 0x07, 201*53ee8cc1Swenshuai.xi HDMITX_HBR_PACKET = 0x09, 202*53ee8cc1Swenshuai.xi HDMITX_GM_PACKET = 0x0A, 203*53ee8cc1Swenshuai.xi 204*53ee8cc1Swenshuai.xi HDMITX_VS_INFOFRAME = 0x81, 205*53ee8cc1Swenshuai.xi HDMITX_AVI_INFOFRAME = 0x82, 206*53ee8cc1Swenshuai.xi HDMITX_SPD_INFOFRAME = 0x83, 207*53ee8cc1Swenshuai.xi HDMITX_AUDIO_INFOFRAME = 0x84, 208*53ee8cc1Swenshuai.xi HDMITX_MPEG_INFOFRAME = 0x85, 209*53ee8cc1Swenshuai.xi } HDMITX_PACKET_TYPE; 210*53ee8cc1Swenshuai.xi 211*53ee8cc1Swenshuai.xi typedef enum 212*53ee8cc1Swenshuai.xi { 213*53ee8cc1Swenshuai.xi HDMITX_VIDEO_CD_NoID = 0, // DVI mode 214*53ee8cc1Swenshuai.xi HDMITX_VIDEO_CD_24Bits = 4, // HDMI 8 bits 215*53ee8cc1Swenshuai.xi HDMITX_VIDEO_CD_30Bits = 5, // HDMI 10 bits 216*53ee8cc1Swenshuai.xi HDMITX_VIDEO_CD_36Bits = 6, // HDMI 12 bits 217*53ee8cc1Swenshuai.xi HDMITX_VIDEO_CD_48Bits = 7, // HDMI 16 bits 218*53ee8cc1Swenshuai.xi } HDMITX_VIDEO_COLORDEPTH_VAL; 219*53ee8cc1Swenshuai.xi 220*53ee8cc1Swenshuai.xi typedef enum 221*53ee8cc1Swenshuai.xi { 222*53ee8cc1Swenshuai.xi HDMITX_VIDEO_COLOR_RGB444 = 0, 223*53ee8cc1Swenshuai.xi HDMITX_VIDEO_COLOR_YUV422 = 1, 224*53ee8cc1Swenshuai.xi HDMITX_VIDEO_COLOR_YUV444 = 2, 225*53ee8cc1Swenshuai.xi HDMITX_VIDEO_COLOR_YUV420 = 3, 226*53ee8cc1Swenshuai.xi } HDMITX_VIDEO_COLOR_FORMAT; 227*53ee8cc1Swenshuai.xi 228*53ee8cc1Swenshuai.xi typedef enum 229*53ee8cc1Swenshuai.xi { 230*53ee8cc1Swenshuai.xi HDMITX_RES_640x480p =0, 231*53ee8cc1Swenshuai.xi HDMITX_RES_720x480i = 1, 232*53ee8cc1Swenshuai.xi HDMITX_RES_720x576i = 2, 233*53ee8cc1Swenshuai.xi HDMITX_RES_720x480p = 3, 234*53ee8cc1Swenshuai.xi HDMITX_RES_720x576p = 4, 235*53ee8cc1Swenshuai.xi HDMITX_RES_1280x720p_50Hz = 5, 236*53ee8cc1Swenshuai.xi HDMITX_RES_1280x720p_60Hz = 6, 237*53ee8cc1Swenshuai.xi HDMITX_RES_1920x1080i_50Hz = 7, 238*53ee8cc1Swenshuai.xi HDMITX_RES_1920x1080i_60Hz = 8, 239*53ee8cc1Swenshuai.xi HDMITX_RES_1920x1080p_24Hz = 9, 240*53ee8cc1Swenshuai.xi HDMITX_RES_1920x1080p_25Hz = 10, 241*53ee8cc1Swenshuai.xi HDMITX_RES_1920x1080p_30Hz = 11, 242*53ee8cc1Swenshuai.xi HDMITX_RES_1920x1080p_50Hz = 12, 243*53ee8cc1Swenshuai.xi HDMITX_RES_1920x1080p_60Hz = 13, 244*53ee8cc1Swenshuai.xi HDMITX_RES_1920x2205p_24Hz = 14, 245*53ee8cc1Swenshuai.xi HDMITX_RES_1280X1470p_50Hz = 15, 246*53ee8cc1Swenshuai.xi HDMITX_RES_1280X1470p_60Hz = 16, 247*53ee8cc1Swenshuai.xi HDMITX_RES_3840x2160p_24Hz = 17, 248*53ee8cc1Swenshuai.xi HDMITX_RES_3840x2160p_25Hz = 18, 249*53ee8cc1Swenshuai.xi HDMITX_RES_3840x2160p_30Hz = 19, 250*53ee8cc1Swenshuai.xi HDMITX_RES_3840x2160p_50Hz = 20, 251*53ee8cc1Swenshuai.xi HDMITX_RES_3840x2160p_60Hz = 21, 252*53ee8cc1Swenshuai.xi HDMITX_RES_4096x2160p_24Hz = 22, 253*53ee8cc1Swenshuai.xi HDMITX_RES_4096x2160p_25Hz = 23, 254*53ee8cc1Swenshuai.xi HDMITX_RES_4096x2160p_30Hz = 24, 255*53ee8cc1Swenshuai.xi HDMITX_RES_4096x2160p_50Hz = 25, 256*53ee8cc1Swenshuai.xi HDMITX_RES_4096x2160p_60Hz = 26, 257*53ee8cc1Swenshuai.xi HDMITX_RES_MAX = 27, 258*53ee8cc1Swenshuai.xi } HDMITX_VIDEO_TIMING; 259*53ee8cc1Swenshuai.xi 260*53ee8cc1Swenshuai.xi typedef enum 261*53ee8cc1Swenshuai.xi { 262*53ee8cc1Swenshuai.xi HDMITX_VIC_NOT_AVAILABLE = 0, 263*53ee8cc1Swenshuai.xi HDMITX_VIC_640x480p_60_4_3 = 1, 264*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480p_60_4_3 = 2, 265*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480p_60_16_9 = 3, 266*53ee8cc1Swenshuai.xi HDMITX_VIC_1280x720p_60_16_9 = 4, 267*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080i_60_16_9 = 5, 268*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480i_60_4_3 = 6, 269*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480i_60_16_9 = 7, 270*53ee8cc1Swenshuai.xi HDMITX_VIC_720x240p_60_4_3 = 8, 271*53ee8cc1Swenshuai.xi HDMITX_VIC_720x240p_60_16_9 = 9, 272*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x480i_60_4_3 = 10, 273*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x480i_60_16_9 = 11, 274*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x240p_60_4_3 = 12, 275*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x240p_60_16_9 = 13, 276*53ee8cc1Swenshuai.xi HDMITX_VIC_1440x480p_60_4_3 = 14, 277*53ee8cc1Swenshuai.xi HDMITX_VIC_1440x480p_60_16_9 = 15, 278*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080p_60_16_9 = 16, 279*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576p_50_4_3 = 17, 280*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576p_50_16_9 = 18, 281*53ee8cc1Swenshuai.xi HDMITX_VIC_1280x720p_50_16_9 = 19, 282*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080i_50_16_9 = 20, 283*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576i_50_4_3 = 21, 284*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576i_50_16_9 = 22, 285*53ee8cc1Swenshuai.xi HDMITX_VIC_720x288p_50_4_3 = 23, 286*53ee8cc1Swenshuai.xi HDMITX_VIC_720x288p_50_16_9 = 24, 287*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x576i_50_4_3 = 25, 288*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x576i_50_16_9 = 26, 289*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x288p_50_4_3 = 27, 290*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x288p_50_16_9 = 28, 291*53ee8cc1Swenshuai.xi HDMITX_VIC_1440x576p_50_4_3 = 29, 292*53ee8cc1Swenshuai.xi HDMITX_VIC_1440x576p_50_16_9 = 30, 293*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080p_50_16_9 = 31, 294*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080p_24_16_9 = 32, 295*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080p_25_16_9 = 33, 296*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080p_30_16_9 = 34, 297*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x480p_60_4_3 = 35, 298*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x480p_60_16_9 = 36, 299*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x576p_50_4_3 = 37, 300*53ee8cc1Swenshuai.xi HDMITX_VIC_2880x576p_50_16_9 = 38, 301*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080i_50_16_9_1250_total = 39, 302*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080i_100_16_9 = 40, 303*53ee8cc1Swenshuai.xi HDMITX_VIC_1280x720p_100_16_9 = 41, 304*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576p_100_4_3 = 42, 305*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576p_100_16_9 = 43, 306*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576i_100_4_3 = 44, 307*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576i_100_16_9 = 45, 308*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080i_120_16_9 = 46, 309*53ee8cc1Swenshuai.xi HDMITX_VIC_1280x720p_120_16_9 = 47, 310*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480p_120_4_3 = 48, 311*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480p_120_16_9 = 49, 312*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480i_120_4_3 = 50, 313*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480i_120_16_9 = 51, 314*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576p_200_4_3 = 52, 315*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576p_200_16_9 = 53, 316*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576i_200_4_3 = 54, 317*53ee8cc1Swenshuai.xi HDMITX_VIC_720x576i_200_16_9 = 55, 318*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480p_240_4_3 = 56, 319*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480p_240_16_9 = 57, 320*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480i_240_4_3 = 58, 321*53ee8cc1Swenshuai.xi HDMITX_VIC_720x480i_240_16_9 = 59, 322*53ee8cc1Swenshuai.xi HDMITX_VIC_1280x720p_24_16_9 = 60, 323*53ee8cc1Swenshuai.xi HDMITX_VIC_1280x720p_25_16_9 = 61, 324*53ee8cc1Swenshuai.xi HDMITX_VIC_1280x720p_30_16_9 = 62, 325*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080p_120_16_9 = 63, 326*53ee8cc1Swenshuai.xi HDMITX_VIC_1920x1080p_100_16_9 = 64, 327*53ee8cc1Swenshuai.xi HDMITX_VIC_3840x2160p_24_16_9 = 93, 328*53ee8cc1Swenshuai.xi HDMITX_VIC_3840x2160p_25_16_9 = 94, 329*53ee8cc1Swenshuai.xi HDMITX_VIC_3840x2160p_30_16_9 = 95, 330*53ee8cc1Swenshuai.xi HDMITX_VIC_3840x2160p_50_16_9 = 96, 331*53ee8cc1Swenshuai.xi HDMITX_VIC_3840x2160p_60_16_9 = 97, 332*53ee8cc1Swenshuai.xi HDMITX_VIC_4096x2160p_24_256_135 = 98, 333*53ee8cc1Swenshuai.xi HDMITX_VIC_4096x2160p_25_256_135 = 99, 334*53ee8cc1Swenshuai.xi HDMITX_VIC_4096x2160p_30_256_135 = 100, 335*53ee8cc1Swenshuai.xi HDMITX_VIC_4096x2160p_50_256_135 = 101, 336*53ee8cc1Swenshuai.xi HDMITX_VIC_4096x2160p_60_256_135 = 102, 337*53ee8cc1Swenshuai.xi HDMITX_VIC_3840x2160p_24_64_27 = 103, 338*53ee8cc1Swenshuai.xi HDMITX_VIC_3840x2160p_25_64_27 = 104, 339*53ee8cc1Swenshuai.xi HDMITX_VIC_3840x2160p_30_64_27 = 105, 340*53ee8cc1Swenshuai.xi HDMITX_VIC_3840x2160p_50_64_27 = 106, 341*53ee8cc1Swenshuai.xi HDMITX_VIC_3840x2160p_60_64_27 = 107, 342*53ee8cc1Swenshuai.xi } HDMITX_AVI_VIC; 343*53ee8cc1Swenshuai.xi 344*53ee8cc1Swenshuai.xi typedef enum 345*53ee8cc1Swenshuai.xi { 346*53ee8cc1Swenshuai.xi HDMITX_VIDEO_AR_Reserved = 0, 347*53ee8cc1Swenshuai.xi HDMITX_VIDEO_AR_4_3 = 1, 348*53ee8cc1Swenshuai.xi HDMITX_VIDEO_AR_16_9 = 2, 349*53ee8cc1Swenshuai.xi } HDMITX_VIDEO_ASPECT_RATIO; 350*53ee8cc1Swenshuai.xi 351*53ee8cc1Swenshuai.xi typedef enum 352*53ee8cc1Swenshuai.xi { 353*53ee8cc1Swenshuai.xi HDMITX_VIDEO_SI_NoData = 0, 354*53ee8cc1Swenshuai.xi HDMITX_VIDEO_SI_Overscanned = 1, 355*53ee8cc1Swenshuai.xi HDMITX_VIDEO_SI_Underscanned = 2, 356*53ee8cc1Swenshuai.xi HDMITX_VIDEO_SI_Reserved = 3, 357*53ee8cc1Swenshuai.xi } HDMITX_VIDEO_SCAN_INFO; 358*53ee8cc1Swenshuai.xi 359*53ee8cc1Swenshuai.xi typedef enum 360*53ee8cc1Swenshuai.xi { 361*53ee8cc1Swenshuai.xi HDMITX_VIDEO_AFD_SameAsPictureAR = 8, // 1000 362*53ee8cc1Swenshuai.xi HDMITX_VIDEO_AFD_4_3_Center = 9, // 1001 363*53ee8cc1Swenshuai.xi HDMITX_VIDEO_AFD_16_9_Center = 10, // 1010 364*53ee8cc1Swenshuai.xi HDMITX_VIDEO_AFD_14_9_Center = 11, // 1011 365*53ee8cc1Swenshuai.xi HDMITx_VIDEO_AFD_Others = 15, // 0000~ 0111, 1100 ~ 1111 366*53ee8cc1Swenshuai.xi } HDMITX_VIDEO_AFD_RATIO; 367*53ee8cc1Swenshuai.xi 368*53ee8cc1Swenshuai.xi 369*53ee8cc1Swenshuai.xi typedef enum 370*53ee8cc1Swenshuai.xi { 371*53ee8cc1Swenshuai.xi HDMITX_VIDEO_VS_No_Addition = 0, // 000 372*53ee8cc1Swenshuai.xi HDMITX_VIDEO_VS_4k_2k = 1, // 001 373*53ee8cc1Swenshuai.xi HDMITX_VIDEO_VS_3D = 2, // 010 374*53ee8cc1Swenshuai.xi HDMITx_VIDEO_VS_Reserved = 7, // 011~ 111 375*53ee8cc1Swenshuai.xi } HDMITX_VIDEO_VS_FORMAT; 376*53ee8cc1Swenshuai.xi 377*53ee8cc1Swenshuai.xi 378*53ee8cc1Swenshuai.xi typedef enum 379*53ee8cc1Swenshuai.xi { 380*53ee8cc1Swenshuai.xi HDMITX_VIDEO_3D_FramePacking = 0, // 0000 381*53ee8cc1Swenshuai.xi HDMITX_VIDEO_3D_FieldAlternative = 1, // 0001 382*53ee8cc1Swenshuai.xi HDMITX_VIDEO_3D_LineAlternative = 2, // 0010 383*53ee8cc1Swenshuai.xi HDMITX_VIDEO_3D_SidebySide_FULL = 3, // 0011 384*53ee8cc1Swenshuai.xi HDMITX_VIDEO_3D_L_Dep = 4, // 0100 385*53ee8cc1Swenshuai.xi HDMITX_VIDEO_3D_L_Dep_Graphic_Dep= 5, // 0101 386*53ee8cc1Swenshuai.xi HDMITX_VIDEO_3D_TopandBottom = 6, // 0110 387*53ee8cc1Swenshuai.xi HDMITX_VIDEO_3D_SidebySide_Half = 8, // 1000 388*53ee8cc1Swenshuai.xi HDMITx_VIDEO_3D_Not_in_Use = 15, // 1111 389*53ee8cc1Swenshuai.xi } HDMITX_VIDEO_3D_STRUCTURE; 390*53ee8cc1Swenshuai.xi 391*53ee8cc1Swenshuai.xi typedef enum 392*53ee8cc1Swenshuai.xi { 393*53ee8cc1Swenshuai.xi HDMITX_EDID_3D_FramePacking = 1, // 3D_STRUCTURE_ALL_0 394*53ee8cc1Swenshuai.xi HDMITX_EDID_3D_FieldAlternative = 2, // 3D_STRUCTURE_ALL_1 395*53ee8cc1Swenshuai.xi HDMITX_EDID_3D_LineAlternative = 4, // 3D_STRUCTURE_ALL_2 396*53ee8cc1Swenshuai.xi HDMITX_EDID_3D_SidebySide_FULL = 8, // 3D_STRUCTURE_ALL_3 397*53ee8cc1Swenshuai.xi HDMITX_EDID_3D_L_Dep = 16, // 3D_STRUCTURE_ALL_4 398*53ee8cc1Swenshuai.xi HDMITX_EDID_3D_L_Dep_Graphic_Dep = 32, // 3D_STRUCTURE_ALL_5 399*53ee8cc1Swenshuai.xi HDMITX_EDID_3D_TopandBottom = 64, // 3D_STRUCTURE_ALL_6 400*53ee8cc1Swenshuai.xi HDMITX_EDID_3D_SidebySide_Half_horizontal = 256, // 3D_STRUCTURE_ALL_8 401*53ee8cc1Swenshuai.xi HDMITX_EDID_3D_SidebySide_Half_quincunx = 32768, // 3D_STRUCTURE_ALL_15 402*53ee8cc1Swenshuai.xi } HDMITX_EDID_3D_STRUCTURE_ALL; 403*53ee8cc1Swenshuai.xi 404*53ee8cc1Swenshuai.xi 405*53ee8cc1Swenshuai.xi typedef enum 406*53ee8cc1Swenshuai.xi { 407*53ee8cc1Swenshuai.xi HDMITx_VIDEO_4k2k_Reserved = 0, // 0x00 408*53ee8cc1Swenshuai.xi HDMITX_VIDEO_4k2k_30Hz = 1, // 0x01 409*53ee8cc1Swenshuai.xi HDMITX_VIDEO_4k2k_25Hz = 2, // 0x02 410*53ee8cc1Swenshuai.xi HDMITX_VIDEO_4k2k_24Hz = 3, // 0x03 411*53ee8cc1Swenshuai.xi HDMITx_VIDEO_4k2k_24Hz_SMPTE = 4, // 0x04 412*53ee8cc1Swenshuai.xi } HDMITX_VIDEO_4k2k_VIC; 413*53ee8cc1Swenshuai.xi 414*53ee8cc1Swenshuai.xi 415*53ee8cc1Swenshuai.xi typedef enum 416*53ee8cc1Swenshuai.xi { 417*53ee8cc1Swenshuai.xi HDMITX_AUDIO_FREQ_NO_SIG = 0, 418*53ee8cc1Swenshuai.xi HDMITX_AUDIO_32K = 1, 419*53ee8cc1Swenshuai.xi HDMITX_AUDIO_44K = 2, 420*53ee8cc1Swenshuai.xi HDMITX_AUDIO_48K = 3, 421*53ee8cc1Swenshuai.xi HDMITX_AUDIO_88K = 4, 422*53ee8cc1Swenshuai.xi HDMITX_AUDIO_96K = 5, 423*53ee8cc1Swenshuai.xi HDMITX_AUDIO_176K = 6, 424*53ee8cc1Swenshuai.xi HDMITX_AUDIO_192K = 7, 425*53ee8cc1Swenshuai.xi HDMITX_AUDIO_FREQ_MAX_NUM = 8, 426*53ee8cc1Swenshuai.xi } HDMITX_AUDIO_FREQUENCY; 427*53ee8cc1Swenshuai.xi 428*53ee8cc1Swenshuai.xi typedef enum 429*53ee8cc1Swenshuai.xi { 430*53ee8cc1Swenshuai.xi HDMITX_AUDIO_FORMAT_PCM = 0, 431*53ee8cc1Swenshuai.xi HDMITX_AUDIO_FORMAT_DSD = 1, 432*53ee8cc1Swenshuai.xi HDMITX_AUDIO_FORMAT_HBR = 2, 433*53ee8cc1Swenshuai.xi HDMITX_AUDIO_FORMAT_NA = 3, 434*53ee8cc1Swenshuai.xi } HDMITX_AUDIO_SOURCE_FORMAT; 435*53ee8cc1Swenshuai.xi 436*53ee8cc1Swenshuai.xi typedef enum 437*53ee8cc1Swenshuai.xi { 438*53ee8cc1Swenshuai.xi HDMITX_AUDIO_CH_2 = 2, // 2 channels 439*53ee8cc1Swenshuai.xi HDMITX_AUDIO_CH_8 = 8, // 8 channels 440*53ee8cc1Swenshuai.xi } HDMITX_AUDIO_CHANNEL_COUNT; 441*53ee8cc1Swenshuai.xi 442*53ee8cc1Swenshuai.xi typedef enum 443*53ee8cc1Swenshuai.xi { 444*53ee8cc1Swenshuai.xi HDMITX_AUDIO_PCM = 0, // PCM 445*53ee8cc1Swenshuai.xi HDMITX_AUDIO_NONPCM = 1, // non-PCM 446*53ee8cc1Swenshuai.xi } HDMITX_AUDIO_CODING_TYPE; 447*53ee8cc1Swenshuai.xi 448*53ee8cc1Swenshuai.xi //HDMITx Capability 449*53ee8cc1Swenshuai.xi typedef enum 450*53ee8cc1Swenshuai.xi { 451*53ee8cc1Swenshuai.xi E_HDMITX_CAP_SUPPORT_DVI =0, ///< return true if H/W support scaler device1 452*53ee8cc1Swenshuai.xi }EN_HDMITX_CAPS; 453*53ee8cc1Swenshuai.xi 454*53ee8cc1Swenshuai.xi typedef struct 455*53ee8cc1Swenshuai.xi { 456*53ee8cc1Swenshuai.xi MS_U8 Reserved; 457*53ee8cc1Swenshuai.xi }HDMI_TX_INFO; 458*53ee8cc1Swenshuai.xi 459*53ee8cc1Swenshuai.xi typedef struct 460*53ee8cc1Swenshuai.xi { 461*53ee8cc1Swenshuai.xi MS_BOOL bIsInitialized; 462*53ee8cc1Swenshuai.xi MS_BOOL bIsRunning; 463*53ee8cc1Swenshuai.xi }HDMI_TX_Status; 464*53ee8cc1Swenshuai.xi 465*53ee8cc1Swenshuai.xi typedef struct 466*53ee8cc1Swenshuai.xi { 467*53ee8cc1Swenshuai.xi // HDMI Tx Current, Pre-emphasis and Double termination 468*53ee8cc1Swenshuai.xi MS_U8 tm_txcurrent; // TX current control(U4: 0x11302B[13:12], K1: 0x11302B[13:11]) 469*53ee8cc1Swenshuai.xi MS_U8 tm_pren2; // pre-emphasis mode control, 0x11302D[5] 470*53ee8cc1Swenshuai.xi MS_U8 tm_precon; // TM_PRECON, 0x11302E[7:4] 471*53ee8cc1Swenshuai.xi MS_U8 tm_pren; // pre-emphasis enable, 0x11302E[11:8] 472*53ee8cc1Swenshuai.xi MS_U8 tm_tenpre; // Double termination pre-emphasis enable, 0x11302F[3:0] 473*53ee8cc1Swenshuai.xi MS_U8 tm_ten; // Double termination enable, 0x11302F[7:4] 474*53ee8cc1Swenshuai.xi } HDMITX_ANALOG_TUNING; 475*53ee8cc1Swenshuai.xi 476*53ee8cc1Swenshuai.xi typedef enum 477*53ee8cc1Swenshuai.xi { 478*53ee8cc1Swenshuai.xi E_HDCP_DISABLE = 0, // HDCP disable 479*53ee8cc1Swenshuai.xi E_HDCP_FAIL = 1, // HDCP fail 480*53ee8cc1Swenshuai.xi E_HDCP_PASS = 2, // HDCP pass 481*53ee8cc1Swenshuai.xi } HDMITX_HDCP_STATUS; 482*53ee8cc1Swenshuai.xi 483*53ee8cc1Swenshuai.xi typedef enum 484*53ee8cc1Swenshuai.xi { 485*53ee8cc1Swenshuai.xi CHECK_NOT_READY = 0, 486*53ee8cc1Swenshuai.xi CHECK_REVOKED = 1, 487*53ee8cc1Swenshuai.xi CHECK_NOT_REVOKED = 2, 488*53ee8cc1Swenshuai.xi }HDMITX_REVOCATION_STATE; 489*53ee8cc1Swenshuai.xi 490*53ee8cc1Swenshuai.xi typedef enum 491*53ee8cc1Swenshuai.xi { 492*53ee8cc1Swenshuai.xi HDMITX_INT_HDCP_DISABLE = 0, // HDCP disable 493*53ee8cc1Swenshuai.xi HDMITX_INT_HDCP_FAIL = 1, // HDCP fail 494*53ee8cc1Swenshuai.xi HDMITX_INT_HDCP_PASS = 2, // HDCP pass 495*53ee8cc1Swenshuai.xi HDMITX_INT_HDCP_PROCESS = 3, // HDCP processing 496*53ee8cc1Swenshuai.xi } HDMITX_INT_HDCP_STATUS; 497*53ee8cc1Swenshuai.xi 498*53ee8cc1Swenshuai.xi typedef enum 499*53ee8cc1Swenshuai.xi { 500*53ee8cc1Swenshuai.xi E_UNHDCPRX_NORMAL_OUTPUT = 0, // still display normally 501*53ee8cc1Swenshuai.xi E_UNHDCPRX_HDCP_ENCRYPTION = 1, // HDCP encryption to show snow screen 502*53ee8cc1Swenshuai.xi E_UNHDCPRX_BLUE_SCREEN = 2, // blue screen 503*53ee8cc1Swenshuai.xi } HDMITX_UNHDCPRX_CONTROL; 504*53ee8cc1Swenshuai.xi 505*53ee8cc1Swenshuai.xi typedef enum 506*53ee8cc1Swenshuai.xi { 507*53ee8cc1Swenshuai.xi E_HDCPRXFail_NORMAL_OUTPUT = 0, // still display normally 508*53ee8cc1Swenshuai.xi E_HDCPRXFail_HDCP_ENCRYPTION = 1, // HDCP encryption to show snow screen 509*53ee8cc1Swenshuai.xi E_HDCPRXFail_BLUE_SCREEN = 2, // blue screen 510*53ee8cc1Swenshuai.xi } HDMITX_HDCPRXFail_CONTROL; 511*53ee8cc1Swenshuai.xi 512*53ee8cc1Swenshuai.xi 513*53ee8cc1Swenshuai.xi typedef enum 514*53ee8cc1Swenshuai.xi { 515*53ee8cc1Swenshuai.xi HDMITX_INPUT_LESS_60MHZ =0, 516*53ee8cc1Swenshuai.xi HDMITX_INPUT_60_to_160MHZ =1, 517*53ee8cc1Swenshuai.xi HDMITX_INPUT_OVER_160MHZ =2, 518*53ee8cc1Swenshuai.xi } HDMITX_INPUT_FREQ; 519*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 520*53ee8cc1Swenshuai.xi // Function and Variable 521*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 522*53ee8cc1Swenshuai.xi 523*53ee8cc1Swenshuai.xi 524*53ee8cc1Swenshuai.xi //*********************// 525*53ee8cc1Swenshuai.xi // DVI / HDMI // 526*53ee8cc1Swenshuai.xi //*********************// 527*53ee8cc1Swenshuai.xi 528*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_Init(void); 529*53ee8cc1Swenshuai.xi 530*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_Exit(void); 531*53ee8cc1Swenshuai.xi 532*53ee8cc1Swenshuai.xi 533*53ee8cc1Swenshuai.xi // HDMI Tx module On/Off 534*53ee8cc1Swenshuai.xi /* 535*53ee8cc1Swenshuai.xi Before turn on HDMI TX module, video and audio source should be prepared ready and set the following APIs first. 536*53ee8cc1Swenshuai.xi { 537*53ee8cc1Swenshuai.xi ... 538*53ee8cc1Swenshuai.xi MApi_HDMITx_TurnOnOff(TRUE); 539*53ee8cc1Swenshuai.xi // MApi_HDMITx_SetRBChannelSwap(TRUE); 540*53ee8cc1Swenshuai.xi MApi_HDMITx_SetColorFormat(HDMITX_VIDEO_COLOR_YUV444, HDMITX_VIDEO_COLOR_RGB444); 541*53ee8cc1Swenshuai.xi MApi_HDMITx_SetVideoOnOff(TRUE); 542*53ee8cc1Swenshuai.xi MApi_HDMITx_SetHDMITxMode_CD(HDMITX_HDMI, HDMITX_VIDEO_CD_24Bits); 543*53ee8cc1Swenshuai.xi MApi_HDMITx_SetVideoOutputTiming(HDMITX_RES_1920x1080p_60Hz); 544*53ee8cc1Swenshuai.xi MApi_HDMITx_Exhibit(); 545*53ee8cc1Swenshuai.xi ... 546*53ee8cc1Swenshuai.xi } 547*53ee8cc1Swenshuai.xi 548*53ee8cc1Swenshuai.xi */ 549*53ee8cc1Swenshuai.xi void MApi_HDMITx_TurnOnOff(MS_BOOL state); 550*53ee8cc1Swenshuai.xi 551*53ee8cc1Swenshuai.xi // HDMI packet enable or not 552*53ee8cc1Swenshuai.xi // void MApi_HDMITx_EnablePacketGen(MS_BOOL bflag); 553*53ee8cc1Swenshuai.xi 554*53ee8cc1Swenshuai.xi // HDMI Tx output is DVI / HDMI mode 555*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetHDMITxMode(HDMITX_OUTPUT_MODE mode); 556*53ee8cc1Swenshuai.xi 557*53ee8cc1Swenshuai.xi // HDMI Tx output is DVI / HDMI mode and color depth 558*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetHDMITxMode_CD(HDMITX_OUTPUT_MODE mode, HDMITX_VIDEO_COLORDEPTH_VAL val); 559*53ee8cc1Swenshuai.xi 560*53ee8cc1Swenshuai.xi // HDMI Tx TMDS signal On/Off 561*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetTMDSOnOff(MS_BOOL state); 562*53ee8cc1Swenshuai.xi 563*53ee8cc1Swenshuai.xi // HDMI Tx TMDS control disable/enable 564*53ee8cc1Swenshuai.xi void MApi_HDMITx_DisableTMDSCtrl(MS_BOOL bFlag); 565*53ee8cc1Swenshuai.xi 566*53ee8cc1Swenshuai.xi // HDMI Tx R/B channel swap 567*53ee8cc1Swenshuai.xi // void MApi_HDMITx_SetRBChannelSwap(MS_BOOL state); 568*53ee8cc1Swenshuai.xi 569*53ee8cc1Swenshuai.xi // HDMI Tx Exhibit funtcion 570*53ee8cc1Swenshuai.xi void MApi_HDMITx_Exhibit(void); 571*53ee8cc1Swenshuai.xi 572*53ee8cc1Swenshuai.xi // HDMI Tx force output mode 573*53ee8cc1Swenshuai.xi void MApi_HDMITx_ForceHDMIOutputMode(MS_BOOL bflag, HDMITX_OUTPUT_MODE output_mode); 574*53ee8cc1Swenshuai.xi 575*53ee8cc1Swenshuai.xi // HDMI Tx force output color format 576*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_ForceHDMIOutputColorFormat(MS_BOOL bflag, HDMITX_VIDEO_COLOR_FORMAT output_color); 577*53ee8cc1Swenshuai.xi 578*53ee8cc1Swenshuai.xi // Get the connected HDMI Rx status 579*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_GetRxStatus(void); 580*53ee8cc1Swenshuai.xi 581*53ee8cc1Swenshuai.xi // Get Rx's deep color definition from EDID 582*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_GetRxDCInfoFromEDID(HDMITX_VIDEO_COLORDEPTH_VAL *val); 583*53ee8cc1Swenshuai.xi 584*53ee8cc1Swenshuai.xi // Get Rx's support video format from EDID 585*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_GetRxVideoFormatFromEDID(MS_U8 *pu8Buffer, MS_U8 u8BufSize); 586*53ee8cc1Swenshuai.xi 587*53ee8cc1Swenshuai.xi // Get Rx's data block length 588*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_GetDataBlockLengthFromEDID(MS_U8 *pu8Length, MS_U8 u8TagCode); 589*53ee8cc1Swenshuai.xi 590*53ee8cc1Swenshuai.xi // Get Rx's support audio format from EDID 591*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_GetRxAudioFormatFromEDID(MS_U8 *pu8Buffer, MS_U8 u8BufSize); 592*53ee8cc1Swenshuai.xi 593*53ee8cc1Swenshuai.xi // Get Rx's support mode from EDID 594*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_EDID_HDMISupport(MS_BOOL *HDMI_Support); 595*53ee8cc1Swenshuai.xi 596*53ee8cc1Swenshuai.xi // Get Rx's ID Manufacturer Name from EDID 597*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_GetRxIDManufacturerName(MS_U8 *pu8Buffer); 598*53ee8cc1Swenshuai.xi 599*53ee8cc1Swenshuai.xi 600*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_GetBksv(MS_U8 *pdata); 601*53ee8cc1Swenshuai.xi 602*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_GetAksv(MS_U8 *pdata); 603*53ee8cc1Swenshuai.xi 604*53ee8cc1Swenshuai.xi 605*53ee8cc1Swenshuai.xi // Get Rx's EDID data 606*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_GetEDIDData(MS_U8 *pu8Buffer, MS_BOOL BlockIdx); 607*53ee8cc1Swenshuai.xi 608*53ee8cc1Swenshuai.xi // Get Rx's supported 3D structures of specific timing from EDID 609*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_GetRx3DStructureFromEDID(HDMITX_VIDEO_TIMING timing, HDMITX_EDID_3D_STRUCTURE_ALL *p3DStructure); 610*53ee8cc1Swenshuai.xi 611*53ee8cc1Swenshuai.xi // This function clear settings of user defined packet 612*53ee8cc1Swenshuai.xi // void MApi_HDMITx_PKT_User_Define_Clear(void); 613*53ee8cc1Swenshuai.xi 614*53ee8cc1Swenshuai.xi // This function set user defined hdmi packet 615*53ee8cc1Swenshuai.xi void MApi_HDMITx_PKT_User_Define(HDMITX_PACKET_TYPE packet_type, MS_BOOL def_flag, 616*53ee8cc1Swenshuai.xi HDMITX_PACKET_PROCESS def_process, MS_U8 def_fcnt); 617*53ee8cc1Swenshuai.xi 618*53ee8cc1Swenshuai.xi // This function let user define hdmi packet content 619*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_PKT_Content_Define(HDMITX_PACKET_TYPE packet_type, MS_U8 *data, MS_U8 length); 620*53ee8cc1Swenshuai.xi 621*53ee8cc1Swenshuai.xi 622*53ee8cc1Swenshuai.xi //*********************// 623*53ee8cc1Swenshuai.xi // Video // 624*53ee8cc1Swenshuai.xi //*********************// 625*53ee8cc1Swenshuai.xi 626*53ee8cc1Swenshuai.xi // HDMI Tx video output On/Off 627*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetVideoOnOff(MS_BOOL state); 628*53ee8cc1Swenshuai.xi // HDMI Tx video color format 629*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetColorFormat(HDMITX_VIDEO_COLOR_FORMAT in_color, HDMITX_VIDEO_COLOR_FORMAT out_color); 630*53ee8cc1Swenshuai.xi // HDMI Tx video output timing 631*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetVideoOutputTiming(HDMITX_VIDEO_TIMING mode); 632*53ee8cc1Swenshuai.xi // HDMI Tx video output aspect ratio 633*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetVideoOutputAsepctRatio(HDMITX_VIDEO_ASPECT_RATIO out_ar); 634*53ee8cc1Swenshuai.xi // HDMI Tx video output Overscan and AFD ratio 635*53ee8cc1Swenshuai.xi // void MApi_HDMITx_SetVideoOutputOverscan_AFD(MS_BOOL bflag, HDMITX_VIDEO_SCAN_INFO out_scaninfo, MS_U8 out_afd); 636*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetVideoOutputOverscan_AFD_II(MS_BOOL bflag, HDMITX_VIDEO_SCAN_INFO out_scaninfo, MS_U8 out_afd, MS_U8 A0 ); 637*53ee8cc1Swenshuai.xi void MApi_HDMITx_Set_VS_InfoFrame(HDMITX_VIDEO_VS_FORMAT vs_format, HDMITX_VIDEO_3D_STRUCTURE vs_3d, HDMITX_VIDEO_4k2k_VIC vs_vic); 638*53ee8cc1Swenshuai.xi 639*53ee8cc1Swenshuai.xi //*********************// 640*53ee8cc1Swenshuai.xi // Audio // 641*53ee8cc1Swenshuai.xi //*********************// 642*53ee8cc1Swenshuai.xi 643*53ee8cc1Swenshuai.xi // HDMI Tx audio output On/Off 644*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetAudioOnOff(MS_BOOL state); 645*53ee8cc1Swenshuai.xi // HDMI Tx audio output sampling frequency 646*53ee8cc1Swenshuai.xi // For Uranus 647*53ee8cc1Swenshuai.xi // void MApi_HDMITx_SetAudioFrequency(HDMITX_AUDIO_FREQUENCY freq); 648*53ee8cc1Swenshuai.xi // HDMI Tx Module audio output: sampling frequency, channel count and coding type 649*53ee8cc1Swenshuai.xi // For Oberon 650*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetAudioConfiguration(HDMITX_AUDIO_FREQUENCY freq, HDMITX_AUDIO_CHANNEL_COUNT ch, HDMITX_AUDIO_CODING_TYPE type); 651*53ee8cc1Swenshuai.xi // HDMI Tx get audio CTS value. 652*53ee8cc1Swenshuai.xi // MS_U32 MApi_HDMITx_GetAudioCTS(void); 653*53ee8cc1Swenshuai.xi // HDMI Tx mute/unmute audio FIFO. 654*53ee8cc1Swenshuai.xi void MApi_HDMITx_MuteAudioFIFO(MS_BOOL bflag); 655*53ee8cc1Swenshuai.xi // Set HDMI audio source format 656*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetAudioSourceFormat(HDMITX_AUDIO_SOURCE_FORMAT fmt); 657*53ee8cc1Swenshuai.xi 658*53ee8cc1Swenshuai.xi //void MApi_HDMITx_SetAudioFrequencyFromMad(void); 659*53ee8cc1Swenshuai.xi //*********************// 660*53ee8cc1Swenshuai.xi // HDCP // 661*53ee8cc1Swenshuai.xi //*********************// 662*53ee8cc1Swenshuai.xi 663*53ee8cc1Swenshuai.xi // HDMI Tx Get HDCP key (set internal/external HDCP key) 664*53ee8cc1Swenshuai.xi // @param[in] useinternalkey: TRUE -> from internal, FALSE -> from external, like SPI flash 665*53ee8cc1Swenshuai.xi void MApi_HDMITx_GetHdcpKey(MS_BOOL useinternalkey, MS_U8 *data); 666*53ee8cc1Swenshuai.xi // HDMI Tx HDCP encryption On/Off 667*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetHDCPOnOff(MS_BOOL state); 668*53ee8cc1Swenshuai.xi // This routine set HDMI Tx AVMUTE 669*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetAVMUTE(MS_BOOL bflag); 670*53ee8cc1Swenshuai.xi // This routine get HDMI Tx AVMUTE status 671*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_GetAVMUTEStatus(void); 672*53ee8cc1Swenshuai.xi // HDMI Tx HDCP status 673*53ee8cc1Swenshuai.xi HDMITX_HDCP_STATUS MApi_HDMITx_GetHDCPStatus(void); 674*53ee8cc1Swenshuai.xi // HDCP start Authentication 675*53ee8cc1Swenshuai.xi void MApi_HDMITx_HDCP_StartAuth(MS_BOOL bFlag); 676*53ee8cc1Swenshuai.xi // HDMI Tx Internal HDCP status 677*53ee8cc1Swenshuai.xi // HDMITX_INT_HDCP_STATUS MApi_HDMITx_GetINTHDCPStatus(void); 678*53ee8cc1Swenshuai.xi // HDMI Tx HDCP pre-status 679*53ee8cc1Swenshuai.xi // HDMITX_INT_HDCP_STATUS MApi_HDMITx_GetHDCP_PreStatus(void); 680*53ee8cc1Swenshuai.xi // HDMI video output or blank or encryption while connected with unsupport HDCP Rx 681*53ee8cc1Swenshuai.xi void MApi_HDMITx_UnHDCPRxControl(HDMITX_UNHDCPRX_CONTROL state); 682*53ee8cc1Swenshuai.xi // HDMI video output or blank or encryption while HDCP authentication fail 683*53ee8cc1Swenshuai.xi void MApi_HDMITx_HDCPRxFailControl(HDMITX_HDCPRXFail_CONTROL state); 684*53ee8cc1Swenshuai.xi // This routine to set the time interval from sent aksv to R0. 685*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_SetAksv2R0Interval(MS_U32 u32Interval); 686*53ee8cc1Swenshuai.xi // This API to get active Rx status. 687*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_IsHDCPRxValid(void); 688*53ee8cc1Swenshuai.xi // This API return revocation check state 689*53ee8cc1Swenshuai.xi // HDMITX_REVOCATION_STATE MApi_HDMITx_HDCP_RevocationKey_Check(void); 690*53ee8cc1Swenshuai.xi // This API will update revocation list (note : size 1 = 5 bytes !!!) 691*53ee8cc1Swenshuai.xi // void MApi_HDMITx_HDCP_RevocationKey_List(MS_U8 *data, MS_U16 size); 692*53ee8cc1Swenshuai.xi 693*53ee8cc1Swenshuai.xi 694*53ee8cc1Swenshuai.xi // Debug 695*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_GetLibVer(const MSIF_Version **ppVersion); 696*53ee8cc1Swenshuai.xi 697*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_GetInfo(HDMI_TX_INFO *pInfo); 698*53ee8cc1Swenshuai.xi 699*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_GetStatus(HDMI_TX_Status *pStatus); 700*53ee8cc1Swenshuai.xi 701*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_HDCP_IsSRMSignatureValid(MS_U8 *data, MS_U32 size); 702*53ee8cc1Swenshuai.xi 703*53ee8cc1Swenshuai.xi /** 704*53ee8cc1Swenshuai.xi * @brief set debug mask 705*53ee8cc1Swenshuai.xi * @param[in] u16DbgSwitch DEBUG MASK, 706*53ee8cc1Swenshuai.xi * 0x01: Debug HDMITX, 0x02: Debug HDCP 707*53ee8cc1Swenshuai.xi */ 708*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_SetDbgLevel(MS_U16 u16DbgSwitch); 709*53ee8cc1Swenshuai.xi 710*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetHPDGpioPin(MS_U8 u8pin); 711*53ee8cc1Swenshuai.xi 712*53ee8cc1Swenshuai.xi // Adjust HDMITx analog setting for HDMI test or compliant issue 713*53ee8cc1Swenshuai.xi void MApi_HDMITx_AnalogTuning(HDMITX_ANALOG_TUNING *pInfo); 714*53ee8cc1Swenshuai.xi 715*53ee8cc1Swenshuai.xi void MApi_HDMITx_DisableRegWrite(MS_BOOL bFlag); 716*53ee8cc1Swenshuai.xi 717*53ee8cc1Swenshuai.xi //*********************// 718*53ee8cc1Swenshuai.xi // CEC // 719*53ee8cc1Swenshuai.xi //*********************// 720*53ee8cc1Swenshuai.xi 721*53ee8cc1Swenshuai.xi /// This routine get EDID physical address 722*53ee8cc1Swenshuai.xi void MApi_HDMITx_GetEDIDPhyAdr(MS_U8 *pdata); 723*53ee8cc1Swenshuai.xi // This routine turn on/off HDMI Tx CEC 724*53ee8cc1Swenshuai.xi void MApi_HDMITx_SetCECOnOff(MS_BOOL bflag); 725*53ee8cc1Swenshuai.xi // This routine get HDMI Tx CEC On/Off status 726*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_GetCECStatus(void); 727*53ee8cc1Swenshuai.xi // This routine force get EDID from reciver 728*53ee8cc1Swenshuai.xi MS_BOOL MApi_HDMITx_EdidChecking(void); 729*53ee8cc1Swenshuai.xi 730*53ee8cc1Swenshuai.xi //*********************// 731*53ee8cc1Swenshuai.xi // RxBypassMode // 732*53ee8cc1Swenshuai.xi //*********************// 733*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_RxBypass_Mode(HDMITX_INPUT_FREQ freq, MS_BOOL bflag); 734*53ee8cc1Swenshuai.xi 735*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_Disable_RxBypass(void); 736*53ee8cc1Swenshuai.xi 737*53ee8cc1Swenshuai.xi 738*53ee8cc1Swenshuai.xi //*************************// 739*53ee8cc1Swenshuai.xi // CHIP Capaibility // 740*53ee8cc1Swenshuai.xi //*************************// 741*53ee8cc1Swenshuai.xi // MS_BOOL MApi_HDMITx_GetChipCaps(EN_HDMITX_CAPS eCapType, MS_U32* pRet, MS_U32 ret_size); 742*53ee8cc1Swenshuai.xi 743*53ee8cc1Swenshuai.xi // MS_U32 MApi_HDMITx_SetPowerState(EN_POWER_MODE u16PowerState); 744*53ee8cc1Swenshuai.xi 745*53ee8cc1Swenshuai.xi #ifdef __cplusplus 746*53ee8cc1Swenshuai.xi } 747*53ee8cc1Swenshuai.xi #endif 748*53ee8cc1Swenshuai.xi 749*53ee8cc1Swenshuai.xi 750*53ee8cc1Swenshuai.xi #endif // _API_HDMITX_H_ 751*53ee8cc1Swenshuai.xi 752