1*53ee8cc1Swenshuai.xi //<MStar Software> 2*53ee8cc1Swenshuai.xi //****************************************************************************** 3*53ee8cc1Swenshuai.xi // MStar Software 4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved. 5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are 6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by 7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties. 8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all 9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written 10*53ee8cc1Swenshuai.xi // permission has been granted by MStar. 11*53ee8cc1Swenshuai.xi // 12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you 13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to 14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations: 15*53ee8cc1Swenshuai.xi // 16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar 17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof. 18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any 19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms. 20*53ee8cc1Swenshuai.xi // 21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be 22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar 23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties. 24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately 25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of 26*53ee8cc1Swenshuai.xi // such third party`s software. 27*53ee8cc1Swenshuai.xi // 28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as 29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s 30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any 31*53ee8cc1Swenshuai.xi // third party. 32*53ee8cc1Swenshuai.xi // 33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any 34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including 35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of 36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free 37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any 38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may 39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software. 40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or 41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or 42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use. 43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected 44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your 45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both 46*53ee8cc1Swenshuai.xi // parties in writing. 47*53ee8cc1Swenshuai.xi // 48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or 49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of 50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product 51*53ee8cc1Swenshuai.xi // ("Services"). 52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in 53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty 54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply. 55*53ee8cc1Swenshuai.xi // 56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels 57*53ee8cc1Swenshuai.xi // or otherwise: 58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service 59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification; 60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person, 61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance 62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or 63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right. 64*53ee8cc1Swenshuai.xi // 65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws 66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules. 67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally 68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association, 69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration 70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance 71*53ee8cc1Swenshuai.xi // with the said Rules. 72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall 73*53ee8cc1Swenshuai.xi // be English. 74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties. 75*53ee8cc1Swenshuai.xi // 76*53ee8cc1Swenshuai.xi //****************************************************************************** 77*53ee8cc1Swenshuai.xi //<MStar Software> 78*53ee8cc1Swenshuai.xi 79*53ee8cc1Swenshuai.xi #ifndef _REG_SYSTEM_H_ 80*53ee8cc1Swenshuai.xi #define _REG_SYSTEM_H_ 81*53ee8cc1Swenshuai.xi 82*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 83*53ee8cc1Swenshuai.xi // Hardware Capability 84*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 85*53ee8cc1Swenshuai.xi 86*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 87*53ee8cc1Swenshuai.xi // Macro and Define 88*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 89*53ee8cc1Swenshuai.xi 90*53ee8cc1Swenshuai.xi #define REG_TOP_BASE (0x1F000000 + (0x101E00 << 1)) 91*53ee8cc1Swenshuai.xi 92*53ee8cc1Swenshuai.xi //============================================================================= 93*53ee8cc1Swenshuai.xi // Register access 94*53ee8cc1Swenshuai.xi #define TOP_READ(addr) READ_WORD(REG_TOP_BASE + ((addr) << 2)) 95*53ee8cc1Swenshuai.xi #define TOP_WRITE(addr, val) WRITE_WORD((REG_TOP_BASE + ((addr) << 2)), (val)) 96*53ee8cc1Swenshuai.xi 97*53ee8cc1Swenshuai.xi //============================================================================= 98*53ee8cc1Swenshuai.xi // Register access utility 99*53ee8cc1Swenshuai.xi #define TOP_OR(addr, val) TOP_WRITE(addr, TOP_READ(addr) | (val)) 100*53ee8cc1Swenshuai.xi #define TOP_AND(addr, val) TOP_WRITE(addr, TOP_READ(addr) & (val)) 101*53ee8cc1Swenshuai.xi #define TOP_XOR(addr, val) TOP_WRITE(addr, TOP_READ(addr) ^ (val)) 102*53ee8cc1Swenshuai.xi 103*53ee8cc1Swenshuai.xi //============================================================================= 104*53ee8cc1Swenshuai.xi #define REG_TOP_DEVICE_ID 0x0066 105*53ee8cc1Swenshuai.xi #define REG_TOP_CHIP_VERSION 0x0067 106*53ee8cc1Swenshuai.xi #define CHIP_VERSION_SHFT 0 107*53ee8cc1Swenshuai.xi #define CHIP_VERSION_MASK BMASK(7:0) 108*53ee8cc1Swenshuai.xi #define CHIP_REVISION_SHFT 8 109*53ee8cc1Swenshuai.xi #define CHIP_REVISION_MASK BMASK(15:8) 110*53ee8cc1Swenshuai.xi 111*53ee8cc1Swenshuai.xi //============================================================================= 112*53ee8cc1Swenshuai.xi #ifdef MCU_AEON 113*53ee8cc1Swenshuai.xi #define REG_IRQ_BASE (0xFA000000 + (0x101900 << 1)) 114*53ee8cc1Swenshuai.xi #define REG_INT_BASE_ADDR 0x0060 115*53ee8cc1Swenshuai.xi #else 116*53ee8cc1Swenshuai.xi #define REG_IRQ_BASE (0x1f000000 + (0x101900 << 1)) 117*53ee8cc1Swenshuai.xi #define REG_INT_BASE_ADDR 0x0020 118*53ee8cc1Swenshuai.xi #endif 119*53ee8cc1Swenshuai.xi 120*53ee8cc1Swenshuai.xi #define REG_FIQ_MASK_L (REG_INT_BASE_ADDR + 0x0004) 121*53ee8cc1Swenshuai.xi #define REG_FIQ_MASK_H (REG_INT_BASE_ADDR + 0x0005) 122*53ee8cc1Swenshuai.xi #define REG_FIQEXP_MASK_L (REG_INT_BASE_ADDR + 0x0006) 123*53ee8cc1Swenshuai.xi #define REG_FIQEXP_MASK_H (REG_INT_BASE_ADDR + 0x0007) 124*53ee8cc1Swenshuai.xi 125*53ee8cc1Swenshuai.xi #define REG_FIQ_CLEAR_L (REG_INT_BASE_ADDR + 0x000c) 126*53ee8cc1Swenshuai.xi #define REG_FIQ_CLEAR_H (REG_INT_BASE_ADDR + 0x000d) 127*53ee8cc1Swenshuai.xi #define REG_FIQEXP_CLEAR_L (REG_INT_BASE_ADDR + 0x000e) 128*53ee8cc1Swenshuai.xi #define REG_FIQEXP_CLEAR_H (REG_INT_BASE_ADDR + 0x000f) 129*53ee8cc1Swenshuai.xi 130*53ee8cc1Swenshuai.xi #define REG_FIQ_PENDING_L (REG_INT_BASE_ADDR + 0x000c) 131*53ee8cc1Swenshuai.xi #define REG_FIQ_PENDING_H (REG_INT_BASE_ADDR + 0x000d) 132*53ee8cc1Swenshuai.xi #define REG_FIQEXP_PENDING_L (REG_INT_BASE_ADDR + 0x000e) 133*53ee8cc1Swenshuai.xi #define REG_FIQEXP_PENDING_H (REG_INT_BASE_ADDR + 0x000f) 134*53ee8cc1Swenshuai.xi 135*53ee8cc1Swenshuai.xi #define REG_IRQ_MASK_L (REG_INT_BASE_ADDR + 0x0014) 136*53ee8cc1Swenshuai.xi #define REG_IRQ_MASK_H (REG_INT_BASE_ADDR + 0x0015) 137*53ee8cc1Swenshuai.xi #define REG_IRQEXP_MASK_L (REG_INT_BASE_ADDR + 0x0016) 138*53ee8cc1Swenshuai.xi #define REG_IRQEXP_MASK_H (REG_INT_BASE_ADDR + 0x0017) 139*53ee8cc1Swenshuai.xi 140*53ee8cc1Swenshuai.xi #define REG_IRQ_PENDING_L (REG_INT_BASE_ADDR + 0x001c) 141*53ee8cc1Swenshuai.xi #define REG_IRQ_PENDING_H (REG_INT_BASE_ADDR + 0x001d) 142*53ee8cc1Swenshuai.xi #define REG_IRQEXP_PENDING_L (REG_INT_BASE_ADDR + 0x001e) 143*53ee8cc1Swenshuai.xi #define REG_IRQEXP_PENDING_H (REG_INT_BASE_ADDR + 0x001f) 144*53ee8cc1Swenshuai.xi 145*53ee8cc1Swenshuai.xi //============================================================================= 146*53ee8cc1Swenshuai.xi #define IRQ_REG(addr) (*((volatile MS_U16*)(REG_IRQ_BASE + ((addr) << 2)))) 147*53ee8cc1Swenshuai.xi 148*53ee8cc1Swenshuai.xi // REG_FIQ_MASK_L 149*53ee8cc1Swenshuai.xi //FIQ Low 16 bits 150*53ee8cc1Swenshuai.xi #define FIQL_MASK 0xFFFF 151*53ee8cc1Swenshuai.xi #define FIQ_EXTIMER0 (0x01 << (E_FIQ_00 - E_FIQL_START)) 152*53ee8cc1Swenshuai.xi #define FIQ_EXTIMER1 (0x01 << (E_FIQ_01 - E_FIQL_START)) 153*53ee8cc1Swenshuai.xi #define FIQ_WDT (0x01 << (E_FIQ_02 - E_FIQL_START)) 154*53ee8cc1Swenshuai.xi // #define FIQ_RESERVED (0x01 << (E_FIQ_03 - E_FIQL_START)) 155*53ee8cc1Swenshuai.xi #define FIQ_R2TOMCU_INT0 (0x01 << (E_FIQ_04 - E_FIQL_START)) 156*53ee8cc1Swenshuai.xi #define FIQ_R2TOMCU_INT1 (0x01 << (E_FIQ_05 - E_FIQL_START)) 157*53ee8cc1Swenshuai.xi #define FIQ_DSPTOMCU_INT0 (0x01 << (E_FIQ_06 - E_FIQL_START)) 158*53ee8cc1Swenshuai.xi #define FIQ_DSPTOMCU_INT1 (0x01 << (E_FIQ_07 - E_FIQL_START)) 159*53ee8cc1Swenshuai.xi #define FIQ_USB (0x01 << (E_FIQ_08 - E_FIQL_START)) 160*53ee8cc1Swenshuai.xi #define FIQ_USC (0x01 << (E_FIQ_09 - E_FIQL_START)) 161*53ee8cc1Swenshuai.xi // #define FIQ_RESERVED (0x01 << (E_FIQ_10 - E_FIQL_START)) 162*53ee8cc1Swenshuai.xi #define FIQ_HDMI_NON_PCM (0x01 << (E_FIQ_11 - E_FIQL_START)) 163*53ee8cc1Swenshuai.xi #define FIQ_SPDIF_IN_NON_PCM (0x01 << (E_FIQ_12 - E_FIQL_START)) 164*53ee8cc1Swenshuai.xi #define FIQ_EMAC (0x01 << (E_FIQ_13 - E_FIQL_START)) 165*53ee8cc1Swenshuai.xi #define FIQ_SE_DSP2UP (0x01 << (E_FIQ_14 - E_FIQL_START)) 166*53ee8cc1Swenshuai.xi #define FIQ_TSP2AEON (0x01 << (E_FIQ_15 - E_FIQL_START)) 167*53ee8cc1Swenshuai.xi 168*53ee8cc1Swenshuai.xi // REG_FIQ_MASK_H 169*53ee8cc1Swenshuai.xi //FIQ High 16 bits 170*53ee8cc1Swenshuai.xi #define FIQH_MASK 0xFFFF 171*53ee8cc1Swenshuai.xi #define FIQ_VIVALDI_STR (0x01 << (E_FIQ_16 - E_FIQH_START)) 172*53ee8cc1Swenshuai.xi #define FIQ_VIVALDI_PTS (0x01 << (E_FIQ_17 - E_FIQH_START)) 173*53ee8cc1Swenshuai.xi #define FIQ_DSP_MIU_PROT (0x01 << (E_FIQ_18 - E_FIQH_START)) 174*53ee8cc1Swenshuai.xi #define FIQ_XIU_TIMEOUT (0x01 << (E_FIQ_19 - E_FIQH_START)) 175*53ee8cc1Swenshuai.xi #define FIQ_DMDMCU2HK (0x01 << (E_FIQ_20 - E_FIQH_START)) 176*53ee8cc1Swenshuai.xi #define FIQ_VSYNC_VE4VBI (0x01 << (E_FIQ_21 - E_FIQH_START)) 177*53ee8cc1Swenshuai.xi #define FIQ_FIELD_VE4VBI (0x01 << (E_FIQ_22 - E_FIQH_START)) 178*53ee8cc1Swenshuai.xi #define FIQ_VDMCU2HK (0x01 << (E_FIQ_23 - E_FIQH_START)) 179*53ee8cc1Swenshuai.xi #define FIQ_VE_DONE_TT (0x01 << (E_FIQ_24 - E_FIQH_START)) 180*53ee8cc1Swenshuai.xi #define FIQ_UHC2 (0x01 << (E_FIQ_25 - E_FIQH_START)) 181*53ee8cc1Swenshuai.xi #define FIQ_U3_DPHY (0x01 << (E_FIQ_26 - E_FIQH_START)) 182*53ee8cc1Swenshuai.xi #define FIQ_IR (0x01 << (E_FIQ_27 - E_FIQH_START)) 183*53ee8cc1Swenshuai.xi #define FIQ_AFEC_VSYNC (0x01 << (E_FIQ_28 - E_FIQH_START)) 184*53ee8cc1Swenshuai.xi #define FIQ_DEC_DSP2UP (0x01 << (E_FIQ_29 - E_FIQH_START)) 185*53ee8cc1Swenshuai.xi #define FIQ_USB2 (0x01 << (E_FIQ_30 - E_FIQH_START)) 186*53ee8cc1Swenshuai.xi #define FIQ_DSP2MIPS (0x01 << (E_FIQ_31 - E_FIQH_START)) 187*53ee8cc1Swenshuai.xi 188*53ee8cc1Swenshuai.xi #define FIQEXPL_MASK 0xFFFF 189*53ee8cc1Swenshuai.xi #define FIQEXPL_IR_INT_RC (0x01 << (E_FIQ_32 - E_FIQEXPL_START)) 190*53ee8cc1Swenshuai.xi #define FIQEXPL_AU_DMA_BUF_INT (0x01 << (E_FIQ_33 - E_FIQEXPL_START)) 191*53ee8cc1Swenshuai.xi #define FIQEXPL_IR_IN (0x01 << (E_FIQ_34 - E_FIQEXPL_START)) 192*53ee8cc1Swenshuai.xi // #define FIQEXPL_RESERVED (0x01 << (E_FIQ_35 - E_FIQH_START)) 193*53ee8cc1Swenshuai.xi #define FIQEXPL_8051_TO_MIPS_VPE1 (0x01 << (E_FIQ_36 - E_FIQEXPL_START)) 194*53ee8cc1Swenshuai.xi #define FIQEXPL_8051_TO_BEON (0x01 << (E_FIQ_37 - E_FIQEXPL_START)) 195*53ee8cc1Swenshuai.xi #define FIQEXPL_8051_TO_AEON (0x01 << (E_FIQ_38 - E_FIQEXPL_START)) 196*53ee8cc1Swenshuai.xi #define FIQEXPL_GPIO0 (0x01 << (E_FIQ_39 - E_FIQEXPL_START)) 197*53ee8cc1Swenshuai.xi #define FIQEXPL_AEON_TO_MIPS_VPE1 (0x01 << (E_FIQ_40 - E_FIQEXPL_START)) 198*53ee8cc1Swenshuai.xi #define FIQEXPL_AEON_TO_BEON (0x01 << (E_FIQ_41 - E_FIQEXPL_START)) 199*53ee8cc1Swenshuai.xi #define FIQEXPL_AEON_TO_8051 (0x01 << (E_FIQ_42 - E_FIQEXPL_START)) 200*53ee8cc1Swenshuai.xi #define FIQEXPL_GPIO1 (0x01 << (E_FIQ_43 - E_FIQEXPL_START)) 201*53ee8cc1Swenshuai.xi #define FIQEXPL_MIPS_VPE0_TO_MIPS_VPE1 (0x01 << (E_FIQ_44 - E_FIQEXPL_START)) 202*53ee8cc1Swenshuai.xi #define FIQEXPL_TIMER2 (0x01 << (E_FIQ_45 - E_FIQEXPL_START)) 203*53ee8cc1Swenshuai.xi #define FIQEXPL_BEON_TO_8051 (0x01 << (E_FIQ_46 - E_FIQEXPL_START)) 204*53ee8cc1Swenshuai.xi #define FIQEXPL_GPIO2 (0x01 << (E_FIQ_47 - E_FIQEXPL_START)) 205*53ee8cc1Swenshuai.xi 206*53ee8cc1Swenshuai.xi #define FIQEXPH_MASK 0xFFFF 207*53ee8cc1Swenshuai.xi // #define FIQEXPH_RESERVED (0x01 << (E_FIQ_48 - E_FIQEXPH_START)) 208*53ee8cc1Swenshuai.xi #define FIQEXPH_GPIO8 (0x01 << (E_FIQ_49 - E_FIQEXPH_START)) 209*53ee8cc1Swenshuai.xi #define FIQEXPH_GPIO9 (0x01 << (E_FIQ_50 - E_FIQEXPH_START)) 210*53ee8cc1Swenshuai.xi #define FIQEXPH_USB1 (0x01 << (E_FIQ_51 - E_FIQEXPH_START)) 211*53ee8cc1Swenshuai.xi #define FIQEXPH_UHC1 (0x01 << (E_FIQ_52 - E_FIQEXPH_START)) 212*53ee8cc1Swenshuai.xi #define FIQEXPH_LDM_DMA1 (0x01 << (E_FIQ_53 - E_FIQEXPH_START)) 213*53ee8cc1Swenshuai.xi #define FIQEXPH_LDM_DMA0 (0x01 << (E_FIQ_54 - E_FIQEXPH_START)) 214*53ee8cc1Swenshuai.xi #define FIQEXPH_GPIO3 (0x01 << (E_FIQ_55 - E_FIQEXPH_START)) 215*53ee8cc1Swenshuai.xi #define FIQEXPH_GPIO4 (0x01 << (E_FIQ_56 - E_FIQEXPH_START)) 216*53ee8cc1Swenshuai.xi #define FIQEXPH_GPIO5 (0x01 << (E_FIQ_57 - E_FIQEXPH_START)) 217*53ee8cc1Swenshuai.xi #define FIQEXPH_GPIO6 (0x01 << (E_FIQ_58 - E_FIQEXPH_START)) 218*53ee8cc1Swenshuai.xi #define FIQEXPH_PWM_RP_L (0x01 << (E_FIQ_59 - E_FIQEXPH_START)) 219*53ee8cc1Swenshuai.xi #define FIQEXPH_PWM_FP_L (0x01 << (E_FIQ_60 - E_FIQEXPH_START)) 220*53ee8cc1Swenshuai.xi #define FIQEXPH_PWM_RP_R (0x01 << (E_FIQ_61 - E_FIQEXPH_START)) 221*53ee8cc1Swenshuai.xi #define FIQEXPH_PWM_FP_R (0x01 << (E_FIQ_62 - E_FIQEXPH_START)) 222*53ee8cc1Swenshuai.xi #define FIQEXPH_GPIO7 (0x01 << (E_FIQ_63 - E_FIQEXPH_START)) 223*53ee8cc1Swenshuai.xi 224*53ee8cc1Swenshuai.xi // #define REG_IRQ_PENDING_L 225*53ee8cc1Swenshuai.xi #define IRQL_MASK 0xFFFF 226*53ee8cc1Swenshuai.xi #define IRQ_UART0 (0x01 << (E_IRQ_00 - E_IRQL_START)) 227*53ee8cc1Swenshuai.xi #define IRQ_PMSLEEP (0x01 << (E_IRQ_01 - E_IRQL_START)) 228*53ee8cc1Swenshuai.xi #define IRQ_USB2 (0x01 << (E_IRQ_02 - E_IRQL_START)) 229*53ee8cc1Swenshuai.xi #define IRQ_MVD (0x01 << (E_IRQ_03 - E_IRQL_START)) 230*53ee8cc1Swenshuai.xi #define IRQ_PS (0x01 << (E_IRQ_04 - E_IRQL_START)) 231*53ee8cc1Swenshuai.xi #define IRQ_NFIE (0x01 << (E_IRQ_05 - E_IRQL_START)) 232*53ee8cc1Swenshuai.xi #define IRQ_USB (0x01 << (E_IRQ_06 - E_IRQL_START)) 233*53ee8cc1Swenshuai.xi #define IRQ_UHC (0x01 << (E_IRQ_07 - E_IRQL_START)) 234*53ee8cc1Swenshuai.xi #define IRQ_SDIO (0x01 << (E_IRQ_08 - E_IRQL_START)) 235*53ee8cc1Swenshuai.xi #define IRQ_EMAC (0x01 << (E_IRQ_09 - E_IRQL_START)) 236*53ee8cc1Swenshuai.xi #define IRQ_DISP (0x01 << (E_IRQ_10 - E_IRQL_START)) 237*53ee8cc1Swenshuai.xi #define IRQ_G3D2MCU (0x01 << (E_IRQ_11 - E_IRQL_START)) 238*53ee8cc1Swenshuai.xi #define IRQ_MIIC_INT2 (0x01 << (E_IRQ_12 - E_IRQL_START)) 239*53ee8cc1Swenshuai.xi #define IRQ_MIIC_INT1 (0x01 << (E_IRQ_13 - E_IRQL_START)) 240*53ee8cc1Swenshuai.xi #define IRQ_COMB (0x01 << (E_IRQ_14 - E_IRQL_START)) 241*53ee8cc1Swenshuai.xi #define IRQ_EXT_GPIO0 (0x01 << (E_IRQ_15 - E_IRQL_START)) 242*53ee8cc1Swenshuai.xi 243*53ee8cc1Swenshuai.xi // #define REG_IRQ_PENDING_H 244*53ee8cc1Swenshuai.xi #define IRQH_MASK 0xFFFF 245*53ee8cc1Swenshuai.xi #define IRQ_TSP2HK (0x01 << (E_IRQ_16 - E_IRQH_START)) 246*53ee8cc1Swenshuai.xi #define IRQ_VE (0x01 << (E_IRQ_17 - E_IRQH_START)) 247*53ee8cc1Swenshuai.xi #define IRQ_CIMAX2MCU (0x01 << (E_IRQ_18 - E_IRQH_START)) 248*53ee8cc1Swenshuai.xi #define IRQ_DC (0x01 << (E_IRQ_19 - E_IRQH_START)) 249*53ee8cc1Swenshuai.xi #define IRQ_GOP (0x01 << (E_IRQ_20 - E_IRQH_START)) 250*53ee8cc1Swenshuai.xi #define IRQ_PCM (0x01 << (E_IRQ_21 - E_IRQH_START)) 251*53ee8cc1Swenshuai.xi #define IRQ_MIIC_INT0 (0x01 << (E_IRQ_22 - E_IRQH_START)) 252*53ee8cc1Swenshuai.xi #define IRQ_MHL_CBUS_PM (0x01 << (E_IRQ_23 - E_IRQH_START)) 253*53ee8cc1Swenshuai.xi #define IRQ_GPD (0x01 << (E_IRQ_24 - E_IRQH_START)) 254*53ee8cc1Swenshuai.xi #define IRQ_MFE (0x01 << (E_IRQ_25 - E_IRQH_START)) 255*53ee8cc1Swenshuai.xi #define IRQ_DDC2BI (0x01 << (E_IRQ_26 - E_IRQH_START)) 256*53ee8cc1Swenshuai.xi #define IRQ_SMART (0x01 << (E_IRQ_27 - E_IRQH_START)) 257*53ee8cc1Swenshuai.xi #define IRQ_UHC30 (0x01 << (E_IRQ_28 - E_IRQH_START)) 258*53ee8cc1Swenshuai.xi #define IRQ_MVD2MIPS (0x01 << (E_IRQ_29 - E_IRQH_START)) 259*53ee8cc1Swenshuai.xi #define IRQ_ERROR_RESP (0x01 << (E_IRQ_30 - E_IRQH_START)) 260*53ee8cc1Swenshuai.xi #define IRQ_ADCDVI2RIU (0x01 << (E_IRQ_31 - E_IRQH_START)) 261*53ee8cc1Swenshuai.xi 262*53ee8cc1Swenshuai.xi #define IRQEXPL_MASK 0xFFFF 263*53ee8cc1Swenshuai.xi #define IRQEXPL_SVD_HVD (0x01 << (E_IRQ_32 - E_IRQEXPL_START)) 264*53ee8cc1Swenshuai.xi #define IRQEXPL_USB1 (0x01 << (E_IRQ_33 - E_IRQEXPL_START)) 265*53ee8cc1Swenshuai.xi #define IRQEXPL_UHC1 (0x01 << (E_IRQ_34 - E_IRQEXPL_START)) 266*53ee8cc1Swenshuai.xi #define IRQEXPL_MIU (0x01 << (E_IRQ_35 - E_IRQEXPL_START)) 267*53ee8cc1Swenshuai.xi #define IRQEXPL_MIU_SECURITY (0x01 << (E_IRQ_36 - E_IRQEXPL_START)) 268*53ee8cc1Swenshuai.xi #define IRQEXPL_EXT_GPIO2 (0x01 << (E_IRQ_37 - E_IRQEXPL_START)) 269*53ee8cc1Swenshuai.xi #define IRQEXPL_AEON2HI (0x01 << (E_IRQ_38 - E_IRQEXPL_START)) 270*53ee8cc1Swenshuai.xi #define IRQEXPL_UART1 (0x01 << (E_IRQ_39 - E_IRQEXPL_START)) 271*53ee8cc1Swenshuai.xi #define IRQEXPL_PM (0x01 << (E_IRQ_40 - E_IRQEXPL_START)) 272*53ee8cc1Swenshuai.xi #define IRQEXPL_EXT_GPIO3 (0x01 << (E_IRQ_41 - E_IRQEXPL_START)) 273*53ee8cc1Swenshuai.xi #define IRQEXPL_DIPW (0x01 << (E_IRQ_42 - E_IRQEXPL_START)) 274*53ee8cc1Swenshuai.xi #define IRQEXPL_EXT_GPIO4 (0x01 << (E_IRQ_43 - E_IRQEXPL_START)) 275*53ee8cc1Swenshuai.xi #define IRQEXPL_EVD (0x01 << (E_IRQ_44 - E_IRQEXPL_START)) 276*53ee8cc1Swenshuai.xi #define IRQEXPL_JPD (0x01 << (E_IRQ_45 - E_IRQEXPL_START)) 277*53ee8cc1Swenshuai.xi #define IRQEXPL_MSPI1 (0x01 << (E_IRQ_46 - E_IRQEXPL_START)) 278*53ee8cc1Swenshuai.xi #define IRQEXPL_MSPI0 (0x01 << (E_IRQ_47 - E_IRQEXPL_START)) 279*53ee8cc1Swenshuai.xi 280*53ee8cc1Swenshuai.xi #define IRQEXPH_MASK 0xFFFF 281*53ee8cc1Swenshuai.xi #define IRQEXPH_BDMA0 (0x01 << (E_IRQ_48 - E_IRQEXPH_START)) 282*53ee8cc1Swenshuai.xi #define IRQEXPH_BDMA1 (0x01 << (E_IRQ_49 - E_IRQEXPH_START)) 283*53ee8cc1Swenshuai.xi #define IRQEXPH_UART2MCU (0x01 << (E_IRQ_50 - E_IRQEXPH_START)) 284*53ee8cc1Swenshuai.xi #define IRQEXPH_URDMA2MCU (0x01 << (E_IRQ_51 - E_IRQEXPH_START)) 285*53ee8cc1Swenshuai.xi #define IRQEXPH_DVI_HDMI_HDCP (0x01 << (E_IRQ_52 - E_IRQEXPH_START)) 286*53ee8cc1Swenshuai.xi #define IRQEXPH_EXT_GPIO6 (0x01 << (E_IRQ_53 - E_IRQEXPH_START)) 287*53ee8cc1Swenshuai.xi #define IRQEXPH_CEC (0x01 << (E_IRQ_54 - E_IRQEXPH_START)) 288*53ee8cc1Swenshuai.xi #define IRQEXPH_HDCP_IIC (0x01 << (E_IRQ_55 - E_IRQEXPH_START)) 289*53ee8cc1Swenshuai.xi #define IRQEXPH_HDCP_X74 (0x01 << (E_IRQ_56 - E_IRQEXPH_START)) 290*53ee8cc1Swenshuai.xi #define IRQEXPH_WADR_ERR (0x01 << (E_IRQ_57 - E_IRQEXPH_START)) 291*53ee8cc1Swenshuai.xi #define IRQEXPH_UHC2 (0x01 << (E_IRQ_58 - E_IRQEXPH_START)) 292*53ee8cc1Swenshuai.xi #define IRQEXPH_GE (0x01 << (E_IRQ_59 - E_IRQEXPH_START)) 293*53ee8cc1Swenshuai.xi #define IRQEXPH_MIIC_DMA2 (0x01 << (E_IRQ_60 - E_IRQEXPH_START)) 294*53ee8cc1Swenshuai.xi #define IRQEXPH_MIIC_DMA1 (0x01 << (E_IRQ_61 - E_IRQEXPH_START)) 295*53ee8cc1Swenshuai.xi #define IRQEXPH_MIIC_DMA0 (0x01 << (E_IRQ_62 - E_IRQEXPH_START)) 296*53ee8cc1Swenshuai.xi #define IRQEXPH_EXT_GPIO7 (0x01 << (E_IRQ_63 - E_IRQEXPH_START)) 297*53ee8cc1Swenshuai.xi 298*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 299*53ee8cc1Swenshuai.xi // Type and Structure 300*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 301*53ee8cc1Swenshuai.xi #define INTERFACE extern 302*53ee8cc1Swenshuai.xi 303*53ee8cc1Swenshuai.xi INTERFACE MS_U32 u32_ge0_mmio_base; 304*53ee8cc1Swenshuai.xi //extern MS_U32 u32_bdma_mmio_base; 305*53ee8cc1Swenshuai.xi //extern MS_U32 u32_scaler_mmio_base; 306*53ee8cc1Swenshuai.xi 307*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 308*53ee8cc1Swenshuai.xi // Defines 309*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 310*53ee8cc1Swenshuai.xi #define REG_GE0_BASE u32_ge0_mmio_base 311*53ee8cc1Swenshuai.xi //#define REG_BDMA_BASE u32_bdma_mmio_base 312*53ee8cc1Swenshuai.xi //#define REG_SCALER_BASE u32_scaler_mmio_base 313*53ee8cc1Swenshuai.xi 314*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 315*53ee8cc1Swenshuai.xi 316*53ee8cc1Swenshuai.xi // Macros 317*53ee8cc1Swenshuai.xi 318*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 319*53ee8cc1Swenshuai.xi 320*53ee8cc1Swenshuai.xi #define MReg_Write2Byte(u32Base, u32Reg, u16Val) \ 321*53ee8cc1Swenshuai.xi do {((volatile MS_U16*)(u32Base))[((u32Reg))] = u16Val;} while(0) 322*53ee8cc1Swenshuai.xi 323*53ee8cc1Swenshuai.xi #define MReg_Read2Byte(u32Base, u32Reg) \ 324*53ee8cc1Swenshuai.xi ((volatile MS_U16*)(u32Base))[((u32Reg))] 325*53ee8cc1Swenshuai.xi 326*53ee8cc1Swenshuai.xi #define MReg_WriteByte(u32Base, u32Reg, u8Val) \ 327*53ee8cc1Swenshuai.xi do{((volatile MS_U8*)(u32Base))[((u32Reg) * 2) - ((u32Reg) & 1)] = u8Val;} while(0) 328*53ee8cc1Swenshuai.xi 329*53ee8cc1Swenshuai.xi #define MReg_ReadByte(u32Base, u32Reg) \ 330*53ee8cc1Swenshuai.xi ((volatile MS_U8*)(u32Base))[((u32Reg) * 2) - ((u32Reg) & 1)] 331*53ee8cc1Swenshuai.xi 332*53ee8cc1Swenshuai.xi #define MReg_Write3Byte(u32Base, u32Reg, u32Val) \ 333*53ee8cc1Swenshuai.xi do { \ 334*53ee8cc1Swenshuai.xi if ((u32Reg) & 0x01) \ 335*53ee8cc1Swenshuai.xi { \ 336*53ee8cc1Swenshuai.xi MReg_WriteByte(u32Base, u32Reg , u32Val); \ 337*53ee8cc1Swenshuai.xi MReg_Write2Byte(u32Base, (u32Reg + 1), ((u32Val) >> 8)); \ 338*53ee8cc1Swenshuai.xi } \ 339*53ee8cc1Swenshuai.xi else \ 340*53ee8cc1Swenshuai.xi { \ 341*53ee8cc1Swenshuai.xi MReg_Write2Byte(u32Base, (u32Reg), u32Val); \ 342*53ee8cc1Swenshuai.xi MReg_WriteByte(u32Base, (u32Reg + 2), ((u32Val) >> 16)); \ 343*53ee8cc1Swenshuai.xi } \ 344*53ee8cc1Swenshuai.xi } while(0) 345*53ee8cc1Swenshuai.xi 346*53ee8cc1Swenshuai.xi #define MReg_Write4Byte(u32Base, u32Reg, u32Val) \ 347*53ee8cc1Swenshuai.xi do { \ 348*53ee8cc1Swenshuai.xi if ((u32Reg) & 0x01) \ 349*53ee8cc1Swenshuai.xi { \ 350*53ee8cc1Swenshuai.xi MReg_WriteByte(u32Base, u32Reg, u32Val); \ 351*53ee8cc1Swenshuai.xi MReg_Write2Byte(u32Base, (u32Reg + 1), ((u32Val) >> 8)); \ 352*53ee8cc1Swenshuai.xi MReg_WriteByte(u32Base, (u32Reg + 3), ((u32Val) >> 24)); \ 353*53ee8cc1Swenshuai.xi } \ 354*53ee8cc1Swenshuai.xi else \ 355*53ee8cc1Swenshuai.xi { \ 356*53ee8cc1Swenshuai.xi MReg_Write2Byte(u32Base, u32Reg, u32Val); \ 357*53ee8cc1Swenshuai.xi MReg_Write2Byte(u32Base, (u32Reg + 2), ((u32Val) >> 16)); \ 358*53ee8cc1Swenshuai.xi } \ 359*53ee8cc1Swenshuai.xi } while(0) 360*53ee8cc1Swenshuai.xi 361*53ee8cc1Swenshuai.xi #define MReg_WriteByteMask(u32Base, u32Reg, u8Val, u8Msk) \ 362*53ee8cc1Swenshuai.xi do { \ 363*53ee8cc1Swenshuai.xi MReg_WriteByte(u32Base, u32Reg, (MReg_ReadByte(u32Base, ((u32Reg))) & ~(u8Msk)) | ((u8Val) & (u8Msk))); \ 364*53ee8cc1Swenshuai.xi } while(0) 365*53ee8cc1Swenshuai.xi 366*53ee8cc1Swenshuai.xi #define MReg_Write2ByteMask(u32Base, u32Reg, u16Val, u16Msk) \ 367*53ee8cc1Swenshuai.xi do { \ 368*53ee8cc1Swenshuai.xi if (((u32Reg) & 0x01)) \ 369*53ee8cc1Swenshuai.xi { \ 370*53ee8cc1Swenshuai.xi MReg_WriteByteMask( u32Base, ((u32Reg) + 1) , (((u16Val) & 0xff00) >> 8) , (((u16Msk) & 0xff00) >> 8) ); \ 371*53ee8cc1Swenshuai.xi MReg_WriteByteMask( u32Base, (u32Reg) , ((u16Val) & 0x00ff) , ((u16Msk) & 0x00ff)); \ 372*53ee8cc1Swenshuai.xi } \ 373*53ee8cc1Swenshuai.xi else \ 374*53ee8cc1Swenshuai.xi { \ 375*53ee8cc1Swenshuai.xi MReg_Write2Byte(u32Base, u32Reg, (((u16Val) & (u16Msk)) | (MReg_Read2Byte(u32Base, u32Reg) & (~(u16Msk))))); \ 376*53ee8cc1Swenshuai.xi } \ 377*53ee8cc1Swenshuai.xi } while(0) 378*53ee8cc1Swenshuai.xi 379*53ee8cc1Swenshuai.xi #endif // _REG_SYSTEM_H_ 380*53ee8cc1Swenshuai.xi 381