1*53ee8cc1Swenshuai.xi //<MStar Software> 2*53ee8cc1Swenshuai.xi //****************************************************************************** 3*53ee8cc1Swenshuai.xi // MStar Software 4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved. 5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are 6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by 7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties. 8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all 9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written 10*53ee8cc1Swenshuai.xi // permission has been granted by MStar. 11*53ee8cc1Swenshuai.xi // 12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you 13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to 14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations: 15*53ee8cc1Swenshuai.xi // 16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar 17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof. 18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any 19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms. 20*53ee8cc1Swenshuai.xi // 21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be 22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar 23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties. 24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately 25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of 26*53ee8cc1Swenshuai.xi // such third party`s software. 27*53ee8cc1Swenshuai.xi // 28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as 29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s 30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any 31*53ee8cc1Swenshuai.xi // third party. 32*53ee8cc1Swenshuai.xi // 33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any 34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including 35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of 36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free 37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any 38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may 39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software. 40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or 41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or 42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use. 43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected 44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your 45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both 46*53ee8cc1Swenshuai.xi // parties in writing. 47*53ee8cc1Swenshuai.xi // 48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or 49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of 50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product 51*53ee8cc1Swenshuai.xi // ("Services"). 52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in 53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty 54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply. 55*53ee8cc1Swenshuai.xi // 56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels 57*53ee8cc1Swenshuai.xi // or otherwise: 58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service 59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification; 60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person, 61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance 62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or 63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right. 64*53ee8cc1Swenshuai.xi // 65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws 66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules. 67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally 68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association, 69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration 70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance 71*53ee8cc1Swenshuai.xi // with the said Rules. 72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall 73*53ee8cc1Swenshuai.xi // be English. 74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties. 75*53ee8cc1Swenshuai.xi // 76*53ee8cc1Swenshuai.xi //****************************************************************************** 77*53ee8cc1Swenshuai.xi //<MStar Software> 78*53ee8cc1Swenshuai.xi // All rights reserved. 79*53ee8cc1Swenshuai.xi // 80*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained 81*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of 82*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence 83*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient. 84*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure, 85*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling, 86*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential 87*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the 88*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom. 89*53ee8cc1Swenshuai.xi // 90*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 91*53ee8cc1Swenshuai.xi //============================================================================== 92*53ee8cc1Swenshuai.xi // [mhal_mux.h] 93*53ee8cc1Swenshuai.xi // Date: 20090220 94*53ee8cc1Swenshuai.xi // Descriptions: Add a new mux layer for HW setting 95*53ee8cc1Swenshuai.xi //============================================================================== 96*53ee8cc1Swenshuai.xi #ifndef MHAL_MUX_H 97*53ee8cc1Swenshuai.xi #define MHAL_MUX_H 98*53ee8cc1Swenshuai.xi 99*53ee8cc1Swenshuai.xi /////////////////////////////// 100*53ee8cc1Swenshuai.xi // Mux Hardware Option 101*53ee8cc1Swenshuai.xi /////////////////////////////// 102*53ee8cc1Swenshuai.xi // Please set this #define after Mux tree is ready 103*53ee8cc1Swenshuai.xi #define MUX_TREE_HEIGHT 4 104*53ee8cc1Swenshuai.xi 105*53ee8cc1Swenshuai.xi #define NUMBER_OF_ANALOG_PORT 3 106*53ee8cc1Swenshuai.xi #define NUMBER_OF_CVBS_PORT 11 107*53ee8cc1Swenshuai.xi #define NUMBER_OF_DVI_PORT 4 108*53ee8cc1Swenshuai.xi #define NUMBER_OF_MVOP_PORT 2 109*53ee8cc1Swenshuai.xi #define NUMBER_OF_CVBS_OUT_PORT 2 110*53ee8cc1Swenshuai.xi #define NUMBER_OF_YPBPR_OUT_PORT 0 111*53ee8cc1Swenshuai.xi #define PIP_SUPPORTED (MAX_WINDOW_NUM > 1) 112*53ee8cc1Swenshuai.xi #define NUMBER_OF_SCALER_OP_PORT 1 113*53ee8cc1Swenshuai.xi 114*53ee8cc1Swenshuai.xi #define HAL_DVI_IP_A 0 //alex_tung 115*53ee8cc1Swenshuai.xi #define HAL_DVI_IP_B 1 116*53ee8cc1Swenshuai.xi #define HAL_DVI_IP_C 2 117*53ee8cc1Swenshuai.xi #define HAL_DVI_IP_D 3 118*53ee8cc1Swenshuai.xi 119*53ee8cc1Swenshuai.xi /* 120*53ee8cc1Swenshuai.xi Input ports. 121*53ee8cc1Swenshuai.xi It is interface between Hal and Driver level. 122*53ee8cc1Swenshuai.xi */ 123*53ee8cc1Swenshuai.xi 124*53ee8cc1Swenshuai.xi typedef enum 125*53ee8cc1Swenshuai.xi { 126*53ee8cc1Swenshuai.xi HAL_INPUTPORT_NONE = INPUT_PORT_NONE_PORT, 127*53ee8cc1Swenshuai.xi 128*53ee8cc1Swenshuai.xi HAL_INPUTPORT_ANALOG0 = INPUT_PORT_ANALOG0, 129*53ee8cc1Swenshuai.xi HAL_INPUTPORT_ANALOG1, 130*53ee8cc1Swenshuai.xi HAL_INPUTPORT_ANALOG2, 131*53ee8cc1Swenshuai.xi 132*53ee8cc1Swenshuai.xi HAL_INPUTPORT_ANALOG_SYNC0 = INPUT_PORT_ANALOG0_SYNC, 133*53ee8cc1Swenshuai.xi HAL_INPUTPORT_ANALOG_SYNC1, 134*53ee8cc1Swenshuai.xi HAL_INPUTPORT_ANALOG_SYNC2, 135*53ee8cc1Swenshuai.xi HAL_INPUTPORT_ANALOG_SYNC3, 136*53ee8cc1Swenshuai.xi 137*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS0 = INPUT_PORT_YMUX_CVBS0, 138*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS1, 139*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS2, 140*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS3, 141*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS4, 142*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS5, 143*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS6, 144*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_CVBS7, 145*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_G0, 146*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_G1, 147*53ee8cc1Swenshuai.xi HAL_INPUTPORT_YMUX_G2, 148*53ee8cc1Swenshuai.xi 149*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS0 = INPUT_PORT_CMUX_CVBS0, 150*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS1, 151*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS2, 152*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS3, 153*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS4, 154*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS5, 155*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS6, 156*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_CVBS7, 157*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_R0, 158*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_R1, 159*53ee8cc1Swenshuai.xi HAL_INPUTPORT_CMUX_R2, 160*53ee8cc1Swenshuai.xi 161*53ee8cc1Swenshuai.xi HAL_INPUTPORT_DVI0 = INPUT_PORT_DVI0, 162*53ee8cc1Swenshuai.xi HAL_INPUTPORT_DVI1, 163*53ee8cc1Swenshuai.xi HAL_INPUTPORT_DVI2, 164*53ee8cc1Swenshuai.xi HAL_INPUTPORT_DVI3, 165*53ee8cc1Swenshuai.xi 166*53ee8cc1Swenshuai.xi HAL_INPUTPORT_MVOP = INPUT_PORT_MVOP, 167*53ee8cc1Swenshuai.xi HAL_INPUTPORT_MVOP2, 168*53ee8cc1Swenshuai.xi 169*53ee8cc1Swenshuai.xi HAL_INPUTPORT_SCALER_OP = INPUT_PORT_SCALER_OP, 170*53ee8cc1Swenshuai.xi } E_INPUT_PORT_TYPE; 171*53ee8cc1Swenshuai.xi 172*53ee8cc1Swenshuai.xi // Output ports. 173*53ee8cc1Swenshuai.xi 174*53ee8cc1Swenshuai.xi 175*53ee8cc1Swenshuai.xi typedef enum 176*53ee8cc1Swenshuai.xi { 177*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_NONE_PORT = OUTPUT_PORT_NONE_PORT, 178*53ee8cc1Swenshuai.xi 179*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_SCALER_MAIN_WINDOW = OUTPUT_PORT_SCALER_MAIN_WINDOW, 180*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_SCALER2_MAIN_WINDOW = OUTPUT_PORT_SCALER2_MAIN_WINDOW, 181*53ee8cc1Swenshuai.xi 182*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_SCALER_SUB_WINDOW1 = OUTPUT_PORT_SCALER_SUB_WINDOW1, 183*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_SCALER2_SUB_WINDOW = OUTPUT_PORT_SCALER2_SUB_WINDOW, 184*53ee8cc1Swenshuai.xi 185*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_CVBS1 = OUTPUT_PORT_CVBS1, 186*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_CVBS2 , 187*53ee8cc1Swenshuai.xi 188*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_YPBPR1 = OUTPUT_PORT_YPBPR1, 189*53ee8cc1Swenshuai.xi 190*53ee8cc1Swenshuai.xi HAL_OUTPUTPORT_DIP_WINDOW = OUTPUT_PORT_DWIN, 191*53ee8cc1Swenshuai.xi 192*53ee8cc1Swenshuai.xi 193*53ee8cc1Swenshuai.xi }E_OUTPUT_PORT_TYPE; 194*53ee8cc1Swenshuai.xi 195*53ee8cc1Swenshuai.xi typedef enum 196*53ee8cc1Swenshuai.xi { 197*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_ADC_A = 0, ///< ADC A 198*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_HDMI_DVI = 1, ///< DVI 199*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_VD = 2, ///< VD 200*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_MVOP = 3, ///< MPEG/DC0 201*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_SC_VOP = 4, ///< Scaler VOP output 202*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_EXT_VD = 5, ///< External VD 203*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_ADC_B = 6, ///< ADC B 204*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_CAPTURE = 7, ///< Capture 205*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_MVOP2 = 8, ///< MPEG/DC1 206*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_IP_SUB = 9, ///< IP SUB/VE 207*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_NOUSE = 10, ///< no use now 208*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_DC2 = 11, ///< DC2 209*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_IP_SUB2 = 12, ///< IP SUB2/DIP 210*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_MHL = 13, ///< MHL 211*53ee8cc1Swenshuai.xi SC_MAINWIN_IPMUX_VD2 = 14, ///< VD2 212*53ee8cc1Swenshuai.xi } SC_MAINWIN_IPMUX_TYPE; 213*53ee8cc1Swenshuai.xi 214*53ee8cc1Swenshuai.xi typedef enum 215*53ee8cc1Swenshuai.xi { 216*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_ADC_A = 0, ///< ADC A 217*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_HDMI_DVI = 1, ///< DVI 218*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_VD = 2, ///< VD 219*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_MVOP = 3, ///< MPEG/DC0 220*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_SC_VOP = 4, ///< Scaler VOP output 221*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_EXT_VD = 5, ///< External VD 222*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_ADC_B = 6, ///< ADC B 223*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_MLINK = 8, ///< MLink 224*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_CAPTURE = 7, ///< Capture 225*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_MVOP2 = 8, ///< MPEG/DC1 226*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_IP_SUB = 9, ///< IP SUB/VE 227*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_NOUSE = 10, ///< no use now 228*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_DC2 = 11, ///< DC2 229*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_IP_SUB2 = 12, ///< IP SUB2/DIP 230*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_MHL = 13, ///< MHL 231*53ee8cc1Swenshuai.xi SC_SUBWIN_IPMUX_VD2 = 14, ///< VD2 232*53ee8cc1Swenshuai.xi } SC_SUBWIN_IPMUX_TYPE; 233*53ee8cc1Swenshuai.xi 234*53ee8cc1Swenshuai.xi typedef enum 235*53ee8cc1Swenshuai.xi { 236*53ee8cc1Swenshuai.xi SC_CLK_ADC_A = 0, ///< ADC A 237*53ee8cc1Swenshuai.xi SC_CLK_HDMI_DVI = 1, ///< DVI 238*53ee8cc1Swenshuai.xi SC_CLK_VD = 2, ///< VD 239*53ee8cc1Swenshuai.xi SC_CLK_DC0 = 3, ///< MPEG/DC0 240*53ee8cc1Swenshuai.xi SC_CLK_ADC_B = 4, ///< ADC_B 241*53ee8cc1Swenshuai.xi 242*53ee8cc1Swenshuai.xi SC_CLK_ODCLK = 7, ///< ODLCK 243*53ee8cc1Swenshuai.xi SC_CLK_DC1 = 8, ///< MPEG/DC1 244*53ee8cc1Swenshuai.xi SC_CLK_ADC_C = 9, ///< ADC 245*53ee8cc1Swenshuai.xi SC_CLK_ODCLK_B = 10, ///<ODCLK 246*53ee8cc1Swenshuai.xi SC_CLK_MHL = 11, ///<MHL 247*53ee8cc1Swenshuai.xi } SC_IDCLK_TYPE; 248*53ee8cc1Swenshuai.xi 249*53ee8cc1Swenshuai.xi typedef enum 250*53ee8cc1Swenshuai.xi { 251*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_ADC_A = 0, ///< ADC A 252*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_HDMI_DVI = 1, ///< DVI 253*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_VD = 2, ///< VD 254*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_MVOP = 3, ///< MPEG/DC0 255*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_SC_VOP = 4, ///< Scaler VOP output 256*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_EXT_VD = 5, ///< External VD 257*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_ADC_B = 6, ///< ADC B 258*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_CAPTURE = 7, ///< Capture 259*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_MVOP2 = 8, ///< MPEG/DC1 260*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_IP_SUB = 9, ///< IP SUB/VE 261*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_NOUSE = 10, ///< no use now 262*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_DC2 = 11, ///< DC2 263*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_IP_SUB2 = 12, ///< IP SUB2/DIP 264*53ee8cc1Swenshuai.xi SC_OFFLINE_IPMUX_MHL = 13, ///< MHL 265*53ee8cc1Swenshuai.xi } SC_OFFLINE_IPMUX_TYPE; 266*53ee8cc1Swenshuai.xi 267*53ee8cc1Swenshuai.xi typedef enum 268*53ee8cc1Swenshuai.xi { 269*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_ADC_A = 0, ///< ADC A 270*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_HDMI_DVI = 1, ///< DVI 271*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_VD = 2, ///< VD 272*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_MVOP = 3, ///< MPEG/DC0 273*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_SC_VOP = 4, ///< Scaler VOP output 274*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_EXT_VD = 5, ///< External VD 275*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_ADC_B = 6, ///< ADC B 276*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_MLINK = 8, ///< MLink 277*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_CAPTURE = 7, ///< Capture 278*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_MVOP2 = 8, ///< MPEG/DC1 279*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_IP_SUB = 9, ///< IP SUB/VE 280*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_NOUSE = 10, ///< no use now 281*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_DC2 = 11, ///< DC2 282*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_IP_SUB2 = 12, ///< IP SUB2/DIP 283*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_MHL = 13, ///< MHL 284*53ee8cc1Swenshuai.xi SC_DWIN_IPMUX_VD2 = 14, ///< VD2 285*53ee8cc1Swenshuai.xi } SC_DWIN_IPMUX_TYPE; 286*53ee8cc1Swenshuai.xi 287*53ee8cc1Swenshuai.xi typedef enum 288*53ee8cc1Swenshuai.xi { 289*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_ADC_A = 0, ///< ADC A 290*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_HDMI_DVI = 1, ///< DVI 291*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_VD = 2, ///< VD 292*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_MVOP = 3, ///< MPEG/DC0 293*53ee8cc1Swenshuai.xi 294*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_CAPTURE = 7, ///< Capture 295*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_MVOP2 = 8, ///< MPEG/DC1 296*53ee8cc1Swenshuai.xi 297*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_SPT4K_CH0 = 11, ///< 4K spliter ch0 298*53ee8cc1Swenshuai.xi 299*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_MHL = 13, ///< MHL 300*53ee8cc1Swenshuai.xi SC2_MAINWIN_IPMUX_SPT4K_CH1 = 14, ///< 4K spliter ch1 301*53ee8cc1Swenshuai.xi } SC2_MAINWIN_IPMUX_TYPE; 302*53ee8cc1Swenshuai.xi 303*53ee8cc1Swenshuai.xi typedef enum 304*53ee8cc1Swenshuai.xi { 305*53ee8cc1Swenshuai.xi SC2_CLK_ADC_A = 0, ///< ADC A 306*53ee8cc1Swenshuai.xi SC2_CLK_HDMI_DVI = 1, ///< DVI 307*53ee8cc1Swenshuai.xi SC2_CLK_VD = 2, ///< VD 308*53ee8cc1Swenshuai.xi SC2_CLK_DC0 = 3, ///< MPEG/DC0 309*53ee8cc1Swenshuai.xi SC2_CLK_ADC_B = 4, ///< ADC_B 310*53ee8cc1Swenshuai.xi 311*53ee8cc1Swenshuai.xi SC2_CLK_ODCLK = 7, ///< ODLCK 312*53ee8cc1Swenshuai.xi SC2_CLK_DC1 = 8, ///< MPEG/DC1 313*53ee8cc1Swenshuai.xi SC2_CLK_ADC_C = 9, ///< ADC 314*53ee8cc1Swenshuai.xi SC2_CLK_ODCLK_B = 10, ///<ODCLK 315*53ee8cc1Swenshuai.xi SC2_CLK_MHL = 13, ///<MHL 316*53ee8cc1Swenshuai.xi } SC2_IDCLK_TYPE; 317*53ee8cc1Swenshuai.xi 318*53ee8cc1Swenshuai.xi void Hal_SC_mux_dispatch(void *pInstance, E_MUX_INPUTPORT src , E_MUX_OUTPUTPORT dest); 319*53ee8cc1Swenshuai.xi void Hal_SC_mux_set_dvi_mux(void *pInstance, MS_U8 PortId, E_OUTPUT_PORT_TYPE enDstPort); 320*53ee8cc1Swenshuai.xi void Hal_SC_mux_set_adc_y_mux(void *pInstance, MS_U8 PortId); 321*53ee8cc1Swenshuai.xi void Hal_SC_mux_set_adc_c_mux(void *pInstance, MS_U8 PortId); 322*53ee8cc1Swenshuai.xi void Hal_SC_set_sync_port_by_dataport(void *pInstance, E_MUX_INPUTPORT src_port ); 323*53ee8cc1Swenshuai.xi 324*53ee8cc1Swenshuai.xi void Hal_SC_mux_set_mainwin_ip_mux(void *pInstance, MS_U8 u8Data_Mux, MS_U8 u8Clk_Mux); 325*53ee8cc1Swenshuai.xi MS_BOOL Hal_SC_mux_get_mainwin_ip_mux(void *pInstance, MS_U8 *pU8Data_Mux, MS_U8 *pU8Clk_Mux); 326*53ee8cc1Swenshuai.xi void Hal_SC_set_subwin_ip_mux(void *pInstance, MS_U8 u8Data_Mux, MS_U8 u8Clk_Mux); 327*53ee8cc1Swenshuai.xi void Hal_SC_mux_set_dipwin_ip_mux(void *pInstance, MS_U8 u8Data_Mux, MS_U8 u8Clk_Mux); 328*53ee8cc1Swenshuai.xi void Hal_SC_EnableCLK_for_DIP(void *pInstance, MS_BOOL bEnable); 329*53ee8cc1Swenshuai.xi 330*53ee8cc1Swenshuai.xi void Hal_SC2_mux_set_mainwin_ip_mux(void *pInstance, MS_U8 u8Data_Mux, MS_U8 u8Clk_Mux); 331*53ee8cc1Swenshuai.xi MS_BOOL Hal_SC2_mux_get_mainwin_ip_mux(void *pInstance, MS_U8 *pU8Data_Mux, MS_U8 *pU8Clk_Mux); 332*53ee8cc1Swenshuai.xi void Hal_SC_mux_SetScalerIndexInformationToADC(void *pInstance, MS_U8 u8ScalerIndex, MS_U16 u16InputSourceType); 333*53ee8cc1Swenshuai.xi 334*53ee8cc1Swenshuai.xi #endif // MHAL_MUX_H 335