xref: /utopia/UTPA2-700.0.x/modules/xc/hal/M7621/pnl/halPNL.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi #ifndef _HAL_PNL_C_
79*53ee8cc1Swenshuai.xi #define _HAL_PNL_C_
80*53ee8cc1Swenshuai.xi 
81*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
82*53ee8cc1Swenshuai.xi //  Include Files
83*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
84*53ee8cc1Swenshuai.xi 
85*53ee8cc1Swenshuai.xi #include "MsCommon.h"
86*53ee8cc1Swenshuai.xi #include "MsTypes.h"
87*53ee8cc1Swenshuai.xi #include "utopia.h"
88*53ee8cc1Swenshuai.xi #include "utopia_dapi.h"
89*53ee8cc1Swenshuai.xi #include "apiPNL.h"
90*53ee8cc1Swenshuai.xi #include "apiPNL_v2.h"
91*53ee8cc1Swenshuai.xi #include "drvPNL.h"
92*53ee8cc1Swenshuai.xi #include "halPNL.h"
93*53ee8cc1Swenshuai.xi #include "PNL_private.h"
94*53ee8cc1Swenshuai.xi #include "pnl_hwreg_utility2.h"
95*53ee8cc1Swenshuai.xi #include "Maxim_pnl_lpll_tbl.h"
96*53ee8cc1Swenshuai.xi #include "Maxim_pnl_lpll_ext_tbl.h"
97*53ee8cc1Swenshuai.xi 
98*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
99*53ee8cc1Swenshuai.xi #include <linux/string.h>
100*53ee8cc1Swenshuai.xi #include <linux/delay.h>
101*53ee8cc1Swenshuai.xi #include <asm/div64.h>
102*53ee8cc1Swenshuai.xi #else
103*53ee8cc1Swenshuai.xi #include "string.h"
104*53ee8cc1Swenshuai.xi #define do_div(x,y) ((x)/=(y))
105*53ee8cc1Swenshuai.xi #endif
106*53ee8cc1Swenshuai.xi 
107*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
108*53ee8cc1Swenshuai.xi //  Driver Compiler Options
109*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
110*53ee8cc1Swenshuai.xi 
111*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
112*53ee8cc1Swenshuai.xi //  Local Defines
113*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
114*53ee8cc1Swenshuai.xi 
115*53ee8cc1Swenshuai.xi #define UNUSED(x)       (x=x)
116*53ee8cc1Swenshuai.xi #if 1
117*53ee8cc1Swenshuai.xi #define HAL_PNL_DBG(_dbgSwitch_, _fmt, _args...)      { if((_dbgSwitch_ & _u16PnlDbgSwitch) != 0) printf("PNL:"_fmt, ##_args); }
118*53ee8cc1Swenshuai.xi #define HAL_MOD_CAL_DBG(x)    //x
119*53ee8cc1Swenshuai.xi #else
120*53ee8cc1Swenshuai.xi #define HAL_PNL_DBG(_dbgSwitch_, _fmt, _args...)      { }
121*53ee8cc1Swenshuai.xi #endif
122*53ee8cc1Swenshuai.xi 
123*53ee8cc1Swenshuai.xi #define DAC_LPLL_ICTRL     0x0002
124*53ee8cc1Swenshuai.xi #define LVDS_LPLL_ICTRL    0x0001
125*53ee8cc1Swenshuai.xi 
126*53ee8cc1Swenshuai.xi //Get MOD calibration time
127*53ee8cc1Swenshuai.xi #define MOD_CAL_TIMER   FALSE
128*53ee8cc1Swenshuai.xi 
129*53ee8cc1Swenshuai.xi #define FRC_PIPE_DELAY_VCNT_FSC_FHD     0x0E
130*53ee8cc1Swenshuai.xi #define FRC_PIPE_DELAY_HCNT_FSC_FHD     0x140
131*53ee8cc1Swenshuai.xi 
132*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
133*53ee8cc1Swenshuai.xi //  Local Structurs
134*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
135*53ee8cc1Swenshuai.xi 
136*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
137*53ee8cc1Swenshuai.xi //  Global Variables
138*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
139*53ee8cc1Swenshuai.xi #define LANE_NUM_EACH_PINMAPPING_GROUP1 4
140*53ee8cc1Swenshuai.xi #define LANE_NUM_EACH_PINMAPPING_GROUP2 4
141*53ee8cc1Swenshuai.xi #define LANE_NUM_EACH_PINMAPPING_GROUP3 4
142*53ee8cc1Swenshuai.xi #define LANE_NUM_EACH_PINMAPPING_GROUP4 2
143*53ee8cc1Swenshuai.xi 
144*53ee8cc1Swenshuai.xi #define PINMAPPING_EXP 16
145*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
146*53ee8cc1Swenshuai.xi //  Local Variables
147*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
148*53ee8cc1Swenshuai.xi MS_U8 LANE_AND_CLK_TBL[VBY1_CLK_TBL_ROW][3]=
149*53ee8cc1Swenshuai.xi { //lane(from)  lane(to) bit(mask)
150*53ee8cc1Swenshuai.xi  { 0, 3, 0x02, },
151*53ee8cc1Swenshuai.xi  { 4, 6, 0x04, },
152*53ee8cc1Swenshuai.xi  { 7, 9, 0x08, },
153*53ee8cc1Swenshuai.xi  { 10, 13, 0x10, }
154*53ee8cc1Swenshuai.xi };
155*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
156*53ee8cc1Swenshuai.xi //  Debug Functions
157*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
158*53ee8cc1Swenshuai.xi 
159*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
160*53ee8cc1Swenshuai.xi //  Local Functions
161*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
162*53ee8cc1Swenshuai.xi static void _MHal_PNL_Auto_Set_Config(void *pInstance,
163*53ee8cc1Swenshuai.xi                                       MS_U16 u16OutputOrder0_3,
164*53ee8cc1Swenshuai.xi                                       MS_U16 u16OutputOrder4_7,
165*53ee8cc1Swenshuai.xi                                       MS_U16 u16OutputOrder8_11,
166*53ee8cc1Swenshuai.xi                                       MS_U16 u16OutputOrder12_13);
167*53ee8cc1Swenshuai.xi #if 0
168*53ee8cc1Swenshuai.xi static void _MHal_PNL_Set_Clk(void *pInstance,
169*53ee8cc1Swenshuai.xi                               MS_U8 u8LaneNum,
170*53ee8cc1Swenshuai.xi                               MS_U16 u16OutputOrder0_3,
171*53ee8cc1Swenshuai.xi                               MS_U16 u16OutputOrder4_7,
172*53ee8cc1Swenshuai.xi                               MS_U16 u16OutputOrder8_11,
173*53ee8cc1Swenshuai.xi                               MS_U16 u16OutputOrder12_13);
174*53ee8cc1Swenshuai.xi #endif
175*53ee8cc1Swenshuai.xi 
176*53ee8cc1Swenshuai.xi static MS_U8 _MHal_PNL_Get_LaneNum(void *pInstance);
177*53ee8cc1Swenshuai.xi 
178*53ee8cc1Swenshuai.xi static MS_BOOL _Hal_MOD_External_eFuse(void);
179*53ee8cc1Swenshuai.xi 
180*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
181*53ee8cc1Swenshuai.xi //  Global Function
182*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
183*53ee8cc1Swenshuai.xi /**
184*53ee8cc1Swenshuai.xi *   @brief: Power On MOD. but not mutex protected
185*53ee8cc1Swenshuai.xi *
186*53ee8cc1Swenshuai.xi */
MHal_MOD_PowerOn(void * pInstance,MS_BOOL bEn,MS_U8 u8LPLL_Type,MS_U8 DualModeType,MS_U16 u16OutputCFG0_7,MS_U16 u16OutputCFG8_15,MS_U16 u16OutputCFG16_21)187*53ee8cc1Swenshuai.xi MS_U8 MHal_MOD_PowerOn(void *pInstance, MS_BOOL bEn, MS_U8 u8LPLL_Type,MS_U8 DualModeType, MS_U16 u16OutputCFG0_7, MS_U16 u16OutputCFG8_15, MS_U16 u16OutputCFG16_21)
188*53ee8cc1Swenshuai.xi {
189*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
190*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
191*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
192*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
193*53ee8cc1Swenshuai.xi 
194*53ee8cc1Swenshuai.xi     if( bEn )
195*53ee8cc1Swenshuai.xi     {
196*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, 0x00, BIT(8));
197*53ee8cc1Swenshuai.xi 
198*53ee8cc1Swenshuai.xi         //analog MOD power down. 1: power down, 0: power up
199*53ee8cc1Swenshuai.xi         // For Mod2 no output signel
200*53ee8cc1Swenshuai.xi         ///////////////////////////////////////////////////
201*53ee8cc1Swenshuai.xi 
202*53ee8cc1Swenshuai.xi         //2. Power on MOD (current and regulator)
203*53ee8cc1Swenshuai.xi         if(u8LPLL_Type == E_PNL_TYPE_TTL)
204*53ee8cc1Swenshuai.xi         {
205*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, BIT(0) , BIT(0));
206*53ee8cc1Swenshuai.xi         }
207*53ee8cc1Swenshuai.xi         else
208*53ee8cc1Swenshuai.xi         {
209*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0x00 , BIT(0));
210*53ee8cc1Swenshuai.xi         }
211*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, BIT(8) , BIT(8));
212*53ee8cc1Swenshuai.xi 
213*53ee8cc1Swenshuai.xi 
214*53ee8cc1Swenshuai.xi         // 3. 4. 5.
215*53ee8cc1Swenshuai.xi         MHal_Output_LVDS_Pair_Setting(pInstance, DualModeType, u16OutputCFG0_7, u16OutputCFG8_15, u16OutputCFG16_21);
216*53ee8cc1Swenshuai.xi 
217*53ee8cc1Swenshuai.xi 
218*53ee8cc1Swenshuai.xi         //enable ib, enable ck
219*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, (BIT(1) | BIT(0)), (BIT(1) | BIT(0)));
220*53ee8cc1Swenshuai.xi 
221*53ee8cc1Swenshuai.xi         // clock gen of dot-mini
222*53ee8cc1Swenshuai.xi         if(u8LPLL_Type == E_PNL_TYPE_MINILVDS)
223*53ee8cc1Swenshuai.xi         {
224*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x4400);
225*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x4400);
226*53ee8cc1Swenshuai.xi         }
227*53ee8cc1Swenshuai.xi         else if((u8LPLL_Type == E_PNL_LPLL_VBY1_10BIT_4LANE)||
228*53ee8cc1Swenshuai.xi                 (u8LPLL_Type == E_PNL_LPLL_VBY1_10BIT_2LANE)||
229*53ee8cc1Swenshuai.xi                 (u8LPLL_Type == E_PNL_LPLL_VBY1_8BIT_4LANE) ||
230*53ee8cc1Swenshuai.xi                 (u8LPLL_Type == E_PNL_LPLL_VBY1_8BIT_2LANE))
231*53ee8cc1Swenshuai.xi 
232*53ee8cc1Swenshuai.xi         {
233*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x0400);  // [11:8]reg_ckg_dot_mini_pre2_osd
234*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x0044);  // [3:0]reg_ckg_dot_mini_osd
235*53ee8cc1Swenshuai.xi                                                     // [7:4]reg_ckg_dot_mini_pre_osd
236*53ee8cc1Swenshuai.xi         }
237*53ee8cc1Swenshuai.xi         //// for osd dedicated output port, 1 port for video and 1 port for osd
238*53ee8cc1Swenshuai.xi         else if((u8LPLL_Type == E_PNL_TYPE_HS_LVDS)&&
239*53ee8cc1Swenshuai.xi                 (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Mode == E_PNL_MODE_SINGLE))
240*53ee8cc1Swenshuai.xi         {
241*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x0400);  // [11:8]reg_ckg_dot_mini_pre2_osd
242*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x0044);  // [3:0]reg_ckg_dot_mini_osd
243*53ee8cc1Swenshuai.xi                                                     // [7:4]reg_ckg_dot_mini_pre_osd
244*53ee8cc1Swenshuai.xi         }
245*53ee8cc1Swenshuai.xi         #if 0 // this only for 8V4O case,  no need this for Maxim 23x23 8V case
246*53ee8cc1Swenshuai.xi         else if(u8LPLL_Type == E_PNL_LPLL_VBY1_10BIT_8LANE)
247*53ee8cc1Swenshuai.xi         {
248*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x0440);  // [11:8]reg_ckg_dot_mini_pre2_osd
249*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x0044);  // [3:0]reg_ckg_dot_mini_osd
250*53ee8cc1Swenshuai.xi         }
251*53ee8cc1Swenshuai.xi         #endif
252*53ee8cc1Swenshuai.xi         else
253*53ee8cc1Swenshuai.xi         {
254*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x0000);
255*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x0000);
256*53ee8cc1Swenshuai.xi         }
257*53ee8cc1Swenshuai.xi 
258*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_5B_L, 0x0008, 0x0008); // reg_fix_cnt_clr
259*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_5B_L, 0x0000, 0x0008);
260*53ee8cc1Swenshuai.xi 
261*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_7D_L, 0x0080, 0x0080); // reg_proc_st_clr
262*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_7D_L, 0x0000, 0x0080);
263*53ee8cc1Swenshuai.xi 
264*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_7E_L, 0x0080, 0x0080); // reg_unlock_cnt_clr
265*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_7E_L, 0x0000, 0x0080);
266*53ee8cc1Swenshuai.xi 
267*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0x0000, 0x8000);
268*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0x8000, 0x8000);
269*53ee8cc1Swenshuai.xi     }
270*53ee8cc1Swenshuai.xi     else
271*53ee8cc1Swenshuai.xi     {
272*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, BIT(8), BIT(8));
273*53ee8cc1Swenshuai.xi         if(u8LPLL_Type !=E_PNL_TYPE_MINILVDS)
274*53ee8cc1Swenshuai.xi         {
275*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, BIT(0), BIT(0));                              //analog MOD power down. 1: power down, 0: power up
276*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0x00, BIT(8));
277*53ee8cc1Swenshuai.xi         }
278*53ee8cc1Swenshuai.xi 
279*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0, (BIT(1) | BIT(0) ));                           //enable ib, enable ck
280*53ee8cc1Swenshuai.xi 
281*53ee8cc1Swenshuai.xi         // clock gen of dot-mini
282*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x1100);
283*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x1100);
284*53ee8cc1Swenshuai.xi 
285*53ee8cc1Swenshuai.xi         if(  IsVBY1(u8LPLL_Type) )
286*53ee8cc1Swenshuai.xi         {
287*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0020,0x0020);
288*53ee8cc1Swenshuai.xi             MsOS_DelayTask(1);
289*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0000);
290*53ee8cc1Swenshuai.xi             MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0000);
291*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0000,0x0020);
292*53ee8cc1Swenshuai.xi         }
293*53ee8cc1Swenshuai.xi     }
294*53ee8cc1Swenshuai.xi     return 1;
295*53ee8cc1Swenshuai.xi }
296*53ee8cc1Swenshuai.xi 
297*53ee8cc1Swenshuai.xi /**
298*53ee8cc1Swenshuai.xi *   @brief: Setup the PVDD power 1:2.5V, 0:3.3V
299*53ee8cc1Swenshuai.xi *
300*53ee8cc1Swenshuai.xi */
MHal_MOD_PVDD_Power_Setting(void * pInstance,MS_BOOL bIs2p5)301*53ee8cc1Swenshuai.xi void MHal_MOD_PVDD_Power_Setting(void *pInstance, MS_BOOL bIs2p5)
302*53ee8cc1Swenshuai.xi {
303*53ee8cc1Swenshuai.xi     //MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, ((bIs2p5)? BIT(6):0), BIT(6));    //MOD PVDD=1: 0.9
304*53ee8cc1Swenshuai.xi }
305*53ee8cc1Swenshuai.xi 
MHal_PNL_TCON_Init(void * pInstance)306*53ee8cc1Swenshuai.xi void MHal_PNL_TCON_Init(void *pInstance)
307*53ee8cc1Swenshuai.xi {
308*53ee8cc1Swenshuai.xi 
309*53ee8cc1Swenshuai.xi }
310*53ee8cc1Swenshuai.xi 
MHal_Shift_LVDS_Pair(void * pInstance,MS_U8 Type)311*53ee8cc1Swenshuai.xi void MHal_Shift_LVDS_Pair(void *pInstance, MS_U8 Type)
312*53ee8cc1Swenshuai.xi {
313*53ee8cc1Swenshuai.xi     if(Type == 1)
314*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_42_L, (BIT(7) | BIT(6)), (BIT(7) | BIT(6))); // shift_lvds_pair, set LVDS Mode3
315*53ee8cc1Swenshuai.xi     else
316*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_42_L, 0x0000, (BIT(7) | BIT(6)));
317*53ee8cc1Swenshuai.xi 
318*53ee8cc1Swenshuai.xi }
319*53ee8cc1Swenshuai.xi 
MHal_Output_LVDS_Pair_Setting(void * pInstance,MS_U8 Type,MS_U16 u16OutputCFG0_7,MS_U16 u16OutputCFG8_15,MS_U16 u16OutputCFG16_21)320*53ee8cc1Swenshuai.xi void MHal_Output_LVDS_Pair_Setting(void *pInstance, MS_U8 Type, MS_U16 u16OutputCFG0_7, MS_U16 u16OutputCFG8_15, MS_U16 u16OutputCFG16_21)
321*53ee8cc1Swenshuai.xi {
322*53ee8cc1Swenshuai.xi 
323*53ee8cc1Swenshuai.xi     if(Type == LVDS_DUAL_OUTPUT_SPECIAL )
324*53ee8cc1Swenshuai.xi     {
325*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0555);
326*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x1554);
327*53ee8cc1Swenshuai.xi     }
328*53ee8cc1Swenshuai.xi     else if(Type == LVDS_SINGLE_OUTPUT_A)
329*53ee8cc1Swenshuai.xi     {
330*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_00_L, 0x5550, 0xFFF0);
331*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0555);
332*53ee8cc1Swenshuai.xi     }
333*53ee8cc1Swenshuai.xi     else if( Type == LVDS_SINGLE_OUTPUT_B)
334*53ee8cc1Swenshuai.xi     {
335*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_00_L, 0x5550, 0xFFF0);
336*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0555);
337*53ee8cc1Swenshuai.xi     }
338*53ee8cc1Swenshuai.xi     else if( Type == LVDS_OUTPUT_User)
339*53ee8cc1Swenshuai.xi     {
340*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, u16OutputCFG0_7);
341*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, u16OutputCFG8_15);
342*53ee8cc1Swenshuai.xi     }
343*53ee8cc1Swenshuai.xi     else
344*53ee8cc1Swenshuai.xi     {
345*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_00_L, 0x5550, 0xFFF0);
346*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0555);
347*53ee8cc1Swenshuai.xi     }
348*53ee8cc1Swenshuai.xi 
349*53ee8cc1Swenshuai.xi     MsOS_DelayTask(2);
350*53ee8cc1Swenshuai.xi 
351*53ee8cc1Swenshuai.xi 
352*53ee8cc1Swenshuai.xi }
353*53ee8cc1Swenshuai.xi 
_MHal_PNL_Get_LaneNum(void * pInstance)354*53ee8cc1Swenshuai.xi static MS_U8 _MHal_PNL_Get_LaneNum(void *pInstance)
355*53ee8cc1Swenshuai.xi {
356*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
357*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
358*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
359*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
360*53ee8cc1Swenshuai.xi 
361*53ee8cc1Swenshuai.xi     MS_U8 u8LaneNum = 0;
362*53ee8cc1Swenshuai.xi     //check lane num
363*53ee8cc1Swenshuai.xi     if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_8LANE)
364*53ee8cc1Swenshuai.xi      ||(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_8LANE))
365*53ee8cc1Swenshuai.xi     {
366*53ee8cc1Swenshuai.xi         u8LaneNum = 8;
367*53ee8cc1Swenshuai.xi     }
368*53ee8cc1Swenshuai.xi     else if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_4LANE)
369*53ee8cc1Swenshuai.xi           ||(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_4LANE))
370*53ee8cc1Swenshuai.xi     {
371*53ee8cc1Swenshuai.xi         u8LaneNum = 4;
372*53ee8cc1Swenshuai.xi     }
373*53ee8cc1Swenshuai.xi     else if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_2LANE)
374*53ee8cc1Swenshuai.xi           ||(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_2LANE))
375*53ee8cc1Swenshuai.xi     {
376*53ee8cc1Swenshuai.xi         u8LaneNum = 2;
377*53ee8cc1Swenshuai.xi     }
378*53ee8cc1Swenshuai.xi     else
379*53ee8cc1Swenshuai.xi     {
380*53ee8cc1Swenshuai.xi         u8LaneNum = 0;
381*53ee8cc1Swenshuai.xi     }
382*53ee8cc1Swenshuai.xi     return u8LaneNum;
383*53ee8cc1Swenshuai.xi }
384*53ee8cc1Swenshuai.xi 
385*53ee8cc1Swenshuai.xi 
_MHal_PNL_Auto_Set_Config(void * pInstance,MS_U16 u16OutputOrder0_3,MS_U16 u16OutputOrder4_7,MS_U16 u16OutputOrder8_11,MS_U16 u16OutputOrder12_13)386*53ee8cc1Swenshuai.xi static void _MHal_PNL_Auto_Set_Config(void *pInstance,
387*53ee8cc1Swenshuai.xi                                       MS_U16 u16OutputOrder0_3,
388*53ee8cc1Swenshuai.xi                                       MS_U16 u16OutputOrder4_7,
389*53ee8cc1Swenshuai.xi                                       MS_U16 u16OutputOrder8_11,
390*53ee8cc1Swenshuai.xi                                       MS_U16 u16OutputOrder12_13)
391*53ee8cc1Swenshuai.xi {
392*53ee8cc1Swenshuai.xi     //attention : This function just support vby1 now.
393*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
394*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
395*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
396*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
397*53ee8cc1Swenshuai.xi 
398*53ee8cc1Swenshuai.xi 
399*53ee8cc1Swenshuai.xi     MS_U8   u8OutputConfigCount = 0;
400*53ee8cc1Swenshuai.xi     MS_U16  u16Config =0;
401*53ee8cc1Swenshuai.xi     MS_U8   u8Count = 0;
402*53ee8cc1Swenshuai.xi     MS_U8   u8LaneNum = 0;
403*53ee8cc1Swenshuai.xi     MS_BOOL bSkip = TRUE;
404*53ee8cc1Swenshuai.xi 
405*53ee8cc1Swenshuai.xi     //check lane num
406*53ee8cc1Swenshuai.xi     u8LaneNum = _MHal_PNL_Get_LaneNum(pInstance);
407*53ee8cc1Swenshuai.xi     if(u8LaneNum!=0)
408*53ee8cc1Swenshuai.xi     {
409*53ee8cc1Swenshuai.xi         bSkip = FALSE;
410*53ee8cc1Swenshuai.xi     }
411*53ee8cc1Swenshuai.xi     else
412*53ee8cc1Swenshuai.xi     {
413*53ee8cc1Swenshuai.xi         bSkip = TRUE;
414*53ee8cc1Swenshuai.xi 
415*53ee8cc1Swenshuai.xi         //use default config
416*53ee8cc1Swenshuai.xi         MHal_Output_LVDS_Pair_Setting(pInstance,
417*53ee8cc1Swenshuai.xi                                       pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type,
418*53ee8cc1Swenshuai.xi                                       pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7,
419*53ee8cc1Swenshuai.xi                                       pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15,
420*53ee8cc1Swenshuai.xi                                       pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
421*53ee8cc1Swenshuai.xi     }
422*53ee8cc1Swenshuai.xi 
423*53ee8cc1Swenshuai.xi     if(!bSkip)
424*53ee8cc1Swenshuai.xi     {
425*53ee8cc1Swenshuai.xi         //set output config
426*53ee8cc1Swenshuai.xi         u16Config = 0;
427*53ee8cc1Swenshuai.xi         u8OutputConfigCount = 0;
428*53ee8cc1Swenshuai.xi         for( u8Count = 0 ; u8Count < LANE_NUM_EACH_PINMAPPING_GROUP1 ; u8Count++ )
429*53ee8cc1Swenshuai.xi         {
430*53ee8cc1Swenshuai.xi             if( ( u16OutputOrder0_3 % PINMAPPING_EXP ) < u8LaneNum)
431*53ee8cc1Swenshuai.xi             {
432*53ee8cc1Swenshuai.xi                 u16Config += CONFIG_FOR_VBY1_DATA<<u8OutputConfigCount;
433*53ee8cc1Swenshuai.xi             }
434*53ee8cc1Swenshuai.xi             u16OutputOrder0_3 = u16OutputOrder0_3 / PINMAPPING_EXP;
435*53ee8cc1Swenshuai.xi             u8OutputConfigCount += CONFIG_FOR_VBY1_DATA_BIT_NUM;
436*53ee8cc1Swenshuai.xi         }
437*53ee8cc1Swenshuai.xi         for( u8Count = 0 ; u8Count < LANE_NUM_EACH_PINMAPPING_GROUP2 ; u8Count++ )
438*53ee8cc1Swenshuai.xi         {
439*53ee8cc1Swenshuai.xi             if( (u16OutputOrder4_7 % PINMAPPING_EXP ) < u8LaneNum)
440*53ee8cc1Swenshuai.xi             {
441*53ee8cc1Swenshuai.xi                 u16Config += CONFIG_FOR_VBY1_DATA<<u8OutputConfigCount;
442*53ee8cc1Swenshuai.xi             }
443*53ee8cc1Swenshuai.xi             u16OutputOrder4_7 = u16OutputOrder4_7 / PINMAPPING_EXP;
444*53ee8cc1Swenshuai.xi             u8OutputConfigCount += CONFIG_FOR_VBY1_DATA_BIT_NUM;
445*53ee8cc1Swenshuai.xi         }
446*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, u16Config);
447*53ee8cc1Swenshuai.xi 
448*53ee8cc1Swenshuai.xi         u16Config =0;
449*53ee8cc1Swenshuai.xi         u8OutputConfigCount = 0;
450*53ee8cc1Swenshuai.xi         for( u8Count = 0 ; u8Count < LANE_NUM_EACH_PINMAPPING_GROUP3 ; u8Count++ )
451*53ee8cc1Swenshuai.xi         {
452*53ee8cc1Swenshuai.xi             if( (u16OutputOrder8_11 % PINMAPPING_EXP ) < u8LaneNum)
453*53ee8cc1Swenshuai.xi             {
454*53ee8cc1Swenshuai.xi                 u16Config += CONFIG_FOR_VBY1_DATA<<u8OutputConfigCount;
455*53ee8cc1Swenshuai.xi             }
456*53ee8cc1Swenshuai.xi             u16OutputOrder8_11 = u16OutputOrder8_11 / PINMAPPING_EXP;
457*53ee8cc1Swenshuai.xi             u8OutputConfigCount += CONFIG_FOR_VBY1_DATA_BIT_NUM;
458*53ee8cc1Swenshuai.xi         }
459*53ee8cc1Swenshuai.xi         for( u8Count = 0 ; u8Count < LANE_NUM_EACH_PINMAPPING_GROUP4 ; u8Count++ )
460*53ee8cc1Swenshuai.xi         {
461*53ee8cc1Swenshuai.xi             if( (u16OutputOrder12_13 % PINMAPPING_EXP ) < u8LaneNum)
462*53ee8cc1Swenshuai.xi             {
463*53ee8cc1Swenshuai.xi                 u16Config += CONFIG_FOR_VBY1_DATA<<u8OutputConfigCount;
464*53ee8cc1Swenshuai.xi             }
465*53ee8cc1Swenshuai.xi             u16OutputOrder12_13 = u16OutputOrder12_13 / PINMAPPING_EXP;
466*53ee8cc1Swenshuai.xi             u8OutputConfigCount += CONFIG_FOR_VBY1_DATA_BIT_NUM;
467*53ee8cc1Swenshuai.xi         }
468*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, u16Config);
469*53ee8cc1Swenshuai.xi 
470*53ee8cc1Swenshuai.xi         pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7 = MOD_A_R2BYTE(REG_MOD_A_BK00_00_L);
471*53ee8cc1Swenshuai.xi         pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15 = MOD_A_R2BYTE(REG_MOD_A_BK00_01_L);
472*53ee8cc1Swenshuai.xi     }
473*53ee8cc1Swenshuai.xi }
474*53ee8cc1Swenshuai.xi 
475*53ee8cc1Swenshuai.xi #if 0
476*53ee8cc1Swenshuai.xi static void _MHal_PNL_Set_Clk(void *pInstance,
477*53ee8cc1Swenshuai.xi                               MS_U8 Type,
478*53ee8cc1Swenshuai.xi                               MS_U16 u16OutputOrder0_3,
479*53ee8cc1Swenshuai.xi                               MS_U16 u16OutputOrder4_7,
480*53ee8cc1Swenshuai.xi                               MS_U16 u16OutputOrder8_11,
481*53ee8cc1Swenshuai.xi                               MS_U16 u16OutputOrder12_13)
482*53ee8cc1Swenshuai.xi {
483*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
484*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
485*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
486*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
487*53ee8cc1Swenshuai.xi 
488*53ee8cc1Swenshuai.xi     if(Type == APIPNL_OUTPUT_CHANNEL_ORDER_USER )
489*53ee8cc1Swenshuai.xi     {
490*53ee8cc1Swenshuai.xi         MS_U8 u8Clk = 0;
491*53ee8cc1Swenshuai.xi         MS_U8   u8LaneNum = 0;
492*53ee8cc1Swenshuai.xi         MS_BOOL bSkip = TRUE;
493*53ee8cc1Swenshuai.xi         MS_U8   u8Count = 0;
494*53ee8cc1Swenshuai.xi         MS_U8   u8Count1 = 0;
495*53ee8cc1Swenshuai.xi         MS_U8   u8StartLane = 0;
496*53ee8cc1Swenshuai.xi 
497*53ee8cc1Swenshuai.xi         //check lane num
498*53ee8cc1Swenshuai.xi         u8LaneNum = _MHal_PNL_Get_LaneNum(pInstance);
499*53ee8cc1Swenshuai.xi         if(u8LaneNum!=0)
500*53ee8cc1Swenshuai.xi         {
501*53ee8cc1Swenshuai.xi             bSkip = FALSE;
502*53ee8cc1Swenshuai.xi         }
503*53ee8cc1Swenshuai.xi         else
504*53ee8cc1Swenshuai.xi         {
505*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x1F, 0x1F); //open all clk
506*53ee8cc1Swenshuai.xi             bSkip = TRUE;
507*53ee8cc1Swenshuai.xi         }
508*53ee8cc1Swenshuai.xi 
509*53ee8cc1Swenshuai.xi         //count clk
510*53ee8cc1Swenshuai.xi         if(!bSkip)
511*53ee8cc1Swenshuai.xi         {
512*53ee8cc1Swenshuai.xi             u8Clk = 0;
513*53ee8cc1Swenshuai.xi             u8StartLane = 0;
514*53ee8cc1Swenshuai.xi             for( u8Count = u8StartLane ; u8Count < (u8StartLane+LANE_NUM_EACH_PINMAPPING_GROUP1) ; u8Count++ )
515*53ee8cc1Swenshuai.xi             {//lane 0 - lane 3
516*53ee8cc1Swenshuai.xi                 if( ( u16OutputOrder0_3 % PINMAPPING_EXP ) < u8LaneNum)
517*53ee8cc1Swenshuai.xi                 {
518*53ee8cc1Swenshuai.xi                     u8Count1 = 0;
519*53ee8cc1Swenshuai.xi                     do
520*53ee8cc1Swenshuai.xi                     {
521*53ee8cc1Swenshuai.xi                         if(u8Count>=LANE_AND_CLK_TBL[u8Count1][0] && u8Count<=LANE_AND_CLK_TBL[u8Count1][1])
522*53ee8cc1Swenshuai.xi                         {
523*53ee8cc1Swenshuai.xi                             u8Clk |= LANE_AND_CLK_TBL[u8Count1][2];
524*53ee8cc1Swenshuai.xi                             u8Clk |= 0x01;//mod_a_reg38 [1]:clk enable
525*53ee8cc1Swenshuai.xi                             break;
526*53ee8cc1Swenshuai.xi                         }
527*53ee8cc1Swenshuai.xi                         u8Count1 ++;
528*53ee8cc1Swenshuai.xi                     }
529*53ee8cc1Swenshuai.xi                     while(u8Count1<VBY1_CLK_TBL_ROW);
530*53ee8cc1Swenshuai.xi                 }
531*53ee8cc1Swenshuai.xi                 u16OutputOrder0_3 /= PINMAPPING_EXP;
532*53ee8cc1Swenshuai.xi             }
533*53ee8cc1Swenshuai.xi 
534*53ee8cc1Swenshuai.xi             u8StartLane = 4;
535*53ee8cc1Swenshuai.xi             for( u8Count = u8StartLane ; u8Count < (u8StartLane+LANE_NUM_EACH_PINMAPPING_GROUP2) ; u8Count++ )
536*53ee8cc1Swenshuai.xi             {//lane 4 - lane 7
537*53ee8cc1Swenshuai.xi                 if( ( u16OutputOrder4_7 % PINMAPPING_EXP ) < u8LaneNum)
538*53ee8cc1Swenshuai.xi                 {
539*53ee8cc1Swenshuai.xi                     u8Count1 = 0;
540*53ee8cc1Swenshuai.xi                     do
541*53ee8cc1Swenshuai.xi                     {
542*53ee8cc1Swenshuai.xi                         if(u8Count>=LANE_AND_CLK_TBL[u8Count1][0] && u8Count<=LANE_AND_CLK_TBL[u8Count1][1])
543*53ee8cc1Swenshuai.xi                         {
544*53ee8cc1Swenshuai.xi                             u8Clk |= LANE_AND_CLK_TBL[u8Count1][2];
545*53ee8cc1Swenshuai.xi                             u8Clk |= 0x01;//mod_a_reg38 [1]:clk enable
546*53ee8cc1Swenshuai.xi                             break;
547*53ee8cc1Swenshuai.xi                         }
548*53ee8cc1Swenshuai.xi                         u8Count1 ++;
549*53ee8cc1Swenshuai.xi                     }
550*53ee8cc1Swenshuai.xi                     while(u8Count1<VBY1_CLK_TBL_ROW);
551*53ee8cc1Swenshuai.xi                 }
552*53ee8cc1Swenshuai.xi                 u16OutputOrder4_7 /= PINMAPPING_EXP;
553*53ee8cc1Swenshuai.xi             }
554*53ee8cc1Swenshuai.xi 
555*53ee8cc1Swenshuai.xi             u8StartLane = 8;
556*53ee8cc1Swenshuai.xi             for( u8Count = u8StartLane ; u8Count < (u8StartLane+LANE_NUM_EACH_PINMAPPING_GROUP3) ; u8Count++ )
557*53ee8cc1Swenshuai.xi             {//lane 8 - lane 11
558*53ee8cc1Swenshuai.xi                 if( ( u16OutputOrder8_11 % PINMAPPING_EXP ) < u8LaneNum)
559*53ee8cc1Swenshuai.xi                 {
560*53ee8cc1Swenshuai.xi                     u8Count1 = 0;
561*53ee8cc1Swenshuai.xi                     do
562*53ee8cc1Swenshuai.xi                     {
563*53ee8cc1Swenshuai.xi                         if(u8Count>=LANE_AND_CLK_TBL[u8Count1][0] && u8Count<=LANE_AND_CLK_TBL[u8Count1][1])
564*53ee8cc1Swenshuai.xi                         {
565*53ee8cc1Swenshuai.xi                             u8Clk |= LANE_AND_CLK_TBL[u8Count1][2];
566*53ee8cc1Swenshuai.xi                             u8Clk |= 0x01;//mod_a_reg38 [1]:clk enable
567*53ee8cc1Swenshuai.xi                             break;
568*53ee8cc1Swenshuai.xi                         }
569*53ee8cc1Swenshuai.xi                         u8Count1 ++;
570*53ee8cc1Swenshuai.xi                     }
571*53ee8cc1Swenshuai.xi                     while(u8Count1<VBY1_CLK_TBL_ROW);
572*53ee8cc1Swenshuai.xi                 }
573*53ee8cc1Swenshuai.xi                 u16OutputOrder8_11 /= PINMAPPING_EXP;
574*53ee8cc1Swenshuai.xi 
575*53ee8cc1Swenshuai.xi             }
576*53ee8cc1Swenshuai.xi 
577*53ee8cc1Swenshuai.xi             u8StartLane = 12;
578*53ee8cc1Swenshuai.xi             for( u8Count = u8StartLane ; u8Count < (u8StartLane+LANE_NUM_EACH_PINMAPPING_GROUP4) ; u8Count++ )
579*53ee8cc1Swenshuai.xi             {//lane 12 - lane 13
580*53ee8cc1Swenshuai.xi                 if( ( u16OutputOrder12_13 % PINMAPPING_EXP ) < u8LaneNum)
581*53ee8cc1Swenshuai.xi                 {
582*53ee8cc1Swenshuai.xi                     u8Count1 = 0;
583*53ee8cc1Swenshuai.xi                     do
584*53ee8cc1Swenshuai.xi                     {
585*53ee8cc1Swenshuai.xi                         if(u8Count>=LANE_AND_CLK_TBL[u8Count1][0] && u8Count<=LANE_AND_CLK_TBL[u8Count1][1])
586*53ee8cc1Swenshuai.xi                         {
587*53ee8cc1Swenshuai.xi                             u8Clk |= LANE_AND_CLK_TBL[u8Count1][2];
588*53ee8cc1Swenshuai.xi                             u8Clk |= 0x01;//mod_a_reg38 [1]:clk enable
589*53ee8cc1Swenshuai.xi                             break;
590*53ee8cc1Swenshuai.xi                         }
591*53ee8cc1Swenshuai.xi                         u8Count1 ++;
592*53ee8cc1Swenshuai.xi                     }
593*53ee8cc1Swenshuai.xi                     while(u8Count1<VBY1_CLK_TBL_ROW);
594*53ee8cc1Swenshuai.xi                 }
595*53ee8cc1Swenshuai.xi                 u16OutputOrder12_13 /= PINMAPPING_EXP;
596*53ee8cc1Swenshuai.xi             }
597*53ee8cc1Swenshuai.xi 
598*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, u8Clk, 0x1F);
599*53ee8cc1Swenshuai.xi         }
600*53ee8cc1Swenshuai.xi     }
601*53ee8cc1Swenshuai.xi     else
602*53ee8cc1Swenshuai.xi     {
603*53ee8cc1Swenshuai.xi         if(   (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_8LANE)
604*53ee8cc1Swenshuai.xi             ||(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_8LANE))
605*53ee8cc1Swenshuai.xi         {
606*53ee8cc1Swenshuai.xi             if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1))
607*53ee8cc1Swenshuai.xi             {
608*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x0F, 0x1F);
609*53ee8cc1Swenshuai.xi             }
610*53ee8cc1Swenshuai.xi             else
611*53ee8cc1Swenshuai.xi             {
612*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x0F, 0x1F);
613*53ee8cc1Swenshuai.xi             }
614*53ee8cc1Swenshuai.xi         }
615*53ee8cc1Swenshuai.xi         else if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_LVDS)
616*53ee8cc1Swenshuai.xi         {//LVDS
617*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x1F, 0x1F);
618*53ee8cc1Swenshuai.xi         }
619*53ee8cc1Swenshuai.xi         else if(   (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_4LANE)
620*53ee8cc1Swenshuai.xi                  ||(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_4LANE))
621*53ee8cc1Swenshuai.xi         {
622*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x03, 0x1F);
623*53ee8cc1Swenshuai.xi         }
624*53ee8cc1Swenshuai.xi         else if(   (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_2LANE)
625*53ee8cc1Swenshuai.xi                  ||(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_2LANE))
626*53ee8cc1Swenshuai.xi         {
627*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x03, 0x1F);
628*53ee8cc1Swenshuai.xi         }
629*53ee8cc1Swenshuai.xi         else
630*53ee8cc1Swenshuai.xi         {
631*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x1F, 0x1F);
632*53ee8cc1Swenshuai.xi         }
633*53ee8cc1Swenshuai.xi     }
634*53ee8cc1Swenshuai.xi }
635*53ee8cc1Swenshuai.xi #endif
636*53ee8cc1Swenshuai.xi 
MHal_Output_Channel_Order(void * pInstance,MS_U8 Type,MS_U16 u16OutputOrder0_3,MS_U16 u16OutputOrder4_7,MS_U16 u16OutputOrder8_11,MS_U16 u16OutputOrder12_13)637*53ee8cc1Swenshuai.xi void MHal_Output_Channel_Order(void *pInstance,
638*53ee8cc1Swenshuai.xi                                MS_U8 Type,
639*53ee8cc1Swenshuai.xi                                MS_U16 u16OutputOrder0_3,
640*53ee8cc1Swenshuai.xi                                MS_U16 u16OutputOrder4_7,
641*53ee8cc1Swenshuai.xi                                MS_U16 u16OutputOrder8_11,
642*53ee8cc1Swenshuai.xi                                MS_U16 u16OutputOrder12_13)
643*53ee8cc1Swenshuai.xi {
644*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
645*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
646*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
647*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
648*53ee8cc1Swenshuai.xi 
649*53ee8cc1Swenshuai.xi     if(Type == APIPNL_OUTPUT_CHANNEL_ORDER_USER )
650*53ee8cc1Swenshuai.xi     {
651*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_08_L, u16OutputOrder0_3);
652*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_09_L, u16OutputOrder4_7);
653*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_0A_L, u16OutputOrder8_11);
654*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_0B_L, u16OutputOrder12_13);
655*53ee8cc1Swenshuai.xi     }
656*53ee8cc1Swenshuai.xi     else
657*53ee8cc1Swenshuai.xi     {
658*53ee8cc1Swenshuai.xi         if(   (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_8LANE)
659*53ee8cc1Swenshuai.xi             ||(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_8LANE))
660*53ee8cc1Swenshuai.xi         {
661*53ee8cc1Swenshuai.xi             if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1)) // 2 Divisoin
662*53ee8cc1Swenshuai.xi             {
663*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_08_L, 0x6420);
664*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_09_L, 0x7531);
665*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_0A_L, 0xBA98);
666*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_0B_L, 0x0000);
667*53ee8cc1Swenshuai.xi             }
668*53ee8cc1Swenshuai.xi             else
669*53ee8cc1Swenshuai.xi             {
670*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_08_L, 0x3210);
671*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_09_L, 0x7654);
672*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_0A_L, 0xBA98);
673*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_0B_L, 0x0000);
674*53ee8cc1Swenshuai.xi             }
675*53ee8cc1Swenshuai.xi         }
676*53ee8cc1Swenshuai.xi         else if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_LVDS)
677*53ee8cc1Swenshuai.xi         {//LVDS
678*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_08_L, 0x10DC);
679*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_09_L, 0x5432);
680*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_0A_L, 0x9876);
681*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_0B_L, 0xFEBA);
682*53ee8cc1Swenshuai.xi         }
683*53ee8cc1Swenshuai.xi         else
684*53ee8cc1Swenshuai.xi         {// default is VB1 4lane/2lane
685*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_08_L, 0x3210);
686*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_09_L, 0x7654);
687*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_0A_L, 0xBA98);
688*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_0B_L, 0x0000);
689*53ee8cc1Swenshuai.xi         }
690*53ee8cc1Swenshuai.xi     }
691*53ee8cc1Swenshuai.xi 
692*53ee8cc1Swenshuai.xi }
693*53ee8cc1Swenshuai.xi 
MHal_PQ_Clock_Gen_For_Gamma(void * pInstance)694*53ee8cc1Swenshuai.xi void MHal_PQ_Clock_Gen_For_Gamma(void *pInstance)
695*53ee8cc1Swenshuai.xi {
696*53ee8cc1Swenshuai.xi     W2BYTEMSK(REG_CLKGEN0_52_L, 0x00, 0x07);
697*53ee8cc1Swenshuai.xi }
698*53ee8cc1Swenshuai.xi 
MHal_VOP_SetGammaMappingMode(void * pInstance,MS_U8 u8Mapping)699*53ee8cc1Swenshuai.xi void MHal_VOP_SetGammaMappingMode(void *pInstance, MS_U8 u8Mapping)
700*53ee8cc1Swenshuai.xi {
701*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
702*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
703*53ee8cc1Swenshuai.xi 
704*53ee8cc1Swenshuai.xi     if(u8Mapping & GAMMA_MAPPING)
705*53ee8cc1Swenshuai.xi     {
706*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_74_L, (u8Mapping & GAMMA_10BIT_MAPPING)? BIT(15):0, BIT(15));
707*53ee8cc1Swenshuai.xi     }
708*53ee8cc1Swenshuai.xi     else
709*53ee8cc1Swenshuai.xi     {
710*53ee8cc1Swenshuai.xi         PNL_ASSERT(0, "Invalid eSupportGammaMapMode [%d] Passed to [%s], please make sure the u8Mapping[%d] is valid\n.",
711*53ee8cc1Swenshuai.xi                        u8Mapping, __FUNCTION__, u8Mapping);
712*53ee8cc1Swenshuai.xi     }
713*53ee8cc1Swenshuai.xi }
714*53ee8cc1Swenshuai.xi 
Hal_VOP_Is_GammaMappingMode_enable(void * pInstance)715*53ee8cc1Swenshuai.xi MS_BOOL Hal_VOP_Is_GammaMappingMode_enable(void *pInstance)
716*53ee8cc1Swenshuai.xi {
717*53ee8cc1Swenshuai.xi     // Only support 1024 entry
718*53ee8cc1Swenshuai.xi     return TRUE;
719*53ee8cc1Swenshuai.xi }
720*53ee8cc1Swenshuai.xi 
721*53ee8cc1Swenshuai.xi // After A5, 8 bit mode only support burst write!!!
Hal_VOP_Is_GammaSupportSignalWrite(void * pInstance,DRVPNL_GAMMA_MAPPEING_MODE u8Mapping)722*53ee8cc1Swenshuai.xi MS_BOOL Hal_VOP_Is_GammaSupportSignalWrite(void *pInstance, DRVPNL_GAMMA_MAPPEING_MODE u8Mapping)
723*53ee8cc1Swenshuai.xi {
724*53ee8cc1Swenshuai.xi     if( u8Mapping == E_DRVPNL_GAMMA_10BIT_MAPPING )
725*53ee8cc1Swenshuai.xi         return TRUE;
726*53ee8cc1Swenshuai.xi     else
727*53ee8cc1Swenshuai.xi         return FALSE;
728*53ee8cc1Swenshuai.xi }
729*53ee8cc1Swenshuai.xi 
730*53ee8cc1Swenshuai.xi 
hal_PNL_WriteGamma12Bit(void * pInstance,MS_U8 u8Channel,MS_BOOL bBurstWrite,MS_U16 u16Addr,MS_U16 u16GammaValue)731*53ee8cc1Swenshuai.xi void hal_PNL_WriteGamma12Bit(void *pInstance, MS_U8 u8Channel, MS_BOOL bBurstWrite, MS_U16 u16Addr, MS_U16 u16GammaValue)
732*53ee8cc1Swenshuai.xi {
733*53ee8cc1Swenshuai.xi     MS_U16 u16Delay = 0xFFFF;
734*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
735*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
736*53ee8cc1Swenshuai.xi 
737*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_GAMMA, "Write SC%tu [ch %d][addr 0x%x]: 0x%x \n", (ptrdiff_t)pPNLInstancePrivate->u32DeviceID, u8Channel, u16Addr, u16GammaValue);
738*53ee8cc1Swenshuai.xi 
739*53ee8cc1Swenshuai.xi     if (!bBurstWrite )
740*53ee8cc1Swenshuai.xi     {
741*53ee8cc1Swenshuai.xi         while (SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6D_L, 0xE0) && (--u16Delay));          // Check whether the Write chanel is ready
742*53ee8cc1Swenshuai.xi         PNL_ASSERT(u16Delay > 0, "%s\n", "WriteGamma timeout");
743*53ee8cc1Swenshuai.xi 
744*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6C_L, u16Addr, 0x3FF);                          // set address port
745*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, (REG_SC_BK10_6E_L + u8Channel *2), u16GammaValue, 0xFFF);      // Set channel data
746*53ee8cc1Swenshuai.xi 
747*53ee8cc1Swenshuai.xi         // kick off write
748*53ee8cc1Swenshuai.xi         switch(u8Channel)
749*53ee8cc1Swenshuai.xi         {
750*53ee8cc1Swenshuai.xi             case 0:  // Red
751*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6D_L, BIT(5), BIT(5));
752*53ee8cc1Swenshuai.xi                 break;
753*53ee8cc1Swenshuai.xi 
754*53ee8cc1Swenshuai.xi             case 1:  // Green
755*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6D_L, BIT(6), BIT(6));
756*53ee8cc1Swenshuai.xi                 break;
757*53ee8cc1Swenshuai.xi 
758*53ee8cc1Swenshuai.xi             case 2:  // Blue
759*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6D_L, BIT(7), BIT(7));
760*53ee8cc1Swenshuai.xi                 break;
761*53ee8cc1Swenshuai.xi         }
762*53ee8cc1Swenshuai.xi 
763*53ee8cc1Swenshuai.xi         while (SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_6D_L, 0xE0) && (--u16Delay));          // Check whether the Write chanel is ready
764*53ee8cc1Swenshuai.xi     }
765*53ee8cc1Swenshuai.xi     else
766*53ee8cc1Swenshuai.xi     {
767*53ee8cc1Swenshuai.xi 
768*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_72_L, u16GammaValue, 0xFFF);
769*53ee8cc1Swenshuai.xi         SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK00_7F_L, 0x00); // make little time delay
770*53ee8cc1Swenshuai.xi     }
771*53ee8cc1Swenshuai.xi 
772*53ee8cc1Swenshuai.xi 
773*53ee8cc1Swenshuai.xi     PNL_ASSERT(u16Delay > 0, "%s\n", "WriteGamma timeout");
774*53ee8cc1Swenshuai.xi 
775*53ee8cc1Swenshuai.xi }
776*53ee8cc1Swenshuai.xi 
777*53ee8cc1Swenshuai.xi 
hal_PNL_SetMaxGammaValue(void * pInstance,MS_U8 u8Channel,MS_U16 u16MaxGammaValue)778*53ee8cc1Swenshuai.xi void hal_PNL_SetMaxGammaValue(void *pInstance, MS_U8 u8Channel, MS_U16 u16MaxGammaValue)
779*53ee8cc1Swenshuai.xi {
780*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
781*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
782*53ee8cc1Swenshuai.xi 
783*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_GAMMA, "Max gamma of SC%tu %d is 0x%x\n", (ptrdiff_t)pPNLInstancePrivate->u32DeviceID, u8Channel, u16MaxGammaValue);
784*53ee8cc1Swenshuai.xi #ifdef MONACO_SC2
785*53ee8cc1Swenshuai.xi     if(pPNLInstancePrivate->u32DeviceID == 0)
786*53ee8cc1Swenshuai.xi     {
787*53ee8cc1Swenshuai.xi #endif
788*53ee8cc1Swenshuai.xi            switch(u8Channel)
789*53ee8cc1Swenshuai.xi         {
790*53ee8cc1Swenshuai.xi             case 0:  // max. Red
791*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_7D_L , u16MaxGammaValue, 0xFFF);           // max. base 0
792*53ee8cc1Swenshuai.xi                 break;
793*53ee8cc1Swenshuai.xi 
794*53ee8cc1Swenshuai.xi             case 1:  // max. Green
795*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_7E_L , u16MaxGammaValue, 0xFFF);           // max. base 1
796*53ee8cc1Swenshuai.xi                 break;
797*53ee8cc1Swenshuai.xi 
798*53ee8cc1Swenshuai.xi             case 2:  //max.  Blue
799*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_7F_L , u16MaxGammaValue, 0xFFF);           // max. base 1
800*53ee8cc1Swenshuai.xi                 break;
801*53ee8cc1Swenshuai.xi            }
802*53ee8cc1Swenshuai.xi #ifdef MONACO_SC2
803*53ee8cc1Swenshuai.xi     }else    //Nike
804*53ee8cc1Swenshuai.xi     {
805*53ee8cc1Swenshuai.xi     switch(u8Channel)
806*53ee8cc1Swenshuai.xi     {
807*53ee8cc1Swenshuai.xi         case 0:  // max. Red
808*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7A_L , u16MaxGammaValue, 0xFFF);           // max. base 0
809*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7B_L , u16MaxGammaValue, 0xFFF);           // max. base 1
810*53ee8cc1Swenshuai.xi             break;
811*53ee8cc1Swenshuai.xi 
812*53ee8cc1Swenshuai.xi         case 1:  // max. Green
813*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7C_L , u16MaxGammaValue, 0xFFF);           // max. base 0
814*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7D_L , u16MaxGammaValue, 0xFFF);           // max. base 1
815*53ee8cc1Swenshuai.xi             break;
816*53ee8cc1Swenshuai.xi 
817*53ee8cc1Swenshuai.xi         case 2:  //max.  Blue
818*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7E_L , u16MaxGammaValue, 0xFFF);           // max. base 0
819*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_7F_L , u16MaxGammaValue, 0xFFF);           // max. base 1
820*53ee8cc1Swenshuai.xi             break;
821*53ee8cc1Swenshuai.xi      }
822*53ee8cc1Swenshuai.xi 
823*53ee8cc1Swenshuai.xi     }
824*53ee8cc1Swenshuai.xi #endif
825*53ee8cc1Swenshuai.xi }
826*53ee8cc1Swenshuai.xi 
827*53ee8cc1Swenshuai.xi /////////////////////////////////////////////////////////////////////////////
828*53ee8cc1Swenshuai.xi // Gamma format (12 bit LUT)
829*53ee8cc1Swenshuai.xi //      0, 1, 2, 3, ..., NumOfLevel, totally N Sets of tNormalGammaR/G/B[],
830*53ee8cc1Swenshuai.xi //      1 set uses 2 bytes of memory.
831*53ee8cc1Swenshuai.xi //
832*53ee8cc1Swenshuai.xi // [T2 and before ] N = 256
833*53ee8cc1Swenshuai.xi // [T3]             N = 256 or 1024
834*53ee8cc1Swenshuai.xi // ______________________________________________________________________________
835*53ee8cc1Swenshuai.xi //  Byte | 0         1           2               n-1        n
836*53ee8cc1Swenshuai.xi //    [G1|G0]       [G0]       [G1] . ...... .  [Gmax]    [Gmax]
837*53ee8cc1Swenshuai.xi //    3:0  3:0      11:4       11:4              3:0       11:4
838*53ee8cc1Swenshuai.xi //
839*53ee8cc1Swenshuai.xi 
Hal_PNL_Set12BitGammaPerChannel(void * pInstance,MS_U8 u8Channel,MS_U8 * u8Tab,DRVPNL_GAMMA_MAPPEING_MODE GammaMapMode)840*53ee8cc1Swenshuai.xi void Hal_PNL_Set12BitGammaPerChannel(void *pInstance, MS_U8 u8Channel, MS_U8 * u8Tab, DRVPNL_GAMMA_MAPPEING_MODE GammaMapMode)
841*53ee8cc1Swenshuai.xi {
842*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
843*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
844*53ee8cc1Swenshuai.xi 
845*53ee8cc1Swenshuai.xi     MS_U16 u16Addr            = 0;
846*53ee8cc1Swenshuai.xi     MS_U16 u16CodeTableIndex  = u16Addr/2*3;
847*53ee8cc1Swenshuai.xi     MS_U16 u16GammaValue      = 0;
848*53ee8cc1Swenshuai.xi     MS_U16 u16MaxGammaValue   = 0;
849*53ee8cc1Swenshuai.xi     MS_U16 u16NumOfLevel = GammaMapMode == E_DRVPNL_GAMMA_8BIT_MAPPING ? 256 : 1024;
850*53ee8cc1Swenshuai.xi     MS_BOOL bUsingBurstWrite = !Hal_VOP_Is_GammaSupportSignalWrite(pInstance,GammaMapMode);
851*53ee8cc1Swenshuai.xi 
852*53ee8cc1Swenshuai.xi     // Go to burst write if not support
853*53ee8cc1Swenshuai.xi     if ( bUsingBurstWrite )
854*53ee8cc1Swenshuai.xi     {
855*53ee8cc1Swenshuai.xi         // 1.   initial burst write address, LUT_ADDR[7:0]
856*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_71_L, 0x00 , 0x3FF);
857*53ee8cc1Swenshuai.xi 
858*53ee8cc1Swenshuai.xi         // 2.   select burst write channel, REG_LUT_BW_CH_SEL[1:0]
859*53ee8cc1Swenshuai.xi         switch(u8Channel)
860*53ee8cc1Swenshuai.xi         {
861*53ee8cc1Swenshuai.xi             case 0:  // Red
862*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_70_L, 0x00 , BIT(6) | BIT(5) );
863*53ee8cc1Swenshuai.xi                 break;
864*53ee8cc1Swenshuai.xi 
865*53ee8cc1Swenshuai.xi             case 1:  // Green
866*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_70_L, BIT(5) , BIT(6) | BIT(5) );
867*53ee8cc1Swenshuai.xi                 break;
868*53ee8cc1Swenshuai.xi 
869*53ee8cc1Swenshuai.xi             case 2:  // Blue
870*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_70_L, BIT(6) , BIT(6) | BIT(5) );
871*53ee8cc1Swenshuai.xi                 break;
872*53ee8cc1Swenshuai.xi         }
873*53ee8cc1Swenshuai.xi 
874*53ee8cc1Swenshuai.xi         // 3.   enable burst write mode, REG_LUT_BW_MAIN_EN
875*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_70_L, BIT(7) , BIT(7)); // Burst write enable
876*53ee8cc1Swenshuai.xi 
877*53ee8cc1Swenshuai.xi     }
878*53ee8cc1Swenshuai.xi 
879*53ee8cc1Swenshuai.xi     //printf("\33[0;31m Gamma Mapping mode %d \n \33[m",GammaMapMode );
880*53ee8cc1Swenshuai.xi     // write gamma table per one channel
881*53ee8cc1Swenshuai.xi     for(; u16Addr < u16NumOfLevel; u16CodeTableIndex += 3)
882*53ee8cc1Swenshuai.xi     {
883*53ee8cc1Swenshuai.xi         // gamma x
884*53ee8cc1Swenshuai.xi         u16GammaValue = u8Tab[u16CodeTableIndex] & 0x0F;
885*53ee8cc1Swenshuai.xi         u16GammaValue |= u8Tab[u16CodeTableIndex+1] << 4;
886*53ee8cc1Swenshuai.xi 
887*53ee8cc1Swenshuai.xi         PNL_DBG(PNL_DBGLEVEL_GAMMA,"Gamma x: SrcGTbl[%d] = 0x%x, [%d] = 0x%x, Gamma = 0x%x, GammaLvl=%d\n",
888*53ee8cc1Swenshuai.xi                                     u16CodeTableIndex, u8Tab[u16CodeTableIndex], u16CodeTableIndex+1, u8Tab[u16CodeTableIndex+1], u16GammaValue, u16NumOfLevel);
889*53ee8cc1Swenshuai.xi 
890*53ee8cc1Swenshuai.xi         if(u16MaxGammaValue < u16GammaValue)
891*53ee8cc1Swenshuai.xi         {
892*53ee8cc1Swenshuai.xi             u16MaxGammaValue = u16GammaValue;
893*53ee8cc1Swenshuai.xi         }
894*53ee8cc1Swenshuai.xi 
895*53ee8cc1Swenshuai.xi         // write gamma value
896*53ee8cc1Swenshuai.xi         hal_PNL_WriteGamma12Bit(pInstance,u8Channel,bUsingBurstWrite, u16Addr, u16GammaValue);
897*53ee8cc1Swenshuai.xi         u16Addr++;
898*53ee8cc1Swenshuai.xi 
899*53ee8cc1Swenshuai.xi         // gamma x+1
900*53ee8cc1Swenshuai.xi         u16GammaValue = (u8Tab[u16CodeTableIndex] & 0xF0) >> 4;
901*53ee8cc1Swenshuai.xi         u16GammaValue |= u8Tab[u16CodeTableIndex+2] << 4;
902*53ee8cc1Swenshuai.xi 
903*53ee8cc1Swenshuai.xi         PNL_DBG(PNL_DBGLEVEL_GAMMA, "Gamma x+1: SrcGTbl[%d] = 0x%x, [%d] = 0x%x, Gamma = 0x%x\n", u16CodeTableIndex, u8Tab[u16CodeTableIndex], u16CodeTableIndex+2, u8Tab[u16CodeTableIndex+2], u16GammaValue);
904*53ee8cc1Swenshuai.xi 
905*53ee8cc1Swenshuai.xi         if(u16MaxGammaValue < u16GammaValue)
906*53ee8cc1Swenshuai.xi         {
907*53ee8cc1Swenshuai.xi             u16MaxGammaValue = u16GammaValue;
908*53ee8cc1Swenshuai.xi         }
909*53ee8cc1Swenshuai.xi 
910*53ee8cc1Swenshuai.xi         // write gamma value
911*53ee8cc1Swenshuai.xi         hal_PNL_WriteGamma12Bit(pInstance,u8Channel,bUsingBurstWrite, u16Addr, u16GammaValue);
912*53ee8cc1Swenshuai.xi         u16Addr++;
913*53ee8cc1Swenshuai.xi     }
914*53ee8cc1Swenshuai.xi 
915*53ee8cc1Swenshuai.xi     if ( bUsingBurstWrite )
916*53ee8cc1Swenshuai.xi     {
917*53ee8cc1Swenshuai.xi         // 5.   after finish burst write data of one channel, disable burst write mode
918*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_70_L, 0x00 , BIT(7));
919*53ee8cc1Swenshuai.xi     }
920*53ee8cc1Swenshuai.xi 
921*53ee8cc1Swenshuai.xi     hal_PNL_SetMaxGammaValue(pInstance,u8Channel, u16MaxGammaValue);
922*53ee8cc1Swenshuai.xi }
923*53ee8cc1Swenshuai.xi /////////////////////////////////////////////////////////////////////////////
924*53ee8cc1Swenshuai.xi // Gamma format (12 bit LUT)
925*53ee8cc1Swenshuai.xi //      0, 1, 2, 3, ..., NumOfLevel, totally N Sets of tNormalGammaR/G/B[],
926*53ee8cc1Swenshuai.xi //      1 set uses 2 bytes of memory.
927*53ee8cc1Swenshuai.xi //
928*53ee8cc1Swenshuai.xi // [T2 and before ] N = 256
929*53ee8cc1Swenshuai.xi // [T3]             N = 256 or 1024
930*53ee8cc1Swenshuai.xi // ______________________________________________________________________________
931*53ee8cc1Swenshuai.xi //  Byte | 0         1           2               n-1        n
932*53ee8cc1Swenshuai.xi //    [G1|G0]       [G0]       [G1] . ...... .  [Gmax]    [Gmax]
933*53ee8cc1Swenshuai.xi //    3:0  3:0      11:4       11:4              3:0       11:4
934*53ee8cc1Swenshuai.xi //
935*53ee8cc1Swenshuai.xi #ifdef MONACO_SC2
Hal_PNL_Set12BitGammaPerChannel_SC2(void * pInstance,MS_U8 u8Channel,MS_U8 * u8Tab,DRVPNL_GAMMA_MAPPEING_MODE GammaMapMode)936*53ee8cc1Swenshuai.xi void Hal_PNL_Set12BitGammaPerChannel_SC2(void *pInstance, MS_U8 u8Channel, MS_U8 * u8Tab, DRVPNL_GAMMA_MAPPEING_MODE GammaMapMode )
937*53ee8cc1Swenshuai.xi {
938*53ee8cc1Swenshuai.xi     MS_U16 u16Addr             = 0;
939*53ee8cc1Swenshuai.xi     MS_U16 u16CodeTableIndex  = u16Addr/2*3;
940*53ee8cc1Swenshuai.xi     MS_U16 u16GammaValue      = 0;
941*53ee8cc1Swenshuai.xi     MS_U16 u16MaxGammaValue   = 0;
942*53ee8cc1Swenshuai.xi     MS_U16 u16NumOfLevel = GammaMapMode == E_DRVPNL_GAMMA_8BIT_MAPPING ? 256 : 1024;
943*53ee8cc1Swenshuai.xi     MS_BOOL bUsingBurstWrite = !Hal_VOP_Is_GammaSupportSignalWrite(pInstance,GammaMapMode);
944*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
945*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
946*53ee8cc1Swenshuai.xi 
947*53ee8cc1Swenshuai.xi     // Go to burst write if not support
948*53ee8cc1Swenshuai.xi     if ( bUsingBurstWrite )
949*53ee8cc1Swenshuai.xi     {
950*53ee8cc1Swenshuai.xi         // 1.   initial burst write address, LUT_ADDR[7:0]
951*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6C_L, 0x00 , 0x3FF);
952*53ee8cc1Swenshuai.xi 
953*53ee8cc1Swenshuai.xi         // 2.   select burst write channel, REG_LUT_BW_CH_SEL[1:0]
954*53ee8cc1Swenshuai.xi         switch(u8Channel)
955*53ee8cc1Swenshuai.xi         {
956*53ee8cc1Swenshuai.xi             case 0:  // Red
957*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6D_L, 0x00 , BIT(3) | BIT(2) );
958*53ee8cc1Swenshuai.xi                 break;
959*53ee8cc1Swenshuai.xi 
960*53ee8cc1Swenshuai.xi             case 1:  // Green
961*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6D_L, BIT(2) , BIT(3) | BIT(2) );
962*53ee8cc1Swenshuai.xi                 break;
963*53ee8cc1Swenshuai.xi 
964*53ee8cc1Swenshuai.xi             case 2:  // Blue
965*53ee8cc1Swenshuai.xi                 SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6D_L, BIT(3) , BIT(3) | BIT(2) );
966*53ee8cc1Swenshuai.xi                 break;
967*53ee8cc1Swenshuai.xi         }
968*53ee8cc1Swenshuai.xi 
969*53ee8cc1Swenshuai.xi         // 3.   enable burst write mode, REG_LUT_BW_MAIN_EN
970*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6D_L, BIT(0) , BIT(0)); // Burst write enable
971*53ee8cc1Swenshuai.xi 
972*53ee8cc1Swenshuai.xi     }
973*53ee8cc1Swenshuai.xi 
974*53ee8cc1Swenshuai.xi     //printf("\33[0;31m Gamma Mapping mode %d \n \33[m",GammaMapMode );
975*53ee8cc1Swenshuai.xi     // write gamma table per one channel
976*53ee8cc1Swenshuai.xi     for(; u16Addr < u16NumOfLevel; u16CodeTableIndex += 3)
977*53ee8cc1Swenshuai.xi     {
978*53ee8cc1Swenshuai.xi         // gamma x
979*53ee8cc1Swenshuai.xi         u16GammaValue = u8Tab[u16CodeTableIndex] & 0x0F;
980*53ee8cc1Swenshuai.xi         u16GammaValue |= u8Tab[u16CodeTableIndex+1] << 4;
981*53ee8cc1Swenshuai.xi 
982*53ee8cc1Swenshuai.xi         PNL_DBG(PNL_DBGLEVEL_GAMMA,"Gamma x: SrcGTbl[%d] = 0x%x, [%d] = 0x%x, Gamma = 0x%x, GammaLvl=%d\n",
983*53ee8cc1Swenshuai.xi                                     u16CodeTableIndex, u8Tab[u16CodeTableIndex], u16CodeTableIndex+1, u8Tab[u16CodeTableIndex+1], u16GammaValue, u16NumOfLevel);
984*53ee8cc1Swenshuai.xi 
985*53ee8cc1Swenshuai.xi         if(u16MaxGammaValue < u16GammaValue)
986*53ee8cc1Swenshuai.xi         {
987*53ee8cc1Swenshuai.xi             u16MaxGammaValue = u16GammaValue;
988*53ee8cc1Swenshuai.xi         }
989*53ee8cc1Swenshuai.xi 
990*53ee8cc1Swenshuai.xi         // write gamma value
991*53ee8cc1Swenshuai.xi         hal_PNL_WriteGamma12Bit(pInstance,u8Channel,bUsingBurstWrite, u16Addr, u16GammaValue);
992*53ee8cc1Swenshuai.xi         u16Addr++;
993*53ee8cc1Swenshuai.xi 
994*53ee8cc1Swenshuai.xi         // gamma x+1
995*53ee8cc1Swenshuai.xi         u16GammaValue = (u8Tab[u16CodeTableIndex] & 0xF0) >> 4;
996*53ee8cc1Swenshuai.xi         u16GammaValue |= u8Tab[u16CodeTableIndex+2] << 4;
997*53ee8cc1Swenshuai.xi 
998*53ee8cc1Swenshuai.xi         PNL_DBG(PNL_DBGLEVEL_GAMMA, "Gamma x+1: SrcGTbl[%d] = 0x%x, [%d] = 0x%x, Gamma = 0x%x\n", u16CodeTableIndex, u8Tab[u16CodeTableIndex], u16CodeTableIndex+2, u8Tab[u16CodeTableIndex+2], u16GammaValue);
999*53ee8cc1Swenshuai.xi 
1000*53ee8cc1Swenshuai.xi         if(u16MaxGammaValue < u16GammaValue)
1001*53ee8cc1Swenshuai.xi             {
1002*53ee8cc1Swenshuai.xi             u16MaxGammaValue = u16GammaValue;
1003*53ee8cc1Swenshuai.xi             }
1004*53ee8cc1Swenshuai.xi 
1005*53ee8cc1Swenshuai.xi         // write gamma value
1006*53ee8cc1Swenshuai.xi         hal_PNL_WriteGamma12Bit(pInstance,u8Channel,bUsingBurstWrite, u16Addr, u16GammaValue);
1007*53ee8cc1Swenshuai.xi         u16Addr++;
1008*53ee8cc1Swenshuai.xi     }
1009*53ee8cc1Swenshuai.xi 
1010*53ee8cc1Swenshuai.xi     if ( bUsingBurstWrite )
1011*53ee8cc1Swenshuai.xi     {
1012*53ee8cc1Swenshuai.xi         // 5.   after finish burst write data of one channel, disable burst write mode
1013*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK10_6D_L, 0x00 , BIT(0));
1014*53ee8cc1Swenshuai.xi     }
1015*53ee8cc1Swenshuai.xi 
1016*53ee8cc1Swenshuai.xi     hal_PNL_SetMaxGammaValue(pInstance,u8Channel, u16MaxGammaValue);
1017*53ee8cc1Swenshuai.xi }
1018*53ee8cc1Swenshuai.xi #endif
1019*53ee8cc1Swenshuai.xi // src : 1 (scaler lpll)
1020*53ee8cc1Swenshuai.xi // src : 0 (frc lpll)
MHal_PNL_FRC_lpll_src_sel(void * pInstance,MS_U8 u8src)1021*53ee8cc1Swenshuai.xi MS_U8 MHal_PNL_FRC_lpll_src_sel(void *pInstance, MS_U8 u8src)
1022*53ee8cc1Swenshuai.xi {
1023*53ee8cc1Swenshuai.xi     if (u8src > 1)
1024*53ee8cc1Swenshuai.xi     {
1025*53ee8cc1Swenshuai.xi         return FALSE;
1026*53ee8cc1Swenshuai.xi     }
1027*53ee8cc1Swenshuai.xi     else
1028*53ee8cc1Swenshuai.xi     {
1029*53ee8cc1Swenshuai.xi //Not support two LPLL (frc lpll) for Manhattan
1030*53ee8cc1Swenshuai.xi #if 0
1031*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_BK_LPLL(0x00), 0x00, 0x0F);
1032*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_BK_LPLL(0x7F), u8src?BIT(8):0, BIT(8));
1033*53ee8cc1Swenshuai.xi 
1034*53ee8cc1Swenshuai.xi         if(u8src==0)
1035*53ee8cc1Swenshuai.xi         {
1036*53ee8cc1Swenshuai.xi             W2BYTEMSK(L_BK_LPLL(0x00), 0x01, 0x0F);
1037*53ee8cc1Swenshuai.xi             W2BYTEMSK(L_BK_LPLL(0x7F), BIT(8), BIT(8));
1038*53ee8cc1Swenshuai.xi             W2BYTEMSK(L_BK_LPLL(0x00), 0x00, 0x0F); // restore to sub bnak 0
1039*53ee8cc1Swenshuai.xi         }
1040*53ee8cc1Swenshuai.xi #endif
1041*53ee8cc1Swenshuai.xi         return TRUE;
1042*53ee8cc1Swenshuai.xi     }
1043*53ee8cc1Swenshuai.xi 
1044*53ee8cc1Swenshuai.xi }
1045*53ee8cc1Swenshuai.xi 
_MHal_PNL_GetSupportedLPLLIndex(void * pInstance,PNL_TYPE eLPLL_Type,PNL_MODE eLPLL_Mode,MS_U64 ldHz,PNL_LPLL_TYPE_SEL lpll_type_sel)1046*53ee8cc1Swenshuai.xi static MS_U8 _MHal_PNL_GetSupportedLPLLIndex(void *pInstance,
1047*53ee8cc1Swenshuai.xi                                                                  PNL_TYPE eLPLL_Type,
1048*53ee8cc1Swenshuai.xi                                                                  PNL_MODE eLPLL_Mode,
1049*53ee8cc1Swenshuai.xi                                                                  MS_U64 ldHz, PNL_LPLL_TYPE_SEL lpll_type_sel)
1050*53ee8cc1Swenshuai.xi {
1051*53ee8cc1Swenshuai.xi     MS_U8 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MAX;
1052*53ee8cc1Swenshuai.xi #if defined (__aarch64__)
1053*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]eLPLL_Type=%u, eLPLL_Mode=%u, ldHz=%lu, lpll_type_sel=%u\n", __FUNCTION__, __LINE__, eLPLL_Type, eLPLL_Mode, ldHz, lpll_type_sel);
1054*53ee8cc1Swenshuai.xi #else
1055*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]eLPLL_Type=%u, eLPLL_Mode=%u, ldHz=%llu, lpll_type_sel=%u\n", __FUNCTION__, __LINE__, eLPLL_Type, eLPLL_Mode, ldHz, lpll_type_sel);
1056*53ee8cc1Swenshuai.xi #endif
1057*53ee8cc1Swenshuai.xi 
1058*53ee8cc1Swenshuai.xi     /// Mini LVDS, EPI34/28, LVDS_1CH, Vx1_1P are 1P structure
1059*53ee8cc1Swenshuai.xi     if(!((eLPLL_Type == E_PNL_TYPE_TTL)||
1060*53ee8cc1Swenshuai.xi         ((eLPLL_Type == E_PNL_TYPE_LVDS)&&(eLPLL_Mode==E_PNL_MODE_SINGLE))||
1061*53ee8cc1Swenshuai.xi         ((eLPLL_Type == E_PNL_TYPE_HS_LVDS)&&(eLPLL_Mode==E_PNL_MODE_SINGLE))||
1062*53ee8cc1Swenshuai.xi         (eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_1LANE)||(eLPLL_Type == E_PNL_LPLL_VBY1_8BIT_1LANE)||
1063*53ee8cc1Swenshuai.xi         ((eLPLL_Type >= E_PNL_LPLL_MINILVDS_2CH_3P_8BIT)&&(eLPLL_Type <= E_PNL_LPLL_MINILVDS_1CH_6P_6BIT))||
1064*53ee8cc1Swenshuai.xi         ((eLPLL_Type >= E_PNL_LPLL_EPI34_2P)&&(eLPLL_Type <= E_PNL_LPLL_EPI28_4P))))
1065*53ee8cc1Swenshuai.xi     {
1066*53ee8cc1Swenshuai.xi         ldHz/=2;
1067*53ee8cc1Swenshuai.xi     }
1068*53ee8cc1Swenshuai.xi 
1069*53ee8cc1Swenshuai.xi     switch(lpll_type_sel)
1070*53ee8cc1Swenshuai.xi     {
1071*53ee8cc1Swenshuai.xi         default:
1072*53ee8cc1Swenshuai.xi         case E_PNL_LPLL_VIDEO:
1073*53ee8cc1Swenshuai.xi         {
1074*53ee8cc1Swenshuai.xi             switch (eLPLL_Type)
1075*53ee8cc1Swenshuai.xi             {
1076*53ee8cc1Swenshuai.xi                 case E_PNL_TYPE_DAC_P:
1077*53ee8cc1Swenshuai.xi                 case E_PNL_TYPE_DAC_I:
1078*53ee8cc1Swenshuai.xi                     // For Maxim HDMI Tx case, use this first,
1079*53ee8cc1Swenshuai.xi                     // need to refine after confirm with RD
1080*53ee8cc1Swenshuai.xi                     u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_8BIT_150to200MHz;
1081*53ee8cc1Swenshuai.xi                     break;
1082*53ee8cc1Swenshuai.xi 
1083*53ee8cc1Swenshuai.xi                 case E_PNL_TYPE_TTL:
1084*53ee8cc1Swenshuai.xi                     if (ldHz < 250000000UL)
1085*53ee8cc1Swenshuai.xi                     {
1086*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_TTL_25to25MHz;
1087*53ee8cc1Swenshuai.xi                     }
1088*53ee8cc1Swenshuai.xi                     else if ((ldHz >= 250000000UL) && (ldHz < 500000000UL))
1089*53ee8cc1Swenshuai.xi                     {
1090*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_TTL_25to50MHz;
1091*53ee8cc1Swenshuai.xi                     }
1092*53ee8cc1Swenshuai.xi                     else if((ldHz >= 500000000UL) && (ldHz < 1000000000UL))
1093*53ee8cc1Swenshuai.xi                     {
1094*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_TTL_50to100MHz;
1095*53ee8cc1Swenshuai.xi                     }
1096*53ee8cc1Swenshuai.xi                     else
1097*53ee8cc1Swenshuai.xi                     {
1098*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_TTL_100to150MHz;
1099*53ee8cc1Swenshuai.xi                     }
1100*53ee8cc1Swenshuai.xi                 break;
1101*53ee8cc1Swenshuai.xi 
1102*53ee8cc1Swenshuai.xi                 case E_PNL_TYPE_LVDS:
1103*53ee8cc1Swenshuai.xi                     switch (eLPLL_Mode)
1104*53ee8cc1Swenshuai.xi                     {
1105*53ee8cc1Swenshuai.xi                         case E_PNL_MODE_SINGLE:
1106*53ee8cc1Swenshuai.xi                             if (ldHz < 500000000UL)
1107*53ee8cc1Swenshuai.xi                             {
1108*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_LVDS_1CH_50to50MHz;
1109*53ee8cc1Swenshuai.xi                             }
1110*53ee8cc1Swenshuai.xi                             else
1111*53ee8cc1Swenshuai.xi                             {
1112*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_LVDS_1CH_50to80MHz;
1113*53ee8cc1Swenshuai.xi                             }
1114*53ee8cc1Swenshuai.xi                         break;
1115*53ee8cc1Swenshuai.xi 
1116*53ee8cc1Swenshuai.xi                         default:
1117*53ee8cc1Swenshuai.xi                         case E_PNL_MODE_DUAL:
1118*53ee8cc1Swenshuai.xi                             if (ldHz < 250000000UL)
1119*53ee8cc1Swenshuai.xi                             {
1120*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_LVDS_2CH_25to25MHz;
1121*53ee8cc1Swenshuai.xi                             }
1122*53ee8cc1Swenshuai.xi                             else if ((ldHz >= 250000000UL) && (ldHz < 500000000UL))
1123*53ee8cc1Swenshuai.xi                             {
1124*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_LVDS_2CH_25to50MHz;
1125*53ee8cc1Swenshuai.xi                             }
1126*53ee8cc1Swenshuai.xi                             else
1127*53ee8cc1Swenshuai.xi                             {
1128*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_LVDS_2CH_50to75MHz;
1129*53ee8cc1Swenshuai.xi                             }
1130*53ee8cc1Swenshuai.xi                         break;
1131*53ee8cc1Swenshuai.xi                     }
1132*53ee8cc1Swenshuai.xi                 break;
1133*53ee8cc1Swenshuai.xi 
1134*53ee8cc1Swenshuai.xi                 case E_PNL_TYPE_HS_LVDS:
1135*53ee8cc1Swenshuai.xi 
1136*53ee8cc1Swenshuai.xi                     switch (eLPLL_Mode)
1137*53ee8cc1Swenshuai.xi                     {
1138*53ee8cc1Swenshuai.xi                         case E_PNL_MODE_SINGLE:
1139*53ee8cc1Swenshuai.xi                             if(ldHz < 500000000UL)
1140*53ee8cc1Swenshuai.xi                             {
1141*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_1CH_50to50MHz;
1142*53ee8cc1Swenshuai.xi                             }
1143*53ee8cc1Swenshuai.xi                             else if((ldHz >= 500000000UL) && (ldHz < 1000000000UL))
1144*53ee8cc1Swenshuai.xi                             {
1145*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_1CH_50to100MHz;
1146*53ee8cc1Swenshuai.xi                             }
1147*53ee8cc1Swenshuai.xi                             else
1148*53ee8cc1Swenshuai.xi                             {
1149*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_1CH_100to150MHz;
1150*53ee8cc1Swenshuai.xi                             }
1151*53ee8cc1Swenshuai.xi                         break;
1152*53ee8cc1Swenshuai.xi 
1153*53ee8cc1Swenshuai.xi                         default:
1154*53ee8cc1Swenshuai.xi                         case E_PNL_MODE_DUAL:
1155*53ee8cc1Swenshuai.xi                             if(ldHz < 250000000UL)
1156*53ee8cc1Swenshuai.xi                             {
1157*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_2CH_25to25MHz;
1158*53ee8cc1Swenshuai.xi                             }
1159*53ee8cc1Swenshuai.xi                             else if((ldHz >= 250000000UL) && (ldHz < 500000000UL))
1160*53ee8cc1Swenshuai.xi                             {
1161*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_2CH_25to50MHz;
1162*53ee8cc1Swenshuai.xi                             }
1163*53ee8cc1Swenshuai.xi                             else if((ldHz >= 500000000UL) && (ldHz < 1000000000UL))
1164*53ee8cc1Swenshuai.xi                             {
1165*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_2CH_50to100MHz;
1166*53ee8cc1Swenshuai.xi                             }
1167*53ee8cc1Swenshuai.xi                             else
1168*53ee8cc1Swenshuai.xi                             {
1169*53ee8cc1Swenshuai.xi                                 u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_HS_LVDS_2CH_100to150MHz;
1170*53ee8cc1Swenshuai.xi                             }
1171*53ee8cc1Swenshuai.xi                         break;
1172*53ee8cc1Swenshuai.xi                     }
1173*53ee8cc1Swenshuai.xi                 break;
1174*53ee8cc1Swenshuai.xi ///Not Support
1175*53ee8cc1Swenshuai.xi #if 0
1176*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_MINILVDS_1CH_3P_8BIT:
1177*53ee8cc1Swenshuai.xi                     u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_1CH_3PAIR_8BIT_50to80MHz;
1178*53ee8cc1Swenshuai.xi                 break;
1179*53ee8cc1Swenshuai.xi 
1180*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_MINILVDS_2CH_3P_8BIT:
1181*53ee8cc1Swenshuai.xi                     if((ldHz >= 500000000) && (ldHz < 1000000000))
1182*53ee8cc1Swenshuai.xi                     {
1183*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_3PAIR_8BIT_50to100MHz;
1184*53ee8cc1Swenshuai.xi                     }
1185*53ee8cc1Swenshuai.xi                     else
1186*53ee8cc1Swenshuai.xi                     {
1187*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_3PAIR_8BIT_100to150MHz;
1188*53ee8cc1Swenshuai.xi                     }
1189*53ee8cc1Swenshuai.xi                 break;
1190*53ee8cc1Swenshuai.xi 
1191*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_MINILVDS_2CH_6P_8BIT:
1192*53ee8cc1Swenshuai.xi                     if((ldHz >= 500000000) && (ldHz < 1000000000))
1193*53ee8cc1Swenshuai.xi                     {
1194*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_6PAIR_8BIT_50to100MHz;
1195*53ee8cc1Swenshuai.xi                     }
1196*53ee8cc1Swenshuai.xi                     else
1197*53ee8cc1Swenshuai.xi                     {
1198*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_6PAIR_8BIT_100to150MHz;
1199*53ee8cc1Swenshuai.xi                     }
1200*53ee8cc1Swenshuai.xi                 break;
1201*53ee8cc1Swenshuai.xi 
1202*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_MINILVDS_1CH_3P_6BIT:
1203*53ee8cc1Swenshuai.xi                     if((ldHz >= 500000000) && (ldHz < 666700000))
1204*53ee8cc1Swenshuai.xi                     {
1205*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_1CH_3PAIR_6BIT_50to66_67MHz;
1206*53ee8cc1Swenshuai.xi                     }
1207*53ee8cc1Swenshuai.xi                     else
1208*53ee8cc1Swenshuai.xi                     {
1209*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_1CH_3PAIR_6BIT_66_67to80MHz;
1210*53ee8cc1Swenshuai.xi                     }
1211*53ee8cc1Swenshuai.xi                 break;
1212*53ee8cc1Swenshuai.xi 
1213*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_MINILVDS_2CH_3P_6BIT:
1214*53ee8cc1Swenshuai.xi                     if ((ldHz <= 500000000) && (ldHz < 666700000))
1215*53ee8cc1Swenshuai.xi                     {
1216*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_3PAIR_6BIT_50to66_67MHz;
1217*53ee8cc1Swenshuai.xi                     }
1218*53ee8cc1Swenshuai.xi                     else if((ldHz >= 666700000) && (ldHz < 1333300000))
1219*53ee8cc1Swenshuai.xi                     {
1220*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_3PAIR_6BIT_66_67to133_33MHz;
1221*53ee8cc1Swenshuai.xi                     }
1222*53ee8cc1Swenshuai.xi                     else
1223*53ee8cc1Swenshuai.xi                     {
1224*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_3PAIR_6BIT_133_33to150MHz;
1225*53ee8cc1Swenshuai.xi                     }
1226*53ee8cc1Swenshuai.xi                 break;
1227*53ee8cc1Swenshuai.xi 
1228*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_MINILVDS_2CH_6P_6BIT:
1229*53ee8cc1Swenshuai.xi                     if ((ldHz <= 500000000) && (ldHz < 670000000))
1230*53ee8cc1Swenshuai.xi                     {
1231*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_6PAIR_6BIT_50to67MHz;
1232*53ee8cc1Swenshuai.xi                     }
1233*53ee8cc1Swenshuai.xi                     else if((ldHz >= 670000000) && (ldHz < 1330000000))
1234*53ee8cc1Swenshuai.xi                     {
1235*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_6PAIR_6BIT_67to133MHz;
1236*53ee8cc1Swenshuai.xi                     }
1237*53ee8cc1Swenshuai.xi                     else
1238*53ee8cc1Swenshuai.xi                     {
1239*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MINILVDS_2CH_6PAIR_6BIT_133to150MHz;
1240*53ee8cc1Swenshuai.xi                     }
1241*53ee8cc1Swenshuai.xi                 break;
1242*53ee8cc1Swenshuai.xi 
1243*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_EPI34_4P:
1244*53ee8cc1Swenshuai.xi                     u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI34_10BIT_4PAIR_95to150MHz;
1245*53ee8cc1Swenshuai.xi                 break;
1246*53ee8cc1Swenshuai.xi 
1247*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_EPI34_6P:
1248*53ee8cc1Swenshuai.xi                     u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI34_10BIT_6PAIR_80to150MHz;
1249*53ee8cc1Swenshuai.xi                 break;
1250*53ee8cc1Swenshuai.xi 
1251*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_EPI34_8P:
1252*53ee8cc1Swenshuai.xi                     if((ldHz >= 800000000) && (ldHz < 940000000))
1253*53ee8cc1Swenshuai.xi                     {
1254*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI34_10BIT_8PAIR_80to94MHz;
1255*53ee8cc1Swenshuai.xi                     }
1256*53ee8cc1Swenshuai.xi                     else if((ldHz >= 940000000) && (ldHz < 1880000000))
1257*53ee8cc1Swenshuai.xi                     {
1258*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI34_10BIT_8PAIR_94to188MHz;
1259*53ee8cc1Swenshuai.xi                     }
1260*53ee8cc1Swenshuai.xi                     else
1261*53ee8cc1Swenshuai.xi                     {
1262*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI34_10BIT_8PAIR_188to300MHz;
1263*53ee8cc1Swenshuai.xi                     }
1264*53ee8cc1Swenshuai.xi                 break;
1265*53ee8cc1Swenshuai.xi 
1266*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_EPI28_4P:
1267*53ee8cc1Swenshuai.xi                     if((ldHz >= 800000000) && (ldHz < 1140000000))
1268*53ee8cc1Swenshuai.xi                     {
1269*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI28_8BIT_4PAIR_80to114MHz;
1270*53ee8cc1Swenshuai.xi                     }
1271*53ee8cc1Swenshuai.xi                     else
1272*53ee8cc1Swenshuai.xi                     {
1273*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI28_8BIT_4PAIR_114to150MHz;
1274*53ee8cc1Swenshuai.xi                     }
1275*53ee8cc1Swenshuai.xi                 break;
1276*53ee8cc1Swenshuai.xi #endif
1277*53ee8cc1Swenshuai.xi 
1278*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_EPI28_6P:
1279*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1280*53ee8cc1Swenshuai.xi                     {
1281*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_28_8BIT_6PAIR_EPI3G_V17_150to150MHz;
1282*53ee8cc1Swenshuai.xi                     }
1283*53ee8cc1Swenshuai.xi                     else if((ldHz >= 1500000000UL) && (ldHz < 1800000000UL))
1284*53ee8cc1Swenshuai.xi                     {
1285*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_28_8BIT_6PAIR_EPI3G_V17_150to180MHz;
1286*53ee8cc1Swenshuai.xi                     }
1287*53ee8cc1Swenshuai.xi                     else
1288*53ee8cc1Swenshuai.xi                     {
1289*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_28_8BIT_6PAIR_EPI3G_V17_180to300MHz;
1290*53ee8cc1Swenshuai.xi                     }
1291*53ee8cc1Swenshuai.xi                 break;
1292*53ee8cc1Swenshuai.xi 
1293*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_EPI28_8P:
1294*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1295*53ee8cc1Swenshuai.xi                     {
1296*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_28_8BIT_8PAIR_EPI3G_V17_150to150MHz;
1297*53ee8cc1Swenshuai.xi                     }
1298*53ee8cc1Swenshuai.xi                     else if((ldHz >= 1500000000UL) && (ldHz < 2400000000UL))
1299*53ee8cc1Swenshuai.xi                     {
1300*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_28_8BIT_8PAIR_EPI3G_V17_150to240MHz;
1301*53ee8cc1Swenshuai.xi                     }
1302*53ee8cc1Swenshuai.xi                     else
1303*53ee8cc1Swenshuai.xi                     {
1304*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_28_8BIT_8PAIR_EPI3G_V17_240to300MHz;
1305*53ee8cc1Swenshuai.xi                     }
1306*53ee8cc1Swenshuai.xi                 break;
1307*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_EPI24_12P:
1308*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1309*53ee8cc1Swenshuai.xi                     {
1310*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_24_10BIT_12PAIR_V17_150to150MHz;
1311*53ee8cc1Swenshuai.xi                     }
1312*53ee8cc1Swenshuai.xi                     else
1313*53ee8cc1Swenshuai.xi                     {
1314*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_24_10BIT_12PAIR_V17_150to300MHz;
1315*53ee8cc1Swenshuai.xi                     }
1316*53ee8cc1Swenshuai.xi                 break;
1317*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_EPI28_12P:
1318*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1319*53ee8cc1Swenshuai.xi                     {
1320*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_28_8BIT_12PAIR_V17_150to150MHz;
1321*53ee8cc1Swenshuai.xi                     }
1322*53ee8cc1Swenshuai.xi                     else
1323*53ee8cc1Swenshuai.xi                     {
1324*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EPI_28_8BIT_12PAIR_V17_150to300MHz;
1325*53ee8cc1Swenshuai.xi                     }
1326*53ee8cc1Swenshuai.xi                 break;
1327*53ee8cc1Swenshuai.xi /*
1328*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_EPI34_12P:
1329*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_EPI24_12P:
1330*53ee8cc1Swenshuai.xi                 break;
1331*53ee8cc1Swenshuai.xi */
1332*53ee8cc1Swenshuai.xi 
1333*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_10BIT_8LANE:
1334*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1335*53ee8cc1Swenshuai.xi                     {
1336*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_10BIT_150to150MHz;
1337*53ee8cc1Swenshuai.xi                     }
1338*53ee8cc1Swenshuai.xi                     else
1339*53ee8cc1Swenshuai.xi                     {
1340*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_10BIT_150to300MHz;
1341*53ee8cc1Swenshuai.xi                     }
1342*53ee8cc1Swenshuai.xi                     printf("@@11=%u\n",u8SupportedLPLLIndex);
1343*53ee8cc1Swenshuai.xi                 break;
1344*53ee8cc1Swenshuai.xi 
1345*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_10BIT_4LANE:
1346*53ee8cc1Swenshuai.xi                     if(ldHz < 750000000UL)
1347*53ee8cc1Swenshuai.xi                     {
1348*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_4CH_10BIT_75to150MHz;
1349*53ee8cc1Swenshuai.xi                     }
1350*53ee8cc1Swenshuai.xi                     else
1351*53ee8cc1Swenshuai.xi                     {
1352*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_4CH_10BIT_75to75MHz;
1353*53ee8cc1Swenshuai.xi                     }
1354*53ee8cc1Swenshuai.xi                 break;
1355*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_10BIT_2LANE:
1356*53ee8cc1Swenshuai.xi                     if(ldHz < 375000000UL)
1357*53ee8cc1Swenshuai.xi                     {
1358*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_2CH_10BIT_37_5to37_5MHz;
1359*53ee8cc1Swenshuai.xi                     }
1360*53ee8cc1Swenshuai.xi                     else
1361*53ee8cc1Swenshuai.xi                     {
1362*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_2CH_10BIT_37_5to75MHz;
1363*53ee8cc1Swenshuai.xi                     }
1364*53ee8cc1Swenshuai.xi                 break;
1365*53ee8cc1Swenshuai.xi                 #if 0
1366*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_10BIT_1LANE:
1367*53ee8cc1Swenshuai.xi                     if(ldHz < 400000000UL)
1368*53ee8cc1Swenshuai.xi                     {
1369*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_10BIT_1LANE_40to40MHz;
1370*53ee8cc1Swenshuai.xi                     }
1371*53ee8cc1Swenshuai.xi                     else
1372*53ee8cc1Swenshuai.xi                     {
1373*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_10BIT_1LANE_40to80MHz;
1374*53ee8cc1Swenshuai.xi                     }
1375*53ee8cc1Swenshuai.xi                 break;
1376*53ee8cc1Swenshuai.xi                 #endif
1377*53ee8cc1Swenshuai.xi 
1378*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_8BIT_8LANE:
1379*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1380*53ee8cc1Swenshuai.xi                     {
1381*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_8BIT_150to150MHz;
1382*53ee8cc1Swenshuai.xi                     }
1383*53ee8cc1Swenshuai.xi                     else if((ldHz >= 1500000000UL) && (ldHz < 2200000000UL))
1384*53ee8cc1Swenshuai.xi                     {
1385*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_8BIT_150to200MHz;
1386*53ee8cc1Swenshuai.xi                     }
1387*53ee8cc1Swenshuai.xi                     else
1388*53ee8cc1Swenshuai.xi                     {
1389*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8CH_8BIT_200to300MHz;
1390*53ee8cc1Swenshuai.xi                     }
1391*53ee8cc1Swenshuai.xi                 break;
1392*53ee8cc1Swenshuai.xi 
1393*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_8BIT_4LANE:
1394*53ee8cc1Swenshuai.xi                     if(ldHz < 750000000UL)
1395*53ee8cc1Swenshuai.xi                     {
1396*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_4CH_8BIT_75to75MHz;
1397*53ee8cc1Swenshuai.xi                     }
1398*53ee8cc1Swenshuai.xi                     else if((ldHz >= 750000000UL) && (ldHz < 1000000000UL))
1399*53ee8cc1Swenshuai.xi                     {
1400*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_4CH_8BIT_75to100MHz;
1401*53ee8cc1Swenshuai.xi                     }
1402*53ee8cc1Swenshuai.xi                     else
1403*53ee8cc1Swenshuai.xi                     {
1404*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_4CH_8BIT_100to150MHz;
1405*53ee8cc1Swenshuai.xi                     }
1406*53ee8cc1Swenshuai.xi                 break;
1407*53ee8cc1Swenshuai.xi 
1408*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_8BIT_2LANE:
1409*53ee8cc1Swenshuai.xi                     if(ldHz < 375000000UL)
1410*53ee8cc1Swenshuai.xi                     {
1411*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_2CH_8BIT_37_5to37_5MHz;
1412*53ee8cc1Swenshuai.xi                     }
1413*53ee8cc1Swenshuai.xi                     else if((ldHz >= 375000000UL) && (ldHz < 500000000UL))
1414*53ee8cc1Swenshuai.xi                     {
1415*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_2CH_8BIT_37_5to50MHz;
1416*53ee8cc1Swenshuai.xi                     }
1417*53ee8cc1Swenshuai.xi                     else
1418*53ee8cc1Swenshuai.xi                     {
1419*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_2CH_8BIT_50to75MHz;
1420*53ee8cc1Swenshuai.xi                     }
1421*53ee8cc1Swenshuai.xi                 break;
1422*53ee8cc1Swenshuai.xi                 #if 0
1423*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_8BIT_1LANE:
1424*53ee8cc1Swenshuai.xi                     if(ldHz < 400000000UL)
1425*53ee8cc1Swenshuai.xi                     {
1426*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8BIT_1LANE_40to40MHz;
1427*53ee8cc1Swenshuai.xi                     }
1428*53ee8cc1Swenshuai.xi                     else if((ldHz >= 400000000UL) && (ldHz < 500000000UL))
1429*53ee8cc1Swenshuai.xi                     {
1430*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8BIT_1LANE_40to50MHz;
1431*53ee8cc1Swenshuai.xi                     }
1432*53ee8cc1Swenshuai.xi                     else
1433*53ee8cc1Swenshuai.xi                     {
1434*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8BIT_1LANE_50to80MHz;
1435*53ee8cc1Swenshuai.xi                     }
1436*53ee8cc1Swenshuai.xi                 break;
1437*53ee8cc1Swenshuai.xi 
1438*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_10BIT_16LANE:
1439*53ee8cc1Swenshuai.xi                     if(ldHz < 2000000000UL)
1440*53ee8cc1Swenshuai.xi                     {
1441*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_10BIT_16LANE_200to200MHz;
1442*53ee8cc1Swenshuai.xi                     }
1443*53ee8cc1Swenshuai.xi                     else
1444*53ee8cc1Swenshuai.xi                     {
1445*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_10BIT_16LANE_200to300MHz;
1446*53ee8cc1Swenshuai.xi                     }
1447*53ee8cc1Swenshuai.xi                 break;
1448*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_8BIT_16LANE:
1449*53ee8cc1Swenshuai.xi                     if(ldHz < 2000000000UL)
1450*53ee8cc1Swenshuai.xi                     {
1451*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8BIT_16LANE_200to200MHz;
1452*53ee8cc1Swenshuai.xi                     }
1453*53ee8cc1Swenshuai.xi                     else
1454*53ee8cc1Swenshuai.xi                     {
1455*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_VBY1_8BIT_16LANE_200to300MHz;
1456*53ee8cc1Swenshuai.xi                     }
1457*53ee8cc1Swenshuai.xi                 break;
1458*53ee8cc1Swenshuai.xi                 #endif
1459*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_USI_T_8BIT_12P:
1460*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1461*53ee8cc1Swenshuai.xi                     {
1462*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_USI_T_8BIT_12PAIR_150to150MHz;
1463*53ee8cc1Swenshuai.xi                     }
1464*53ee8cc1Swenshuai.xi                     else
1465*53ee8cc1Swenshuai.xi                     {
1466*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_USI_T_8BIT_12PAIR_150to300MHz;
1467*53ee8cc1Swenshuai.xi                     }
1468*53ee8cc1Swenshuai.xi                 break;
1469*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_USI_T_10BIT_12P:
1470*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1471*53ee8cc1Swenshuai.xi                     {
1472*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_USI_T_10BIT_12PAIR_150to150MHz;
1473*53ee8cc1Swenshuai.xi                     }
1474*53ee8cc1Swenshuai.xi                     else
1475*53ee8cc1Swenshuai.xi                     {
1476*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_USI_T_10BIT_12PAIR_150to300MHz;
1477*53ee8cc1Swenshuai.xi                     }
1478*53ee8cc1Swenshuai.xi                 break;
1479*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_ISP_8BIT_12P:
1480*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1481*53ee8cc1Swenshuai.xi                     {
1482*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_ISP_8BIT_12PAIR_150to150MHz;
1483*53ee8cc1Swenshuai.xi                     }
1484*53ee8cc1Swenshuai.xi                     else
1485*53ee8cc1Swenshuai.xi                     {
1486*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_ISP_8BIT_12PAIR_150to300MHz;
1487*53ee8cc1Swenshuai.xi                     }
1488*53ee8cc1Swenshuai.xi                 break;
1489*53ee8cc1Swenshuai.xi                 #if 0
1490*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_ISP_8BIT_6P_D:
1491*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1492*53ee8cc1Swenshuai.xi                     {
1493*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_ISP_8BIT_6PAIR_DUAL_150to150MHz;
1494*53ee8cc1Swenshuai.xi                     }
1495*53ee8cc1Swenshuai.xi                     else
1496*53ee8cc1Swenshuai.xi                     {
1497*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_ISP_8BIT_6PAIR_DUAL_150to330MHz;
1498*53ee8cc1Swenshuai.xi                     }
1499*53ee8cc1Swenshuai.xi                 break;
1500*53ee8cc1Swenshuai.xi                 #endif
1501*53ee8cc1Swenshuai.xi                 default:
1502*53ee8cc1Swenshuai.xi                     u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_MAX;
1503*53ee8cc1Swenshuai.xi                 break;
1504*53ee8cc1Swenshuai.xi             }
1505*53ee8cc1Swenshuai.xi         }
1506*53ee8cc1Swenshuai.xi         break;
1507*53ee8cc1Swenshuai.xi         case E_PNL_LPLL_OSD:
1508*53ee8cc1Swenshuai.xi         {
1509*53ee8cc1Swenshuai.xi             switch (eLPLL_Type)
1510*53ee8cc1Swenshuai.xi             {
1511*53ee8cc1Swenshuai.xi                 case E_PNL_TYPE_HS_LVDS:
1512*53ee8cc1Swenshuai.xi                 {
1513*53ee8cc1Swenshuai.xi                     if(ldHz < 250000000UL)
1514*53ee8cc1Swenshuai.xi                     {
1515*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_HS_LVDS_1CH_25to25MHz;
1516*53ee8cc1Swenshuai.xi                     }
1517*53ee8cc1Swenshuai.xi                     else if((ldHz >= 250000000UL) && (ldHz < 500000000UL))
1518*53ee8cc1Swenshuai.xi                     {
1519*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_HS_LVDS_1CH_25to50MHz;
1520*53ee8cc1Swenshuai.xi                     }
1521*53ee8cc1Swenshuai.xi                     else if((ldHz >= 500000000UL) && (ldHz < 1000000000UL))
1522*53ee8cc1Swenshuai.xi                     {
1523*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_HS_LVDS_1CH_50to100MHz;
1524*53ee8cc1Swenshuai.xi                     }
1525*53ee8cc1Swenshuai.xi                     else
1526*53ee8cc1Swenshuai.xi                     {
1527*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_HS_LVDS_1CH_100to150MHz;
1528*53ee8cc1Swenshuai.xi                     }
1529*53ee8cc1Swenshuai.xi                 }
1530*53ee8cc1Swenshuai.xi                 break;
1531*53ee8cc1Swenshuai.xi 
1532*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_10BIT_4LANE:
1533*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1534*53ee8cc1Swenshuai.xi                     {
1535*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_10BIT_4LANE_150to150MHz;
1536*53ee8cc1Swenshuai.xi                     }
1537*53ee8cc1Swenshuai.xi                     else
1538*53ee8cc1Swenshuai.xi                     {
1539*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_10BIT_4LANE_150to340MHz;
1540*53ee8cc1Swenshuai.xi                     }
1541*53ee8cc1Swenshuai.xi                 break;
1542*53ee8cc1Swenshuai.xi 
1543*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_10BIT_2LANE:
1544*53ee8cc1Swenshuai.xi                     if(ldHz < 750000000UL)
1545*53ee8cc1Swenshuai.xi                     {
1546*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_10BIT_2LANE_75to75MHz;
1547*53ee8cc1Swenshuai.xi                     }
1548*53ee8cc1Swenshuai.xi                     else
1549*53ee8cc1Swenshuai.xi                     {
1550*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_10BIT_2LANE_75to150MHz;
1551*53ee8cc1Swenshuai.xi                     }
1552*53ee8cc1Swenshuai.xi                 break;
1553*53ee8cc1Swenshuai.xi 
1554*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_10BIT_1LANE:
1555*53ee8cc1Swenshuai.xi                     if(ldHz < 375000000UL)
1556*53ee8cc1Swenshuai.xi                     {
1557*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_10BIT_1LANE_37_5to37_5MHz;
1558*53ee8cc1Swenshuai.xi                     }
1559*53ee8cc1Swenshuai.xi                     else
1560*53ee8cc1Swenshuai.xi                     {
1561*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_10BIT_1LANE_37_5to75MHz;
1562*53ee8cc1Swenshuai.xi                     }
1563*53ee8cc1Swenshuai.xi                 break;
1564*53ee8cc1Swenshuai.xi 
1565*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_8BIT_4LANE:
1566*53ee8cc1Swenshuai.xi                     if(ldHz < 1500000000UL)
1567*53ee8cc1Swenshuai.xi                     {
1568*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_8BIT_4LANE_150to150MHz;
1569*53ee8cc1Swenshuai.xi                     }
1570*53ee8cc1Swenshuai.xi                     else if((ldHz >= 1500000000UL) && (ldHz < 2200000000UL))
1571*53ee8cc1Swenshuai.xi                     {
1572*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_8BIT_4LANE_150to200MHz;
1573*53ee8cc1Swenshuai.xi                     }
1574*53ee8cc1Swenshuai.xi                     else
1575*53ee8cc1Swenshuai.xi                     {
1576*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_8BIT_4LANE_200to340MHz;
1577*53ee8cc1Swenshuai.xi                     }
1578*53ee8cc1Swenshuai.xi                 break;
1579*53ee8cc1Swenshuai.xi 
1580*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_8BIT_2LANE:
1581*53ee8cc1Swenshuai.xi                     if(ldHz < 750000000UL)
1582*53ee8cc1Swenshuai.xi                     {
1583*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_8BIT_2LANE_75to75MHz;
1584*53ee8cc1Swenshuai.xi                     }
1585*53ee8cc1Swenshuai.xi                     else if((ldHz >= 750000000UL) && (ldHz < 1000000000UL))
1586*53ee8cc1Swenshuai.xi                     {
1587*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_8BIT_2LANE_75to100MHz;
1588*53ee8cc1Swenshuai.xi                     }
1589*53ee8cc1Swenshuai.xi                     else
1590*53ee8cc1Swenshuai.xi                     {
1591*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_8BIT_2LANE_100to150MHz;
1592*53ee8cc1Swenshuai.xi                     }
1593*53ee8cc1Swenshuai.xi                 break;
1594*53ee8cc1Swenshuai.xi 
1595*53ee8cc1Swenshuai.xi                 case E_PNL_LPLL_VBY1_8BIT_1LANE:
1596*53ee8cc1Swenshuai.xi                     if(ldHz < 375000000UL)
1597*53ee8cc1Swenshuai.xi                     {
1598*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_8BIT_1LANE_37_5to37_5MHz;
1599*53ee8cc1Swenshuai.xi                     }
1600*53ee8cc1Swenshuai.xi                     else if((ldHz >= 380000000UL) && (ldHz < 500000000UL))
1601*53ee8cc1Swenshuai.xi                     {
1602*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_8BIT_1LANE_37_5to50MHz;
1603*53ee8cc1Swenshuai.xi                     }
1604*53ee8cc1Swenshuai.xi                     else
1605*53ee8cc1Swenshuai.xi                     {
1606*53ee8cc1Swenshuai.xi                         u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_VBY1_8BIT_1LANE_50to75MHz;
1607*53ee8cc1Swenshuai.xi                     }
1608*53ee8cc1Swenshuai.xi                 break;
1609*53ee8cc1Swenshuai.xi 
1610*53ee8cc1Swenshuai.xi                 default:
1611*53ee8cc1Swenshuai.xi                     u8SupportedLPLLIndex = E_PNL_SUPPORTED_LPLL_EXT_MAX;
1612*53ee8cc1Swenshuai.xi                 break;
1613*53ee8cc1Swenshuai.xi             }
1614*53ee8cc1Swenshuai.xi         }
1615*53ee8cc1Swenshuai.xi         break;
1616*53ee8cc1Swenshuai.xi     }
1617*53ee8cc1Swenshuai.xi     return u8SupportedLPLLIndex;
1618*53ee8cc1Swenshuai.xi }
1619*53ee8cc1Swenshuai.xi 
_MHal_PNL_DumpLPLLTable(void * pInstance,MS_U8 LPLLTblIndex,PNL_LPLL_TYPE_SEL lpll_type_sel)1620*53ee8cc1Swenshuai.xi static void _MHal_PNL_DumpLPLLTable(void *pInstance, MS_U8 LPLLTblIndex, PNL_LPLL_TYPE_SEL lpll_type_sel)
1621*53ee8cc1Swenshuai.xi {
1622*53ee8cc1Swenshuai.xi     if(lpll_type_sel == E_PNL_LPLL_VIDEO)
1623*53ee8cc1Swenshuai.xi     {
1624*53ee8cc1Swenshuai.xi         if (LPLLTblIndex == E_PNL_SUPPORTED_LPLL_MAX)
1625*53ee8cc1Swenshuai.xi         {
1626*53ee8cc1Swenshuai.xi             printf("[%s,%5d] Unspported LPLL Type, skip LPLL setting\n",__FUNCTION__,__LINE__);
1627*53ee8cc1Swenshuai.xi             return;
1628*53ee8cc1Swenshuai.xi         }
1629*53ee8cc1Swenshuai.xi 
1630*53ee8cc1Swenshuai.xi         int indexCounter = 0;
1631*53ee8cc1Swenshuai.xi 
1632*53ee8cc1Swenshuai.xi         for(indexCounter = 0 ; indexCounter<LPLL_REG_NUM; indexCounter++)
1633*53ee8cc1Swenshuai.xi         {
1634*53ee8cc1Swenshuai.xi             if (LPLLSettingTBL[LPLLTblIndex][indexCounter].address == 0xFF) //delay in micro second
1635*53ee8cc1Swenshuai.xi             {
1636*53ee8cc1Swenshuai.xi                 MsOS_DelayTaskUs(LPLLSettingTBL[LPLLTblIndex][indexCounter].value);
1637*53ee8cc1Swenshuai.xi                 continue; // step forward to next register setting.
1638*53ee8cc1Swenshuai.xi             }
1639*53ee8cc1Swenshuai.xi 
1640*53ee8cc1Swenshuai.xi             W2BYTEMSK(L_BK_LPLL(LPLLSettingTBL[LPLLTblIndex][indexCounter].address),
1641*53ee8cc1Swenshuai.xi                       LPLLSettingTBL[LPLLTblIndex][indexCounter].value,
1642*53ee8cc1Swenshuai.xi                       LPLLSettingTBL[LPLLTblIndex][indexCounter].mask);
1643*53ee8cc1Swenshuai.xi         }
1644*53ee8cc1Swenshuai.xi         PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]LPLLTblIndex=%u\n", __FUNCTION__, __LINE__, LPLLTblIndex);
1645*53ee8cc1Swenshuai.xi     }
1646*53ee8cc1Swenshuai.xi     else
1647*53ee8cc1Swenshuai.xi     {
1648*53ee8cc1Swenshuai.xi         if (LPLLTblIndex == E_PNL_SUPPORTED_LPLL_EXT_MAX)
1649*53ee8cc1Swenshuai.xi         {
1650*53ee8cc1Swenshuai.xi             printf("[%s,%5d] Unspported LPLL Type, skip LPLL setting\n",__FUNCTION__,__LINE__);
1651*53ee8cc1Swenshuai.xi             return;
1652*53ee8cc1Swenshuai.xi         }
1653*53ee8cc1Swenshuai.xi 
1654*53ee8cc1Swenshuai.xi         int indexCounter = 0;
1655*53ee8cc1Swenshuai.xi 
1656*53ee8cc1Swenshuai.xi         for(indexCounter = 0 ; indexCounter<LPLL_EXT_REG_NUM; indexCounter++)
1657*53ee8cc1Swenshuai.xi         {
1658*53ee8cc1Swenshuai.xi             if (LPLLSettingTBL_Ext[LPLLTblIndex][indexCounter].address == 0xFF) //delay in micro second
1659*53ee8cc1Swenshuai.xi             {
1660*53ee8cc1Swenshuai.xi                 MsOS_DelayTaskUs(LPLLSettingTBL_Ext[LPLLTblIndex][indexCounter].value);
1661*53ee8cc1Swenshuai.xi                 continue; // step forward to next register setting.
1662*53ee8cc1Swenshuai.xi             }
1663*53ee8cc1Swenshuai.xi 
1664*53ee8cc1Swenshuai.xi             W2BYTEMSK(L_BK_LPLL(LPLLSettingTBL_Ext[LPLLTblIndex][indexCounter].address),
1665*53ee8cc1Swenshuai.xi                       LPLLSettingTBL_Ext[LPLLTblIndex][indexCounter].value,
1666*53ee8cc1Swenshuai.xi                       LPLLSettingTBL_Ext[LPLLTblIndex][indexCounter].mask);
1667*53ee8cc1Swenshuai.xi         }
1668*53ee8cc1Swenshuai.xi         PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]LPLLTblIndex=%u\n", __FUNCTION__, __LINE__, LPLLTblIndex);
1669*53ee8cc1Swenshuai.xi     }
1670*53ee8cc1Swenshuai.xi }
1671*53ee8cc1Swenshuai.xi 
MHal_PNL_Init_LPLL(void * pInstance,PNL_TYPE eLPLL_Type,PNL_MODE eLPLL_Mode,MS_U64 ldHz)1672*53ee8cc1Swenshuai.xi void MHal_PNL_Init_LPLL(void *pInstance, PNL_TYPE eLPLL_Type,PNL_MODE eLPLL_Mode,MS_U64 ldHz)
1673*53ee8cc1Swenshuai.xi {
1674*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1675*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1676*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1677*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1678*53ee8cc1Swenshuai.xi     E_PNL_SUPPORTED_LPLL_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_MAX;
1679*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]\n", __FUNCTION__, __LINE__);
1680*53ee8cc1Swenshuai.xi 
1681*53ee8cc1Swenshuai.xi     u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,eLPLL_Mode,ldHz, E_PNL_LPLL_VIDEO);
1682*53ee8cc1Swenshuai.xi 
1683*53ee8cc1Swenshuai.xi     if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_MAX)
1684*53ee8cc1Swenshuai.xi     {
1685*53ee8cc1Swenshuai.xi         printf("Not Supported LPLL Type, skip LPLL Init\n");
1686*53ee8cc1Swenshuai.xi         return;
1687*53ee8cc1Swenshuai.xi     }
1688*53ee8cc1Swenshuai.xi 
1689*53ee8cc1Swenshuai.xi     _MHal_PNL_DumpLPLLTable(pInstance, u8SupportedLPLLLIndex, E_PNL_LPLL_VIDEO);
1690*53ee8cc1Swenshuai.xi 
1691*53ee8cc1Swenshuai.xi 
1692*53ee8cc1Swenshuai.xi     MHal_MOD_PVDD_Power_Setting(pInstance, pPNLResourcePrivate->sthalPNL._bPVDD_2V5); // Einstein is always use 3.3V PVDD Power.
1693*53ee8cc1Swenshuai.xi }
1694*53ee8cc1Swenshuai.xi 
MHal_PNL_Get_Loop_DIV(void * pInstance,MS_U8 u8LPLL_Mode,MS_U8 eLPLL_Type,MS_U64 ldHz)1695*53ee8cc1Swenshuai.xi MS_U8 MHal_PNL_Get_Loop_DIV(void *pInstance, MS_U8 u8LPLL_Mode, MS_U8 eLPLL_Type, MS_U64 ldHz)
1696*53ee8cc1Swenshuai.xi {
1697*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1698*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1699*53ee8cc1Swenshuai.xi 
1700*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1701*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1702*53ee8cc1Swenshuai.xi 
1703*53ee8cc1Swenshuai.xi     MS_U16 u16loop_div = 0;
1704*53ee8cc1Swenshuai.xi     E_PNL_SUPPORTED_LPLL_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_MAX;
1705*53ee8cc1Swenshuai.xi #if defined (__aarch64__)
1706*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]E_PNL_LPLL_VIDEO : eLPLL_Type=%u, u8LPLL_Mode=%u, ldHz=%lu\n", __FUNCTION__, __LINE__, eLPLL_Type, u8LPLL_Mode, ldHz);
1707*53ee8cc1Swenshuai.xi #else
1708*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]E_PNL_LPLL_VIDEO : eLPLL_Type=%u, u8LPLL_Mode=%u, ldHz=%llu\n", __FUNCTION__, __LINE__, eLPLL_Type, u8LPLL_Mode, ldHz);
1709*53ee8cc1Swenshuai.xi #endif
1710*53ee8cc1Swenshuai.xi     u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,u8LPLL_Mode,ldHz,E_PNL_LPLL_VIDEO);
1711*53ee8cc1Swenshuai.xi 
1712*53ee8cc1Swenshuai.xi     if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_MAX)
1713*53ee8cc1Swenshuai.xi     {
1714*53ee8cc1Swenshuai.xi         printf("[%s,%5d] Error LPLL type\n",__FUNCTION__,__LINE__);
1715*53ee8cc1Swenshuai.xi         u16loop_div = 0 ;
1716*53ee8cc1Swenshuai.xi     }
1717*53ee8cc1Swenshuai.xi     else
1718*53ee8cc1Swenshuai.xi     {
1719*53ee8cc1Swenshuai.xi         u16loop_div = u16LoopDiv[u8SupportedLPLLLIndex];
1720*53ee8cc1Swenshuai.xi     }
1721*53ee8cc1Swenshuai.xi 
1722*53ee8cc1Swenshuai.xi     // For Maxim HDMI Tx case, loop div follow HDMI SPEC
1723*53ee8cc1Swenshuai.xi     if ((E_PNL_TYPE_DAC_P == eLPLL_Type) || (E_PNL_TYPE_DAC_I == eLPLL_Type))
1724*53ee8cc1Swenshuai.xi     {
1725*53ee8cc1Swenshuai.xi         if (ldHz < 500000000UL)
1726*53ee8cc1Swenshuai.xi         {
1727*53ee8cc1Swenshuai.xi             u16loop_div = 16;
1728*53ee8cc1Swenshuai.xi         }
1729*53ee8cc1Swenshuai.xi         else if ((ldHz >= 500000000UL) && (ldHz < 1200000000UL))
1730*53ee8cc1Swenshuai.xi         {
1731*53ee8cc1Swenshuai.xi             u16loop_div = 8;
1732*53ee8cc1Swenshuai.xi         }
1733*53ee8cc1Swenshuai.xi         else if ((ldHz >= 1200000000UL) && (ldHz < 2500000000UL))
1734*53ee8cc1Swenshuai.xi         {
1735*53ee8cc1Swenshuai.xi             u16loop_div = 4;
1736*53ee8cc1Swenshuai.xi         }
1737*53ee8cc1Swenshuai.xi         else if ((ldHz >= 2500000000UL) && (ldHz < 3000000000UL))
1738*53ee8cc1Swenshuai.xi         {
1739*53ee8cc1Swenshuai.xi             if ((pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16HTotal < 3000) &&
1740*53ee8cc1Swenshuai.xi                 (pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16VTotal < 2000))
1741*53ee8cc1Swenshuai.xi             {
1742*53ee8cc1Swenshuai.xi                 u16loop_div = 2; // 1080px12bits, 297MHz
1743*53ee8cc1Swenshuai.xi             }
1744*53ee8cc1Swenshuai.xi             else
1745*53ee8cc1Swenshuai.xi             {
1746*53ee8cc1Swenshuai.xi                 u16loop_div = 4; // 4K@30, 297MHz
1747*53ee8cc1Swenshuai.xi             }
1748*53ee8cc1Swenshuai.xi         }
1749*53ee8cc1Swenshuai.xi         else if((ldHz >= 3000000000UL) && (ldHz < 6500000000UL))
1750*53ee8cc1Swenshuai.xi         {
1751*53ee8cc1Swenshuai.xi             u16loop_div = 2;
1752*53ee8cc1Swenshuai.xi         }
1753*53ee8cc1Swenshuai.xi         else
1754*53ee8cc1Swenshuai.xi         {
1755*53ee8cc1Swenshuai.xi             u16loop_div = 1;
1756*53ee8cc1Swenshuai.xi         }
1757*53ee8cc1Swenshuai.xi     }
1758*53ee8cc1Swenshuai.xi 
1759*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "E_PNL_LPLL_VIDEO : u16loop_div=%u\n", u16loop_div);
1760*53ee8cc1Swenshuai.xi 
1761*53ee8cc1Swenshuai.xi     u16loop_div *= 2;
1762*53ee8cc1Swenshuai.xi     return u16loop_div;
1763*53ee8cc1Swenshuai.xi }
1764*53ee8cc1Swenshuai.xi 
MHal_PNL_Get_LPLL_LoopGain(void * pInstance,MS_U8 eLPLL_Mode,MS_U8 eLPLL_Type,MS_U64 ldHz)1765*53ee8cc1Swenshuai.xi MS_U16 MHal_PNL_Get_LPLL_LoopGain(void *pInstance, MS_U8 eLPLL_Mode, MS_U8 eLPLL_Type, MS_U64 ldHz)
1766*53ee8cc1Swenshuai.xi {
1767*53ee8cc1Swenshuai.xi     MS_U16 u16loop_gain = 0;
1768*53ee8cc1Swenshuai.xi     E_PNL_SUPPORTED_LPLL_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_MAX;
1769*53ee8cc1Swenshuai.xi #if defined (__aarch64__)
1770*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]E_PNL_LPLL_VIDEO : eLPLL_Type=%u, eLPLL_Mode=%u, ldHz=%lu\n", __FUNCTION__, __LINE__, eLPLL_Type, eLPLL_Mode, ldHz);
1771*53ee8cc1Swenshuai.xi #else
1772*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]E_PNL_LPLL_VIDEO : eLPLL_Type=%u, eLPLL_Mode=%u, ldHz=%llu\n", __FUNCTION__, __LINE__, eLPLL_Type, eLPLL_Mode, ldHz);
1773*53ee8cc1Swenshuai.xi #endif
1774*53ee8cc1Swenshuai.xi     u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,eLPLL_Mode,ldHz,E_PNL_LPLL_VIDEO);
1775*53ee8cc1Swenshuai.xi 
1776*53ee8cc1Swenshuai.xi     if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_MAX)
1777*53ee8cc1Swenshuai.xi     {
1778*53ee8cc1Swenshuai.xi         printf("[%s,%5d] Error LPLL type\n",__FUNCTION__,__LINE__);
1779*53ee8cc1Swenshuai.xi         u16loop_gain = 0 ;
1780*53ee8cc1Swenshuai.xi     }
1781*53ee8cc1Swenshuai.xi     else
1782*53ee8cc1Swenshuai.xi     {
1783*53ee8cc1Swenshuai.xi         u16loop_gain = u16LoopGain[u8SupportedLPLLLIndex];
1784*53ee8cc1Swenshuai.xi     }
1785*53ee8cc1Swenshuai.xi 
1786*53ee8cc1Swenshuai.xi     // For Maxim HDMI Tx case, loop gain follow HDMI SPEC
1787*53ee8cc1Swenshuai.xi     if ((E_PNL_TYPE_DAC_P == eLPLL_Type) || (E_PNL_TYPE_DAC_I == eLPLL_Type))
1788*53ee8cc1Swenshuai.xi     {
1789*53ee8cc1Swenshuai.xi         u16loop_gain = 4;
1790*53ee8cc1Swenshuai.xi     }
1791*53ee8cc1Swenshuai.xi 
1792*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "E_PNL_LPLL_VIDEO : u16loop_gain=%u\n", u16loop_gain);
1793*53ee8cc1Swenshuai.xi     return u16loop_gain;
1794*53ee8cc1Swenshuai.xi }
1795*53ee8cc1Swenshuai.xi 
1796*53ee8cc1Swenshuai.xi #define SKIP_TIMING_CHANGE_CAP  TRUE
Hal_PNL_SkipTimingChange_GetCaps(void * pInstance)1797*53ee8cc1Swenshuai.xi MS_BOOL Hal_PNL_SkipTimingChange_GetCaps(void *pInstance)
1798*53ee8cc1Swenshuai.xi {
1799*53ee8cc1Swenshuai.xi     #if (SKIP_TIMING_CHANGE_CAP)
1800*53ee8cc1Swenshuai.xi         return TRUE;
1801*53ee8cc1Swenshuai.xi     #else
1802*53ee8cc1Swenshuai.xi         return FALSE;
1803*53ee8cc1Swenshuai.xi     #endif
1804*53ee8cc1Swenshuai.xi }
1805*53ee8cc1Swenshuai.xi 
MHal_PNL_PreSetModeOn(void * pInstance,MS_BOOL bSetMode)1806*53ee8cc1Swenshuai.xi void MHal_PNL_PreSetModeOn(void *pInstance, MS_BOOL bSetMode)
1807*53ee8cc1Swenshuai.xi {
1808*53ee8cc1Swenshuai.xi     if (bSetMode == TRUE)
1809*53ee8cc1Swenshuai.xi     {
1810*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, 0, BIT(15));
1811*53ee8cc1Swenshuai.xi     }
1812*53ee8cc1Swenshuai.xi     else
1813*53ee8cc1Swenshuai.xi     {
1814*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, BIT(15), BIT(15));
1815*53ee8cc1Swenshuai.xi     }
1816*53ee8cc1Swenshuai.xi }
1817*53ee8cc1Swenshuai.xi 
MHal_PNL_HWLVDSReservedtoLRFlag(void * pInstance,PNL_DrvHW_LVDSResInfo lvdsresinfo)1818*53ee8cc1Swenshuai.xi void MHal_PNL_HWLVDSReservedtoLRFlag(void *pInstance, PNL_DrvHW_LVDSResInfo lvdsresinfo)
1819*53ee8cc1Swenshuai.xi {
1820*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1821*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
1822*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1823*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
1824*53ee8cc1Swenshuai.xi 
1825*53ee8cc1Swenshuai.xi     if (lvdsresinfo.bEnable)
1826*53ee8cc1Swenshuai.xi     {
1827*53ee8cc1Swenshuai.xi         if (lvdsresinfo.u16channel & BIT(0))  // Channel A
1828*53ee8cc1Swenshuai.xi         {
1829*53ee8cc1Swenshuai.xi             if (lvdsresinfo.u32pair & BIT(3))  // pair 3
1830*53ee8cc1Swenshuai.xi             {
1831*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_5A_L, BIT(15), BIT(15));
1832*53ee8cc1Swenshuai.xi             }
1833*53ee8cc1Swenshuai.xi             if (lvdsresinfo.u32pair & BIT(4))  // pair 4
1834*53ee8cc1Swenshuai.xi             {
1835*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_5A_L, BIT(14), BIT(14));
1836*53ee8cc1Swenshuai.xi             }
1837*53ee8cc1Swenshuai.xi         }
1838*53ee8cc1Swenshuai.xi         if (lvdsresinfo.u16channel & BIT(1))  // Channel B
1839*53ee8cc1Swenshuai.xi         {
1840*53ee8cc1Swenshuai.xi             if (lvdsresinfo.u32pair & BIT(3))  // pair 3
1841*53ee8cc1Swenshuai.xi             {
1842*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_5A_L, BIT(13), BIT(13));
1843*53ee8cc1Swenshuai.xi             }
1844*53ee8cc1Swenshuai.xi             if (lvdsresinfo.u32pair & BIT(4))  // pair 4
1845*53ee8cc1Swenshuai.xi             {
1846*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_5A_L, BIT(12), BIT(12));
1847*53ee8cc1Swenshuai.xi             }
1848*53ee8cc1Swenshuai.xi         }
1849*53ee8cc1Swenshuai.xi 
1850*53ee8cc1Swenshuai.xi         if(  IsVBY1(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type) )
1851*53ee8cc1Swenshuai.xi         {
1852*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_30_L, BIT(14), BIT(14)); //reg_sel_ext_bit: sel extend bit, 0: osd_de 1: three_d_flag
1853*53ee8cc1Swenshuai.xi         }
1854*53ee8cc1Swenshuai.xi     }
1855*53ee8cc1Swenshuai.xi     else
1856*53ee8cc1Swenshuai.xi     {
1857*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_5A_L, 0x0000, (BIT(15) | BIT(14) | BIT(13) | BIT(12)));
1858*53ee8cc1Swenshuai.xi 
1859*53ee8cc1Swenshuai.xi         if(  IsVBY1(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type) )
1860*53ee8cc1Swenshuai.xi         {
1861*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_30_L, 0x00, BIT(14)); //reg_sel_ext_bit: sel extend bit, 0: osd_de 1: three_d_flag
1862*53ee8cc1Swenshuai.xi         }
1863*53ee8cc1Swenshuai.xi     }
1864*53ee8cc1Swenshuai.xi }
1865*53ee8cc1Swenshuai.xi 
1866*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
1867*53ee8cc1Swenshuai.xi // Turn OD function
1868*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
MHal_PNL_OverDriver_Init(void * pInstance,MS_PHY u32OD_MSB_Addr,MS_PHY u32OD_MSB_limit,MS_PHY u32OD_LSB_Addr,MS_PHY u32OD_LSB_limit,MS_U8 u8MIUSel)1869*53ee8cc1Swenshuai.xi void MHal_PNL_OverDriver_Init(void *pInstance, MS_PHY u32OD_MSB_Addr, MS_PHY u32OD_MSB_limit, MS_PHY u32OD_LSB_Addr, MS_PHY u32OD_LSB_limit, MS_U8 u8MIUSel)
1870*53ee8cc1Swenshuai.xi {
1871*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1872*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1873*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK16_61_L,u8MIUSel<<8,BIT(8)|BIT(9)); // OD MIU select
1874*53ee8cc1Swenshuai.xi 
1875*53ee8cc1Swenshuai.xi     SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_15_L, (MS_U16)(u32OD_MSB_Addr & 0xFFFF)); // OD MSB request base address
1876*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_16_L, (MS_U16)((u32OD_MSB_Addr >> 16) & 0x00FF), 0x00FF); // OD MSB request base address
1877*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_60_L, (MS_U16)((u32OD_MSB_Addr >> 24) & 0x0003), 0x0003); // OD MSB request base address
1878*53ee8cc1Swenshuai.xi     SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_17_L, (MS_U16)(u32OD_MSB_limit & 0xFFFF)); // OD MSB request address limit
1879*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_18_L, (MS_U16)((u32OD_MSB_limit >> 16) & 0x00FF), 0x00FF); // OD MSB request address limit
1880*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_60_L, (MS_U16)((u32OD_MSB_limit >> 24) & 0x0003)<<2, 0x000C); // OD MSB request address limit
1881*53ee8cc1Swenshuai.xi     SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_39_L, (MS_U16)(u32OD_LSB_limit & 0xFFFF)); // OD frame buffer write address limit
1882*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_3A_L, (MS_U16)((u32OD_LSB_limit >> 16) & 0x00FF), 0x00FF); // OD frame buffer write address limit
1883*53ee8cc1Swenshuai.xi     SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_3B_L, (MS_U16)(u32OD_LSB_limit & 0xFFFF)); // OD frame buffer read address limit
1884*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_3C_L, (MS_U16)((u32OD_LSB_limit >> 16) & 0x00FF), 0x00FF); // OD frame buffer read address limit
1885*53ee8cc1Swenshuai.xi     SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_4F_L, (MS_U16)(u32OD_LSB_Addr & 0xFFFF)); // OD LSB request base address
1886*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_50_L, (MS_U16)((u32OD_LSB_Addr >> 16) & 0x00FF), 0x00FF); // OD LSB request base address
1887*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_50_L, (MS_U16)((u32OD_LSB_limit & 0x00FF) << 8), 0xFF00); // OD LSB request limit address
1888*53ee8cc1Swenshuai.xi     SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_51_L, (MS_U16)((u32OD_LSB_limit >> 8) & 0xFFFF)); // OD LSB request limit address
1889*53ee8cc1Swenshuai.xi 
1890*53ee8cc1Swenshuai.xi     SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_1A_L, 0x4020); // OD request rFIFO limit threshold, priority threshold
1891*53ee8cc1Swenshuai.xi     SC_W2BYTE(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_1C_L, 0x4020); // OD request wFIFO limit threshold, priority threshold
1892*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_3A_L, 0x00, BIT(14)); // OD strength gradually bypass
1893*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_3A_L, 0x2F00, 0x3F00);    // OD strength gradually slop
1894*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_12_L, 0x0C, 0xFF);    // OD active threshold
1895*53ee8cc1Swenshuai.xi 
1896*53ee8cc1Swenshuai.xi }
1897*53ee8cc1Swenshuai.xi 
MHal_PNL_OverDriver_Enable(void * pInstance,MS_BOOL bEnable)1898*53ee8cc1Swenshuai.xi void MHal_PNL_OverDriver_Enable(void *pInstance, MS_BOOL bEnable)
1899*53ee8cc1Swenshuai.xi {
1900*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1901*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1902*53ee8cc1Swenshuai.xi 
1903*53ee8cc1Swenshuai.xi     // When OD enable, disable OD/RGBW SRAM PowerDown.
1904*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_SRAMPD
1905*53ee8cc1Swenshuai.xi     if(pPNLInstancePrivate->u32DeviceID == 0)
1906*53ee8cc1Swenshuai.xi     {
1907*53ee8cc1Swenshuai.xi         if(bEnable)
1908*53ee8cc1Swenshuai.xi         {
1909*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_10_L, 0, BIT(0));   //OD SRAM PD Enable  : SC_SPD_BK3F_10[0]
1910*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_50_L, BIT(8), BIT(8));        //OD Clock gate : ~SC_SPD_BK3F_50[8]
1911*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, 0, BIT(15)); //OD Bypass Enable :SC_OD_BK16_6F[15]
1912*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_10_L, 0, BIT(1));   // RGBW SRAM PD Enable : SC_SPD_BK3F_10[1]
1913*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_50_L, BIT(9), BIT(9));        // RGBW Clock Gate : ~SC_SPD_BK3F_50[9]
1914*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, 0, BIT(12)); // RGBW bypass enable :SC_OD_BK16_6F[12]
1915*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, BIT(13), BIT(13));       // RGBW bypass enable : ~SC_OD_BK16_6F[13]
1916*53ee8cc1Swenshuai.xi 
1917*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_17_L, 0, BIT(0));   //M+ SRAM PD Enable  : SC_SPD_BK3F_17[0]
1918*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_50_L, BIT(10), BIT(10));        //M+ Clock gate : ~SC_SPD_BK3F_50[10]
1919*53ee8cc1Swenshuai.xi             //SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L,0 , BIT(12)); // M+ bypass enable :SC_OD_BK16_6F[12]
1920*53ee8cc1Swenshuai.xi             //SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, 0, BIT(13));       // M+ bypass enable : ~SC_OD_BK16_6F[13]
1921*53ee8cc1Swenshuai.xi 
1922*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_0B_L, 0, BIT(4));   //Demura SRAM PD Enable  : SC_SPD_BK3F_0B[4]
1923*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK77_26_L, 0, BIT(14));   //Demura Clock Gate  : SC_BK77_26[14]
1924*53ee8cc1Swenshuai.xi             W2BYTEMSK(REG_RVD_45_L, 0, BIT(0));                                              //Demura Clock gate : BK100A_CLKGEN2_45[0]
1925*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK77_26_L, 0, BIT(15));   //Demura Clock Gate  : SC_BK77_26[15]
1926*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_0B_L, 0, BIT(5));   //DGA_GAMMA SRAM PD Enable  : SC_SPD_BK3F_0B[5]
1927*53ee8cc1Swenshuai.xi         }
1928*53ee8cc1Swenshuai.xi         else
1929*53ee8cc1Swenshuai.xi         {
1930*53ee8cc1Swenshuai.xi             #if 0 // Skip power down for bring up
1931*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_10_L, BIT(0), BIT(0));   //OD SRAM PD Enable  : SC_SPD_BK3F_10[0]
1932*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_50_L, 0, BIT(8));        //OD Clock gate : ~SC_SPD_BK3F_50[8]
1933*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, BIT(15), BIT(15)); //OD Bypass Enable :SC_OD_BK16_6F[15]
1934*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_10_L, BIT(1), BIT(1));   // RGBW SRAM PD Enable : SC_SPD_BK3F_10[1]
1935*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_50_L, 0, BIT(9));        // RGBW Clock Gate : ~SC_SPD_BK3F_50[9]
1936*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, BIT(12), BIT(12)); // RGBW bypass enable :SC_OD_BK16_6F[12]
1937*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, 0, BIT(13));       // RGBW bypass enable : ~SC_OD_BK16_6F[13]
1938*53ee8cc1Swenshuai.xi 
1939*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_17_L, BIT(0), BIT(0));   //M+ SRAM PD Enable  : SC_SPD_BK3F_17[0]
1940*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_50_L, 0, BIT(10));        //M+ Clock gate : ~SC_SPD_BK3F_50[10]
1941*53ee8cc1Swenshuai.xi             //SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L,0 , BIT(12)); // M+ bypass enable :SC_OD_BK16_6F[12]
1942*53ee8cc1Swenshuai.xi             //SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, 0, BIT(13));       // M+ bypass enable : ~SC_OD_BK16_6F[13]
1943*53ee8cc1Swenshuai.xi 
1944*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_0B_L, BIT(4), BIT(4));   //Demura SRAM PD Enable  : SC_SPD_BK3F_0B[4]
1945*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK77_26_L, BIT(14), BIT(14));   //Demura Clock Gate  : SC_BK77_26[14]
1946*53ee8cc1Swenshuai.xi             W2BYTEMSK(REG_RVD_45_L, BIT(0), BIT(0));                                              //Demura Clock gate : BK100A_CLKGEN2_45[0]
1947*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK77_26_L, BIT(15), BIT(15));   //Demura Clock Gate  : SC_BK77_26[15]
1948*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_0B_L, BIT(5), BIT(5));   //DGA_GAMMA SRAM PD Enable  : SC_SPD_BK3F_0B[5]
1949*53ee8cc1Swenshuai.xi             #endif
1950*53ee8cc1Swenshuai.xi         }
1951*53ee8cc1Swenshuai.xi     }
1952*53ee8cc1Swenshuai.xi #endif
1953*53ee8cc1Swenshuai.xi 
1954*53ee8cc1Swenshuai.xi     // OD mode
1955*53ee8cc1Swenshuai.xi     // OD used user weight to output blending directly
1956*53ee8cc1Swenshuai.xi     // OD Enable
1957*53ee8cc1Swenshuai.xi     if (bEnable)
1958*53ee8cc1Swenshuai.xi     {
1959*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_10_L, 0x2D, 0x2F);
1960*53ee8cc1Swenshuai.xi     }
1961*53ee8cc1Swenshuai.xi     else
1962*53ee8cc1Swenshuai.xi     {
1963*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_10_L, 0x2C, 0x2F);
1964*53ee8cc1Swenshuai.xi     }
1965*53ee8cc1Swenshuai.xi }
1966*53ee8cc1Swenshuai.xi 
MHal_PNL_OverDriver_TBL(void * pInstance,MS_U8 u8ODTbl[1056])1967*53ee8cc1Swenshuai.xi void MHal_PNL_OverDriver_TBL(void *pInstance, MS_U8 u8ODTbl[1056])
1968*53ee8cc1Swenshuai.xi {
1969*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
1970*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
1971*53ee8cc1Swenshuai.xi 
1972*53ee8cc1Swenshuai.xi     MS_U16 i;
1973*53ee8cc1Swenshuai.xi     MS_U8 u8target;
1974*53ee8cc1Swenshuai.xi     MS_BOOL bEnable;
1975*53ee8cc1Swenshuai.xi 
1976*53ee8cc1Swenshuai.xi     bEnable = SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_10_L, BIT(0));
1977*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_10_L, 0x00, BIT(0)); // OD enable
1978*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_01_L, 0x0E, 0x0E); // OD table SRAM enable, RGB channel
1979*53ee8cc1Swenshuai.xi 
1980*53ee8cc1Swenshuai.xi     u8target= u8ODTbl[9];
1981*53ee8cc1Swenshuai.xi     for (i=0; i<272; i++)
1982*53ee8cc1Swenshuai.xi     {
1983*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_03_L, (i == 9)?u8target:(u8target ^ u8ODTbl[i]), 0x00FF);
1984*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_02_L, (i|0x8000), 0x81FF);
1985*53ee8cc1Swenshuai.xi         while(SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_02_L, BIT(15)));
1986*53ee8cc1Swenshuai.xi     }
1987*53ee8cc1Swenshuai.xi 
1988*53ee8cc1Swenshuai.xi     u8target= u8ODTbl[(272+19)];
1989*53ee8cc1Swenshuai.xi     for (i=0; i<272; i++)
1990*53ee8cc1Swenshuai.xi     {
1991*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_06_L, (i == 19)?u8target:(u8target ^ u8ODTbl[(272+i)]), 0x00FF);
1992*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_05_L, (i|0x8000), 0x81FF);
1993*53ee8cc1Swenshuai.xi         while(SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_05_L, BIT(15)));
1994*53ee8cc1Swenshuai.xi     }
1995*53ee8cc1Swenshuai.xi 
1996*53ee8cc1Swenshuai.xi     u8target= u8ODTbl[(272*2+29)];
1997*53ee8cc1Swenshuai.xi     for (i=0; i<256; i++)
1998*53ee8cc1Swenshuai.xi     {
1999*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_09_L, (i == 29)?u8target:(u8target ^ u8ODTbl[(272*2+i)]), 0x00FF);
2000*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_08_L, (i|0x8000), 0x81FF);
2001*53ee8cc1Swenshuai.xi         while(SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_08_L, BIT(15)));
2002*53ee8cc1Swenshuai.xi     }
2003*53ee8cc1Swenshuai.xi 
2004*53ee8cc1Swenshuai.xi     u8target= u8ODTbl[(272*2+256+39)];
2005*53ee8cc1Swenshuai.xi     for (i=0; i<256; i++)
2006*53ee8cc1Swenshuai.xi     {
2007*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_0C_L, (i == 39)?u8target:(u8target ^ u8ODTbl[(272*2+256+i)]), 0x00FF);
2008*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_0B_L, (i|0x8000), 0x81FF);
2009*53ee8cc1Swenshuai.xi         while(SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_0D_L, BIT(15)));
2010*53ee8cc1Swenshuai.xi     }
2011*53ee8cc1Swenshuai.xi 
2012*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_01_L, 0x00, 0x0E); // OD table SRAM enable, RGB channel
2013*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_10_L, bEnable, BIT(0)); // OD enable
2014*53ee8cc1Swenshuai.xi }
2015*53ee8cc1Swenshuai.xi 
_MHal_PNL_MOD_Swing_Refactor_AfterCAL(void * pInstance,MS_U16 u16Swing_Level)2016*53ee8cc1Swenshuai.xi MS_U16 _MHal_PNL_MOD_Swing_Refactor_AfterCAL(void *pInstance, MS_U16 u16Swing_Level)
2017*53ee8cc1Swenshuai.xi {
2018*53ee8cc1Swenshuai.xi     MS_U8 u8ibcal = 0x00;
2019*53ee8cc1Swenshuai.xi     MS_U16 u16AfterCal_value = 0;
2020*53ee8cc1Swenshuai.xi     MS_U16 u16Cus_value = 0;
2021*53ee8cc1Swenshuai.xi 
2022*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2023*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2024*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2025*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2026*53ee8cc1Swenshuai.xi     // =========
2027*53ee8cc1Swenshuai.xi     // GCR_CAL_LEVEL[1:0] : REG_MOD_A_BK00_70_L =>
2028*53ee8cc1Swenshuai.xi     // 2'b00 250mV ' GCR_ICON_CHx[5:0]=2'h15 (decimal 21)
2029*53ee8cc1Swenshuai.xi     // 2'b01 350mV ' GCR_ICON_CHx[5:0]=2'h1F (decimal 31)
2030*53ee8cc1Swenshuai.xi     // 2'b10 300mV ' GCR_ICON_CHx[5:0]=2'h1A (decimal 26)
2031*53ee8cc1Swenshuai.xi     // 2'b11 200mV ' GCR_ICON_CHx[5:0]=2'h10 (decimal 16)
2032*53ee8cc1Swenshuai.xi     // =========
2033*53ee8cc1Swenshuai.xi     switch(pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET)
2034*53ee8cc1Swenshuai.xi     {
2035*53ee8cc1Swenshuai.xi         default:
2036*53ee8cc1Swenshuai.xi         case 0:
2037*53ee8cc1Swenshuai.xi             u8ibcal = 0x15;
2038*53ee8cc1Swenshuai.xi         break;
2039*53ee8cc1Swenshuai.xi         case 1:
2040*53ee8cc1Swenshuai.xi             u8ibcal = 0x1F;
2041*53ee8cc1Swenshuai.xi         break;
2042*53ee8cc1Swenshuai.xi         case 2:
2043*53ee8cc1Swenshuai.xi             u8ibcal = 0x1A;
2044*53ee8cc1Swenshuai.xi         break;
2045*53ee8cc1Swenshuai.xi         case 3:
2046*53ee8cc1Swenshuai.xi             u8ibcal = 0x10;
2047*53ee8cc1Swenshuai.xi         break;
2048*53ee8cc1Swenshuai.xi     }
2049*53ee8cc1Swenshuai.xi     u16Cus_value = (u16Swing_Level) * (pPNLResourcePrivate->sthalPNL._u8MOD_CALI_VALUE + 4)/(u8ibcal + 4);
2050*53ee8cc1Swenshuai.xi     u16AfterCal_value = (u16Cus_value-40)/10+2;
2051*53ee8cc1Swenshuai.xi 
2052*53ee8cc1Swenshuai.xi     HAL_MOD_CAL_DBG(printf("\r\n--Swing value after refactor = %d\n", u16AfterCal_value));
2053*53ee8cc1Swenshuai.xi 
2054*53ee8cc1Swenshuai.xi     return u16AfterCal_value;
2055*53ee8cc1Swenshuai.xi }
2056*53ee8cc1Swenshuai.xi 
MHal_PNL_MODSwingRegToRealLevelValue(void * pInstance,MS_U16 u16SwingRegValue)2057*53ee8cc1Swenshuai.xi MS_U16 MHal_PNL_MODSwingRegToRealLevelValue(void *pInstance, MS_U16 u16SwingRegValue)
2058*53ee8cc1Swenshuai.xi {
2059*53ee8cc1Swenshuai.xi     MS_U8 u8ibcal = 0x00;
2060*53ee8cc1Swenshuai.xi     MS_U16 u16SwingRealLevelValue = 0;
2061*53ee8cc1Swenshuai.xi     MS_U16 u16CusValue = 0;
2062*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2063*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2064*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2065*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2066*53ee8cc1Swenshuai.xi     // =========
2067*53ee8cc1Swenshuai.xi     // GCR_CAL_LEVEL[1:0] : REG_MOD_A_BK00_70_L =>
2068*53ee8cc1Swenshuai.xi     // 2'b00 250mV ' GCR_ICON_CHx[5:0]=2'h15 (decimal 21)
2069*53ee8cc1Swenshuai.xi     // 2'b01 350mV ' GCR_ICON_CHx[5:0]=2'h1F (decimal 31)
2070*53ee8cc1Swenshuai.xi     // 2'b10 300mV ' GCR_ICON_CHx[5:0]=2'h1A (decimal 26)
2071*53ee8cc1Swenshuai.xi     // 2'b11 200mV ' GCR_ICON_CHx[5:0]=2'h10 (decimal 16)
2072*53ee8cc1Swenshuai.xi     // =========
2073*53ee8cc1Swenshuai.xi     switch(pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET)
2074*53ee8cc1Swenshuai.xi     {
2075*53ee8cc1Swenshuai.xi         default:
2076*53ee8cc1Swenshuai.xi         case 0:
2077*53ee8cc1Swenshuai.xi             u8ibcal = 0x15;
2078*53ee8cc1Swenshuai.xi         break;
2079*53ee8cc1Swenshuai.xi         case 1:
2080*53ee8cc1Swenshuai.xi             u8ibcal = 0x1F;
2081*53ee8cc1Swenshuai.xi         break;
2082*53ee8cc1Swenshuai.xi         case 2:
2083*53ee8cc1Swenshuai.xi             u8ibcal = 0x1A;
2084*53ee8cc1Swenshuai.xi         break;
2085*53ee8cc1Swenshuai.xi         case 3:
2086*53ee8cc1Swenshuai.xi             u8ibcal = 0x10;
2087*53ee8cc1Swenshuai.xi         break;
2088*53ee8cc1Swenshuai.xi     }
2089*53ee8cc1Swenshuai.xi 
2090*53ee8cc1Swenshuai.xi     u16CusValue =  ((u16SwingRegValue-2)*10)+40;
2091*53ee8cc1Swenshuai.xi     u16SwingRealLevelValue=(u16CusValue*(u8ibcal + 4))/(pPNLResourcePrivate->sthalPNL._u8MOD_CALI_VALUE + 4);
2092*53ee8cc1Swenshuai.xi 
2093*53ee8cc1Swenshuai.xi     HAL_MOD_CAL_DBG(printf("\r\n--Swing Real Level Value = %d\n", u16SwingRealLevelValue));
2094*53ee8cc1Swenshuai.xi 
2095*53ee8cc1Swenshuai.xi     return u16SwingRealLevelValue;
2096*53ee8cc1Swenshuai.xi }
2097*53ee8cc1Swenshuai.xi 
MHal_PNL_MOD_Control_Out_Swing(void * pInstance,MS_U16 u16Swing_Level)2098*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_MOD_Control_Out_Swing(void *pInstance, MS_U16 u16Swing_Level)
2099*53ee8cc1Swenshuai.xi {
2100*53ee8cc1Swenshuai.xi     MS_BOOL bStatus = FALSE;
2101*53ee8cc1Swenshuai.xi 
2102*53ee8cc1Swenshuai.xi     MS_U16 u16ValidSwing = 0;
2103*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2104*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2105*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2106*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2107*53ee8cc1Swenshuai.xi 
2108*53ee8cc1Swenshuai.xi     if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_LVDS)||
2109*53ee8cc1Swenshuai.xi       (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_HS_LVDS))
2110*53ee8cc1Swenshuai.xi     {
2111*53ee8cc1Swenshuai.xi         if(u16Swing_Level>600)
2112*53ee8cc1Swenshuai.xi             u16Swing_Level=600;
2113*53ee8cc1Swenshuai.xi         if(u16Swing_Level<40)
2114*53ee8cc1Swenshuai.xi             u16Swing_Level=40;
2115*53ee8cc1Swenshuai.xi 
2116*53ee8cc1Swenshuai.xi         u16ValidSwing = _MHal_PNL_MOD_Swing_Refactor_AfterCAL(pInstance, u16Swing_Level);
2117*53ee8cc1Swenshuai.xi     }
2118*53ee8cc1Swenshuai.xi     else
2119*53ee8cc1Swenshuai.xi     {
2120*53ee8cc1Swenshuai.xi         u16ValidSwing = u16Swing_Level;
2121*53ee8cc1Swenshuai.xi     }
2122*53ee8cc1Swenshuai.xi 
2123*53ee8cc1Swenshuai.xi     // Disable HW calibration keep mode first, to make SW icon value can write into register.
2124*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, 0, BIT(15));
2125*53ee8cc1Swenshuai.xi 
2126*53ee8cc1Swenshuai.xi     if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type >= E_PNL_LPLL_VBY1_10BIT_4LANE)&&
2127*53ee8cc1Swenshuai.xi        (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type <= E_PNL_LPLL_VBY1_8BIT_8LANE))
2128*53ee8cc1Swenshuai.xi     {
2129*53ee8cc1Swenshuai.xi         u16ValidSwing &=0x0F;
2130*53ee8cc1Swenshuai.xi         // vby1 vreg
2131*53ee8cc1Swenshuai.xi         // ch0+ch1+ch2+ch3
2132*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_20_L, (u16ValidSwing << 12 | u16ValidSwing << 8 | u16ValidSwing << 4 | u16ValidSwing));
2133*53ee8cc1Swenshuai.xi         // ch4+ch5+ch6+ch7
2134*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_21_L, (u16ValidSwing << 12 | u16ValidSwing << 8 | u16ValidSwing << 4 | u16ValidSwing));
2135*53ee8cc1Swenshuai.xi         // ch8+ch9+ch10+ch11
2136*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_22_L, (u16ValidSwing << 12 | u16ValidSwing << 8 | u16ValidSwing << 4 | u16ValidSwing));
2137*53ee8cc1Swenshuai.xi         // ch12+ch13+ch14+ch15
2138*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_23_L, (u16ValidSwing << 12 | u16ValidSwing << 8 | u16ValidSwing << 4 | u16ValidSwing));
2139*53ee8cc1Swenshuai.xi     }
2140*53ee8cc1Swenshuai.xi     else
2141*53ee8cc1Swenshuai.xi     {
2142*53ee8cc1Swenshuai.xi         u16ValidSwing &=0xFF;
2143*53ee8cc1Swenshuai.xi         // LVDS fill ICON
2144*53ee8cc1Swenshuai.xi         // ch0+ch1
2145*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_08_L, (u16ValidSwing << 8 | u16ValidSwing));
2146*53ee8cc1Swenshuai.xi         // ch2+ch3
2147*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_09_L, (u16ValidSwing << 8 | u16ValidSwing));
2148*53ee8cc1Swenshuai.xi         // ch4+ch5
2149*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0A_L, (u16ValidSwing << 8 | u16ValidSwing));
2150*53ee8cc1Swenshuai.xi         // ch6+ch7
2151*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0B_L, (u16ValidSwing << 8 | u16ValidSwing));
2152*53ee8cc1Swenshuai.xi         // ch8+ch9
2153*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0C_L, (u16ValidSwing << 8 | u16ValidSwing));
2154*53ee8cc1Swenshuai.xi         // ch10+ch11
2155*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0D_L, (u16ValidSwing << 8 | u16ValidSwing));
2156*53ee8cc1Swenshuai.xi         // ch12+ch13
2157*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0E_L, (u16ValidSwing << 8 | u16ValidSwing));
2158*53ee8cc1Swenshuai.xi         // ch14+ch15
2159*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0F_L, (u16ValidSwing << 8 | u16ValidSwing));
2160*53ee8cc1Swenshuai.xi     }
2161*53ee8cc1Swenshuai.xi     bStatus = TRUE;
2162*53ee8cc1Swenshuai.xi 
2163*53ee8cc1Swenshuai.xi     return bStatus;
2164*53ee8cc1Swenshuai.xi }
2165*53ee8cc1Swenshuai.xi 
2166*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
2167*53ee8cc1Swenshuai.xi // Turn Pre-Emphasis Current function
2168*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
MHal_PNL_MOD_Control_Out_PE_Current(void * pInstance,MS_U16 u16Current_Level)2169*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_MOD_Control_Out_PE_Current (void *pInstance, MS_U16 u16Current_Level)
2170*53ee8cc1Swenshuai.xi {
2171*53ee8cc1Swenshuai.xi     MS_BOOL bStatus = FALSE;
2172*53ee8cc1Swenshuai.xi     MS_U16 u16ValidCurrent = u16Current_Level & 0x0F;
2173*53ee8cc1Swenshuai.xi 
2174*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_18_L,
2175*53ee8cc1Swenshuai.xi         ( (u16ValidCurrent  ) |(u16ValidCurrent << 4 )|(u16ValidCurrent << 8 )
2176*53ee8cc1Swenshuai.xi         |(u16ValidCurrent << 12 )));
2177*53ee8cc1Swenshuai.xi 
2178*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_19_L,
2179*53ee8cc1Swenshuai.xi         ( (u16ValidCurrent  ) |(u16ValidCurrent << 4 )|(u16ValidCurrent << 8 )
2180*53ee8cc1Swenshuai.xi         |(u16ValidCurrent << 12 )));
2181*53ee8cc1Swenshuai.xi 
2182*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_1A_L,
2183*53ee8cc1Swenshuai.xi         ( (u16ValidCurrent  ) |(u16ValidCurrent << 4 )|(u16ValidCurrent << 8 )
2184*53ee8cc1Swenshuai.xi         |(u16ValidCurrent << 12 )));
2185*53ee8cc1Swenshuai.xi 
2186*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_1B_L,
2187*53ee8cc1Swenshuai.xi         ( (u16ValidCurrent  ) |(u16ValidCurrent << 4 )|(u16ValidCurrent << 8 )
2188*53ee8cc1Swenshuai.xi         |(u16ValidCurrent << 12 )));
2189*53ee8cc1Swenshuai.xi 
2190*53ee8cc1Swenshuai.xi     bStatus = TRUE;
2191*53ee8cc1Swenshuai.xi 
2192*53ee8cc1Swenshuai.xi     return bStatus;
2193*53ee8cc1Swenshuai.xi }
2194*53ee8cc1Swenshuai.xi 
MHal_PNL_MOD_PECurrent_Setting(void * pInstance,MS_U16 u16Current_Level,MS_U16 u16Channel_Select)2195*53ee8cc1Swenshuai.xi void MHal_PNL_MOD_PECurrent_Setting(void *pInstance, MS_U16 u16Current_Level, MS_U16 u16Channel_Select)
2196*53ee8cc1Swenshuai.xi {
2197*53ee8cc1Swenshuai.xi     MS_U16 u16ValidCurrent = u16Current_Level & 0x0F;
2198*53ee8cc1Swenshuai.xi     MS_U16 u16Ch00_03_mask,u16Ch04_07_mask,u16Ch08_11_mask,u16Ch12_15_mask  = 0;
2199*53ee8cc1Swenshuai.xi 
2200*53ee8cc1Swenshuai.xi     u16Ch00_03_mask = (((u16Channel_Select & BIT(0))? 0x000F:0x00)|((u16Channel_Select & BIT(1))? 0x00F0:0x00)
2201*53ee8cc1Swenshuai.xi                      |((u16Channel_Select & BIT(2))? 0x0F00:0x00)|((u16Channel_Select & BIT(3))? 0xF000:0x00));
2202*53ee8cc1Swenshuai.xi     u16Ch04_07_mask = (((u16Channel_Select & BIT(4))? 0x000F:0x00)|((u16Channel_Select & BIT(5))? 0x00F0:0x00)
2203*53ee8cc1Swenshuai.xi                      |((u16Channel_Select & BIT(6))? 0x0F00:0x00)|((u16Channel_Select & BIT(7))? 0xF000:0x00));
2204*53ee8cc1Swenshuai.xi     u16Ch08_11_mask = (((u16Channel_Select & BIT(8))? 0x000F:0x00)|((u16Channel_Select & BIT(9))? 0x00F0:0x00)
2205*53ee8cc1Swenshuai.xi                      |((u16Channel_Select & BIT(10))? 0x0F00:0x00)|((u16Channel_Select & BIT(11))? 0xF000:0x00));
2206*53ee8cc1Swenshuai.xi     u16Ch12_15_mask = (((u16Channel_Select & BIT(12))? 0x000F:0x00)|((u16Channel_Select & BIT(13))? 0x00F0:0x00)
2207*53ee8cc1Swenshuai.xi                      |((u16Channel_Select & BIT(14))? 0x0F00:0x00)|((u16Channel_Select & BIT(15))? 0xF000:0x00));
2208*53ee8cc1Swenshuai.xi 
2209*53ee8cc1Swenshuai.xi     if(u16Ch00_03_mask)
2210*53ee8cc1Swenshuai.xi     {
2211*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_18_L,
2212*53ee8cc1Swenshuai.xi             ((u16ValidCurrent)|(u16ValidCurrent << 4)|(u16ValidCurrent << 8)|(u16ValidCurrent << 12 )), u16Ch00_03_mask);
2213*53ee8cc1Swenshuai.xi     }
2214*53ee8cc1Swenshuai.xi     else
2215*53ee8cc1Swenshuai.xi     {
2216*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_18_L,0x00);
2217*53ee8cc1Swenshuai.xi     }
2218*53ee8cc1Swenshuai.xi 
2219*53ee8cc1Swenshuai.xi     if(u16Ch04_07_mask)
2220*53ee8cc1Swenshuai.xi     {
2221*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_19_L,
2222*53ee8cc1Swenshuai.xi             ((u16ValidCurrent)|(u16ValidCurrent << 4)|(u16ValidCurrent << 8)|(u16ValidCurrent << 12 )), u16Ch04_07_mask);
2223*53ee8cc1Swenshuai.xi     }
2224*53ee8cc1Swenshuai.xi     else
2225*53ee8cc1Swenshuai.xi     {
2226*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_19_L,0x00);
2227*53ee8cc1Swenshuai.xi     }
2228*53ee8cc1Swenshuai.xi 
2229*53ee8cc1Swenshuai.xi     if(u16Ch08_11_mask)
2230*53ee8cc1Swenshuai.xi     {
2231*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_1A_L,
2232*53ee8cc1Swenshuai.xi             ((u16ValidCurrent)|(u16ValidCurrent << 4)|(u16ValidCurrent << 8)|(u16ValidCurrent << 12 )), u16Ch08_11_mask);
2233*53ee8cc1Swenshuai.xi     }
2234*53ee8cc1Swenshuai.xi     else
2235*53ee8cc1Swenshuai.xi     {
2236*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_1A_L,0x00);
2237*53ee8cc1Swenshuai.xi     }
2238*53ee8cc1Swenshuai.xi 
2239*53ee8cc1Swenshuai.xi     if(u16Ch12_15_mask)
2240*53ee8cc1Swenshuai.xi     {
2241*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_1B_L,
2242*53ee8cc1Swenshuai.xi             ((u16ValidCurrent)|(u16ValidCurrent << 4)|(u16ValidCurrent << 8)|(u16ValidCurrent << 12 )), u16Ch12_15_mask);
2243*53ee8cc1Swenshuai.xi     }
2244*53ee8cc1Swenshuai.xi     else
2245*53ee8cc1Swenshuai.xi     {
2246*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_1B_L,0x00);
2247*53ee8cc1Swenshuai.xi     }
2248*53ee8cc1Swenshuai.xi }
2249*53ee8cc1Swenshuai.xi 
2250*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
2251*53ee8cc1Swenshuai.xi // 1.Turn TTL low-power mode function
2252*53ee8cc1Swenshuai.xi // 2.Turn internal termination function
2253*53ee8cc1Swenshuai.xi // 3.Turn DRIVER BIAS OP function
2254*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////
MHal_PNL_MOD_Control_Out_TTL_Resistor_OP(void * pInstance,MS_BOOL bEnble)2255*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_MOD_Control_Out_TTL_Resistor_OP (void *pInstance, MS_BOOL bEnble)
2256*53ee8cc1Swenshuai.xi {
2257*53ee8cc1Swenshuai.xi     MS_BOOL bStatus = FALSE;
2258*53ee8cc1Swenshuai.xi     if(bEnble)
2259*53ee8cc1Swenshuai.xi     {
2260*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_34_L, 0xFFFF, 0xFFFF); //Enable TTL low-power mode
2261*53ee8cc1Swenshuai.xi //        MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, 0x001E, 0x001E);
2262*53ee8cc1Swenshuai.xi 
2263*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_32_L, 0xFFFF, 0xFFFF); //GCR_EN_RINT (internal termination open)
2264*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_76_L, 0x003F, 0x003F);
2265*53ee8cc1Swenshuai.xi 
2266*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3C_L, 0xFFFF, 0xFFFF); //Disable DRIVER BIAS OP
2267*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_7A_L, 0x003F, 0x003F);
2268*53ee8cc1Swenshuai.xi     }
2269*53ee8cc1Swenshuai.xi     else
2270*53ee8cc1Swenshuai.xi     {
2271*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_34_L, 0x0000, 0xFFFF); //Disable TTL low-power mode
2272*53ee8cc1Swenshuai.xi //        MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, 0x0000, 0x001E);
2273*53ee8cc1Swenshuai.xi 
2274*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_32_L, 0x0000, 0xFFFF); //GCR_EN_RINT (internal termination close)
2275*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_76_L, 0x0000, 0x003F);
2276*53ee8cc1Swenshuai.xi 
2277*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3C_L, 0x0000, 0xFFFF); //Enable DRIVER BIAS OP
2278*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_7A_L, 0x0000, 0x003F);
2279*53ee8cc1Swenshuai.xi     }
2280*53ee8cc1Swenshuai.xi 
2281*53ee8cc1Swenshuai.xi     bStatus = TRUE;
2282*53ee8cc1Swenshuai.xi     return bStatus;
2283*53ee8cc1Swenshuai.xi }
2284*53ee8cc1Swenshuai.xi 
MHal_PNL_PreInit(void * pInstance,PNL_OUTPUT_MODE eParam)2285*53ee8cc1Swenshuai.xi void MHal_PNL_PreInit(void *pInstance, PNL_OUTPUT_MODE eParam)
2286*53ee8cc1Swenshuai.xi {
2287*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2288*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2289*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2290*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2291*53ee8cc1Swenshuai.xi     pPNLResourcePrivate->sthalPNL._eDrvPnlInitOptions = eParam;
2292*53ee8cc1Swenshuai.xi }
2293*53ee8cc1Swenshuai.xi 
MHal_PNL_Get_Output_MODE(void * pInstance)2294*53ee8cc1Swenshuai.xi PNL_OUTPUT_MODE MHal_PNL_Get_Output_MODE(void *pInstance)
2295*53ee8cc1Swenshuai.xi {
2296*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2297*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2298*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2299*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2300*53ee8cc1Swenshuai.xi     PNL_OUTPUT_MODE eParam = pPNLResourcePrivate->sthalPNL._eDrvPnlInitOptions;
2301*53ee8cc1Swenshuai.xi 
2302*53ee8cc1Swenshuai.xi     return eParam;
2303*53ee8cc1Swenshuai.xi }
2304*53ee8cc1Swenshuai.xi 
msReadEfuse(void * pInstance,MS_U8 u8Bank,MS_U32 u32Mask)2305*53ee8cc1Swenshuai.xi MS_U32 msReadEfuse(void *pInstance, MS_U8 u8Bank, MS_U32 u32Mask)
2306*53ee8cc1Swenshuai.xi {
2307*53ee8cc1Swenshuai.xi     MS_U32 u32Result = 0;
2308*53ee8cc1Swenshuai.xi     MS_U8 u8Count = 0;
2309*53ee8cc1Swenshuai.xi 
2310*53ee8cc1Swenshuai.xi     W2BYTEMSK(0x2050, u8Bank<<2, BMASK(8:2));  /// reg28[8:2]Addr 6~0
2311*53ee8cc1Swenshuai.xi     W2BYTEMSK(0x2050, BIT(13), BIT(13));       /// Reg28[13] Margin Read
2312*53ee8cc1Swenshuai.xi     while(R2BYTEMSK(0x2050, BIT(13)) == BIT(13))
2313*53ee8cc1Swenshuai.xi     {
2314*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
2315*53ee8cc1Swenshuai.xi         u8Count ++;
2316*53ee8cc1Swenshuai.xi 
2317*53ee8cc1Swenshuai.xi         if (u8Count >10)
2318*53ee8cc1Swenshuai.xi             break;
2319*53ee8cc1Swenshuai.xi     }
2320*53ee8cc1Swenshuai.xi 
2321*53ee8cc1Swenshuai.xi     u32Result = (R4BYTE(0x2058)& u32Mask);    /// reg2C,2D read value
2322*53ee8cc1Swenshuai.xi     printf("[%s][%d]u32Result=%tx, after mask u32Result=%tx\n", __FUNCTION__, __LINE__,(ptrdiff_t) R4BYTE(0x2058), (ptrdiff_t)u32Result);
2323*53ee8cc1Swenshuai.xi     return u32Result;
2324*53ee8cc1Swenshuai.xi 
2325*53ee8cc1Swenshuai.xi }
2326*53ee8cc1Swenshuai.xi 
msSetVBY1RconValue(void * pInstance)2327*53ee8cc1Swenshuai.xi void msSetVBY1RconValue(void *pInstance)
2328*53ee8cc1Swenshuai.xi {
2329*53ee8cc1Swenshuai.xi     MS_U16 u16DefaultICON_Max = 40, u16DefaultICON_Min = 7;
2330*53ee8cc1Swenshuai.xi     MS_U16 u16DefaultICON = 18;
2331*53ee8cc1Swenshuai.xi     MS_U32 u32Mask = 0x3F;
2332*53ee8cc1Swenshuai.xi     MS_BOOL bEfuseMode = FALSE;
2333*53ee8cc1Swenshuai.xi     MS_U16 u16SwingOffset = 0;  // by HW RD request
2334*53ee8cc1Swenshuai.xi     MS_U16 u16temp = 0;
2335*53ee8cc1Swenshuai.xi 
2336*53ee8cc1Swenshuai.xi     if(!(_Hal_MOD_External_eFuse()))
2337*53ee8cc1Swenshuai.xi     {
2338*53ee8cc1Swenshuai.xi         if (msReadEfuse(pInstance, 0x4E, BIT(6)) == BIT(6))
2339*53ee8cc1Swenshuai.xi             bEfuseMode = TRUE;
2340*53ee8cc1Swenshuai.xi 
2341*53ee8cc1Swenshuai.xi         // Disable HW calibration keep mode first, to make SW icon value can write into register.
2342*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, 0, BIT(15));
2343*53ee8cc1Swenshuai.xi 
2344*53ee8cc1Swenshuai.xi         if (bEfuseMode)
2345*53ee8cc1Swenshuai.xi         {
2346*53ee8cc1Swenshuai.xi             if(((MS_U16)msReadEfuse(pInstance, 0x4E, u32Mask) + u16SwingOffset) > u16DefaultICON_Max)
2347*53ee8cc1Swenshuai.xi                 u16temp = u16DefaultICON;
2348*53ee8cc1Swenshuai.xi             else if(((MS_U16)msReadEfuse(pInstance, 0x4E, u32Mask) + u16SwingOffset) < u16DefaultICON_Min)
2349*53ee8cc1Swenshuai.xi                 u16temp = u16DefaultICON;
2350*53ee8cc1Swenshuai.xi             else
2351*53ee8cc1Swenshuai.xi                 u16temp = (MS_U16)msReadEfuse(pInstance, 0x4E, u32Mask) + u16SwingOffset;
2352*53ee8cc1Swenshuai.xi         }
2353*53ee8cc1Swenshuai.xi         else
2354*53ee8cc1Swenshuai.xi         {
2355*53ee8cc1Swenshuai.xi             u16temp = u16DefaultICON;
2356*53ee8cc1Swenshuai.xi         }
2357*53ee8cc1Swenshuai.xi 
2358*53ee8cc1Swenshuai.xi         //ch0~ch13 rcon setting
2359*53ee8cc1Swenshuai.xi         u16temp &= (u16temp&(MS_U16)u32Mask);
2360*53ee8cc1Swenshuai.xi         printf("[%s][%d]u16temp= %x\n", __FUNCTION__, __LINE__, u16temp);
2361*53ee8cc1Swenshuai.xi 
2362*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_10_L, (u16temp<<8|u16temp));
2363*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_11_L, (u16temp<<8|u16temp));
2364*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_12_L, (u16temp<<8|u16temp));
2365*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_13_L, (u16temp<<8|u16temp));
2366*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_14_L, (u16temp<<8|u16temp));
2367*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_15_L, (u16temp<<8|u16temp));
2368*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_16_L, (u16temp<<8|u16temp));
2369*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_17_L, (u16temp<<8|u16temp));
2370*53ee8cc1Swenshuai.xi     }
2371*53ee8cc1Swenshuai.xi }
2372*53ee8cc1Swenshuai.xi 
MHal_PNL_SetOutputType(void * pInstance,PNL_OUTPUT_MODE eOutputMode,PNL_TYPE eLPLL_Type)2373*53ee8cc1Swenshuai.xi void MHal_PNL_SetOutputType(void *pInstance, PNL_OUTPUT_MODE eOutputMode, PNL_TYPE eLPLL_Type)
2374*53ee8cc1Swenshuai.xi {
2375*53ee8cc1Swenshuai.xi     MS_U16 u16ValidSwing2 = 0;
2376*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2377*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2378*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2379*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2380*53ee8cc1Swenshuai.xi     if( eLPLL_Type == E_PNL_TYPE_TTL)
2381*53ee8cc1Swenshuai.xi     {
2382*53ee8cc1Swenshuai.xi         // select pair output to be TTL
2383*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0020,0x0020);
2384*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
2385*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0000);
2386*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0000);
2387*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0000,0x0020);
2388*53ee8cc1Swenshuai.xi 
2389*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_42_L, 0x0000, (BIT(7) | BIT(6))); // shift_lvds_pair
2390*53ee8cc1Swenshuai.xi 
2391*53ee8cc1Swenshuai.xi         // other TTL setting
2392*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_68_L, 0x0000);     // TTL output enable
2393*53ee8cc1Swenshuai.xi 
2394*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_40_L, 0x0000);
2395*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_41_L, 0x0000);
2396*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_7E_L, 0x0000, 0xE000);
2397*53ee8cc1Swenshuai.xi 
2398*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, 0x3FF, 0x3FF);       // TTL skew
2399*53ee8cc1Swenshuai.xi 
2400*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_20_L, 0x0001, 0x0007);//[2:0]reg_mft_mode
2401*53ee8cc1Swenshuai.xi 
2402*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_38_L, 0x0000); // enable clk_dot_mini_pre_osd & clk_dot_mini_osd
2403*53ee8cc1Swenshuai.xi 
2404*53ee8cc1Swenshuai.xi         // GPO gating
2405*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_4A_L, BIT(8), BIT(8));         // GPO gating
2406*53ee8cc1Swenshuai.xi     }
2407*53ee8cc1Swenshuai.xi     else if(( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_8LANE)||
2408*53ee8cc1Swenshuai.xi             ( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_4LANE)||
2409*53ee8cc1Swenshuai.xi             ( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_2LANE))
2410*53ee8cc1Swenshuai.xi     {
2411*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_34_L, 0xF000, 0xF000);  //[15:14]datax[13:12]data_format3,2
2412*53ee8cc1Swenshuai.xi 
2413*53ee8cc1Swenshuai.xi         // rcon
2414*53ee8cc1Swenshuai.xi         if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u32PNL_MISC & (MS_U32)E_APIPNL_MISC_SKIP_ICONVALUE)
2415*53ee8cc1Swenshuai.xi         {
2416*53ee8cc1Swenshuai.xi             HAL_MOD_CAL_DBG(printf("User define Swing Value=%u\n", __FUNCTION__, __LINE__, pPNLResourcePrivate->sthalPNL._u16PnlDefault_SwingLevel));
2417*53ee8cc1Swenshuai.xi             MHal_PNL_MOD_Control_Out_Swing(pInstance, pPNLResourcePrivate->sthalPNL._u16PnlDefault_SwingLevel);
2418*53ee8cc1Swenshuai.xi         }
2419*53ee8cc1Swenshuai.xi         else
2420*53ee8cc1Swenshuai.xi         {
2421*53ee8cc1Swenshuai.xi             HAL_MOD_CAL_DBG(printf("Use RconValue\n", __FUNCTION__, __LINE__));
2422*53ee8cc1Swenshuai.xi             msSetVBY1RconValue(pInstance);
2423*53ee8cc1Swenshuai.xi         }
2424*53ee8cc1Swenshuai.xi 
2425*53ee8cc1Swenshuai.xi         // rint
2426*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_32_L, 0x0000);
2427*53ee8cc1Swenshuai.xi 
2428*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_68_L, 0x003f);
2429*53ee8cc1Swenshuai.xi 
2430*53ee8cc1Swenshuai.xi         //-------------------------------------
2431*53ee8cc1Swenshuai.xi         //## pe
2432*53ee8cc1Swenshuai.xi //        MOD_A_W2BYTE(REG_MOD_A_BK00_30_L, 0x3fff);
2433*53ee8cc1Swenshuai.xi //        MOD_W2BYTE(REG_MOD_BK00_23_L, 0x7000);
2434*53ee8cc1Swenshuai.xi //        MOD_W2BYTE(REG_MOD_BK00_24_L, 0x7fff);
2435*53ee8cc1Swenshuai.xi //        MOD_W2BYTE(REG_MOD_BK00_25_L, 0x003f);
2436*53ee8cc1Swenshuai.xi 
2437*53ee8cc1Swenshuai.xi         // VBY1 setting
2438*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_71_L, 0xFFFF);
2439*53ee8cc1Swenshuai.xi 
2440*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_61_L, 0x8F3F); //[15]all dk scr[13:8]aln_de_cnt [7:0] aln_pix_cnt
2441*53ee8cc1Swenshuai.xi //        MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0xA040, 0xFDCF); //[15]proc_st[13:12]byte_mode 4 byte mode[6]4ch_vby1[9]swap
2442*53ee8cc1Swenshuai.xi 
2443*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_40_L, 0xFFFF);
2444*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_41_L, 0xFFFF);
2445*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_48_L, 0xFFFF);
2446*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_49_L, 0xFFFF);
2447*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_42_L, 0xFFFF);
2448*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_43_L, 0xFFFF);
2449*53ee8cc1Swenshuai.xi 
2450*53ee8cc1Swenshuai.xi         switch(eOutputMode)
2451*53ee8cc1Swenshuai.xi         {
2452*53ee8cc1Swenshuai.xi             case E_PNL_OUTPUT_NO_OUTPUT:
2453*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0020,0x0020);
2454*53ee8cc1Swenshuai.xi                 MsOS_DelayTask(1);
2455*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0000);
2456*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0000);
2457*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0000,0x0020);
2458*53ee8cc1Swenshuai.xi                 if(1)//( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_4LANE)
2459*53ee8cc1Swenshuai.xi                 {
2460*53ee8cc1Swenshuai.xi                     //-------------------------------------
2461*53ee8cc1Swenshuai.xi                     //## icon (Swing)
2462*53ee8cc1Swenshuai.xi                     MOD_A_W2BYTE(REG_MOD_A_BK00_08_L, 0x0000);
2463*53ee8cc1Swenshuai.xi                     MOD_A_W2BYTE(REG_MOD_A_BK00_09_L, 0x0000);
2464*53ee8cc1Swenshuai.xi 
2465*53ee8cc1Swenshuai.xi                     //-------------------------------------
2466*53ee8cc1Swenshuai.xi                     //vby1
2467*53ee8cc1Swenshuai.xi                     MOD_W2BYTE(REG_MOD_BK00_61_L, 0x8f3f); //[15]all dk scr[13:8]aln_de_cnt [7:0] aln_pix_cnt
2468*53ee8cc1Swenshuai.xi                     //MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0xa040, 0xFDCF); //[15]proc_st[13:12]byte_mode 4 byte mode[6]4ch_vby1[9]swap
2469*53ee8cc1Swenshuai.xi                 }
2470*53ee8cc1Swenshuai.xi                 else if( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_2LANE)
2471*53ee8cc1Swenshuai.xi                 {
2472*53ee8cc1Swenshuai.xi                     //-------------------------------------
2473*53ee8cc1Swenshuai.xi                     //## icon (Swing)
2474*53ee8cc1Swenshuai.xi                     MOD_A_W2BYTE(REG_MOD_A_BK00_08_L, 0x0000);
2475*53ee8cc1Swenshuai.xi                     MOD_A_W2BYTE(REG_MOD_A_BK00_09_L, 0x0000);
2476*53ee8cc1Swenshuai.xi 
2477*53ee8cc1Swenshuai.xi                     //vby1
2478*53ee8cc1Swenshuai.xi                     MOD_W2BYTE(REG_MOD_BK00_61_L, 0x8f3f);
2479*53ee8cc1Swenshuai.xi                     //MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0xa040, 0xFDCF);
2480*53ee8cc1Swenshuai.xi                 }
2481*53ee8cc1Swenshuai.xi                 break;
2482*53ee8cc1Swenshuai.xi 
2483*53ee8cc1Swenshuai.xi             case E_PNL_OUTPUT_CLK_ONLY:
2484*53ee8cc1Swenshuai.xi             case E_PNL_OUTPUT_DATA_ONLY:
2485*53ee8cc1Swenshuai.xi             case E_PNL_OUTPUT_CLK_DATA:
2486*53ee8cc1Swenshuai.xi             default:
2487*53ee8cc1Swenshuai.xi                 if(eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_8LANE)
2488*53ee8cc1Swenshuai.xi                 {
2489*53ee8cc1Swenshuai.xi                     //MOD_A_W2BYTE(REG_MOD_A_BK00_3A_L, 0xC100);
2490*53ee8cc1Swenshuai.xi                     if( APIPNL_OUTPUT_CHANNEL_ORDER_USER == pPNLResourcePrivate->stdrvPNL._stPnlInitData.u8OutputOrderType )
2491*53ee8cc1Swenshuai.xi                     {
2492*53ee8cc1Swenshuai.xi                         _MHal_PNL_Auto_Set_Config(pInstance,
2493*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder0_3,
2494*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder4_7,
2495*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder8_11,
2496*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder12_13);
2497*53ee8cc1Swenshuai.xi                     }
2498*53ee8cc1Swenshuai.xi                     else
2499*53ee8cc1Swenshuai.xi                     {
2500*53ee8cc1Swenshuai.xi                         MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x5555); //[15:0]reg_output_conf[15:0]
2501*53ee8cc1Swenshuai.xi                     }
2502*53ee8cc1Swenshuai.xi                 }
2503*53ee8cc1Swenshuai.xi                 else if( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_4LANE)
2504*53ee8cc1Swenshuai.xi                 {
2505*53ee8cc1Swenshuai.xi                     //MOD_A_W2BYTE(REG_MOD_A_BK00_3A_L, 0xC000);
2506*53ee8cc1Swenshuai.xi                     MOD_W2BYTE(REG_MOD_BK00_4A_L, 0x0002); //[1]reg_dualmode[0]abswitch
2507*53ee8cc1Swenshuai.xi                     MOD_A_W2BYTE(REG_MOD_A_BK00_0A_L, 0x7f7f);
2508*53ee8cc1Swenshuai.xi                     MOD_A_W2BYTE(REG_MOD_A_BK00_0B_L, 0x7f7f);
2509*53ee8cc1Swenshuai.xi 
2510*53ee8cc1Swenshuai.xi                     if( APIPNL_OUTPUT_CHANNEL_ORDER_USER == pPNLResourcePrivate->stdrvPNL._stPnlInitData.u8OutputOrderType )
2511*53ee8cc1Swenshuai.xi                     {
2512*53ee8cc1Swenshuai.xi                         _MHal_PNL_Auto_Set_Config(pInstance,
2513*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder0_3,
2514*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder4_7,
2515*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder8_11,
2516*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder12_13);
2517*53ee8cc1Swenshuai.xi                     }
2518*53ee8cc1Swenshuai.xi                     else
2519*53ee8cc1Swenshuai.xi                     {
2520*53ee8cc1Swenshuai.xi                         MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0055); //[15:0]reg_output_conf[15:0]
2521*53ee8cc1Swenshuai.xi                     }
2522*53ee8cc1Swenshuai.xi                 }
2523*53ee8cc1Swenshuai.xi                 else if( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_2LANE)
2524*53ee8cc1Swenshuai.xi                 {
2525*53ee8cc1Swenshuai.xi                     //MOD_A_W2BYTE(REG_MOD_A_BK00_3A_L, 0xC000);
2526*53ee8cc1Swenshuai.xi                     MOD_W2BYTE(REG_MOD_BK00_4A_L, 0x0000);
2527*53ee8cc1Swenshuai.xi                     MOD_A_W2BYTE(REG_MOD_A_BK00_0A_L, 0x7f7f);
2528*53ee8cc1Swenshuai.xi                     MOD_A_W2BYTE(REG_MOD_A_BK00_0B_L, 0x0000);
2529*53ee8cc1Swenshuai.xi 
2530*53ee8cc1Swenshuai.xi                     if( APIPNL_OUTPUT_CHANNEL_ORDER_USER == pPNLResourcePrivate->stdrvPNL._stPnlInitData.u8OutputOrderType )
2531*53ee8cc1Swenshuai.xi                     {
2532*53ee8cc1Swenshuai.xi                         _MHal_PNL_Auto_Set_Config(pInstance,
2533*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder0_3,
2534*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder4_7,
2535*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder8_11,
2536*53ee8cc1Swenshuai.xi                                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder12_13);
2537*53ee8cc1Swenshuai.xi                     }
2538*53ee8cc1Swenshuai.xi                     else
2539*53ee8cc1Swenshuai.xi                     {
2540*53ee8cc1Swenshuai.xi                         MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0005);
2541*53ee8cc1Swenshuai.xi                     }
2542*53ee8cc1Swenshuai.xi                 }
2543*53ee8cc1Swenshuai.xi                 break;
2544*53ee8cc1Swenshuai.xi         }
2545*53ee8cc1Swenshuai.xi     }
2546*53ee8cc1Swenshuai.xi     //// for osd dedicated output port, 1 port for video and 1 port for osd
2547*53ee8cc1Swenshuai.xi     else if((eLPLL_Type == E_PNL_TYPE_HS_LVDS)&&
2548*53ee8cc1Swenshuai.xi             (pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Mode == E_PNL_MODE_SINGLE))
2549*53ee8cc1Swenshuai.xi     {
2550*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0xC01F , 0xFFFF); // enable clk_dot_mini_pre_osd & clk_dot_mini_osd
2551*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_42_L, BIT(3), 0xFFFF ); // enable osd lvds path
2552*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, BIT(15), BIT(15)); //[15]sw_rst
2553*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0xC000 , 0xF000); // enable clk_dot_mini_pre_osd & clk_dot_mini_osd
2554*53ee8cc1Swenshuai.xi     }
2555*53ee8cc1Swenshuai.xi     else
2556*53ee8cc1Swenshuai.xi     {
2557*53ee8cc1Swenshuai.xi         switch(eOutputMode)
2558*53ee8cc1Swenshuai.xi         {
2559*53ee8cc1Swenshuai.xi             case E_PNL_OUTPUT_NO_OUTPUT:
2560*53ee8cc1Swenshuai.xi                 // if MOD_45[5:0] = 0x3F && XC_MOD_EXT_DATA_EN_L = 0x0,
2561*53ee8cc1Swenshuai.xi                 // then if XC_MOD_OUTPUT_CONF_L = 0x0 ---> output TTL as tri-state
2562*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0020,0x0020);
2563*53ee8cc1Swenshuai.xi                 MsOS_DelayTask(1);
2564*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0000);
2565*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0000);
2566*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3B_L, 0x0000,0x0020);
2567*53ee8cc1Swenshuai.xi 
2568*53ee8cc1Swenshuai.xi                 //----------------------------------
2569*53ee8cc1Swenshuai.xi                 // Purpose: Set the output to be the GPO, and let it's level to Low
2570*53ee8cc1Swenshuai.xi                 // 1. External Enable, Pair 0~5
2571*53ee8cc1Swenshuai.xi                 // 2. GPIO Enable, pair 0~5
2572*53ee8cc1Swenshuai.xi                 // 3. GPIO Output data : All low, pair 0~5
2573*53ee8cc1Swenshuai.xi                 // 4. GPIO OEZ: output piar 0~5
2574*53ee8cc1Swenshuai.xi                 //----------------------------------
2575*53ee8cc1Swenshuai.xi 
2576*53ee8cc1Swenshuai.xi                 //1.External Enable, Pair 0~5
2577*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_40_L, 0x0FFF, 0x0FFF);
2578*53ee8cc1Swenshuai.xi                 //2.GPIO Enable, pair 0~5
2579*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_48_L, 0x0FFF, 0x0FFF);
2580*53ee8cc1Swenshuai.xi                 //3.GPIO Output data : All low, pair 0~5
2581*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_44_L, 0x0000, 0x0FFF);
2582*53ee8cc1Swenshuai.xi                 //4.GPIO OEZ: output piar 0~5
2583*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_42_L, 0x0000, 0x0FFF);
2584*53ee8cc1Swenshuai.xi 
2585*53ee8cc1Swenshuai.xi                 //1.External Enable, Pair 6~15
2586*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_40_L, 0xF000, 0xF000);
2587*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_41_L, 0xFFFF);
2588*53ee8cc1Swenshuai.xi                 //2.GPIO Enable, pair 6~15
2589*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_48_L, 0xF000, 0xF000);
2590*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_49_L, 0xFFFF);
2591*53ee8cc1Swenshuai.xi                 //3.GPIO Output data : All low, pair 6~15
2592*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_44_L, 0x0000, 0xF000);
2593*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_45_L, 0x0000);
2594*53ee8cc1Swenshuai.xi                 //4.GPIO OEZ: output piar 6~15
2595*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_42_L, 0x0000, 0xF000);
2596*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_43_L, 0x0000);
2597*53ee8cc1Swenshuai.xi 
2598*53ee8cc1Swenshuai.xi                 //1234.External Enable, Pair 16~17
2599*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_7E_L, 0xFF00);
2600*53ee8cc1Swenshuai.xi 
2601*53ee8cc1Swenshuai.xi                 //1.External Enable, Pair 18~20, 2.GPIO Enable, pair 18~20
2602*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_7C_L, 0x3F3F, 0x3F3F);
2603*53ee8cc1Swenshuai.xi                 //3.GPIO Output data : All low, pair 18~20
2604*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_7A_L, 0x0000, 0x3F00);
2605*53ee8cc1Swenshuai.xi                 //4.GPIO OEZ: output piar 18~20
2606*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_7F_L, 0x0000, 0xFC00);
2607*53ee8cc1Swenshuai.xi                 break;
2608*53ee8cc1Swenshuai.xi 
2609*53ee8cc1Swenshuai.xi             case E_PNL_OUTPUT_CLK_ONLY:
2610*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_00_L, 0, 0xF000);
2611*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x4004);
2612*53ee8cc1Swenshuai.xi                 break;
2613*53ee8cc1Swenshuai.xi 
2614*53ee8cc1Swenshuai.xi             case E_PNL_OUTPUT_DATA_ONLY:
2615*53ee8cc1Swenshuai.xi             case E_PNL_OUTPUT_CLK_DATA:
2616*53ee8cc1Swenshuai.xi             default:
2617*53ee8cc1Swenshuai.xi                 // LVDS default setting
2618*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x5550);
2619*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0x0555);
2620*53ee8cc1Swenshuai.xi 
2621*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_48_L, 0x0000, 0xF000);
2622*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_49_L, 0x0000);
2623*53ee8cc1Swenshuai.xi                 //1. set GCR_PVDD_2P5=1¡¦b1;           MOD PVDD power:    1: 2.5V
2624*53ee8cc1Swenshuai.xi                 //MOD_A_W2BYTEMSK(REG_MOD_A_BK00_39_L, 0, BIT(6));
2625*53ee8cc1Swenshuai.xi                 //2. set PD_IB_MOD=1¡¦b0;
2626*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0x00, BIT(0));
2627*53ee8cc1Swenshuai.xi                 //  save ch6 init value
2628*53ee8cc1Swenshuai.xi                 u16ValidSwing2 = (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_0B_L, 0x3F00)>>8);
2629*53ee8cc1Swenshuai.xi                 //3. set Desired Pairs: GCR_ICON[5:0]=6h3f (current all open);
2630*53ee8cc1Swenshuai.xi                 MHal_PNL_MOD_Control_Out_Swing(pInstance, MHal_PNL_MODSwingRegToRealLevelValue(pInstance, 0x3F));
2631*53ee8cc1Swenshuai.xi                 //4. set Desired Pairs: GCR_PE_ADJ[2:0]=3h7 (pre-emphasis current all open )
2632*53ee8cc1Swenshuai.xi                 MHal_PNL_MOD_Control_Out_PE_Current (pInstance, 0x07);
2633*53ee8cc1Swenshuai.xi                 //5. Enable low-power modeinternal termination Open, Enable OP
2634*53ee8cc1Swenshuai.xi                 MHal_PNL_MOD_Control_Out_TTL_Resistor_OP (pInstance, 1);
2635*53ee8cc1Swenshuai.xi 
2636*53ee8cc1Swenshuai.xi                 MsOS_DelayTask(1);
2637*53ee8cc1Swenshuai.xi 
2638*53ee8cc1Swenshuai.xi                 //6. Enable low-power modeinternal termination Open, Enable OP
2639*53ee8cc1Swenshuai.xi                 MHal_Output_LVDS_Pair_Setting(pInstance,
2640*53ee8cc1Swenshuai.xi                                               pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type,
2641*53ee8cc1Swenshuai.xi                                               pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7,
2642*53ee8cc1Swenshuai.xi                                               pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15,
2643*53ee8cc1Swenshuai.xi                                               pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
2644*53ee8cc1Swenshuai.xi                 MHal_Shift_LVDS_Pair(pInstance, pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Shift);
2645*53ee8cc1Swenshuai.xi 
2646*53ee8cc1Swenshuai.xi                 //7. set Desired Pairs: GCR_PE_ADJ[2:0]=3¡¦h0 (pre-emphasis current all Close)
2647*53ee8cc1Swenshuai.xi                 MHal_PNL_MOD_Control_Out_PE_Current (pInstance, 0x00);
2648*53ee8cc1Swenshuai.xi                 //8. set Desired Pairs: GCR_ICON[5:0]    (current all init);
2649*53ee8cc1Swenshuai.xi                 MHal_PNL_MOD_Control_Out_Swing(pInstance, MHal_PNL_MODSwingRegToRealLevelValue(pInstance, u16ValidSwing2));
2650*53ee8cc1Swenshuai.xi                 //9. Disable low-power modeinternal termination Close, Disable OP
2651*53ee8cc1Swenshuai.xi                 MHal_PNL_MOD_Control_Out_TTL_Resistor_OP (pInstance, 0);
2652*53ee8cc1Swenshuai.xi 
2653*53ee8cc1Swenshuai.xi                 // other TTL setting
2654*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_68_L, 0x003F);     // LVDS output enable, [5:4] Output enable: PANEL_LVDS/ PANEL_miniLVDS/ PANEL_RSDS
2655*53ee8cc1Swenshuai.xi 
2656*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_40_L, 0x0000, 0xF000);
2657*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTE(REG_MOD_A_BK00_41_L, 0x0000);
2658*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_7E_L, 0x0000, 0x000F);
2659*53ee8cc1Swenshuai.xi 
2660*53ee8cc1Swenshuai.xi                 MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, 0x000, 0x3FF);    // TTL skew
2661*53ee8cc1Swenshuai.xi 
2662*53ee8cc1Swenshuai.xi                 // GPO gating
2663*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_4A_L, 0x0, BIT(8));     // GPO gating
2664*53ee8cc1Swenshuai.xi 
2665*53ee8cc1Swenshuai.xi                 break;
2666*53ee8cc1Swenshuai.xi         }
2667*53ee8cc1Swenshuai.xi     }
2668*53ee8cc1Swenshuai.xi 
2669*53ee8cc1Swenshuai.xi //    MHal_PNL_Bringup(pInstance);
2670*53ee8cc1Swenshuai.xi }
2671*53ee8cc1Swenshuai.xi 
Mhal_PNL_Flock_LPLLSet(void * pInstance,MS_U64 ldHz)2672*53ee8cc1Swenshuai.xi void Mhal_PNL_Flock_LPLLSet(void *pInstance, MS_U64 ldHz)
2673*53ee8cc1Swenshuai.xi {
2674*53ee8cc1Swenshuai.xi     UNUSED(ldHz);
2675*53ee8cc1Swenshuai.xi }
2676*53ee8cc1Swenshuai.xi 
MHal_PNL_MISC_Control(void * pInstance,MS_U32 u32PNL_MISC)2677*53ee8cc1Swenshuai.xi void MHal_PNL_MISC_Control(void *pInstance, MS_U32 u32PNL_MISC)
2678*53ee8cc1Swenshuai.xi {
2679*53ee8cc1Swenshuai.xi     if(u32PNL_MISC & E_DRVPNL_MISC_MFC_ENABLE)
2680*53ee8cc1Swenshuai.xi     {
2681*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_42_L, BIT(7), BIT(7));       // shift LVDS pair
2682*53ee8cc1Swenshuai.xi     }
2683*53ee8cc1Swenshuai.xi }
2684*53ee8cc1Swenshuai.xi 
MHal_PNL_Init_XC_Clk(void * pInstance,PNL_InitData * pstPanelInitData)2685*53ee8cc1Swenshuai.xi void MHal_PNL_Init_XC_Clk(void *pInstance, PNL_InitData *pstPanelInitData)
2686*53ee8cc1Swenshuai.xi {
2687*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2688*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2689*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2690*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2691*53ee8cc1Swenshuai.xi 
2692*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]\n", __FUNCTION__, __LINE__);
2693*53ee8cc1Swenshuai.xi 
2694*53ee8cc1Swenshuai.xi     // setup output dot clock
2695*53ee8cc1Swenshuai.xi     if (pstPanelInitData->eLPLL_Type == E_PNL_TYPE_TTL)
2696*53ee8cc1Swenshuai.xi     {
2697*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_GATED);                          // [0] disable clock
2698*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_INVERT);                         // [1] invert clock
2699*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_SEL_LPLL, CKG_ODCLK_SEL_SOURCE);          // [2] select source tobe LPLL clock, 0:synthetic clock out, 1:LPLL clock out
2700*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_CLK_DIV_2, CKG_ODCLK_MASK);               // [4..3] LPLL clock div, TTL:DIV2
2701*53ee8cc1Swenshuai.xi 
2702*53ee8cc1Swenshuai.xi         W2BYTEMSK(REG_RVD_44_L, 0x0004, 0x001F); //[4:0]reg_ckg_clk_misc
2703*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x58), 0x0001, 0x000F); //[3:0]ckg_tx_mod
2704*53ee8cc1Swenshuai.xi     }
2705*53ee8cc1Swenshuai.xi     else if ((pstPanelInitData->eLPLL_Type == E_PNL_TYPE_LVDS) && ((pstPanelInitData->eLPLL_Mode == E_PNL_MODE_SINGLE)))
2706*53ee8cc1Swenshuai.xi     {
2707*53ee8cc1Swenshuai.xi         // 1366x768, 1CH LVDS case
2708*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_GATED);                          // [0] disable clock
2709*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_INVERT);                         // [1] invert clock
2710*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_SEL_LPLL, CKG_ODCLK_SEL_SOURCE);          // [2] select source tobe LPLL clock, 0:synthetic clock out, 1:LPLL clock out
2711*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_CLK_DIV_2, CKG_ODCLK_MASK);               // [4..3] LPLL clock div, TTL:DIV2
2712*53ee8cc1Swenshuai.xi 
2713*53ee8cc1Swenshuai.xi         W2BYTEMSK(REG_RVD_44_L, 0x0004, 0x001F); //[4:0]reg_ckg_clk_misc
2714*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x58), 0x0000, 0x000F); //[3:0]ckg_tx_mod
2715*53ee8cc1Swenshuai.xi     }
2716*53ee8cc1Swenshuai.xi     if ((pstPanelInitData->eLPLL_Type == E_PNL_TYPE_DAC_P) || (pstPanelInitData->eLPLL_Type == E_PNL_TYPE_DAC_I))
2717*53ee8cc1Swenshuai.xi     {
2718*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_GATED);                          // [0] disable clock
2719*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_INVERT);                         // [1] invert clock
2720*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_SEL_LPLL, CKG_ODCLK_SEL_SOURCE);          // [2] select source tobe LPLL clock, 0:synthetic clock out, 1:LPLL clock out
2721*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_CLK_LPLL, CKG_ODCLK_MASK);               // [4..3] LPLL clock div, TTL:DIV2
2722*53ee8cc1Swenshuai.xi 
2723*53ee8cc1Swenshuai.xi         // For mantis 1208252: HDMI Tx frame lock issue, HW RD said 0x100A_44 should be 0x1C for HDMI Tx case
2724*53ee8cc1Swenshuai.xi         W2BYTEMSK(REG_RVD_44_L, 0x001C, 0x001F); //[4:0]reg_ckg_clk_misc
2725*53ee8cc1Swenshuai.xi     }
2726*53ee8cc1Swenshuai.xi     else
2727*53ee8cc1Swenshuai.xi     {
2728*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_GATED);                          // [0] disable clock
2729*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_INVERT);                         // [1] invert clock
2730*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_SEL_LPLL, CKG_ODCLK_SEL_SOURCE);          // [2] select source tobe LPLL clock, 0:synthetic clock out, 1:LPLL clock out
2731*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_XTAL, CKG_ODCLK_MASK);               // [4..3] LPLL clock div
2732*53ee8cc1Swenshuai.xi 
2733*53ee8cc1Swenshuai.xi         W2BYTEMSK(REG_RVD_44_L, 0x000C, 0x001F); //[4:0]reg_ckg_clk_misc
2734*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x58), 0x0000, 0x000F); //[3:0]ckg_tx_mod
2735*53ee8cc1Swenshuai.xi     }
2736*53ee8cc1Swenshuai.xi 
2737*53ee8cc1Swenshuai.xi     // reg_ckg_odclk_mft
2738*53ee8cc1Swenshuai.xi     W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_MFT_GATED);                          // [8] disable clock
2739*53ee8cc1Swenshuai.xi     W2BYTEMSK(L_CLKGEN0(0x53), DISABLE, CKG_ODCLK_MFT_INVERT);                         // [9] invert clock
2740*53ee8cc1Swenshuai.xi     W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_MFT_SEL_LPLL, CKG_ODCLK_MFT_SEL_SOURCE);      // [10] select source tobe LPLL clock, 0:synthetic clock out, 1:LPLL clock out                                                            // 0:synthetic clock out, 1:LPLL clock out
2741*53ee8cc1Swenshuai.xi     W2BYTEMSK(L_CLKGEN0(0x53), CKG_ODCLK_MFT_XTAL, CKG_ODCLK_MFT_MASK);                // [12:11] LPLL clock div
2742*53ee8cc1Swenshuai.xi 
2743*53ee8cc1Swenshuai.xi     W2BYTE(L_CLKGEN1(0x31), 0x0000); //[11:8]ckg_odclk_frc
2744*53ee8cc1Swenshuai.xi 
2745*53ee8cc1Swenshuai.xi     if(  IsVBY1(pstPanelInitData->eLPLL_Type) )
2746*53ee8cc1Swenshuai.xi     {
2747*53ee8cc1Swenshuai.xi         W2BYTEMSK(REG_CLKGEN0_57_L, 0x000C, 0x000F); //[3:0]ckg_fifo
2748*53ee8cc1Swenshuai.xi         W2BYTE(REG_RVD_09_L, 0x0800); //[13:8]ckg_vby1_fifo_osd [3:0]clk_vby1_fifo
2749*53ee8cc1Swenshuai.xi         //W2BYTEMSK(L_CLKGEN0(0x55), 0x00, 0xF00); //[11:8] reg_ckg_osdc
2750*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x56),0x0010, 0x00F0); //[7:4]reg_ckg_odclk_a
2751*53ee8cc1Swenshuai.xi         W2BYTE(L_CLKGEN0(0x63),0x1001); //[15:12]reg_ckg_nossc_odclk[11:8]ckg_tx_mod [5:0]ckg_osd2mod
2752*53ee8cc1Swenshuai.xi 
2753*53ee8cc1Swenshuai.xi         if((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_8LANE)
2754*53ee8cc1Swenshuai.xi             ||(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_8LANE))
2755*53ee8cc1Swenshuai.xi         {
2756*53ee8cc1Swenshuai.xi             W2BYTE(L_CLKGEN0(0x5A),0x0800); //[15:12]reg_ckg_vby1_omode [11:8]reg_ckg_vby1_vmode
2757*53ee8cc1Swenshuai.xi         }
2758*53ee8cc1Swenshuai.xi         else if ((pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_4LANE)
2759*53ee8cc1Swenshuai.xi                 ||(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_4LANE))
2760*53ee8cc1Swenshuai.xi         {
2761*53ee8cc1Swenshuai.xi             W2BYTE(L_CLKGEN0(0x5A),0x0900); //[15:12]reg_ckg_vby1_omode [11:8]reg_ckg_vby1_vmode
2762*53ee8cc1Swenshuai.xi         }
2763*53ee8cc1Swenshuai.xi         else
2764*53ee8cc1Swenshuai.xi         {
2765*53ee8cc1Swenshuai.xi             W2BYTE(L_CLKGEN0(0x5A),0x0A00); //[15:12]reg_ckg_vby1_omode [11:8]reg_ckg_vby1_vmode
2766*53ee8cc1Swenshuai.xi         }
2767*53ee8cc1Swenshuai.xi 
2768*53ee8cc1Swenshuai.xi     }
2769*53ee8cc1Swenshuai.xi     else
2770*53ee8cc1Swenshuai.xi     {
2771*53ee8cc1Swenshuai.xi 
2772*53ee8cc1Swenshuai.xi         if (pstPanelInitData->eLPLL_Type == E_PNL_TYPE_TTL)
2773*53ee8cc1Swenshuai.xi         {
2774*53ee8cc1Swenshuai.xi             W2BYTEMSK(REG_CLKGEN0_57_L, 0x0001, 0x000F); //[3:0]ckg_fifo
2775*53ee8cc1Swenshuai.xi             W2BYTEMSK(L_CLKGEN0(0x56),0x0040, 0x00F0); //[7:4]reg_ckg_odclk_a
2776*53ee8cc1Swenshuai.xi             W2BYTE(L_CLKGEN0(0x63),0x1100); //[15:12]reg_ckg_nossc_odclk[11:8]ckg_tx_mod [5:0]ckg_osd2mod
2777*53ee8cc1Swenshuai.xi         }
2778*53ee8cc1Swenshuai.xi         else if(pstPanelInitData->eLPLL_Type == E_PNL_LPLL_ISP_8BIT_12P)
2779*53ee8cc1Swenshuai.xi         {
2780*53ee8cc1Swenshuai.xi             W2BYTE(L_CLKGEN0(0x63),0x1000); //[7:4]reg_ckg_odclk_a
2781*53ee8cc1Swenshuai.xi             W2BYTEMSK(REG_CLKGEN0_57_L, 0x000C, 0x000F); //[3:0]ckg_fifo
2782*53ee8cc1Swenshuai.xi             W2BYTEMSK(L_CLKGEN0(0x56),0x0000, 0x000F); //[7:4]reg_ckg_odclk_a
2783*53ee8cc1Swenshuai.xi         }
2784*53ee8cc1Swenshuai.xi         else
2785*53ee8cc1Swenshuai.xi         {
2786*53ee8cc1Swenshuai.xi             W2BYTEMSK(REG_CLKGEN0_57_L, 0x0000, 0x000F); //[3:0]ckg_fifo
2787*53ee8cc1Swenshuai.xi             W2BYTE(L_CLKGEN0(0x63),0x1000); //[15:12]reg_ckg_nossc_odclk[11:8]ckg_tx_mod [5:0]ckg_osd2mod
2788*53ee8cc1Swenshuai.xi         }
2789*53ee8cc1Swenshuai.xi 
2790*53ee8cc1Swenshuai.xi         if((pstPanelInitData->eLPLL_Type == E_PNL_TYPE_HS_LVDS)&&(pstPanelInitData->eLPLL_Mode == E_PNL_MODE_SINGLE))
2791*53ee8cc1Swenshuai.xi         {
2792*53ee8cc1Swenshuai.xi             W2BYTE(REG_RVD_09_L, 0x1000); //[12:8]ckg_vby1_fifo_osd [3:0]clk_vby1_fifo+
2793*53ee8cc1Swenshuai.xi         }
2794*53ee8cc1Swenshuai.xi         else if(pstPanelInitData->eLPLL_Type == E_PNL_LPLL_ISP_8BIT_12P)
2795*53ee8cc1Swenshuai.xi         {
2796*53ee8cc1Swenshuai.xi             W2BYTE(REG_RVD_09_L, 0x0800); //[12:8]ckg_vby1_fifo_osd [3:0]clk_vby1_fifo
2797*53ee8cc1Swenshuai.xi         }
2798*53ee8cc1Swenshuai.xi         else
2799*53ee8cc1Swenshuai.xi         {
2800*53ee8cc1Swenshuai.xi             W2BYTE(REG_RVD_09_L, 0x0000); //[12:8]ckg_vby1_fifo_osd [3:0]clk_vby1_fifo
2801*53ee8cc1Swenshuai.xi         }
2802*53ee8cc1Swenshuai.xi     }
2803*53ee8cc1Swenshuai.xi 
2804*53ee8cc1Swenshuai.xi     if( (E_PNL_TYPE_TTL == pstPanelInitData->eLPLL_Type)||
2805*53ee8cc1Swenshuai.xi        ((E_PNL_TYPE_LVDS == pstPanelInitData->eLPLL_Type)&&(E_PNL_MODE_SINGLE==pstPanelInitData->eLPLL_Mode))||
2806*53ee8cc1Swenshuai.xi        ((E_PNL_TYPE_HS_LVDS == pstPanelInitData->eLPLL_Type)&&(E_PNL_MODE_SINGLE==pstPanelInitData->eLPLL_Mode)))
2807*53ee8cc1Swenshuai.xi     {
2808*53ee8cc1Swenshuai.xi         //set LPLL mux
2809*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x7E), 0x0010, 0x00FC);           //LPLL_ODCLK setting  reg_ckg_odclk = reg_clkgen0_reserved0[7:2]
2810*53ee8cc1Swenshuai.xi                                                               //[0] : diable clock
2811*53ee8cc1Swenshuai.xi                                                               //[1] : invert clock
2812*53ee8cc1Swenshuai.xi                                                               //[4:2] : xx0 : floclk_odclk_synth_out
2813*53ee8cc1Swenshuai.xi                                                               // 011 / 111: LPLL output clock
2814*53ee8cc1Swenshuai.xi     }
2815*53ee8cc1Swenshuai.xi     else if ((E_PNL_TYPE_DAC_P == pstPanelInitData->eLPLL_Type) ||
2816*53ee8cc1Swenshuai.xi             (E_PNL_TYPE_DAC_I == pstPanelInitData->eLPLL_Type))
2817*53ee8cc1Swenshuai.xi     {
2818*53ee8cc1Swenshuai.xi         //set LPLL mux
2819*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x7E), 0x00A0, 0x00FC);           //LPLL_ODCLK setting  reg_ckg_odclk = reg_clkgen0_reserved0[7:2]
2820*53ee8cc1Swenshuai.xi                                                               //[0] : diable clock
2821*53ee8cc1Swenshuai.xi                                                               //[1] : invert clock
2822*53ee8cc1Swenshuai.xi                                                               //[4:2] : xx0 : floclk_odclk_synth_out
2823*53ee8cc1Swenshuai.xi                                                               // 011 / 111: LPLL output clock
2824*53ee8cc1Swenshuai.xi     }
2825*53ee8cc1Swenshuai.xi     else
2826*53ee8cc1Swenshuai.xi     {
2827*53ee8cc1Swenshuai.xi         //set LPLL mux
2828*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_CLKGEN0(0x7E), 0x0030, 0x00FC);           //LPLL_ODCLK setting  reg_ckg_odclk = reg_clkgen0_reserved0[7:2]
2829*53ee8cc1Swenshuai.xi                                                               //[0] : diable clock
2830*53ee8cc1Swenshuai.xi                                                               //[1] : invert clock
2831*53ee8cc1Swenshuai.xi                                                               //[4:2] : xx0 : floclk_odclk_synth_out
2832*53ee8cc1Swenshuai.xi                                                               // 011 / 111: LPLL output clock
2833*53ee8cc1Swenshuai.xi     }
2834*53ee8cc1Swenshuai.xi 
2835*53ee8cc1Swenshuai.xi     if(pstPanelInitData->eLPLL_Type == E_PNL_LPLL_ISP_8BIT_12P)
2836*53ee8cc1Swenshuai.xi     {
2837*53ee8cc1Swenshuai.xi         W2BYTEMSK(REG_CHIP_50_L, 0x000F, 0x000F);
2838*53ee8cc1Swenshuai.xi     }
2839*53ee8cc1Swenshuai.xi }
2840*53ee8cc1Swenshuai.xi 
2841*53ee8cc1Swenshuai.xi #define OUTPUT_CHANNEL_PART_A   0x0055 // CH0~3
2842*53ee8cc1Swenshuai.xi #define OUTPUT_CHANNEL_PART_B   0x5500 // CH4~7
2843*53ee8cc1Swenshuai.xi #define OUTPUT_CHANNEL_PART_C   0x0015 // CH8~10
2844*53ee8cc1Swenshuai.xi #define OUTPUT_CHANNEL_PART_D   0x0540 // CH11~13
2845*53ee8cc1Swenshuai.xi #define OUTPUT_CHANNEL_ALL      0x5555
2846*53ee8cc1Swenshuai.xi 
MHal_PNL_Init_MOD(void * pInstance,PNL_InitData * pstPanelInitData)2847*53ee8cc1Swenshuai.xi void MHal_PNL_Init_MOD(void *pInstance, PNL_InitData *pstPanelInitData)
2848*53ee8cc1Swenshuai.xi {
2849*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
2850*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
2851*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
2852*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
2853*53ee8cc1Swenshuai.xi 
2854*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]\n", __FUNCTION__, __LINE__);
2855*53ee8cc1Swenshuai.xi 
2856*53ee8cc1Swenshuai.xi     //------------------------------------------------------------------------
2857*53ee8cc1Swenshuai.xi 
2858*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "u16MOD_CTRL0 = %x\n", pstPanelInitData->u16MOD_CTRL0);
2859*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "u16MOD_CTRL9 = %x\n", pstPanelInitData->u16MOD_CTRL9);
2860*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "u16MOD_CTRLA = %x\n", pstPanelInitData->u16MOD_CTRLA);
2861*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "u8MOD_CTRLB  = %x\n", pstPanelInitData->u8MOD_CTRLB);
2862*53ee8cc1Swenshuai.xi 
2863*53ee8cc1Swenshuai.xi     //-------------------------------------------------------------------------
2864*53ee8cc1Swenshuai.xi     // Set MOD registers
2865*53ee8cc1Swenshuai.xi     //-------------------------------------------------------------------------
2866*53ee8cc1Swenshuai.xi 
2867*53ee8cc1Swenshuai.xi     MOD_W2BYTEMSK(REG_MOD_BK00_40_L, pstPanelInitData->u16MOD_CTRL0, LBMASK);
2868*53ee8cc1Swenshuai.xi 
2869*53ee8cc1Swenshuai.xi     //    GPIO is controlled in drvPadConf.c
2870*53ee8cc1Swenshuai.xi     //    MDrv_Write2Byte(L_BK_MOD(0x46), 0x0000);    //EXT GPO disable
2871*53ee8cc1Swenshuai.xi     //    MDrv_Write2Byte(L_BK_MOD(0x47), 0x0000);    //EXT GPO disable
2872*53ee8cc1Swenshuai.xi     if(IsVBY1(pstPanelInitData->eLPLL_Type_Ext))
2873*53ee8cc1Swenshuai.xi     {
2874*53ee8cc1Swenshuai.xi         ///u16MOD_CTRL9 [6] : 62[9]reg_vby1_pair_swap
2875*53ee8cc1Swenshuai.xi         ///u16MOD_CTRL9 [12:11] : 62[5:4]reg_vby1_pair_mirror
2876*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0xAC40, 0xFDCF); //[15]proc_st[13:12]byte_mode 4 byte mode[6]4ch_vby1[9]swap
2877*53ee8cc1Swenshuai.xi 
2878*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_62_L, (pstPanelInitData->u16MOD_CTRL9 & BIT(6))<<3, BIT(9));
2879*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_62_L, (pstPanelInitData->u16MOD_CTRL9 & (BIT(12)|BIT(11)))>>7, BIT(5)|BIT(4));
2880*53ee8cc1Swenshuai.xi 
2881*53ee8cc1Swenshuai.xi         if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1))  // use Dual port to decide the Vx1 1 or 2 devision config
2882*53ee8cc1Swenshuai.xi         {
2883*53ee8cc1Swenshuai.xi             if(pstPanelInitData->eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_8LANE)
2884*53ee8cc1Swenshuai.xi             {
2885*53ee8cc1Swenshuai.xi                 // 2 divison just be supported in monet vby1 8 lane
2886*53ee8cc1Swenshuai.xi                 printf("\n[%s][%d]Vx1 2 division\n", __FUNCTION__, __LINE__);
2887*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_20_L, 0x0002, 0x0007);//[2:0]reg_mft_mode
2888*53ee8cc1Swenshuai.xi 
2889*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_21_L, 0x1002, 0xFFFF); //[11:0]reg_dly_value
2890*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_22_L, 0x0F00, 0xFFFF); //[12:0]reg_hsize
2891*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_26_L, 0x0780, 0xFFFF); //[12:0]reg_div_len
2892*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_7F_L, 0x0002, 0xFFFF); //[2:0]reg_sram_usage
2893*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_53_L, 0x4000, 0xFFFF); //[14]reg_vfde_mask
2894*53ee8cc1Swenshuai.xi             }
2895*53ee8cc1Swenshuai.xi             else
2896*53ee8cc1Swenshuai.xi             {
2897*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_20_L, 0x0000, 0x0007);//[2:0]reg_mft_mode
2898*53ee8cc1Swenshuai.xi             }
2899*53ee8cc1Swenshuai.xi         }
2900*53ee8cc1Swenshuai.xi         else
2901*53ee8cc1Swenshuai.xi         {
2902*53ee8cc1Swenshuai.xi             printf("\n[%s][%d]Vx1 1 division\n", __FUNCTION__, __LINE__);
2903*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_21_L, 0x0000, 0xFFFF); //[11:0]reg_dly_value
2904*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_20_L, 0x0000, 0x0007); //[2:0]reg_mft_mode
2905*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_7F_L, 0x0000, 0xFFFF); //[2:0]reg_sram_usage
2906*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_53_L, 0x0000, 0xFFFF); //[14]reg_vfde_mask
2907*53ee8cc1Swenshuai.xi         }
2908*53ee8cc1Swenshuai.xi 
2909*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_62_L, BIT(14), BIT(14)); //[14]:reg_lockn_to_acq
2910*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_45_L, 0x0003, 0x0003); //[1]:reg_vby1_vs_inv, [0]:reg_vby1_hs_inv
2911*53ee8cc1Swenshuai.xi 
2912*53ee8cc1Swenshuai.xi         if((pstPanelInitData->eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_2LANE)||(pstPanelInitData->eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_2LANE))
2913*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0x00, BIT(6)); //[6]4ch_vby1
2914*53ee8cc1Swenshuai.xi         else
2915*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_62_L, BIT(6), BIT(6)); //[6]4ch_vby1
2916*53ee8cc1Swenshuai.xi 
2917*53ee8cc1Swenshuai.xi 
2918*53ee8cc1Swenshuai.xi         ///u16MOD_CTRL9 [7] : 63[13]reg_vby1_pair_swap_osd
2919*53ee8cc1Swenshuai.xi         ///u16MOD_CTRL9 [14:13] : 63[11:10]reg_vby1_pair_mirror2
2920*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_63_L, (pstPanelInitData->u16MOD_CTRL9 & BIT(7))<<6, BIT(13));
2921*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_63_L, (pstPanelInitData->u16MOD_CTRL9 & (BIT(14)|BIT(13)))>>3, BIT(11)|BIT(10));
2922*53ee8cc1Swenshuai.xi 
2923*53ee8cc1Swenshuai.xi         if((pstPanelInitData->eLPLL_Type_Ext == E_PNL_LPLL_VBY1_10BIT_8LANE)||(pstPanelInitData->eLPLL_Type_Ext == E_PNL_LPLL_VBY1_8BIT_8LANE))
2924*53ee8cc1Swenshuai.xi         {
2925*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_63_L, BIT(12), BIT(12)); // [12] enable 8ch vx1 mode : 1
2926*53ee8cc1Swenshuai.xi 
2927*53ee8cc1Swenshuai.xi             if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1))
2928*53ee8cc1Swenshuai.xi             {
2929*53ee8cc1Swenshuai.xi                 // 2 Divisoin
2930*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_63_L, BIT(11), BIT(11)); // [11:10]reg_vby1_pair_mirror2
2931*53ee8cc1Swenshuai.xi             }
2932*53ee8cc1Swenshuai.xi             else
2933*53ee8cc1Swenshuai.xi             {
2934*53ee8cc1Swenshuai.xi                 // 1 Division
2935*53ee8cc1Swenshuai.xi                 MOD_W2BYTEMSK(REG_MOD_BK00_63_L, 0x00, BIT(11)); // [11:10]reg_vby1_pair_mirror2
2936*53ee8cc1Swenshuai.xi             }
2937*53ee8cc1Swenshuai.xi         }
2938*53ee8cc1Swenshuai.xi         else //if   ///E_PNL_LPLL_VBY1_10BIT_4LANE, E_PNL_LPLL_VBY1_10BIT_2LANE
2939*53ee8cc1Swenshuai.xi         {
2940*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_63_L,    0x00, BIT(12)); // [12] enable 8ch vx1 mode : 0
2941*53ee8cc1Swenshuai.xi         }
2942*53ee8cc1Swenshuai.xi 
2943*53ee8cc1Swenshuai.xi         MHal_Output_Channel_Order(pInstance,
2944*53ee8cc1Swenshuai.xi                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u8OutputOrderType,
2945*53ee8cc1Swenshuai.xi                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder0_3,
2946*53ee8cc1Swenshuai.xi                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder4_7,
2947*53ee8cc1Swenshuai.xi                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder8_11,
2948*53ee8cc1Swenshuai.xi                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder12_13);
2949*53ee8cc1Swenshuai.xi 
2950*53ee8cc1Swenshuai.xi 
2951*53ee8cc1Swenshuai.xi         if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1))  // use Dual port to decide the Vx1 1 or 2 devision config
2952*53ee8cc1Swenshuai.xi         {
2953*53ee8cc1Swenshuai.xi             printf("\n[%s][%d]Vx1 2 division\n", __FUNCTION__, __LINE__);
2954*53ee8cc1Swenshuai.xi         }
2955*53ee8cc1Swenshuai.xi         else
2956*53ee8cc1Swenshuai.xi         {
2957*53ee8cc1Swenshuai.xi             printf("\n[%s][%d]Vx1 1 division\n", __FUNCTION__, __LINE__);
2958*53ee8cc1Swenshuai.xi         }
2959*53ee8cc1Swenshuai.xi 
2960*53ee8cc1Swenshuai.xi         ////per RD's suggestion ---Start
2961*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_30_L, 0xFFFF, 0xFFFF);   //reg_gcr_pe_en_ch
2962*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_32_L, 0x0000, 0xFFFF);   //reg_gcr_en_rint_ch
2963*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3C_L, 0xFFFF, 0xFFFF);   //reg_gcr_test_ch
2964*53ee8cc1Swenshuai.xi 
2965*53ee8cc1Swenshuai.xi         ////per RD's suggestion, for VBY1 channel skew
2966*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_02_L, 0x4444);   //Fine tune skew for channel 0~7
2967*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_03_L, 0x4444);   //Fine tune skew for channel 8~15
2968*53ee8cc1Swenshuai.xi 
2969*53ee8cc1Swenshuai.xi         /// reg_gcr_pe_adj ch0~ch15
2970*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_18_L,0x0202);
2971*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_19_L,0x0202);
2972*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_1A_L,0x0202);
2973*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_1B_L,0x0202);
2974*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_1C_L,0x0202);
2975*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_1D_L,0x0202);
2976*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_1E_L,0x0202);
2977*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_1F_L,0x0202);
2978*53ee8cc1Swenshuai.xi 
2979*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_67_L, 0x80E8, 0xFFFF); //[0]:reg_vby1_8v4o_mode
2980*53ee8cc1Swenshuai.xi 
2981*53ee8cc1Swenshuai.xi         //The threshold value be set too strict ( ori: MOD_5C =0x0 )
2982*53ee8cc1Swenshuai.xi         //And this reg should be set before enable serializer function
2983*53ee8cc1Swenshuai.xi         //[15]reg_sw_rptr_fix_en: pointer fix by sw mode enable
2984*53ee8cc1Swenshuai.xi         //[14:12]reg_sw_wptr_check: sw mode to decision write point check point
2985*53ee8cc1Swenshuai.xi         //[10:8]reg_sw_rptr_fix_ini: sw mode to decision read point initial value
2986*53ee8cc1Swenshuai.xi         //[6:4]reg_sw_rptr_fix_hi_th: sw mode to decision read pointer hi boundary
2987*53ee8cc1Swenshuai.xi         //[2:0]reg_sw_rptr_fix_lo_th: sw mode to decision read pointer low boundary
2988*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_5C_L,0x8142,0xFFFF);
2989*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_5E_L,0x8142,0xFFFF);
2990*53ee8cc1Swenshuai.xi 
2991*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_5B_L, 0x0087); //[0]enable serializer function ,
2992*53ee8cc1Swenshuai.xi                                                //[1]enable serializer auto fix read/write point mis-balance
2993*53ee8cc1Swenshuai.xi                                                //[2]enable osd serializer auto fix read/write point mis-balance
2994*53ee8cc1Swenshuai.xi                                                //[7]for OSD, switch chanel 8~13 as OSD path
2995*53ee8cc1Swenshuai.xi     }
2996*53ee8cc1Swenshuai.xi     else
2997*53ee8cc1Swenshuai.xi     {
2998*53ee8cc1Swenshuai.xi         // non-VBY1 case
2999*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_49_L, pstPanelInitData->u16MOD_CTRL9); //{L_BK_MOD(0x49), 0x00}, // [7,6] : output formate selction 10: 8bit, 01: 6bit :other 10bit, bit shift
3000*53ee8cc1Swenshuai.xi         MHal_Output_Channel_Order(pInstance,
3001*53ee8cc1Swenshuai.xi                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u8OutputOrderType,
3002*53ee8cc1Swenshuai.xi                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder0_3,
3003*53ee8cc1Swenshuai.xi                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder4_7,
3004*53ee8cc1Swenshuai.xi                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder8_11,
3005*53ee8cc1Swenshuai.xi                                   pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputOrder12_13);
3006*53ee8cc1Swenshuai.xi     }
3007*53ee8cc1Swenshuai.xi 
3008*53ee8cc1Swenshuai.xi     MOD_W2BYTE(REG_MOD_BK00_4A_L, pstPanelInitData->u16MOD_CTRLA);
3009*53ee8cc1Swenshuai.xi     MOD_W2BYTE(REG_MOD_BK00_4B_L,  pstPanelInitData->u8MOD_CTRLB);  //[1:0]ti_bitmode 10:8bit  11:6bit  0x:10bit
3010*53ee8cc1Swenshuai.xi 
3011*53ee8cc1Swenshuai.xi     #if 0 // no need this for Maxim 23x23 8V case
3012*53ee8cc1Swenshuai.xi     //MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, (_u8PnlDiffSwingLevel << 1), 0xFE);       //differential output swing level
3013*53ee8cc1Swenshuai.xi     if(((pstPanelInitData->eLPLL_Type_Ext>= E_PNL_LPLL_VBY1_10BIT_4LANE)&&
3014*53ee8cc1Swenshuai.xi         (pstPanelInitData->eLPLL_Type_Ext<= E_PNL_LPLL_VBY1_8BIT_8LANE)))
3015*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0xC000, 0xF000);       //bank selection for skew clock
3016*53ee8cc1Swenshuai.xi     #endif
3017*53ee8cc1Swenshuai.xi 
3018*53ee8cc1Swenshuai.xi     //if(!MHal_PNL_MOD_Control_Out_Swing(_u8PnlDiffSwingLevel))
3019*53ee8cc1Swenshuai.xi     //    printf(">>Swing Level setting error!!\n");
3020*53ee8cc1Swenshuai.xi     if(pstPanelInitData->eLPLL_Type != E_PNL_TYPE_MINILVDS)
3021*53ee8cc1Swenshuai.xi     {
3022*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_A_BK00_70_L, 0x7, 0x07);
3023*53ee8cc1Swenshuai.xi     }
3024*53ee8cc1Swenshuai.xi 
3025*53ee8cc1Swenshuai.xi     //// Patch for Vx1 and it should be control by panel ini
3026*53ee8cc1Swenshuai.xi     if(  IsVBY1(pstPanelInitData->eLPLL_Type_Ext) )
3027*53ee8cc1Swenshuai.xi     {
3028*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_31_L, 0x0FFF, 0x3FFF);
3029*53ee8cc1Swenshuai.xi     }
3030*53ee8cc1Swenshuai.xi     else
3031*53ee8cc1Swenshuai.xi     {
3032*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_31_L, pstPanelInitData->u16LVDSTxSwapValue);
3033*53ee8cc1Swenshuai.xi     }
3034*53ee8cc1Swenshuai.xi 
3035*53ee8cc1Swenshuai.xi #if 0 // Skip power down for bring up
3036*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_SRAMPD
3037*53ee8cc1Swenshuai.xi     // At initial step, if non TCON panel, enable OD/RGBW/M+/Demura/DGA_Gamma SRAM PD
3038*53ee8cc1Swenshuai.xi     if((pstPanelInitData->eLPLL_Type_Ext != E_PNL_LPLL_EPI34_8P)&&
3039*53ee8cc1Swenshuai.xi        (pstPanelInitData->eLPLL_Type_Ext != E_PNL_LPLL_EPI28_8P)&&
3040*53ee8cc1Swenshuai.xi        (pstPanelInitData->eLPLL_Type_Ext != E_PNL_LPLL_EPI34_6P)&&
3041*53ee8cc1Swenshuai.xi        (pstPanelInitData->eLPLL_Type_Ext != E_PNL_LPLL_EPI28_6P)&&
3042*53ee8cc1Swenshuai.xi        (pstPanelInitData->eLPLL_Type_Ext != E_PNL_LPLL_EPI34_2P)&&
3043*53ee8cc1Swenshuai.xi        (pstPanelInitData->eLPLL_Type_Ext != E_PNL_LPLL_EPI34_4P)&&
3044*53ee8cc1Swenshuai.xi        (pstPanelInitData->eLPLL_Type_Ext != E_PNL_LPLL_EPI28_2P)&&
3045*53ee8cc1Swenshuai.xi        (pstPanelInitData->eLPLL_Type_Ext != E_PNL_LPLL_EPI28_4P)&&
3046*53ee8cc1Swenshuai.xi        (pstPanelInitData->eLPLL_Type_Ext != E_PNL_LPLL_EPI28_12P))
3047*53ee8cc1Swenshuai.xi     {
3048*53ee8cc1Swenshuai.xi         if(pPNLInstancePrivate->u32DeviceID == 0)
3049*53ee8cc1Swenshuai.xi         {
3050*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_10_L, BIT(0), BIT(0));   //OD SRAM PD Enable  : SC_SPD_BK3F_10[0]
3051*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_50_L, 0, BIT(8));        //OD Clock gate : ~SC_SPD_BK3F_50[8]
3052*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, BIT(15), BIT(15)); //OD Bypass Enable :SC_OD_BK16_6F[15]
3053*53ee8cc1Swenshuai.xi 
3054*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_10_L, BIT(1), BIT(1));   // RGBW SRAM PD Enable : SC_SPD_BK3F_10[1]
3055*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_50_L, 0, BIT(9));        // RGBW Clock Gate : ~SC_SPD_BK3F_50[9]
3056*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, BIT(12), BIT(12)); // RGBW bypass enable :SC_OD_BK16_6F[12]
3057*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, 0, BIT(13));       // RGBW bypass enable : ~SC_OD_BK16_6F[13]
3058*53ee8cc1Swenshuai.xi 
3059*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_17_L, BIT(0), BIT(0));   //M+ SRAM PD Enable  : SC_SPD_BK3F_17[0]
3060*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_50_L, 0, BIT(10));        //M+ Clock gate : ~SC_SPD_BK3F_50[10]
3061*53ee8cc1Swenshuai.xi             //SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L,0 , BIT(12)); // M+ bypass enable :SC_OD_BK16_6F[12]
3062*53ee8cc1Swenshuai.xi             //SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK16_6F_L, 0, BIT(13));       // M+ bypass enable : ~SC_OD_BK16_6F[13]
3063*53ee8cc1Swenshuai.xi 
3064*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_0B_L, BIT(4), BIT(4));   //Demura SRAM PD Enable  : SC_SPD_BK3F_0B[4]
3065*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK77_26_L, BIT(14), BIT(14));   //Demura Clock Gate  : SC_BK77_26[14]
3066*53ee8cc1Swenshuai.xi             W2BYTEMSK(REG_RVD_45_L, BIT(0), BIT(0));                                              //Demura Clock gate : BK100A_CLKGEN2_45[0]
3067*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK77_26_L, BIT(15), BIT(15));   //Demura Clock Gate  : SC_BK77_26[15]
3068*53ee8cc1Swenshuai.xi 
3069*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK3F_0B_L, BIT(5), BIT(5));   //DGA_GAMMA SRAM PD Enable  : SC_SPD_BK3F_0B[5]
3070*53ee8cc1Swenshuai.xi         }
3071*53ee8cc1Swenshuai.xi     }
3072*53ee8cc1Swenshuai.xi 
3073*53ee8cc1Swenshuai.xi     // At initial step, SRAM PD for LD
3074*53ee8cc1Swenshuai.xi     // To avoid mantis 1082875: boot logo flash issue, remove  SRAM PD for LD from XC_init to PNL_init
3075*53ee8cc1Swenshuai.xi     if(pPNLInstancePrivate->u32DeviceID == 0)
3076*53ee8cc1Swenshuai.xi     {
3077*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BKC9_65_L, (BIT(0)), 0x0001);
3078*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BKCE_01_L, (0x0000), 0x1000);
3079*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BKCE_37_L, (BIT(15)), 0x8000);
3080*53ee8cc1Swenshuai.xi         //non-FO setting
3081*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK3F_12_L, (BIT(0)| BIT(1)), 0x0003);
3082*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK3F_50_L, (0x0000), 0x3800);
3083*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID,REG_SC_BK2E_37_L, (BIT(15)), 0x8000);
3084*53ee8cc1Swenshuai.xi     }
3085*53ee8cc1Swenshuai.xi #endif
3086*53ee8cc1Swenshuai.xi #endif
3087*53ee8cc1Swenshuai.xi 
3088*53ee8cc1Swenshuai.xi     // TODO: move from MDrv_Scaler_Init(), need to double check!
3089*53ee8cc1Swenshuai.xi     MOD_W2BYTEMSK(REG_MOD_BK00_53_L, BIT(0), BIT(0));
3090*53ee8cc1Swenshuai.xi 
3091*53ee8cc1Swenshuai.xi 
3092*53ee8cc1Swenshuai.xi     //--------------------------------------------------------------
3093*53ee8cc1Swenshuai.xi     //Depend On Bitmode to set Dither
3094*53ee8cc1Swenshuai.xi     //--------------------------------------------------------------
3095*53ee8cc1Swenshuai.xi 
3096*53ee8cc1Swenshuai.xi 
3097*53ee8cc1Swenshuai.xi     // always enable noise dither and disable TAILCUT
3098*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, ((pstPanelInitData->u8PanelNoiseDith ? XC_PAFRC_DITH_NOISEDITH_EN : (1 - XC_PAFRC_DITH_NOISEDITH_EN)) <<3) , BIT(3));
3099*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, XC_PAFRC_DITH_TAILCUT_DISABLE, BIT(4));
3100*53ee8cc1Swenshuai.xi 
3101*53ee8cc1Swenshuai.xi     switch(pstPanelInitData->u8MOD_CTRLB & 0x03)//[1:0]ti_bitmode b'10:8bit  11:6bit  0x:10bit
3102*53ee8cc1Swenshuai.xi     {
3103*53ee8cc1Swenshuai.xi         case HAL_TI_6BIT_MODE:
3104*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, BIT(0), BIT(0));
3105*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, BIT(2), BIT(2));
3106*53ee8cc1Swenshuai.xi             break;
3107*53ee8cc1Swenshuai.xi 
3108*53ee8cc1Swenshuai.xi         case HAL_TI_8BIT_MODE:
3109*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, BIT(0), BIT(0));
3110*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, 0x00, BIT(2));
3111*53ee8cc1Swenshuai.xi             break;
3112*53ee8cc1Swenshuai.xi 
3113*53ee8cc1Swenshuai.xi         case HAL_TI_10BIT_MODE:
3114*53ee8cc1Swenshuai.xi         default:
3115*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, 0x00, BIT(0));
3116*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK24_3F_L, 0x00, BIT(2));
3117*53ee8cc1Swenshuai.xi             break;
3118*53ee8cc1Swenshuai.xi     }
3119*53ee8cc1Swenshuai.xi 
3120*53ee8cc1Swenshuai.xi 
3121*53ee8cc1Swenshuai.xi     //-----depend on bitmode to set Dither------------------------------
3122*53ee8cc1Swenshuai.xi     MHal_PNL_SetOutputType(pInstance, pPNLResourcePrivate->sthalPNL._eDrvPnlInitOptions, pstPanelInitData->eLPLL_Type);     // TTL to Ursa
3123*53ee8cc1Swenshuai.xi 
3124*53ee8cc1Swenshuai.xi     //dual port lvds _start_//
3125*53ee8cc1Swenshuai.xi     // output configure for 26 pair output 00: TTL, 01: LVDS/RSDS/mini-LVDS data differential pair, 10: mini-LVDS clock output, 11: RSDS clock output
3126*53ee8cc1Swenshuai.xi     if (IsVBY1(pstPanelInitData->eLPLL_Type_Ext))
3127*53ee8cc1Swenshuai.xi     {
3128*53ee8cc1Swenshuai.xi         MS_U16 u16ChannelClk_En = BIT(0); // bit0 is en_clk
3129*53ee8cc1Swenshuai.xi         MS_U16 u16OutputCFG0_7 = OUTPUT_CHANNEL_ALL, u16OutputCFG8_15 = OUTPUT_CHANNEL_ALL;
3130*53ee8cc1Swenshuai.xi         if(pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type == LVDS_OUTPUT_User)
3131*53ee8cc1Swenshuai.xi         {
3132*53ee8cc1Swenshuai.xi             u16OutputCFG0_7 = pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7;
3133*53ee8cc1Swenshuai.xi             u16OutputCFG8_15 = pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15;
3134*53ee8cc1Swenshuai.xi         }
3135*53ee8cc1Swenshuai.xi 
3136*53ee8cc1Swenshuai.xi         if(u16OutputCFG0_7  & OUTPUT_CHANNEL_PART_A)
3137*53ee8cc1Swenshuai.xi             u16ChannelClk_En |= BIT(1); //bit1: partA - ch0~3
3138*53ee8cc1Swenshuai.xi         if(u16OutputCFG0_7  & OUTPUT_CHANNEL_PART_B)
3139*53ee8cc1Swenshuai.xi             u16ChannelClk_En |= BIT(2); //bit2: partB - ch4~7
3140*53ee8cc1Swenshuai.xi         if(u16OutputCFG8_15 & OUTPUT_CHANNEL_PART_C)
3141*53ee8cc1Swenshuai.xi             u16ChannelClk_En |= BIT(3); //bit3: partC - ch8~10
3142*53ee8cc1Swenshuai.xi         if(u16OutputCFG8_15 & OUTPUT_CHANNEL_PART_D)
3143*53ee8cc1Swenshuai.xi             u16ChannelClk_En |= BIT(4); //bit4: partD - ch11~13
3144*53ee8cc1Swenshuai.xi 
3145*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, u16ChannelClk_En, 0x1F); //[4]ck_pd[3]ck_pc[2]ck_pb[1]ck_pa[0]en_ck   // original is MDrv_WriteByteMask(L_BK_MOD(0x77), 0x0F, BITMASK(7:2));
3146*53ee8cc1Swenshuai.xi     }
3147*53ee8cc1Swenshuai.xi     else
3148*53ee8cc1Swenshuai.xi     {
3149*53ee8cc1Swenshuai.xi         // LVDS
3150*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x1F, 0x1F);    //[4]ck_pd[3]ck_pc[2]ck_pb[1]ck_pa[0]en_ck   // original is MDrv_WriteByteMask(L_BK_MOD(0x77), 0x0F, BITMASK(7:2));
3151*53ee8cc1Swenshuai.xi     }
3152*53ee8cc1Swenshuai.xi     //dual port lvds _end_//
3153*53ee8cc1Swenshuai.xi     //MHal_PNL_Bringup(pInstance);
3154*53ee8cc1Swenshuai.xi 
3155*53ee8cc1Swenshuai.xi     MHal_PNL_MISC_Control(pInstance, pstPanelInitData->u32PNL_MISC);
3156*53ee8cc1Swenshuai.xi 
3157*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "OutputType  = %x, eLPLL_Type = %x\n", pPNLResourcePrivate->sthalPNL._eDrvPnlInitOptions, pstPanelInitData->eLPLL_Type);
3158*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "u32PNL_MISC  = %tx\n", (ptrdiff_t)pstPanelInitData->u32PNL_MISC);
3159*53ee8cc1Swenshuai.xi 
3160*53ee8cc1Swenshuai.xi }
3161*53ee8cc1Swenshuai.xi 
MHal_PNL_DumpMODReg(void * pInstance,MS_U32 u32Addr,MS_U16 u16Value,MS_BOOL bHiByte,MS_U16 u16Mask)3162*53ee8cc1Swenshuai.xi void MHal_PNL_DumpMODReg(void *pInstance, MS_U32 u32Addr, MS_U16 u16Value, MS_BOOL bHiByte, MS_U16 u16Mask)
3163*53ee8cc1Swenshuai.xi {
3164*53ee8cc1Swenshuai.xi     if (bHiByte)
3165*53ee8cc1Swenshuai.xi     {
3166*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(u32Addr, (u16Value << 8), (u16Mask << 8));
3167*53ee8cc1Swenshuai.xi     }
3168*53ee8cc1Swenshuai.xi     else
3169*53ee8cc1Swenshuai.xi     {
3170*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(u32Addr, u16Value, u16Mask);
3171*53ee8cc1Swenshuai.xi     }
3172*53ee8cc1Swenshuai.xi }
3173*53ee8cc1Swenshuai.xi 
MHal_MOD_Calibration_Init(void * pInstance,PNL_ModCali_InitData * pstModCaliInitData)3174*53ee8cc1Swenshuai.xi void MHal_MOD_Calibration_Init(void *pInstance, PNL_ModCali_InitData *pstModCaliInitData)
3175*53ee8cc1Swenshuai.xi {
3176*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3177*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
3178*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3179*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
3180*53ee8cc1Swenshuai.xi     // Setup the default swing level
3181*53ee8cc1Swenshuai.xi     pPNLResourcePrivate->sthalPNL._u16PnlDefault_SwingLevel = pstModCaliInitData->u16ExpectSwingLevel;   //mv
3182*53ee8cc1Swenshuai.xi #if 0
3183*53ee8cc1Swenshuai.xi     // Pair setting
3184*53ee8cc1Swenshuai.xi     // =========
3185*53ee8cc1Swenshuai.xi     // Select calibration source pair, 00: ch2, 01: ch6, 10:ch8, 11:ch12
3186*53ee8cc1Swenshuai.xi     //MOD_7D_L[3:2]
3187*53ee8cc1Swenshuai.xi     // =========
3188*53ee8cc1Swenshuai.xi     //in msModCurrentCalibration, it will transfer to the real data
3189*53ee8cc1Swenshuai.xi 
3190*53ee8cc1Swenshuai.xi     switch(pstModCaliInitData->u8ModCaliPairSel)
3191*53ee8cc1Swenshuai.xi     {
3192*53ee8cc1Swenshuai.xi         default:
3193*53ee8cc1Swenshuai.xi         case 0:
3194*53ee8cc1Swenshuai.xi         //ch 2
3195*53ee8cc1Swenshuai.xi             pPNLResourcePrivate->sthalPNL._u8MOD_CALI_PAIR_SEL = 0x00; // ch2
3196*53ee8cc1Swenshuai.xi         break;
3197*53ee8cc1Swenshuai.xi         case 1:
3198*53ee8cc1Swenshuai.xi         //ch 6
3199*53ee8cc1Swenshuai.xi             pPNLResourcePrivate->sthalPNL._u8MOD_CALI_PAIR_SEL = 0x01; // ch6, calibration initialized value
3200*53ee8cc1Swenshuai.xi         break;
3201*53ee8cc1Swenshuai.xi         case 2:
3202*53ee8cc1Swenshuai.xi         //ch 8
3203*53ee8cc1Swenshuai.xi             pPNLResourcePrivate->sthalPNL._u8MOD_CALI_PAIR_SEL = 0x02;
3204*53ee8cc1Swenshuai.xi         break;
3205*53ee8cc1Swenshuai.xi         case 3:
3206*53ee8cc1Swenshuai.xi         //ch 12
3207*53ee8cc1Swenshuai.xi             pPNLResourcePrivate->sthalPNL._u8MOD_CALI_PAIR_SEL = 0x03;
3208*53ee8cc1Swenshuai.xi         break;
3209*53ee8cc1Swenshuai.xi     }
3210*53ee8cc1Swenshuai.xi #endif
3211*53ee8cc1Swenshuai.xi     // Target setting
3212*53ee8cc1Swenshuai.xi     // =========
3213*53ee8cc1Swenshuai.xi     // GCR_CAL_LEVEL[1:0] : REG_MOD_A_BK00_70_L =>
3214*53ee8cc1Swenshuai.xi     // =========
3215*53ee8cc1Swenshuai.xi     //in msModCurrentCalibration, it will transfer to the real data
3216*53ee8cc1Swenshuai.xi     switch(pstModCaliInitData->u8ModCaliTarget)
3217*53ee8cc1Swenshuai.xi     {
3218*53ee8cc1Swenshuai.xi         default:
3219*53ee8cc1Swenshuai.xi         case 0:
3220*53ee8cc1Swenshuai.xi             pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET = 0;
3221*53ee8cc1Swenshuai.xi         break;
3222*53ee8cc1Swenshuai.xi         case 1:
3223*53ee8cc1Swenshuai.xi             pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET = 1;
3224*53ee8cc1Swenshuai.xi         break;
3225*53ee8cc1Swenshuai.xi         case 2:
3226*53ee8cc1Swenshuai.xi             pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET = 2;
3227*53ee8cc1Swenshuai.xi         break;
3228*53ee8cc1Swenshuai.xi         case 3:
3229*53ee8cc1Swenshuai.xi             pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET = 3;
3230*53ee8cc1Swenshuai.xi         break;
3231*53ee8cc1Swenshuai.xi     }
3232*53ee8cc1Swenshuai.xi     // Offset setting, for fine tune
3233*53ee8cc1Swenshuai.xi     //_usMOD_CALI_OFFSET = pstModCaliInitData->s8ModCaliOffset;
3234*53ee8cc1Swenshuai.xi     // _u8MOD_CALI_VALUE is a real value; the _u8MOD_CALI_VALUE is an idea value
3235*53ee8cc1Swenshuai.xi     // Target value should be the same with _u8MOD_CALI_VALUE to be a default value
3236*53ee8cc1Swenshuai.xi     pPNLResourcePrivate->sthalPNL._u8MOD_CALI_VALUE= pstModCaliInitData->u8ModCaliTarget;
3237*53ee8cc1Swenshuai.xi     // PVDD setting
3238*53ee8cc1Swenshuai.xi     pPNLResourcePrivate->sthalPNL._bPVDD_2V5 = pstModCaliInitData->bPVDD_2V5;
3239*53ee8cc1Swenshuai.xi 
3240*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]\n", __FUNCTION__, __LINE__);
3241*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "u16ExpectSwingLevel = %u\n", pstModCaliInitData->u16ExpectSwingLevel);
3242*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "u8ModCaliTarget     = %x\n", pstModCaliInitData->u8ModCaliTarget);
3243*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "_u8MOD_CALI_TARGET  = %x\n", pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET);
3244*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "_u8MOD_CALI_VALUE   = %x\n", pPNLResourcePrivate->sthalPNL._u8MOD_CALI_VALUE);
3245*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "bPVDD_2V5           = %x\n", pstModCaliInitData->bPVDD_2V5);
3246*53ee8cc1Swenshuai.xi 
3247*53ee8cc1Swenshuai.xi }
3248*53ee8cc1Swenshuai.xi 
MHal_BD_LVDS_Output_Type(void * pInstance,MS_U16 Type)3249*53ee8cc1Swenshuai.xi void MHal_BD_LVDS_Output_Type(void *pInstance, MS_U16 Type)
3250*53ee8cc1Swenshuai.xi {
3251*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3252*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
3253*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3254*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
3255*53ee8cc1Swenshuai.xi     if(Type == LVDS_DUAL_OUTPUT_SPECIAL )
3256*53ee8cc1Swenshuai.xi     {
3257*53ee8cc1Swenshuai.xi         pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Shift = LVDS_DUAL_OUTPUT_SPECIAL;
3258*53ee8cc1Swenshuai.xi         pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type = 1;
3259*53ee8cc1Swenshuai.xi     }
3260*53ee8cc1Swenshuai.xi     else
3261*53ee8cc1Swenshuai.xi     {
3262*53ee8cc1Swenshuai.xi         pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type  = Type;
3263*53ee8cc1Swenshuai.xi     }
3264*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "[%s][%d]\n", __FUNCTION__, __LINE__);
3265*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_INIT, "_u8MOD_LVDS_Pair_Type = %u\n", pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type);
3266*53ee8cc1Swenshuai.xi 
3267*53ee8cc1Swenshuai.xi }
3268*53ee8cc1Swenshuai.xi 
msModCalDDAOUT(void)3269*53ee8cc1Swenshuai.xi MS_BOOL msModCalDDAOUT(void)
3270*53ee8cc1Swenshuai.xi {
3271*53ee8cc1Swenshuai.xi    // W2BYTEMSK(BK_MOD(0x7D), ENABLE, 8:8);
3272*53ee8cc1Swenshuai.xi    // MsOS_DelayTask(10);  //10ms
3273*53ee8cc1Swenshuai.xi     return (MS_BOOL)((MOD_R2BYTEMSK(REG_MOD_A_BK00_74_L, BIT(8))) >> 8);
3274*53ee8cc1Swenshuai.xi }
3275*53ee8cc1Swenshuai.xi 
msModCurrentCalibration(void * pInstance)3276*53ee8cc1Swenshuai.xi MS_U8 msModCurrentCalibration(void *pInstance)
3277*53ee8cc1Swenshuai.xi {
3278*53ee8cc1Swenshuai.xi #if MOD_CAL_TIMER
3279*53ee8cc1Swenshuai.xi         MS_U32 delay_start_time;
3280*53ee8cc1Swenshuai.xi         delay_start_time=MsOS_GetSystemTime();
3281*53ee8cc1Swenshuai.xi #endif
3282*53ee8cc1Swenshuai.xi 
3283*53ee8cc1Swenshuai.xi #if (!ENABLE_Auto_ModCurrentCalibration)
3284*53ee8cc1Swenshuai.xi         return 0x60;
3285*53ee8cc1Swenshuai.xi #else
3286*53ee8cc1Swenshuai.xi     MS_U8 u8cur_ibcal=0;
3287*53ee8cc1Swenshuai.xi     MS_U16 u16reg_32da = 0, u16reg_32dc = 0;
3288*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3289*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
3290*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3291*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
3292*53ee8cc1Swenshuai.xi     u16reg_32da = MOD_A_R2BYTE(REG_MOD_A_BK00_00_L);
3293*53ee8cc1Swenshuai.xi     u16reg_32dc = MOD_A_R2BYTE(REG_MOD_A_BK00_01_L);
3294*53ee8cc1Swenshuai.xi 
3295*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_CALIBRATION, "[%s][%d]\n", __FUNCTION__, __LINE__);
3296*53ee8cc1Swenshuai.xi 
3297*53ee8cc1Swenshuai.xi     // (1) Set keep mode to auto write calibration result into register.
3298*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, BIT(15), BIT(15));
3299*53ee8cc1Swenshuai.xi 
3300*53ee8cc1Swenshuai.xi     // (2) Set calibration step waiting time
3301*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_71_L, 0x0080); // (about 5us)
3302*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, 0x0000, 0x00FF);
3303*53ee8cc1Swenshuai.xi 
3304*53ee8cc1Swenshuai.xi     // (3) Set calibration toggle time
3305*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, 0x0500, 0x0F00);
3306*53ee8cc1Swenshuai.xi 
3307*53ee8cc1Swenshuai.xi     // (4) Select calibration level (LVDS is 250mV)
3308*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_70_L, pPNLResourcePrivate->sthalPNL._u8MOD_CALI_TARGET, BIT(2)|BIT(1)|BIT(0));    // Select calibration target voltage, 00: 250mV, 01:350mV, 10: 300mV, 11: 200mV
3309*53ee8cc1Swenshuai.xi 
3310*53ee8cc1Swenshuai.xi     // (5) Enable Calibration mode
3311*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_70_L, BIT(7), BIT(7));         // Enable calibration function
3312*53ee8cc1Swenshuai.xi 
3313*53ee8cc1Swenshuai.xi     // (6) Store output configuration value and Enable each pair test mode
3314*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, 0xFFFF);
3315*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0FFF);
3316*53ee8cc1Swenshuai.xi 
3317*53ee8cc1Swenshuai.xi     MS_U8 u8CheckTimes = 0;
3318*53ee8cc1Swenshuai.xi     while(1)
3319*53ee8cc1Swenshuai.xi     {
3320*53ee8cc1Swenshuai.xi         // (7) Enable Hardware calibration
3321*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_73_L, BIT(15), BIT(15));
3322*53ee8cc1Swenshuai.xi 
3323*53ee8cc1Swenshuai.xi         // (8) Wait 2ms
3324*53ee8cc1Swenshuai.xi         MsOS_DelayTask(2);
3325*53ee8cc1Swenshuai.xi 
3326*53ee8cc1Swenshuai.xi         // (10) Disable Hardware calibration
3327*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_73_L, 0x00, BIT(15));
3328*53ee8cc1Swenshuai.xi 
3329*53ee8cc1Swenshuai.xi         // (9)Check Finish and Fail flag bit
3330*53ee8cc1Swenshuai.xi         //BK111E, 0x73[14], Finish flag=1
3331*53ee8cc1Swenshuai.xi         //BK111E, 0x73[13], Fail flag=0
3332*53ee8cc1Swenshuai.xi         if (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_73_L, 0x6000) == 0x4000)
3333*53ee8cc1Swenshuai.xi         {
3334*53ee8cc1Swenshuai.xi             //printf("\033[0;31m [%s][%d] cal ok, break  \033[0m\n", __FUNCTION__, __LINE__);
3335*53ee8cc1Swenshuai.xi             break;
3336*53ee8cc1Swenshuai.xi         }
3337*53ee8cc1Swenshuai.xi         else
3338*53ee8cc1Swenshuai.xi         {
3339*53ee8cc1Swenshuai.xi             u8CheckTimes ++;
3340*53ee8cc1Swenshuai.xi             //printf("\033[0;31m [%s][%d] cal ng, u8CheckTimes: %d  \033[0m\n", __FUNCTION__, __LINE__, u8CheckTimes);
3341*53ee8cc1Swenshuai.xi         }
3342*53ee8cc1Swenshuai.xi 
3343*53ee8cc1Swenshuai.xi         if (u8CheckTimes > 3)
3344*53ee8cc1Swenshuai.xi         {
3345*53ee8cc1Swenshuai.xi             // (13) If 3 times all fail, set all pair to nominal value by disable keep mode
3346*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_72_L, 0x00, BIT(15));
3347*53ee8cc1Swenshuai.xi             //printf("\033[0;31m [%s][%d] If 3 times all fail, set all pair to nominal value by disable keep mode  \033[0m\n", __FUNCTION__, __LINE__);
3348*53ee8cc1Swenshuai.xi             break;
3349*53ee8cc1Swenshuai.xi         }
3350*53ee8cc1Swenshuai.xi     }
3351*53ee8cc1Swenshuai.xi 
3352*53ee8cc1Swenshuai.xi     if (u8CheckTimes <=3)
3353*53ee8cc1Swenshuai.xi     {
3354*53ee8cc1Swenshuai.xi          PNL_DBG(PNL_DBGLEVEL_CALIBRATION, "\r\n----- Calibration ok \n");
3355*53ee8cc1Swenshuai.xi     }
3356*53ee8cc1Swenshuai.xi     else
3357*53ee8cc1Swenshuai.xi     {
3358*53ee8cc1Swenshuai.xi         PNL_DBG(PNL_DBGLEVEL_CALIBRATION, "\r\n----- Calibration fail: 0x%x \n", MOD_R2BYTEMSK(REG_MOD_BK00_3D_L, 0x6000));
3359*53ee8cc1Swenshuai.xi     }
3360*53ee8cc1Swenshuai.xi 
3361*53ee8cc1Swenshuai.xi     // Wait 2ms to make sure HW auto write calibration result into register
3362*53ee8cc1Swenshuai.xi     MsOS_DelayTask(2);
3363*53ee8cc1Swenshuai.xi 
3364*53ee8cc1Swenshuai.xi     // (14) Restore each pair output configuration
3365*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_00_L, u16reg_32da);
3366*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, u16reg_32dc);
3367*53ee8cc1Swenshuai.xi 
3368*53ee8cc1Swenshuai.xi     // (15) Disable calibration mode
3369*53ee8cc1Swenshuai.xi     MOD_W2BYTEMSK(REG_MOD_A_BK00_70_L, 0x00, BIT(7));         // Disable calibration function
3370*53ee8cc1Swenshuai.xi 
3371*53ee8cc1Swenshuai.xi     // With HW calibration mode, HW would cal for each channel, and each channel would get different value
3372*53ee8cc1Swenshuai.xi     // Return channel 2 vaule
3373*53ee8cc1Swenshuai.xi     u8cur_ibcal = MOD_A_R2BYTEMSK(REG_MOD_A_BK00_09_L, 0x007F); // return ch2 calibration result
3374*53ee8cc1Swenshuai.xi 
3375*53ee8cc1Swenshuai.xi #if MOD_CAL_TIMER
3376*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_CALIBRATION, "[%s] takes %ld ms\n", __FUNCTION__, (MsOS_GetSystemTime()-delay_start_time));
3377*53ee8cc1Swenshuai.xi #endif
3378*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_CALIBRATION, "\r\n Calibration result= %x\n", u8cur_ibcal);
3379*53ee8cc1Swenshuai.xi 
3380*53ee8cc1Swenshuai.xi     return (u8cur_ibcal&0x7F);//MOD_A_R2BYTEMSK(REG_MOD_A_BK00_0D_L, 0x003F);
3381*53ee8cc1Swenshuai.xi #endif
3382*53ee8cc1Swenshuai.xi }
3383*53ee8cc1Swenshuai.xi 
MHal_PNL_MOD_Calibration(void * pInstance)3384*53ee8cc1Swenshuai.xi PNL_Result MHal_PNL_MOD_Calibration(void *pInstance)
3385*53ee8cc1Swenshuai.xi {
3386*53ee8cc1Swenshuai.xi     MS_U8 u8Cab;
3387*53ee8cc1Swenshuai.xi     MS_U8 u8BackUSBPwrStatus;
3388*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3389*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
3390*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3391*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
3392*53ee8cc1Swenshuai.xi 
3393*53ee8cc1Swenshuai.xi     u8BackUSBPwrStatus = R2BYTEMSK(L_BK_UTMI1(0x04), BIT(7));
3394*53ee8cc1Swenshuai.xi 
3395*53ee8cc1Swenshuai.xi     W2BYTEMSK(L_BK_UTMI1(0x04), 0x00, BIT(7));
3396*53ee8cc1Swenshuai.xi 
3397*53ee8cc1Swenshuai.xi     u8Cab = msModCurrentCalibration(pInstance);
3398*53ee8cc1Swenshuai.xi 
3399*53ee8cc1Swenshuai.xi     W2BYTEMSK(L_BK_UTMI1(0x04), u8BackUSBPwrStatus, BIT(7));
3400*53ee8cc1Swenshuai.xi 
3401*53ee8cc1Swenshuai.xi     if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type !=E_PNL_TYPE_MINILVDS)
3402*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_A_BK00_70_L, u8Cab, 0x07);
3403*53ee8cc1Swenshuai.xi 
3404*53ee8cc1Swenshuai.xi     return E_PNL_OK;
3405*53ee8cc1Swenshuai.xi 
3406*53ee8cc1Swenshuai.xi }
3407*53ee8cc1Swenshuai.xi 
MHal_PNL_PowerDownLPLL(void * pInstance,MS_BOOL bEnable)3408*53ee8cc1Swenshuai.xi static void MHal_PNL_PowerDownLPLL(void *pInstance, MS_BOOL bEnable)
3409*53ee8cc1Swenshuai.xi {
3410*53ee8cc1Swenshuai.xi     if(bEnable)
3411*53ee8cc1Swenshuai.xi     {
3412*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_BK_LPLL(0x03), BIT(5), BIT(5));
3413*53ee8cc1Swenshuai.xi     }
3414*53ee8cc1Swenshuai.xi     else
3415*53ee8cc1Swenshuai.xi     {
3416*53ee8cc1Swenshuai.xi         W2BYTEMSK(L_BK_LPLL(0x03), FALSE, BIT(5));
3417*53ee8cc1Swenshuai.xi     }
3418*53ee8cc1Swenshuai.xi }
3419*53ee8cc1Swenshuai.xi 
MHal_PNL_En(void * pInstance,MS_BOOL bPanelOn,MS_BOOL bCalEn)3420*53ee8cc1Swenshuai.xi PNL_Result MHal_PNL_En(void *pInstance, MS_BOOL bPanelOn, MS_BOOL bCalEn)
3421*53ee8cc1Swenshuai.xi {
3422*53ee8cc1Swenshuai.xi     MS_U8 u8Cab;
3423*53ee8cc1Swenshuai.xi     MS_U8 u8BackUSBPwrStatus;
3424*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3425*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
3426*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3427*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
3428*53ee8cc1Swenshuai.xi 
3429*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "[%s][%d]\n", __FUNCTION__, __LINE__);
3430*53ee8cc1Swenshuai.xi 
3431*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u32PNL_MISC = %tx\n", (ptrdiff_t)pPNLResourcePrivate->stdrvPNL._stPnlInitData.u32PNL_MISC);
3432*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "bPanelOn = %x\n", bPanelOn);
3433*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "eLPLL_Type            = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type);
3434*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "_u8MOD_LVDS_Pair_Type = %x\n", pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type);
3435*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG0_7       = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7);
3436*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG8_15      = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15);
3437*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG16_21     = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
3438*53ee8cc1Swenshuai.xi 
3439*53ee8cc1Swenshuai.xi     MS_U16 u16PortA = MOD_A_R2BYTE(REG_MOD_A_BK00_00_L);
3440*53ee8cc1Swenshuai.xi     MS_U16 u16PortB = MOD_A_R2BYTE(REG_MOD_A_BK00_01_L);
3441*53ee8cc1Swenshuai.xi 
3442*53ee8cc1Swenshuai.xi     if((u16PortA!=0)||(u16PortB!=0))
3443*53ee8cc1Swenshuai.xi     {
3444*53ee8cc1Swenshuai.xi         MHal_BD_LVDS_Output_Type(pInstance, LVDS_OUTPUT_User);
3445*53ee8cc1Swenshuai.xi     }
3446*53ee8cc1Swenshuai.xi 
3447*53ee8cc1Swenshuai.xi     if(u16PortA!=0)
3448*53ee8cc1Swenshuai.xi         pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7   = MOD_A_R2BYTE(REG_MOD_A_BK00_00_L);
3449*53ee8cc1Swenshuai.xi     if(u16PortB!=0)
3450*53ee8cc1Swenshuai.xi         pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15  = MOD_A_R2BYTE(REG_MOD_A_BK00_01_L);
3451*53ee8cc1Swenshuai.xi 
3452*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "==========================\n\n");
3453*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG0_7       = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7);
3454*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG8_15      = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15);
3455*53ee8cc1Swenshuai.xi     PNL_DBG(PNL_DBGLEVEL_PANEL_EN, "u16OutputCFG16_21     = %x\n", pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
3456*53ee8cc1Swenshuai.xi 
3457*53ee8cc1Swenshuai.xi 
3458*53ee8cc1Swenshuai.xi     if(bPanelOn)
3459*53ee8cc1Swenshuai.xi     {
3460*53ee8cc1Swenshuai.xi         // The order is PanelVCC -> delay pnlGetOnTiming1() -> VOP -> MOD
3461*53ee8cc1Swenshuai.xi         // VOP
3462*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_46_L, 0x4000, HBMASK);
3463*53ee8cc1Swenshuai.xi 
3464*53ee8cc1Swenshuai.xi         // For Napoli compatible
3465*53ee8cc1Swenshuai.xi         // need to wait 1ms to wait LDO stable before MOD power on
3466*53ee8cc1Swenshuai.xi         MsOS_DelayTask(1);
3467*53ee8cc1Swenshuai.xi 
3468*53ee8cc1Swenshuai.xi         // turn on LPLL
3469*53ee8cc1Swenshuai.xi         MHal_PNL_PowerDownLPLL(pInstance, FALSE);
3470*53ee8cc1Swenshuai.xi 
3471*53ee8cc1Swenshuai.xi         // for LG panel black video
3472*53ee8cc1Swenshuai.xi         if(pPNLResourcePrivate->stapiPNL.ePrevPowerState != E_POWER_RESUME)
3473*53ee8cc1Swenshuai.xi             MHal_PNL_VBY1_Hardware_TrainingMode_En(pInstance, TRUE, DISABLE);
3474*53ee8cc1Swenshuai.xi 
3475*53ee8cc1Swenshuai.xi         // mod power on
3476*53ee8cc1Swenshuai.xi         MHal_MOD_PowerOn(pInstance
3477*53ee8cc1Swenshuai.xi                         , ENABLE
3478*53ee8cc1Swenshuai.xi                         , pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type
3479*53ee8cc1Swenshuai.xi                         , pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type
3480*53ee8cc1Swenshuai.xi                         , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7
3481*53ee8cc1Swenshuai.xi                         , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15
3482*53ee8cc1Swenshuai.xi                         , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
3483*53ee8cc1Swenshuai.xi 
3484*53ee8cc1Swenshuai.xi         if(bCalEn)
3485*53ee8cc1Swenshuai.xi         {
3486*53ee8cc1Swenshuai.xi 
3487*53ee8cc1Swenshuai.xi             u8BackUSBPwrStatus = R2BYTEMSK(L_BK_UTMI1(0x04), BIT(7));
3488*53ee8cc1Swenshuai.xi 
3489*53ee8cc1Swenshuai.xi             W2BYTEMSK(L_BK_UTMI1(0x04), 0x00, BIT(7));
3490*53ee8cc1Swenshuai.xi 
3491*53ee8cc1Swenshuai.xi             u8Cab = msModCurrentCalibration(pInstance);
3492*53ee8cc1Swenshuai.xi 
3493*53ee8cc1Swenshuai.xi             W2BYTEMSK(L_BK_UTMI1(0x04), u8BackUSBPwrStatus, BIT(7));
3494*53ee8cc1Swenshuai.xi 
3495*53ee8cc1Swenshuai.xi         }
3496*53ee8cc1Swenshuai.xi         else
3497*53ee8cc1Swenshuai.xi         {
3498*53ee8cc1Swenshuai.xi             if( ( IsVBY1(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type) ) &&
3499*53ee8cc1Swenshuai.xi                 ((pPNLResourcePrivate->stdrvPNL._stPnlInitData.u32PNL_MISC & (MS_U32)E_APIPNL_MISC_SKIP_ICONVALUE) == FALSE))
3500*53ee8cc1Swenshuai.xi             {
3501*53ee8cc1Swenshuai.xi                 HAL_MOD_CAL_DBG(printf("Use RCON value \n", __FUNCTION__, __LINE__));
3502*53ee8cc1Swenshuai.xi                 msSetVBY1RconValue(pInstance);
3503*53ee8cc1Swenshuai.xi             }
3504*53ee8cc1Swenshuai.xi             else
3505*53ee8cc1Swenshuai.xi             {
3506*53ee8cc1Swenshuai.xi                 HAL_MOD_CAL_DBG(printf("User define Swing Value=%u\n", __FUNCTION__, __LINE__, pPNLResourcePrivate->sthalPNL._u16PnlDefault_SwingLevel));
3507*53ee8cc1Swenshuai.xi 
3508*53ee8cc1Swenshuai.xi                 if(!MHal_PNL_MOD_Control_Out_Swing(pInstance, pPNLResourcePrivate->sthalPNL._u16PnlDefault_SwingLevel))
3509*53ee8cc1Swenshuai.xi                     printf(">>Swing Level setting error!!\n");
3510*53ee8cc1Swenshuai.xi             }
3511*53ee8cc1Swenshuai.xi         }
3512*53ee8cc1Swenshuai.xi 
3513*53ee8cc1Swenshuai.xi         if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.bVideo_HW_Training_En)
3514*53ee8cc1Swenshuai.xi             MHal_PNL_VBY1_Hardware_TrainingMode_En(pInstance, TRUE, ENABLE);
3515*53ee8cc1Swenshuai.xi     }
3516*53ee8cc1Swenshuai.xi     else
3517*53ee8cc1Swenshuai.xi     {
3518*53ee8cc1Swenshuai.xi         // The order is LPLL -> MOD -> VOP -> delay for MOD power off -> turn off VCC
3519*53ee8cc1Swenshuai.xi 
3520*53ee8cc1Swenshuai.xi         // LPLL
3521*53ee8cc1Swenshuai.xi         // MHal_PNL_PowerDownLPLL(TRUE); //Remove to keep op vsync if panel off
3522*53ee8cc1Swenshuai.xi 
3523*53ee8cc1Swenshuai.xi         MHal_MOD_PowerOn(pInstance
3524*53ee8cc1Swenshuai.xi                         , DISABLE
3525*53ee8cc1Swenshuai.xi                         , pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type
3526*53ee8cc1Swenshuai.xi                         , pPNLResourcePrivate->sthalPNL._u8MOD_LVDS_Pair_Type
3527*53ee8cc1Swenshuai.xi                         , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG0_7
3528*53ee8cc1Swenshuai.xi                         , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG8_15
3529*53ee8cc1Swenshuai.xi                         , pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16OutputCFG16_21);
3530*53ee8cc1Swenshuai.xi         // VOP
3531*53ee8cc1Swenshuai.xi         if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_LVDS ||
3532*53ee8cc1Swenshuai.xi             pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_DAC_I ||
3533*53ee8cc1Swenshuai.xi             pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_DAC_P)//(bIsLVDS)
3534*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_46_L, 0xFF, LBMASK);
3535*53ee8cc1Swenshuai.xi         else
3536*53ee8cc1Swenshuai.xi             SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_46_L, 0x00, 0xFF);
3537*53ee8cc1Swenshuai.xi     }
3538*53ee8cc1Swenshuai.xi 
3539*53ee8cc1Swenshuai.xi     return E_PNL_OK;
3540*53ee8cc1Swenshuai.xi }
3541*53ee8cc1Swenshuai.xi 
MHal_PNL_SetOutputPattern(void * pInstance,MS_BOOL bEnable,MS_U16 u16Red,MS_U16 u16Green,MS_U16 u16Blue)3542*53ee8cc1Swenshuai.xi void MHal_PNL_SetOutputPattern(void *pInstance, MS_BOOL bEnable, MS_U16 u16Red , MS_U16 u16Green, MS_U16 u16Blue)
3543*53ee8cc1Swenshuai.xi {
3544*53ee8cc1Swenshuai.xi     if (bEnable)
3545*53ee8cc1Swenshuai.xi     {
3546*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_02_L, u16Red , 0x03FF);
3547*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_03_L, u16Green , 0x03FF);
3548*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_04_L, u16Blue , 0x03FF);
3549*53ee8cc1Swenshuai.xi         MsOS_DelayTask(10);
3550*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_01_L, BIT(15) , BIT(15));
3551*53ee8cc1Swenshuai.xi     }
3552*53ee8cc1Swenshuai.xi     else
3553*53ee8cc1Swenshuai.xi     {
3554*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_01_L, DISABLE , BIT(15));
3555*53ee8cc1Swenshuai.xi     }
3556*53ee8cc1Swenshuai.xi 
3557*53ee8cc1Swenshuai.xi }
3558*53ee8cc1Swenshuai.xi 
MHal_PNL_Switch_LPLL_SubBank(void * pInstance,MS_U16 u16Bank)3559*53ee8cc1Swenshuai.xi void MHal_PNL_Switch_LPLL_SubBank(void *pInstance, MS_U16 u16Bank)
3560*53ee8cc1Swenshuai.xi {
3561*53ee8cc1Swenshuai.xi     UNUSED(u16Bank);
3562*53ee8cc1Swenshuai.xi }
3563*53ee8cc1Swenshuai.xi 
MHal_PNL_Switch_TCON_SubBank(void * pInstance,MS_U16 u16Bank)3564*53ee8cc1Swenshuai.xi void MHal_PNL_Switch_TCON_SubBank(void *pInstance, MS_U16 u16Bank)
3565*53ee8cc1Swenshuai.xi {
3566*53ee8cc1Swenshuai.xi     W2BYTEMSK(L_BK_TCON(0x00), u16Bank&0xff, 0xFF);
3567*53ee8cc1Swenshuai.xi }
3568*53ee8cc1Swenshuai.xi 
MHal_PNL_Read_TCON_SubBank(void * pInstance)3569*53ee8cc1Swenshuai.xi MS_U16 MHal_PNL_Read_TCON_SubBank(void *pInstance)
3570*53ee8cc1Swenshuai.xi {
3571*53ee8cc1Swenshuai.xi     return (MS_U16)R2BYTEMSK(L_BK_TCON(0x00),0xFF);
3572*53ee8cc1Swenshuai.xi }
3573*53ee8cc1Swenshuai.xi 
MHal_PNL_Is_VBY1_Locked(void * pInstance)3574*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_Is_VBY1_Locked(void *pInstance)
3575*53ee8cc1Swenshuai.xi {
3576*53ee8cc1Swenshuai.xi     if (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_47_L, 0x0300) == 0x00)
3577*53ee8cc1Swenshuai.xi     {
3578*53ee8cc1Swenshuai.xi         return TRUE;
3579*53ee8cc1Swenshuai.xi     }
3580*53ee8cc1Swenshuai.xi     else
3581*53ee8cc1Swenshuai.xi     {
3582*53ee8cc1Swenshuai.xi         return FALSE;
3583*53ee8cc1Swenshuai.xi     }
3584*53ee8cc1Swenshuai.xi }
3585*53ee8cc1Swenshuai.xi 
MHal_PNL_Is_VBY1_LockN_Locked(void * pInstance)3586*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_Is_VBY1_LockN_Locked(void *pInstance)
3587*53ee8cc1Swenshuai.xi {
3588*53ee8cc1Swenshuai.xi     if (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_47_L, 0x0100) == 0x00)
3589*53ee8cc1Swenshuai.xi     {
3590*53ee8cc1Swenshuai.xi         return TRUE;
3591*53ee8cc1Swenshuai.xi     }
3592*53ee8cc1Swenshuai.xi     else
3593*53ee8cc1Swenshuai.xi     {
3594*53ee8cc1Swenshuai.xi         return FALSE;
3595*53ee8cc1Swenshuai.xi     }
3596*53ee8cc1Swenshuai.xi }
3597*53ee8cc1Swenshuai.xi 
MHal_PNL_VBY1_Handshake(void * pInstance)3598*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_VBY1_Handshake(void *pInstance)
3599*53ee8cc1Swenshuai.xi {
3600*53ee8cc1Swenshuai.xi     MS_BOOL bIsLock = FALSE;
3601*53ee8cc1Swenshuai.xi 
3602*53ee8cc1Swenshuai.xi     if (MHal_PNL_Is_VBY1_Locked(pInstance) == FALSE)
3603*53ee8cc1Swenshuai.xi     {
3604*53ee8cc1Swenshuai.xi         MS_U16 u16CheckTimes = 0;
3605*53ee8cc1Swenshuai.xi         //MS_U16 u16DeboundTimes = 0;
3606*53ee8cc1Swenshuai.xi 
3607*53ee8cc1Swenshuai.xi         // need to toggle vby1 packer  process start first
3608*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0x00, BIT(11));
3609*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_62_L, BIT(11), BIT(11));
3610*53ee8cc1Swenshuai.xi 
3611*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_60_L, 0x0F56); // set reg. initial value
3612*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_60_L, 0xD6, 0x00FF); // after power on go to stand-by
3613*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_60_L, 0x96, 0x00FF); // connection is established, go to Acquisition
3614*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_60_L, 0xB6, 0x00FF); // when internal clock is stable, got to CDR training
3615*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_60_L, 0xBE, 0x00FF); // enable encoder for DC blance
3616*53ee8cc1Swenshuai.xi 
3617*53ee8cc1Swenshuai.xi         while(u16CheckTimes < 10)
3618*53ee8cc1Swenshuai.xi         {
3619*53ee8cc1Swenshuai.xi #if 0
3620*53ee8cc1Swenshuai.xi             u16DeboundTimes = 2;
3621*53ee8cc1Swenshuai.xi             while ((!MHal_PNL_Is_VBY1_LockN_Locked()) && (u16DeboundTimes --))
3622*53ee8cc1Swenshuai.xi             {
3623*53ee8cc1Swenshuai.xi                 MsOS_DelayTask(1); // can't remove
3624*53ee8cc1Swenshuai.xi             }
3625*53ee8cc1Swenshuai.xi #endif
3626*53ee8cc1Swenshuai.xi             if(MHal_PNL_Is_VBY1_LockN_Locked(pInstance))
3627*53ee8cc1Swenshuai.xi             {
3628*53ee8cc1Swenshuai.xi                 //-------------------------------------------------------------------
3629*53ee8cc1Swenshuai.xi                 // step1. Toggle clock when training
3630*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_60_L, 0x0FAE);
3631*53ee8cc1Swenshuai.xi                 //--------------------------------------------------------------------
3632*53ee8cc1Swenshuai.xi                 bIsLock = TRUE;
3633*53ee8cc1Swenshuai.xi                 // pass 2 times debound to make sure VBY1 is locked
3634*53ee8cc1Swenshuai.xi                 break;
3635*53ee8cc1Swenshuai.xi             }
3636*53ee8cc1Swenshuai.xi 
3637*53ee8cc1Swenshuai.xi             u16CheckTimes++;
3638*53ee8cc1Swenshuai.xi             MsOS_DelayTaskUs(40);
3639*53ee8cc1Swenshuai.xi         }
3640*53ee8cc1Swenshuai.xi 
3641*53ee8cc1Swenshuai.xi         if(bIsLock)
3642*53ee8cc1Swenshuai.xi             {
3643*53ee8cc1Swenshuai.xi             // step3. Disable HW check when lock done, Enable when loss lock
3644*53ee8cc1Swenshuai.xi             //MOD_W2BYTEMSK(REG_MOD_BK00_33_L, 0x00, BIT15);
3645*53ee8cc1Swenshuai.xi 
3646*53ee8cc1Swenshuai.xi             /// Add the delay to increase time to send
3647*53ee8cc1Swenshuai.xi             //MDrv_TIMER_Delayms(10);
3648*53ee8cc1Swenshuai.xi         }
3649*53ee8cc1Swenshuai.xi     }
3650*53ee8cc1Swenshuai.xi     else
3651*53ee8cc1Swenshuai.xi     {
3652*53ee8cc1Swenshuai.xi         if(MOD_R2BYTEMSK(REG_MOD_BK00_60_L, 0x0FFF) != 0x0FAE)
3653*53ee8cc1Swenshuai.xi         {
3654*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_60_L, 0x0FAE);
3655*53ee8cc1Swenshuai.xi         }
3656*53ee8cc1Swenshuai.xi         bIsLock = TRUE;
3657*53ee8cc1Swenshuai.xi     }
3658*53ee8cc1Swenshuai.xi 
3659*53ee8cc1Swenshuai.xi     return bIsLock;
3660*53ee8cc1Swenshuai.xi }
3661*53ee8cc1Swenshuai.xi 
MHal_PNL_Is_VBY1_OC_Locked(void * pInstance)3662*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_Is_VBY1_OC_Locked(void *pInstance)
3663*53ee8cc1Swenshuai.xi {
3664*53ee8cc1Swenshuai.xi     if (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_47_L, 0x0C00) == 0x00)  // MOD_BK00_56_L[11:10]        for OSD
3665*53ee8cc1Swenshuai.xi             {
3666*53ee8cc1Swenshuai.xi         return TRUE;
3667*53ee8cc1Swenshuai.xi     }
3668*53ee8cc1Swenshuai.xi     else
3669*53ee8cc1Swenshuai.xi     {
3670*53ee8cc1Swenshuai.xi         return FALSE;
3671*53ee8cc1Swenshuai.xi             }
3672*53ee8cc1Swenshuai.xi }
3673*53ee8cc1Swenshuai.xi 
MHal_PNL_Is_VBY1_OC_LockN_Locked(void * pInstance)3674*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_Is_VBY1_OC_LockN_Locked(void *pInstance)
3675*53ee8cc1Swenshuai.xi {
3676*53ee8cc1Swenshuai.xi     if (MOD_A_R2BYTEMSK(REG_MOD_A_BK00_47_L, 0x0400) == 0x00)  // MOD_BK00_56_L[11:10]        for OSD
3677*53ee8cc1Swenshuai.xi             {
3678*53ee8cc1Swenshuai.xi         return TRUE;
3679*53ee8cc1Swenshuai.xi     }
3680*53ee8cc1Swenshuai.xi     else
3681*53ee8cc1Swenshuai.xi     {
3682*53ee8cc1Swenshuai.xi         return FALSE;
3683*53ee8cc1Swenshuai.xi             }
3684*53ee8cc1Swenshuai.xi }
3685*53ee8cc1Swenshuai.xi 
MHal_PNL_VBY1_OC_Handshake(void * pInstance)3686*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_VBY1_OC_Handshake(void *pInstance)
3687*53ee8cc1Swenshuai.xi {
3688*53ee8cc1Swenshuai.xi     MS_BOOL bIsLock = FALSE;
3689*53ee8cc1Swenshuai.xi 
3690*53ee8cc1Swenshuai.xi     if (MHal_PNL_Is_VBY1_OC_Locked(pInstance) == FALSE)
3691*53ee8cc1Swenshuai.xi     {
3692*53ee8cc1Swenshuai.xi         MS_U16 u16CheckTimes = 0;
3693*53ee8cc1Swenshuai.xi //        MS_U16 u16DeboundTimes = 0;
3694*53ee8cc1Swenshuai.xi 
3695*53ee8cc1Swenshuai.xi         // need to toggle vby1 packer  process start first
3696*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_66_L, 0x00, BIT(11));
3697*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_66_L, BIT(11), BIT(11));
3698*53ee8cc1Swenshuai.xi 
3699*53ee8cc1Swenshuai.xi 
3700*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_64_L, 0x0F56); // set reg. initial value
3701*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_64_L, 0xD6, 0x00FF); // after power on go to stand-by
3702*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_64_L, 0x96, 0x00FF); // connection is established, go to Acquisition
3703*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_64_L, 0xB6, 0x00FF); // when internal clock is stable, got to CDR training
3704*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_64_L, 0xBE, 0x00FF); // enable encoder for DC blance
3705*53ee8cc1Swenshuai.xi 
3706*53ee8cc1Swenshuai.xi         while(u16CheckTimes < 10)
3707*53ee8cc1Swenshuai.xi         {
3708*53ee8cc1Swenshuai.xi         #if 0
3709*53ee8cc1Swenshuai.xi             u16DeboundTimes = 2;
3710*53ee8cc1Swenshuai.xi             while ((!MHal_PNL_Is_VBY1_OC_LockN_Locked()) && (u16DeboundTimes --))
3711*53ee8cc1Swenshuai.xi             {
3712*53ee8cc1Swenshuai.xi             MsOS_DelayTask(1);
3713*53ee8cc1Swenshuai.xi             }
3714*53ee8cc1Swenshuai.xi         #endif
3715*53ee8cc1Swenshuai.xi             if(MHal_PNL_Is_VBY1_OC_LockN_Locked(pInstance))
3716*53ee8cc1Swenshuai.xi             {
3717*53ee8cc1Swenshuai.xi                 //-------------------------------------------------------------------
3718*53ee8cc1Swenshuai.xi                 // step1. Toggle clock when training
3719*53ee8cc1Swenshuai.xi 
3720*53ee8cc1Swenshuai.xi                 MOD_W2BYTE(REG_MOD_BK00_64_L, 0x0FAE);
3721*53ee8cc1Swenshuai.xi                 bIsLock = TRUE;
3722*53ee8cc1Swenshuai.xi                 // pass 2 times debound to make sure VBY1 is locked
3723*53ee8cc1Swenshuai.xi                 break;
3724*53ee8cc1Swenshuai.xi             }
3725*53ee8cc1Swenshuai.xi 
3726*53ee8cc1Swenshuai.xi             u16CheckTimes++;
3727*53ee8cc1Swenshuai.xi             MsOS_DelayTaskUs(40);
3728*53ee8cc1Swenshuai.xi         }
3729*53ee8cc1Swenshuai.xi 
3730*53ee8cc1Swenshuai.xi         if(bIsLock)
3731*53ee8cc1Swenshuai.xi         {
3732*53ee8cc1Swenshuai.xi             // step3. Disable HW check when lock done, Enable when loss lock
3733*53ee8cc1Swenshuai.xi //            MOD_W2BYTEMSK(REG_MOD_BK00_33_L, 0x00, BIT15);
3734*53ee8cc1Swenshuai.xi         }
3735*53ee8cc1Swenshuai.xi     }
3736*53ee8cc1Swenshuai.xi     else
3737*53ee8cc1Swenshuai.xi     {
3738*53ee8cc1Swenshuai.xi         if(MOD_R2BYTEMSK(REG_MOD_BK00_64_L, 0x0FFF) != 0x0FAE)
3739*53ee8cc1Swenshuai.xi         {
3740*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_64_L, 0x0FAE);
3741*53ee8cc1Swenshuai.xi         }
3742*53ee8cc1Swenshuai.xi         bIsLock = TRUE;
3743*53ee8cc1Swenshuai.xi     }
3744*53ee8cc1Swenshuai.xi 
3745*53ee8cc1Swenshuai.xi     return bIsLock;
3746*53ee8cc1Swenshuai.xi }
3747*53ee8cc1Swenshuai.xi 
MHal_PNL_IsYUVOutput(void * pInstance)3748*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_IsYUVOutput(void *pInstance)
3749*53ee8cc1Swenshuai.xi {
3750*53ee8cc1Swenshuai.xi    return FALSE;
3751*53ee8cc1Swenshuai.xi }
3752*53ee8cc1Swenshuai.xi 
MHal_PNL_SetOutputInterlaceTiming(void * pInstance,MS_BOOL bEnable)3753*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_SetOutputInterlaceTiming(void *pInstance, MS_BOOL bEnable)
3754*53ee8cc1Swenshuai.xi {
3755*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3756*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3757*53ee8cc1Swenshuai.xi 
3758*53ee8cc1Swenshuai.xi     if (bEnable == TRUE)
3759*53ee8cc1Swenshuai.xi     {
3760*53ee8cc1Swenshuai.xi         //interlace output vtotal modify
3761*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_21_L, BIT(9), BIT(9));
3762*53ee8cc1Swenshuai.xi 
3763*53ee8cc1Swenshuai.xi         // two different interlace information through channel A reserved bit
3764*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_40_L, BIT(4) | BIT(7), BIT(4) | BIT(7));
3765*53ee8cc1Swenshuai.xi         // two different interlace information through channel B reserved bit
3766*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_42_L, BIT(10)|BIT(11), BIT(10)|BIT(11));
3767*53ee8cc1Swenshuai.xi     }
3768*53ee8cc1Swenshuai.xi     else
3769*53ee8cc1Swenshuai.xi     {
3770*53ee8cc1Swenshuai.xi         SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_21_L  , 0, BIT(9));
3771*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_40_L, 0, BIT(4) | BIT(7));
3772*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_42_L, 0, BIT(10)|BIT(11));
3773*53ee8cc1Swenshuai.xi     }
3774*53ee8cc1Swenshuai.xi 
3775*53ee8cc1Swenshuai.xi     return TRUE;
3776*53ee8cc1Swenshuai.xi }
3777*53ee8cc1Swenshuai.xi 
MHal_PNL_GetOutputInterlaceTiming(void * pInstance)3778*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_GetOutputInterlaceTiming(void *pInstance)
3779*53ee8cc1Swenshuai.xi {
3780*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3781*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3782*53ee8cc1Swenshuai.xi 
3783*53ee8cc1Swenshuai.xi     MS_BOOL bIsInterlaceOutput = FALSE;
3784*53ee8cc1Swenshuai.xi     //interlace output vtotal modify
3785*53ee8cc1Swenshuai.xi     if (SC_R2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK10_21_L, BIT(9)) == BIT(9))
3786*53ee8cc1Swenshuai.xi     {
3787*53ee8cc1Swenshuai.xi         if ((MOD_R2BYTEMSK(REG_MOD_BK00_40_L, BIT(4) | BIT(7)) == (BIT(4) | BIT(7)))
3788*53ee8cc1Swenshuai.xi             || (MOD_R2BYTEMSK(REG_MOD_BK00_42_L, BIT(10) | BIT(11)) == (BIT(10)|BIT(11))))
3789*53ee8cc1Swenshuai.xi         {
3790*53ee8cc1Swenshuai.xi             bIsInterlaceOutput = TRUE;
3791*53ee8cc1Swenshuai.xi         }
3792*53ee8cc1Swenshuai.xi     }
3793*53ee8cc1Swenshuai.xi     else
3794*53ee8cc1Swenshuai.xi     {
3795*53ee8cc1Swenshuai.xi         bIsInterlaceOutput = FALSE;
3796*53ee8cc1Swenshuai.xi     }
3797*53ee8cc1Swenshuai.xi     return bIsInterlaceOutput;
3798*53ee8cc1Swenshuai.xi }
3799*53ee8cc1Swenshuai.xi 
3800*53ee8cc1Swenshuai.xi ////Ext LPLL setting
_MHal_PNL_Init_ExtLPLL(void * pInstance,PNL_TYPE eLPLL_Type,PNL_MODE eLPLL_Mode,MS_U64 ldHz)3801*53ee8cc1Swenshuai.xi static void _MHal_PNL_Init_ExtLPLL(void *pInstance, PNL_TYPE eLPLL_Type,PNL_MODE eLPLL_Mode,MS_U64 ldHz)
3802*53ee8cc1Swenshuai.xi {
3803*53ee8cc1Swenshuai.xi     E_PNL_SUPPORTED_LPLL_EXT_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_EXT_MAX;
3804*53ee8cc1Swenshuai.xi 
3805*53ee8cc1Swenshuai.xi     u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,eLPLL_Mode,ldHz, E_PNL_LPLL_OSD);
3806*53ee8cc1Swenshuai.xi 
3807*53ee8cc1Swenshuai.xi     if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_EXT_MAX)
3808*53ee8cc1Swenshuai.xi     {
3809*53ee8cc1Swenshuai.xi         printf("Not Supported LPLL Type, skip LPLL Init\n");
3810*53ee8cc1Swenshuai.xi         return;
3811*53ee8cc1Swenshuai.xi     }
3812*53ee8cc1Swenshuai.xi 
3813*53ee8cc1Swenshuai.xi     _MHal_PNL_DumpLPLLTable(pInstance, u8SupportedLPLLLIndex, E_PNL_LPLL_OSD);
3814*53ee8cc1Swenshuai.xi }
3815*53ee8cc1Swenshuai.xi 
_MHal_PNL_Get_ExtLPLL_LoopDIV(void * pInstance,MS_U8 u8LPLL_Mode,MS_U8 eLPLL_Type,MS_U64 ldHz)3816*53ee8cc1Swenshuai.xi static MS_U8 _MHal_PNL_Get_ExtLPLL_LoopDIV(void *pInstance, MS_U8 u8LPLL_Mode, MS_U8 eLPLL_Type, MS_U64 ldHz)
3817*53ee8cc1Swenshuai.xi {
3818*53ee8cc1Swenshuai.xi     MS_U16 u16loop_div = 0;
3819*53ee8cc1Swenshuai.xi     E_PNL_SUPPORTED_LPLL_EXT_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_EXT_MAX;
3820*53ee8cc1Swenshuai.xi     u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,u8LPLL_Mode,ldHz,E_PNL_LPLL_OSD);
3821*53ee8cc1Swenshuai.xi 
3822*53ee8cc1Swenshuai.xi     if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_EXT_MAX)
3823*53ee8cc1Swenshuai.xi     {
3824*53ee8cc1Swenshuai.xi         u16loop_div = 0 ;
3825*53ee8cc1Swenshuai.xi     }
3826*53ee8cc1Swenshuai.xi     else
3827*53ee8cc1Swenshuai.xi     {
3828*53ee8cc1Swenshuai.xi         u16loop_div = u16EXT_LoopDiv[u8SupportedLPLLLIndex];
3829*53ee8cc1Swenshuai.xi     }
3830*53ee8cc1Swenshuai.xi 
3831*53ee8cc1Swenshuai.xi     u16loop_div *= 2;
3832*53ee8cc1Swenshuai.xi     return u16loop_div;
3833*53ee8cc1Swenshuai.xi }
3834*53ee8cc1Swenshuai.xi 
_MHal_PNL_Get_ExtLPLL_LoopGain(void * pInstance,MS_U8 eLPLL_Mode,MS_U8 eLPLL_Type,MS_U64 ldHz)3835*53ee8cc1Swenshuai.xi static MS_U8 _MHal_PNL_Get_ExtLPLL_LoopGain(void *pInstance, MS_U8 eLPLL_Mode, MS_U8 eLPLL_Type, MS_U64 ldHz)
3836*53ee8cc1Swenshuai.xi {
3837*53ee8cc1Swenshuai.xi     MS_U16 u16loop_gain = 0;
3838*53ee8cc1Swenshuai.xi     E_PNL_SUPPORTED_LPLL_EXT_TYPE u8SupportedLPLLLIndex = E_PNL_SUPPORTED_LPLL_EXT_MAX;
3839*53ee8cc1Swenshuai.xi     u8SupportedLPLLLIndex = _MHal_PNL_GetSupportedLPLLIndex(pInstance, eLPLL_Type,eLPLL_Mode,ldHz,E_PNL_LPLL_OSD);
3840*53ee8cc1Swenshuai.xi 
3841*53ee8cc1Swenshuai.xi     if (u8SupportedLPLLLIndex == E_PNL_SUPPORTED_LPLL_EXT_MAX)
3842*53ee8cc1Swenshuai.xi     {
3843*53ee8cc1Swenshuai.xi         u16loop_gain = 0 ;
3844*53ee8cc1Swenshuai.xi     }
3845*53ee8cc1Swenshuai.xi     else
3846*53ee8cc1Swenshuai.xi     {
3847*53ee8cc1Swenshuai.xi         u16loop_gain = u16EXT_LoopGain[u8SupportedLPLLLIndex];
3848*53ee8cc1Swenshuai.xi     }
3849*53ee8cc1Swenshuai.xi     return u16loop_gain;
3850*53ee8cc1Swenshuai.xi }
3851*53ee8cc1Swenshuai.xi 
3852*53ee8cc1Swenshuai.xi 
3853*53ee8cc1Swenshuai.xi // Output Dclk
MHal_PNL_CalExtLPLLSETbyDClk(void * pInstance,MS_U8 u8LPLL_Mode,MS_U8 u8LPLL_Type,MS_U64 ldHz)3854*53ee8cc1Swenshuai.xi void MHal_PNL_CalExtLPLLSETbyDClk(void *pInstance, MS_U8 u8LPLL_Mode, MS_U8 u8LPLL_Type, MS_U64 ldHz)
3855*53ee8cc1Swenshuai.xi {
3856*53ee8cc1Swenshuai.xi 
3857*53ee8cc1Swenshuai.xi     MS_U64 u64LdPllSet = 0;
3858*53ee8cc1Swenshuai.xi     MS_U64 u64DclkFactor = 0;
3859*53ee8cc1Swenshuai.xi     MS_U32 u32Div = 0;
3860*53ee8cc1Swenshuai.xi     // loop div and loop gain use default parameters to avoid dclk floating out of range and getting wrong value
3861*53ee8cc1Swenshuai.xi     MS_U32 u32Factor = 10;
3862*53ee8cc1Swenshuai.xi 
3863*53ee8cc1Swenshuai.xi     _MHal_PNL_Init_ExtLPLL(pInstance, u8LPLL_Type, u8LPLL_Mode, ldHz);
3864*53ee8cc1Swenshuai.xi 
3865*53ee8cc1Swenshuai.xi     //the first " *2 " is from  the dual mode
3866*53ee8cc1Swenshuai.xi     u32Div=(MS_U32)(_MHal_PNL_Get_ExtLPLL_LoopDIV(pInstance, u8LPLL_Mode, u8LPLL_Type, ldHz));
3867*53ee8cc1Swenshuai.xi     u64DclkFactor=((MS_U64)LVDS_MPLL_CLOCK_MHZ * (MS_U64)524288 * (MS_U64)_MHal_PNL_Get_ExtLPLL_LoopGain(pInstance, u8LPLL_Mode, u8LPLL_Type, ldHz));
3868*53ee8cc1Swenshuai.xi     u64LdPllSet = (u64DclkFactor * 1000000 * u32Factor *2) + ((ldHz * u32Div) >> 1);
3869*53ee8cc1Swenshuai.xi     do_div(u64LdPllSet, ldHz);
3870*53ee8cc1Swenshuai.xi     do_div(u64LdPllSet, u32Div);
3871*53ee8cc1Swenshuai.xi 
3872*53ee8cc1Swenshuai.xi     W4BYTE(L_BK_LPLL(0x48), (MS_U32)u64LdPllSet);
3873*53ee8cc1Swenshuai.xi     //printf("MHal_PNL_CalExtLPLLSETbyDClk u32KHz = %u, u32LpllSet = %x\n", ldHz, (MS_U32)u64LdPllSet);
3874*53ee8cc1Swenshuai.xi 
3875*53ee8cc1Swenshuai.xi }
3876*53ee8cc1Swenshuai.xi 
MHal_PNL_SetOSDCOutputType(void * pInstance,PNL_TYPE eLPLL_Type,E_PNL_OSDC_OUTPUT_FORMAT eOC_OutputFormat)3877*53ee8cc1Swenshuai.xi void MHal_PNL_SetOSDCOutputType(void *pInstance, PNL_TYPE eLPLL_Type, E_PNL_OSDC_OUTPUT_FORMAT eOC_OutputFormat)
3878*53ee8cc1Swenshuai.xi {
3879*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
3880*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
3881*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
3882*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
3883*53ee8cc1Swenshuai.xi 
3884*53ee8cc1Swenshuai.xi     // VBy1 co-registers
3885*53ee8cc1Swenshuai.xi     if(  IsVBY1(eLPLL_Type) )
3886*53ee8cc1Swenshuai.xi     {
3887*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_42_L, 0x1008); //[3]enable osd lvds channel
3888*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_69_L, BIT(15), BIT(15)); //[15]sw_rst
3889*53ee8cc1Swenshuai.xi 
3890*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_3A_L, 0x4000, 0xF000);       //bank selection for skew clock
3891*53ee8cc1Swenshuai.xi 
3892*53ee8cc1Swenshuai.xi         //-------------------------------------
3893*53ee8cc1Swenshuai.xi         //## pe
3894*53ee8cc1Swenshuai.xi //        MOD_A_W2BYTE(REG_MOD_A_BK00_30_L, 0x3fff);
3895*53ee8cc1Swenshuai.xi //        MOD_W2BYTE(REG_MOD_BK00_23_L, 0x7000);
3896*53ee8cc1Swenshuai.xi //        MOD_W2BYTE(REG_MOD_BK00_24_L, 0x7fff);
3897*53ee8cc1Swenshuai.xi //        MOD_W2BYTE(REG_MOD_BK00_25_L, 0x003f);
3898*53ee8cc1Swenshuai.xi 
3899*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_65_L, 0x8f3f); //[15]all dk scr[13:8]aln_de_cnt [7:0] aln_pix_cnt
3900*53ee8cc1Swenshuai.xi 
3901*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_62_L, 0x00, BIT(14)); //[14]:reg_lockn_to_acq
3902*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_45_L, 0x0000, 0x0003); //[1]:reg_vby1_vs_inv, [0]:reg_vby1_hs_inv
3903*53ee8cc1Swenshuai.xi 
3904*53ee8cc1Swenshuai.xi         W2BYTE(REG_CLKGEN0_63_L,0x1410); //[11:8] clk_tx_mod_osd, [4:0] osd2mod
3905*53ee8cc1Swenshuai.xi         W2BYTE(REG_RVD_09_L, 0x1800); //[12:8]ckg_vby1_fifo_osd [3:0]clk_vby1_fifo
3906*53ee8cc1Swenshuai.xi 
3907*53ee8cc1Swenshuai.xi         MOD_W2BYTEMSK(REG_MOD_BK00_67_L, 0x0001, 0x0001); //[0]:reg_vby1_8v4o_mode
3908*53ee8cc1Swenshuai.xi     }
3909*53ee8cc1Swenshuai.xi 
3910*53ee8cc1Swenshuai.xi     if( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_4LANE)
3911*53ee8cc1Swenshuai.xi     {
3912*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, BIT(14),BIT(14)|BIT(15)); //[15]enskew_path2[14]enclk_path2[4]ck_pd[3]ck_pc[2]ck_pb[1]ck_pa[0]en_ck
3913*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0055); //[7:0]reg_output_conf[27:16]
3914*53ee8cc1Swenshuai.xi         W2BYTE(L_CLKGEN0(0x5A),0x8800); //[15:12]reg_ckg_vby1_omode [11:8]reg_ckg_vby1_vmode
3915*53ee8cc1Swenshuai.xi 
3916*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_42_L, 0x1000); //[12]sw_rst, [3]enable osd lvds channel
3917*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x001F, 0x001F); //[4]ck_pd[3]ck_pc[2]ck_pb[1]ck_pa[0]en_ck
3918*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_58_L, 0x0440); //[3:0] reg_ckg_tx_mod
3919*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_59_L, 0x0044); //reg_ckg_dot
3920*53ee8cc1Swenshuai.xi 
3921*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_71_L, 0xffff);
3922*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_5B_L, 0x0087); //[0]enable serializer function ,
3923*53ee8cc1Swenshuai.xi                                                //[1]enable serializer auto fix read/write point mis-balance
3924*53ee8cc1Swenshuai.xi                                                //[2]enable osd serializer auto fix read/write point mis-balance
3925*53ee8cc1Swenshuai.xi                                                //[7]for OSD, switch chanel 8~13 as OSD path
3926*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_64_L, 0xd000);
3927*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_64_L, 0xd330);
3928*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_64_L, 0xd320);
3929*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_65_L, 0x8f3f);
3930*53ee8cc1Swenshuai.xi         //-------------------------------------
3931*53ee8cc1Swenshuai.xi         //## icon (Swing)
3932*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0C_L, 0x7f7f);
3933*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0D_L, 0x7f7f);
3934*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0E_L, 0x0000);
3935*53ee8cc1Swenshuai.xi 
3936*53ee8cc1Swenshuai.xi         // vby1 osd 4 lane
3937*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_66_L, 0xa260); //[15]proc_st[13:12]byte_mode 4 byte mode[6]2ch_vby1_osd[9]swap
3938*53ee8cc1Swenshuai.xi 
3939*53ee8cc1Swenshuai.xi         if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16MOD_CTRLA & BIT(1)) // 2 Divisoin
3940*53ee8cc1Swenshuai.xi         {
3941*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_08_L, 0x6420);
3942*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_09_L, 0x7531);
3943*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_0A_L, 0xBA98);
3944*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_0B_L, 0x0000);
3945*53ee8cc1Swenshuai.xi         }
3946*53ee8cc1Swenshuai.xi         else
3947*53ee8cc1Swenshuai.xi         {
3948*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_08_L, 0x3210);
3949*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_09_L, 0x7654);
3950*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_0A_L, 0xBA98);
3951*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_0B_L, 0x0000);
3952*53ee8cc1Swenshuai.xi         }
3953*53ee8cc1Swenshuai.xi     }
3954*53ee8cc1Swenshuai.xi     else if( eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_2LANE)
3955*53ee8cc1Swenshuai.xi     {
3956*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, BIT(14) ,BIT(14)|BIT(15));
3957*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_01_L, 0x0005);
3958*53ee8cc1Swenshuai.xi         W2BYTE(L_CLKGEN0(0x5A),0x9900); //[15:12]reg_ckg_vby1_omode [11:8]reg_ckg_vby1_vmode
3959*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_38_L, 0x001B, 0x001F); //[4]ck_pd[3]ck_pc[2]ck_pb[1]ck_pa[0]en_ck
3960*53ee8cc1Swenshuai.xi         //-------------------------------------
3961*53ee8cc1Swenshuai.xi         //## icon (Swing)
3962*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0C_L, 0x7f7f);
3963*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0D_L, 0x0000);
3964*53ee8cc1Swenshuai.xi         MOD_A_W2BYTE(REG_MOD_A_BK00_0E_L, 0x0000);
3965*53ee8cc1Swenshuai.xi 
3966*53ee8cc1Swenshuai.xi         //vby1 osd 2 lane
3967*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_66_L, 0xa240); //[15]proc_st[13:12]byte_mode 4 byte mode[6]2ch_vby1_osd[9]swap[5]vby1_osd_4ch
3968*53ee8cc1Swenshuai.xi 
3969*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_08_L, 0x3210);
3970*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_09_L, 0x7654);
3971*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_0A_L, 0xBA98);
3972*53ee8cc1Swenshuai.xi         MOD_W2BYTE(REG_MOD_BK00_0B_L, 0x0000);
3973*53ee8cc1Swenshuai.xi     }
3974*53ee8cc1Swenshuai.xi 
3975*53ee8cc1Swenshuai.xi     // Control VBY1 output format and bit orders
3976*53ee8cc1Swenshuai.xi     switch(eOC_OutputFormat)
3977*53ee8cc1Swenshuai.xi     {
3978*53ee8cc1Swenshuai.xi         case E_PNL_OSDC_OUTPUT_FORMAT_VBY1_ARGB1:
3979*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_6A_L, 0, BIT(1));
3980*53ee8cc1Swenshuai.xi             break;
3981*53ee8cc1Swenshuai.xi 
3982*53ee8cc1Swenshuai.xi         case E_PNL_OSDC_OUTPUT_FORMAT_VBY1_ARGB2:
3983*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_6A_L, BIT(1), BIT(1));
3984*53ee8cc1Swenshuai.xi             break;
3985*53ee8cc1Swenshuai.xi 
3986*53ee8cc1Swenshuai.xi         default:
3987*53ee8cc1Swenshuai.xi             printf("OSDC output format uses default value\n");
3988*53ee8cc1Swenshuai.xi             MOD_W2BYTEMSK(REG_MOD_BK00_6A_L, 0, BIT(1));
3989*53ee8cc1Swenshuai.xi             break;
3990*53ee8cc1Swenshuai.xi     }
3991*53ee8cc1Swenshuai.xi 
3992*53ee8cc1Swenshuai.xi 
3993*53ee8cc1Swenshuai.xi }
3994*53ee8cc1Swenshuai.xi 
MHal_PNL_SetOSDSSC(void * pInstance,MS_U16 u16Fmodulation,MS_U16 u16Rdeviation,MS_BOOL bEnable)3995*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_SetOSDSSC(void *pInstance, MS_U16 u16Fmodulation, MS_U16 u16Rdeviation, MS_BOOL bEnable)
3996*53ee8cc1Swenshuai.xi {
3997*53ee8cc1Swenshuai.xi     MS_U16 u16Span;
3998*53ee8cc1Swenshuai.xi     MS_U16 u16Step;
3999*53ee8cc1Swenshuai.xi     MS_U32 u32PLL_SET;/// = MDrv_Read3Byte(L_BK_LPLL(0x0F));
4000*53ee8cc1Swenshuai.xi 
4001*53ee8cc1Swenshuai.xi     MHal_PNL_Switch_LPLL_SubBank(pInstance, 0x00);
4002*53ee8cc1Swenshuai.xi     u32PLL_SET = R4BYTE(L_BK_LPLL(0x48));
4003*53ee8cc1Swenshuai.xi     // Set SPAN
4004*53ee8cc1Swenshuai.xi     if(u16Fmodulation < 200 || u16Fmodulation > 400)
4005*53ee8cc1Swenshuai.xi         u16Fmodulation = 300;
4006*53ee8cc1Swenshuai.xi     u16Span =( ( (((MS_U32)LVDS_MPLL_CLOCK_MHZ*LVDS_SPAN_FACTOR ) / (u16Fmodulation) ) * 10000) / ((MS_U32)u32PLL_SET) ) ;
4007*53ee8cc1Swenshuai.xi 
4008*53ee8cc1Swenshuai.xi     // Set STEP
4009*53ee8cc1Swenshuai.xi     if(u16Rdeviation > 300)
4010*53ee8cc1Swenshuai.xi         u16Rdeviation = 300;
4011*53ee8cc1Swenshuai.xi     u16Step = ((MS_U32)u32PLL_SET*u16Rdeviation) / ((MS_U32)u16Span*10000);
4012*53ee8cc1Swenshuai.xi 
4013*53ee8cc1Swenshuai.xi     W2BYTE(L_BK_LPLL(0x4E), u16Step & 0x0FFF);// LPLL_STEP
4014*53ee8cc1Swenshuai.xi     W2BYTE(L_BK_LPLL(0x4F), u16Span & 0x3FFF);// LPLL_SPAN
4015*53ee8cc1Swenshuai.xi     W2BYTEMSK((L_BK_LPLL(0x4E)), (bEnable << 15), BIT(15)); // Enable ssc
4016*53ee8cc1Swenshuai.xi 
4017*53ee8cc1Swenshuai.xi 
4018*53ee8cc1Swenshuai.xi     return TRUE;
4019*53ee8cc1Swenshuai.xi }
4020*53ee8cc1Swenshuai.xi 
MHal_PNL_SetOSDSSC_En(void * pInstance,MS_BOOL bEnable)4021*53ee8cc1Swenshuai.xi void MHal_PNL_SetOSDSSC_En(void *pInstance, MS_BOOL bEnable)
4022*53ee8cc1Swenshuai.xi {
4023*53ee8cc1Swenshuai.xi     //printf("bEnable = %d\n", bEnable);
4024*53ee8cc1Swenshuai.xi     MHal_PNL_Switch_LPLL_SubBank(pInstance, 0x00);
4025*53ee8cc1Swenshuai.xi     W2BYTEMSK((L_BK_LPLL(0x4E)), (bEnable << 15), BIT(15)); // Enable ssc
4026*53ee8cc1Swenshuai.xi }
4027*53ee8cc1Swenshuai.xi 
MHal_PNL_Set_T3D_Setting(void * pInstance)4028*53ee8cc1Swenshuai.xi void MHal_PNL_Set_T3D_Setting(void *pInstance)
4029*53ee8cc1Swenshuai.xi {
4030*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
4031*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
4032*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
4033*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
4034*53ee8cc1Swenshuai.xi 
4035*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_55_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Width, 0x1FFF);//pixel width
4036*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_66_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Height, 0x1FFF);//reg_col_height
4037*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_51_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Width, 0x1FFF);//reg_ln_width
4038*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_52_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Height, 0x1FFF);//reg_col_height
4039*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK62_61_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Width, 0x3FFF);//reg_ln_width
4040*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK62_62_L, pPNLResourcePrivate->stdrvPNL._stPnlInitData.u16Height, 0x1FFF);//reg_col_height
4041*53ee8cc1Swenshuai.xi 
4042*53ee8cc1Swenshuai.xi     //per designer, should always enable t3d, since it will affect osd/video's pipeline
4043*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_61_L, BIT(0), BIT(0));//Enable Depth Render, for osd pipe line adjustment
4044*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK62_08_L, BIT(4), BIT(4));//mtv bypass mode
4045*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK63_57_L,(BIT(0)|BIT(1)),(BIT(0)|BIT(1)));//T3D fix subde enable, fix for T3D/PIP conflict issue (bit 0)     Bug Fix miu eco (bit 1)
4046*53ee8cc1Swenshuai.xi 
4047*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK62_63_L, 0x00, BIT(0)); // default disable T3D SRAM
4048*53ee8cc1Swenshuai.xi }
4049*53ee8cc1Swenshuai.xi 
MHal_PNL_Set_Device_Bank_Offset(void * pInstance)4050*53ee8cc1Swenshuai.xi void MHal_PNL_Set_Device_Bank_Offset(void *pInstance)
4051*53ee8cc1Swenshuai.xi {
4052*53ee8cc1Swenshuai.xi     UNUSED(pInstance);
4053*53ee8cc1Swenshuai.xi     memset(u32PNL_XCDeviceBankOffset, 0, sizeof(MS_U32)*E_PNL_DEVICE_ID_NUM);
4054*53ee8cc1Swenshuai.xi     u32PNL_XCDeviceBankOffset[E_PNL_DEVICE_ID_0] = E_HALPNL_DEVICE0_XC_BANK_OFFSET; // Set SC0 reg bank offset
4055*53ee8cc1Swenshuai.xi     u32PNL_XCDeviceBankOffset[E_PNL_DEVICE_ID_1] = E_HALPNL_DEVICE1_XC_BANK_OFFSET; // Set SC2 reg bank offset
4056*53ee8cc1Swenshuai.xi }
4057*53ee8cc1Swenshuai.xi 
MHal_PNL_Init(void * pInstance)4058*53ee8cc1Swenshuai.xi void MHal_PNL_Init(void *pInstance)
4059*53ee8cc1Swenshuai.xi {
4060*53ee8cc1Swenshuai.xi     // Do nothing
4061*53ee8cc1Swenshuai.xi     //UNUSED(pInstance);
4062*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
4063*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
4064*53ee8cc1Swenshuai.xi 
4065*53ee8cc1Swenshuai.xi     // STGEN reset
4066*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK68_50_L, (BIT(0)|BIT(3)), (BIT(0)|BIT(3)) );
4067*53ee8cc1Swenshuai.xi 
4068*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK68_52_L, FRC_PIPE_DELAY_HCNT_FSC_FHD, 0x3FFF);
4069*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK68_51_L, FRC_PIPE_DELAY_VCNT_FSC_FHD, 0x1FFF);
4070*53ee8cc1Swenshuai.xi 
4071*53ee8cc1Swenshuai.xi     SC_W2BYTEMSK(pPNLInstancePrivate->u32DeviceID, REG_SC_BK68_20_L, BIT(5), BIT(5)); // reg_stgen_en: use simple tgen to trigger op/vip
4072*53ee8cc1Swenshuai.xi }
4073*53ee8cc1Swenshuai.xi 
MHal_PNL_Bringup(void * pInstance)4074*53ee8cc1Swenshuai.xi void MHal_PNL_Bringup(void *pInstance)
4075*53ee8cc1Swenshuai.xi {
4076*53ee8cc1Swenshuai.xi     PNL_INSTANCE_PRIVATE *pPNLInstancePrivate = NULL;
4077*53ee8cc1Swenshuai.xi     PNL_RESOURCE_PRIVATE* pPNLResourcePrivate = NULL;
4078*53ee8cc1Swenshuai.xi     UtopiaInstanceGetPrivate(pInstance, (void**)&pPNLInstancePrivate);
4079*53ee8cc1Swenshuai.xi     UtopiaResourceGetPrivate(g_pPNLResource[PNL_GET_INTERNAL_POOL_ID(pPNLInstancePrivate->u32DeviceID)],(void**)(&pPNLResourcePrivate));
4080*53ee8cc1Swenshuai.xi 
4081*53ee8cc1Swenshuai.xi     ///patch for bring up
4082*53ee8cc1Swenshuai.xi     if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_TYPE_LVDS)
4083*53ee8cc1Swenshuai.xi     {
4084*53ee8cc1Swenshuai.xi     }
4085*53ee8cc1Swenshuai.xi     else if(pPNLResourcePrivate->stdrvPNL._stPnlInitData.eLPLL_Type == E_PNL_LPLL_VBY1_10BIT_8LANE)
4086*53ee8cc1Swenshuai.xi     {
4087*53ee8cc1Swenshuai.xi     }
4088*53ee8cc1Swenshuai.xi 
4089*53ee8cc1Swenshuai.xi }
4090*53ee8cc1Swenshuai.xi 
MHal_PNL_GetPanelVStart(void)4091*53ee8cc1Swenshuai.xi MS_U16 MHal_PNL_GetPanelVStart(void)
4092*53ee8cc1Swenshuai.xi {
4093*53ee8cc1Swenshuai.xi     return 8;
4094*53ee8cc1Swenshuai.xi }
4095*53ee8cc1Swenshuai.xi 
MHal_PNL_Check_VBY1_Handshake_Status(void * pInstance)4096*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_Check_VBY1_Handshake_Status(void *pInstance)
4097*53ee8cc1Swenshuai.xi {
4098*53ee8cc1Swenshuai.xi     if(MOD_R2BYTEMSK(REG_MOD_BK00_60_L, 0x0FFF) != 0xFAE)
4099*53ee8cc1Swenshuai.xi     {
4100*53ee8cc1Swenshuai.xi         //printf("VBY1 handshake return because the reg value is 0x%u, not 0xFAE.\n", MOD_R2BYTEMSK(REG_MOD_BK00_60_L, 0x0FFF));
4101*53ee8cc1Swenshuai.xi         return FALSE;
4102*53ee8cc1Swenshuai.xi     }
4103*53ee8cc1Swenshuai.xi     else
4104*53ee8cc1Swenshuai.xi     {
4105*53ee8cc1Swenshuai.xi         //printf("VBY handshake check success.\n");
4106*53ee8cc1Swenshuai.xi         return TRUE;
4107*53ee8cc1Swenshuai.xi     }
4108*53ee8cc1Swenshuai.xi }
4109*53ee8cc1Swenshuai.xi 
MHal_PNL_ChannelFIFOPointerADjust(void * pInstance)4110*53ee8cc1Swenshuai.xi void MHal_PNL_ChannelFIFOPointerADjust(void *pInstance)
4111*53ee8cc1Swenshuai.xi {
4112*53ee8cc1Swenshuai.xi     // 0 to 1 then will do write and read point capture to
4113*53ee8cc1Swenshuai.xi     // Read  : REG_MOD_BK00_5F_L[14:12]
4114*53ee8cc1Swenshuai.xi     // write : REG_MOD_BK00_5F_L[10:8]
4115*53ee8cc1Swenshuai.xi     // it takes 3 ticks to capture and riu takes 5 ticks to write
4116*53ee8cc1Swenshuai.xi     // so we don't have to do any delay between rising capture and
4117*53ee8cc1Swenshuai.xi     // read/write pointer recognition
4118*53ee8cc1Swenshuai.xi     MsOS_DelayTaskUs(500);
4119*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_5C_L, 0x3300);
4120*53ee8cc1Swenshuai.xi 
4121*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L,      0, BIT(0));
4122*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(0), BIT(0));
4123*53ee8cc1Swenshuai.xi 
4124*53ee8cc1Swenshuai.xi     //split Video & OSD process start bit
4125*53ee8cc1Swenshuai.xi     //if (MDrv_ReadByte(REG_CHIP_REVISION) >= 1)
4126*53ee8cc1Swenshuai.xi     if((R2BYTEMSK(REG_CHIP_REVISION, 0xFF00)>>8) >=1)
4127*53ee8cc1Swenshuai.xi     {
4128*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_79_L,       0, BIT(14));
4129*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_79_L, BIT(14), BIT(14));
4130*53ee8cc1Swenshuai.xi     }
4131*53ee8cc1Swenshuai.xi 
4132*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, 0 , BIT(1));
4133*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(1), BIT(1));
4134*53ee8cc1Swenshuai.xi 
4135*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, 0, BIT(2)|BIT(3));
4136*53ee8cc1Swenshuai.xi     MS_U16 u16name = MOD_A_R2BYTE(REG_MOD_A_BK00_5D_L);
4137*53ee8cc1Swenshuai.xi     MS_S8 u8WritePointer = (u16name & 0x0700) >> 8; // REG_MOD_BK00_5F_L[10:8]
4138*53ee8cc1Swenshuai.xi     MS_S8 u8ReadPointer = (u16name & 0x7000) >> 12; // REG_MOD_BK00_5F_L[14:12]
4139*53ee8cc1Swenshuai.xi 
4140*53ee8cc1Swenshuai.xi     //OSD part
4141*53ee8cc1Swenshuai.xi     MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(2)|BIT(3), BIT(2)|BIT(3));
4142*53ee8cc1Swenshuai.xi     MS_U16 OSDu16name = MOD_A_R2BYTE(REG_MOD_A_BK00_5D_L);
4143*53ee8cc1Swenshuai.xi     MS_S8 OSDu8WritePointer = (OSDu16name & 0x0700) >> 8; // REG_MOD_BK00_5F_L[10:8]
4144*53ee8cc1Swenshuai.xi     MS_S8 OSDu8ReadPointer = (OSDu16name & 0x7000) >> 12; // REG_MOD_BK00_5F_L[14:12]
4145*53ee8cc1Swenshuai.xi 
4146*53ee8cc1Swenshuai.xi     MS_BOOL bOSDC = ((MOD_A_R2BYTE(REG_MOD_A_BK00_58_L)&0x00F0) == 0x0040)?TRUE:FALSE;
4147*53ee8cc1Swenshuai.xi     while (((abs(u8WritePointer-u8ReadPointer) >4) && (abs(u8WritePointer-u8ReadPointer)<2))
4148*53ee8cc1Swenshuai.xi         ||(((abs(OSDu8WritePointer-OSDu8ReadPointer) >4) && (abs(OSDu8WritePointer-OSDu8ReadPointer)<2))&&bOSDC))
4149*53ee8cc1Swenshuai.xi     {
4150*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L,      0, BIT(0));
4151*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(0), BIT(0));
4152*53ee8cc1Swenshuai.xi 
4153*53ee8cc1Swenshuai.xi         //split Video & OSD process start bit
4154*53ee8cc1Swenshuai.xi         //if (MDrv_ReadByte(REG_CHIP_REVISION) >= 1)
4155*53ee8cc1Swenshuai.xi         if((R2BYTEMSK(REG_CHIP_REVISION, 0xFF00)>>8) >=1)
4156*53ee8cc1Swenshuai.xi         {
4157*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_79_L,       0, BIT(14));
4158*53ee8cc1Swenshuai.xi             MOD_A_W2BYTEMSK(REG_MOD_A_BK00_79_L, BIT(14), BIT(14));
4159*53ee8cc1Swenshuai.xi         }
4160*53ee8cc1Swenshuai.xi 
4161*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, 0 , BIT(1));
4162*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(1), BIT(1));
4163*53ee8cc1Swenshuai.xi 
4164*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, 0, BIT(2)|BIT(3));
4165*53ee8cc1Swenshuai.xi                 u16name = MOD_A_R2BYTE(REG_MOD_A_BK00_5D_L);
4166*53ee8cc1Swenshuai.xi         u8WritePointer = (u16name & 0x0700) >> 8; // REG_MOD_BK00_5F_L[10:8]
4167*53ee8cc1Swenshuai.xi         u8ReadPointer = (u16name & 0x7000) >> 12; // REG_MOD_BK00_5F_L[14:12]
4168*53ee8cc1Swenshuai.xi 
4169*53ee8cc1Swenshuai.xi         MOD_A_W2BYTEMSK(REG_MOD_A_BK00_5D_L, BIT(2)|BIT(3), BIT(2)|BIT(3));
4170*53ee8cc1Swenshuai.xi         OSDu16name = MOD_A_R2BYTE(REG_MOD_A_BK00_5D_L);
4171*53ee8cc1Swenshuai.xi         OSDu8WritePointer = (OSDu16name & 0x0700) >> 8; // REG_MOD_BK00_5F_L[10:8]
4172*53ee8cc1Swenshuai.xi         OSDu8ReadPointer = (OSDu16name & 0x7000) >> 12; // REG_MOD_BK00_5F_L[14:12]
4173*53ee8cc1Swenshuai.xi         printf("bOSDC [%d]\n",bOSDC);
4174*53ee8cc1Swenshuai.xi 
4175*53ee8cc1Swenshuai.xi     }
4176*53ee8cc1Swenshuai.xi 
4177*53ee8cc1Swenshuai.xi }
4178*53ee8cc1Swenshuai.xi 
MHal_PNL_VBY1_Hardware_TrainingMode_En(void * pInstance,MS_BOOL bIsVideoMode,MS_BOOL bEnable)4179*53ee8cc1Swenshuai.xi void MHal_PNL_VBY1_Hardware_TrainingMode_En(void *pInstance, MS_BOOL bIsVideoMode ,MS_BOOL bEnable)
4180*53ee8cc1Swenshuai.xi {
4181*53ee8cc1Swenshuai.xi     if(bIsVideoMode)
4182*53ee8cc1Swenshuai.xi     {
4183*53ee8cc1Swenshuai.xi         if(bEnable)
4184*53ee8cc1Swenshuai.xi         {
4185*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_60_L, 0x0AAE);
4186*53ee8cc1Swenshuai.xi         }
4187*53ee8cc1Swenshuai.xi         else
4188*53ee8cc1Swenshuai.xi         {
4189*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_60_L, 0x0AA6);
4190*53ee8cc1Swenshuai.xi         }
4191*53ee8cc1Swenshuai.xi     }
4192*53ee8cc1Swenshuai.xi     else
4193*53ee8cc1Swenshuai.xi     {
4194*53ee8cc1Swenshuai.xi         if(bEnable)
4195*53ee8cc1Swenshuai.xi         {
4196*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_64_L, 0x0AAE);
4197*53ee8cc1Swenshuai.xi         }
4198*53ee8cc1Swenshuai.xi         else
4199*53ee8cc1Swenshuai.xi         {
4200*53ee8cc1Swenshuai.xi             MOD_W2BYTE(REG_MOD_BK00_64_L, 0x0AA6);
4201*53ee8cc1Swenshuai.xi         }
4202*53ee8cc1Swenshuai.xi     }
4203*53ee8cc1Swenshuai.xi }
4204*53ee8cc1Swenshuai.xi 
MHal_PNL_VBY1_IsSupport_Hardware_TrainingMode(void * pInstance)4205*53ee8cc1Swenshuai.xi MS_BOOL MHal_PNL_VBY1_IsSupport_Hardware_TrainingMode(void *pInstance)
4206*53ee8cc1Swenshuai.xi {
4207*53ee8cc1Swenshuai.xi     #ifdef SUPPORT_VBY1_HWTRAINING_MODE
4208*53ee8cc1Swenshuai.xi         return TRUE;
4209*53ee8cc1Swenshuai.xi     #else
4210*53ee8cc1Swenshuai.xi         return FALSE;
4211*53ee8cc1Swenshuai.xi     #endif
4212*53ee8cc1Swenshuai.xi }
4213*53ee8cc1Swenshuai.xi 
MHal_PNL_TCON_Patch(void)4214*53ee8cc1Swenshuai.xi void MHal_PNL_TCON_Patch(void)
4215*53ee8cc1Swenshuai.xi {
4216*53ee8cc1Swenshuai.xi //tcon apply new tcon.bin in maxim
4217*53ee8cc1Swenshuai.xi //so change patch
4218*53ee8cc1Swenshuai.xi //step 1: enable param.
4219*53ee8cc1Swenshuai.xi //step 2: delay one vysnc
4220*53ee8cc1Swenshuai.xi //step 3: disable param.
4221*53ee8cc1Swenshuai.xi 
4222*53ee8cc1Swenshuai.xi     W2BYTEMSK(REG_SC2_00_L, 0x0008, 0x000F);
4223*53ee8cc1Swenshuai.xi     W2BYTEMSK(REG_SC2_03_L, 0x0002, 0x0002);
4224*53ee8cc1Swenshuai.xi     MsOS_DelayTask(20);
4225*53ee8cc1Swenshuai.xi     W2BYTEMSK(REG_SC2_03_L, 0x0000, 0x0002);
4226*53ee8cc1Swenshuai.xi #if 0
4227*53ee8cc1Swenshuai.xi     // MOD sw reset
4228*53ee8cc1Swenshuai.xi     MOD_W2BYTE(REG_MOD_BK00_42_L,0x0000);
4229*53ee8cc1Swenshuai.xi     MOD_W2BYTE(REG_MOD_BK00_42_L,0x1000);
4230*53ee8cc1Swenshuai.xi 
4231*53ee8cc1Swenshuai.xi     // Setting TCON signal through MOD PAD
4232*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x1811);
4233*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x9811);
4234*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x0000);
4235*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x1912);
4236*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x9912);
4237*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x0000);
4238*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x1a13);
4239*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x9a13);
4240*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x0000);
4241*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x1b17);
4242*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x9b17);
4243*53ee8cc1Swenshuai.xi     MOD_A_W2BYTE(REG_MOD_A_BK00_51_L,0x0000);
4244*53ee8cc1Swenshuai.xi #endif
4245*53ee8cc1Swenshuai.xi 
4246*53ee8cc1Swenshuai.xi }
4247*53ee8cc1Swenshuai.xi 
_Hal_MOD_External_eFuse(void)4248*53ee8cc1Swenshuai.xi static MS_BOOL _Hal_MOD_External_eFuse(void)
4249*53ee8cc1Swenshuai.xi {
4250*53ee8cc1Swenshuai.xi #ifdef MOD_EFUSE_IN_MBOOT
4251*53ee8cc1Swenshuai.xi     return TRUE;
4252*53ee8cc1Swenshuai.xi #else
4253*53ee8cc1Swenshuai.xi     return FALSE;
4254*53ee8cc1Swenshuai.xi #endif
4255*53ee8cc1Swenshuai.xi }
4256*53ee8cc1Swenshuai.xi 
4257*53ee8cc1Swenshuai.xi #endif
4258*53ee8cc1Swenshuai.xi 
4259*53ee8cc1Swenshuai.xi 
4260