1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi
96*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
97*53ee8cc1Swenshuai.xi // Include Files
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi // Common Definition
100*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
101*53ee8cc1Swenshuai.xi #include <linux/string.h>
102*53ee8cc1Swenshuai.xi #include <asm/io.h>
103*53ee8cc1Swenshuai.xi #include "chip_setup.h"
104*53ee8cc1Swenshuai.xi #include "include/mstar/mstar_chip.h"
105*53ee8cc1Swenshuai.xi #else
106*53ee8cc1Swenshuai.xi #include <string.h>
107*53ee8cc1Swenshuai.xi #endif
108*53ee8cc1Swenshuai.xi
109*53ee8cc1Swenshuai.xi #include "drvHVD_Common.h"
110*53ee8cc1Swenshuai.xi
111*53ee8cc1Swenshuai.xi // Internal Definition
112*53ee8cc1Swenshuai.xi #include "drvHVD_def.h"
113*53ee8cc1Swenshuai.xi #include "fwHVD_if.h"
114*53ee8cc1Swenshuai.xi #include "halVPU_EX.h"
115*53ee8cc1Swenshuai.xi #include "halHVD_EX.h"
116*53ee8cc1Swenshuai.xi #include "regHVD_EX.h"
117*53ee8cc1Swenshuai.xi #include "drvSYS.h" //20170110
118*53ee8cc1Swenshuai.xi
119*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
120*53ee8cc1Swenshuai.xi // Driver Compiler Options
121*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
122*53ee8cc1Swenshuai.xi #if (!defined(MSOS_TYPE_NUTTX) && !defined(MSOS_TYPE_OPTEE)) || defined(SUPPORT_X_MODEL_FEATURE)
123*53ee8cc1Swenshuai.xi
124*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
125*53ee8cc1Swenshuai.xi // Local Defines
126*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
127*53ee8cc1Swenshuai.xi #define RV_VLC_TABLE_SIZE 0x20000
128*53ee8cc1Swenshuai.xi /* Add for Mobile Platform by Ted Sun */
129*53ee8cc1Swenshuai.xi //#define HVD_DISPQ_PREFETCH_COUNT 2
130*53ee8cc1Swenshuai.xi #define HVD_FW_MEM_OFFSET 0x100000UL // 1M
131*53ee8cc1Swenshuai.xi #define VPU_QMEM_BASE 0x20000000UL
132*53ee8cc1Swenshuai.xi
133*53ee8cc1Swenshuai.xi //max support pixel(by chip capacity)
134*53ee8cc1Swenshuai.xi #define HVD_HW_MAX_PIXEL (1920*1088*61000ULL) // FHD@60p
135*53ee8cc1Swenshuai.xi #define HEVC_HW_MAX_PIXEL (1920*1088*61000ULL) // FHD@60p
136*53ee8cc1Swenshuai.xi #define VP9_HW_MAX_PIXEL (4096*2304*31000ULL) // 4kx2k@30p
137*53ee8cc1Swenshuai.xi
138*53ee8cc1Swenshuai.xi #define EVD_HW_BUFFER 0x200000 //0x800000: support MFcodec, 0x200000: not support MFcodec
139*53ee8cc1Swenshuai.xi
140*53ee8cc1Swenshuai.xi #if 0
141*53ee8cc1Swenshuai.xi static HVD_AVC_VUI_DISP_INFO g_hvd_VUIINFO;
142*53ee8cc1Swenshuai.xi static MS_U8 g_hvd_nal_fill_pair[2][8] = { {0, 0, 0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0, 0, 0} };
143*53ee8cc1Swenshuai.xi static MS_U32 u32RV_VLCTableAddr = 0; // offset from Frame buffer start address
144*53ee8cc1Swenshuai.xi static MS_U16 _u16DispQPtr = 0;
145*53ee8cc1Swenshuai.xi #endif
146*53ee8cc1Swenshuai.xi
147*53ee8cc1Swenshuai.xi #define IS_TASK_ALIVE(id) ((id) != -1)
148*53ee8cc1Swenshuai.xi #ifndef UNUSED
149*53ee8cc1Swenshuai.xi #define UNUSED(x) (void)(x)
150*53ee8cc1Swenshuai.xi #endif
151*53ee8cc1Swenshuai.xi
152*53ee8cc1Swenshuai.xi
153*53ee8cc1Swenshuai.xi //---------------------------------- Mutex settings -----------------------------------------
154*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MUTEX_PROTECT
155*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexCreate() \
156*53ee8cc1Swenshuai.xi do \
157*53ee8cc1Swenshuai.xi { \
158*53ee8cc1Swenshuai.xi if (s32HVDMutexID < 0) \
159*53ee8cc1Swenshuai.xi { \
160*53ee8cc1Swenshuai.xi s32HVDMutexID = OSAL_HVD_MutexCreate((MS_U8*)(_u8HVD_Mutex)); \
161*53ee8cc1Swenshuai.xi } \
162*53ee8cc1Swenshuai.xi } while (0)
163*53ee8cc1Swenshuai.xi
164*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexDelete() \
165*53ee8cc1Swenshuai.xi do \
166*53ee8cc1Swenshuai.xi { \
167*53ee8cc1Swenshuai.xi if (s32HVDMutexID >= 0) \
168*53ee8cc1Swenshuai.xi { \
169*53ee8cc1Swenshuai.xi OSAL_HVD_MutexDelete(s32HVDMutexID); \
170*53ee8cc1Swenshuai.xi s32HVDMutexID = -1; \
171*53ee8cc1Swenshuai.xi } \
172*53ee8cc1Swenshuai.xi } while (0)
173*53ee8cc1Swenshuai.xi
174*53ee8cc1Swenshuai.xi #define _HAL_HVD_Entry() \
175*53ee8cc1Swenshuai.xi do \
176*53ee8cc1Swenshuai.xi { \
177*53ee8cc1Swenshuai.xi if (s32HVDMutexID >= 0) \
178*53ee8cc1Swenshuai.xi { \
179*53ee8cc1Swenshuai.xi if (!OSAL_HVD_MutexObtain(s32HVDMutexID, OSAL_HVD_MUTEX_TIMEOUT)) \
180*53ee8cc1Swenshuai.xi { \
181*53ee8cc1Swenshuai.xi printf("[HAL HVD][%06d] Mutex taking timeout\n", __LINE__); \
182*53ee8cc1Swenshuai.xi } \
183*53ee8cc1Swenshuai.xi } \
184*53ee8cc1Swenshuai.xi } while (0)
185*53ee8cc1Swenshuai.xi
186*53ee8cc1Swenshuai.xi #define _HAL_HVD_Return(_ret_) \
187*53ee8cc1Swenshuai.xi do \
188*53ee8cc1Swenshuai.xi { \
189*53ee8cc1Swenshuai.xi if (s32HVDMutexID >= 0) \
190*53ee8cc1Swenshuai.xi { \
191*53ee8cc1Swenshuai.xi OSAL_HVD_MutexRelease(s32HVDMutexID); \
192*53ee8cc1Swenshuai.xi } \
193*53ee8cc1Swenshuai.xi return _ret_; \
194*53ee8cc1Swenshuai.xi } while(0)
195*53ee8cc1Swenshuai.xi
196*53ee8cc1Swenshuai.xi #define _HAL_HVD_Release() \
197*53ee8cc1Swenshuai.xi do \
198*53ee8cc1Swenshuai.xi { \
199*53ee8cc1Swenshuai.xi if (s32HVDMutexID >= 0) \
200*53ee8cc1Swenshuai.xi { \
201*53ee8cc1Swenshuai.xi OSAL_HVD_MutexRelease(s32HVDMutexID); \
202*53ee8cc1Swenshuai.xi } \
203*53ee8cc1Swenshuai.xi } while (0)
204*53ee8cc1Swenshuai.xi #else // HAL_HVD_ENABLE_MUTEX_PROTECT
205*53ee8cc1Swenshuai.xi
206*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexCreate()
207*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexDelete()
208*53ee8cc1Swenshuai.xi #define _HAL_HVD_Entry()
209*53ee8cc1Swenshuai.xi #define _HAL_HVD_Return(_ret) {return _ret;}
210*53ee8cc1Swenshuai.xi #define _HAL_HVD_Release()
211*53ee8cc1Swenshuai.xi
212*53ee8cc1Swenshuai.xi #endif // HAL_HVD_ENABLE_MUTEX_PROTECT
213*53ee8cc1Swenshuai.xi
214*53ee8cc1Swenshuai.xi #define INC_VALUE(value, queue_sz) { (value) = ((++(value)) >= queue_sz) ? 0 : (value); }
215*53ee8cc1Swenshuai.xi #define IS_TASK_ALIVE(id) ((id) != -1)
216*53ee8cc1Swenshuai.xi #define NEXT_MULTIPLE(value, n) (((value) + (n) - 1) & ~((n)-1))
217*53ee8cc1Swenshuai.xi
218*53ee8cc1Swenshuai.xi //------------------------------ MIU SETTINGS ----------------------------------
219*53ee8cc1Swenshuai.xi #define _MaskMiuReq_MVD_RW( m ) _HVD_WriteRegBit(MIU0_REG_RQ1_MASK, m, BIT(2))
220*53ee8cc1Swenshuai.xi #define _MaskMiuReq_MVD_BBU_R( m ) _HVD_WriteRegBit(MIU0_REG_RQ0_MASK+1, m, BIT(4))
221*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_RW( m ) _HVD_WriteRegBit(MIU0_REG_RQ4_MASK, m, BIT(1))
222*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_BBU_R( m ) _HVD_WriteRegBit(MIU0_REG_RQ4_MASK, m, BIT(0))
223*53ee8cc1Swenshuai.xi
224*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_MVD_RW( m ) _HVD_WriteRegBit(MIU1_REG_RQ1_MASK, m, BIT(2))
225*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_MVD_BBU_R( m ) _HVD_WriteRegBit(MIU1_REG_RQ0_MASK+1, m, BIT(4))
226*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_RW( m ) _HVD_WriteRegBit(MIU1_REG_RQ4_MASK, m, BIT(1))
227*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_BBU_R( m ) _HVD_WriteRegBit(MIU1_REG_RQ4_MASK, m, BIT(0))
228*53ee8cc1Swenshuai.xi
229*53ee8cc1Swenshuai.xi #define HVD_MVD_RW_ON_MIU1 ((_HVD_Read2Byte(MIU0_REG_SEL1) & BIT(2)) == BIT(2))
230*53ee8cc1Swenshuai.xi #define HVD_MVD_BBU_R_ON_MIU1 ((_HVD_Read2Byte(MIU0_REG_SEL0) & BIT(12)) == BIT(12))
231*53ee8cc1Swenshuai.xi #define HVD_HVD_RW_ON_MIU1 ((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(1)) == BIT(1))
232*53ee8cc1Swenshuai.xi #define HVD_HVD_BBU_R_ON_MIU1 ((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(0)) == BIT(0))
233*53ee8cc1Swenshuai.xi
234*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
235*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_RW1( m ) _HVD_WriteRegBit(MIU0_REG_RQ4_MASK, m, BIT(2))
236*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_RW2( m ) _HVD_WriteRegBit(MIU0_REG_RQ4_MASK, m, BIT(4))
237*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_BBU_R( m ) _HVD_WriteRegBit(MIU0_REG_RQ4_MASK, m, BIT(3))
238*53ee8cc1Swenshuai.xi
239*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_RW1( m ) _HVD_WriteRegBit(MIU1_REG_RQ4_MASK, m, BIT(2))
240*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_RW2( m ) _HVD_WriteRegBit(MIU1_REG_RQ4_MASK, m, BIT(4))
241*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_BBU_R( m ) _HVD_WriteRegBit(MIU1_REG_RQ4_MASK, m, BIT(3))
242*53ee8cc1Swenshuai.xi
243*53ee8cc1Swenshuai.xi #define HVD_EVD_RW1_ON_MIU0 (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(2)) == 0))
244*53ee8cc1Swenshuai.xi #define HVD_EVD_RW2_ON_MIU0 (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(4)) == 0))
245*53ee8cc1Swenshuai.xi #define HVD_EVD_BBU_R_ON_MIU0 (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(3)) == 0))
246*53ee8cc1Swenshuai.xi
247*53ee8cc1Swenshuai.xi #define HVD_EVD_RW1_ON_MIU1 (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(2)) == BIT(2)))
248*53ee8cc1Swenshuai.xi #define HVD_EVD_RW2_ON_MIU1 (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(4)) == BIT(4)))
249*53ee8cc1Swenshuai.xi #define HVD_EVD_BBU_R_ON_MIU1 (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(3)) == BIT(3)))
250*53ee8cc1Swenshuai.xi #endif
251*53ee8cc1Swenshuai.xi
252*53ee8cc1Swenshuai.xi #define _HVD_MIU_SetReqMask(miu_clients, mask) \
253*53ee8cc1Swenshuai.xi do \
254*53ee8cc1Swenshuai.xi { \
255*53ee8cc1Swenshuai.xi if (HVD_##miu_clients##_ON_MIU1 == 0) \
256*53ee8cc1Swenshuai.xi { \
257*53ee8cc1Swenshuai.xi _MaskMiuReq_##miu_clients(mask); \
258*53ee8cc1Swenshuai.xi } \
259*53ee8cc1Swenshuai.xi else \
260*53ee8cc1Swenshuai.xi { \
261*53ee8cc1Swenshuai.xi _MaskMiu1Req_##miu_clients(mask); \
262*53ee8cc1Swenshuai.xi } \
263*53ee8cc1Swenshuai.xi } while (0)
264*53ee8cc1Swenshuai.xi
265*53ee8cc1Swenshuai.xi // check RM is supported or not
266*53ee8cc1Swenshuai.xi #define HVD_HW_RUBBER3 (HAL_HVD_EX_GetHWVersionID()& BIT(14))
267*53ee8cc1Swenshuai.xi #ifdef VDEC3
268*53ee8cc1Swenshuai.xi #define HAL_HVD_EX_MAX_SUPPORT_STREAM 16
269*53ee8cc1Swenshuai.xi #else
270*53ee8cc1Swenshuai.xi #define HAL_HVD_EX_MAX_SUPPORT_STREAM 3
271*53ee8cc1Swenshuai.xi #endif
272*53ee8cc1Swenshuai.xi
273*53ee8cc1Swenshuai.xi #define DIFF(a, b) (a > b ? (a-b) : (b-a)) // abs diff
274*53ee8cc1Swenshuai.xi
275*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
276*53ee8cc1Swenshuai.xi // Local Structures
277*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
278*53ee8cc1Swenshuai.xi
279*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
280*53ee8cc1Swenshuai.xi // Local Functions Prototype
281*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
282*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUReadptr(MS_U32 u32Id);
283*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBBUWriteptr(MS_U32 u32Id, MS_U16 u16BBUNewWptr);
284*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxSend(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 u32Msg);
285*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxReady(MS_U32 u32Id, MS_U8 u8MBox);
286*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxRead(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 *u32Msg);
287*53ee8cc1Swenshuai.xi //static void _HVD_EX_MBoxClear(MS_U8 u8MBox);
288*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPC(void);
289*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESWritePtr(MS_U32 u32Id);
290*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESReadPtr(MS_U32 u32Id, MS_BOOL bDbug);
291*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMDArg(MS_U32 u32Id, MS_U32 u32Arg);
292*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMD(MS_U32 u32Id, MS_U32 u32Cmd);
293*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_SendCmd(MS_U32 u32Id, MS_U32 u32Cmd, MS_U32 u32CmdArg);
294*53ee8cc1Swenshuai.xi static void _HVD_EX_SetMIUProtectMask(MS_BOOL bEnable);
295*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBufferAddr(MS_U32 u32Id);
296*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESLevel(MS_U32 u32Id);
297*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESQuantity(MS_U32 u32Id);
298*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdatePTSTable(MS_U32 u32Id, HVD_BBU_Info *pInfo);
299*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen);
300*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen, MS_U32 u32NalOffset2, MS_U32 u32NalLen2);
301*53ee8cc1Swenshuai.xi static MS_VIRT _HVD_EX_GetVUIDispInfo(MS_U32 u32Id);
302*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetBBUQNumb(MS_U32 u32Id);
303*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSQNumb(MS_U32 u32Id);
304*53ee8cc1Swenshuai.xi static HVD_EX_Drv_Ctrl *_HVD_EX_GetDrvCtrl(MS_U32 u32Id);
305*53ee8cc1Swenshuai.xi static HVD_Frm_Information *_HVD_EX_GetNextDispFrame(MS_U32 u32Id);
306*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
307*53ee8cc1Swenshuai.xi static void HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable);
308*53ee8cc1Swenshuai.xi static MS_BOOL HAL_EVD_EX_DeinitHW(void);
309*53ee8cc1Swenshuai.xi #endif
310*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
311*53ee8cc1Swenshuai.xi static void HAL_VP9_EX_PowerCtrl(MS_BOOL bEnable);
312*53ee8cc1Swenshuai.xi #endif
313*53ee8cc1Swenshuai.xi static MS_U64 _HAL_EX_GetHwMaxPixel(MS_U32 u32Id);
314*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
315*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_PostProc_Task(MS_U32 u32Id);
316*53ee8cc1Swenshuai.xi #endif
317*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
318*53ee8cc1Swenshuai.xi // Global Variables
319*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
320*53ee8cc1Swenshuai.xi #if defined (__aeon__)
321*53ee8cc1Swenshuai.xi static MS_VIRT u32HVDRegOSBase = 0xA0200000;
322*53ee8cc1Swenshuai.xi #else
323*53ee8cc1Swenshuai.xi static MS_VIRT u32HVDRegOSBase = 0xBF200000;
324*53ee8cc1Swenshuai.xi #endif
325*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MUTEX_PROTECT
326*53ee8cc1Swenshuai.xi MS_S32 s32HVDMutexID = -1;
327*53ee8cc1Swenshuai.xi MS_U8 _u8HVD_Mutex[] = { "HVD_Mutex" };
328*53ee8cc1Swenshuai.xi #endif
329*53ee8cc1Swenshuai.xi
330*53ee8cc1Swenshuai.xi
331*53ee8cc1Swenshuai.xi #define HVD_EX_STACK_SIZE 4096
332*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
333*53ee8cc1Swenshuai.xi // Local Variables
334*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
335*53ee8cc1Swenshuai.xi typedef struct
336*53ee8cc1Swenshuai.xi {
337*53ee8cc1Swenshuai.xi
338*53ee8cc1Swenshuai.xi HVD_AVC_VUI_DISP_INFO g_hvd_VUIINFO;
339*53ee8cc1Swenshuai.xi MS_U8 g_hvd_nal_fill_pair[2][8];
340*53ee8cc1Swenshuai.xi MS_VIRT u32RV_VLCTableAddr; // offset from Frame buffer start address
341*53ee8cc1Swenshuai.xi MS_U16 _u16DispQPtr;
342*53ee8cc1Swenshuai.xi MS_U16 _u16DispOutSideQPtr[HAL_HVD_EX_MAX_SUPPORT_STREAM];
343*53ee8cc1Swenshuai.xi
344*53ee8cc1Swenshuai.xi //HVD_EX_Drv_Ctrl *_pHVDCtrls;
345*53ee8cc1Swenshuai.xi MS_U32 u32HVDCmdTimeout;//same as HVD_FW_CMD_TIMEOUT_DEFAULT
346*53ee8cc1Swenshuai.xi MS_U32 u32VPUClockType;
347*53ee8cc1Swenshuai.xi MS_U32 u32HVDClockType;//160
348*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
349*53ee8cc1Swenshuai.xi MS_U32 u32EVDClockType;
350*53ee8cc1Swenshuai.xi #endif
351*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
352*53ee8cc1Swenshuai.xi MS_U32 u32VP9ClockType;
353*53ee8cc1Swenshuai.xi #endif
354*53ee8cc1Swenshuai.xi HVD_EX_Stream _stHVDStream[HAL_HVD_EX_MAX_SUPPORT_STREAM];
355*53ee8cc1Swenshuai.xi
356*53ee8cc1Swenshuai.xi volatile HVD_Frm_Information *pHvdFrm;//_HVD_EX_GetNextDispFrame()
357*53ee8cc1Swenshuai.xi MS_BOOL g_RstFlag;
358*53ee8cc1Swenshuai.xi MS_U64 u64pts_real;
359*53ee8cc1Swenshuai.xi MS_PHY u32VP8BBUWptr;
360*53ee8cc1Swenshuai.xi MS_PHY u32EVDBBUWptr;
361*53ee8cc1Swenshuai.xi MS_BOOL bBBU_running[HAL_HVD_EX_MAX_SUPPORT_STREAM];
362*53ee8cc1Swenshuai.xi MS_U32 u32BBUReadEsPtr[HAL_HVD_EX_MAX_SUPPORT_STREAM];
363*53ee8cc1Swenshuai.xi MS_S32 _s32VDEC_BBU_TaskId[HAL_HVD_EX_MAX_SUPPORT_STREAM];
364*53ee8cc1Swenshuai.xi MS_U8 u8VdecExBBUStack[HAL_HVD_EX_MAX_SUPPORT_STREAM][HVD_EX_STACK_SIZE];
365*53ee8cc1Swenshuai.xi //pre_set
366*53ee8cc1Swenshuai.xi HVD_Pre_Ctrl *pHVDPreCtrl_Hal[HAL_HVD_EX_MAX_SUPPORT_STREAM];
367*53ee8cc1Swenshuai.xi } HVD_Hal_CTX;
368*53ee8cc1Swenshuai.xi
369*53ee8cc1Swenshuai.xi HVD_Hal_CTX* pHVDHalContext = NULL;
370*53ee8cc1Swenshuai.xi HVD_Hal_CTX gHVDHalContext;
371*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *_pHVDCtrls = NULL;
372*53ee8cc1Swenshuai.xi
373*53ee8cc1Swenshuai.xi static HVD_EX_PreSet _stHVDPreSet[HAL_HVD_EX_MAX_SUPPORT_STREAM] =
374*53ee8cc1Swenshuai.xi {
375*53ee8cc1Swenshuai.xi {FALSE},
376*53ee8cc1Swenshuai.xi {FALSE},
377*53ee8cc1Swenshuai.xi {FALSE},
378*53ee8cc1Swenshuai.xi #ifdef VDEC3
379*53ee8cc1Swenshuai.xi {FALSE},
380*53ee8cc1Swenshuai.xi #endif
381*53ee8cc1Swenshuai.xi };
382*53ee8cc1Swenshuai.xi
383*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
384*53ee8cc1Swenshuai.xi // Debug Functions
385*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
HVD_EX_SetRstFlag(MS_BOOL bRst)386*53ee8cc1Swenshuai.xi void HVD_EX_SetRstFlag(MS_BOOL bRst)
387*53ee8cc1Swenshuai.xi {
388*53ee8cc1Swenshuai.xi pHVDHalContext->g_RstFlag = bRst;
389*53ee8cc1Swenshuai.xi }
HVD_EX_GetRstFlag(void)390*53ee8cc1Swenshuai.xi MS_BOOL HVD_EX_GetRstFlag(void)
391*53ee8cc1Swenshuai.xi {
392*53ee8cc1Swenshuai.xi return pHVDHalContext->g_RstFlag;
393*53ee8cc1Swenshuai.xi }
394*53ee8cc1Swenshuai.xi
395*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
396*53ee8cc1Swenshuai.xi // Local Functions
397*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
398*53ee8cc1Swenshuai.xi #ifdef VDEC3 //20170110
_HAL_EX_IS_EVD(MS_U32 u32ModeFlag)399*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_IS_EVD(MS_U32 u32ModeFlag)
400*53ee8cc1Swenshuai.xi {
401*53ee8cc1Swenshuai.xi MS_U32 u32CodecType = u32ModeFlag & E_HVD_INIT_HW_MASK;
402*53ee8cc1Swenshuai.xi
403*53ee8cc1Swenshuai.xi if (u32CodecType == E_HVD_INIT_HW_HEVC || u32CodecType == E_HVD_INIT_HW_HEVC_DV
404*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
405*53ee8cc1Swenshuai.xi || u32CodecType == E_HVD_INIT_HW_VP9
406*53ee8cc1Swenshuai.xi #endif
407*53ee8cc1Swenshuai.xi )
408*53ee8cc1Swenshuai.xi return TRUE;
409*53ee8cc1Swenshuai.xi
410*53ee8cc1Swenshuai.xi return FALSE;
411*53ee8cc1Swenshuai.xi }
412*53ee8cc1Swenshuai.xi
_HAL_EX_BBU_VP8_InUsed(void)413*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_BBU_VP8_InUsed(void)
414*53ee8cc1Swenshuai.xi {
415*53ee8cc1Swenshuai.xi if (!pHVDHalContext)
416*53ee8cc1Swenshuai.xi return FALSE;
417*53ee8cc1Swenshuai.xi
418*53ee8cc1Swenshuai.xi MS_U32 i;
419*53ee8cc1Swenshuai.xi MS_BOOL bRet = FALSE;
420*53ee8cc1Swenshuai.xi
421*53ee8cc1Swenshuai.xi for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
422*53ee8cc1Swenshuai.xi {
423*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[i].bUsed && pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_VP8)
424*53ee8cc1Swenshuai.xi {
425*53ee8cc1Swenshuai.xi bRet = TRUE;
426*53ee8cc1Swenshuai.xi break;
427*53ee8cc1Swenshuai.xi }
428*53ee8cc1Swenshuai.xi }
429*53ee8cc1Swenshuai.xi
430*53ee8cc1Swenshuai.xi return bRet;
431*53ee8cc1Swenshuai.xi }
432*53ee8cc1Swenshuai.xi
433*53ee8cc1Swenshuai.xi // This function will get decoder type not only MVD,HVD,EVD but more codec types.
434*53ee8cc1Swenshuai.xi // However, sometimes we don't use so deterministic infomation.
HAL_HVD_EX_GetTaskInfo(MS_U32 u32Id,VPU_EX_TaskInfo * pstTaskInfo)435*53ee8cc1Swenshuai.xi static MS_BOOL HAL_HVD_EX_GetTaskInfo(MS_U32 u32Id, VPU_EX_TaskInfo* pstTaskInfo)
436*53ee8cc1Swenshuai.xi {
437*53ee8cc1Swenshuai.xi
438*53ee8cc1Swenshuai.xi MS_U32 ret = TRUE;
439*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
440*53ee8cc1Swenshuai.xi
441*53ee8cc1Swenshuai.xi if(pCtrl == NULL || pstTaskInfo == NULL)
442*53ee8cc1Swenshuai.xi return FALSE;
443*53ee8cc1Swenshuai.xi
444*53ee8cc1Swenshuai.xi pstTaskInfo->u32Id = u32Id;
445*53ee8cc1Swenshuai.xi
446*53ee8cc1Swenshuai.xi switch(pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)
447*53ee8cc1Swenshuai.xi {
448*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_RM:
449*53ee8cc1Swenshuai.xi pstTaskInfo->eDecType = E_VPU_EX_DECODER_RVD;
450*53ee8cc1Swenshuai.xi break;
451*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_VP8:
452*53ee8cc1Swenshuai.xi pstTaskInfo->eDecType = E_VPU_EX_DECODER_VP8;
453*53ee8cc1Swenshuai.xi break;
454*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_MVC:
455*53ee8cc1Swenshuai.xi pstTaskInfo->eDecType = E_VPU_EX_DECODER_HVD; //E_VPU_EX_DECODER_MVC;
456*53ee8cc1Swenshuai.xi break;
457*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_HEVC:
458*53ee8cc1Swenshuai.xi pstTaskInfo->eDecType = E_VPU_EX_DECODER_EVD;
459*53ee8cc1Swenshuai.xi break;
460*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
461*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_VP9:
462*53ee8cc1Swenshuai.xi pstTaskInfo->eDecType = E_VPU_EX_DECODER_EVD;
463*53ee8cc1Swenshuai.xi break;
464*53ee8cc1Swenshuai.xi #endif
465*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
466*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_VP9:
467*53ee8cc1Swenshuai.xi pstTaskInfo->eDecType = E_VPU_EX_DECODER_G2VP9;
468*53ee8cc1Swenshuai.xi break;
469*53ee8cc1Swenshuai.xi #endif
470*53ee8cc1Swenshuai.xi default:
471*53ee8cc1Swenshuai.xi pstTaskInfo->eDecType = E_VPU_EX_DECODER_HVD;
472*53ee8cc1Swenshuai.xi break;
473*53ee8cc1Swenshuai.xi }
474*53ee8cc1Swenshuai.xi
475*53ee8cc1Swenshuai.xi pstTaskInfo->eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
476*53ee8cc1Swenshuai.xi
477*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
478*53ee8cc1Swenshuai.xi {
479*53ee8cc1Swenshuai.xi pstTaskInfo->eSrcType = E_VPU_EX_INPUT_FILE;
480*53ee8cc1Swenshuai.xi }
481*53ee8cc1Swenshuai.xi else
482*53ee8cc1Swenshuai.xi {
483*53ee8cc1Swenshuai.xi pstTaskInfo->eSrcType = E_VPU_EX_INPUT_TSP;
484*53ee8cc1Swenshuai.xi }
485*53ee8cc1Swenshuai.xi
486*53ee8cc1Swenshuai.xi pstTaskInfo->u32HeapSize = HVD_DRAM_SIZE;
487*53ee8cc1Swenshuai.xi
488*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
489*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC ||
490*53ee8cc1Swenshuai.xi (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9 )
491*53ee8cc1Swenshuai.xi pstTaskInfo->u32HeapSize = EVD_DRAM_SIZE;
492*53ee8cc1Swenshuai.xi #endif
493*53ee8cc1Swenshuai.xi return ret;
494*53ee8cc1Swenshuai.xi
495*53ee8cc1Swenshuai.xi }
HAL_HVD_EX_GetBBUId(MS_U32 u32Id)496*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetBBUId(MS_U32 u32Id)
497*53ee8cc1Swenshuai.xi {
498*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
499*53ee8cc1Swenshuai.xi MS_U32 ret = HAL_HVD_INVALID_BBU_ID;
500*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
501*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
502*53ee8cc1Swenshuai.xi
503*53ee8cc1Swenshuai.xi if(pCtrl == NULL)
504*53ee8cc1Swenshuai.xi _HAL_HVD_Return(ret);
505*53ee8cc1Swenshuai.xi
506*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo taskInfo;
507*53ee8cc1Swenshuai.xi memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
508*53ee8cc1Swenshuai.xi
509*53ee8cc1Swenshuai.xi HAL_HVD_EX_GetTaskInfo(u32Id,&taskInfo);
510*53ee8cc1Swenshuai.xi
511*53ee8cc1Swenshuai.xi taskInfo.u8HalId = u8Idx;
512*53ee8cc1Swenshuai.xi ret = HAL_VPU_EX_GetBBUId(u32Id,&taskInfo, pCtrl->bShareBBU);
513*53ee8cc1Swenshuai.xi
514*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("u32Id=0x%x eDecType=0x%x eSrcType=0x%x ret=0x%x\n", (unsigned int)taskInfo.u32Id,
515*53ee8cc1Swenshuai.xi (unsigned int)taskInfo.eDecType, (unsigned int)taskInfo.eSrcType, (unsigned int)ret);
516*53ee8cc1Swenshuai.xi
517*53ee8cc1Swenshuai.xi _HAL_HVD_Return(ret);
518*53ee8cc1Swenshuai.xi }
519*53ee8cc1Swenshuai.xi
HAL_HVD_EX_FreeBBUId(MS_U32 u32Id,MS_U32 u32BBUId)520*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_FreeBBUId(MS_U32 u32Id, MS_U32 u32BBUId)
521*53ee8cc1Swenshuai.xi {
522*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
523*53ee8cc1Swenshuai.xi MS_BOOL ret = FALSE;
524*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
525*53ee8cc1Swenshuai.xi
526*53ee8cc1Swenshuai.xi if(pCtrl == NULL)
527*53ee8cc1Swenshuai.xi _HAL_HVD_Return(ret);
528*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo taskInfo;
529*53ee8cc1Swenshuai.xi memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
530*53ee8cc1Swenshuai.xi
531*53ee8cc1Swenshuai.xi HAL_HVD_EX_GetTaskInfo(u32Id,&taskInfo);
532*53ee8cc1Swenshuai.xi
533*53ee8cc1Swenshuai.xi ret = HAL_VPU_EX_FreeBBUId(u32Id,u32BBUId,&taskInfo);
534*53ee8cc1Swenshuai.xi
535*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("u32Id=0x%x eDecType=0x%x eSrcType=0x%x ret=0x%x\n", (unsigned int)taskInfo.u32Id,
536*53ee8cc1Swenshuai.xi (unsigned int)taskInfo.eDecType, (unsigned int)taskInfo.eSrcType, (unsigned int)ret);
537*53ee8cc1Swenshuai.xi
538*53ee8cc1Swenshuai.xi _HAL_HVD_Return(ret);
539*53ee8cc1Swenshuai.xi }
540*53ee8cc1Swenshuai.xi
HAL_HVD_EX_ClearBBUSetting(MS_U32 u32Id,MS_U32 u32BBUId)541*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_ClearBBUSetting(MS_U32 u32Id, MS_U32 u32BBUId)
542*53ee8cc1Swenshuai.xi {
543*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
544*53ee8cc1Swenshuai.xi MS_BOOL ret = FALSE;
545*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
546*53ee8cc1Swenshuai.xi
547*53ee8cc1Swenshuai.xi if(pCtrl == NULL)
548*53ee8cc1Swenshuai.xi _HAL_HVD_Return(ret);
549*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo taskInfo;
550*53ee8cc1Swenshuai.xi memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
551*53ee8cc1Swenshuai.xi
552*53ee8cc1Swenshuai.xi HAL_HVD_EX_GetTaskInfo(u32Id,&taskInfo);
553*53ee8cc1Swenshuai.xi
554*53ee8cc1Swenshuai.xi HAL_VPU_EX_ClearBBUSetting(u32Id, u32BBUId, taskInfo.eDecType);
555*53ee8cc1Swenshuai.xi
556*53ee8cc1Swenshuai.xi _HAL_HVD_Return(TRUE);
557*53ee8cc1Swenshuai.xi }
558*53ee8cc1Swenshuai.xi #endif
559*53ee8cc1Swenshuai.xi
_HVD_EX_PpTask_Delete(HVD_EX_Stream * pstHVDStream)560*53ee8cc1Swenshuai.xi static void _HVD_EX_PpTask_Delete(HVD_EX_Stream *pstHVDStream)
561*53ee8cc1Swenshuai.xi {
562*53ee8cc1Swenshuai.xi pstHVDStream->ePpTaskState = E_HAL_HVD_STATE_STOP;
563*53ee8cc1Swenshuai.xi MsOS_DeleteTask(pstHVDStream->s32HvdPpTaskId);
564*53ee8cc1Swenshuai.xi pstHVDStream->s32HvdPpTaskId = -1;
565*53ee8cc1Swenshuai.xi }
566*53ee8cc1Swenshuai.xi
_HVD_EX_Context_Init_HAL(void)567*53ee8cc1Swenshuai.xi static void _HVD_EX_Context_Init_HAL(void)
568*53ee8cc1Swenshuai.xi {
569*53ee8cc1Swenshuai.xi pHVDHalContext->u32HVDCmdTimeout = 100;//same as HVD_FW_CMD_TIMEOUT_DEFAULT
570*53ee8cc1Swenshuai.xi pHVDHalContext->u32VPUClockType = 320; ///Note : Max VD_R2 clock in Monaco is only 320MHz
571*53ee8cc1Swenshuai.xi ///Note : Max EVD_R2 clock in Monaco is only 384MHz
572*53ee8cc1Swenshuai.xi
573*53ee8cc1Swenshuai.xi const SYS_Info* sysInfo;
574*53ee8cc1Swenshuai.xi sysInfo = MDrv_SYS_GetInfo();
575*53ee8cc1Swenshuai.xi
576*53ee8cc1Swenshuai.xi pHVDHalContext->u32HVDClockType = 240;//160;
577*53ee8cc1Swenshuai.xi
578*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
579*53ee8cc1Swenshuai.xi pHVDHalContext->u32EVDClockType = 240;
580*53ee8cc1Swenshuai.xi #endif
581*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
582*53ee8cc1Swenshuai.xi pHVDHalContext->u32VP9ClockType = 384;
583*53ee8cc1Swenshuai.xi #endif
584*53ee8cc1Swenshuai.xi #ifdef VDEC3
585*53ee8cc1Swenshuai.xi MS_U8 i;
586*53ee8cc1Swenshuai.xi
587*53ee8cc1Swenshuai.xi for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
588*53ee8cc1Swenshuai.xi {
589*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[i].eStreamId = E_HAL_HVD_N_STREAM0 + i;
590*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[i].ePpTaskState = E_HAL_HVD_STATE_STOP;
591*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[i].s32HvdPpTaskId = -1;
592*53ee8cc1Swenshuai.xi }
593*53ee8cc1Swenshuai.xi #else
594*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[0].eStreamId = E_HAL_HVD_MAIN_STREAM0;
595*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[1].eStreamId = E_HAL_HVD_SUB_STREAM0;
596*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[2].eStreamId = E_HAL_HVD_SUB_STREAM1;
597*53ee8cc1Swenshuai.xi #endif
598*53ee8cc1Swenshuai.xi }
599*53ee8cc1Swenshuai.xi
_HVD_EX_GetBBUReadptr(MS_U32 u32Id)600*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUReadptr(MS_U32 u32Id)
601*53ee8cc1Swenshuai.xi {
602*53ee8cc1Swenshuai.xi MS_U16 u16Ret = 0;
603*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
604*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
605*53ee8cc1Swenshuai.xi #endif
606*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
607*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
608*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
609*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
610*53ee8cc1Swenshuai.xi
611*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
612*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
613*53ee8cc1Swenshuai.xi {
614*53ee8cc1Swenshuai.xi u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
615*53ee8cc1Swenshuai.xi }
616*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
617*53ee8cc1Swenshuai.xi
618*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), 0, HVD_REG_POLL_NAL_RPTR_BIT);
619*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), HVD_REG_POLL_NAL_RPTR_BIT, HVD_REG_POLL_NAL_RPTR_BIT);
620*53ee8cc1Swenshuai.xi
621*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8
622*53ee8cc1Swenshuai.xi {
623*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS4);
624*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS3);
625*53ee8cc1Swenshuai.xi }
626*53ee8cc1Swenshuai.xi else
627*53ee8cc1Swenshuai.xi #ifdef VDEC3
628*53ee8cc1Swenshuai.xi if (0 == pCtrl->u32BBUId)
629*53ee8cc1Swenshuai.xi #else
630*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
631*53ee8cc1Swenshuai.xi #endif
632*53ee8cc1Swenshuai.xi {
633*53ee8cc1Swenshuai.xi //if(pCtrl->InitParams.bColocateBBUMode)
634*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
635*53ee8cc1Swenshuai.xi u16Ret = pShm->u32ColocateBBUReadPtr;
636*53ee8cc1Swenshuai.xi else
637*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI(u32RB));
638*53ee8cc1Swenshuai.xi }
639*53ee8cc1Swenshuai.xi else
640*53ee8cc1Swenshuai.xi {
641*53ee8cc1Swenshuai.xi //if(pCtrl->InitParams.bColocateBBUMode)
642*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
643*53ee8cc1Swenshuai.xi u16Ret = pShm->u32ColocateBBUReadPtr;
644*53ee8cc1Swenshuai.xi else
645*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS2(u32RB));
646*53ee8cc1Swenshuai.xi }
647*53ee8cc1Swenshuai.xi
648*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("Task0=%d, Task1=%d\n",
649*53ee8cc1Swenshuai.xi _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS2(u32RB)));
650*53ee8cc1Swenshuai.xi
651*53ee8cc1Swenshuai.xi return u16Ret;
652*53ee8cc1Swenshuai.xi }
653*53ee8cc1Swenshuai.xi
_HVD_EX_GetBBUWritedptr(MS_U32 u32Id)654*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUWritedptr(MS_U32 u32Id)
655*53ee8cc1Swenshuai.xi {
656*53ee8cc1Swenshuai.xi MS_U16 u16Ret = 0;
657*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
658*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
659*53ee8cc1Swenshuai.xi #endif
660*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pDrvCtrl = _HVD_EX_GetDrvCtrl(u32Id);
661*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
662*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
663*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
664*53ee8cc1Swenshuai.xi
665*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
666*53ee8cc1Swenshuai.xi if (HAL_HVD_EX_CheckMVCID(u32Id))
667*53ee8cc1Swenshuai.xi {
668*53ee8cc1Swenshuai.xi u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
669*53ee8cc1Swenshuai.xi }
670*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
671*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), 0, HVD_REG_POLL_NAL_RPTR_BIT);
672*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), HVD_REG_POLL_NAL_RPTR_BIT, HVD_REG_POLL_NAL_RPTR_BIT);
673*53ee8cc1Swenshuai.xi
674*53ee8cc1Swenshuai.xi if ((pDrvCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP8) // VP8
675*53ee8cc1Swenshuai.xi {
676*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS4);
677*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS3);
678*53ee8cc1Swenshuai.xi }
679*53ee8cc1Swenshuai.xi else
680*53ee8cc1Swenshuai.xi #ifdef VDEC3
681*53ee8cc1Swenshuai.xi if (0 == pDrvCtrl->u32BBUId)
682*53ee8cc1Swenshuai.xi #else
683*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
684*53ee8cc1Swenshuai.xi #endif
685*53ee8cc1Swenshuai.xi {
686*53ee8cc1Swenshuai.xi //if(pDrvCtrl->InitParams.bColocateBBUMode)
687*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
688*53ee8cc1Swenshuai.xi u16Ret = pShm->u32ColocateBBUWritePtr;
689*53ee8cc1Swenshuai.xi else
690*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI(u32RB));
691*53ee8cc1Swenshuai.xi }
692*53ee8cc1Swenshuai.xi else
693*53ee8cc1Swenshuai.xi {
694*53ee8cc1Swenshuai.xi //if(pDrvCtrl->InitParams.bColocateBBUMode)
695*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
696*53ee8cc1Swenshuai.xi u16Ret = pShm->u32ColocateBBUWritePtr;
697*53ee8cc1Swenshuai.xi else
698*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB));
699*53ee8cc1Swenshuai.xi }
700*53ee8cc1Swenshuai.xi
701*53ee8cc1Swenshuai.xi return u16Ret;
702*53ee8cc1Swenshuai.xi }
703*53ee8cc1Swenshuai.xi
_HVD_EX_ResetMainSubBBUWptr(MS_U32 u32Id)704*53ee8cc1Swenshuai.xi static void _HVD_EX_ResetMainSubBBUWptr(MS_U32 u32Id)
705*53ee8cc1Swenshuai.xi {
706*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
707*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
708*53ee8cc1Swenshuai.xi
709*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI(u32RB), 0);
710*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC); // set bit 3
711*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB), 0);
712*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC); // set bit 3
713*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS3, 0);
714*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC); // set bit 3
715*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_RPTR_HI_BS4, 0);
716*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC); // set bit 3
717*53ee8cc1Swenshuai.xi }
718*53ee8cc1Swenshuai.xi
_HVD_EX_SetBBUWriteptr(MS_U32 u32Id,MS_U16 u16BBUNewWptr)719*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBBUWriteptr(MS_U32 u32Id, MS_U16 u16BBUNewWptr)
720*53ee8cc1Swenshuai.xi {
721*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
722*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
723*53ee8cc1Swenshuai.xi #endif
724*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
725*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
726*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
727*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
728*53ee8cc1Swenshuai.xi
729*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
730*53ee8cc1Swenshuai.xi if (HAL_HVD_EX_CheckMVCID(u32Id))
731*53ee8cc1Swenshuai.xi {
732*53ee8cc1Swenshuai.xi u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
733*53ee8cc1Swenshuai.xi }
734*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
735*53ee8cc1Swenshuai.xi
736*53ee8cc1Swenshuai.xi //HVD_EX_MSG_COVERITY("[%s] u8TaskId = %d\n",__FUNCTION__,u8TaskId);//coverity - set_but_not_used: variable "u8TaskId" was set but never used
737*53ee8cc1Swenshuai.xi
738*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8
739*53ee8cc1Swenshuai.xi {
740*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS3, u16BBUNewWptr);
741*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS4, u16BBUNewWptr);
742*53ee8cc1Swenshuai.xi }
743*53ee8cc1Swenshuai.xi else
744*53ee8cc1Swenshuai.xi #ifdef VDEC3
745*53ee8cc1Swenshuai.xi if (0 == pCtrl->u32BBUId)
746*53ee8cc1Swenshuai.xi #else
747*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
748*53ee8cc1Swenshuai.xi #endif
749*53ee8cc1Swenshuai.xi {
750*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI(u32RB), u16BBUNewWptr);
751*53ee8cc1Swenshuai.xi //if(pCtrl->InitParams.bColocateBBUMode)
752*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
753*53ee8cc1Swenshuai.xi pShm->u32ColocateBBUWritePtr = u16BBUNewWptr;
754*53ee8cc1Swenshuai.xi }
755*53ee8cc1Swenshuai.xi else
756*53ee8cc1Swenshuai.xi {
757*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB), u16BBUNewWptr);
758*53ee8cc1Swenshuai.xi //if(pCtrl->InitParams.bColocateBBUMode)
759*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
760*53ee8cc1Swenshuai.xi pShm->u32ColocateBBUWritePtr = u16BBUNewWptr;
761*53ee8cc1Swenshuai.xi }
762*53ee8cc1Swenshuai.xi
763*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("Task0=%d, Task1=%d\n",
764*53ee8cc1Swenshuai.xi _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB)));
765*53ee8cc1Swenshuai.xi
766*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC); // set bit 3
767*53ee8cc1Swenshuai.xi }
768*53ee8cc1Swenshuai.xi
_HVD_EX_MBoxSend(MS_U32 u32Id,MS_U8 u8MBox,MS_U32 u32Msg)769*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxSend(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 u32Msg)
770*53ee8cc1Swenshuai.xi {
771*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
772*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
773*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
774*53ee8cc1Swenshuai.xi
775*53ee8cc1Swenshuai.xi switch (u8MBox)
776*53ee8cc1Swenshuai.xi {
777*53ee8cc1Swenshuai.xi case E_HVD_HI_0:
778*53ee8cc1Swenshuai.xi {
779*53ee8cc1Swenshuai.xi _HVD_Write4Byte(HVD_REG_HI_MBOX0_L(u32RB), u32Msg);
780*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_HI_MBOX_SET(u32RB), HVD_REG_HI_MBOX0_SET, HVD_REG_HI_MBOX0_SET);
781*53ee8cc1Swenshuai.xi break;
782*53ee8cc1Swenshuai.xi }
783*53ee8cc1Swenshuai.xi case E_HVD_HI_1:
784*53ee8cc1Swenshuai.xi {
785*53ee8cc1Swenshuai.xi _HVD_Write4Byte(HVD_REG_HI_MBOX1_L(u32RB), u32Msg);
786*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_HI_MBOX_SET(u32RB), HVD_REG_HI_MBOX1_SET, HVD_REG_HI_MBOX1_SET);
787*53ee8cc1Swenshuai.xi break;
788*53ee8cc1Swenshuai.xi }
789*53ee8cc1Swenshuai.xi case E_HVD_VPU_HI_0:
790*53ee8cc1Swenshuai.xi {
791*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxSend(VPU_HI_MBOX0, u32Msg);
792*53ee8cc1Swenshuai.xi break;
793*53ee8cc1Swenshuai.xi }
794*53ee8cc1Swenshuai.xi case E_HVD_VPU_HI_1:
795*53ee8cc1Swenshuai.xi {
796*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxSend(VPU_HI_MBOX1, u32Msg);
797*53ee8cc1Swenshuai.xi break;
798*53ee8cc1Swenshuai.xi }
799*53ee8cc1Swenshuai.xi default:
800*53ee8cc1Swenshuai.xi {
801*53ee8cc1Swenshuai.xi bResult = FALSE;
802*53ee8cc1Swenshuai.xi break;
803*53ee8cc1Swenshuai.xi }
804*53ee8cc1Swenshuai.xi }
805*53ee8cc1Swenshuai.xi
806*53ee8cc1Swenshuai.xi return bResult;
807*53ee8cc1Swenshuai.xi }
808*53ee8cc1Swenshuai.xi
_HVD_EX_MBoxReady(MS_U32 u32Id,MS_U8 u8MBox)809*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxReady(MS_U32 u32Id, MS_U8 u8MBox)
810*53ee8cc1Swenshuai.xi {
811*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
812*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
813*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
814*53ee8cc1Swenshuai.xi
815*53ee8cc1Swenshuai.xi switch (u8MBox)
816*53ee8cc1Swenshuai.xi {
817*53ee8cc1Swenshuai.xi case E_HVD_HI_0:
818*53ee8cc1Swenshuai.xi bResult = _HVD_ReadWordBit(HVD_REG_HI_MBOX_RDY(u32RB), HVD_REG_HI_MBOX0_RDY) ? FALSE : TRUE;
819*53ee8cc1Swenshuai.xi break;
820*53ee8cc1Swenshuai.xi case E_HVD_HI_1:
821*53ee8cc1Swenshuai.xi bResult = _HVD_ReadWordBit(HVD_REG_HI_MBOX_RDY(u32RB), HVD_REG_HI_MBOX1_RDY) ? FALSE : TRUE;
822*53ee8cc1Swenshuai.xi break;
823*53ee8cc1Swenshuai.xi case E_HVD_RISC_0:
824*53ee8cc1Swenshuai.xi bResult = _HVD_ReadWordBit(HVD_REG_RISC_MBOX_RDY(u32RB), HVD_REG_RISC_MBOX0_RDY) ? TRUE : FALSE;
825*53ee8cc1Swenshuai.xi break;
826*53ee8cc1Swenshuai.xi case E_HVD_RISC_1:
827*53ee8cc1Swenshuai.xi bResult = _HVD_ReadWordBit(HVD_REG_RISC_MBOX_RDY(u32RB), HVD_REG_RISC_MBOX1_RDY) ? TRUE : FALSE;
828*53ee8cc1Swenshuai.xi break;
829*53ee8cc1Swenshuai.xi case E_HVD_VPU_HI_0:
830*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRdy(VPU_HI_MBOX0);
831*53ee8cc1Swenshuai.xi break;
832*53ee8cc1Swenshuai.xi case E_HVD_VPU_HI_1:
833*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRdy(VPU_HI_MBOX1);
834*53ee8cc1Swenshuai.xi break;
835*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_0:
836*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX0);
837*53ee8cc1Swenshuai.xi break;
838*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_1:
839*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX1);
840*53ee8cc1Swenshuai.xi break;
841*53ee8cc1Swenshuai.xi default:
842*53ee8cc1Swenshuai.xi break;
843*53ee8cc1Swenshuai.xi }
844*53ee8cc1Swenshuai.xi
845*53ee8cc1Swenshuai.xi return bResult;
846*53ee8cc1Swenshuai.xi }
847*53ee8cc1Swenshuai.xi
_HVD_EX_MBoxRead(MS_U32 u32Id,MS_U8 u8MBox,MS_U32 * u32Msg)848*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxRead(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 *u32Msg)
849*53ee8cc1Swenshuai.xi {
850*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
851*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
852*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
853*53ee8cc1Swenshuai.xi
854*53ee8cc1Swenshuai.xi switch (u8MBox)
855*53ee8cc1Swenshuai.xi {
856*53ee8cc1Swenshuai.xi case E_HVD_HI_0:
857*53ee8cc1Swenshuai.xi {
858*53ee8cc1Swenshuai.xi *u32Msg = _HVD_Read4Byte(HVD_REG_HI_MBOX0_L(u32RB));
859*53ee8cc1Swenshuai.xi break;
860*53ee8cc1Swenshuai.xi }
861*53ee8cc1Swenshuai.xi case E_HVD_HI_1:
862*53ee8cc1Swenshuai.xi {
863*53ee8cc1Swenshuai.xi *u32Msg = _HVD_Read4Byte(HVD_REG_HI_MBOX1_L(u32RB));
864*53ee8cc1Swenshuai.xi break;
865*53ee8cc1Swenshuai.xi }
866*53ee8cc1Swenshuai.xi case E_HVD_RISC_0:
867*53ee8cc1Swenshuai.xi {
868*53ee8cc1Swenshuai.xi *u32Msg = _HVD_Read4Byte(HVD_REG_RISC_MBOX0_L(u32RB));
869*53ee8cc1Swenshuai.xi break;
870*53ee8cc1Swenshuai.xi }
871*53ee8cc1Swenshuai.xi case E_HVD_RISC_1:
872*53ee8cc1Swenshuai.xi {
873*53ee8cc1Swenshuai.xi *u32Msg = _HVD_Read4Byte(HVD_REG_RISC_MBOX1_L(u32RB));
874*53ee8cc1Swenshuai.xi break;
875*53ee8cc1Swenshuai.xi }
876*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_0:
877*53ee8cc1Swenshuai.xi {
878*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX0, u32Msg);
879*53ee8cc1Swenshuai.xi break;
880*53ee8cc1Swenshuai.xi }
881*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_1:
882*53ee8cc1Swenshuai.xi {
883*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX1, u32Msg);
884*53ee8cc1Swenshuai.xi break;
885*53ee8cc1Swenshuai.xi }
886*53ee8cc1Swenshuai.xi default:
887*53ee8cc1Swenshuai.xi {
888*53ee8cc1Swenshuai.xi bResult = FALSE;
889*53ee8cc1Swenshuai.xi break;
890*53ee8cc1Swenshuai.xi }
891*53ee8cc1Swenshuai.xi }
892*53ee8cc1Swenshuai.xi
893*53ee8cc1Swenshuai.xi return bResult;
894*53ee8cc1Swenshuai.xi }
895*53ee8cc1Swenshuai.xi
896*53ee8cc1Swenshuai.xi #if 0
897*53ee8cc1Swenshuai.xi static void _HVD_EX_MBoxClear(MS_U8 u8MBox)
898*53ee8cc1Swenshuai.xi {
899*53ee8cc1Swenshuai.xi switch (u8MBox)
900*53ee8cc1Swenshuai.xi {
901*53ee8cc1Swenshuai.xi case E_HVD_RISC_0:
902*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR, HVD_REG_RISC_MBOX0_CLR, HVD_REG_RISC_MBOX0_CLR);
903*53ee8cc1Swenshuai.xi break;
904*53ee8cc1Swenshuai.xi case E_HVD_RISC_1:
905*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR, HVD_REG_RISC_MBOX1_CLR, HVD_REG_RISC_MBOX1_CLR);
906*53ee8cc1Swenshuai.xi break;
907*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_0:
908*53ee8cc1Swenshuai.xi HAL_VPU_EX_MBoxClear(VPU_RISC_MBOX0);
909*53ee8cc1Swenshuai.xi break;
910*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_1:
911*53ee8cc1Swenshuai.xi HAL_VPU_EX_MBoxClear(VPU_RISC_MBOX1);
912*53ee8cc1Swenshuai.xi break;
913*53ee8cc1Swenshuai.xi default:
914*53ee8cc1Swenshuai.xi break;
915*53ee8cc1Swenshuai.xi }
916*53ee8cc1Swenshuai.xi }
917*53ee8cc1Swenshuai.xi #endif
918*53ee8cc1Swenshuai.xi
_HVD_EX_GetPC(void)919*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPC(void)
920*53ee8cc1Swenshuai.xi {
921*53ee8cc1Swenshuai.xi MS_U32 u32PC = 0;
922*53ee8cc1Swenshuai.xi u32PC = HAL_VPU_EX_GetProgCnt();
923*53ee8cc1Swenshuai.xi // HVD_MSG_DBG("<gdbg>pc0 =0x%lx\n",u32PC);
924*53ee8cc1Swenshuai.xi return u32PC;
925*53ee8cc1Swenshuai.xi }
926*53ee8cc1Swenshuai.xi
_HVD_EX_GetESWritePtr(MS_U32 u32Id)927*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESWritePtr(MS_U32 u32Id)
928*53ee8cc1Swenshuai.xi {
929*53ee8cc1Swenshuai.xi MS_U32 u32Data = 0;
930*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
931*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
932*53ee8cc1Swenshuai.xi
933*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
934*53ee8cc1Swenshuai.xi {
935*53ee8cc1Swenshuai.xi u32Data = pCtrl->LastNal.u32NalAddr + pCtrl->LastNal.u32NalSize;
936*53ee8cc1Swenshuai.xi
937*53ee8cc1Swenshuai.xi if (u32Data > pCtrl->MemMap.u32BitstreamBufSize)
938*53ee8cc1Swenshuai.xi {
939*53ee8cc1Swenshuai.xi u32Data -= pCtrl->MemMap.u32BitstreamBufSize;
940*53ee8cc1Swenshuai.xi
941*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("app should not put this kind of packet\n");
942*53ee8cc1Swenshuai.xi }
943*53ee8cc1Swenshuai.xi }
944*53ee8cc1Swenshuai.xi else
945*53ee8cc1Swenshuai.xi {
946*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
947*53ee8cc1Swenshuai.xi MS_U8 u8ViewIdx = 0;
948*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
949*53ee8cc1Swenshuai.xi {
950*53ee8cc1Swenshuai.xi u8ViewIdx = (MS_U8) HAL_HVD_EX_GetView(u32Id);
951*53ee8cc1Swenshuai.xi }
952*53ee8cc1Swenshuai.xi if(u8ViewIdx != 0) /// 2nd ES ptr.
953*53ee8cc1Swenshuai.xi {
954*53ee8cc1Swenshuai.xi u32Data = pShm->u32ES2WritePtr;
955*53ee8cc1Swenshuai.xi }
956*53ee8cc1Swenshuai.xi else
957*53ee8cc1Swenshuai.xi {
958*53ee8cc1Swenshuai.xi u32Data = pShm->u32ESWritePtr;
959*53ee8cc1Swenshuai.xi }
960*53ee8cc1Swenshuai.xi #else
961*53ee8cc1Swenshuai.xi u32Data = pShm->u32ESWritePtr;
962*53ee8cc1Swenshuai.xi #endif
963*53ee8cc1Swenshuai.xi }
964*53ee8cc1Swenshuai.xi
965*53ee8cc1Swenshuai.xi return u32Data;
966*53ee8cc1Swenshuai.xi }
967*53ee8cc1Swenshuai.xi
968*53ee8cc1Swenshuai.xi #define NAL_UNIT_LEN_BITS 21
969*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_BITS 30
970*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_LOW_BITS (32-NAL_UNIT_LEN_BITS)
971*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_HIGH_BITS (NAL_UNIT_OFT_BITS-NAL_UNIT_OFT_LOW_BITS)
972*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_LOW_MASK (((unsigned int)0xFFFFFFFF)>>(32-NAL_UNIT_OFT_LOW_BITS))
973*53ee8cc1Swenshuai.xi
_HVD_EX_GetESReadPtr(MS_U32 u32Id,MS_BOOL bDbug)974*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESReadPtr(MS_U32 u32Id, MS_BOOL bDbug)
975*53ee8cc1Swenshuai.xi {
976*53ee8cc1Swenshuai.xi MS_U32 u32Data = 0;
977*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = 0;
978*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
979*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
980*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
981*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
982*53ee8cc1Swenshuai.xi MS_PHY u32VP8_BBU_DRAM_ST_ADDR_BS3 = pShm->u32HVD_BBU_DRAM_ST_ADDR;
983*53ee8cc1Swenshuai.xi
984*53ee8cc1Swenshuai.xi u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
985*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
986*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
987*53ee8cc1Swenshuai.xi {
988*53ee8cc1Swenshuai.xi u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
989*53ee8cc1Swenshuai.xi }
990*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
991*53ee8cc1Swenshuai.xi
992*53ee8cc1Swenshuai.xi if (((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV) || (TRUE == bDbug))
993*53ee8cc1Swenshuai.xi {
994*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP8)
995*53ee8cc1Swenshuai.xi {
996*53ee8cc1Swenshuai.xi // MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
997*53ee8cc1Swenshuai.xi MS_U16 u16ReadPtr = _HVD_EX_GetBBUReadptr(u32Id);
998*53ee8cc1Swenshuai.xi MS_U16 u16WritePtr = _HVD_EX_GetBBUWritedptr(u32Id);
999*53ee8cc1Swenshuai.xi MS_U32 *u32Adr;
1000*53ee8cc1Swenshuai.xi MS_U32 u32Tmp;
1001*53ee8cc1Swenshuai.xi
1002*53ee8cc1Swenshuai.xi if (u16ReadPtr == u16WritePtr)
1003*53ee8cc1Swenshuai.xi {
1004*53ee8cc1Swenshuai.xi u32Data = _HVD_EX_GetESWritePtr(u32Id);
1005*53ee8cc1Swenshuai.xi }
1006*53ee8cc1Swenshuai.xi else
1007*53ee8cc1Swenshuai.xi {
1008*53ee8cc1Swenshuai.xi if (u16ReadPtr)
1009*53ee8cc1Swenshuai.xi u16ReadPtr--;
1010*53ee8cc1Swenshuai.xi else
1011*53ee8cc1Swenshuai.xi u16ReadPtr = VP8_BBU_DRAM_TBL_ENTRY - 1;
1012*53ee8cc1Swenshuai.xi
1013*53ee8cc1Swenshuai.xi u32Adr = (MS_U32 *)(MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS3 + (u16ReadPtr << 3)));
1014*53ee8cc1Swenshuai.xi
1015*53ee8cc1Swenshuai.xi u32Data = (*u32Adr) >> NAL_UNIT_LEN_BITS;
1016*53ee8cc1Swenshuai.xi u32Tmp = (*(u32Adr+1)) & (0xffffffff>>(32-(NAL_UNIT_OFT_BITS-(32-NAL_UNIT_LEN_BITS))));
1017*53ee8cc1Swenshuai.xi u32Tmp = u32Tmp << (32-NAL_UNIT_LEN_BITS);
1018*53ee8cc1Swenshuai.xi u32Data = u32Data | u32Tmp;
1019*53ee8cc1Swenshuai.xi
1020*53ee8cc1Swenshuai.xi //printf("[VP8] GetESRptr (%x,%x,%x,%x,%d,%d)\n", u32Adr, (*u32Adr), (*(u32Adr+1)) , u32Data, u16ReadPtr, u16WritePtr);
1021*53ee8cc1Swenshuai.xi //while(1);
1022*53ee8cc1Swenshuai.xi }
1023*53ee8cc1Swenshuai.xi goto EXIT;
1024*53ee8cc1Swenshuai.xi }
1025*53ee8cc1Swenshuai.xi // set reg_poll_nal_rptr 0
1026*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_ESB_RPTR(u32RB), 0, HVD_REG_ESB_RPTR_POLL);
1027*53ee8cc1Swenshuai.xi // set reg_poll_nal_rptr 1
1028*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_ESB_RPTR(u32RB), HVD_REG_ESB_RPTR_POLL, HVD_REG_ESB_RPTR_POLL);
1029*53ee8cc1Swenshuai.xi
1030*53ee8cc1Swenshuai.xi // read reg_nal_rptr_hi
1031*53ee8cc1Swenshuai.xi #ifdef VDEC3
1032*53ee8cc1Swenshuai.xi if (0 == pCtrl->u32BBUId)
1033*53ee8cc1Swenshuai.xi #else
1034*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
1035*53ee8cc1Swenshuai.xi #endif
1036*53ee8cc1Swenshuai.xi {
1037*53ee8cc1Swenshuai.xi u32Data = _HVD_Read2Byte(HVD_REG_ESB_RPTR(u32RB)) & 0xFFC0;
1038*53ee8cc1Swenshuai.xi u32Data >>= 6;
1039*53ee8cc1Swenshuai.xi u32Data |= _HVD_Read2Byte(HVD_REG_ESB_RPTR_H(u32RB)) << 10;
1040*53ee8cc1Swenshuai.xi }
1041*53ee8cc1Swenshuai.xi else
1042*53ee8cc1Swenshuai.xi {
1043*53ee8cc1Swenshuai.xi u32Data = _HVD_Read2Byte(HVD_REG_ESB_RPTR_L_BS2(u32RB)) & 0xFFC0;
1044*53ee8cc1Swenshuai.xi u32Data >>= 6;
1045*53ee8cc1Swenshuai.xi u32Data |= _HVD_Read2Byte(HVD_REG_ESB_RPTR_H_BS2(u32RB)) << 10;
1046*53ee8cc1Swenshuai.xi }
1047*53ee8cc1Swenshuai.xi
1048*53ee8cc1Swenshuai.xi u32Data <<= 3; // unit
1049*53ee8cc1Swenshuai.xi
1050*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
1051*53ee8cc1Swenshuai.xi {
1052*53ee8cc1Swenshuai.xi MS_U32 u32ESWptr = _HVD_EX_GetESWritePtr(u32Id);
1053*53ee8cc1Swenshuai.xi
1054*53ee8cc1Swenshuai.xi if ((pCtrl->u32LastESRptr < u32ESWptr) && (u32Data > u32ESWptr))
1055*53ee8cc1Swenshuai.xi {
1056*53ee8cc1Swenshuai.xi //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" , u32Data , pCtrl->u32LastESRptr, u32ESWptr );
1057*53ee8cc1Swenshuai.xi u32Data = u32ESWptr;
1058*53ee8cc1Swenshuai.xi }
1059*53ee8cc1Swenshuai.xi else if ((pCtrl->u32LastESRptr == u32ESWptr) && (u32Data > u32ESWptr))
1060*53ee8cc1Swenshuai.xi {
1061*53ee8cc1Swenshuai.xi //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" , u32Data , pCtrl->u32LastESRptr, u32ESWptr );
1062*53ee8cc1Swenshuai.xi u32Data = u32ESWptr;
1063*53ee8cc1Swenshuai.xi }
1064*53ee8cc1Swenshuai.xi else if ((_HVD_EX_GetBBUQNumb(u32Id) == 0) && ((u32Data - u32ESWptr) < 32)
1065*53ee8cc1Swenshuai.xi && ((pShm->u32FwState & E_HVD_FW_STATE_MASK) == E_HVD_FW_PLAY))
1066*53ee8cc1Swenshuai.xi {
1067*53ee8cc1Swenshuai.xi //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" , u32Data , pCtrl->u32LastESRptr, u32ESWptr );
1068*53ee8cc1Swenshuai.xi u32Data = u32ESWptr;
1069*53ee8cc1Swenshuai.xi }
1070*53ee8cc1Swenshuai.xi else if (((u32Data > u32ESWptr) && (pCtrl->u32LastESRptr > u32Data))
1071*53ee8cc1Swenshuai.xi && ((u32Data - u32ESWptr) < 32)
1072*53ee8cc1Swenshuai.xi && (pCtrl->u32FlushRstPtr == 1))
1073*53ee8cc1Swenshuai.xi {
1074*53ee8cc1Swenshuai.xi //HVD_MSG_INFO("444HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" , u32Data , pCtrl->u32LastESRptr, u32ESWptr );
1075*53ee8cc1Swenshuai.xi u32Data = u32ESWptr;
1076*53ee8cc1Swenshuai.xi }
1077*53ee8cc1Swenshuai.xi }
1078*53ee8cc1Swenshuai.xi
1079*53ee8cc1Swenshuai.xi // remove illegal pointer
1080*53ee8cc1Swenshuai.xi #if 1
1081*53ee8cc1Swenshuai.xi if ((pCtrl->MemMap.u32DrvProcessBufSize != 0) && (pCtrl->MemMap.u32DrvProcessBufAddr != 0))
1082*53ee8cc1Swenshuai.xi {
1083*53ee8cc1Swenshuai.xi MS_U32 u32PacketStaddr = u32Data + pCtrl->MemMap.u32BitstreamBufAddr;
1084*53ee8cc1Swenshuai.xi
1085*53ee8cc1Swenshuai.xi if (((pCtrl->MemMap.u32DrvProcessBufAddr <= u32PacketStaddr) &&
1086*53ee8cc1Swenshuai.xi (u32PacketStaddr <
1087*53ee8cc1Swenshuai.xi (pCtrl->MemMap.u32DrvProcessBufAddr + pCtrl->MemMap.u32DrvProcessBufSize))))
1088*53ee8cc1Swenshuai.xi {
1089*53ee8cc1Swenshuai.xi //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is located in drv process buffer(%lx %lx)\n" , u32Data , pCtrl->u32LastESRptr, pCtrl->MemMap.u32DrvProcessBufAddr , pCtrl->MemMap.u32DrvProcessBufSize );
1090*53ee8cc1Swenshuai.xi u32Data = pCtrl->u32LastESRptr;
1091*53ee8cc1Swenshuai.xi }
1092*53ee8cc1Swenshuai.xi }
1093*53ee8cc1Swenshuai.xi #endif
1094*53ee8cc1Swenshuai.xi }
1095*53ee8cc1Swenshuai.xi else
1096*53ee8cc1Swenshuai.xi {
1097*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1098*53ee8cc1Swenshuai.xi MS_U8 u8ViewIdx = 0;
1099*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
1100*53ee8cc1Swenshuai.xi {
1101*53ee8cc1Swenshuai.xi u8ViewIdx = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1102*53ee8cc1Swenshuai.xi }
1103*53ee8cc1Swenshuai.xi if(u8ViewIdx != 0) /// 2nd ES ptr.
1104*53ee8cc1Swenshuai.xi {
1105*53ee8cc1Swenshuai.xi u32Data = pShm->u32ES2ReadPtr;
1106*53ee8cc1Swenshuai.xi }
1107*53ee8cc1Swenshuai.xi else
1108*53ee8cc1Swenshuai.xi {
1109*53ee8cc1Swenshuai.xi u32Data = pShm->u32ESReadPtr;
1110*53ee8cc1Swenshuai.xi }
1111*53ee8cc1Swenshuai.xi #else
1112*53ee8cc1Swenshuai.xi u32Data = pShm->u32ESReadPtr;
1113*53ee8cc1Swenshuai.xi #endif
1114*53ee8cc1Swenshuai.xi }
1115*53ee8cc1Swenshuai.xi
1116*53ee8cc1Swenshuai.xi EXIT:
1117*53ee8cc1Swenshuai.xi
1118*53ee8cc1Swenshuai.xi pCtrl->u32LastESRptr = u32Data;
1119*53ee8cc1Swenshuai.xi
1120*53ee8cc1Swenshuai.xi return u32Data;
1121*53ee8cc1Swenshuai.xi }
1122*53ee8cc1Swenshuai.xi
_HVD_EX_SetCMDArg(MS_U32 u32Id,MS_U32 u32Arg)1123*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMDArg(MS_U32 u32Id, MS_U32 u32Arg)
1124*53ee8cc1Swenshuai.xi {
1125*53ee8cc1Swenshuai.xi MS_U16 u16TimeOut = 0xFFFF;
1126*53ee8cc1Swenshuai.xi MS_BOOL bResult = FALSE;
1127*53ee8cc1Swenshuai.xi
1128*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("Send ARG 0x%x to HVD\n", u32Arg);
1129*53ee8cc1Swenshuai.xi
1130*53ee8cc1Swenshuai.xi while (--u16TimeOut)
1131*53ee8cc1Swenshuai.xi {
1132*53ee8cc1Swenshuai.xi if (_HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX) && _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_ARG_MBOX))
1133*53ee8cc1Swenshuai.xi {
1134*53ee8cc1Swenshuai.xi bResult = _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_ARG_MBOX, u32Arg);
1135*53ee8cc1Swenshuai.xi break;
1136*53ee8cc1Swenshuai.xi }
1137*53ee8cc1Swenshuai.xi }
1138*53ee8cc1Swenshuai.xi
1139*53ee8cc1Swenshuai.xi return bResult;
1140*53ee8cc1Swenshuai.xi }
1141*53ee8cc1Swenshuai.xi
_HVD_EX_SetCMD(MS_U32 u32Id,MS_U32 u32Cmd)1142*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMD(MS_U32 u32Id, MS_U32 u32Cmd)
1143*53ee8cc1Swenshuai.xi {
1144*53ee8cc1Swenshuai.xi MS_U16 u16TimeOut = 0xFFFF;
1145*53ee8cc1Swenshuai.xi MS_BOOL bResult = FALSE;
1146*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1147*53ee8cc1Swenshuai.xi
1148*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("Send CMD 0x%x to HVD \n", u32Cmd);
1149*53ee8cc1Swenshuai.xi
1150*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1151*53ee8cc1Swenshuai.xi if(E_HAL_VPU_MVC_STREAM_BASE == u8TaskId)
1152*53ee8cc1Swenshuai.xi {
1153*53ee8cc1Swenshuai.xi u8TaskId = E_HAL_VPU_MAIN_STREAM_BASE;
1154*53ee8cc1Swenshuai.xi }
1155*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1156*53ee8cc1Swenshuai.xi
1157*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("Send CMD 0x%x to HVD u8TaskId = %X\n", u32Cmd,u8TaskId);
1158*53ee8cc1Swenshuai.xi
1159*53ee8cc1Swenshuai.xi while (--u16TimeOut)
1160*53ee8cc1Swenshuai.xi {
1161*53ee8cc1Swenshuai.xi if (_HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX))
1162*53ee8cc1Swenshuai.xi {
1163*53ee8cc1Swenshuai.xi u32Cmd |= (u8TaskId << 24);
1164*53ee8cc1Swenshuai.xi bResult = _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_MBOX, u32Cmd);
1165*53ee8cc1Swenshuai.xi break;
1166*53ee8cc1Swenshuai.xi }
1167*53ee8cc1Swenshuai.xi }
1168*53ee8cc1Swenshuai.xi return bResult;
1169*53ee8cc1Swenshuai.xi }
1170*53ee8cc1Swenshuai.xi
_HVD_EX_SendCmd(MS_U32 u32Id,MS_U32 u32Cmd,MS_U32 u32CmdArg)1171*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_SendCmd(MS_U32 u32Id, MS_U32 u32Cmd, MS_U32 u32CmdArg)
1172*53ee8cc1Swenshuai.xi {
1173*53ee8cc1Swenshuai.xi MS_U32 u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
1174*53ee8cc1Swenshuai.xi #ifdef VDEC3
1175*53ee8cc1Swenshuai.xi HVD_DRAM_COMMAND_QUEUE_SEND_STATUS SentRet = E_HVD_COMMAND_QUEUE_SEND_FAIL;
1176*53ee8cc1Swenshuai.xi MS_BOOL IsSent = FALSE;
1177*53ee8cc1Swenshuai.xi MS_BOOL IsMailBox = FALSE;
1178*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1179*53ee8cc1Swenshuai.xi
1180*53ee8cc1Swenshuai.xi if (HAL_VPU_EX_IsDisplayQueueCMD(u32Cmd))
1181*53ee8cc1Swenshuai.xi {
1182*53ee8cc1Swenshuai.xi do {
1183*53ee8cc1Swenshuai.xi SentRet = HAL_VPU_EX_DRAMStreamDispCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_ARG, u32CmdArg);
1184*53ee8cc1Swenshuai.xi if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL)
1185*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("^^^Display command ARG return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
1186*53ee8cc1Swenshuai.xi if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
1187*53ee8cc1Swenshuai.xi break;
1188*53ee8cc1Swenshuai.xi else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL) {
1189*53ee8cc1Swenshuai.xi IsSent = TRUE;
1190*53ee8cc1Swenshuai.xi break;
1191*53ee8cc1Swenshuai.xi }
1192*53ee8cc1Swenshuai.xi else if (HVD_GetSysTime_ms() > u32timeout)
1193*53ee8cc1Swenshuai.xi {
1194*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("^^^Display command ARG timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
1195*53ee8cc1Swenshuai.xi break;
1196*53ee8cc1Swenshuai.xi }
1197*53ee8cc1Swenshuai.xi }while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
1198*53ee8cc1Swenshuai.xi }
1199*53ee8cc1Swenshuai.xi else if (!HAL_VPU_EX_IsMailBoxCMD(u32Cmd))
1200*53ee8cc1Swenshuai.xi {
1201*53ee8cc1Swenshuai.xi do {
1202*53ee8cc1Swenshuai.xi SentRet = HAL_VPU_EX_DRAMStreamCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_ARG, u32CmdArg);
1203*53ee8cc1Swenshuai.xi if (!SentRet)
1204*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("^^^Dram command ARG return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
1205*53ee8cc1Swenshuai.xi if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
1206*53ee8cc1Swenshuai.xi break;
1207*53ee8cc1Swenshuai.xi else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL) {
1208*53ee8cc1Swenshuai.xi IsSent = TRUE;
1209*53ee8cc1Swenshuai.xi break;
1210*53ee8cc1Swenshuai.xi }
1211*53ee8cc1Swenshuai.xi else if (HVD_GetSysTime_ms() > u32timeout)
1212*53ee8cc1Swenshuai.xi {
1213*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("^^^Dram command ARG timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
1214*53ee8cc1Swenshuai.xi break;
1215*53ee8cc1Swenshuai.xi }
1216*53ee8cc1Swenshuai.xi }while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
1217*53ee8cc1Swenshuai.xi }
1218*53ee8cc1Swenshuai.xi if (!IsSent) {
1219*53ee8cc1Swenshuai.xi IsMailBox = TRUE;
1220*53ee8cc1Swenshuai.xi u32timeout = HVD_GetSysTime_ms() + HVD_DRV_MAILBOX_CMD_WAIT_FINISH_TIMEOUT;//pHVDHalContext->u32HVDCmdTimeout;
1221*53ee8cc1Swenshuai.xi while (!_HVD_EX_SetCMDArg(u32Id, u32CmdArg))
1222*53ee8cc1Swenshuai.xi #else
1223*53ee8cc1Swenshuai.xi while (!_HVD_EX_SetCMDArg(u32Id, u32CmdArg))
1224*53ee8cc1Swenshuai.xi #endif
1225*53ee8cc1Swenshuai.xi {
1226*53ee8cc1Swenshuai.xi //#ifndef VDEC3 // FIXME: workaround fw response time is slow sometimes in multiple stream case so far
1227*53ee8cc1Swenshuai.xi if (HVD_GetSysTime_ms() > u32timeout)
1228*53ee8cc1Swenshuai.xi {
1229*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
1230*53ee8cc1Swenshuai.xi return E_HVD_RETURN_TIMEOUT;
1231*53ee8cc1Swenshuai.xi }
1232*53ee8cc1Swenshuai.xi //#endif
1233*53ee8cc1Swenshuai.xi
1234*53ee8cc1Swenshuai.xi #if 0
1235*53ee8cc1Swenshuai.xi if (u32Cmd == E_HVD_CMD_STOP)
1236*53ee8cc1Swenshuai.xi {
1237*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1238*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1239*53ee8cc1Swenshuai.xi if(E_HAL_VPU_MVC_STREAM_BASE == u8TaskId)
1240*53ee8cc1Swenshuai.xi {
1241*53ee8cc1Swenshuai.xi u8TaskId = E_HAL_VPU_MAIN_STREAM_BASE;
1242*53ee8cc1Swenshuai.xi }
1243*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1244*53ee8cc1Swenshuai.xi MS_U32 u32Cmdtmp = (u8TaskId << 24) | E_HVD_CMD_STOP;
1245*53ee8cc1Swenshuai.xi
1246*53ee8cc1Swenshuai.xi _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_MBOX, u32Cmdtmp);
1247*53ee8cc1Swenshuai.xi _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_ARG_MBOX, 0);
1248*53ee8cc1Swenshuai.xi
1249*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
1250*53ee8cc1Swenshuai.xi }
1251*53ee8cc1Swenshuai.xi #endif
1252*53ee8cc1Swenshuai.xi
1253*53ee8cc1Swenshuai.xi if(u32Cmd < E_DUAL_CMD_BASE)
1254*53ee8cc1Swenshuai.xi {
1255*53ee8cc1Swenshuai.xi //_HVD_EX_GetPC();
1256*53ee8cc1Swenshuai.xi HAL_HVD_EX_Dump_FW_Status(u32Id);
1257*53ee8cc1Swenshuai.xi HAL_HVD_EX_Dump_HW_Status(HVD_U32_MAX);
1258*53ee8cc1Swenshuai.xi }
1259*53ee8cc1Swenshuai.xi }
1260*53ee8cc1Swenshuai.xi
1261*53ee8cc1Swenshuai.xi #ifdef VDEC3
1262*53ee8cc1Swenshuai.xi }
1263*53ee8cc1Swenshuai.xi IsSent = FALSE;
1264*53ee8cc1Swenshuai.xi u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
1265*53ee8cc1Swenshuai.xi if (HAL_VPU_EX_IsDisplayQueueCMD(u32Cmd) && !IsMailBox)
1266*53ee8cc1Swenshuai.xi {
1267*53ee8cc1Swenshuai.xi do {
1268*53ee8cc1Swenshuai.xi SentRet = HAL_VPU_EX_DRAMStreamDispCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_CMD,u32Cmd);
1269*53ee8cc1Swenshuai.xi if (!SentRet)
1270*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("^^^Display command CMD return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
1271*53ee8cc1Swenshuai.xi if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
1272*53ee8cc1Swenshuai.xi break;
1273*53ee8cc1Swenshuai.xi else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL){
1274*53ee8cc1Swenshuai.xi IsSent = TRUE;
1275*53ee8cc1Swenshuai.xi break;
1276*53ee8cc1Swenshuai.xi }
1277*53ee8cc1Swenshuai.xi else if (HVD_GetSysTime_ms() > u32timeout)
1278*53ee8cc1Swenshuai.xi {
1279*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("^^^Display command CMD timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
1280*53ee8cc1Swenshuai.xi break;
1281*53ee8cc1Swenshuai.xi }
1282*53ee8cc1Swenshuai.xi } while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
1283*53ee8cc1Swenshuai.xi }
1284*53ee8cc1Swenshuai.xi else if(!HAL_VPU_EX_IsMailBoxCMD(u32Cmd) && !IsMailBox)
1285*53ee8cc1Swenshuai.xi {
1286*53ee8cc1Swenshuai.xi do {
1287*53ee8cc1Swenshuai.xi SentRet = HAL_VPU_EX_DRAMStreamCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_CMD,u32Cmd);
1288*53ee8cc1Swenshuai.xi if (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL) {
1289*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("^^^Dram command CMD return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
1290*53ee8cc1Swenshuai.xi }
1291*53ee8cc1Swenshuai.xi if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
1292*53ee8cc1Swenshuai.xi break;
1293*53ee8cc1Swenshuai.xi else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL){
1294*53ee8cc1Swenshuai.xi IsSent = TRUE;
1295*53ee8cc1Swenshuai.xi break;
1296*53ee8cc1Swenshuai.xi }
1297*53ee8cc1Swenshuai.xi else if (HVD_GetSysTime_ms() > u32timeout)
1298*53ee8cc1Swenshuai.xi {
1299*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("^^^Dram command CMD timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
1300*53ee8cc1Swenshuai.xi break;
1301*53ee8cc1Swenshuai.xi }
1302*53ee8cc1Swenshuai.xi } while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
1303*53ee8cc1Swenshuai.xi }
1304*53ee8cc1Swenshuai.xi if (!IsSent)
1305*53ee8cc1Swenshuai.xi {
1306*53ee8cc1Swenshuai.xi u32timeout = HVD_GetSysTime_ms() + HVD_DRV_MAILBOX_CMD_WAIT_FINISH_TIMEOUT;//pHVDHalContext->u32HVDCmdTimeout;
1307*53ee8cc1Swenshuai.xi while (!_HVD_EX_SetCMD(u32Id, u32Cmd))
1308*53ee8cc1Swenshuai.xi #else
1309*53ee8cc1Swenshuai.xi u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
1310*53ee8cc1Swenshuai.xi
1311*53ee8cc1Swenshuai.xi while (!_HVD_EX_SetCMD(u32Id, u32Cmd))
1312*53ee8cc1Swenshuai.xi #endif
1313*53ee8cc1Swenshuai.xi {
1314*53ee8cc1Swenshuai.xi //#ifndef VDEC3 // FIXME: workaround fw response time is slow sometimes in multiple stream case so far
1315*53ee8cc1Swenshuai.xi if (HVD_GetSysTime_ms() > u32timeout)
1316*53ee8cc1Swenshuai.xi {
1317*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("cmd timeout: %x\n", u32Cmd);
1318*53ee8cc1Swenshuai.xi return E_HVD_RETURN_TIMEOUT;
1319*53ee8cc1Swenshuai.xi }
1320*53ee8cc1Swenshuai.xi //#endif
1321*53ee8cc1Swenshuai.xi if(u32Cmd < E_DUAL_CMD_BASE)
1322*53ee8cc1Swenshuai.xi {
1323*53ee8cc1Swenshuai.xi //_HVD_EX_GetPC();
1324*53ee8cc1Swenshuai.xi HAL_HVD_EX_Dump_FW_Status(u32Id);
1325*53ee8cc1Swenshuai.xi HAL_HVD_EX_Dump_HW_Status(HVD_U32_MAX);
1326*53ee8cc1Swenshuai.xi }
1327*53ee8cc1Swenshuai.xi }
1328*53ee8cc1Swenshuai.xi #ifdef VDEC3
1329*53ee8cc1Swenshuai.xi }
1330*53ee8cc1Swenshuai.xi else
1331*53ee8cc1Swenshuai.xi {
1332*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
1333*53ee8cc1Swenshuai.xi }
1334*53ee8cc1Swenshuai.xi #endif
1335*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
1336*53ee8cc1Swenshuai.xi }
1337*53ee8cc1Swenshuai.xi
_HVD_EX_SetMIUProtectMask(MS_BOOL bEnable)1338*53ee8cc1Swenshuai.xi static void _HVD_EX_SetMIUProtectMask(MS_BOOL bEnable)
1339*53ee8cc1Swenshuai.xi {
1340*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MIU_PROTECT
1341*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(MVD_RW, bEnable);
1342*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(MVD_BBU_R, bEnable);
1343*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
1344*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(EVD_RW1, bEnable);
1345*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(EVD_RW2, bEnable);
1346*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(EVD_BBU_R, bEnable);
1347*53ee8cc1Swenshuai.xi #endif
1348*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(HVD_RW, bEnable);
1349*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(HVD_BBU_R, bEnable);
1350*53ee8cc1Swenshuai.xi HAL_VPU_EX_MIU_RW_Protect(bEnable);
1351*53ee8cc1Swenshuai.xi //HVD_Delay_ms(1);
1352*53ee8cc1Swenshuai.xi #endif
1353*53ee8cc1Swenshuai.xi return;
1354*53ee8cc1Swenshuai.xi }
1355*53ee8cc1Swenshuai.xi
1356*53ee8cc1Swenshuai.xi #ifdef VDEC3
1357*53ee8cc1Swenshuai.xi
1358*53ee8cc1Swenshuai.xi #if 0
1359*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_IS_HVD(MS_U32 u32ModeFlag) // VP8 isn't included
1360*53ee8cc1Swenshuai.xi {
1361*53ee8cc1Swenshuai.xi MS_U32 u32CodecType = u32ModeFlag & E_HVD_INIT_HW_MASK;
1362*53ee8cc1Swenshuai.xi
1363*53ee8cc1Swenshuai.xi if ((u32CodecType == E_HVD_INIT_HW_MVC) ||
1364*53ee8cc1Swenshuai.xi (u32CodecType == E_HVD_INIT_HW_AVC) ||
1365*53ee8cc1Swenshuai.xi (u32CodecType == E_HVD_INIT_HW_AVS) ||
1366*53ee8cc1Swenshuai.xi (u32CodecType == E_HVD_INIT_HW_RM))
1367*53ee8cc1Swenshuai.xi return TRUE;
1368*53ee8cc1Swenshuai.xi
1369*53ee8cc1Swenshuai.xi return FALSE;
1370*53ee8cc1Swenshuai.xi }
1371*53ee8cc1Swenshuai.xi #endif //20170110
1372*53ee8cc1Swenshuai.xi
1373*53ee8cc1Swenshuai.xi #if 0
1374*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_BBU_EVD_InUsed(void)
1375*53ee8cc1Swenshuai.xi {
1376*53ee8cc1Swenshuai.xi if (!pHVDHalContext)
1377*53ee8cc1Swenshuai.xi return FALSE;
1378*53ee8cc1Swenshuai.xi
1379*53ee8cc1Swenshuai.xi MS_U32 i;
1380*53ee8cc1Swenshuai.xi MS_BOOL bRet = FALSE;
1381*53ee8cc1Swenshuai.xi
1382*53ee8cc1Swenshuai.xi for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
1383*53ee8cc1Swenshuai.xi {
1384*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[i].bUsed &&
1385*53ee8cc1Swenshuai.xi ((pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_HEVC)
1386*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
1387*53ee8cc1Swenshuai.xi ||(pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_VP9)
1388*53ee8cc1Swenshuai.xi #endif
1389*53ee8cc1Swenshuai.xi ))
1390*53ee8cc1Swenshuai.xi {
1391*53ee8cc1Swenshuai.xi bRet = TRUE;
1392*53ee8cc1Swenshuai.xi break;
1393*53ee8cc1Swenshuai.xi }
1394*53ee8cc1Swenshuai.xi }
1395*53ee8cc1Swenshuai.xi
1396*53ee8cc1Swenshuai.xi return bRet;
1397*53ee8cc1Swenshuai.xi }
1398*53ee8cc1Swenshuai.xi
1399*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_BBU_HVD_InUsed(void) // VP8 isn't included
1400*53ee8cc1Swenshuai.xi {
1401*53ee8cc1Swenshuai.xi if (!pHVDHalContext)
1402*53ee8cc1Swenshuai.xi return FALSE;
1403*53ee8cc1Swenshuai.xi
1404*53ee8cc1Swenshuai.xi MS_U32 i;
1405*53ee8cc1Swenshuai.xi MS_BOOL bRet = FALSE;
1406*53ee8cc1Swenshuai.xi
1407*53ee8cc1Swenshuai.xi for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
1408*53ee8cc1Swenshuai.xi {
1409*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[i].bUsed &&
1410*53ee8cc1Swenshuai.xi ((pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_AVC) ||
1411*53ee8cc1Swenshuai.xi (pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_AVS) ||
1412*53ee8cc1Swenshuai.xi (pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_RM)))
1413*53ee8cc1Swenshuai.xi {
1414*53ee8cc1Swenshuai.xi bRet = TRUE;
1415*53ee8cc1Swenshuai.xi break;
1416*53ee8cc1Swenshuai.xi }
1417*53ee8cc1Swenshuai.xi }
1418*53ee8cc1Swenshuai.xi
1419*53ee8cc1Swenshuai.xi return bRet;
1420*53ee8cc1Swenshuai.xi }
1421*53ee8cc1Swenshuai.xi
1422*53ee8cc1Swenshuai.xi #endif //20170110
1423*53ee8cc1Swenshuai.xi #endif
1424*53ee8cc1Swenshuai.xi
_HVD_EX_SetBufferAddr(MS_U32 u32Id)1425*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBufferAddr(MS_U32 u32Id)
1426*53ee8cc1Swenshuai.xi {
1427*53ee8cc1Swenshuai.xi MS_U16 u16Reg = 0;
1428*53ee8cc1Swenshuai.xi MS_VIRT u32StAddr = 0;
1429*53ee8cc1Swenshuai.xi #ifdef VDEC3
1430*53ee8cc1Swenshuai.xi MS_U32 u32Length = 0;
1431*53ee8cc1Swenshuai.xi #endif
1432*53ee8cc1Swenshuai.xi //MS_BOOL bBitMIU1 = FALSE;
1433*53ee8cc1Swenshuai.xi //MS_BOOL bCodeMIU1 = FALSE;
1434*53ee8cc1Swenshuai.xi MS_U8 u8BitMiuSel = 0;
1435*53ee8cc1Swenshuai.xi MS_U8 u8CodeMiuSel = 0;
1436*53ee8cc1Swenshuai.xi MS_U8 u8FBMiuSel = 0;
1437*53ee8cc1Swenshuai.xi MS_U8 u8TmpMiuSel = 0;
1438*53ee8cc1Swenshuai.xi
1439*53ee8cc1Swenshuai.xi MS_U32 u32BitStartOffset;
1440*53ee8cc1Swenshuai.xi MS_U32 u32CodeStartOffset;
1441*53ee8cc1Swenshuai.xi MS_U32 u32FBStartOffset;
1442*53ee8cc1Swenshuai.xi
1443*53ee8cc1Swenshuai.xi #ifndef VDEC3
1444*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1445*53ee8cc1Swenshuai.xi #endif
1446*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1447*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1448*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1449*53ee8cc1Swenshuai.xi //HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1450*53ee8cc1Swenshuai.xi
1451*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
1452*53ee8cc1Swenshuai.xi if(pCtrl == NULL) return;
1453*53ee8cc1Swenshuai.xi
1454*53ee8cc1Swenshuai.xi MS_BOOL bESBufferAlreadySet = FALSE;
1455*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo taskInfo;
1456*53ee8cc1Swenshuai.xi memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
1457*53ee8cc1Swenshuai.xi
1458*53ee8cc1Swenshuai.xi HAL_HVD_EX_GetTaskInfo(u32Id, &taskInfo);
1459*53ee8cc1Swenshuai.xi
1460*53ee8cc1Swenshuai.xi bESBufferAlreadySet = HAL_VPU_EX_CheckBBUSetting(u32Id, pCtrl->u32BBUId, taskInfo.eDecType, VPU_BBU_ES_BUFFER);
1461*53ee8cc1Swenshuai.xi
1462*53ee8cc1Swenshuai.xi
1463*53ee8cc1Swenshuai.xi
1464*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8BitMiuSel, u32BitStartOffset, pCtrl->MemMap.u32BitstreamBufAddr);
1465*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8CodeMiuSel, u32CodeStartOffset, pCtrl->MemMap.u32CodeBufAddr);
1466*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8FBMiuSel, u32FBStartOffset, pCtrl->MemMap.u32FrameBufAddr);
1467*53ee8cc1Swenshuai.xi
1468*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_MIU_SEL,
1469*53ee8cc1Swenshuai.xi (u8BitMiuSel << VDEC_BS_MIUSEL) |
1470*53ee8cc1Swenshuai.xi (u8FBMiuSel << VDEC_LUMA8_MIUSEL) |
1471*53ee8cc1Swenshuai.xi (u8FBMiuSel << VDEC_LUMA2_MIUSEL) |
1472*53ee8cc1Swenshuai.xi (u8FBMiuSel << VDEC_CHROMA8_MIUSEL) |
1473*53ee8cc1Swenshuai.xi (u8FBMiuSel << VDEC_CHROMA2_MIUSEL) |
1474*53ee8cc1Swenshuai.xi (u8FBMiuSel << VDEC_HWBUF_MIUSEL) |
1475*53ee8cc1Swenshuai.xi (u8FBMiuSel << VDEC_BUF1_MIUSEL) |
1476*53ee8cc1Swenshuai.xi (u8FBMiuSel << VDEC_BUF2_MIUSEL) |
1477*53ee8cc1Swenshuai.xi (u8FBMiuSel << VDEC_PPIN_MIUSEL));
1478*53ee8cc1Swenshuai.xi #if 0
1479*53ee8cc1Swenshuai.xi if (u8BitMiuSel != u8CodeMiuSel)
1480*53ee8cc1Swenshuai.xi {
1481*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr));
1482*53ee8cc1Swenshuai.xi }
1483*53ee8cc1Swenshuai.xi else
1484*53ee8cc1Swenshuai.xi {
1485*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pCtrl->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU_DRAM_ST_ADDR));
1486*53ee8cc1Swenshuai.xi }
1487*53ee8cc1Swenshuai.xi #endif //20170110
1488*53ee8cc1Swenshuai.xi
1489*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1490*53ee8cc1Swenshuai.xi {
1491*53ee8cc1Swenshuai.xi #if 0
1492*53ee8cc1Swenshuai.xi #ifdef VDEC3
1493*53ee8cc1Swenshuai.xi if (!_HAL_EX_BBU_VP8_InUsed())
1494*53ee8cc1Swenshuai.xi #endif
1495*53ee8cc1Swenshuai.xi {
1496*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
1497*53ee8cc1Swenshuai.xi
1498*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS3, (MS_U16)(u32StAddr >> 3));
1499*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS3, (MS_U16)(u32StAddr >> 19));
1500*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS3, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1501*53ee8cc1Swenshuai.xi
1502*53ee8cc1Swenshuai.xi u32StAddr += VP8_BBU_TBL_SIZE;
1503*53ee8cc1Swenshuai.xi
1504*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS4, (MS_U16)(u32StAddr >> 3));
1505*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS4, (MS_U16)(u32StAddr >> 19));
1506*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS4, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1507*53ee8cc1Swenshuai.xi }
1508*53ee8cc1Swenshuai.xi #endif //20170110
1509*53ee8cc1Swenshuai.xi // ES buffer
1510*53ee8cc1Swenshuai.xi #ifdef VDEC3
1511*53ee8cc1Swenshuai.xi if(pCtrl->bShareBBU )
1512*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32TotalBitstreamBufAddr; // NStream will share the same ES buffer
1513*53ee8cc1Swenshuai.xi else
1514*53ee8cc1Swenshuai.xi #endif
1515*53ee8cc1Swenshuai.xi u32StAddr = u32BitStartOffset;
1516*53ee8cc1Swenshuai.xi
1517*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, u32StAddr);
1518*53ee8cc1Swenshuai.xi
1519*53ee8cc1Swenshuai.xi #ifdef VDEC3
1520*53ee8cc1Swenshuai.xi if (!_HAL_EX_BBU_VP8_InUsed())
1521*53ee8cc1Swenshuai.xi #endif
1522*53ee8cc1Swenshuai.xi {
1523*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("ESB start addr=%lx\n", (unsigned long)u32StAddr);
1524*53ee8cc1Swenshuai.xi
1525*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_L_BS34, HVD_LWORD(u32StAddr >> 3));
1526*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_H_BS34, HVD_HWORD(u32StAddr >> 3));
1527*53ee8cc1Swenshuai.xi
1528*53ee8cc1Swenshuai.xi #ifdef VDEC3
1529*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32TotalBitstreamBufSize >> 3));
1530*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32TotalBitstreamBufSize >> 3));
1531*53ee8cc1Swenshuai.xi #else
1532*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1533*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1534*53ee8cc1Swenshuai.xi #endif
1535*53ee8cc1Swenshuai.xi
1536*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BS34);
1537*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BS34_TSP_INPUT;
1538*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BS34_PASER_MASK;
1539*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BS34_PASER_DISABLE;
1540*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BS34_AUTO_NAL_TAB;
1541*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BS34, u16Reg);
1542*53ee8cc1Swenshuai.xi }
1543*53ee8cc1Swenshuai.xi
1544*53ee8cc1Swenshuai.xi _HAL_HVD_Return();
1545*53ee8cc1Swenshuai.xi }
1546*53ee8cc1Swenshuai.xi
1547*53ee8cc1Swenshuai.xi #if 0
1548*53ee8cc1Swenshuai.xi u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1549*53ee8cc1Swenshuai.xi
1550*53ee8cc1Swenshuai.xi HVD_EX_MSG_COVERITY("[%d]NAL start addr=%lx\n",u8TaskId, u32StAddr);
1551*53ee8cc1Swenshuai.xi
1552*53ee8cc1Swenshuai.xi #ifdef VDEC3
1553*53ee8cc1Swenshuai.xi if (!pCtrl->bShareBBU || ((_HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_EVD_InUsed()) ||
1554*53ee8cc1Swenshuai.xi (_HAL_EX_IS_HVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_HVD_InUsed()) ||
1555*53ee8cc1Swenshuai.xi (E_HVD_INIT_INPUT_TSP == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK))))
1556*53ee8cc1Swenshuai.xi {
1557*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
1558*53ee8cc1Swenshuai.xi {
1559*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L(u32RB), (MS_U16) (u32StAddr >> 3));
1560*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H(u32RB), (MS_U16) (u32StAddr >> 19));
1561*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
1562*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1563*53ee8cc1Swenshuai.xi }
1564*53ee8cc1Swenshuai.xi else
1565*53ee8cc1Swenshuai.xi {
1566*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16) (u32StAddr >> 3));
1567*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16) (u32StAddr >> 19));
1568*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
1569*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1570*53ee8cc1Swenshuai.xi }
1571*53ee8cc1Swenshuai.xi }
1572*53ee8cc1Swenshuai.xi #else
1573*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
1574*53ee8cc1Swenshuai.xi {
1575*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L(u32RB), (MS_U16) (u32StAddr >> 3));
1576*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H(u32RB), (MS_U16) (u32StAddr >> 19));
1577*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
1578*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1579*53ee8cc1Swenshuai.xi }
1580*53ee8cc1Swenshuai.xi else
1581*53ee8cc1Swenshuai.xi {
1582*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16) (u32StAddr >> 3));
1583*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16) (u32StAddr >> 19));
1584*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
1585*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1586*53ee8cc1Swenshuai.xi }
1587*53ee8cc1Swenshuai.xi #endif
1588*53ee8cc1Swenshuai.xi
1589*53ee8cc1Swenshuai.xi #endif //20170110
1590*53ee8cc1Swenshuai.xi // ES buffer
1591*53ee8cc1Swenshuai.xi #ifdef VDEC3
1592*53ee8cc1Swenshuai.xi if(!pCtrl->bShareBBU || E_HVD_INIT_INPUT_TSP == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK))
1593*53ee8cc1Swenshuai.xi {
1594*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1595*53ee8cc1Swenshuai.xi u32Length = pCtrl->MemMap.u32BitstreamBufSize >> 3;
1596*53ee8cc1Swenshuai.xi }
1597*53ee8cc1Swenshuai.xi else
1598*53ee8cc1Swenshuai.xi {
1599*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32TotalBitstreamBufAddr;
1600*53ee8cc1Swenshuai.xi u32Length = pCtrl->MemMap.u32TotalBitstreamBufSize >> 3;
1601*53ee8cc1Swenshuai.xi }
1602*53ee8cc1Swenshuai.xi #else
1603*53ee8cc1Swenshuai.xi u32StAddr = u32BitStartOffset;
1604*53ee8cc1Swenshuai.xi #endif
1605*53ee8cc1Swenshuai.xi
1606*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, u32StAddr);
1607*53ee8cc1Swenshuai.xi
1608*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("ESB start addr=%lx, len=%x\n", (unsigned long)u32StAddr, pCtrl->MemMap.u32BitstreamBufSize);
1609*53ee8cc1Swenshuai.xi
1610*53ee8cc1Swenshuai.xi #ifdef VDEC3
1611*53ee8cc1Swenshuai.xi #if 0
1612*53ee8cc1Swenshuai.xi if (!pCtrl->bShareBBU || ((_HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_EVD_InUsed()) ||
1613*53ee8cc1Swenshuai.xi (_HAL_EX_IS_HVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_HVD_InUsed()) ||
1614*53ee8cc1Swenshuai.xi (E_HVD_INIT_INPUT_TSP == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK))))
1615*53ee8cc1Swenshuai.xi #endif //20170110
1616*53ee8cc1Swenshuai.xi if (!bESBufferAlreadySet)
1617*53ee8cc1Swenshuai.xi {
1618*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
1619*53ee8cc1Swenshuai.xi {
1620*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
1621*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
1622*53ee8cc1Swenshuai.xi
1623*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(u32Length));
1624*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(u32Length));
1625*53ee8cc1Swenshuai.xi }
1626*53ee8cc1Swenshuai.xi else
1627*53ee8cc1Swenshuai.xi {
1628*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
1629*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
1630*53ee8cc1Swenshuai.xi
1631*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(u32Length));
1632*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(u32Length));
1633*53ee8cc1Swenshuai.xi }
1634*53ee8cc1Swenshuai.xi }
1635*53ee8cc1Swenshuai.xi #else
1636*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
1637*53ee8cc1Swenshuai.xi {
1638*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
1639*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
1640*53ee8cc1Swenshuai.xi
1641*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1642*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1643*53ee8cc1Swenshuai.xi }
1644*53ee8cc1Swenshuai.xi else
1645*53ee8cc1Swenshuai.xi {
1646*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
1647*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
1648*53ee8cc1Swenshuai.xi
1649*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1650*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1651*53ee8cc1Swenshuai.xi }
1652*53ee8cc1Swenshuai.xi #endif
1653*53ee8cc1Swenshuai.xi
1654*53ee8cc1Swenshuai.xi // others
1655*53ee8cc1Swenshuai.xi #ifdef VDEC3
1656*53ee8cc1Swenshuai.xi #if 0
1657*53ee8cc1Swenshuai.xi if (!pCtrl->bShareBBU || ((_HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_EVD_InUsed()) ||
1658*53ee8cc1Swenshuai.xi (_HAL_EX_IS_HVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_HVD_InUsed()) ||
1659*53ee8cc1Swenshuai.xi (E_HVD_INIT_INPUT_TSP == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK))))
1660*53ee8cc1Swenshuai.xi #endif //20170110
1661*53ee8cc1Swenshuai.xi if (!bESBufferAlreadySet)
1662*53ee8cc1Swenshuai.xi {
1663*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
1664*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB));
1665*53ee8cc1Swenshuai.xi else
1666*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB));
1667*53ee8cc1Swenshuai.xi
1668*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1669*53ee8cc1Swenshuai.xi {
1670*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
1671*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_TSP_INPUT;
1672*53ee8cc1Swenshuai.xi else
1673*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
1674*53ee8cc1Swenshuai.xi }
1675*53ee8cc1Swenshuai.xi else
1676*53ee8cc1Swenshuai.xi {
1677*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
1678*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_TSP_INPUT;
1679*53ee8cc1Swenshuai.xi else
1680*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
1681*53ee8cc1Swenshuai.xi }
1682*53ee8cc1Swenshuai.xi #if 0
1683*53ee8cc1Swenshuai.xi if (_HVD_EX_IS_BBU_TSP_MODE(u32Id))
1684*53ee8cc1Swenshuai.xi {
1685*53ee8cc1Swenshuai.xi HVD_PRINT("\033[1;32m[%s] %d u16Reg &= ~HVD_REG_BBU_TSP_INPUT\033[m\n",__FUNCTION__,__LINE__);
1686*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_TSP_INPUT;
1687*53ee8cc1Swenshuai.xi }
1688*53ee8cc1Swenshuai.xi #endif //20170110
1689*53ee8cc1Swenshuai.xi
1690*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
1691*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_PASER_MASK;
1692*53ee8cc1Swenshuai.xi else
1693*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
1694*53ee8cc1Swenshuai.xi
1695*53ee8cc1Swenshuai.xi #if 0
1696*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_RM == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // RM
1697*53ee8cc1Swenshuai.xi {
1698*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0) // force BBU to remove nothing, RM only
1699*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_DISABLE;
1700*53ee8cc1Swenshuai.xi else
1701*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2;
1702*53ee8cc1Swenshuai.xi }
1703*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
1704*53ee8cc1Swenshuai.xi else if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1705*53ee8cc1Swenshuai.xi {
1706*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
1707*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_PASER_ENABLE_03;
1708*53ee8cc1Swenshuai.xi else
1709*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_PASER_ENABLE_03_BS2;
1710*53ee8cc1Swenshuai.xi }
1711*53ee8cc1Swenshuai.xi #endif
1712*53ee8cc1Swenshuai.xi else // AVS or AVC or HEVC
1713*53ee8cc1Swenshuai.xi {
1714*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1715*53ee8cc1Swenshuai.xi {
1716*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
1717*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_03;
1718*53ee8cc1Swenshuai.xi else
1719*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
1720*53ee8cc1Swenshuai.xi }
1721*53ee8cc1Swenshuai.xi else // start code remained
1722*53ee8cc1Swenshuai.xi {
1723*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
1724*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL;
1725*53ee8cc1Swenshuai.xi else
1726*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
1727*53ee8cc1Swenshuai.xi }
1728*53ee8cc1Swenshuai.xi }
1729*53ee8cc1Swenshuai.xi #endif //20170110
1730*53ee8cc1Swenshuai.xi
1731*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
1732*53ee8cc1Swenshuai.xi {
1733*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB;
1734*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU(u32RB), u16Reg);
1735*53ee8cc1Swenshuai.xi }
1736*53ee8cc1Swenshuai.xi else
1737*53ee8cc1Swenshuai.xi {
1738*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
1739*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2(u32RB), u16Reg);
1740*53ee8cc1Swenshuai.xi }
1741*53ee8cc1Swenshuai.xi }
1742*53ee8cc1Swenshuai.xi #else
1743*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
1744*53ee8cc1Swenshuai.xi {
1745*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB));
1746*53ee8cc1Swenshuai.xi
1747*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1748*53ee8cc1Swenshuai.xi {
1749*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_TSP_INPUT;
1750*53ee8cc1Swenshuai.xi }
1751*53ee8cc1Swenshuai.xi else
1752*53ee8cc1Swenshuai.xi {
1753*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_TSP_INPUT;
1754*53ee8cc1Swenshuai.xi }
1755*53ee8cc1Swenshuai.xi #if 0
1756*53ee8cc1Swenshuai.xi if (_HVD_EX_IS_BBU_TSP_MODE(u32Id))
1757*53ee8cc1Swenshuai.xi {
1758*53ee8cc1Swenshuai.xi HVD_PRINT("\033[1;31m][%s][%s] %d u16Reg &= ~HVD_REG_BBU_TSP_INPUT\033[m\n",__FILE__,__FUNCTION__,__LINE__);
1759*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_TSP_INPUT;
1760*53ee8cc1Swenshuai.xi }
1761*53ee8cc1Swenshuai.xi #endif //20170110
1762*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_PASER_MASK;
1763*53ee8cc1Swenshuai.xi
1764*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) // RM
1765*53ee8cc1Swenshuai.xi {
1766*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_DISABLE; // force BBU to remove nothing, RM only
1767*53ee8cc1Swenshuai.xi }
1768*53ee8cc1Swenshuai.xi else // AVS or AVC
1769*53ee8cc1Swenshuai.xi {
1770*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1771*53ee8cc1Swenshuai.xi {
1772*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_03;
1773*53ee8cc1Swenshuai.xi }
1774*53ee8cc1Swenshuai.xi else // start code remained
1775*53ee8cc1Swenshuai.xi {
1776*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL;
1777*53ee8cc1Swenshuai.xi }
1778*53ee8cc1Swenshuai.xi }
1779*53ee8cc1Swenshuai.xi
1780*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB;
1781*53ee8cc1Swenshuai.xi
1782*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU(u32RB), u16Reg);
1783*53ee8cc1Swenshuai.xi }
1784*53ee8cc1Swenshuai.xi else
1785*53ee8cc1Swenshuai.xi {
1786*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB));
1787*53ee8cc1Swenshuai.xi
1788*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1789*53ee8cc1Swenshuai.xi {
1790*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
1791*53ee8cc1Swenshuai.xi }
1792*53ee8cc1Swenshuai.xi else
1793*53ee8cc1Swenshuai.xi {
1794*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
1795*53ee8cc1Swenshuai.xi }
1796*53ee8cc1Swenshuai.xi
1797*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
1798*53ee8cc1Swenshuai.xi
1799*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) // RM
1800*53ee8cc1Swenshuai.xi {
1801*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2; // force BBU to remove nothing, RM only
1802*53ee8cc1Swenshuai.xi }
1803*53ee8cc1Swenshuai.xi else // AVS or AVC
1804*53ee8cc1Swenshuai.xi {
1805*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1806*53ee8cc1Swenshuai.xi {
1807*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
1808*53ee8cc1Swenshuai.xi }
1809*53ee8cc1Swenshuai.xi else // start code remained
1810*53ee8cc1Swenshuai.xi {
1811*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
1812*53ee8cc1Swenshuai.xi }
1813*53ee8cc1Swenshuai.xi }
1814*53ee8cc1Swenshuai.xi
1815*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
1816*53ee8cc1Swenshuai.xi
1817*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2(u32RB), u16Reg);
1818*53ee8cc1Swenshuai.xi }
1819*53ee8cc1Swenshuai.xi #endif
1820*53ee8cc1Swenshuai.xi
1821*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
1822*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
1823*53ee8cc1Swenshuai.xi {
1824*53ee8cc1Swenshuai.xi /// Used sub stream to record sub view data.
1825*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pDrvCtrl_Sub = _HVD_EX_GetDrvCtrl((u32Id+0x00011000));
1826*53ee8cc1Swenshuai.xi //printf("**************** Buffer setting for MVC dual-BBU *************\n");
1827*53ee8cc1Swenshuai.xi
1828*53ee8cc1Swenshuai.xi #if 0
1829*53ee8cc1Swenshuai.xi if (u8BitMiuSel != u8CodeMiuSel)
1830*53ee8cc1Swenshuai.xi {
1831*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr + pDrvCtrl_Sub->u32BBUTblInBitstreamBufAddr));
1832*53ee8cc1Swenshuai.xi }
1833*53ee8cc1Swenshuai.xi else
1834*53ee8cc1Swenshuai.xi {
1835*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU2_DRAM_ST_ADDR));
1836*53ee8cc1Swenshuai.xi }
1837*53ee8cc1Swenshuai.xi
1838*53ee8cc1Swenshuai.xi
1839*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] _HAL_HVD_SetBuffer2Addr: nal StAddr:%lx \n", u32StAddr);
1840*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16)(u32StAddr >> 3));
1841*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16)(u32StAddr >> 19));
1842*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
1843*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum - 1));
1844*53ee8cc1Swenshuai.xi
1845*53ee8cc1Swenshuai.xi #endif //20170110
1846*53ee8cc1Swenshuai.xi // ES buffer
1847*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr));
1848*53ee8cc1Swenshuai.xi
1849*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] 2nd ES _HAL_HVD_SetBuffer2Addr: ESb StAddr:%lx, len:%lx.\n", (unsigned long) u32StAddr, (unsigned long) pDrvCtrl_Sub->MemMap.u32BitstreamBufSize);
1850*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
1851*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
1852*53ee8cc1Swenshuai.xi
1853*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(pDrvCtrl_Sub->MemMap.u32BitstreamBufSize >> 3));
1854*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(pDrvCtrl_Sub->MemMap.u32BitstreamBufSize >> 3));
1855*53ee8cc1Swenshuai.xi
1856*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB));
1857*53ee8cc1Swenshuai.xi if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1858*53ee8cc1Swenshuai.xi {
1859*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
1860*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] 2nd ES, TSP mode.\n");
1861*53ee8cc1Swenshuai.xi }
1862*53ee8cc1Swenshuai.xi else
1863*53ee8cc1Swenshuai.xi {
1864*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
1865*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] 2nd ES, BBU mode.\n");
1866*53ee8cc1Swenshuai.xi }
1867*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
1868*53ee8cc1Swenshuai.xi if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) // RM
1869*53ee8cc1Swenshuai.xi {
1870*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2; // force BBU to remove nothing, RM only
1871*53ee8cc1Swenshuai.xi }
1872*53ee8cc1Swenshuai.xi else // AVS or AVC
1873*53ee8cc1Swenshuai.xi {
1874*53ee8cc1Swenshuai.xi if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1875*53ee8cc1Swenshuai.xi {
1876*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
1877*53ee8cc1Swenshuai.xi }
1878*53ee8cc1Swenshuai.xi else // start code remained
1879*53ee8cc1Swenshuai.xi {
1880*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
1881*53ee8cc1Swenshuai.xi ///HVD_MSG_DBG("[MVC] BBU Paser all.\n");
1882*53ee8cc1Swenshuai.xi }
1883*53ee8cc1Swenshuai.xi }
1884*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
1885*53ee8cc1Swenshuai.xi ///HVD_MSG_DBG("[MVC] 2nd MIF BBU 0x%lx.\n",(MS_U32)u16Reg);
1886*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2(u32RB), u16Reg);
1887*53ee8cc1Swenshuai.xi }
1888*53ee8cc1Swenshuai.xi #endif
1889*53ee8cc1Swenshuai.xi
1890*53ee8cc1Swenshuai.xi // MIF offset
1891*53ee8cc1Swenshuai.xi #if 0
1892*53ee8cc1Swenshuai.xi {
1893*53ee8cc1Swenshuai.xi MS_U16 offaddr = 0;
1894*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32CodeBufAddr;
1895*53ee8cc1Swenshuai.xi if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1896*53ee8cc1Swenshuai.xi {
1897*53ee8cc1Swenshuai.xi u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1898*53ee8cc1Swenshuai.xi }
1899*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("MIF offset:%lx \n", u32StAddr);
1900*53ee8cc1Swenshuai.xi offaddr = (MS_U16) ((u32StAddr) >> 20);
1901*53ee8cc1Swenshuai.xi offaddr &= BMASK(HVD_REG_MIF_OFFSET_L_BITS:0);
1902*53ee8cc1Swenshuai.xi //0x1FF; // 9 bits(L + H)
1903*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU);
1904*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_MIF_OFFSET_H;
1905*53ee8cc1Swenshuai.xi u16Reg &= ~(BMASK(HVD_REG_MIF_OFFSET_L_BITS:0));
1906*53ee8cc1Swenshuai.xi if (offaddr & BIT(HVD_REG_MIF_OFFSET_L_BITS))
1907*53ee8cc1Swenshuai.xi {
1908*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_MIF_OFFSET_H;
1909*53ee8cc1Swenshuai.xi }
1910*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU, (u16Reg | (offaddr & BMASK(HVD_REG_MIF_OFFSET_L_BITS:0))));
1911*53ee8cc1Swenshuai.xi }
1912*53ee8cc1Swenshuai.xi #endif
1913*53ee8cc1Swenshuai.xi
1914*53ee8cc1Swenshuai.xi if (!bESBufferAlreadySet)
1915*53ee8cc1Swenshuai.xi {
1916*53ee8cc1Swenshuai.xi HAL_VPU_EX_SetBBUSetting(u32Id, pCtrl->u32BBUId, taskInfo.eDecType, VPU_BBU_ES_BUFFER);
1917*53ee8cc1Swenshuai.xi }
1918*53ee8cc1Swenshuai.xi
1919*53ee8cc1Swenshuai.xi _HAL_HVD_Return();
1920*53ee8cc1Swenshuai.xi }
1921*53ee8cc1Swenshuai.xi
1922*53ee8cc1Swenshuai.xi #if 0 //defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
1923*53ee8cc1Swenshuai.xi // Note: For VP8 only. MVC ES buffer address will be set when _HVD_EX_SetBufferAddr() is called
1924*53ee8cc1Swenshuai.xi static void _HVD_EX_SetESBufferAddr(MS_U32 u32Id)
1925*53ee8cc1Swenshuai.xi {
1926*53ee8cc1Swenshuai.xi MS_U16 u16Reg = 0;
1927*53ee8cc1Swenshuai.xi MS_U32 u32StAddr = 0;
1928*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1929*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1930*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1931*53ee8cc1Swenshuai.xi
1932*53ee8cc1Swenshuai.xi if(pCtrl == NULL) return;
1933*53ee8cc1Swenshuai.xi
1934*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1935*53ee8cc1Swenshuai.xi {
1936*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
1937*53ee8cc1Swenshuai.xi
1938*53ee8cc1Swenshuai.xi // ES buffer
1939*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1940*53ee8cc1Swenshuai.xi
1941*53ee8cc1Swenshuai.xi if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1942*53ee8cc1Swenshuai.xi {
1943*53ee8cc1Swenshuai.xi u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1944*53ee8cc1Swenshuai.xi }
1945*53ee8cc1Swenshuai.xi
1946*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_L_BS34, HVD_LWORD(u32StAddr >> 3));
1947*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_H_BS34, HVD_HWORD(u32StAddr >> 3));
1948*53ee8cc1Swenshuai.xi
1949*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1950*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1951*53ee8cc1Swenshuai.xi
1952*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BS34);
1953*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BS34_TSP_INPUT;
1954*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BS34_PASER_MASK;
1955*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BS34_PASER_DISABLE;
1956*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BS34_AUTO_NAL_TAB;
1957*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BS34, u16Reg);
1958*53ee8cc1Swenshuai.xi
1959*53ee8cc1Swenshuai.xi return;
1960*53ee8cc1Swenshuai.xi }
1961*53ee8cc1Swenshuai.xi
1962*53ee8cc1Swenshuai.xi // ES buffer
1963*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1964*53ee8cc1Swenshuai.xi
1965*53ee8cc1Swenshuai.xi if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1966*53ee8cc1Swenshuai.xi {
1967*53ee8cc1Swenshuai.xi u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1968*53ee8cc1Swenshuai.xi }
1969*53ee8cc1Swenshuai.xi
1970*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("ESB start addr=%lx, len=%lx\n", u32StAddr, pCtrl->MemMap.u32BitstreamBufSize);
1971*53ee8cc1Swenshuai.xi
1972*53ee8cc1Swenshuai.xi if (0 == HAL_VPU_EX_GetTaskId(u32Id))
1973*53ee8cc1Swenshuai.xi {
1974*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
1975*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
1976*53ee8cc1Swenshuai.xi
1977*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1978*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1979*53ee8cc1Swenshuai.xi }
1980*53ee8cc1Swenshuai.xi else
1981*53ee8cc1Swenshuai.xi {
1982*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
1983*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
1984*53ee8cc1Swenshuai.xi
1985*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1986*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1987*53ee8cc1Swenshuai.xi }
1988*53ee8cc1Swenshuai.xi }
1989*53ee8cc1Swenshuai.xi #endif
1990*53ee8cc1Swenshuai.xi
_HVD_EX_GetESLevel(MS_U32 u32Id)1991*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESLevel(MS_U32 u32Id)
1992*53ee8cc1Swenshuai.xi {
1993*53ee8cc1Swenshuai.xi MS_U32 u32Wptr = 0;
1994*53ee8cc1Swenshuai.xi MS_U32 u32Rptr = 0;
1995*53ee8cc1Swenshuai.xi MS_U32 u32CurMBX = 0;
1996*53ee8cc1Swenshuai.xi MS_U32 u32ESsize = 0;
1997*53ee8cc1Swenshuai.xi MS_U32 u32Ret = E_HVD_ESB_LEVEL_NORMAL;
1998*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1999*53ee8cc1Swenshuai.xi
2000*53ee8cc1Swenshuai.xi u32Wptr = _HVD_EX_GetESWritePtr(u32Id);
2001*53ee8cc1Swenshuai.xi u32Rptr = _HVD_EX_GetESReadPtr(u32Id, FALSE);
2002*53ee8cc1Swenshuai.xi u32ESsize = pCtrl->MemMap.u32BitstreamBufSize;
2003*53ee8cc1Swenshuai.xi
2004*53ee8cc1Swenshuai.xi if (u32Rptr >= u32Wptr)
2005*53ee8cc1Swenshuai.xi {
2006*53ee8cc1Swenshuai.xi u32CurMBX = u32Rptr - u32Wptr;
2007*53ee8cc1Swenshuai.xi }
2008*53ee8cc1Swenshuai.xi else
2009*53ee8cc1Swenshuai.xi {
2010*53ee8cc1Swenshuai.xi u32CurMBX = u32ESsize - (u32Wptr - u32Rptr);
2011*53ee8cc1Swenshuai.xi }
2012*53ee8cc1Swenshuai.xi
2013*53ee8cc1Swenshuai.xi if (u32CurMBX == 0)
2014*53ee8cc1Swenshuai.xi {
2015*53ee8cc1Swenshuai.xi u32Ret = E_HVD_ESB_LEVEL_UNDER;
2016*53ee8cc1Swenshuai.xi }
2017*53ee8cc1Swenshuai.xi else if (u32CurMBX < HVD_FW_AVC_ES_OVER_THRESHOLD)
2018*53ee8cc1Swenshuai.xi {
2019*53ee8cc1Swenshuai.xi u32Ret = E_HVD_ESB_LEVEL_OVER;
2020*53ee8cc1Swenshuai.xi }
2021*53ee8cc1Swenshuai.xi else
2022*53ee8cc1Swenshuai.xi {
2023*53ee8cc1Swenshuai.xi u32CurMBX = u32ESsize - u32CurMBX;
2024*53ee8cc1Swenshuai.xi if (u32CurMBX < HVD_FW_AVC_ES_UNDER_THRESHOLD)
2025*53ee8cc1Swenshuai.xi {
2026*53ee8cc1Swenshuai.xi u32Ret = E_HVD_ESB_LEVEL_UNDER;
2027*53ee8cc1Swenshuai.xi }
2028*53ee8cc1Swenshuai.xi }
2029*53ee8cc1Swenshuai.xi
2030*53ee8cc1Swenshuai.xi return u32Ret;
2031*53ee8cc1Swenshuai.xi }
2032*53ee8cc1Swenshuai.xi
_HVD_EX_GetESQuantity(MS_U32 u32Id)2033*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESQuantity(MS_U32 u32Id)
2034*53ee8cc1Swenshuai.xi {
2035*53ee8cc1Swenshuai.xi MS_U32 u32Wptr = 0;
2036*53ee8cc1Swenshuai.xi MS_U32 u32Rptr = 0;
2037*53ee8cc1Swenshuai.xi MS_U32 u32ESsize = 0;
2038*53ee8cc1Swenshuai.xi MS_U32 u32Ret = 0;
2039*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2040*53ee8cc1Swenshuai.xi
2041*53ee8cc1Swenshuai.xi u32Wptr = _HVD_EX_GetESWritePtr(u32Id);
2042*53ee8cc1Swenshuai.xi u32Rptr = _HVD_EX_GetESReadPtr(u32Id, FALSE);
2043*53ee8cc1Swenshuai.xi u32ESsize = pCtrl->MemMap.u32BitstreamBufSize;
2044*53ee8cc1Swenshuai.xi
2045*53ee8cc1Swenshuai.xi
2046*53ee8cc1Swenshuai.xi if(u32Wptr >= u32Rptr)
2047*53ee8cc1Swenshuai.xi {
2048*53ee8cc1Swenshuai.xi u32Ret = u32Wptr - u32Rptr;
2049*53ee8cc1Swenshuai.xi }
2050*53ee8cc1Swenshuai.xi else
2051*53ee8cc1Swenshuai.xi {
2052*53ee8cc1Swenshuai.xi u32Ret = u32ESsize - u32Rptr + u32Wptr;
2053*53ee8cc1Swenshuai.xi }
2054*53ee8cc1Swenshuai.xi //printf("ES Quantity <0x%lx> W:0x%lx, R:0x%lx, Q:0x%lx.\n",u32Id,u32Wptr,u32Rptr,u32Ret);
2055*53ee8cc1Swenshuai.xi return u32Ret;
2056*53ee8cc1Swenshuai.xi }
2057*53ee8cc1Swenshuai.xi
2058*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_IQMEM)
HAL_HVD_EX_IQMem_Init(MS_U32 u32Id)2059*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IQMem_Init(MS_U32 u32Id)
2060*53ee8cc1Swenshuai.xi {
2061*53ee8cc1Swenshuai.xi
2062*53ee8cc1Swenshuai.xi MS_U32 u32Timeout = 20000;
2063*53ee8cc1Swenshuai.xi
2064*53ee8cc1Swenshuai.xi if (HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_IQMEM_CTRL) == E_HVD_IQMEM_INIT_NONE)
2065*53ee8cc1Swenshuai.xi {
2066*53ee8cc1Swenshuai.xi
2067*53ee8cc1Swenshuai.xi HAL_VPU_EX_IQMemSetDAMode(TRUE);
2068*53ee8cc1Swenshuai.xi
2069*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_FW_IQMEM_CTRL, E_HVD_IQMEM_INIT_LOADING);
2070*53ee8cc1Swenshuai.xi
2071*53ee8cc1Swenshuai.xi
2072*53ee8cc1Swenshuai.xi while (u32Timeout)
2073*53ee8cc1Swenshuai.xi {
2074*53ee8cc1Swenshuai.xi
2075*53ee8cc1Swenshuai.xi if (HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_IQMEM_CTRL) == E_HVD_IQMEM_INIT_LOADED)
2076*53ee8cc1Swenshuai.xi {
2077*53ee8cc1Swenshuai.xi break;
2078*53ee8cc1Swenshuai.xi }
2079*53ee8cc1Swenshuai.xi u32Timeout--;
2080*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2081*53ee8cc1Swenshuai.xi }
2082*53ee8cc1Swenshuai.xi
2083*53ee8cc1Swenshuai.xi HAL_VPU_EX_IQMemSetDAMode(FALSE);
2084*53ee8cc1Swenshuai.xi
2085*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_FW_IQMEM_CTRL, E_HVD_IQMEM_INIT_FINISH);
2086*53ee8cc1Swenshuai.xi
2087*53ee8cc1Swenshuai.xi if (u32Timeout==0)
2088*53ee8cc1Swenshuai.xi {
2089*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Wait E_HVD_IQMEM_INIT_LOADED timeout !!\n");
2090*53ee8cc1Swenshuai.xi return FALSE;
2091*53ee8cc1Swenshuai.xi }
2092*53ee8cc1Swenshuai.xi
2093*53ee8cc1Swenshuai.xi
2094*53ee8cc1Swenshuai.xi }
2095*53ee8cc1Swenshuai.xi return TRUE;
2096*53ee8cc1Swenshuai.xi }
2097*53ee8cc1Swenshuai.xi
2098*53ee8cc1Swenshuai.xi #endif
2099*53ee8cc1Swenshuai.xi
2100*53ee8cc1Swenshuai.xi #ifdef VDEC3
_HVD_EX_SetRegCPU(MS_U32 u32Id,MS_BOOL bFWdecideFB)2101*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetRegCPU(MS_U32 u32Id, MS_BOOL bFWdecideFB)
2102*53ee8cc1Swenshuai.xi #else
2103*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetRegCPU(MS_U32 u32Id)
2104*53ee8cc1Swenshuai.xi #endif
2105*53ee8cc1Swenshuai.xi {
2106*53ee8cc1Swenshuai.xi MS_U32 u32FirmVer = 0;
2107*53ee8cc1Swenshuai.xi MS_U32 u32Timeout = 20000;
2108*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2109*53ee8cc1Swenshuai.xi
2110*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("HVD HW ver id: 0x%04x\n", HAL_HVD_EX_GetHWVersionID());
2111*53ee8cc1Swenshuai.xi
2112*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
2113*53ee8cc1Swenshuai.xi HVD_EX_MSG_MUST("HVD Time Measure:%d (%s %d) \n", HVD_GetSysTime_ms() - pHVDDrvContext->u32InitSysTimeBase, __FUNCTION__, __LINE__);
2114*53ee8cc1Swenshuai.xi #endif
2115*53ee8cc1Swenshuai.xi
2116*53ee8cc1Swenshuai.xi HAL_VPU_EX_SetFWReload(!pCtrl->bTurboFWMode);
2117*53ee8cc1Swenshuai.xi
2118*53ee8cc1Swenshuai.xi VPU_EX_FWCodeCfg fwCfg;
2119*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo taskInfo;
2120*53ee8cc1Swenshuai.xi VPU_EX_VLCTblCfg vlcCfg;
2121*53ee8cc1Swenshuai.xi #ifdef VDEC3
2122*53ee8cc1Swenshuai.xi VPU_EX_FBCfg fbCfg;
2123*53ee8cc1Swenshuai.xi #endif
2124*53ee8cc1Swenshuai.xi VPU_EX_NDecInitPara nDecInitPara;
2125*53ee8cc1Swenshuai.xi
2126*53ee8cc1Swenshuai.xi memset(&fwCfg, 0, sizeof(VPU_EX_FWCodeCfg));
2127*53ee8cc1Swenshuai.xi memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
2128*53ee8cc1Swenshuai.xi memset(&vlcCfg, 0, sizeof(VPU_EX_VLCTblCfg));
2129*53ee8cc1Swenshuai.xi memset(&nDecInitPara, 0, sizeof(VPU_EX_NDecInitPara));
2130*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
2131*53ee8cc1Swenshuai.xi nDecInitPara.pVLCCfg = NULL;
2132*53ee8cc1Swenshuai.xi #else
2133*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) //rm
2134*53ee8cc1Swenshuai.xi {
2135*53ee8cc1Swenshuai.xi vlcCfg.u32DstAddr = MsOS_PA2KSEG0(pCtrl->MemMap.u32FrameBufAddr + pHVDHalContext->u32RV_VLCTableAddr);
2136*53ee8cc1Swenshuai.xi vlcCfg.u32BinAddr = pCtrl->MemMap.u32VLCBinaryVAddr;
2137*53ee8cc1Swenshuai.xi vlcCfg.u32BinSize = pCtrl->MemMap.u32VLCBinarySize;
2138*53ee8cc1Swenshuai.xi vlcCfg.u32FrameBufAddr = pCtrl->MemMap.u32FrameBufVAddr;
2139*53ee8cc1Swenshuai.xi vlcCfg.u32VLCTableOffset = pHVDHalContext->u32RV_VLCTableAddr;
2140*53ee8cc1Swenshuai.xi nDecInitPara.pVLCCfg = &vlcCfg;
2141*53ee8cc1Swenshuai.xi }
2142*53ee8cc1Swenshuai.xi #endif
2143*53ee8cc1Swenshuai.xi nDecInitPara.pFWCodeCfg = &fwCfg;
2144*53ee8cc1Swenshuai.xi nDecInitPara.pTaskInfo = &taskInfo;
2145*53ee8cc1Swenshuai.xi #ifdef VDEC3
2146*53ee8cc1Swenshuai.xi fbCfg.u32FrameBufAddr = pCtrl->MemMap.u32FrameBufAddr;
2147*53ee8cc1Swenshuai.xi fbCfg.u32FrameBufSize = pCtrl->MemMap.u32FrameBufSize;
2148*53ee8cc1Swenshuai.xi
2149*53ee8cc1Swenshuai.xi if (fbCfg.u32FrameBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
2150*53ee8cc1Swenshuai.xi {
2151*53ee8cc1Swenshuai.xi fbCfg.u32FrameBufAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
2152*53ee8cc1Swenshuai.xi }
2153*53ee8cc1Swenshuai.xi
2154*53ee8cc1Swenshuai.xi nDecInitPara.pFBCfg = &fbCfg;
2155*53ee8cc1Swenshuai.xi #endif
2156*53ee8cc1Swenshuai.xi
2157*53ee8cc1Swenshuai.xi fwCfg.u8SrcType = pCtrl->MemMap.eFWSourceType;
2158*53ee8cc1Swenshuai.xi fwCfg.u32DstAddr = pCtrl->MemMap.u32CodeBufVAddr;
2159*53ee8cc1Swenshuai.xi fwCfg.u32DstSize = pCtrl->MemMap.u32CodeBufSize;
2160*53ee8cc1Swenshuai.xi fwCfg.u32BinAddr = pCtrl->MemMap.u32FWBinaryVAddr;
2161*53ee8cc1Swenshuai.xi fwCfg.u32BinSize = pCtrl->MemMap.u32FWBinarySize;
2162*53ee8cc1Swenshuai.xi
2163*53ee8cc1Swenshuai.xi taskInfo.u32Id = u32Id;
2164*53ee8cc1Swenshuai.xi
2165*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
2166*53ee8cc1Swenshuai.xi {
2167*53ee8cc1Swenshuai.xi taskInfo.eDecType = E_VPU_EX_DECODER_HVD; //E_VPU_EX_DECODER_MVC;
2168*53ee8cc1Swenshuai.xi }
2169*53ee8cc1Swenshuai.xi #ifdef VDEC3
2170*53ee8cc1Swenshuai.xi else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC)
2171*53ee8cc1Swenshuai.xi {
2172*53ee8cc1Swenshuai.xi taskInfo.eDecType = E_VPU_EX_DECODER_EVD;
2173*53ee8cc1Swenshuai.xi }
2174*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
2175*53ee8cc1Swenshuai.xi else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
2176*53ee8cc1Swenshuai.xi {
2177*53ee8cc1Swenshuai.xi HVD_PRINT("SUPPORT_MSVP9\n");
2178*53ee8cc1Swenshuai.xi taskInfo.eDecType = E_VPU_EX_DECODER_EVD;
2179*53ee8cc1Swenshuai.xi }
2180*53ee8cc1Swenshuai.xi #endif
2181*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
2182*53ee8cc1Swenshuai.xi else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
2183*53ee8cc1Swenshuai.xi {
2184*53ee8cc1Swenshuai.xi HVD_PRINT("SUPPORT_G2VP9\n");
2185*53ee8cc1Swenshuai.xi taskInfo.eDecType = E_VPU_EX_DECODER_G2VP9;
2186*53ee8cc1Swenshuai.xi }
2187*53ee8cc1Swenshuai.xi #endif
2188*53ee8cc1Swenshuai.xi #endif
2189*53ee8cc1Swenshuai.xi else
2190*53ee8cc1Swenshuai.xi {
2191*53ee8cc1Swenshuai.xi taskInfo.eDecType = E_VPU_EX_DECODER_HVD;
2192*53ee8cc1Swenshuai.xi }
2193*53ee8cc1Swenshuai.xi
2194*53ee8cc1Swenshuai.xi taskInfo.eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
2195*53ee8cc1Swenshuai.xi
2196*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
2197*53ee8cc1Swenshuai.xi {
2198*53ee8cc1Swenshuai.xi taskInfo.eSrcType = E_VPU_EX_INPUT_FILE;
2199*53ee8cc1Swenshuai.xi }
2200*53ee8cc1Swenshuai.xi else
2201*53ee8cc1Swenshuai.xi {
2202*53ee8cc1Swenshuai.xi taskInfo.eSrcType = E_VPU_EX_INPUT_TSP;
2203*53ee8cc1Swenshuai.xi }
2204*53ee8cc1Swenshuai.xi taskInfo.u32HeapSize = HVD_DRAM_SIZE;
2205*53ee8cc1Swenshuai.xi
2206*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
2207*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC ||
2208*53ee8cc1Swenshuai.xi (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9 )
2209*53ee8cc1Swenshuai.xi taskInfo.u32HeapSize = EVD_DRAM_SIZE;
2210*53ee8cc1Swenshuai.xi #endif
2211*53ee8cc1Swenshuai.xi
2212*53ee8cc1Swenshuai.xi if(TRUE == HVD_EX_GetRstFlag())
2213*53ee8cc1Swenshuai.xi {
2214*53ee8cc1Swenshuai.xi //Delete task for Rst
2215*53ee8cc1Swenshuai.xi if(!HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara))
2216*53ee8cc1Swenshuai.xi {
2217*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HAL_VPU_EX_TaskDelete fail\n");
2218*53ee8cc1Swenshuai.xi }
2219*53ee8cc1Swenshuai.xi HVD_EX_SetRstFlag(FALSE);
2220*53ee8cc1Swenshuai.xi }
2221*53ee8cc1Swenshuai.xi
2222*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_IQMEM)
2223*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_FW_IQMEM_ENABLE_IF_SUPPORT, (MS_U32)1);
2224*53ee8cc1Swenshuai.xi #endif
2225*53ee8cc1Swenshuai.xi
2226*53ee8cc1Swenshuai.xi #ifdef VDEC3
2227*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_TaskCreate(u32Id, &nDecInitPara, bFWdecideFB, pCtrl->u32BBUId))
2228*53ee8cc1Swenshuai.xi #else
2229*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_TaskCreate(u32Id, &nDecInitPara))
2230*53ee8cc1Swenshuai.xi #endif
2231*53ee8cc1Swenshuai.xi {
2232*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Task create fail!\n");
2233*53ee8cc1Swenshuai.xi
2234*53ee8cc1Swenshuai.xi return FALSE;
2235*53ee8cc1Swenshuai.xi }
2236*53ee8cc1Swenshuai.xi
2237*53ee8cc1Swenshuai.xi while (u32Timeout)
2238*53ee8cc1Swenshuai.xi {
2239*53ee8cc1Swenshuai.xi u32FirmVer = HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_INIT_DONE);
2240*53ee8cc1Swenshuai.xi
2241*53ee8cc1Swenshuai.xi if (u32FirmVer != 0)
2242*53ee8cc1Swenshuai.xi {
2243*53ee8cc1Swenshuai.xi u32FirmVer = HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_VERSION_ID);
2244*53ee8cc1Swenshuai.xi break;
2245*53ee8cc1Swenshuai.xi }
2246*53ee8cc1Swenshuai.xi u32Timeout--;
2247*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2248*53ee8cc1Swenshuai.xi }
2249*53ee8cc1Swenshuai.xi
2250*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
2251*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
2252*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2253*53ee8cc1Swenshuai.xi
2254*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) //rm
2255*53ee8cc1Swenshuai.xi {
2256*53ee8cc1Swenshuai.xi if(pShm->u32RM_VLCTableAddr == 0) {
2257*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("[VDEC3_FB] Error!!!RM_VLCTableAddr is not ready\n");
2258*53ee8cc1Swenshuai.xi }
2259*53ee8cc1Swenshuai.xi else
2260*53ee8cc1Swenshuai.xi {
2261*53ee8cc1Swenshuai.xi vlcCfg.u32DstAddr = MsOS_PA2KSEG1(MsOS_VA2PA(nDecInitPara.pFWCodeCfg->u32DstAddr+pShm->u32RM_VLCTableAddr));
2262*53ee8cc1Swenshuai.xi vlcCfg.u32BinAddr = pCtrl->MemMap.u32VLCBinaryVAddr;
2263*53ee8cc1Swenshuai.xi vlcCfg.u32BinSize = pCtrl->MemMap.u32VLCBinarySize;
2264*53ee8cc1Swenshuai.xi vlcCfg.u32FrameBufAddr = pCtrl->MemMap.u32FrameBufVAddr; //this is frame buffer address is decided by player. In VDEC3_FB path, this variable could be zero or the start address of overall Frame buffer.
2265*53ee8cc1Swenshuai.xi vlcCfg.u32VLCTableOffset = pShm->u32RM_VLCTableAddr; // offset from FW code start address
2266*53ee8cc1Swenshuai.xi nDecInitPara.pVLCCfg = &vlcCfg;
2267*53ee8cc1Swenshuai.xi }
2268*53ee8cc1Swenshuai.xi }
2269*53ee8cc1Swenshuai.xi
2270*53ee8cc1Swenshuai.xi if (nDecInitPara.pVLCCfg)
2271*53ee8cc1Swenshuai.xi {
2272*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[VDEC3_FB] Ready to load VLC Table DstAddr=0x%x FrameBufAddr=0x%x VLCTableOffset=0x%x\n", (unsigned int)vlcCfg.u32DstAddr, (unsigned int)vlcCfg.u32FrameBufAddr, (unsigned int)vlcCfg.u32VLCTableOffset);
2273*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_LoadVLCTable(nDecInitPara.pVLCCfg, nDecInitPara.pFWCodeCfg->u8SrcType))
2274*53ee8cc1Swenshuai.xi {
2275*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("[VDEC3_FB] Error!!!Load VLC Table fail!\n");
2276*53ee8cc1Swenshuai.xi return FALSE;
2277*53ee8cc1Swenshuai.xi }
2278*53ee8cc1Swenshuai.xi }
2279*53ee8cc1Swenshuai.xi #endif
2280*53ee8cc1Swenshuai.xi #endif
2281*53ee8cc1Swenshuai.xi if (u32Timeout > 0)
2282*53ee8cc1Swenshuai.xi {
2283*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2284*53ee8cc1Swenshuai.xi
2285*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].bUsed = TRUE;
2286*53ee8cc1Swenshuai.xi
2287*53ee8cc1Swenshuai.xi #ifdef VDEC3
2288*53ee8cc1Swenshuai.xi switch (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)
2289*53ee8cc1Swenshuai.xi {
2290*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_AVC:
2291*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_AVC;
2292*53ee8cc1Swenshuai.xi break;
2293*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_AVS:
2294*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_AVS;
2295*53ee8cc1Swenshuai.xi break;
2296*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_RM:
2297*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_RM;
2298*53ee8cc1Swenshuai.xi break;
2299*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_MVC:
2300*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_MVC;
2301*53ee8cc1Swenshuai.xi break;
2302*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_VP8:
2303*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_VP8;
2304*53ee8cc1Swenshuai.xi break;
2305*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_MJPEG:
2306*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_MJPEG;
2307*53ee8cc1Swenshuai.xi break;
2308*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_VP6:
2309*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_VP6;
2310*53ee8cc1Swenshuai.xi break;
2311*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_HEVC:
2312*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_HEVC;
2313*53ee8cc1Swenshuai.xi break;
2314*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_VP9:
2315*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_VP9;
2316*53ee8cc1Swenshuai.xi break;
2317*53ee8cc1Swenshuai.xi default:
2318*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_NONE;
2319*53ee8cc1Swenshuai.xi break;
2320*53ee8cc1Swenshuai.xi }
2321*53ee8cc1Swenshuai.xi #endif
2322*53ee8cc1Swenshuai.xi
2323*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("FW version binary=0x%x, if=0x%x\n", u32FirmVer, (MS_U32) HVD_FW_VERSION);
2324*53ee8cc1Swenshuai.xi }
2325*53ee8cc1Swenshuai.xi else
2326*53ee8cc1Swenshuai.xi {
2327*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Cannot get FW version !!0x%x 0x%lx \n", (MS_S16) _HVD_Read2Byte(HVD_REG_RESET),
2328*53ee8cc1Swenshuai.xi (unsigned long)HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_VERSION_ID));
2329*53ee8cc1Swenshuai.xi
2330*53ee8cc1Swenshuai.xi if (TRUE != HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara))
2331*53ee8cc1Swenshuai.xi {
2332*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Task delete fail!\n");
2333*53ee8cc1Swenshuai.xi }
2334*53ee8cc1Swenshuai.xi
2335*53ee8cc1Swenshuai.xi return FALSE;
2336*53ee8cc1Swenshuai.xi }
2337*53ee8cc1Swenshuai.xi
2338*53ee8cc1Swenshuai.xi
2339*53ee8cc1Swenshuai.xi
2340*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_IQMEM)
2341*53ee8cc1Swenshuai.xi
2342*53ee8cc1Swenshuai.xi if( HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_IS_IQMEM_SUPPORT))
2343*53ee8cc1Swenshuai.xi {
2344*53ee8cc1Swenshuai.xi
2345*53ee8cc1Swenshuai.xi HAL_HVD_EX_IQMem_Init(u32Id);
2346*53ee8cc1Swenshuai.xi }
2347*53ee8cc1Swenshuai.xi else{
2348*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("not support IQMEM\n");
2349*53ee8cc1Swenshuai.xi }
2350*53ee8cc1Swenshuai.xi #endif
2351*53ee8cc1Swenshuai.xi
2352*53ee8cc1Swenshuai.xi
2353*53ee8cc1Swenshuai.xi
2354*53ee8cc1Swenshuai.xi
2355*53ee8cc1Swenshuai.xi
2356*53ee8cc1Swenshuai.xi
2357*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
2358*53ee8cc1Swenshuai.xi HVD_EX_MSG_MUST("HVD Time Measure:%d (%s %d) \n", HVD_GetSysTime_ms() - pHVDDrvContext->u32InitSysTimeBase, __FUNCTION__, __LINE__);
2359*53ee8cc1Swenshuai.xi #endif
2360*53ee8cc1Swenshuai.xi
2361*53ee8cc1Swenshuai.xi return TRUE;
2362*53ee8cc1Swenshuai.xi }
2363*53ee8cc1Swenshuai.xi
_HVD_EX_GetPTSTableRptr(MS_U32 u32Id)2364*53ee8cc1Swenshuai.xi static MS_VIRT _HVD_EX_GetPTSTableRptr(MS_U32 u32Id)
2365*53ee8cc1Swenshuai.xi {
2366*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2367*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2368*53ee8cc1Swenshuai.xi if (pShm->u32PTStableRptrAddr & VPU_QMEM_BASE)
2369*53ee8cc1Swenshuai.xi {
2370*53ee8cc1Swenshuai.xi return HAL_VPU_EX_MemRead(pShm->u32PTStableRptrAddr);
2371*53ee8cc1Swenshuai.xi }
2372*53ee8cc1Swenshuai.xi else
2373*53ee8cc1Swenshuai.xi {
2374*53ee8cc1Swenshuai.xi //return *((MS_VIRT *) MsOS_PA2KSEG1((MS_PHY) pShm->u32PTStableRptrAddr + pCtrl->MemMap.u32CodeBufAddr));
2375*53ee8cc1Swenshuai.xi return *((MS_U32 *) MsOS_PA2KSEG1((MS_PHY) pShm->u32PTStableRptrAddr + pCtrl->MemMap.u32CodeBufAddr));
2376*53ee8cc1Swenshuai.xi }
2377*53ee8cc1Swenshuai.xi }
2378*53ee8cc1Swenshuai.xi
_HVD_EX_GetPTSTableWptr(MS_U32 u32Id)2379*53ee8cc1Swenshuai.xi static MS_VIRT _HVD_EX_GetPTSTableWptr(MS_U32 u32Id)
2380*53ee8cc1Swenshuai.xi {
2381*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2382*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2383*53ee8cc1Swenshuai.xi
2384*53ee8cc1Swenshuai.xi if (pShm->u32PTStableWptrAddr & VPU_QMEM_BASE)
2385*53ee8cc1Swenshuai.xi {
2386*53ee8cc1Swenshuai.xi return HAL_VPU_EX_MemRead(pShm->u32PTStableWptrAddr);
2387*53ee8cc1Swenshuai.xi }
2388*53ee8cc1Swenshuai.xi else
2389*53ee8cc1Swenshuai.xi {
2390*53ee8cc1Swenshuai.xi //return *((MS_VIRT *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr));
2391*53ee8cc1Swenshuai.xi return *((MS_U32 *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr));
2392*53ee8cc1Swenshuai.xi }
2393*53ee8cc1Swenshuai.xi }
2394*53ee8cc1Swenshuai.xi
_HVD_EX_SetPTSTableWptr(MS_U32 u32Id,MS_U32 u32Value)2395*53ee8cc1Swenshuai.xi static void _HVD_EX_SetPTSTableWptr(MS_U32 u32Id, MS_U32 u32Value)
2396*53ee8cc1Swenshuai.xi {
2397*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2398*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2399*53ee8cc1Swenshuai.xi
2400*53ee8cc1Swenshuai.xi if (pShm->u32PTStableWptrAddr & VPU_QMEM_BASE)
2401*53ee8cc1Swenshuai.xi {
2402*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_MemWrite(pShm->u32PTStableWptrAddr, u32Value))
2403*53ee8cc1Swenshuai.xi {
2404*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("PTS table SRAM write failed\n");
2405*53ee8cc1Swenshuai.xi }
2406*53ee8cc1Swenshuai.xi }
2407*53ee8cc1Swenshuai.xi else
2408*53ee8cc1Swenshuai.xi {
2409*53ee8cc1Swenshuai.xi //*((MS_VIRT *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr)) = u32Value;
2410*53ee8cc1Swenshuai.xi *((MS_U32 *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr)) = u32Value;
2411*53ee8cc1Swenshuai.xi }
2412*53ee8cc1Swenshuai.xi }
2413*53ee8cc1Swenshuai.xi
_HVD_EX_UpdatePTSTable(MS_U32 u32Id,HVD_BBU_Info * pInfo)2414*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdatePTSTable(MS_U32 u32Id, HVD_BBU_Info *pInfo)
2415*53ee8cc1Swenshuai.xi {
2416*53ee8cc1Swenshuai.xi MS_VIRT u32PTSWptr = HVD_U32_MAX;
2417*53ee8cc1Swenshuai.xi MS_VIRT u32PTSRptr = HVD_U32_MAX;
2418*53ee8cc1Swenshuai.xi MS_VIRT u32DestAddr = 0;
2419*53ee8cc1Swenshuai.xi HVD_PTS_Entry PTSEntry;
2420*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2421*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2422*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2423*53ee8cc1Swenshuai.xi
2424*53ee8cc1Swenshuai.xi // update R & W ptr
2425*53ee8cc1Swenshuai.xi u32PTSRptr = _HVD_EX_GetPTSTableRptr(u32Id);
2426*53ee8cc1Swenshuai.xi
2427*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("PTS table rptr:0x%lx, wptr=0x%lx\n", (unsigned long)u32PTSRptr, (unsigned long)_HVD_EX_GetPTSTableWptr(u32Id));
2428*53ee8cc1Swenshuai.xi
2429*53ee8cc1Swenshuai.xi if (u32PTSRptr >= MAX_PTS_TABLE_SIZE)
2430*53ee8cc1Swenshuai.xi {
2431*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("PTS table Read Ptr(%lx) > max table size(%x) \n", (unsigned long)u32PTSRptr,
2432*53ee8cc1Swenshuai.xi (MS_U32) MAX_PTS_TABLE_SIZE);
2433*53ee8cc1Swenshuai.xi return E_HVD_RETURN_FAIL;
2434*53ee8cc1Swenshuai.xi }
2435*53ee8cc1Swenshuai.xi
2436*53ee8cc1Swenshuai.xi // check queue is full or not
2437*53ee8cc1Swenshuai.xi u32PTSWptr = pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr + 1;
2438*53ee8cc1Swenshuai.xi u32PTSWptr %= MAX_PTS_TABLE_SIZE;
2439*53ee8cc1Swenshuai.xi
2440*53ee8cc1Swenshuai.xi if (u32PTSWptr == u32PTSRptr)
2441*53ee8cc1Swenshuai.xi {
2442*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("PTS table full. Read Ptr(%lx) == new Write ptr(%lx) ,Pre Wptr(%lx) \n", (unsigned long)u32PTSRptr,
2443*53ee8cc1Swenshuai.xi (unsigned long)u32PTSWptr, (unsigned long)pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
2444*53ee8cc1Swenshuai.xi return E_HVD_RETURN_FAIL;
2445*53ee8cc1Swenshuai.xi }
2446*53ee8cc1Swenshuai.xi
2447*53ee8cc1Swenshuai.xi // add one PTS entry
2448*53ee8cc1Swenshuai.xi PTSEntry.u32ByteCnt = pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt & HVD_BYTE_COUNT_MASK;
2449*53ee8cc1Swenshuai.xi PTSEntry.u32ID_L = pInfo->u32ID_L;
2450*53ee8cc1Swenshuai.xi PTSEntry.u32ID_H = pInfo->u32ID_H;
2451*53ee8cc1Swenshuai.xi PTSEntry.u32PTS = pInfo->u32TimeStamp;
2452*53ee8cc1Swenshuai.xi
2453*53ee8cc1Swenshuai.xi u32DestAddr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + (MS_PHY)pShm->u32HVD_PTS_TABLE_ST_OFFSET + (pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr * sizeof(HVD_PTS_Entry)));
2454*53ee8cc1Swenshuai.xi
2455*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("PTS entry dst addr=0x%lx\n", (unsigned long)MsOS_VA2PA(u32DestAddr));
2456*53ee8cc1Swenshuai.xi
2457*53ee8cc1Swenshuai.xi HVD_memcpy((void *) u32DestAddr, &PTSEntry, sizeof(HVD_PTS_Entry));
2458*53ee8cc1Swenshuai.xi
2459*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
2460*53ee8cc1Swenshuai.xi
2461*53ee8cc1Swenshuai.xi // update Write ptr
2462*53ee8cc1Swenshuai.xi _HVD_EX_SetPTSTableWptr(u32Id, u32PTSWptr);
2463*53ee8cc1Swenshuai.xi
2464*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = u32PTSWptr;
2465*53ee8cc1Swenshuai.xi
2466*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
2467*53ee8cc1Swenshuai.xi }
2468*53ee8cc1Swenshuai.xi
_HVD_EX_UpdateESWptr(MS_U32 u32Id,MS_U32 u32NalOffset,MS_U32 u32NalLen)2469*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen)
2470*53ee8cc1Swenshuai.xi {
2471*53ee8cc1Swenshuai.xi //---------------------------------------------------
2472*53ee8cc1Swenshuai.xi // item format in nal table:
2473*53ee8cc1Swenshuai.xi // reserved |borken| u32NalOffset | u32NalLen
2474*53ee8cc1Swenshuai.xi // 13 bits |1bit | 29 bits | 21 bits (total 8 bytes)
2475*53ee8cc1Swenshuai.xi //---------------------------------------------------
2476*53ee8cc1Swenshuai.xi MS_VIRT u32Adr = 0;
2477*53ee8cc1Swenshuai.xi MS_U32 u32BBUNewWptr = 0;
2478*53ee8cc1Swenshuai.xi MS_U8 item[8];
2479*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2480*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2481*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2482*53ee8cc1Swenshuai.xi MS_PHY u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR;
2483*53ee8cc1Swenshuai.xi
2484*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2485*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
2486*53ee8cc1Swenshuai.xi {
2487*53ee8cc1Swenshuai.xi // if MVC_BBU_ADDR and HVD_BBU_ADDR are different, we need to add MVC_BBU_DRAM_ST_ADDR and MVC_BBU2_DRAM_ST_ADDR in share memory
2488*53ee8cc1Swenshuai.xi u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR; //pShm->u32MVC_BBU_DRAM_ST_ADDR;
2489*53ee8cc1Swenshuai.xi if(E_VDEC_EX_SUB_VIEW == HAL_HVD_EX_GetView(u32Id))
2490*53ee8cc1Swenshuai.xi {
2491*53ee8cc1Swenshuai.xi u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU2_DRAM_ST_ADDR; //pShm->u32MVC_BBU2_DRAM_ST_ADDR;
2492*53ee8cc1Swenshuai.xi }
2493*53ee8cc1Swenshuai.xi }
2494*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
2495*53ee8cc1Swenshuai.xi
2496*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2497*53ee8cc1Swenshuai.xi {
2498*53ee8cc1Swenshuai.xi u32BBUNewWptr = pHVDHalContext->u32VP8BBUWptr;
2499*53ee8cc1Swenshuai.xi }
2500*53ee8cc1Swenshuai.xi else
2501*53ee8cc1Swenshuai.xi {
2502*53ee8cc1Swenshuai.xi u32BBUNewWptr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
2503*53ee8cc1Swenshuai.xi }
2504*53ee8cc1Swenshuai.xi u32BBUNewWptr++;
2505*53ee8cc1Swenshuai.xi u32BBUNewWptr %= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
2506*53ee8cc1Swenshuai.xi
2507*53ee8cc1Swenshuai.xi // prepare nal entry
2508*53ee8cc1Swenshuai.xi
2509*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2510*53ee8cc1Swenshuai.xi {
2511*53ee8cc1Swenshuai.xi // NAL len 22 bits , HEVC level5 constrain
2512*53ee8cc1Swenshuai.xi item[0] = u32NalLen & 0xff;
2513*53ee8cc1Swenshuai.xi item[1] = (u32NalLen >> 8) & 0xff;
2514*53ee8cc1Swenshuai.xi item[2] = ((u32NalLen >> 16) & 0x3f) | ((u32NalOffset << 6) & 0xc0);
2515*53ee8cc1Swenshuai.xi item[3] = (u32NalOffset >> 2) & 0xff;
2516*53ee8cc1Swenshuai.xi item[4] = (u32NalOffset >> 10) & 0xff;
2517*53ee8cc1Swenshuai.xi item[5] = (u32NalOffset >> 18) & 0xff;
2518*53ee8cc1Swenshuai.xi item[6] = (u32NalOffset >> 26) & 0x0f; //including broken bit
2519*53ee8cc1Swenshuai.xi item[7] = 0;
2520*53ee8cc1Swenshuai.xi }
2521*53ee8cc1Swenshuai.xi else
2522*53ee8cc1Swenshuai.xi {
2523*53ee8cc1Swenshuai.xi item[0] = u32NalLen & 0xff;
2524*53ee8cc1Swenshuai.xi item[1] = (u32NalLen >> 8) & 0xff;
2525*53ee8cc1Swenshuai.xi item[2] = ((u32NalLen >> 16) & 0x1f) | ((u32NalOffset << 5) & 0xe0);
2526*53ee8cc1Swenshuai.xi item[3] = (u32NalOffset >> 3) & 0xff;
2527*53ee8cc1Swenshuai.xi item[4] = (u32NalOffset >> 11) & 0xff;
2528*53ee8cc1Swenshuai.xi item[5] = (u32NalOffset >> 19) & 0xff;
2529*53ee8cc1Swenshuai.xi item[6] = (u32NalOffset >> 27) & 0x07; //including broken bit
2530*53ee8cc1Swenshuai.xi item[7] = 0;
2531*53ee8cc1Swenshuai.xi }
2532*53ee8cc1Swenshuai.xi
2533*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2534*53ee8cc1Swenshuai.xi {
2535*53ee8cc1Swenshuai.xi u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR + (pHVDHalContext->u32VP8BBUWptr << 3));
2536*53ee8cc1Swenshuai.xi }
2537*53ee8cc1Swenshuai.xi else
2538*53ee8cc1Swenshuai.xi {
2539*53ee8cc1Swenshuai.xi // add nal entry
2540*53ee8cc1Swenshuai.xi u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR + (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr << 3));
2541*53ee8cc1Swenshuai.xi }
2542*53ee8cc1Swenshuai.xi
2543*53ee8cc1Swenshuai.xi HVD_memcpy((void *) u32Adr, (void *) item, 8);
2544*53ee8cc1Swenshuai.xi
2545*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
2546*53ee8cc1Swenshuai.xi
2547*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("addr=0x%lx, bbu wptr=0x%x\n", (unsigned long)MsOS_VA2PA(u32Adr), pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr);
2548*53ee8cc1Swenshuai.xi
2549*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2550*53ee8cc1Swenshuai.xi {
2551*53ee8cc1Swenshuai.xi pHVDHalContext->u32VP8BBUWptr = u32BBUNewWptr;
2552*53ee8cc1Swenshuai.xi }
2553*53ee8cc1Swenshuai.xi else
2554*53ee8cc1Swenshuai.xi {
2555*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr = u32BBUNewWptr;
2556*53ee8cc1Swenshuai.xi }
2557*53ee8cc1Swenshuai.xi
2558*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
2559*53ee8cc1Swenshuai.xi }
2560*53ee8cc1Swenshuai.xi
_HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id,MS_U32 u32NalOffset,MS_U32 u32NalLen,MS_U32 u32NalOffset2,MS_U32 u32NalLen2)2561*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen, MS_U32 u32NalOffset2, MS_U32 u32NalLen2)
2562*53ee8cc1Swenshuai.xi {
2563*53ee8cc1Swenshuai.xi MS_U8 item[8];
2564*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2565*53ee8cc1Swenshuai.xi MS_VIRT u32Adr = 0;
2566*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2567*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2568*53ee8cc1Swenshuai.xi MS_PHY u32VP8_BBU_DRAM_ST_ADDR_BS4 = pShm->u32HVD_BBU2_DRAM_ST_ADDR;
2569*53ee8cc1Swenshuai.xi
2570*53ee8cc1Swenshuai.xi /*
2571*53ee8cc1Swenshuai.xi printf("nal2 offset=0x%x, len=0x%x\n",
2572*53ee8cc1Swenshuai.xi u32NalOffset2, u32NalLen2);
2573*53ee8cc1Swenshuai.xi */
2574*53ee8cc1Swenshuai.xi
2575*53ee8cc1Swenshuai.xi item[0] = u32NalLen2 & 0xff;
2576*53ee8cc1Swenshuai.xi item[1] = (u32NalLen2 >> 8) & 0xff;
2577*53ee8cc1Swenshuai.xi item[2] = ((u32NalLen2 >> 16) & 0x1f) | ((u32NalOffset2 << 5) & 0xe0);
2578*53ee8cc1Swenshuai.xi item[3] = (u32NalOffset2 >> 3) & 0xff;
2579*53ee8cc1Swenshuai.xi item[4] = (u32NalOffset2 >> 11) & 0xff;
2580*53ee8cc1Swenshuai.xi item[5] = (u32NalOffset2 >> 19) & 0xff;
2581*53ee8cc1Swenshuai.xi item[6] = (u32NalOffset2 >> 27) & 0x07;
2582*53ee8cc1Swenshuai.xi item[7] = 0;
2583*53ee8cc1Swenshuai.xi
2584*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2585*53ee8cc1Swenshuai.xi {
2586*53ee8cc1Swenshuai.xi u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS4 + (pHVDHalContext->u32VP8BBUWptr << 3));
2587*53ee8cc1Swenshuai.xi }
2588*53ee8cc1Swenshuai.xi else
2589*53ee8cc1Swenshuai.xi {
2590*53ee8cc1Swenshuai.xi u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS4 + (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr << 3));
2591*53ee8cc1Swenshuai.xi }
2592*53ee8cc1Swenshuai.xi
2593*53ee8cc1Swenshuai.xi HVD_memcpy((void *) u32Adr, (void *) item, 8);
2594*53ee8cc1Swenshuai.xi
2595*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
2596*53ee8cc1Swenshuai.xi
2597*53ee8cc1Swenshuai.xi return _HVD_EX_UpdateESWptr(u32Id, u32NalOffset, u32NalLen);
2598*53ee8cc1Swenshuai.xi }
2599*53ee8cc1Swenshuai.xi
_HVD_EX_GetVUIDispInfo(MS_U32 u32Id)2600*53ee8cc1Swenshuai.xi static MS_VIRT _HVD_EX_GetVUIDispInfo(MS_U32 u32Id)
2601*53ee8cc1Swenshuai.xi {
2602*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2603*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2604*53ee8cc1Swenshuai.xi
2605*53ee8cc1Swenshuai.xi if( ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC) ||
2606*53ee8cc1Swenshuai.xi ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC) ||
2607*53ee8cc1Swenshuai.xi ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC) )
2608*53ee8cc1Swenshuai.xi {
2609*53ee8cc1Swenshuai.xi MS_U16 i;
2610*53ee8cc1Swenshuai.xi MS_PHY u32VUIAddr;
2611*53ee8cc1Swenshuai.xi MS_U32 *pData = (MS_U32 *) &(pHVDHalContext->g_hvd_VUIINFO);
2612*53ee8cc1Swenshuai.xi
2613*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
2614*53ee8cc1Swenshuai.xi u32VUIAddr = pShm->u32AVC_VUIDispInfo_Addr;
2615*53ee8cc1Swenshuai.xi
2616*53ee8cc1Swenshuai.xi for (i = 0; i < sizeof(HVD_AVC_VUI_DISP_INFO); i += 4)
2617*53ee8cc1Swenshuai.xi {
2618*53ee8cc1Swenshuai.xi if (pShm->u32AVC_VUIDispInfo_Addr & VPU_QMEM_BASE)
2619*53ee8cc1Swenshuai.xi {
2620*53ee8cc1Swenshuai.xi *pData = HAL_VPU_EX_MemRead(u32VUIAddr + i);
2621*53ee8cc1Swenshuai.xi }
2622*53ee8cc1Swenshuai.xi else
2623*53ee8cc1Swenshuai.xi {
2624*53ee8cc1Swenshuai.xi *pData = *((MS_U32 *) MsOS_PA2KSEG1(u32VUIAddr + i + pCtrl->MemMap.u32CodeBufAddr));
2625*53ee8cc1Swenshuai.xi }
2626*53ee8cc1Swenshuai.xi pData++;
2627*53ee8cc1Swenshuai.xi }
2628*53ee8cc1Swenshuai.xi }
2629*53ee8cc1Swenshuai.xi else
2630*53ee8cc1Swenshuai.xi {
2631*53ee8cc1Swenshuai.xi memset(&(pHVDHalContext->g_hvd_VUIINFO), 0, sizeof(HVD_AVC_VUI_DISP_INFO));
2632*53ee8cc1Swenshuai.xi }
2633*53ee8cc1Swenshuai.xi
2634*53ee8cc1Swenshuai.xi return (MS_VIRT) &(pHVDHalContext->g_hvd_VUIINFO);
2635*53ee8cc1Swenshuai.xi }
2636*53ee8cc1Swenshuai.xi
_HVD_EX_GetBBUQNumb(MS_U32 u32Id)2637*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetBBUQNumb(MS_U32 u32Id)
2638*53ee8cc1Swenshuai.xi {
2639*53ee8cc1Swenshuai.xi MS_U32 u32ReadPtr = 0;
2640*53ee8cc1Swenshuai.xi MS_U32 eRet = 0;
2641*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2642*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2643*53ee8cc1Swenshuai.xi
2644*53ee8cc1Swenshuai.xi u32ReadPtr = _HVD_EX_GetBBUReadptr(u32Id);
2645*53ee8cc1Swenshuai.xi MS_U32 u32WritePtr = 0;
2646*53ee8cc1Swenshuai.xi
2647*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2648*53ee8cc1Swenshuai.xi {
2649*53ee8cc1Swenshuai.xi u32WritePtr = pHVDHalContext->u32VP8BBUWptr;
2650*53ee8cc1Swenshuai.xi }
2651*53ee8cc1Swenshuai.xi else
2652*53ee8cc1Swenshuai.xi {
2653*53ee8cc1Swenshuai.xi u32WritePtr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
2654*53ee8cc1Swenshuai.xi }
2655*53ee8cc1Swenshuai.xi
2656*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("idx=%x, bbu rptr=%x, bbu wptr=%x\n", u8Idx, u32ReadPtr, u32WritePtr);
2657*53ee8cc1Swenshuai.xi
2658*53ee8cc1Swenshuai.xi if (u32WritePtr >= u32ReadPtr)
2659*53ee8cc1Swenshuai.xi {
2660*53ee8cc1Swenshuai.xi eRet = u32WritePtr - u32ReadPtr;
2661*53ee8cc1Swenshuai.xi }
2662*53ee8cc1Swenshuai.xi else
2663*53ee8cc1Swenshuai.xi {
2664*53ee8cc1Swenshuai.xi eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - (u32ReadPtr - u32WritePtr);
2665*53ee8cc1Swenshuai.xi }
2666*53ee8cc1Swenshuai.xi
2667*53ee8cc1Swenshuai.xi #if 0
2668*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr >= u32ReadPtr)
2669*53ee8cc1Swenshuai.xi {
2670*53ee8cc1Swenshuai.xi eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr - u32ReadPtr;
2671*53ee8cc1Swenshuai.xi }
2672*53ee8cc1Swenshuai.xi else
2673*53ee8cc1Swenshuai.xi {
2674*53ee8cc1Swenshuai.xi eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - (u32ReadPtr - pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr);
2675*53ee8cc1Swenshuai.xi }
2676*53ee8cc1Swenshuai.xi
2677*53ee8cc1Swenshuai.xi #endif
2678*53ee8cc1Swenshuai.xi return eRet;
2679*53ee8cc1Swenshuai.xi }
2680*53ee8cc1Swenshuai.xi
_HVD_EX_GetPTSQNumb(MS_U32 u32Id)2681*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSQNumb(MS_U32 u32Id)
2682*53ee8cc1Swenshuai.xi {
2683*53ee8cc1Swenshuai.xi MS_U32 u32ReadPtr = 0;
2684*53ee8cc1Swenshuai.xi MS_U32 eRet = 0;
2685*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2686*53ee8cc1Swenshuai.xi
2687*53ee8cc1Swenshuai.xi u32ReadPtr = _HVD_EX_GetPTSTableRptr(u32Id);
2688*53ee8cc1Swenshuai.xi
2689*53ee8cc1Swenshuai.xi if (u32ReadPtr >= MAX_PTS_TABLE_SIZE)
2690*53ee8cc1Swenshuai.xi {
2691*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("PTS table Read Ptr(%x) > max table size(%x) \n", u32ReadPtr,
2692*53ee8cc1Swenshuai.xi (MS_U32) MAX_PTS_TABLE_SIZE);
2693*53ee8cc1Swenshuai.xi return 0;
2694*53ee8cc1Swenshuai.xi }
2695*53ee8cc1Swenshuai.xi
2696*53ee8cc1Swenshuai.xi u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2697*53ee8cc1Swenshuai.xi
2698*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr >= u32ReadPtr)
2699*53ee8cc1Swenshuai.xi {
2700*53ee8cc1Swenshuai.xi eRet = pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr - u32ReadPtr;
2701*53ee8cc1Swenshuai.xi }
2702*53ee8cc1Swenshuai.xi else
2703*53ee8cc1Swenshuai.xi {
2704*53ee8cc1Swenshuai.xi eRet = MAX_PTS_TABLE_SIZE - (u32ReadPtr - pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
2705*53ee8cc1Swenshuai.xi }
2706*53ee8cc1Swenshuai.xi
2707*53ee8cc1Swenshuai.xi return eRet;
2708*53ee8cc1Swenshuai.xi }
2709*53ee8cc1Swenshuai.xi
2710*53ee8cc1Swenshuai.xi #if 0
2711*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_IsHevcInterlaceField(MS_U32 u32Id)
2712*53ee8cc1Swenshuai.xi {
2713*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2714*53ee8cc1Swenshuai.xi
2715*53ee8cc1Swenshuai.xi return pShm->u32CodecType == E_HVD_Codec_HEVC && pShm->DispInfo.u8Interlace == 1;
2716*53ee8cc1Swenshuai.xi }
2717*53ee8cc1Swenshuai.xi #endif //20170110
2718*53ee8cc1Swenshuai.xi
_HVD_EX_GetNextDispFrame(MS_U32 u32Id)2719*53ee8cc1Swenshuai.xi static HVD_Frm_Information *_HVD_EX_GetNextDispFrame(MS_U32 u32Id)
2720*53ee8cc1Swenshuai.xi {
2721*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2722*53ee8cc1Swenshuai.xi MS_U16 u16QNum = pShm->u16DispQNumb;
2723*53ee8cc1Swenshuai.xi MS_U16 u16QPtr = pShm->u16DispQPtr;
2724*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2725*53ee8cc1Swenshuai.xi
2726*53ee8cc1Swenshuai.xi //static volatile HVD_Frm_Information *pHvdFrm = NULL;
2727*53ee8cc1Swenshuai.xi HVD_Frm_Information *pHvdFrm = (HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
2728*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
2729*53ee8cc1Swenshuai.xi MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
2730*53ee8cc1Swenshuai.xi
2731*53ee8cc1Swenshuai.xi if(bMVC)
2732*53ee8cc1Swenshuai.xi {
2733*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
2734*53ee8cc1Swenshuai.xi {
2735*53ee8cc1Swenshuai.xi MS_U16 u16RealQPtr = pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex;
2736*53ee8cc1Swenshuai.xi MS_U16 u16UsedFrm = 0;
2737*53ee8cc1Swenshuai.xi MS_U16 u16ResvFrmNum = ((u16RealQPtr % 2) == 0) ? 1 : 0; // need to check the next frame num is exist when get first frame.
2738*53ee8cc1Swenshuai.xi if (u16RealQPtr != u16QPtr)
2739*53ee8cc1Swenshuai.xi {
2740*53ee8cc1Swenshuai.xi if (u16RealQPtr > u16QPtr)
2741*53ee8cc1Swenshuai.xi {
2742*53ee8cc1Swenshuai.xi u16UsedFrm = u16RealQPtr - u16QPtr;
2743*53ee8cc1Swenshuai.xi }
2744*53ee8cc1Swenshuai.xi else
2745*53ee8cc1Swenshuai.xi {
2746*53ee8cc1Swenshuai.xi u16UsedFrm = pShm->u16DispQSize - (u16QPtr - u16RealQPtr);
2747*53ee8cc1Swenshuai.xi }
2748*53ee8cc1Swenshuai.xi }
2749*53ee8cc1Swenshuai.xi
2750*53ee8cc1Swenshuai.xi if (u16QNum > (u16UsedFrm + u16ResvFrmNum))
2751*53ee8cc1Swenshuai.xi {
2752*53ee8cc1Swenshuai.xi u16QNum -= u16UsedFrm;
2753*53ee8cc1Swenshuai.xi u16QPtr = u16RealQPtr;
2754*53ee8cc1Swenshuai.xi pHvdFrm = (HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
2755*53ee8cc1Swenshuai.xi
2756*53ee8cc1Swenshuai.xi if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
2757*53ee8cc1Swenshuai.xi {
2758*53ee8cc1Swenshuai.xi if ((u16QPtr % 2) == 0)
2759*53ee8cc1Swenshuai.xi {
2760*53ee8cc1Swenshuai.xi HVD_Frm_Information *pHvdFrmNext = (HVD_Frm_Information*)&pShm->DispQueue[u16QPtr + 1];
2761*53ee8cc1Swenshuai.xi
2762*53ee8cc1Swenshuai.xi if (pHvdFrmNext->u32Status != E_HVD_DISPQ_STATUS_INIT)
2763*53ee8cc1Swenshuai.xi {
2764*53ee8cc1Swenshuai.xi return NULL;
2765*53ee8cc1Swenshuai.xi }
2766*53ee8cc1Swenshuai.xi
2767*53ee8cc1Swenshuai.xi //ALOGE("G1: %x", pHvdFrm->u32PrivateData);
2768*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData = pHvdFrm->u32PrivateData;
2769*53ee8cc1Swenshuai.xi }
2770*53ee8cc1Swenshuai.xi else
2771*53ee8cc1Swenshuai.xi {
2772*53ee8cc1Swenshuai.xi //ALOGE("G2: %x", (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData);
2773*53ee8cc1Swenshuai.xi //pShm->UpdateQueue[pShm->u16UpdateQWtPtr] = (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData;
2774*53ee8cc1Swenshuai.xi //pShm->u16UpdateQWtPtr = (pShm->u16UpdateQWtPtr + 1) % HVD_DISP_QUEUE_MAX_SIZE;
2775*53ee8cc1Swenshuai.xi
2776*53ee8cc1Swenshuai.xi HVD_Frm_Information *pHvdFrmPrv = (HVD_Frm_Information*)&pShm->DispQueue[u16QPtr - 1]; // must be odd
2777*53ee8cc1Swenshuai.xi pHvdFrmPrv->u32Status = E_HVD_DISPQ_STATUS_VIEW;
2778*53ee8cc1Swenshuai.xi pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
2779*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData);
2780*53ee8cc1Swenshuai.xi }
2781*53ee8cc1Swenshuai.xi pHVDHalContext->_u16DispOutSideQPtr[u8Idx] = u16QPtr;
2782*53ee8cc1Swenshuai.xi u16QPtr++;
2783*53ee8cc1Swenshuai.xi if (u16QPtr == pShm->u16DispQSize) u16QPtr = 0;
2784*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = u16QPtr;
2785*53ee8cc1Swenshuai.xi
2786*53ee8cc1Swenshuai.xi return (HVD_Frm_Information*)(MS_VIRT)pHvdFrm;
2787*53ee8cc1Swenshuai.xi }
2788*53ee8cc1Swenshuai.xi }
2789*53ee8cc1Swenshuai.xi
2790*53ee8cc1Swenshuai.xi return NULL;
2791*53ee8cc1Swenshuai.xi }
2792*53ee8cc1Swenshuai.xi
2793*53ee8cc1Swenshuai.xi /* Add for Mobile Platform by Ted Sun */
2794*53ee8cc1Swenshuai.xi #if 0
2795*53ee8cc1Swenshuai.xi if (u16QNum > HVD_DISPQ_PREFETCH_COUNT*3)
2796*53ee8cc1Swenshuai.xi {
2797*53ee8cc1Swenshuai.xi u16QNum = HVD_DISPQ_PREFETCH_COUNT*3;
2798*53ee8cc1Swenshuai.xi }
2799*53ee8cc1Swenshuai.xi #endif
2800*53ee8cc1Swenshuai.xi
2801*53ee8cc1Swenshuai.xi //printf("OQ:%d,DQ:%d.\n",pShm->u16DispQNumb,pShm->u16DecQNumb);
2802*53ee8cc1Swenshuai.xi //search the next frame to display
2803*53ee8cc1Swenshuai.xi while (u16QNum > 0)
2804*53ee8cc1Swenshuai.xi {
2805*53ee8cc1Swenshuai.xi //printf("Pr:%d,%d.[%ld,%ld,%ld,%ld].\n",u16QPtr,u16QNum,pShm->DispQueue[u16QPtr].u32Status,pShm->DispQueue[u16QPtr+1].u32Status,
2806*53ee8cc1Swenshuai.xi // pShm->DispQueue[u16QPtr+2].u32Status,pShm->DispQueue[u16QPtr+3].u32Status);
2807*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm = (HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2808*53ee8cc1Swenshuai.xi
2809*53ee8cc1Swenshuai.xi //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
2810*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2811*53ee8cc1Swenshuai.xi {
2812*53ee8cc1Swenshuai.xi /// For MVC. Output views after the pair of (base and depend) views were decoded.
2813*53ee8cc1Swenshuai.xi /// Check the depned view was initial when Output the base view.
2814*53ee8cc1Swenshuai.xi if((u16QPtr%2) == 0)
2815*53ee8cc1Swenshuai.xi {
2816*53ee8cc1Swenshuai.xi HVD_Frm_Information *pHvdFrm_sub = (HVD_Frm_Information *) &pShm->DispQueue[u16QPtr+1];
2817*53ee8cc1Swenshuai.xi //if(pHvdFrm_sub->u32Status != E_HVD_DISPQ_STATUS_INIT)
2818*53ee8cc1Swenshuai.xi if(pHvdFrm_sub->u32Status == E_HVD_DISPQ_STATUS_NONE)
2819*53ee8cc1Swenshuai.xi {
2820*53ee8cc1Swenshuai.xi ///printf("[MVC] %d is not E_HVD_DISPQ_STATUS_INIT (%ld).\n",u16QPtr+1,pHvdFrm_sub->u32Status);
2821*53ee8cc1Swenshuai.xi ///printf("Return NULL.\n");
2822*53ee8cc1Swenshuai.xi return NULL;
2823*53ee8cc1Swenshuai.xi }
2824*53ee8cc1Swenshuai.xi }
2825*53ee8cc1Swenshuai.xi
2826*53ee8cc1Swenshuai.xi //printf("V:%d.\n",u16QPtr);
2827*53ee8cc1Swenshuai.xi pHVDHalContext->_u16DispQPtr = u16QPtr;
2828*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW; /////Change its state!!
2829*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("FrameDone: %d, pHvdFrm=0x%lx, timestamp=%d\n", u16QPtr,
2830*53ee8cc1Swenshuai.xi (unsigned long) pHVDHalContext->pHvdFrm, pShm->DispQueue[u16QPtr].u32TimeStamp);
2831*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("<<< halHVD pts,idH = %lu, %lu [%x]\n", (unsigned long) pHVDHalContext->pHvdFrm->u32TimeStamp, (unsigned long) pHVDHalContext->pHvdFrm->u32ID_H, u16QPtr); //STS output
2832*53ee8cc1Swenshuai.xi return (HVD_Frm_Information *)(MS_VIRT) pHVDHalContext->pHvdFrm;
2833*53ee8cc1Swenshuai.xi }
2834*53ee8cc1Swenshuai.xi
2835*53ee8cc1Swenshuai.xi u16QNum--;
2836*53ee8cc1Swenshuai.xi //go to next frame in the dispQ
2837*53ee8cc1Swenshuai.xi u16QPtr++;
2838*53ee8cc1Swenshuai.xi
2839*53ee8cc1Swenshuai.xi if (u16QPtr >= pShm->u16DispQSize)
2840*53ee8cc1Swenshuai.xi {
2841*53ee8cc1Swenshuai.xi u16QPtr -= pShm->u16DispQSize; //wrap to the begin
2842*53ee8cc1Swenshuai.xi }
2843*53ee8cc1Swenshuai.xi }
2844*53ee8cc1Swenshuai.xi }
2845*53ee8cc1Swenshuai.xi else
2846*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
2847*53ee8cc1Swenshuai.xi {
2848*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
2849*53ee8cc1Swenshuai.xi {
2850*53ee8cc1Swenshuai.xi
2851*53ee8cc1Swenshuai.xi while (u16QNum != 0)
2852*53ee8cc1Swenshuai.xi {
2853*53ee8cc1Swenshuai.xi pHvdFrm = (HVD_Frm_Information*) &pShm->DispQueue[u16QPtr];
2854*53ee8cc1Swenshuai.xi
2855*53ee8cc1Swenshuai.xi if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
2856*53ee8cc1Swenshuai.xi {
2857*53ee8cc1Swenshuai.xi pHVDHalContext->_u16DispOutSideQPtr[u8Idx] = u16QPtr;
2858*53ee8cc1Swenshuai.xi pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
2859*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, pHvdFrm->u32PrivateData);
2860*53ee8cc1Swenshuai.xi return (HVD_Frm_Information*)(MS_VIRT)pHvdFrm;
2861*53ee8cc1Swenshuai.xi }
2862*53ee8cc1Swenshuai.xi u16QNum--;
2863*53ee8cc1Swenshuai.xi //go to next frame in the dispQ
2864*53ee8cc1Swenshuai.xi u16QPtr++;
2865*53ee8cc1Swenshuai.xi
2866*53ee8cc1Swenshuai.xi if (u16QPtr >= pShm->u16DispQSize)
2867*53ee8cc1Swenshuai.xi {
2868*53ee8cc1Swenshuai.xi u16QPtr = 0; //wrap to the begin
2869*53ee8cc1Swenshuai.xi }
2870*53ee8cc1Swenshuai.xi
2871*53ee8cc1Swenshuai.xi }
2872*53ee8cc1Swenshuai.xi
2873*53ee8cc1Swenshuai.xi
2874*53ee8cc1Swenshuai.xi
2875*53ee8cc1Swenshuai.xi return NULL;
2876*53ee8cc1Swenshuai.xi }
2877*53ee8cc1Swenshuai.xi /* Add for Mobile Platform by Ted Sun */
2878*53ee8cc1Swenshuai.xi #if 0
2879*53ee8cc1Swenshuai.xi if (u16QNum > HVD_DISPQ_PREFETCH_COUNT)
2880*53ee8cc1Swenshuai.xi {
2881*53ee8cc1Swenshuai.xi u16QNum = HVD_DISPQ_PREFETCH_COUNT;
2882*53ee8cc1Swenshuai.xi }
2883*53ee8cc1Swenshuai.xi #endif
2884*53ee8cc1Swenshuai.xi //printf("Q: %d %d\n", u16QNum, u16QPtr);
2885*53ee8cc1Swenshuai.xi //search the next frame to display
2886*53ee8cc1Swenshuai.xi while (u16QNum != 0)
2887*53ee8cc1Swenshuai.xi {
2888*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm = (HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2889*53ee8cc1Swenshuai.xi
2890*53ee8cc1Swenshuai.xi //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
2891*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2892*53ee8cc1Swenshuai.xi {
2893*53ee8cc1Swenshuai.xi pHVDHalContext->_u16DispQPtr = u16QPtr;
2894*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW; /////Change its state!!
2895*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("FrameDone: %d, pHvdFrm=0x%lx, timestamp=%d\n", u16QPtr,
2896*53ee8cc1Swenshuai.xi (unsigned long) pHVDHalContext->pHvdFrm, pShm->DispQueue[u16QPtr].u32TimeStamp);
2897*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("<<< halHVD pts,idH = %u, %u [%x]\n", pHVDHalContext->pHvdFrm->u32TimeStamp, pHVDHalContext->pHvdFrm->u32ID_H, u16QPtr); //STS output
2898*53ee8cc1Swenshuai.xi return (HVD_Frm_Information *)(MS_VIRT) pHVDHalContext->pHvdFrm;
2899*53ee8cc1Swenshuai.xi }
2900*53ee8cc1Swenshuai.xi
2901*53ee8cc1Swenshuai.xi u16QNum--;
2902*53ee8cc1Swenshuai.xi //go to next frame in the dispQ
2903*53ee8cc1Swenshuai.xi u16QPtr++;
2904*53ee8cc1Swenshuai.xi
2905*53ee8cc1Swenshuai.xi if (u16QPtr == pShm->u16DispQSize)
2906*53ee8cc1Swenshuai.xi {
2907*53ee8cc1Swenshuai.xi u16QPtr = 0; //wrap to the begin
2908*53ee8cc1Swenshuai.xi }
2909*53ee8cc1Swenshuai.xi }
2910*53ee8cc1Swenshuai.xi }
2911*53ee8cc1Swenshuai.xi
2912*53ee8cc1Swenshuai.xi return NULL;
2913*53ee8cc1Swenshuai.xi }
2914*53ee8cc1Swenshuai.xi
_HVD_EX_GetNextDispFrameExt(MS_U32 u32Id)2915*53ee8cc1Swenshuai.xi static HVD_Frm_Information_EXT_Entry *_HVD_EX_GetNextDispFrameExt(MS_U32 u32Id)
2916*53ee8cc1Swenshuai.xi {
2917*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2918*53ee8cc1Swenshuai.xi HVD_Frm_Information_EXT_Entry *pFrmInfoExt = NULL;
2919*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
2920*53ee8cc1Swenshuai.xi {
2921*53ee8cc1Swenshuai.xi HVD_Frm_Information_EXT *pVsyncBridgeExt = (HVD_Frm_Information_EXT *)HAL_HVD_EX_GetDispQExtShmAddr(u32Id);
2922*53ee8cc1Swenshuai.xi if(pVsyncBridgeExt != NULL)
2923*53ee8cc1Swenshuai.xi {
2924*53ee8cc1Swenshuai.xi pFrmInfoExt = &(pVsyncBridgeExt->stEntry[pHVDHalContext->_u16DispOutSideQPtr[u8Idx]]);
2925*53ee8cc1Swenshuai.xi }
2926*53ee8cc1Swenshuai.xi }
2927*53ee8cc1Swenshuai.xi return pFrmInfoExt;
2928*53ee8cc1Swenshuai.xi }
2929*53ee8cc1Swenshuai.xi
_HAL_EX_GetHwMaxPixel(MS_U32 u32Id)2930*53ee8cc1Swenshuai.xi static MS_U64 _HAL_EX_GetHwMaxPixel(MS_U32 u32Id)
2931*53ee8cc1Swenshuai.xi {
2932*53ee8cc1Swenshuai.xi #if (SUPPORT_EVD || SUPPORT_MSVP9)
2933*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2934*53ee8cc1Swenshuai.xi #endif
2935*53ee8cc1Swenshuai.xi MS_U64 u64Ret = 0;
2936*53ee8cc1Swenshuai.xi
2937*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2938*53ee8cc1Swenshuai.xi MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
2939*53ee8cc1Swenshuai.xi if (isEVD)
2940*53ee8cc1Swenshuai.xi {
2941*53ee8cc1Swenshuai.xi u64Ret = (MS_U64)HEVC_HW_MAX_PIXEL;
2942*53ee8cc1Swenshuai.xi }
2943*53ee8cc1Swenshuai.xi else
2944*53ee8cc1Swenshuai.xi #endif
2945*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
2946*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2947*53ee8cc1Swenshuai.xi {
2948*53ee8cc1Swenshuai.xi u64Ret = (MS_U64)VP9_HW_MAX_PIXEL;
2949*53ee8cc1Swenshuai.xi }
2950*53ee8cc1Swenshuai.xi else
2951*53ee8cc1Swenshuai.xi #endif
2952*53ee8cc1Swenshuai.xi {
2953*53ee8cc1Swenshuai.xi u64Ret = (MS_U64)HVD_HW_MAX_PIXEL;
2954*53ee8cc1Swenshuai.xi }
2955*53ee8cc1Swenshuai.xi
2956*53ee8cc1Swenshuai.xi return u64Ret;
2957*53ee8cc1Swenshuai.xi }
2958*53ee8cc1Swenshuai.xi
2959*53ee8cc1Swenshuai.xi MS_BOOL
HAL_HVD_EX_DispFrameAllViewed(MS_U32 u32Id)2960*53ee8cc1Swenshuai.xi HAL_HVD_EX_DispFrameAllViewed(MS_U32 u32Id)
2961*53ee8cc1Swenshuai.xi {
2962*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2963*53ee8cc1Swenshuai.xi MS_U16 u16QNum = pShm->u16DispQNumb;
2964*53ee8cc1Swenshuai.xi MS_U16 u16QPtr = pShm->u16DispQPtr;
2965*53ee8cc1Swenshuai.xi static volatile HVD_Frm_Information *pHvdFrm = NULL;
2966*53ee8cc1Swenshuai.xi
2967*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
2968*53ee8cc1Swenshuai.xi if (HAL_HVD_EX_CheckMVCID(u32Id))
2969*53ee8cc1Swenshuai.xi {
2970*53ee8cc1Swenshuai.xi if (u16QNum == 1) return TRUE;
2971*53ee8cc1Swenshuai.xi }
2972*53ee8cc1Swenshuai.xi #endif
2973*53ee8cc1Swenshuai.xi
2974*53ee8cc1Swenshuai.xi while (u16QNum != 0)
2975*53ee8cc1Swenshuai.xi {
2976*53ee8cc1Swenshuai.xi pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2977*53ee8cc1Swenshuai.xi if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2978*53ee8cc1Swenshuai.xi {
2979*53ee8cc1Swenshuai.xi return FALSE;
2980*53ee8cc1Swenshuai.xi }
2981*53ee8cc1Swenshuai.xi u16QNum--;
2982*53ee8cc1Swenshuai.xi u16QPtr++;
2983*53ee8cc1Swenshuai.xi
2984*53ee8cc1Swenshuai.xi if (u16QPtr >= pShm->u16DispQSize)
2985*53ee8cc1Swenshuai.xi {
2986*53ee8cc1Swenshuai.xi u16QPtr = 0; //wrap to the begin
2987*53ee8cc1Swenshuai.xi }
2988*53ee8cc1Swenshuai.xi }
2989*53ee8cc1Swenshuai.xi
2990*53ee8cc1Swenshuai.xi return TRUE;
2991*53ee8cc1Swenshuai.xi }
_HVD_EX_GetDrvCtrl(MS_U32 u32Id)2992*53ee8cc1Swenshuai.xi static HVD_EX_Drv_Ctrl *_HVD_EX_GetDrvCtrl(MS_U32 u32Id)
2993*53ee8cc1Swenshuai.xi {
2994*53ee8cc1Swenshuai.xi MS_U8 u8DrvId = (0xFF & (u32Id >> 16));
2995*53ee8cc1Swenshuai.xi
2996*53ee8cc1Swenshuai.xi return &(_pHVDCtrls[u8DrvId]);
2997*53ee8cc1Swenshuai.xi }
2998*53ee8cc1Swenshuai.xi
_HVD_EX_GetStreamIdx(MS_U32 u32Id)2999*53ee8cc1Swenshuai.xi MS_U8 _HVD_EX_GetStreamIdx(MS_U32 u32Id)
3000*53ee8cc1Swenshuai.xi {
3001*53ee8cc1Swenshuai.xi MS_U8 u8OffsetIdx = 0;
3002*53ee8cc1Swenshuai.xi MS_U8 u8SidBaseMask = 0xF0;
3003*53ee8cc1Swenshuai.xi HAL_HVD_StreamId eSidBase = (HAL_HVD_StreamId) (u32Id >> 8 & u8SidBaseMask);
3004*53ee8cc1Swenshuai.xi
3005*53ee8cc1Swenshuai.xi switch (eSidBase)
3006*53ee8cc1Swenshuai.xi {
3007*53ee8cc1Swenshuai.xi case E_HAL_HVD_MAIN_STREAM_BASE:
3008*53ee8cc1Swenshuai.xi {
3009*53ee8cc1Swenshuai.xi u8OffsetIdx = 0;
3010*53ee8cc1Swenshuai.xi break;
3011*53ee8cc1Swenshuai.xi }
3012*53ee8cc1Swenshuai.xi case E_HAL_VPU_SUB_STREAM_BASE:
3013*53ee8cc1Swenshuai.xi {
3014*53ee8cc1Swenshuai.xi u8OffsetIdx = 1;
3015*53ee8cc1Swenshuai.xi break;
3016*53ee8cc1Swenshuai.xi }
3017*53ee8cc1Swenshuai.xi case E_HAL_VPU_MVC_STREAM_BASE:
3018*53ee8cc1Swenshuai.xi {
3019*53ee8cc1Swenshuai.xi u8OffsetIdx = 0;
3020*53ee8cc1Swenshuai.xi break;
3021*53ee8cc1Swenshuai.xi }
3022*53ee8cc1Swenshuai.xi #ifdef VDEC3
3023*53ee8cc1Swenshuai.xi case E_HAL_VPU_N_STREAM_BASE:
3024*53ee8cc1Swenshuai.xi {
3025*53ee8cc1Swenshuai.xi u8OffsetIdx = (u32Id>>8) & 0xF;
3026*53ee8cc1Swenshuai.xi break;
3027*53ee8cc1Swenshuai.xi }
3028*53ee8cc1Swenshuai.xi #endif
3029*53ee8cc1Swenshuai.xi default:
3030*53ee8cc1Swenshuai.xi {
3031*53ee8cc1Swenshuai.xi u8OffsetIdx = 0;
3032*53ee8cc1Swenshuai.xi break;
3033*53ee8cc1Swenshuai.xi }
3034*53ee8cc1Swenshuai.xi }
3035*53ee8cc1Swenshuai.xi
3036*53ee8cc1Swenshuai.xi return u8OffsetIdx;
3037*53ee8cc1Swenshuai.xi }
3038*53ee8cc1Swenshuai.xi /*
3039*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_HVDInUsed(void)
3040*53ee8cc1Swenshuai.xi {
3041*53ee8cc1Swenshuai.xi MS_U32 i = 0;
3042*53ee8cc1Swenshuai.xi for(i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
3043*53ee8cc1Swenshuai.xi {
3044*53ee8cc1Swenshuai.xi if(TRUE == pHVDHalContext->_stHVDStream[i].bUsed)
3045*53ee8cc1Swenshuai.xi {
3046*53ee8cc1Swenshuai.xi return TRUE;
3047*53ee8cc1Swenshuai.xi }
3048*53ee8cc1Swenshuai.xi }
3049*53ee8cc1Swenshuai.xi return FALSE;
3050*53ee8cc1Swenshuai.xi }
3051*53ee8cc1Swenshuai.xi */
3052*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetShmAddr(MS_U32 u32Id)3053*53ee8cc1Swenshuai.xi MS_VIRT HAL_HVD_EX_GetShmAddr(MS_U32 u32Id)
3054*53ee8cc1Swenshuai.xi {
3055*53ee8cc1Swenshuai.xi MS_PHY u32PhyAddr = 0x0;
3056*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3057*53ee8cc1Swenshuai.xi
3058*53ee8cc1Swenshuai.xi if (pCtrl->MemMap.u32CodeBufAddr == 0)
3059*53ee8cc1Swenshuai.xi {
3060*53ee8cc1Swenshuai.xi return 0;
3061*53ee8cc1Swenshuai.xi }
3062*53ee8cc1Swenshuai.xi
3063*53ee8cc1Swenshuai.xi u32PhyAddr = HAL_VPU_EX_GetShareInfoAddr(u32Id);
3064*53ee8cc1Swenshuai.xi
3065*53ee8cc1Swenshuai.xi if (u32PhyAddr == 0xFFFFFFFFUL)
3066*53ee8cc1Swenshuai.xi {
3067*53ee8cc1Swenshuai.xi u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr + (HAL_VPU_EX_GetTaskId(u32Id) * HVD_FW_MEM_OFFSET) + HVD_SHARE_MEM_ST_OFFSET;
3068*53ee8cc1Swenshuai.xi }
3069*53ee8cc1Swenshuai.xi else
3070*53ee8cc1Swenshuai.xi {
3071*53ee8cc1Swenshuai.xi // TEE, common + share_info
3072*53ee8cc1Swenshuai.xi u32PhyAddr += COMMON_AREA_SIZE;
3073*53ee8cc1Swenshuai.xi }
3074*53ee8cc1Swenshuai.xi
3075*53ee8cc1Swenshuai.xi return MsOS_PA2KSEG1(u32PhyAddr);
3076*53ee8cc1Swenshuai.xi }
3077*53ee8cc1Swenshuai.xi /*
3078*53ee8cc1Swenshuai.xi void HAL_HVD_MVDMiuClientSel(MS_U8 u8MiuSel)
3079*53ee8cc1Swenshuai.xi {
3080*53ee8cc1Swenshuai.xi if (u8MiuSel == 0)
3081*53ee8cc1Swenshuai.xi {
3082*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(MIU_CLIENT_SELECT_GP2, 0, MIU_CLIENT_SELECT_GP2_MVD);
3083*53ee8cc1Swenshuai.xi }
3084*53ee8cc1Swenshuai.xi else
3085*53ee8cc1Swenshuai.xi {
3086*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(MIU_CLIENT_SELECT_GP2, MIU_CLIENT_SELECT_GP2_MVD, MIU_CLIENT_SELECT_GP2_MVD);
3087*53ee8cc1Swenshuai.xi }
3088*53ee8cc1Swenshuai.xi }
3089*53ee8cc1Swenshuai.xi */
3090*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetDispQExtShmAddr(MS_U32 u32Id)3091*53ee8cc1Swenshuai.xi MS_VIRT HAL_HVD_EX_GetDispQExtShmAddr(MS_U32 u32Id)
3092*53ee8cc1Swenshuai.xi {
3093*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3094*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3095*53ee8cc1Swenshuai.xi
3096*53ee8cc1Swenshuai.xi if (pCtrl->MemMap.u32CodeBufAddr == 0 || pShm == NULL)
3097*53ee8cc1Swenshuai.xi {
3098*53ee8cc1Swenshuai.xi return 0;
3099*53ee8cc1Swenshuai.xi }
3100*53ee8cc1Swenshuai.xi
3101*53ee8cc1Swenshuai.xi MS_PHY u32PhyAddr = 0x0;
3102*53ee8cc1Swenshuai.xi #if 0
3103*53ee8cc1Swenshuai.xi u32PhyAddr = HAL_VPU_EX_GetShareInfoAddr(u32Id);
3104*53ee8cc1Swenshuai.xi
3105*53ee8cc1Swenshuai.xi if (u32PhyAddr == 0xFFFFFFFF)
3106*53ee8cc1Swenshuai.xi {
3107*53ee8cc1Swenshuai.xi u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr + (HAL_VPU_EX_GetTaskId(u32Id) * HVD_FW_MEM_OFFSET);
3108*53ee8cc1Swenshuai.xi }
3109*53ee8cc1Swenshuai.xi #endif
3110*53ee8cc1Swenshuai.xi u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr;
3111*53ee8cc1Swenshuai.xi u32PhyAddr += pShm->u32DISPQUEUE_EXT_ST_ADDR; //with HVD_FW_MEM_OFFSET
3112*53ee8cc1Swenshuai.xi
3113*53ee8cc1Swenshuai.xi return MsOS_PA2KSEG1(u32PhyAddr);
3114*53ee8cc1Swenshuai.xi }
3115*53ee8cc1Swenshuai.xi
3116*53ee8cc1Swenshuai.xi
3117*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
3118*53ee8cc1Swenshuai.xi
3119*53ee8cc1Swenshuai.xi
3120*53ee8cc1Swenshuai.xi #ifdef __ARM_NEON__
3121*53ee8cc1Swenshuai.xi #include <arm_neon.h>
tile4x4_to_raster_8(MS_U8 * raster,MS_U8 * tile,MS_U32 stride,MS_U32 tile_w,MS_U32 tile_h)3122*53ee8cc1Swenshuai.xi static void tile4x4_to_raster_8(MS_U8* raster, MS_U8* tile, MS_U32 stride, MS_U32 tile_w, MS_U32 tile_h)
3123*53ee8cc1Swenshuai.xi {
3124*53ee8cc1Swenshuai.xi uint32x4x4_t data, data2;
3125*53ee8cc1Swenshuai.xi MS_U8* raster2 = raster + tile_w * 4;
3126*53ee8cc1Swenshuai.xi
3127*53ee8cc1Swenshuai.xi data = vld4q_u32((const uint32_t *)tile);
3128*53ee8cc1Swenshuai.xi data2 = vld4q_u32((const uint32_t *)(tile + tile_w * tile_h * 4));
3129*53ee8cc1Swenshuai.xi
3130*53ee8cc1Swenshuai.xi vst1q_u32((uint32_t *)raster, data.val[0]);
3131*53ee8cc1Swenshuai.xi raster += stride;
3132*53ee8cc1Swenshuai.xi vst1q_u32((uint32_t *)raster, data.val[1]);
3133*53ee8cc1Swenshuai.xi raster += stride;
3134*53ee8cc1Swenshuai.xi vst1q_u32((uint32_t *)raster, data.val[2]);
3135*53ee8cc1Swenshuai.xi raster += stride;
3136*53ee8cc1Swenshuai.xi vst1q_u32((uint32_t *)raster, data.val[3]);
3137*53ee8cc1Swenshuai.xi
3138*53ee8cc1Swenshuai.xi
3139*53ee8cc1Swenshuai.xi vst1q_u32((uint32_t *)raster2, data2.val[0]);
3140*53ee8cc1Swenshuai.xi raster2 += stride;
3141*53ee8cc1Swenshuai.xi vst1q_u32((uint32_t *)raster2, data2.val[1]);
3142*53ee8cc1Swenshuai.xi raster2 += stride;
3143*53ee8cc1Swenshuai.xi vst1q_u32((uint32_t *)raster2, data2.val[2]);
3144*53ee8cc1Swenshuai.xi raster2 += stride;
3145*53ee8cc1Swenshuai.xi vst1q_u32((uint32_t *)raster2, data2.val[3]);
3146*53ee8cc1Swenshuai.xi }
3147*53ee8cc1Swenshuai.xi #else
tile4x4_to_raster_4(MS_U8 * raster,MS_U8 * tile,MS_U32 stride)3148*53ee8cc1Swenshuai.xi static void tile4x4_to_raster_4(MS_U8* raster, MS_U8* tile, MS_U32 stride)
3149*53ee8cc1Swenshuai.xi {
3150*53ee8cc1Swenshuai.xi MS_U8* tile0 = tile;
3151*53ee8cc1Swenshuai.xi MS_U8* tile1 = tile+16;
3152*53ee8cc1Swenshuai.xi MS_U8* tile2 = tile+32;
3153*53ee8cc1Swenshuai.xi MS_U8* tile3 = tile+48;
3154*53ee8cc1Swenshuai.xi int i;
3155*53ee8cc1Swenshuai.xi
3156*53ee8cc1Swenshuai.xi for (i=0; i<4; i++) {
3157*53ee8cc1Swenshuai.xi raster[i] = tile0[i];
3158*53ee8cc1Swenshuai.xi raster[4+i] = tile1[i];
3159*53ee8cc1Swenshuai.xi raster[8+i] = tile2[i];
3160*53ee8cc1Swenshuai.xi raster[12+i] = tile3[i];
3161*53ee8cc1Swenshuai.xi }
3162*53ee8cc1Swenshuai.xi
3163*53ee8cc1Swenshuai.xi for (i=0; i<4; i++) {
3164*53ee8cc1Swenshuai.xi raster[stride+i] = tile0[4+i];
3165*53ee8cc1Swenshuai.xi raster[stride+4+i] = tile1[4+i];
3166*53ee8cc1Swenshuai.xi raster[stride+8+i] = tile2[4+i];
3167*53ee8cc1Swenshuai.xi raster[stride+12+i] = tile3[4+i];
3168*53ee8cc1Swenshuai.xi }
3169*53ee8cc1Swenshuai.xi
3170*53ee8cc1Swenshuai.xi for (i=0; i<4; i++) {
3171*53ee8cc1Swenshuai.xi raster[2*stride+i] = tile0[8+i];
3172*53ee8cc1Swenshuai.xi raster[2*stride+4+i] = tile1[8+i];
3173*53ee8cc1Swenshuai.xi raster[2*stride+8+i] = tile2[8+i];
3174*53ee8cc1Swenshuai.xi raster[2*stride+12+i] = tile3[8+i];
3175*53ee8cc1Swenshuai.xi }
3176*53ee8cc1Swenshuai.xi
3177*53ee8cc1Swenshuai.xi for (i=0; i<4; i++) {
3178*53ee8cc1Swenshuai.xi raster[3*stride+i] = tile0[12+i];
3179*53ee8cc1Swenshuai.xi raster[3*stride+4+i] = tile1[12+i];
3180*53ee8cc1Swenshuai.xi raster[3*stride+8+i] = tile2[12+i];
3181*53ee8cc1Swenshuai.xi raster[3*stride+12+i] = tile3[12+i];
3182*53ee8cc1Swenshuai.xi }
3183*53ee8cc1Swenshuai.xi }
3184*53ee8cc1Swenshuai.xi #endif
3185*53ee8cc1Swenshuai.xi
_HVD_EX_PpTask_Create(MS_U32 u32Id,HVD_EX_Stream * pstHVDStream)3186*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_PpTask_Create(MS_U32 u32Id, HVD_EX_Stream *pstHVDStream)
3187*53ee8cc1Swenshuai.xi {
3188*53ee8cc1Swenshuai.xi MS_S32 s32HvdPpTaskId = MsOS_CreateTask((TaskEntry)_HAL_HVD_EX_PostProc_Task,
3189*53ee8cc1Swenshuai.xi u32Id,
3190*53ee8cc1Swenshuai.xi E_TASK_PRI_MEDIUM,
3191*53ee8cc1Swenshuai.xi TRUE,
3192*53ee8cc1Swenshuai.xi NULL,
3193*53ee8cc1Swenshuai.xi 32, // stack size..
3194*53ee8cc1Swenshuai.xi "HVD_PostProcess_task");
3195*53ee8cc1Swenshuai.xi
3196*53ee8cc1Swenshuai.xi if (s32HvdPpTaskId < 0)
3197*53ee8cc1Swenshuai.xi {
3198*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Pp Task create failed\n");
3199*53ee8cc1Swenshuai.xi
3200*53ee8cc1Swenshuai.xi return FALSE;
3201*53ee8cc1Swenshuai.xi }
3202*53ee8cc1Swenshuai.xi
3203*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("Pp Task create success\n");
3204*53ee8cc1Swenshuai.xi pstHVDStream->s32HvdPpTaskId = s32HvdPpTaskId;
3205*53ee8cc1Swenshuai.xi
3206*53ee8cc1Swenshuai.xi return TRUE;
3207*53ee8cc1Swenshuai.xi }
3208*53ee8cc1Swenshuai.xi
tile_offset(MS_U32 x,MS_U32 y,MS_U32 w,MS_U32 h,MS_U32 stride)3209*53ee8cc1Swenshuai.xi static MS_U32 tile_offset(MS_U32 x, MS_U32 y, MS_U32 w, MS_U32 h, MS_U32 stride)
3210*53ee8cc1Swenshuai.xi {
3211*53ee8cc1Swenshuai.xi return y * stride * h + x * w * h;
3212*53ee8cc1Swenshuai.xi }
3213*53ee8cc1Swenshuai.xi
raster_offset(MS_U32 x,MS_U32 y,MS_U32 w,MS_U32 h,MS_U32 stride)3214*53ee8cc1Swenshuai.xi static MS_U32 raster_offset(MS_U32 x, MS_U32 y, MS_U32 w, MS_U32 h, MS_U32 stride)
3215*53ee8cc1Swenshuai.xi {
3216*53ee8cc1Swenshuai.xi return y * stride * h + x * w;
3217*53ee8cc1Swenshuai.xi }
3218*53ee8cc1Swenshuai.xi
tile4x4_to_raster(MS_U8 * raster,MS_U8 * tile,MS_U32 stride)3219*53ee8cc1Swenshuai.xi static void tile4x4_to_raster(MS_U8* raster, MS_U8* tile, MS_U32 stride)
3220*53ee8cc1Swenshuai.xi {
3221*53ee8cc1Swenshuai.xi raster[0] = tile[0];
3222*53ee8cc1Swenshuai.xi raster[1] = tile[1];
3223*53ee8cc1Swenshuai.xi raster[2] = tile[2];
3224*53ee8cc1Swenshuai.xi raster[3] = tile[3];
3225*53ee8cc1Swenshuai.xi raster[stride] = tile[4];
3226*53ee8cc1Swenshuai.xi raster[stride + 1] = tile[5];
3227*53ee8cc1Swenshuai.xi raster[stride + 2] = tile[6];
3228*53ee8cc1Swenshuai.xi raster[stride + 3] = tile[7];
3229*53ee8cc1Swenshuai.xi raster[2 * stride] = tile[8];
3230*53ee8cc1Swenshuai.xi raster[2 * stride + 1] = tile[9];
3231*53ee8cc1Swenshuai.xi raster[2 * stride + 2] = tile[10];
3232*53ee8cc1Swenshuai.xi raster[2 * stride + 3] = tile[11];
3233*53ee8cc1Swenshuai.xi raster[3 * stride] = tile[12];
3234*53ee8cc1Swenshuai.xi raster[3 * stride + 1] = tile[13];
3235*53ee8cc1Swenshuai.xi raster[3 * stride + 2] = tile[14];
3236*53ee8cc1Swenshuai.xi raster[3 * stride + 3] = tile[15];
3237*53ee8cc1Swenshuai.xi }
3238*53ee8cc1Swenshuai.xi
tiled4x4pic_to_raster_new(MS_U8 * dst,MS_U8 * src,MS_U32 w,MS_U32 h,MS_U32 raster_stride)3239*53ee8cc1Swenshuai.xi static void tiled4x4pic_to_raster_new(MS_U8* dst, MS_U8* src, MS_U32 w, MS_U32 h, MS_U32 raster_stride)
3240*53ee8cc1Swenshuai.xi {
3241*53ee8cc1Swenshuai.xi const MS_U32 tile_w = 4;
3242*53ee8cc1Swenshuai.xi const MS_U32 tile_h = 4;
3243*53ee8cc1Swenshuai.xi MS_U32 tile_stride = w;
3244*53ee8cc1Swenshuai.xi MS_U32 x, y;
3245*53ee8cc1Swenshuai.xi MS_U8 *dst1, *dst2;
3246*53ee8cc1Swenshuai.xi MS_U8 *src1, *src2;
3247*53ee8cc1Swenshuai.xi
3248*53ee8cc1Swenshuai.xi #ifdef __ARM_NEON__
3249*53ee8cc1Swenshuai.xi // To overlap load and store, handle two blocks at the same time.
3250*53ee8cc1Swenshuai.xi dst1 = dst;
3251*53ee8cc1Swenshuai.xi src1 = src;
3252*53ee8cc1Swenshuai.xi for (y = 0; y < h / tile_h; y++)
3253*53ee8cc1Swenshuai.xi {
3254*53ee8cc1Swenshuai.xi dst2 = dst1;
3255*53ee8cc1Swenshuai.xi src2 = src1;
3256*53ee8cc1Swenshuai.xi for (x = 0; x <= (w/tile_w - 8); x+=8)
3257*53ee8cc1Swenshuai.xi {
3258*53ee8cc1Swenshuai.xi tile4x4_to_raster_8(
3259*53ee8cc1Swenshuai.xi dst2,
3260*53ee8cc1Swenshuai.xi src2,
3261*53ee8cc1Swenshuai.xi raster_stride, tile_w, tile_h);
3262*53ee8cc1Swenshuai.xi dst2 += tile_w * 8;
3263*53ee8cc1Swenshuai.xi src2 += tile_w * tile_h * 8;
3264*53ee8cc1Swenshuai.xi }
3265*53ee8cc1Swenshuai.xi dst1 += raster_stride * tile_h;
3266*53ee8cc1Swenshuai.xi src1 += tile_stride * tile_h;
3267*53ee8cc1Swenshuai.xi for (; x < w / tile_w; x++)
3268*53ee8cc1Swenshuai.xi {
3269*53ee8cc1Swenshuai.xi tile4x4_to_raster(
3270*53ee8cc1Swenshuai.xi dst + raster_offset(x, y, tile_w, tile_h, raster_stride),
3271*53ee8cc1Swenshuai.xi src + tile_offset(x, y, tile_w, tile_h, tile_stride),
3272*53ee8cc1Swenshuai.xi raster_stride);
3273*53ee8cc1Swenshuai.xi }
3274*53ee8cc1Swenshuai.xi }
3275*53ee8cc1Swenshuai.xi #else
3276*53ee8cc1Swenshuai.xi dst1 = NULL;
3277*53ee8cc1Swenshuai.xi src1 = NULL;
3278*53ee8cc1Swenshuai.xi dst2 = NULL;
3279*53ee8cc1Swenshuai.xi src2 = NULL;
3280*53ee8cc1Swenshuai.xi
3281*53ee8cc1Swenshuai.xi for (y = 0; y < h / tile_h; y++)
3282*53ee8cc1Swenshuai.xi {
3283*53ee8cc1Swenshuai.xi for (x = 0; x <= (w/tile_w - 4); x+=4)
3284*53ee8cc1Swenshuai.xi {
3285*53ee8cc1Swenshuai.xi tile4x4_to_raster_4(
3286*53ee8cc1Swenshuai.xi dst + raster_offset(x, y, tile_w, tile_h, raster_stride),
3287*53ee8cc1Swenshuai.xi src + tile_offset(x, y, tile_w, tile_h, tile_stride),
3288*53ee8cc1Swenshuai.xi raster_stride);
3289*53ee8cc1Swenshuai.xi }
3290*53ee8cc1Swenshuai.xi for (; x < w / tile_w; x++)
3291*53ee8cc1Swenshuai.xi {
3292*53ee8cc1Swenshuai.xi tile4x4_to_raster(
3293*53ee8cc1Swenshuai.xi dst + raster_offset(x, y, tile_w, tile_h, raster_stride),
3294*53ee8cc1Swenshuai.xi src + tile_offset(x, y, tile_w, tile_h, tile_stride),
3295*53ee8cc1Swenshuai.xi raster_stride);
3296*53ee8cc1Swenshuai.xi }
3297*53ee8cc1Swenshuai.xi }
3298*53ee8cc1Swenshuai.xi #endif
3299*53ee8cc1Swenshuai.xi }
3300*53ee8cc1Swenshuai.xi
3301*53ee8cc1Swenshuai.xi #define FLUSH_CACHE_SIZE (256 * 1024)
3302*53ee8cc1Swenshuai.xi
_HAL_HVD_EX_Inv_Cache(void * pVA,MS_U32 u32Size)3303*53ee8cc1Swenshuai.xi static void _HAL_HVD_EX_Inv_Cache(void *pVA, MS_U32 u32Size)
3304*53ee8cc1Swenshuai.xi {
3305*53ee8cc1Swenshuai.xi // To improve performance, just flush the first FLUSH_CACHE_SIZE bytes of data
3306*53ee8cc1Swenshuai.xi if (u32Size > FLUSH_CACHE_SIZE)
3307*53ee8cc1Swenshuai.xi u32Size = FLUSH_CACHE_SIZE;
3308*53ee8cc1Swenshuai.xi
3309*53ee8cc1Swenshuai.xi MsOS_MPool_Dcache_Flush((MS_VIRT)pVA, u32Size);//20170110
3310*53ee8cc1Swenshuai.xi }
3311*53ee8cc1Swenshuai.xi
_HAL_HVD_EX_Flush_Cache(void * pVA,MS_U32 u32Size)3312*53ee8cc1Swenshuai.xi static void _HAL_HVD_EX_Flush_Cache(void *pVA, MS_U32 u32Size)
3313*53ee8cc1Swenshuai.xi {
3314*53ee8cc1Swenshuai.xi MS_U32 u32SkipSize = 0;
3315*53ee8cc1Swenshuai.xi
3316*53ee8cc1Swenshuai.xi // To improve performance, just flush the last FLUSH_CACHE_SIZE bytes of data
3317*53ee8cc1Swenshuai.xi if (u32Size > FLUSH_CACHE_SIZE)
3318*53ee8cc1Swenshuai.xi {
3319*53ee8cc1Swenshuai.xi u32SkipSize = u32Size - FLUSH_CACHE_SIZE;
3320*53ee8cc1Swenshuai.xi u32Size = FLUSH_CACHE_SIZE;
3321*53ee8cc1Swenshuai.xi }
3322*53ee8cc1Swenshuai.xi
3323*53ee8cc1Swenshuai.xi MsOS_MPool_Dcache_Flush(((MS_VIRT)pVA) + u32SkipSize, u32Size);
3324*53ee8cc1Swenshuai.xi }
3325*53ee8cc1Swenshuai.xi
_HAL_HVD_EX_PostProc_Task(MS_U32 u32Id)3326*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_PostProc_Task(MS_U32 u32Id)
3327*53ee8cc1Swenshuai.xi {
3328*53ee8cc1Swenshuai.xi HVD_EX_Stream *pstHVDStream = pHVDHalContext->_stHVDStream + _HVD_EX_GetStreamIdx(u32Id);
3329*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3330*53ee8cc1Swenshuai.xi MS_U32 u32SrcMiuSel, u32DstMiuSel;
3331*53ee8cc1Swenshuai.xi MS_U16 u16Width = 0, u16Height = 0, u16TileWidth = 0;
3332*53ee8cc1Swenshuai.xi
3333*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[%s-%d] Start\n", __FUNCTION__, __LINE__);
3334*53ee8cc1Swenshuai.xi
3335*53ee8cc1Swenshuai.xi pstHVDStream->ePpTaskState = E_HAL_HVD_STATE_RUNNING;
3336*53ee8cc1Swenshuai.xi
3337*53ee8cc1Swenshuai.xi while (pstHVDStream->ePpTaskState != E_HAL_HVD_STATE_STOP)
3338*53ee8cc1Swenshuai.xi {
3339*53ee8cc1Swenshuai.xi if (pstHVDStream->ePpTaskState == E_HAL_HVD_STATE_PAUSING)
3340*53ee8cc1Swenshuai.xi pstHVDStream->ePpTaskState = E_HAL_HVD_STATE_PAUSE_DONE;
3341*53ee8cc1Swenshuai.xi
3342*53ee8cc1Swenshuai.xi HVD_Delay_ms(1); // FIXME
3343*53ee8cc1Swenshuai.xi
3344*53ee8cc1Swenshuai.xi if (pstHVDStream->ePpTaskState != E_HAL_HVD_STATE_RUNNING)
3345*53ee8cc1Swenshuai.xi continue;
3346*53ee8cc1Swenshuai.xi
3347*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
3348*53ee8cc1Swenshuai.xi
3349*53ee8cc1Swenshuai.xi while (pShm->u8PpQueueRPtr != pShm->u8PpQueueWPtr)
3350*53ee8cc1Swenshuai.xi {
3351*53ee8cc1Swenshuai.xi MS_U8 *pSrcVA, *pDstVA;
3352*53ee8cc1Swenshuai.xi MS_U32 u32SrcPA, u32DstPA;
3353*53ee8cc1Swenshuai.xi HVD_Frm_Information *pFrmInfo = (HVD_Frm_Information *)&pShm->DispQueue[pShm->u8PpQueueRPtr];
3354*53ee8cc1Swenshuai.xi //HVD_EX_MSG_DBG("[%s-%d] width: %d, height = %d, pitch = %d\n", __FUNCTION__, __LINE__, pFrmInfo->u16Width, pFrmInfo->u16Height, pFrmInfo->u16Pitch);
3355*53ee8cc1Swenshuai.xi
3356*53ee8cc1Swenshuai.xi if ((u16Width != pFrmInfo->u16Width) || (u16Height != pFrmInfo->u16Height))
3357*53ee8cc1Swenshuai.xi {
3358*53ee8cc1Swenshuai.xi HVD_Display_Info *pDispInfo = (HVD_Display_Info *) HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_DISP_INFO_ADDR);
3359*53ee8cc1Swenshuai.xi
3360*53ee8cc1Swenshuai.xi u16Width = pFrmInfo->u16Width;
3361*53ee8cc1Swenshuai.xi u16Height = pFrmInfo->u16Height;
3362*53ee8cc1Swenshuai.xi u16TileWidth = NEXT_MULTIPLE(pFrmInfo->u16Pitch - pDispInfo->u16CropRight, 8);
3363*53ee8cc1Swenshuai.xi }
3364*53ee8cc1Swenshuai.xi
3365*53ee8cc1Swenshuai.xi // Luma
3366*53ee8cc1Swenshuai.xi u32SrcMiuSel = pFrmInfo->u2Luma1Miu;
3367*53ee8cc1Swenshuai.xi u32DstMiuSel = pFrmInfo->u2Luma0Miu;
3368*53ee8cc1Swenshuai.xi
3369*53ee8cc1Swenshuai.xi _miu_offset_to_phy(u32SrcMiuSel, pFrmInfo->u32PpInLumaAddr, u32SrcPA);
3370*53ee8cc1Swenshuai.xi _miu_offset_to_phy(u32DstMiuSel, pFrmInfo->u32LumaAddr, u32DstPA);
3371*53ee8cc1Swenshuai.xi
3372*53ee8cc1Swenshuai.xi pSrcVA = (MS_U8*) MS_PA2KSEG0(u32SrcPA);
3373*53ee8cc1Swenshuai.xi pDstVA = (MS_U8*) MS_PA2KSEG0(u32DstPA);
3374*53ee8cc1Swenshuai.xi
3375*53ee8cc1Swenshuai.xi _HAL_HVD_EX_Inv_Cache(pSrcVA, u16TileWidth * pFrmInfo->u16Height);
3376*53ee8cc1Swenshuai.xi
3377*53ee8cc1Swenshuai.xi tiled4x4pic_to_raster_new(pDstVA, pSrcVA, u16TileWidth, pFrmInfo->u16Height, pFrmInfo->u16Pitch);
3378*53ee8cc1Swenshuai.xi
3379*53ee8cc1Swenshuai.xi _HAL_HVD_EX_Flush_Cache(pDstVA, pFrmInfo->u16Pitch * pFrmInfo->u16Height);
3380*53ee8cc1Swenshuai.xi
3381*53ee8cc1Swenshuai.xi // Chroma
3382*53ee8cc1Swenshuai.xi u32SrcMiuSel = pFrmInfo->u2Chroma1Miu;
3383*53ee8cc1Swenshuai.xi u32DstMiuSel = pFrmInfo->u2Chroma0Miu;
3384*53ee8cc1Swenshuai.xi
3385*53ee8cc1Swenshuai.xi _miu_offset_to_phy(u32SrcMiuSel, pFrmInfo->u32PpInChromaAddr, u32SrcPA);
3386*53ee8cc1Swenshuai.xi _miu_offset_to_phy(u32DstMiuSel, pFrmInfo->u32ChromaAddr, u32DstPA);
3387*53ee8cc1Swenshuai.xi
3388*53ee8cc1Swenshuai.xi pSrcVA = (MS_U8*) MS_PA2KSEG0(u32SrcPA);
3389*53ee8cc1Swenshuai.xi pDstVA = (MS_U8*) MS_PA2KSEG0(u32DstPA);
3390*53ee8cc1Swenshuai.xi
3391*53ee8cc1Swenshuai.xi _HAL_HVD_EX_Inv_Cache(pSrcVA, u16TileWidth * pFrmInfo->u16Height / 2);
3392*53ee8cc1Swenshuai.xi
3393*53ee8cc1Swenshuai.xi tiled4x4pic_to_raster_new(pDstVA, pSrcVA, u16TileWidth, pFrmInfo->u16Height/2, pFrmInfo->u16Pitch);
3394*53ee8cc1Swenshuai.xi
3395*53ee8cc1Swenshuai.xi _HAL_HVD_EX_Flush_Cache(pDstVA, pFrmInfo->u16Pitch * pFrmInfo->u16Height / 2);
3396*53ee8cc1Swenshuai.xi
3397*53ee8cc1Swenshuai.xi pShm->DispQueue[pShm->u8PpQueueRPtr].u32Status = E_HVD_DISPQ_STATUS_INIT;
3398*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_INC_DISPQ_NUM, 0);
3399*53ee8cc1Swenshuai.xi INC_VALUE(pShm->u8PpQueueRPtr, pShm->u8PpQueueSize);
3400*53ee8cc1Swenshuai.xi
3401*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
3402*53ee8cc1Swenshuai.xi
3403*53ee8cc1Swenshuai.xi if (pstHVDStream->ePpTaskState == E_HAL_HVD_STATE_PAUSING)
3404*53ee8cc1Swenshuai.xi break;
3405*53ee8cc1Swenshuai.xi
3406*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
3407*53ee8cc1Swenshuai.xi }
3408*53ee8cc1Swenshuai.xi }
3409*53ee8cc1Swenshuai.xi
3410*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[%s-%d] End\n", __FUNCTION__, __LINE__);
3411*53ee8cc1Swenshuai.xi
3412*53ee8cc1Swenshuai.xi return TRUE;
3413*53ee8cc1Swenshuai.xi }
3414*53ee8cc1Swenshuai.xi #endif
3415*53ee8cc1Swenshuai.xi
HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType)3416*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType)
3417*53ee8cc1Swenshuai.xi {
3418*53ee8cc1Swenshuai.xi #ifndef VDEC3
3419*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
3420*53ee8cc1Swenshuai.xi #endif
3421*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3422*53ee8cc1Swenshuai.xi MS_BOOL isEVD = FALSE;
3423*53ee8cc1Swenshuai.xi //MS_U8 u8MiuSel;
3424*53ee8cc1Swenshuai.xi //MS_U32 u32StartOffset;
3425*53ee8cc1Swenshuai.xi
3426*53ee8cc1Swenshuai.xi if(pCtrl == NULL)
3427*53ee8cc1Swenshuai.xi {
3428*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HAL_HVD_EX_InitHW Ctrl is NULL.\n");
3429*53ee8cc1Swenshuai.xi //return FALSE;
3430*53ee8cc1Swenshuai.xi goto RESET;
3431*53ee8cc1Swenshuai.xi }
3432*53ee8cc1Swenshuai.xi
3433*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3434*53ee8cc1Swenshuai.xi isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
3435*53ee8cc1Swenshuai.xi #endif
3436*53ee8cc1Swenshuai.xi
3437*53ee8cc1Swenshuai.xi // power on / reset HVD; set nal, es rw, bbu parser, release HVD engine
3438*53ee8cc1Swenshuai.xi // re-setup clock.
3439*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
3440*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP9 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3441*53ee8cc1Swenshuai.xi #endif
3442*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_HVDInUsed())
3443*53ee8cc1Swenshuai.xi {
3444*53ee8cc1Swenshuai.xi printf("HVD power on\n");
3445*53ee8cc1Swenshuai.xi HAL_HVD_EX_PowerCtrl(TRUE);
3446*53ee8cc1Swenshuai.xi }
3447*53ee8cc1Swenshuai.xi
3448*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3449*53ee8cc1Swenshuai.xi if (isEVD)
3450*53ee8cc1Swenshuai.xi {
3451*53ee8cc1Swenshuai.xi #ifdef VDEC3
3452*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_EVDInUsed())
3453*53ee8cc1Swenshuai.xi #endif
3454*53ee8cc1Swenshuai.xi {
3455*53ee8cc1Swenshuai.xi printf("EVD power on\n");
3456*53ee8cc1Swenshuai.xi HAL_EVD_EX_PowerCtrl(TRUE);
3457*53ee8cc1Swenshuai.xi }
3458*53ee8cc1Swenshuai.xi }
3459*53ee8cc1Swenshuai.xi #endif
3460*53ee8cc1Swenshuai.xi
3461*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
3462*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3463*53ee8cc1Swenshuai.xi {
3464*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_G2VP9InUsed())
3465*53ee8cc1Swenshuai.xi {
3466*53ee8cc1Swenshuai.xi printf("G2 VP9 power on\n");
3467*53ee8cc1Swenshuai.xi HAL_VP9_EX_PowerCtrl(TRUE);
3468*53ee8cc1Swenshuai.xi }
3469*53ee8cc1Swenshuai.xi }
3470*53ee8cc1Swenshuai.xi #endif
3471*53ee8cc1Swenshuai.xi
3472*53ee8cc1Swenshuai.xi if ((!HAL_VPU_EX_HVDInUsed()) && (DecoderType != E_VPU_EX_DECODER_MVD))
3473*53ee8cc1Swenshuai.xi {
3474*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[0].u32BBUWptr = 0; //main
3475*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[1].u32BBUWptr = 0; //sub
3476*53ee8cc1Swenshuai.xi pHVDHalContext->u32VP8BBUWptr = 0; //VP8
3477*53ee8cc1Swenshuai.xi _HVD_EX_ResetMainSubBBUWptr(u32Id);
3478*53ee8cc1Swenshuai.xi
3479*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_SWRST, HVD_REG_RESET_SWRST);
3480*53ee8cc1Swenshuai.xi
3481*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_IDB_MIU_256 , HVD_REG_RESET_IDB_MIU_256);
3482*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_MC_MIU_256 , HVD_REG_MC_MIU_256);
3483*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_MIU_256 , HVD_REG_RESET_MIU_256);
3484*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_MIU1_256 , HVD_REG_RESET_MIU1_256);
3485*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0 , HVD_REG_RESET_MIU_128);
3486*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0 , HVD_REG_RESET_MIU1_128);
3487*53ee8cc1Swenshuai.xi
3488*53ee8cc1Swenshuai.xi /*
3489*53ee8cc1Swenshuai.xi if((pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.bEnable) &&
3490*53ee8cc1Swenshuai.xi ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC))
3491*53ee8cc1Swenshuai.xi {
3492*53ee8cc1Swenshuai.xi if(pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufAddr >= HAL_MIU1_BASE)
3493*53ee8cc1Swenshuai.xi {
3494*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
3495*53ee8cc1Swenshuai.xi HAL_HVD_MVDMiuClientSel(1);
3496*53ee8cc1Swenshuai.xi _HAL_HVD_Release();
3497*53ee8cc1Swenshuai.xi }
3498*53ee8cc1Swenshuai.xi else
3499*53ee8cc1Swenshuai.xi {
3500*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
3501*53ee8cc1Swenshuai.xi HAL_HVD_MVDMiuClientSel(0);
3502*53ee8cc1Swenshuai.xi _HAL_HVD_Release();
3503*53ee8cc1Swenshuai.xi }
3504*53ee8cc1Swenshuai.xi }*/
3505*53ee8cc1Swenshuai.xi }
3506*53ee8cc1Swenshuai.xi
3507*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3508*53ee8cc1Swenshuai.xi if (isEVD)
3509*53ee8cc1Swenshuai.xi {
3510*53ee8cc1Swenshuai.xi #ifdef VDEC3
3511*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_EVDInUsed())
3512*53ee8cc1Swenshuai.xi #endif
3513*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_SWRST, EVD_REG_RESET_SWRST);
3514*53ee8cc1Swenshuai.xi }
3515*53ee8cc1Swenshuai.xi #endif
3516*53ee8cc1Swenshuai.xi
3517*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
3518*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3519*53ee8cc1Swenshuai.xi {
3520*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_G2VP9InUsed())
3521*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(VP9_REG_RESET, VP9_REG_RESET_SWRST, VP9_REG_RESET_SWRST);
3522*53ee8cc1Swenshuai.xi }
3523*53ee8cc1Swenshuai.xi #endif
3524*53ee8cc1Swenshuai.xi
3525*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3526*53ee8cc1Swenshuai.xi if (isEVD)
3527*53ee8cc1Swenshuai.xi {
3528*53ee8cc1Swenshuai.xi #ifdef VDEC3
3529*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_EVDInUsed())
3530*53ee8cc1Swenshuai.xi #endif
3531*53ee8cc1Swenshuai.xi {
3532*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3533*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_HK_HEVC_MODE, EVD_REG_RESET_HK_HEVC_MODE);
3534*53ee8cc1Swenshuai.xi }
3535*53ee8cc1Swenshuai.xi
3536*53ee8cc1Swenshuai.xi if ((E_HVD_INIT_MAIN_LIVE_STREAM == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK))
3537*53ee8cc1Swenshuai.xi ||(E_HVD_INIT_MAIN_FILE_TS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK)))
3538*53ee8cc1Swenshuai.xi {
3539*53ee8cc1Swenshuai.xi #ifdef VDEC3
3540*53ee8cc1Swenshuai.xi if (0 == pCtrl->u32BBUId)
3541*53ee8cc1Swenshuai.xi #else
3542*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
3543*53ee8cc1Swenshuai.xi #endif
3544*53ee8cc1Swenshuai.xi {
3545*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_HK_TSP2EVD_EN, EVD_REG_RESET_HK_TSP2EVD_EN); //for main-DTV mode
3546*53ee8cc1Swenshuai.xi }
3547*53ee8cc1Swenshuai.xi else
3548*53ee8cc1Swenshuai.xi {
3549*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_USE_HVD_MIU_EN, EVD_REG_RESET_USE_HVD_MIU_EN); //for sub-DTV mode
3550*53ee8cc1Swenshuai.xi }
3551*53ee8cc1Swenshuai.xi }
3552*53ee8cc1Swenshuai.xi goto RESET;
3553*53ee8cc1Swenshuai.xi }
3554*53ee8cc1Swenshuai.xi #endif
3555*53ee8cc1Swenshuai.xi
3556*53ee8cc1Swenshuai.xi // HVD4, from JANUS and later chip
3557*53ee8cc1Swenshuai.xi switch ((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK)
3558*53ee8cc1Swenshuai.xi {
3559*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_AVS:
3560*53ee8cc1Swenshuai.xi {
3561*53ee8cc1Swenshuai.xi #ifdef VDEC3
3562*53ee8cc1Swenshuai.xi if (0 == pCtrl->u32BBUId)
3563*53ee8cc1Swenshuai.xi #else
3564*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
3565*53ee8cc1Swenshuai.xi #endif
3566*53ee8cc1Swenshuai.xi {
3567*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0,
3568*53ee8cc1Swenshuai.xi HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
3569*53ee8cc1Swenshuai.xi }
3570*53ee8cc1Swenshuai.xi else
3571*53ee8cc1Swenshuai.xi {
3572*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0,
3573*53ee8cc1Swenshuai.xi HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
3574*53ee8cc1Swenshuai.xi }
3575*53ee8cc1Swenshuai.xi
3576*53ee8cc1Swenshuai.xi break;
3577*53ee8cc1Swenshuai.xi }
3578*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_RM:
3579*53ee8cc1Swenshuai.xi {
3580*53ee8cc1Swenshuai.xi #ifdef VDEC3
3581*53ee8cc1Swenshuai.xi if (0 == pCtrl->u32BBUId)
3582*53ee8cc1Swenshuai.xi #else
3583*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
3584*53ee8cc1Swenshuai.xi #endif
3585*53ee8cc1Swenshuai.xi {
3586*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0,
3587*53ee8cc1Swenshuai.xi HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
3588*53ee8cc1Swenshuai.xi
3589*53ee8cc1Swenshuai.xi if (pCtrl->InitParams.pRVFileInfo->RV_Version) // RV 9,10
3590*53ee8cc1Swenshuai.xi {
3591*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_RV9_DEC_MODE);
3592*53ee8cc1Swenshuai.xi }
3593*53ee8cc1Swenshuai.xi else // RV 8
3594*53ee8cc1Swenshuai.xi {
3595*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_RV9_DEC_MODE);
3596*53ee8cc1Swenshuai.xi }
3597*53ee8cc1Swenshuai.xi }
3598*53ee8cc1Swenshuai.xi else
3599*53ee8cc1Swenshuai.xi {
3600*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0,
3601*53ee8cc1Swenshuai.xi HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
3602*53ee8cc1Swenshuai.xi
3603*53ee8cc1Swenshuai.xi if (pCtrl->InitParams.pRVFileInfo->RV_Version) // RV 9,10
3604*53ee8cc1Swenshuai.xi {
3605*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_RV9_DEC_MODE_BS2);
3606*53ee8cc1Swenshuai.xi }
3607*53ee8cc1Swenshuai.xi else // RV 8
3608*53ee8cc1Swenshuai.xi {
3609*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_RV9_DEC_MODE_BS2);
3610*53ee8cc1Swenshuai.xi }
3611*53ee8cc1Swenshuai.xi
3612*53ee8cc1Swenshuai.xi }
3613*53ee8cc1Swenshuai.xi
3614*53ee8cc1Swenshuai.xi break;
3615*53ee8cc1Swenshuai.xi }
3616*53ee8cc1Swenshuai.xi default:
3617*53ee8cc1Swenshuai.xi {
3618*53ee8cc1Swenshuai.xi #ifdef VDEC3
3619*53ee8cc1Swenshuai.xi if (0 == pCtrl->u32BBUId)
3620*53ee8cc1Swenshuai.xi #else
3621*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
3622*53ee8cc1Swenshuai.xi #endif
3623*53ee8cc1Swenshuai.xi {
3624*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
3625*53ee8cc1Swenshuai.xi }
3626*53ee8cc1Swenshuai.xi else
3627*53ee8cc1Swenshuai.xi {
3628*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
3629*53ee8cc1Swenshuai.xi }
3630*53ee8cc1Swenshuai.xi break;
3631*53ee8cc1Swenshuai.xi }
3632*53ee8cc1Swenshuai.xi }
3633*53ee8cc1Swenshuai.xi
3634*53ee8cc1Swenshuai.xi RESET:
3635*53ee8cc1Swenshuai.xi //T9: use miu128bit
3636*53ee8cc1Swenshuai.xi #if 0
3637*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("(be)Miu128 bits Status = %x <<<<<<<\n", _HVD_Read2Byte(HVD_REG_RESET));
3638*53ee8cc1Swenshuai.xi
3639*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_HVDInUsed())
3640*53ee8cc1Swenshuai.xi {
3641*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_RESET, (_HVD_Read2Byte(HVD_REG_RESET) | HVD_REG_RESET_MIU_128));
3642*53ee8cc1Swenshuai.xi }
3643*53ee8cc1Swenshuai.xi
3644*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("(af)Miu128 bits Status = %x <<<<<<<\n", _HVD_Read2Byte(HVD_REG_RESET));
3645*53ee8cc1Swenshuai.xi #endif
3646*53ee8cc1Swenshuai.xi
3647*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3648*53ee8cc1Swenshuai.xi if (isEVD)
3649*53ee8cc1Swenshuai.xi {
3650*53ee8cc1Swenshuai.xi #ifdef VDEC3
3651*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_EVDInUsed())
3652*53ee8cc1Swenshuai.xi #endif
3653*53ee8cc1Swenshuai.xi {
3654*53ee8cc1Swenshuai.xi printf("EVD miu 256 bits\n");
3655*53ee8cc1Swenshuai.xi _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) & ~EVD_REG_RESET_MIU0_128 & ~EVD_REG_RESET_MIU1_128));
3656*53ee8cc1Swenshuai.xi _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) | EVD_REG_RESET_MIU0_256 | EVD_REG_RESET_MIU1_256));
3657*53ee8cc1Swenshuai.xi }
3658*53ee8cc1Swenshuai.xi }
3659*53ee8cc1Swenshuai.xi
3660*53ee8cc1Swenshuai.xi // This is for Clippers, Miami and Munich using 128 bits bbu
3661*53ee8cc1Swenshuai.xi if (isEVD)
3662*53ee8cc1Swenshuai.xi {
3663*53ee8cc1Swenshuai.xi printf("EVD BBU 256 bits\n");
3664*53ee8cc1Swenshuai.xi _HVD_Write2Byte(EVD_REG_BBU_MIU_WIDTH, EVD_REG_BBU_MIU_256);
3665*53ee8cc1Swenshuai.xi }
3666*53ee8cc1Swenshuai.xi #endif
3667*53ee8cc1Swenshuai.xi
3668*53ee8cc1Swenshuai.xi #if 0 //defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
3669*53ee8cc1Swenshuai.xi // Only ES buffer addrress needs to be set for VP8
3670*53ee8cc1Swenshuai.xi _HVD_EX_SetESBufferAddr(u32Id);
3671*53ee8cc1Swenshuai.xi #else
3672*53ee8cc1Swenshuai.xi if(DecoderType != E_VPU_EX_DECODER_MVD)
3673*53ee8cc1Swenshuai.xi {
3674*53ee8cc1Swenshuai.xi _HVD_EX_SetBufferAddr(u32Id);
3675*53ee8cc1Swenshuai.xi }
3676*53ee8cc1Swenshuai.xi #endif
3677*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_HVDInUsed())
3678*53ee8cc1Swenshuai.xi {
3679*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_SWRST);
3680*53ee8cc1Swenshuai.xi }
3681*53ee8cc1Swenshuai.xi
3682*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3683*53ee8cc1Swenshuai.xi if (isEVD)
3684*53ee8cc1Swenshuai.xi {
3685*53ee8cc1Swenshuai.xi #ifdef VDEC3
3686*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_EVDInUsed())
3687*53ee8cc1Swenshuai.xi #endif
3688*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, 0, EVD_REG_RESET_SWRST);
3689*53ee8cc1Swenshuai.xi }
3690*53ee8cc1Swenshuai.xi #endif
3691*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
3692*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3693*53ee8cc1Swenshuai.xi {
3694*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3695*53ee8cc1Swenshuai.xi
3696*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_G2VP9InUsed())
3697*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(VP9_REG_RESET, 0, VP9_REG_RESET_SWRST);
3698*53ee8cc1Swenshuai.xi
3699*53ee8cc1Swenshuai.xi if (pShm->u8FrmPostProcSupport & E_HVD_POST_PROC_DETILE)
3700*53ee8cc1Swenshuai.xi _HVD_EX_PpTask_Create(u32Id, &pHVDHalContext->_stHVDStream[_HVD_EX_GetStreamIdx(u32Id)]);
3701*53ee8cc1Swenshuai.xi }
3702*53ee8cc1Swenshuai.xi #endif
3703*53ee8cc1Swenshuai.xi
3704*53ee8cc1Swenshuai.xi return TRUE;
3705*53ee8cc1Swenshuai.xi }
3706*53ee8cc1Swenshuai.xi
HAL_HVD_EX_DeinitHW(void)3707*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_DeinitHW(void)
3708*53ee8cc1Swenshuai.xi {
3709*53ee8cc1Swenshuai.xi MS_U16 u16Timeout = 1000;
3710*53ee8cc1Swenshuai.xi
3711*53ee8cc1Swenshuai.xi _HVD_EX_SetMIUProtectMask(TRUE);
3712*53ee8cc1Swenshuai.xi
3713*53ee8cc1Swenshuai.xi #if SUPPORT_EVD //EVD using HVD DIU, it should be turn off EVD first
3714*53ee8cc1Swenshuai.xi HAL_EVD_EX_DeinitHW();
3715*53ee8cc1Swenshuai.xi #endif
3716*53ee8cc1Swenshuai.xi
3717*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_SWRST, HVD_REG_RESET_SWRST);
3718*53ee8cc1Swenshuai.xi
3719*53ee8cc1Swenshuai.xi while (u16Timeout)
3720*53ee8cc1Swenshuai.xi {
3721*53ee8cc1Swenshuai.xi if ((_HVD_Read2Byte(HVD_REG_RESET) & (HVD_REG_RESET_SWRST_FIN)) == (HVD_REG_RESET_SWRST_FIN))
3722*53ee8cc1Swenshuai.xi {
3723*53ee8cc1Swenshuai.xi break;
3724*53ee8cc1Swenshuai.xi }
3725*53ee8cc1Swenshuai.xi u16Timeout--;
3726*53ee8cc1Swenshuai.xi }
3727*53ee8cc1Swenshuai.xi
3728*53ee8cc1Swenshuai.xi HAL_HVD_EX_PowerCtrl(FALSE);
3729*53ee8cc1Swenshuai.xi
3730*53ee8cc1Swenshuai.xi _HVD_EX_SetMIUProtectMask(FALSE);
3731*53ee8cc1Swenshuai.xi
3732*53ee8cc1Swenshuai.xi return TRUE;
3733*53ee8cc1Swenshuai.xi }
3734*53ee8cc1Swenshuai.xi
HAL_HVD_EX_FlushMemory(void)3735*53ee8cc1Swenshuai.xi void HAL_HVD_EX_FlushMemory(void)
3736*53ee8cc1Swenshuai.xi {
3737*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
3738*53ee8cc1Swenshuai.xi }
3739*53ee8cc1Swenshuai.xi
HAL_HVD_EX_ReadMemory(void)3740*53ee8cc1Swenshuai.xi void HAL_HVD_EX_ReadMemory(void)
3741*53ee8cc1Swenshuai.xi {
3742*53ee8cc1Swenshuai.xi MsOS_ReadMemory();
3743*53ee8cc1Swenshuai.xi }
3744*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetDrvCtrlsBase(HVD_EX_Drv_Ctrl * pHVDCtrlsBase)3745*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetDrvCtrlsBase(HVD_EX_Drv_Ctrl *pHVDCtrlsBase)
3746*53ee8cc1Swenshuai.xi {
3747*53ee8cc1Swenshuai.xi _pHVDCtrls = pHVDCtrlsBase;
3748*53ee8cc1Swenshuai.xi }
3749*53ee8cc1Swenshuai.xi
HAL_HVD_EX_CheckMIUSel(MS_BOOL bChange)3750*53ee8cc1Swenshuai.xi void HAL_HVD_EX_CheckMIUSel(MS_BOOL bChange)
3751*53ee8cc1Swenshuai.xi {
3752*53ee8cc1Swenshuai.xi return;
3753*53ee8cc1Swenshuai.xi }
3754*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetHWVersionID(void)3755*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetHWVersionID(void)
3756*53ee8cc1Swenshuai.xi {
3757*53ee8cc1Swenshuai.xi return _HVD_Read2Byte(HVD_REG_REV_ID);
3758*53ee8cc1Swenshuai.xi }
3759*53ee8cc1Swenshuai.xi
3760*53ee8cc1Swenshuai.xi
HAL_HVD_EX_Init_Share_Mem(void)3761*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_Init_Share_Mem(void)
3762*53ee8cc1Swenshuai.xi {
3763*53ee8cc1Swenshuai.xi #if (defined(MSOS_TYPE_LINUX) || defined(MSOS_TYPE_ECOS) || defined(MSOS_TYPE_LINUX_KERNEL))
3764*53ee8cc1Swenshuai.xi #if !defined(SUPPORT_X_MODEL_FEATURE)
3765*53ee8cc1Swenshuai.xi MS_U32 u32ShmId;
3766*53ee8cc1Swenshuai.xi MS_VIRT u32Addr;
3767*53ee8cc1Swenshuai.xi MS_U32 u32BufSize;
3768*53ee8cc1Swenshuai.xi
3769*53ee8cc1Swenshuai.xi
3770*53ee8cc1Swenshuai.xi if (FALSE == MsOS_SHM_GetId( (MS_U8*)"Linux HVD HAL",
3771*53ee8cc1Swenshuai.xi sizeof(HVD_Hal_CTX),
3772*53ee8cc1Swenshuai.xi &u32ShmId,
3773*53ee8cc1Swenshuai.xi &u32Addr,
3774*53ee8cc1Swenshuai.xi &u32BufSize,
3775*53ee8cc1Swenshuai.xi MSOS_SHM_QUERY))
3776*53ee8cc1Swenshuai.xi {
3777*53ee8cc1Swenshuai.xi if (FALSE == MsOS_SHM_GetId((MS_U8*)"Linux HVD HAL",
3778*53ee8cc1Swenshuai.xi sizeof(HVD_Hal_CTX),
3779*53ee8cc1Swenshuai.xi &u32ShmId,
3780*53ee8cc1Swenshuai.xi &u32Addr,
3781*53ee8cc1Swenshuai.xi &u32BufSize,
3782*53ee8cc1Swenshuai.xi MSOS_SHM_CREATE))
3783*53ee8cc1Swenshuai.xi {
3784*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("[%s]SHM allocation failed!!!use global structure instead!!!\n",__FUNCTION__);
3785*53ee8cc1Swenshuai.xi if(pHVDHalContext == NULL)
3786*53ee8cc1Swenshuai.xi {
3787*53ee8cc1Swenshuai.xi pHVDHalContext = &gHVDHalContext;
3788*53ee8cc1Swenshuai.xi memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
3789*53ee8cc1Swenshuai.xi _HVD_EX_Context_Init_HAL();
3790*53ee8cc1Swenshuai.xi HVD_PRINT("[%s]Global structure init Success!!!\n",__FUNCTION__);
3791*53ee8cc1Swenshuai.xi }
3792*53ee8cc1Swenshuai.xi else
3793*53ee8cc1Swenshuai.xi {
3794*53ee8cc1Swenshuai.xi HVD_PRINT("[%s]Global structure exists!!!\n",__FUNCTION__);
3795*53ee8cc1Swenshuai.xi }
3796*53ee8cc1Swenshuai.xi //return FALSE;
3797*53ee8cc1Swenshuai.xi }
3798*53ee8cc1Swenshuai.xi else
3799*53ee8cc1Swenshuai.xi {
3800*53ee8cc1Swenshuai.xi memset((MS_U8*)u32Addr,0,sizeof(HVD_Hal_CTX));
3801*53ee8cc1Swenshuai.xi pHVDHalContext = (HVD_Hal_CTX*)u32Addr; // for one process
3802*53ee8cc1Swenshuai.xi _HVD_EX_Context_Init_HAL();
3803*53ee8cc1Swenshuai.xi }
3804*53ee8cc1Swenshuai.xi }
3805*53ee8cc1Swenshuai.xi else
3806*53ee8cc1Swenshuai.xi {
3807*53ee8cc1Swenshuai.xi pHVDHalContext = (HVD_Hal_CTX*)u32Addr; // for another process
3808*53ee8cc1Swenshuai.xi }
3809*53ee8cc1Swenshuai.xi #else
3810*53ee8cc1Swenshuai.xi if(pHVDHalContext == NULL)
3811*53ee8cc1Swenshuai.xi {
3812*53ee8cc1Swenshuai.xi pHVDHalContext = &gHVDHalContext;
3813*53ee8cc1Swenshuai.xi memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
3814*53ee8cc1Swenshuai.xi _HVD_EX_Context_Init_HAL();
3815*53ee8cc1Swenshuai.xi }
3816*53ee8cc1Swenshuai.xi #endif
3817*53ee8cc1Swenshuai.xi _HAL_HVD_MutexCreate();
3818*53ee8cc1Swenshuai.xi #else
3819*53ee8cc1Swenshuai.xi if(pHVDHalContext == NULL)
3820*53ee8cc1Swenshuai.xi {
3821*53ee8cc1Swenshuai.xi pHVDHalContext = &gHVDHalContext;
3822*53ee8cc1Swenshuai.xi memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
3823*53ee8cc1Swenshuai.xi _HVD_EX_Context_Init_HAL();
3824*53ee8cc1Swenshuai.xi }
3825*53ee8cc1Swenshuai.xi #endif
3826*53ee8cc1Swenshuai.xi
3827*53ee8cc1Swenshuai.xi return TRUE;
3828*53ee8cc1Swenshuai.xi }
3829*53ee8cc1Swenshuai.xi
3830*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetFreeStream(HAL_HVD_StreamType eStreamType)3831*53ee8cc1Swenshuai.xi HAL_HVD_StreamId HAL_HVD_EX_GetFreeStream(HAL_HVD_StreamType eStreamType)
3832*53ee8cc1Swenshuai.xi {
3833*53ee8cc1Swenshuai.xi MS_U32 i = 0;
3834*53ee8cc1Swenshuai.xi
3835*53ee8cc1Swenshuai.xi if (eStreamType == E_HAL_HVD_MVC_STREAM)
3836*53ee8cc1Swenshuai.xi {
3837*53ee8cc1Swenshuai.xi if ((FALSE == pHVDHalContext->_stHVDStream[0].bUsed) && (FALSE == pHVDHalContext->_stHVDStream[1].bUsed))
3838*53ee8cc1Swenshuai.xi return pHVDHalContext->_stHVDStream[0].eStreamId;
3839*53ee8cc1Swenshuai.xi }
3840*53ee8cc1Swenshuai.xi else if (eStreamType == E_HAL_HVD_MAIN_STREAM)
3841*53ee8cc1Swenshuai.xi {
3842*53ee8cc1Swenshuai.xi for (i = 0;
3843*53ee8cc1Swenshuai.xi i <
3844*53ee8cc1Swenshuai.xi ((E_HAL_HVD_MAIN_STREAM_MAX - E_HAL_HVD_MAIN_STREAM_BASE) +
3845*53ee8cc1Swenshuai.xi (E_HAL_HVD_SUB_STREAM_MAX - E_HAL_HVD_SUB_STREAM_BASE)); i++)
3846*53ee8cc1Swenshuai.xi {
3847*53ee8cc1Swenshuai.xi if ((E_HAL_HVD_MAIN_STREAM_BASE & pHVDHalContext->_stHVDStream[i].eStreamId) && (FALSE == pHVDHalContext->_stHVDStream[i].bUsed))
3848*53ee8cc1Swenshuai.xi {
3849*53ee8cc1Swenshuai.xi return pHVDHalContext->_stHVDStream[i].eStreamId;
3850*53ee8cc1Swenshuai.xi }
3851*53ee8cc1Swenshuai.xi }
3852*53ee8cc1Swenshuai.xi }
3853*53ee8cc1Swenshuai.xi else if (eStreamType == E_HAL_HVD_SUB_STREAM)
3854*53ee8cc1Swenshuai.xi {
3855*53ee8cc1Swenshuai.xi for (i = 0;
3856*53ee8cc1Swenshuai.xi i <
3857*53ee8cc1Swenshuai.xi ((E_HAL_HVD_MAIN_STREAM_MAX - E_HAL_HVD_MAIN_STREAM_BASE) +
3858*53ee8cc1Swenshuai.xi (E_HAL_HVD_SUB_STREAM_MAX - E_HAL_HVD_SUB_STREAM_BASE)); i++)
3859*53ee8cc1Swenshuai.xi {
3860*53ee8cc1Swenshuai.xi if ((E_HAL_HVD_SUB_STREAM_BASE & pHVDHalContext->_stHVDStream[i].eStreamId) && (FALSE == pHVDHalContext->_stHVDStream[i].bUsed))
3861*53ee8cc1Swenshuai.xi {
3862*53ee8cc1Swenshuai.xi return pHVDHalContext->_stHVDStream[i].eStreamId;
3863*53ee8cc1Swenshuai.xi }
3864*53ee8cc1Swenshuai.xi }
3865*53ee8cc1Swenshuai.xi }
3866*53ee8cc1Swenshuai.xi #ifdef VDEC3
3867*53ee8cc1Swenshuai.xi else if ((eStreamType >= E_HAL_HVD_N_STREAM) && (eStreamType < E_HAL_HVD_N_STREAM + HAL_HVD_EX_MAX_SUPPORT_STREAM))
3868*53ee8cc1Swenshuai.xi {
3869*53ee8cc1Swenshuai.xi i = eStreamType - E_HAL_HVD_N_STREAM;
3870*53ee8cc1Swenshuai.xi if (!pHVDHalContext->_stHVDStream[i].bUsed)
3871*53ee8cc1Swenshuai.xi return pHVDHalContext->_stHVDStream[i].eStreamId;
3872*53ee8cc1Swenshuai.xi }
3873*53ee8cc1Swenshuai.xi #endif
3874*53ee8cc1Swenshuai.xi
3875*53ee8cc1Swenshuai.xi return E_HAL_HVD_STREAM_NONE;
3876*53ee8cc1Swenshuai.xi }
3877*53ee8cc1Swenshuai.xi
HAL_HVD_EX_PowerCtrl(MS_BOOL bEnable)3878*53ee8cc1Swenshuai.xi void HAL_HVD_EX_PowerCtrl(MS_BOOL bEnable)
3879*53ee8cc1Swenshuai.xi {
3880*53ee8cc1Swenshuai.xi
3881*53ee8cc1Swenshuai.xi
3882*53ee8cc1Swenshuai.xi // _HVD_WriteWordMask(REG_TOP_CKG_EVD, ~TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
3883*53ee8cc1Swenshuai.xi const SYS_Info* sysInfo;
3884*53ee8cc1Swenshuai.xi sysInfo = MDrv_SYS_GetInfo();
3885*53ee8cc1Swenshuai.xi
3886*53ee8cc1Swenshuai.xi
3887*53ee8cc1Swenshuai.xi if (bEnable)
3888*53ee8cc1Swenshuai.xi {
3889*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, ~TOP_CKG_HVD_DIS, TOP_CKG_HVD_DIS);
3890*53ee8cc1Swenshuai.xi }
3891*53ee8cc1Swenshuai.xi else
3892*53ee8cc1Swenshuai.xi {
3893*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_DIS, TOP_CKG_HVD_DIS);
3894*53ee8cc1Swenshuai.xi }
3895*53ee8cc1Swenshuai.xi
3896*53ee8cc1Swenshuai.xi // fix to not inverse
3897*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, ~TOP_CKG_HVD_INV, TOP_CKG_HVD_INV);
3898*53ee8cc1Swenshuai.xi
3899*53ee8cc1Swenshuai.xi switch (pHVDHalContext->u32HVDClockType)
3900*53ee8cc1Swenshuai.xi {
3901*53ee8cc1Swenshuai.xi
3902*53ee8cc1Swenshuai.xi case 288: // for maldives only
3903*53ee8cc1Swenshuai.xi {
3904*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_288MHZ, TOP_CKG_HVD_CLK_MASK);
3905*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_172MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
3906*53ee8cc1Swenshuai.xi break;
3907*53ee8cc1Swenshuai.xi
3908*53ee8cc1Swenshuai.xi }
3909*53ee8cc1Swenshuai.xi case 240:
3910*53ee8cc1Swenshuai.xi {
3911*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_240MHZ, TOP_CKG_HVD_CLK_MASK);
3912*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_288MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
3913*53ee8cc1Swenshuai.xi break;
3914*53ee8cc1Swenshuai.xi }
3915*53ee8cc1Swenshuai.xi case 216:
3916*53ee8cc1Swenshuai.xi {
3917*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_216MHZ, TOP_CKG_HVD_CLK_MASK);
3918*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_240MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
3919*53ee8cc1Swenshuai.xi break;
3920*53ee8cc1Swenshuai.xi }
3921*53ee8cc1Swenshuai.xi case 172:
3922*53ee8cc1Swenshuai.xi {
3923*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_172MHZ, TOP_CKG_HVD_CLK_MASK);
3924*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_216MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
3925*53ee8cc1Swenshuai.xi break;
3926*53ee8cc1Swenshuai.xi }
3927*53ee8cc1Swenshuai.xi default:
3928*53ee8cc1Swenshuai.xi {
3929*53ee8cc1Swenshuai.xi // TODO://if(hvd_clk > miu_clk) set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 0
3930*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_240MHZ, TOP_CKG_HVD_CLK_MASK);
3931*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_288MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
3932*53ee8cc1Swenshuai.xi break;
3933*53ee8cc1Swenshuai.xi }
3934*53ee8cc1Swenshuai.xi }
3935*53ee8cc1Swenshuai.xi
3936*53ee8cc1Swenshuai.xi return;
3937*53ee8cc1Swenshuai.xi }
3938*53ee8cc1Swenshuai.xi
HAL_HVD_EX_InitRegBase(MS_VIRT u32RegBase)3939*53ee8cc1Swenshuai.xi void HAL_HVD_EX_InitRegBase(MS_VIRT u32RegBase)
3940*53ee8cc1Swenshuai.xi {
3941*53ee8cc1Swenshuai.xi u32HVDRegOSBase = u32RegBase;
3942*53ee8cc1Swenshuai.xi HAL_VPU_EX_InitRegBase(u32RegBase);
3943*53ee8cc1Swenshuai.xi }
3944*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetPreCtrlVariables(MS_U32 u32Id,MS_VIRT drvprectrl)3945*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetPreCtrlVariables(MS_U32 u32Id,MS_VIRT drvprectrl)
3946*53ee8cc1Swenshuai.xi {
3947*53ee8cc1Swenshuai.xi HVD_Pre_Ctrl *pHVDPreCtrl_in = (HVD_Pre_Ctrl*)drvprectrl;
3948*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3949*53ee8cc1Swenshuai.xi pHVDHalContext->pHVDPreCtrl_Hal[u8Idx] = pHVDPreCtrl_in;
3950*53ee8cc1Swenshuai.xi }
3951*53ee8cc1Swenshuai.xi
HAL_HVD_EX_InitVariables(MS_U32 u32Id)3952*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitVariables(MS_U32 u32Id)
3953*53ee8cc1Swenshuai.xi {
3954*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3955*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = NULL;
3956*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3957*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
3958*53ee8cc1Swenshuai.xi MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
3959*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
3960*53ee8cc1Swenshuai.xi
3961*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = 0;
3962*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt = 0;
3963*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = 0;
3964*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 0;
3965*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = 0xFFFF;
3966*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].bfirstGetFrmInfoDone = TRUE;
3967*53ee8cc1Swenshuai.xi int i;
3968*53ee8cc1Swenshuai.xi for(i = 0; i<HAL_HVD_EX_MAX_SUPPORT_STREAM;i++)
3969*53ee8cc1Swenshuai.xi pHVDHalContext->_s32VDEC_BBU_TaskId[i] = -1;
3970*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
3971*53ee8cc1Swenshuai.xi if(bMVC)
3972*53ee8cc1Swenshuai.xi {
3973*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32PTSPreWptr = 0;
3974*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32PTSByteCnt = 0;
3975*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUWptr = 0;
3976*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum = 0;
3977*53ee8cc1Swenshuai.xi }
3978*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
3979*53ee8cc1Swenshuai.xi
3980*53ee8cc1Swenshuai.xi // set a local copy of FW code address; assuming there is only one copy of FW,
3981*53ee8cc1Swenshuai.xi // no matter how many task will be created.
3982*53ee8cc1Swenshuai.xi
3983*53ee8cc1Swenshuai.xi pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3984*53ee8cc1Swenshuai.xi
3985*53ee8cc1Swenshuai.xi memset((void *) (pHVDHalContext->g_hvd_nal_fill_pair), 0, 16);
3986*53ee8cc1Swenshuai.xi
3987*53ee8cc1Swenshuai.xi // global variables
3988*53ee8cc1Swenshuai.xi pHVDHalContext->u32HVDCmdTimeout = pCtrl->u32CmdTimeout;
3989*53ee8cc1Swenshuai.xi
3990*53ee8cc1Swenshuai.xi
3991*53ee8cc1Swenshuai.xi // pHVDHalContext->u32VPUClockType = (MS_U32) pCtrl->InitParams.u16DecoderClock;
3992*53ee8cc1Swenshuai.xi // pHVDHalContext->u32HVDClockType = (MS_U32) pCtrl->InitParams.u16DecoderClock;
3993*53ee8cc1Swenshuai.xi // Create mutex
3994*53ee8cc1Swenshuai.xi //_HAL_HVD_MutexCreate();
3995*53ee8cc1Swenshuai.xi
3996*53ee8cc1Swenshuai.xi // fill HVD init variables
3997*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3998*53ee8cc1Swenshuai.xi {
3999*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = VP8_BBU_DRAM_TBL_ENTRY;
4000*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = VP8_BBU_DRAM_TBL_ENTRY_TH;
4001*53ee8cc1Swenshuai.xi }
4002*53ee8cc1Swenshuai.xi else
4003*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
4004*53ee8cc1Swenshuai.xi if (((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)
4005*53ee8cc1Swenshuai.xi {
4006*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = RVD_BBU_DRAM_TBL_ENTRY;
4007*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = RVD_BBU_DRAM_TBL_ENTRY_TH;
4008*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
4009*53ee8cc1Swenshuai.xi pHVDHalContext->u32RV_VLCTableAddr = 0;
4010*53ee8cc1Swenshuai.xi #else
4011*53ee8cc1Swenshuai.xi if (pCtrl->MemMap.u32FrameBufSize > RV_VLC_TABLE_SIZE)
4012*53ee8cc1Swenshuai.xi {
4013*53ee8cc1Swenshuai.xi pHVDHalContext->u32RV_VLCTableAddr = pCtrl->MemMap.u32FrameBufSize - RV_VLC_TABLE_SIZE;
4014*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32FrameBufSize -= RV_VLC_TABLE_SIZE;
4015*53ee8cc1Swenshuai.xi }
4016*53ee8cc1Swenshuai.xi else
4017*53ee8cc1Swenshuai.xi {
4018*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HAL_HVD_EX_InitVariables failed: frame buffer size too small. FB:%x min:%x\n",
4019*53ee8cc1Swenshuai.xi (MS_U32) pCtrl->MemMap.u32FrameBufSize, (MS_U32) RV_VLC_TABLE_SIZE);
4020*53ee8cc1Swenshuai.xi return E_HVD_RETURN_INVALID_PARAMETER;
4021*53ee8cc1Swenshuai.xi }
4022*53ee8cc1Swenshuai.xi #endif
4023*53ee8cc1Swenshuai.xi }
4024*53ee8cc1Swenshuai.xi else
4025*53ee8cc1Swenshuai.xi #endif
4026*53ee8cc1Swenshuai.xi {
4027*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = HVD_BBU_DRAM_TBL_ENTRY;
4028*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = HVD_BBU_DRAM_TBL_ENTRY_TH;
4029*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4030*53ee8cc1Swenshuai.xi if(bMVC)
4031*53ee8cc1Swenshuai.xi {
4032*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum = MVC_BBU_DRAM_TBL_ENTRY;
4033*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNumTH = MVC_BBU_DRAM_TBL_ENTRY_TH;
4034*53ee8cc1Swenshuai.xi }
4035*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
4036*53ee8cc1Swenshuai.xi pHVDHalContext->u32RV_VLCTableAddr = 0;
4037*53ee8cc1Swenshuai.xi }
4038*53ee8cc1Swenshuai.xi
4039*53ee8cc1Swenshuai.xi if ((HAL_VPU_EX_GetShareInfoAddr(u32Id) != 0xFFFFFFFF)
4040*53ee8cc1Swenshuai.xi || ((MS_VIRT) (pCtrl->MemMap.u32CodeBufVAddr <= (MS_VIRT) pShm) && ((MS_VIRT) pShm <= (pCtrl->MemMap.u32CodeBufVAddr + pCtrl->MemMap.u32CodeBufSize)))
4041*53ee8cc1Swenshuai.xi || ((MS_VIRT) (pCtrl->MemMap.u32BitstreamBufVAddr <= (MS_VIRT) pShm) && ((MS_VIRT) pShm <= (pCtrl->MemMap.u32BitstreamBufVAddr + pCtrl->MemMap.u32BitstreamBufSize)))
4042*53ee8cc1Swenshuai.xi || ((MS_VIRT) (pCtrl->MemMap.u32FrameBufVAddr <= (MS_VIRT) pShm) && ((MS_VIRT) pShm <= (pCtrl->MemMap.u32FrameBufVAddr + pCtrl->MemMap.u32FrameBufSize))))
4043*53ee8cc1Swenshuai.xi {
4044*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("input memory: Code addr=0x%lx, Bits addr=0x%lx, FB addr=0x%lx, Miu1base=0x%lx, Miu2base=0x%lx\n",
4045*53ee8cc1Swenshuai.xi (unsigned long)pCtrl->MemMap.u32CodeBufAddr,
4046*53ee8cc1Swenshuai.xi (unsigned long)pCtrl->MemMap.u32FrameBufAddr,
4047*53ee8cc1Swenshuai.xi (unsigned long)pCtrl->MemMap.u32BitstreamBufAddr,
4048*53ee8cc1Swenshuai.xi (unsigned long)pCtrl->MemMap.u32MIU1BaseAddr,
4049*53ee8cc1Swenshuai.xi (unsigned long)pCtrl->MemMap.u32MIU2BaseAddr);
4050*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4051*53ee8cc1Swenshuai.xi if(bMVC)
4052*53ee8cc1Swenshuai.xi {
4053*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pHVDCtrl_in_sub = _HVD_EX_GetDrvCtrl(u32Id+0x00011000);
4054*53ee8cc1Swenshuai.xi if (( (pHVDCtrl_in_sub->MemMap.u32BitstreamBufVAddr) <= (MS_VIRT)pShm)&& ( (MS_VIRT)pShm <= ((pHVDCtrl_in_sub->MemMap.u32BitstreamBufVAddr )+ pHVDCtrl_in_sub->MemMap.u32BitstreamBufSize)))
4055*53ee8cc1Swenshuai.xi {
4056*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] Bitstream2: 0x%lx.\n", (unsigned long) pCtrl->MemMap.u32BitstreamBufAddr);
4057*53ee8cc1Swenshuai.xi }
4058*53ee8cc1Swenshuai.xi }
4059*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
4060*53ee8cc1Swenshuai.xi
4061*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
4062*53ee8cc1Swenshuai.xi }
4063*53ee8cc1Swenshuai.xi else
4064*53ee8cc1Swenshuai.xi {
4065*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("failed: Shm addr=0x%lx, Code addr=0x%lx, Bits addr=0x%lx, FB addr=0x%lx, Miu1base=0x%lx, Miu2base=0x%lx\n",
4066*53ee8cc1Swenshuai.xi (unsigned long)MS_VA2PA((MS_VIRT)pShm),
4067*53ee8cc1Swenshuai.xi (unsigned long)pCtrl->MemMap.u32CodeBufAddr,
4068*53ee8cc1Swenshuai.xi (unsigned long)pCtrl->MemMap.u32FrameBufAddr,
4069*53ee8cc1Swenshuai.xi (unsigned long)pCtrl->MemMap.u32BitstreamBufAddr,
4070*53ee8cc1Swenshuai.xi (unsigned long)pCtrl->MemMap.u32MIU1BaseAddr,
4071*53ee8cc1Swenshuai.xi (unsigned long)pCtrl->MemMap.u32MIU2BaseAddr);
4072*53ee8cc1Swenshuai.xi return E_HVD_RETURN_INVALID_PARAMETER;
4073*53ee8cc1Swenshuai.xi }
4074*53ee8cc1Swenshuai.xi }
4075*53ee8cc1Swenshuai.xi
4076*53ee8cc1Swenshuai.xi #ifdef VDEC3
HAL_HVD_EX_InitShareMem(MS_U32 u32Id,MS_BOOL bFWdecideFB,MS_BOOL bCMAUsed)4077*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitShareMem(MS_U32 u32Id, MS_BOOL bFWdecideFB, MS_BOOL bCMAUsed)
4078*53ee8cc1Swenshuai.xi #else
4079*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitShareMem(MS_U32 u32Id)
4080*53ee8cc1Swenshuai.xi #endif
4081*53ee8cc1Swenshuai.xi {
4082*53ee8cc1Swenshuai.xi MS_U32 u32Addr = 0;
4083*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4084*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4085*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4086*53ee8cc1Swenshuai.xi
4087*53ee8cc1Swenshuai.xi MS_U32 u32TmpStartOffset;
4088*53ee8cc1Swenshuai.xi MS_U8 u8TmpMiuSel;
4089*53ee8cc1Swenshuai.xi
4090*53ee8cc1Swenshuai.xi
4091*53ee8cc1Swenshuai.xi memset(pShm, 0, sizeof(HVD_ShareMem));
4092*53ee8cc1Swenshuai.xi
4093*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32Addr, pCtrl->MemMap.u32FrameBufAddr);
4094*53ee8cc1Swenshuai.xi
4095*53ee8cc1Swenshuai.xi pShm->u32FrameRate = pCtrl->InitParams.u32FrameRate;
4096*53ee8cc1Swenshuai.xi pShm->u32FrameRateBase = pCtrl->InitParams.u32FrameRateBase;
4097*53ee8cc1Swenshuai.xi #ifdef VDEC3
4098*53ee8cc1Swenshuai.xi if (bFWdecideFB || bCMAUsed)
4099*53ee8cc1Swenshuai.xi {
4100*53ee8cc1Swenshuai.xi pShm->u32FrameBufAddr = 0;
4101*53ee8cc1Swenshuai.xi pShm->u32FrameBufSize = 0;
4102*53ee8cc1Swenshuai.xi }
4103*53ee8cc1Swenshuai.xi else
4104*53ee8cc1Swenshuai.xi #endif
4105*53ee8cc1Swenshuai.xi {
4106*53ee8cc1Swenshuai.xi pShm->u32FrameBufAddr = u32Addr;
4107*53ee8cc1Swenshuai.xi pShm->u32FrameBufSize = pCtrl->MemMap.u32FrameBufSize;
4108*53ee8cc1Swenshuai.xi }
4109*53ee8cc1Swenshuai.xi
4110*53ee8cc1Swenshuai.xi pShm->u8ExternalHeapIdx = 0xFF; //20170110
4111*53ee8cc1Swenshuai.xi pShm->DispInfo.u16DispWidth = 1;
4112*53ee8cc1Swenshuai.xi pShm->DispInfo.u16DispHeight = 1;
4113*53ee8cc1Swenshuai.xi pShm->u32CodecType = pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK;
4114*53ee8cc1Swenshuai.xi pShm->u32CPUClock = pHVDHalContext->u32VPUClockType;
4115*53ee8cc1Swenshuai.xi pShm->u32UserCCIdxWrtPtr = 0xFFFFFFFF;
4116*53ee8cc1Swenshuai.xi pShm->DispFrmInfo.u32TimeStamp = 0xFFFFFFFF;
4117*53ee8cc1Swenshuai.xi //Chip info
4118*53ee8cc1Swenshuai.xi pShm->u16ChipID = E_MSTAR_CHIP_MUSTANG;
4119*53ee8cc1Swenshuai.xi pShm->u16ChipECONum = pCtrl->InitParams.u16ChipECONum;
4120*53ee8cc1Swenshuai.xi // PreSetControl
4121*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bOnePendingBuffer)
4122*53ee8cc1Swenshuai.xi {
4123*53ee8cc1Swenshuai.xi pShm->u32PreSetControl |= PRESET_ONE_PENDING_BUFFER;
4124*53ee8cc1Swenshuai.xi }
4125*53ee8cc1Swenshuai.xi
4126*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bCalFrameRate)
4127*53ee8cc1Swenshuai.xi {
4128*53ee8cc1Swenshuai.xi pShm->u32PreSetControl |= PRESET_CAL_FRAMERATE;
4129*53ee8cc1Swenshuai.xi }//20170110
4130*53ee8cc1Swenshuai.xi
4131*53ee8cc1Swenshuai.xi if (_HVD_EX_IS_BBU_TSP_MODE(u32Id))
4132*53ee8cc1Swenshuai.xi {
4133*53ee8cc1Swenshuai.xi pShm->bUseTSPInBBUMode = TRUE;
4134*53ee8cc1Swenshuai.xi HVD_PRINT("\033[1;36m[%s] %d set PRESET_TSP_IN_BBU_MODE pShm->u32PreSetControl = %x\033[m\n",__FUNCTION__,__LINE__,(unsigned int)(pShm->u32PreSetControl));
4135*53ee8cc1Swenshuai.xi }
4136*53ee8cc1Swenshuai.xi else
4137*53ee8cc1Swenshuai.xi pShm->bUseTSPInBBUMode = FALSE;
4138*53ee8cc1Swenshuai.xi
4139*53ee8cc1Swenshuai.xi
4140*53ee8cc1Swenshuai.xi if ((pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stIapGnShBWMode.bEnable) &&
4141*53ee8cc1Swenshuai.xi ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC))
4142*53ee8cc1Swenshuai.xi {
4143*53ee8cc1Swenshuai.xi pShm->u32PreSetControl |= PRESET_IAP_GN_SHARE_BW_MODE;
4144*53ee8cc1Swenshuai.xi
4145*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32Addr, pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stIapGnShBWMode.u32IapGnBufAddr);
4146*53ee8cc1Swenshuai.xi
4147*53ee8cc1Swenshuai.xi pShm->u32IapGnBufAddr = u32Addr;
4148*53ee8cc1Swenshuai.xi pShm->u32IapGnBufSize = pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stIapGnShBWMode.u32IapGnBufSize;
4149*53ee8cc1Swenshuai.xi
4150*53ee8cc1Swenshuai.xi }
4151*53ee8cc1Swenshuai.xi
4152*53ee8cc1Swenshuai.xi pShm->u8CodecFeature &= ~E_VDEC_FORCE_8BITS_MASK;
4153*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bForce8BitMode)
4154*53ee8cc1Swenshuai.xi pShm->u8CodecFeature |= E_VDEC_FORCE_8BITS_MODE;
4155*53ee8cc1Swenshuai.xi pShm->u8CodecFeature &= ~E_VDEC_FORCE_MAIN_PROFILE_MASK;
4156*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->eVdecFeature & 1)
4157*53ee8cc1Swenshuai.xi pShm->u8CodecFeature |= E_VDEC_FORCE_MAIN_PROFILE;
4158*53ee8cc1Swenshuai.xi
4159*53ee8cc1Swenshuai.xi if ((pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stPreConnectDispPath.bEnable))
4160*53ee8cc1Swenshuai.xi {
4161*53ee8cc1Swenshuai.xi pShm->u32PreSetControl |= PRESET_CONNECT_DISPLAY_PATH;
4162*53ee8cc1Swenshuai.xi
4163*53ee8cc1Swenshuai.xi pShm->stDynmcDispPath.u8Connect = pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stPreConnectDispPath.stDynmcDispPath.bConnect;
4164*53ee8cc1Swenshuai.xi pShm->stDynmcDispPath.u8DispPath = (MS_U8)(pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stPreConnectDispPath.stDynmcDispPath.eMvopPath);
4165*53ee8cc1Swenshuai.xi pShm->stDynmcDispPath.u8ConnectStatus = E_DISP_PATH_DYNMC_HANDLING;
4166*53ee8cc1Swenshuai.xi
4167*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[NDec][0x%x][%d] preset mvop, connect %d, path 0x%x \n", u32Id, u8Idx, pShm->stDynmcDispPath.u8Connect, pShm->stDynmcDispPath.u8DispPath);
4168*53ee8cc1Swenshuai.xi }
4169*53ee8cc1Swenshuai.xi else
4170*53ee8cc1Swenshuai.xi {
4171*53ee8cc1Swenshuai.xi pShm->u32PreSetControl |= PRESET_CONNECT_DISPLAY_PATH;
4172*53ee8cc1Swenshuai.xi
4173*53ee8cc1Swenshuai.xi MS_U8 u8Connect = FALSE;
4174*53ee8cc1Swenshuai.xi MS_U8 u8Path = E_CTL_DISPLAY_PATH_NONE;
4175*53ee8cc1Swenshuai.xi switch (pCtrl->eStream)
4176*53ee8cc1Swenshuai.xi {
4177*53ee8cc1Swenshuai.xi case E_HVD_ORIGINAL_MAIN_STREAM:
4178*53ee8cc1Swenshuai.xi u8Connect = TRUE;
4179*53ee8cc1Swenshuai.xi u8Path = E_CTL_DISPLAY_PATH_MVOP_0;
4180*53ee8cc1Swenshuai.xi break;
4181*53ee8cc1Swenshuai.xi case E_HVD_ORIGINAL_SUB_STREAM:
4182*53ee8cc1Swenshuai.xi u8Connect = TRUE;
4183*53ee8cc1Swenshuai.xi u8Path = E_CTL_DISPLAY_PATH_MVOP_1;
4184*53ee8cc1Swenshuai.xi break;
4185*53ee8cc1Swenshuai.xi case E_HVD_ORIGINAL_N_STREAM:
4186*53ee8cc1Swenshuai.xi default:
4187*53ee8cc1Swenshuai.xi u8Connect = FALSE;
4188*53ee8cc1Swenshuai.xi u8Path = E_CTL_DISPLAY_PATH_NONE;
4189*53ee8cc1Swenshuai.xi break;
4190*53ee8cc1Swenshuai.xi }
4191*53ee8cc1Swenshuai.xi
4192*53ee8cc1Swenshuai.xi pShm->stDynmcDispPath.u8Connect = u8Connect;
4193*53ee8cc1Swenshuai.xi pShm->stDynmcDispPath.u8DispPath = u8Path;
4194*53ee8cc1Swenshuai.xi pShm->stDynmcDispPath.u8ConnectStatus = E_DISP_PATH_DYNMC_HANDLING;
4195*53ee8cc1Swenshuai.xi
4196*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[NDec][0x%x][%d] no preset mvop, connect %d, path 0x%x \n", u32Id, u8Idx, pShm->stDynmcDispPath.u8Connect, u8Path);
4197*53ee8cc1Swenshuai.xi }
4198*53ee8cc1Swenshuai.xi
4199*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
4200*53ee8cc1Swenshuai.xi {
4201*53ee8cc1Swenshuai.xi if ((pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stPreConnectInputTsp.bEnable))
4202*53ee8cc1Swenshuai.xi {
4203*53ee8cc1Swenshuai.xi pShm->u32PreSetControl |= PRESET_CONNECT_INPUT_TSP;
4204*53ee8cc1Swenshuai.xi pShm->u8InputTSP = pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stPreConnectInputTsp.u8InputTsp;
4205*53ee8cc1Swenshuai.xi
4206*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[NDec][0x%x][%d] preset tsp, input %d \n", u32Id, u8Idx, pShm->u8InputTSP);
4207*53ee8cc1Swenshuai.xi }
4208*53ee8cc1Swenshuai.xi else
4209*53ee8cc1Swenshuai.xi {
4210*53ee8cc1Swenshuai.xi pShm->u32PreSetControl |= PRESET_CONNECT_INPUT_TSP;
4211*53ee8cc1Swenshuai.xi
4212*53ee8cc1Swenshuai.xi MS_U8 u8Input = E_CTL_INPUT_TSP_NONE;
4213*53ee8cc1Swenshuai.xi switch (pCtrl->eStream)
4214*53ee8cc1Swenshuai.xi {
4215*53ee8cc1Swenshuai.xi case E_HVD_ORIGINAL_MAIN_STREAM:
4216*53ee8cc1Swenshuai.xi u8Input = E_CTL_INPUT_TSP_0;
4217*53ee8cc1Swenshuai.xi break;
4218*53ee8cc1Swenshuai.xi case E_HVD_ORIGINAL_SUB_STREAM:
4219*53ee8cc1Swenshuai.xi u8Input = E_CTL_INPUT_TSP_1;
4220*53ee8cc1Swenshuai.xi break;
4221*53ee8cc1Swenshuai.xi case E_HVD_ORIGINAL_N_STREAM:
4222*53ee8cc1Swenshuai.xi default:
4223*53ee8cc1Swenshuai.xi u8Input = E_CTL_INPUT_TSP_NONE;
4224*53ee8cc1Swenshuai.xi break;
4225*53ee8cc1Swenshuai.xi }
4226*53ee8cc1Swenshuai.xi
4227*53ee8cc1Swenshuai.xi pShm->u8InputTSP = u8Input;
4228*53ee8cc1Swenshuai.xi
4229*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[NDec][0x%x][%d] no preset tsp, input %d \n", u32Id, u8Idx, pShm->u8InputTSP);
4230*53ee8cc1Swenshuai.xi }
4231*53ee8cc1Swenshuai.xi }
4232*53ee8cc1Swenshuai.xi else
4233*53ee8cc1Swenshuai.xi {
4234*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[NDec][0x%x][%d] not TSP input, ignore PRESET_CONNECT_INPUT_TSP \n", u32Id, u8Idx);
4235*53ee8cc1Swenshuai.xi }
4236*53ee8cc1Swenshuai.xi
4237*53ee8cc1Swenshuai.xi //pShm->bColocateBBUMode = pCtrl->InitParams.bColocateBBUMode;//johnny.ko
4238*53ee8cc1Swenshuai.xi //pShm->bColocateBBUMode = _stHVDPreSet[u8Idx].bColocateBBUMode;//johnny.ko
4239*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
4240*53ee8cc1Swenshuai.xi pShm->u8BBUMode = E_HVD_FW_AUTO_BBU_MODE;
4241*53ee8cc1Swenshuai.xi else
4242*53ee8cc1Swenshuai.xi pShm->u8BBUMode = E_HVD_DRV_AUTO_BBU_MODE;
4243*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK) == E_HVD_INIT_MAIN_FILE_RAW)
4244*53ee8cc1Swenshuai.xi {
4245*53ee8cc1Swenshuai.xi if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_DUAL_ES_MASK) == E_HVD_INIT_DUAL_ES_ENABLE)
4246*53ee8cc1Swenshuai.xi {
4247*53ee8cc1Swenshuai.xi pShm->u8SrcMode = E_HVD_SRC_MODE_FILE_DUAL_ES;
4248*53ee8cc1Swenshuai.xi }
4249*53ee8cc1Swenshuai.xi else
4250*53ee8cc1Swenshuai.xi {
4251*53ee8cc1Swenshuai.xi pShm->u8SrcMode = E_HVD_SRC_MODE_FILE;
4252*53ee8cc1Swenshuai.xi }
4253*53ee8cc1Swenshuai.xi }
4254*53ee8cc1Swenshuai.xi else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK) == E_HVD_INIT_MAIN_FILE_TS)
4255*53ee8cc1Swenshuai.xi {
4256*53ee8cc1Swenshuai.xi if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_DUAL_ES_MASK) == E_HVD_INIT_DUAL_ES_ENABLE)
4257*53ee8cc1Swenshuai.xi {
4258*53ee8cc1Swenshuai.xi pShm->u8SrcMode = E_HVD_SRC_MODE_TS_FILE_DUAL_ES;
4259*53ee8cc1Swenshuai.xi }
4260*53ee8cc1Swenshuai.xi else
4261*53ee8cc1Swenshuai.xi {
4262*53ee8cc1Swenshuai.xi pShm->u8SrcMode = E_HVD_SRC_MODE_TS_FILE;
4263*53ee8cc1Swenshuai.xi }
4264*53ee8cc1Swenshuai.xi }
4265*53ee8cc1Swenshuai.xi else
4266*53ee8cc1Swenshuai.xi {
4267*53ee8cc1Swenshuai.xi pShm->u8SrcMode = E_HVD_SRC_MODE_DTV;
4268*53ee8cc1Swenshuai.xi }
4269*53ee8cc1Swenshuai.xi
4270*53ee8cc1Swenshuai.xi if((E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
4271*53ee8cc1Swenshuai.xi (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
4272*53ee8cc1Swenshuai.xi (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
4273*53ee8cc1Swenshuai.xi (E_HVD_INIT_HW_AVS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
4274*53ee8cc1Swenshuai.xi (E_HVD_INIT_HW_RM == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
4275*53ee8cc1Swenshuai.xi (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
4276*53ee8cc1Swenshuai.xi (E_HVD_INIT_HW_MJPEG== (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
4277*53ee8cc1Swenshuai.xi (E_HVD_INIT_HW_MVC== (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
4278*53ee8cc1Swenshuai.xi {
4279*53ee8cc1Swenshuai.xi pShm->bUseWbMvop = 1;
4280*53ee8cc1Swenshuai.xi }
4281*53ee8cc1Swenshuai.xi
4282*53ee8cc1Swenshuai.xi #if 1//From T4 and the later chips, QDMA can support the address more than MIU1 base.
4283*53ee8cc1Swenshuai.xi
4284*53ee8cc1Swenshuai.xi #if (VPU_FORCE_MIU_MODE)
4285*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32TmpStartOffset, pCtrl->MemMap.u32CodeBufAddr);
4286*53ee8cc1Swenshuai.xi
4287*53ee8cc1Swenshuai.xi pShm->u32FWBaseAddr = u32TmpStartOffset;
4288*53ee8cc1Swenshuai.xi
4289*53ee8cc1Swenshuai.xi #else
4290*53ee8cc1Swenshuai.xi ///TODO:
4291*53ee8cc1Swenshuai.xi /*
4292*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32TmpStartOffset, pCtrl->MemMap.u32CodeBufAddr);
4293*53ee8cc1Swenshuai.xi
4294*53ee8cc1Swenshuai.xi if(u8TmpMiuSel == E_CHIP_MIU_0)
4295*53ee8cc1Swenshuai.xi {
4296*53ee8cc1Swenshuai.xi pShm->u32FWBaseAddr = pCtrl->MemMap.u32CodeBufAddr;
4297*53ee8cc1Swenshuai.xi }
4298*53ee8cc1Swenshuai.xi else if(u8TmpMiuSel == E_CHIP_MIU_1)
4299*53ee8cc1Swenshuai.xi {
4300*53ee8cc1Swenshuai.xi pShm->u32FWBaseAddr = u32TmpStartOffset | 0x40000000; ///TODO:
4301*53ee8cc1Swenshuai.xi }
4302*53ee8cc1Swenshuai.xi else if(u8TmpMiuSel == E_CHIP_MIU_2)
4303*53ee8cc1Swenshuai.xi {
4304*53ee8cc1Swenshuai.xi pShm->u32FWBaseAddr = u32TmpStartOffset | 0x80000000; ///TODO:
4305*53ee8cc1Swenshuai.xi }
4306*53ee8cc1Swenshuai.xi */
4307*53ee8cc1Swenshuai.xi #endif
4308*53ee8cc1Swenshuai.xi //printf("<DBG>QDMA Addr = %lx <<<<<<<<<<<<<<<<<<<<<<<<\n",pShm->u32FWBaseAddr);
4309*53ee8cc1Swenshuai.xi #else
4310*53ee8cc1Swenshuai.xi u32Addr = pCtrl->MemMap.u32CodeBufAddr;
4311*53ee8cc1Swenshuai.xi if (u32Addr >= pCtrl->MemMap.u32MIU1BaseAddr)
4312*53ee8cc1Swenshuai.xi {
4313*53ee8cc1Swenshuai.xi u32Addr -= pCtrl->MemMap.u32MIU1BaseAddr;
4314*53ee8cc1Swenshuai.xi }
4315*53ee8cc1Swenshuai.xi pShm->u32FWBaseAddr = u32Addr;
4316*53ee8cc1Swenshuai.xi #endif
4317*53ee8cc1Swenshuai.xi
4318*53ee8cc1Swenshuai.xi // RM only
4319*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
4320*53ee8cc1Swenshuai.xi if ((((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)
4321*53ee8cc1Swenshuai.xi && (pCtrl->InitParams.pRVFileInfo != NULL))
4322*53ee8cc1Swenshuai.xi {
4323*53ee8cc1Swenshuai.xi MS_U32 i = 0;
4324*53ee8cc1Swenshuai.xi
4325*53ee8cc1Swenshuai.xi for (i = 0; i < HVD_RM_INIT_PICTURE_SIZE_NUMBER; i++)
4326*53ee8cc1Swenshuai.xi {
4327*53ee8cc1Swenshuai.xi pShm->pRM_PictureSize[i].u16Width = pCtrl->InitParams.pRVFileInfo->ulPicSizes_w[i];
4328*53ee8cc1Swenshuai.xi pShm->pRM_PictureSize[i].u16Height = pCtrl->InitParams.pRVFileInfo->ulPicSizes_h[i];
4329*53ee8cc1Swenshuai.xi }
4330*53ee8cc1Swenshuai.xi
4331*53ee8cc1Swenshuai.xi pShm->u8RM_Version = (MS_U8) pCtrl->InitParams.pRVFileInfo->RV_Version;
4332*53ee8cc1Swenshuai.xi pShm->u8RM_NumSizes = (MS_U8) pCtrl->InitParams.pRVFileInfo->ulNumSizes;
4333*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
4334*53ee8cc1Swenshuai.xi pShm->u32RM_VLCTableAddr = 0;
4335*53ee8cc1Swenshuai.xi // HVD_EX_MSG_DBG("===== Set pShm->u32RM_VLCTableAddr = 0 in InitShareMem\n");
4336*53ee8cc1Swenshuai.xi #else
4337*53ee8cc1Swenshuai.xi u32Addr = pCtrl->MemMap.u32FrameBufAddr + pHVDHalContext->u32RV_VLCTableAddr;
4338*53ee8cc1Swenshuai.xi
4339*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32TmpStartOffset, u32Addr);
4340*53ee8cc1Swenshuai.xi u32Addr = u32TmpStartOffset;
4341*53ee8cc1Swenshuai.xi
4342*53ee8cc1Swenshuai.xi pShm->u32RM_VLCTableAddr = u32Addr;
4343*53ee8cc1Swenshuai.xi #endif
4344*53ee8cc1Swenshuai.xi }
4345*53ee8cc1Swenshuai.xi #endif
4346*53ee8cc1Swenshuai.xi
4347*53ee8cc1Swenshuai.xi if ((E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4348*53ee8cc1Swenshuai.xi && (pCtrl->InitParams.pRVFileInfo != NULL))
4349*53ee8cc1Swenshuai.xi {
4350*53ee8cc1Swenshuai.xi pShm->pRM_PictureSize[0].u16Width = pCtrl->InitParams.pRVFileInfo->ulPicSizes_w[0];
4351*53ee8cc1Swenshuai.xi pShm->pRM_PictureSize[0].u16Height = pCtrl->InitParams.pRVFileInfo->ulPicSizes_h[0];
4352*53ee8cc1Swenshuai.xi }
4353*53ee8cc1Swenshuai.xi
4354*53ee8cc1Swenshuai.xi //if(pCtrl->InitParams.bColocateBBUMode)
4355*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
4356*53ee8cc1Swenshuai.xi {
4357*53ee8cc1Swenshuai.xi pShm->u32ColocateBBUWritePtr = pShm->u32ColocateBBUReadPtr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
4358*53ee8cc1Swenshuai.xi }
4359*53ee8cc1Swenshuai.xi
4360*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
4361*53ee8cc1Swenshuai.xi // Enable SW detile support for G2 VP9
4362*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4363*53ee8cc1Swenshuai.xi {
4364*53ee8cc1Swenshuai.xi pShm->u8FrmPostProcSupport |= E_HVD_POST_PROC_DETILE;
4365*53ee8cc1Swenshuai.xi }
4366*53ee8cc1Swenshuai.xi #endif
4367*53ee8cc1Swenshuai.xi
4368*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
4369*53ee8cc1Swenshuai.xi
4370*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
4371*53ee8cc1Swenshuai.xi }
4372*53ee8cc1Swenshuai.xi #ifdef VDEC3
HAL_HVD_EX_InitRegCPU(MS_U32 u32Id,MS_BOOL bFWdecideFB)4373*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitRegCPU(MS_U32 u32Id, MS_BOOL bFWdecideFB)
4374*53ee8cc1Swenshuai.xi #else
4375*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitRegCPU(MS_U32 u32Id)
4376*53ee8cc1Swenshuai.xi #endif
4377*53ee8cc1Swenshuai.xi {
4378*53ee8cc1Swenshuai.xi MS_BOOL bInitRet = FALSE;
4379*53ee8cc1Swenshuai.xi
4380*53ee8cc1Swenshuai.xi #if 0
4381*53ee8cc1Swenshuai.xi // check MVD power on
4382*53ee8cc1Swenshuai.xi if (_HVD_Read2Byte(REG_TOP_MVD) & (TOP_CKG_MHVD_DIS))
4383*53ee8cc1Swenshuai.xi {
4384*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("HVD warning: MVD is not power on before HVD init.\n");
4385*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_MVD, 0, TOP_CKG_MHVD_DIS);
4386*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
4387*53ee8cc1Swenshuai.xi }
4388*53ee8cc1Swenshuai.xi // Check VPU power on
4389*53ee8cc1Swenshuai.xi if (_HVD_Read2Byte(REG_TOP_VPU) & (TOP_CKG_VPU_DIS))
4390*53ee8cc1Swenshuai.xi {
4391*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("HVD warning: VPU is not power on before HVD init.\n");
4392*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VPU, 0, TOP_CKG_VPU_DIS);
4393*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
4394*53ee8cc1Swenshuai.xi }
4395*53ee8cc1Swenshuai.xi // check HVD power on
4396*53ee8cc1Swenshuai.xi if (_HVD_Read2Byte(REG_TOP_HVD) & (TOP_CKG_HVD_DIS))
4397*53ee8cc1Swenshuai.xi {
4398*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("HVD warning: HVD is not power on before HVD init.\n");
4399*53ee8cc1Swenshuai.xi HAL_HVD_EX_PowerCtrl(TRUE);
4400*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
4401*53ee8cc1Swenshuai.xi }
4402*53ee8cc1Swenshuai.xi #endif
4403*53ee8cc1Swenshuai.xi #ifdef VDEC3
4404*53ee8cc1Swenshuai.xi bInitRet = _HVD_EX_SetRegCPU(u32Id, bFWdecideFB);
4405*53ee8cc1Swenshuai.xi #else
4406*53ee8cc1Swenshuai.xi bInitRet = _HVD_EX_SetRegCPU(u32Id);
4407*53ee8cc1Swenshuai.xi #endif
4408*53ee8cc1Swenshuai.xi if (!bInitRet)
4409*53ee8cc1Swenshuai.xi {
4410*53ee8cc1Swenshuai.xi return E_HVD_RETURN_FAIL;
4411*53ee8cc1Swenshuai.xi }
4412*53ee8cc1Swenshuai.xi
4413*53ee8cc1Swenshuai.xi bInitRet = HAL_HVD_EX_RstPTSCtrlVariable(u32Id);
4414*53ee8cc1Swenshuai.xi
4415*53ee8cc1Swenshuai.xi if (!bInitRet)
4416*53ee8cc1Swenshuai.xi {
4417*53ee8cc1Swenshuai.xi return E_HVD_RETURN_FAIL;
4418*53ee8cc1Swenshuai.xi }
4419*53ee8cc1Swenshuai.xi
4420*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
4421*53ee8cc1Swenshuai.xi }
4422*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetHVDColBBUMode(MS_U32 u32Id,MS_BOOL bEnable)4423*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetHVDColBBUMode(MS_U32 u32Id, MS_BOOL bEnable)
4424*53ee8cc1Swenshuai.xi {
4425*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4426*53ee8cc1Swenshuai.xi
4427*53ee8cc1Swenshuai.xi _stHVDPreSet[u8Idx].bColocateBBUMode = bEnable;
4428*53ee8cc1Swenshuai.xi
4429*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
4430*53ee8cc1Swenshuai.xi }
4431*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetData(MS_U32 u32Id,HVD_SetData u32type,MS_VIRT u32Data)4432*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetData(MS_U32 u32Id, HVD_SetData u32type, MS_VIRT u32Data)
4433*53ee8cc1Swenshuai.xi {
4434*53ee8cc1Swenshuai.xi HVD_Return eRet = E_HVD_RETURN_SUCCESS;
4435*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4436*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4437*53ee8cc1Swenshuai.xi MS_BOOL bMVC = FALSE;
4438*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4439*53ee8cc1Swenshuai.xi bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
4440*53ee8cc1Swenshuai.xi #endif
4441*53ee8cc1Swenshuai.xi
4442*53ee8cc1Swenshuai.xi switch (u32type)
4443*53ee8cc1Swenshuai.xi {
4444*53ee8cc1Swenshuai.xi // share memory
4445*53ee8cc1Swenshuai.xi // switch
4446*53ee8cc1Swenshuai.xi case E_HVD_SDATA_FRAMEBUF_ADDR:
4447*53ee8cc1Swenshuai.xi {
4448*53ee8cc1Swenshuai.xi pShm->u32FrameBufAddr = u32Data;
4449*53ee8cc1Swenshuai.xi break;
4450*53ee8cc1Swenshuai.xi }
4451*53ee8cc1Swenshuai.xi case E_HVD_SDATA_FRAMEBUF_SIZE:
4452*53ee8cc1Swenshuai.xi {
4453*53ee8cc1Swenshuai.xi pShm->u32FrameBufSize = u32Data;
4454*53ee8cc1Swenshuai.xi break;
4455*53ee8cc1Swenshuai.xi }
4456*53ee8cc1Swenshuai.xi case E_HVD_SDATA_FRAMEBUF2_ADDR:
4457*53ee8cc1Swenshuai.xi {
4458*53ee8cc1Swenshuai.xi pShm->u32FrameBuf2Addr = u32Data;
4459*53ee8cc1Swenshuai.xi break;
4460*53ee8cc1Swenshuai.xi }
4461*53ee8cc1Swenshuai.xi case E_HVD_SDATA_FRAMEBUF2_SIZE:
4462*53ee8cc1Swenshuai.xi {
4463*53ee8cc1Swenshuai.xi pShm->u32FrameBuf2Size = u32Data;
4464*53ee8cc1Swenshuai.xi break;
4465*53ee8cc1Swenshuai.xi }
4466*53ee8cc1Swenshuai.xi case E_HVD_SDATA_MAX_CMA_SIZE:
4467*53ee8cc1Swenshuai.xi {
4468*53ee8cc1Swenshuai.xi pShm->u32MaxCMAFrameBufSize = u32Data;
4469*53ee8cc1Swenshuai.xi break;
4470*53ee8cc1Swenshuai.xi }
4471*53ee8cc1Swenshuai.xi case E_HVD_SDATA_MAX_CMA_SIZE2:
4472*53ee8cc1Swenshuai.xi {
4473*53ee8cc1Swenshuai.xi pShm->u32MaxCMAFrameBuf2Size = u32Data;
4474*53ee8cc1Swenshuai.xi break;
4475*53ee8cc1Swenshuai.xi }
4476*53ee8cc1Swenshuai.xi case E_HVD_SDATA_CMA_USED:
4477*53ee8cc1Swenshuai.xi {
4478*53ee8cc1Swenshuai.xi pShm->bCMA_Use = u32Data;
4479*53ee8cc1Swenshuai.xi break;
4480*53ee8cc1Swenshuai.xi }
4481*53ee8cc1Swenshuai.xi case E_HVD_SDATA_CMA_ALLOC_DONE:
4482*53ee8cc1Swenshuai.xi {
4483*53ee8cc1Swenshuai.xi pShm->bCMA_AllocDone = u32Data;
4484*53ee8cc1Swenshuai.xi break;
4485*53ee8cc1Swenshuai.xi }
4486*53ee8cc1Swenshuai.xi case E_HVD_SDATA_CMA_TWO_MIU:
4487*53ee8cc1Swenshuai.xi {
4488*53ee8cc1Swenshuai.xi pShm->bCMA_TwoMIU = u32Data;
4489*53ee8cc1Swenshuai.xi break;
4490*53ee8cc1Swenshuai.xi }
4491*53ee8cc1Swenshuai.xi case E_HVD_SDATA_RM_PICTURE_SIZES:
4492*53ee8cc1Swenshuai.xi {
4493*53ee8cc1Swenshuai.xi if(u32Data != NULL)
4494*53ee8cc1Swenshuai.xi HVD_memcpy((volatile void *) pShm->pRM_PictureSize, (void *) ((HVD_PictureSize *) u32Data),
4495*53ee8cc1Swenshuai.xi HVD_RM_INIT_PICTURE_SIZE_NUMBER * sizeof(HVD_PictureSize));
4496*53ee8cc1Swenshuai.xi break;
4497*53ee8cc1Swenshuai.xi }
4498*53ee8cc1Swenshuai.xi case E_HVD_SDATA_ERROR_CODE:
4499*53ee8cc1Swenshuai.xi {
4500*53ee8cc1Swenshuai.xi pShm->u16ErrCode = (MS_U16) u32Data;
4501*53ee8cc1Swenshuai.xi break;
4502*53ee8cc1Swenshuai.xi }
4503*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DISP_INFO_TH:
4504*53ee8cc1Swenshuai.xi {
4505*53ee8cc1Swenshuai.xi if(u32Data != NULL)
4506*53ee8cc1Swenshuai.xi HVD_memcpy((volatile void *) &(pShm->DispThreshold), (void *) ((HVD_DISP_THRESHOLD *) u32Data),
4507*53ee8cc1Swenshuai.xi sizeof(HVD_DISP_THRESHOLD));
4508*53ee8cc1Swenshuai.xi break;
4509*53ee8cc1Swenshuai.xi }
4510*53ee8cc1Swenshuai.xi case E_HVD_SDATA_FW_FLUSH_STATUS:
4511*53ee8cc1Swenshuai.xi {
4512*53ee8cc1Swenshuai.xi pShm->u8FlushStatus = (MS_U8)u32Data;
4513*53ee8cc1Swenshuai.xi break;
4514*53ee8cc1Swenshuai.xi }
4515*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DMX_FRAMERATE:
4516*53ee8cc1Swenshuai.xi {
4517*53ee8cc1Swenshuai.xi pShm->u32DmxFrameRate = u32Data;
4518*53ee8cc1Swenshuai.xi break;
4519*53ee8cc1Swenshuai.xi }
4520*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DMX_FRAMERATEBASE:
4521*53ee8cc1Swenshuai.xi {
4522*53ee8cc1Swenshuai.xi pShm->u32DmxFrameRateBase = u32Data;
4523*53ee8cc1Swenshuai.xi break;
4524*53ee8cc1Swenshuai.xi }
4525*53ee8cc1Swenshuai.xi case E_HVD_SDATA_MIU_SEL:
4526*53ee8cc1Swenshuai.xi {
4527*53ee8cc1Swenshuai.xi pShm->u32VDEC_MIU_SEL = u32Data;
4528*53ee8cc1Swenshuai.xi break;
4529*53ee8cc1Swenshuai.xi }
4530*53ee8cc1Swenshuai.xi // SRAM
4531*53ee8cc1Swenshuai.xi
4532*53ee8cc1Swenshuai.xi // Mailbox
4533*53ee8cc1Swenshuai.xi case E_HVD_SDATA_TRIGGER_DISP: // HVD HI mbox 0
4534*53ee8cc1Swenshuai.xi {
4535*53ee8cc1Swenshuai.xi if (u32Data != 0)
4536*53ee8cc1Swenshuai.xi {
4537*53ee8cc1Swenshuai.xi pShm->bEnableDispCtrl = TRUE;
4538*53ee8cc1Swenshuai.xi pShm->bIsTrigDisp = TRUE;
4539*53ee8cc1Swenshuai.xi }
4540*53ee8cc1Swenshuai.xi else
4541*53ee8cc1Swenshuai.xi {
4542*53ee8cc1Swenshuai.xi pShm->bEnableDispCtrl = FALSE;
4543*53ee8cc1Swenshuai.xi }
4544*53ee8cc1Swenshuai.xi
4545*53ee8cc1Swenshuai.xi break;
4546*53ee8cc1Swenshuai.xi }
4547*53ee8cc1Swenshuai.xi case E_HVD_SDATA_GET_DISP_INFO_START:
4548*53ee8cc1Swenshuai.xi {
4549*53ee8cc1Swenshuai.xi pShm->bSpsChange = FALSE;
4550*53ee8cc1Swenshuai.xi break;
4551*53ee8cc1Swenshuai.xi }
4552*53ee8cc1Swenshuai.xi case E_HVD_SDATA_VIRTUAL_BOX_WIDTH:
4553*53ee8cc1Swenshuai.xi {
4554*53ee8cc1Swenshuai.xi pShm->u32VirtualBoxWidth = u32Data;
4555*53ee8cc1Swenshuai.xi break;
4556*53ee8cc1Swenshuai.xi }
4557*53ee8cc1Swenshuai.xi case E_HVD_SDATA_VIRTUAL_BOX_HEIGHT:
4558*53ee8cc1Swenshuai.xi {
4559*53ee8cc1Swenshuai.xi pShm->u32VirtualBoxHeight = u32Data;
4560*53ee8cc1Swenshuai.xi break;
4561*53ee8cc1Swenshuai.xi }
4562*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DISPQ_STATUS_VIEW:
4563*53ee8cc1Swenshuai.xi {
4564*53ee8cc1Swenshuai.xi if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_INIT)
4565*53ee8cc1Swenshuai.xi {
4566*53ee8cc1Swenshuai.xi //printf("DispFrame DqPtr: %d\n", u32Data);
4567*53ee8cc1Swenshuai.xi pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_VIEW;
4568*53ee8cc1Swenshuai.xi }
4569*53ee8cc1Swenshuai.xi break;
4570*53ee8cc1Swenshuai.xi }
4571*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DISPQ_STATUS_DISP:
4572*53ee8cc1Swenshuai.xi {
4573*53ee8cc1Swenshuai.xi if(!(pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide))
4574*53ee8cc1Swenshuai.xi {
4575*53ee8cc1Swenshuai.xi if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_VIEW)
4576*53ee8cc1Swenshuai.xi {
4577*53ee8cc1Swenshuai.xi //printf("DispFrame DqPtr: %ld\n", u32Data);
4578*53ee8cc1Swenshuai.xi pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_DISP;
4579*53ee8cc1Swenshuai.xi }
4580*53ee8cc1Swenshuai.xi }
4581*53ee8cc1Swenshuai.xi break;
4582*53ee8cc1Swenshuai.xi }
4583*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DISPQ_STATUS_FREE:
4584*53ee8cc1Swenshuai.xi {
4585*53ee8cc1Swenshuai.xi if(pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
4586*53ee8cc1Swenshuai.xi {
4587*53ee8cc1Swenshuai.xi if (bMVC)
4588*53ee8cc1Swenshuai.xi {
4589*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].u32FreeData == 0xFFFF)
4590*53ee8cc1Swenshuai.xi {
4591*53ee8cc1Swenshuai.xi //ALOGE("R1: %x", u32Data);
4592*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = u32Data;
4593*53ee8cc1Swenshuai.xi }
4594*53ee8cc1Swenshuai.xi else
4595*53ee8cc1Swenshuai.xi {
4596*53ee8cc1Swenshuai.xi //ALOGE("R2: %x", (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData);
4597*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData);
4598*53ee8cc1Swenshuai.xi //pShm->FreeQueue[pShm->u16FreeQWtPtr] = (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData;
4599*53ee8cc1Swenshuai.xi //pShm->u16FreeQWtPtr = (pShm->u16FreeQWtPtr + 1) % HVD_DISP_QUEUE_MAX_SIZE;
4600*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = 0xFFFF;
4601*53ee8cc1Swenshuai.xi }
4602*53ee8cc1Swenshuai.xi }
4603*53ee8cc1Swenshuai.xi else
4604*53ee8cc1Swenshuai.xi {
4605*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, u32Data);
4606*53ee8cc1Swenshuai.xi }
4607*53ee8cc1Swenshuai.xi }
4608*53ee8cc1Swenshuai.xi else
4609*53ee8cc1Swenshuai.xi {
4610*53ee8cc1Swenshuai.xi if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_VIEW)
4611*53ee8cc1Swenshuai.xi {
4612*53ee8cc1Swenshuai.xi pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_FREE;
4613*53ee8cc1Swenshuai.xi }
4614*53ee8cc1Swenshuai.xi }
4615*53ee8cc1Swenshuai.xi break;
4616*53ee8cc1Swenshuai.xi }
4617*53ee8cc1Swenshuai.xi case E_HVD_SDATA_HDR_PERFRAME:
4618*53ee8cc1Swenshuai.xi {
4619*53ee8cc1Swenshuai.xi if (u32Data != 0)
4620*53ee8cc1Swenshuai.xi {
4621*53ee8cc1Swenshuai.xi pShm->u8IsDoblyHDR10 = TRUE;
4622*53ee8cc1Swenshuai.xi }
4623*53ee8cc1Swenshuai.xi else
4624*53ee8cc1Swenshuai.xi {
4625*53ee8cc1Swenshuai.xi pShm->u8IsDoblyHDR10 = FALSE;
4626*53ee8cc1Swenshuai.xi }
4627*53ee8cc1Swenshuai.xi break;
4628*53ee8cc1Swenshuai.xi }
4629*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_IQMEM)
4630*53ee8cc1Swenshuai.xi case E_HVD_SDATA_FW_IQMEM_CTRL:
4631*53ee8cc1Swenshuai.xi {
4632*53ee8cc1Swenshuai.xi pShm->u8IQmemCtrl= (MS_U8)u32Data;
4633*53ee8cc1Swenshuai.xi break;
4634*53ee8cc1Swenshuai.xi
4635*53ee8cc1Swenshuai.xi }
4636*53ee8cc1Swenshuai.xi case E_HVD_SDATA_FW_IQMEM_ENABLE_IF_SUPPORT:
4637*53ee8cc1Swenshuai.xi {
4638*53ee8cc1Swenshuai.xi if (u32Data != 0)
4639*53ee8cc1Swenshuai.xi {
4640*53ee8cc1Swenshuai.xi pShm->bIQmemEnableIfSupport= TRUE;
4641*53ee8cc1Swenshuai.xi }
4642*53ee8cc1Swenshuai.xi else
4643*53ee8cc1Swenshuai.xi {
4644*53ee8cc1Swenshuai.xi pShm->bIQmemEnableIfSupport= FALSE;
4645*53ee8cc1Swenshuai.xi }
4646*53ee8cc1Swenshuai.xi
4647*53ee8cc1Swenshuai.xi
4648*53ee8cc1Swenshuai.xi break;
4649*53ee8cc1Swenshuai.xi
4650*53ee8cc1Swenshuai.xi }
4651*53ee8cc1Swenshuai.xi #endif
4652*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DYNMC_DISP_PATH_STATUS:
4653*53ee8cc1Swenshuai.xi {
4654*53ee8cc1Swenshuai.xi pShm->stDynmcDispPath.u8ConnectStatus = u32Data;
4655*53ee8cc1Swenshuai.xi break;
4656*53ee8cc1Swenshuai.xi }
4657*53ee8cc1Swenshuai.xi case E_HVD_SDATA_VP9HDR10INFO:
4658*53ee8cc1Swenshuai.xi {
4659*53ee8cc1Swenshuai.xi int i,j;
4660*53ee8cc1Swenshuai.xi HVD_Config_VP9HDR10* stVP9HDR10Info = (HVD_Config_VP9HDR10*) u32Data;
4661*53ee8cc1Swenshuai.xi
4662*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u32Version = stVP9HDR10Info->u32Version;
4663*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8MatrixCoefficients = stVP9HDR10Info->u8MatrixCoefficients;
4664*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8BitsPerChannel = stVP9HDR10Info->u8BitsPerChannel;
4665*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8ChromaSubsamplingHorz = stVP9HDR10Info->u8ChromaSubsamplingHorz;
4666*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8ChromaSubsamplingVert = stVP9HDR10Info->u8ChromaSubsamplingVert;
4667*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8CbSubsamplingHorz = stVP9HDR10Info->u8CbSubsamplingHorz;
4668*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8CbSubsamplingVert = stVP9HDR10Info->u8CbSubsamplingVert;
4669*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8ChromaSitingHorz = stVP9HDR10Info->u8ChromaSitingHorz;
4670*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8ChromaSitingVert = stVP9HDR10Info->u8ChromaSitingVert;
4671*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8ColorRange = stVP9HDR10Info->u8ColorRange;
4672*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8TransferCharacteristics = stVP9HDR10Info->u8TransferCharacteristics;
4673*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u8ColourPrimaries = stVP9HDR10Info->u8ColourPrimaries;
4674*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u16MaxCLL = stVP9HDR10Info->u16MaxCLL;
4675*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u16MaxFALL = stVP9HDR10Info->u16MaxFALL;
4676*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u32MaxLuminance = stVP9HDR10Info->u32MaxLuminance;
4677*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u32MinLuminance = stVP9HDR10Info->u32MinLuminance;
4678*53ee8cc1Swenshuai.xi
4679*53ee8cc1Swenshuai.xi for(i=0;i<2;i++)
4680*53ee8cc1Swenshuai.xi {
4681*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u16WhitePoint[i] = stVP9HDR10Info->u16WhitePoint[i];
4682*53ee8cc1Swenshuai.xi }
4683*53ee8cc1Swenshuai.xi
4684*53ee8cc1Swenshuai.xi for(i=0;i<3;i++)
4685*53ee8cc1Swenshuai.xi {
4686*53ee8cc1Swenshuai.xi for(j=0;j<2;j++)
4687*53ee8cc1Swenshuai.xi {
4688*53ee8cc1Swenshuai.xi pShm->VP9HDR10Info.u16Primaries[i][j] = stVP9HDR10Info->u16Primaries[i][j];
4689*53ee8cc1Swenshuai.xi }
4690*53ee8cc1Swenshuai.xi }
4691*53ee8cc1Swenshuai.xi pShm->u8VP9HDR10InfoVaild = TRUE;
4692*53ee8cc1Swenshuai.xi break;
4693*53ee8cc1Swenshuai.xi }
4694*53ee8cc1Swenshuai.xi default:
4695*53ee8cc1Swenshuai.xi break;
4696*53ee8cc1Swenshuai.xi }
4697*53ee8cc1Swenshuai.xi
4698*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
4699*53ee8cc1Swenshuai.xi
4700*53ee8cc1Swenshuai.xi return eRet;
4701*53ee8cc1Swenshuai.xi }
4702*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetData_EX(MS_U32 u32Id,HVD_GetData eType)4703*53ee8cc1Swenshuai.xi MS_S64 HAL_HVD_EX_GetData_EX(MS_U32 u32Id, HVD_GetData eType)
4704*53ee8cc1Swenshuai.xi {
4705*53ee8cc1Swenshuai.xi MS_S64 s64Ret = 0;
4706*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4707*53ee8cc1Swenshuai.xi
4708*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
4709*53ee8cc1Swenshuai.xi
4710*53ee8cc1Swenshuai.xi switch (eType)
4711*53ee8cc1Swenshuai.xi {
4712*53ee8cc1Swenshuai.xi case E_HVD_GDATA_PTS_STC_DIFF:
4713*53ee8cc1Swenshuai.xi s64Ret = pShm->s64PtsStcDiff;
4714*53ee8cc1Swenshuai.xi break;
4715*53ee8cc1Swenshuai.xi default:
4716*53ee8cc1Swenshuai.xi break;
4717*53ee8cc1Swenshuai.xi }
4718*53ee8cc1Swenshuai.xi
4719*53ee8cc1Swenshuai.xi return s64Ret;
4720*53ee8cc1Swenshuai.xi }
4721*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetData(MS_U32 u32Id,HVD_GetData eType)4722*53ee8cc1Swenshuai.xi MS_VIRT HAL_HVD_EX_GetData(MS_U32 u32Id, HVD_GetData eType)
4723*53ee8cc1Swenshuai.xi {
4724*53ee8cc1Swenshuai.xi MS_VIRT u32Ret = 0;
4725*53ee8cc1Swenshuai.xi //static MS_U64 u64pts_real = 0;
4726*53ee8cc1Swenshuai.xi MS_U64 u64pts_low = 0;
4727*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4728*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4729*53ee8cc1Swenshuai.xi
4730*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
4731*53ee8cc1Swenshuai.xi
4732*53ee8cc1Swenshuai.xi if(pShm == NULL)
4733*53ee8cc1Swenshuai.xi {
4734*53ee8cc1Swenshuai.xi printf("########## VDEC patch for Debug ###########\n");
4735*53ee8cc1Swenshuai.xi return 0x0;
4736*53ee8cc1Swenshuai.xi }
4737*53ee8cc1Swenshuai.xi
4738*53ee8cc1Swenshuai.xi switch (eType)
4739*53ee8cc1Swenshuai.xi {
4740*53ee8cc1Swenshuai.xi // share memory
4741*53ee8cc1Swenshuai.xi // switch
4742*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_INFO_ADDR:
4743*53ee8cc1Swenshuai.xi {
4744*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) (&pShm->DispInfo);
4745*53ee8cc1Swenshuai.xi break;
4746*53ee8cc1Swenshuai.xi }
4747*53ee8cc1Swenshuai.xi case E_HVD_GDATA_MIU_SEL:
4748*53ee8cc1Swenshuai.xi u32Ret = pShm->u32VDEC_MIU_SEL;
4749*53ee8cc1Swenshuai.xi break;
4750*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FRAMEBUF_ADDR:
4751*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FrameBufAddr;
4752*53ee8cc1Swenshuai.xi break;
4753*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FRAMEBUF_SIZE:
4754*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FrameBufSize;
4755*53ee8cc1Swenshuai.xi break;
4756*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FRAMEBUF2_ADDR:
4757*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FrameBuf2Addr;
4758*53ee8cc1Swenshuai.xi break;
4759*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FRAMEBUF2_SIZE:
4760*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FrameBuf2Size;
4761*53ee8cc1Swenshuai.xi break;
4762*53ee8cc1Swenshuai.xi case E_HVD_GDATA_CMA_ALLOC_DONE:
4763*53ee8cc1Swenshuai.xi u32Ret = pShm->bCMA_AllocDone;
4764*53ee8cc1Swenshuai.xi break;
4765*53ee8cc1Swenshuai.xi case E_HVD_GDATA_CMA_USED:
4766*53ee8cc1Swenshuai.xi u32Ret = pShm->bCMA_Use;
4767*53ee8cc1Swenshuai.xi break;
4768*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DYNMC_DISP_PATH_STATUS:
4769*53ee8cc1Swenshuai.xi u32Ret = pShm->stDynmcDispPath.u8ConnectStatus;//pShm->u8SetDynmcDispPathStatus;
4770*53ee8cc1Swenshuai.xi break;
4771*53ee8cc1Swenshuai.xi // report
4772*53ee8cc1Swenshuai.xi case E_HVD_GDATA_PTS:
4773*53ee8cc1Swenshuai.xi {
4774*53ee8cc1Swenshuai.xi u32Ret = pShm->DispFrmInfo.u32TimeStamp;
4775*53ee8cc1Swenshuai.xi break;
4776*53ee8cc1Swenshuai.xi }
4777*53ee8cc1Swenshuai.xi case E_HVD_GDATA_U64PTS:
4778*53ee8cc1Swenshuai.xi {
4779*53ee8cc1Swenshuai.xi u64pts_low = (MS_U64)(pShm->DispFrmInfo.u32TimeStamp);
4780*53ee8cc1Swenshuai.xi pHVDHalContext->u64pts_real = (MS_U64)(pShm->DispFrmInfo.u32ID_H);
4781*53ee8cc1Swenshuai.xi pHVDHalContext->u64pts_real = (pHVDHalContext->u64pts_real<<32)|u64pts_low;
4782*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT)(&(pHVDHalContext->u64pts_real));
4783*53ee8cc1Swenshuai.xi break;
4784*53ee8cc1Swenshuai.xi }
4785*53ee8cc1Swenshuai.xi case E_HVD_GDATA_U64PTS_PRE_PARSE:
4786*53ee8cc1Swenshuai.xi {
4787*53ee8cc1Swenshuai.xi u64pts_low = (MS_U64)(pShm->u32WRPTR_PTS_LOW);
4788*53ee8cc1Swenshuai.xi pHVDHalContext->u64pts_real = (MS_U64)(pShm->u32WRPTR_PTS_HIGH);
4789*53ee8cc1Swenshuai.xi pHVDHalContext->u64pts_real = (pHVDHalContext->u64pts_real<<32)|u64pts_low;
4790*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT)(&(pHVDHalContext->u64pts_real));
4791*53ee8cc1Swenshuai.xi break;
4792*53ee8cc1Swenshuai.xi }
4793*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DECODE_CNT:
4794*53ee8cc1Swenshuai.xi {
4795*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DecodeCnt;
4796*53ee8cc1Swenshuai.xi break;
4797*53ee8cc1Swenshuai.xi }
4798*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DATA_ERROR_CNT:
4799*53ee8cc1Swenshuai.xi {
4800*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DataErrCnt;
4801*53ee8cc1Swenshuai.xi break;
4802*53ee8cc1Swenshuai.xi }
4803*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DEC_ERROR_CNT:
4804*53ee8cc1Swenshuai.xi {
4805*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DecErrCnt;
4806*53ee8cc1Swenshuai.xi break;
4807*53ee8cc1Swenshuai.xi }
4808*53ee8cc1Swenshuai.xi case E_HVD_GDATA_ERROR_CODE:
4809*53ee8cc1Swenshuai.xi {
4810*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (pShm->u16ErrCode);
4811*53ee8cc1Swenshuai.xi break;
4812*53ee8cc1Swenshuai.xi }
4813*53ee8cc1Swenshuai.xi case E_HVD_GDATA_VPU_IDLE_CNT:
4814*53ee8cc1Swenshuai.xi {
4815*53ee8cc1Swenshuai.xi u32Ret = pShm->u32VPUIdleCnt;
4816*53ee8cc1Swenshuai.xi break;
4817*53ee8cc1Swenshuai.xi }
4818*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_FRM_INFO:
4819*53ee8cc1Swenshuai.xi {
4820*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) (&pShm->DispFrmInfo);
4821*53ee8cc1Swenshuai.xi break;
4822*53ee8cc1Swenshuai.xi }
4823*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DEC_FRM_INFO:
4824*53ee8cc1Swenshuai.xi {
4825*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) (&pShm->DecoFrmInfo);
4826*53ee8cc1Swenshuai.xi break;
4827*53ee8cc1Swenshuai.xi }
4828*53ee8cc1Swenshuai.xi case E_HVD_GDATA_ES_LEVEL:
4829*53ee8cc1Swenshuai.xi {
4830*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (_HVD_EX_GetESLevel(u32Id));
4831*53ee8cc1Swenshuai.xi break;
4832*53ee8cc1Swenshuai.xi }
4833*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4834*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_FRM_INFO_SUB:
4835*53ee8cc1Swenshuai.xi {
4836*53ee8cc1Swenshuai.xi u32Ret= (MS_VIRT) (&(pShm->DispFrmInfo_Sub));
4837*53ee8cc1Swenshuai.xi break;
4838*53ee8cc1Swenshuai.xi }
4839*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DEC_FRM_INFO_SUB:
4840*53ee8cc1Swenshuai.xi {
4841*53ee8cc1Swenshuai.xi u32Ret= (MS_VIRT) (&(pShm->DecoFrmInfo_Sub));
4842*53ee8cc1Swenshuai.xi break;
4843*53ee8cc1Swenshuai.xi }
4844*53ee8cc1Swenshuai.xi #endif
4845*53ee8cc1Swenshuai.xi
4846*53ee8cc1Swenshuai.xi // user data
4847*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_WPTR:
4848*53ee8cc1Swenshuai.xi {
4849*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (pShm->u32UserCCIdxWrtPtr);
4850*53ee8cc1Swenshuai.xi break;
4851*53ee8cc1Swenshuai.xi }
4852*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_IDX_TBL_ADDR:
4853*53ee8cc1Swenshuai.xi {
4854*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) (pShm->u8UserCCIdx);
4855*53ee8cc1Swenshuai.xi break;
4856*53ee8cc1Swenshuai.xi }
4857*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_PACKET_TBL_ADDR:
4858*53ee8cc1Swenshuai.xi {
4859*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) (pShm->u32UserCCBase);
4860*53ee8cc1Swenshuai.xi break;
4861*53ee8cc1Swenshuai.xi }
4862*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_PACKET_SIZE:
4863*53ee8cc1Swenshuai.xi {
4864*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (sizeof(DTV_BUF_type));
4865*53ee8cc1Swenshuai.xi break;
4866*53ee8cc1Swenshuai.xi }
4867*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_IDX_TBL_SIZE:
4868*53ee8cc1Swenshuai.xi {
4869*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (USER_CC_IDX_SIZE);
4870*53ee8cc1Swenshuai.xi break;
4871*53ee8cc1Swenshuai.xi }
4872*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_PACKET_TBL_SIZE:
4873*53ee8cc1Swenshuai.xi {
4874*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (USER_CC_DATA_SIZE);
4875*53ee8cc1Swenshuai.xi break;
4876*53ee8cc1Swenshuai.xi }
4877*53ee8cc1Swenshuai.xi // report - modes
4878*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_SHOW_ERR_FRM:
4879*53ee8cc1Swenshuai.xi {
4880*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.bIsShowErrFrm;
4881*53ee8cc1Swenshuai.xi break;
4882*53ee8cc1Swenshuai.xi }
4883*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_REPEAT_LAST_FIELD:
4884*53ee8cc1Swenshuai.xi {
4885*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.bIsRepeatLastField;
4886*53ee8cc1Swenshuai.xi break;
4887*53ee8cc1Swenshuai.xi }
4888*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_ERR_CONCEAL:
4889*53ee8cc1Swenshuai.xi {
4890*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.bIsErrConceal;
4891*53ee8cc1Swenshuai.xi break;
4892*53ee8cc1Swenshuai.xi }
4893*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_SYNC_ON:
4894*53ee8cc1Swenshuai.xi {
4895*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.bIsSyncOn;
4896*53ee8cc1Swenshuai.xi break;
4897*53ee8cc1Swenshuai.xi }
4898*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_PLAYBACK_FINISH:
4899*53ee8cc1Swenshuai.xi {
4900*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.bIsPlaybackFinish;
4901*53ee8cc1Swenshuai.xi break;
4902*53ee8cc1Swenshuai.xi }
4903*53ee8cc1Swenshuai.xi case E_HVD_GDATA_SYNC_MODE:
4904*53ee8cc1Swenshuai.xi {
4905*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.u8SyncType;
4906*53ee8cc1Swenshuai.xi break;
4907*53ee8cc1Swenshuai.xi }
4908*53ee8cc1Swenshuai.xi case E_HVD_GDATA_SKIP_MODE:
4909*53ee8cc1Swenshuai.xi {
4910*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.u8SkipMode;
4911*53ee8cc1Swenshuai.xi break;
4912*53ee8cc1Swenshuai.xi }
4913*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DROP_MODE:
4914*53ee8cc1Swenshuai.xi {
4915*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.u8DropMode;
4916*53ee8cc1Swenshuai.xi break;
4917*53ee8cc1Swenshuai.xi }
4918*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISPLAY_DURATION:
4919*53ee8cc1Swenshuai.xi {
4920*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.s8DisplaySpeed;
4921*53ee8cc1Swenshuai.xi break;
4922*53ee8cc1Swenshuai.xi }
4923*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FRC_MODE:
4924*53ee8cc1Swenshuai.xi {
4925*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.u8FrcMode;
4926*53ee8cc1Swenshuai.xi break;
4927*53ee8cc1Swenshuai.xi }
4928*53ee8cc1Swenshuai.xi case E_HVD_GDATA_NEXT_PTS:
4929*53ee8cc1Swenshuai.xi {
4930*53ee8cc1Swenshuai.xi u32Ret = pShm->u32NextPTS;
4931*53ee8cc1Swenshuai.xi break;
4932*53ee8cc1Swenshuai.xi }
4933*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_Q_SIZE:
4934*53ee8cc1Swenshuai.xi {
4935*53ee8cc1Swenshuai.xi u32Ret = pShm->u16DispQSize;
4936*53ee8cc1Swenshuai.xi break;
4937*53ee8cc1Swenshuai.xi }
4938*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_Q_PTR:
4939*53ee8cc1Swenshuai.xi {
4940*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) pHVDHalContext->_u16DispQPtr;
4941*53ee8cc1Swenshuai.xi break;
4942*53ee8cc1Swenshuai.xi }
4943*53ee8cc1Swenshuai.xi case E_HVD_GDATA_NEXT_DISP_FRM_INFO:
4944*53ee8cc1Swenshuai.xi {
4945*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) _HVD_EX_GetNextDispFrame(u32Id);
4946*53ee8cc1Swenshuai.xi break;
4947*53ee8cc1Swenshuai.xi }
4948*53ee8cc1Swenshuai.xi case E_HVD_GDATA_NEXT_DISP_FRM_INFO_EXT:
4949*53ee8cc1Swenshuai.xi {
4950*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) _HVD_EX_GetNextDispFrameExt(u32Id);
4951*53ee8cc1Swenshuai.xi break;
4952*53ee8cc1Swenshuai.xi }
4953*53ee8cc1Swenshuai.xi case E_HVD_GDATA_REAL_FRAMERATE:
4954*53ee8cc1Swenshuai.xi {
4955*53ee8cc1Swenshuai.xi // return VPS/VUI timing info framerate, and 0 if timing info not exist
4956*53ee8cc1Swenshuai.xi u32Ret = pShm->u32RealFrameRate;
4957*53ee8cc1Swenshuai.xi break;
4958*53ee8cc1Swenshuai.xi }
4959*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_ORI_INTERLACE_MODE:
4960*53ee8cc1Swenshuai.xi u32Ret=(MS_U32)pShm->DispInfo.u8IsOriginInterlace;
4961*53ee8cc1Swenshuai.xi break;
4962*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FRM_PACKING_SEI_DATA:
4963*53ee8cc1Swenshuai.xi u32Ret=((MS_VIRT)(pShm->u32Frm_packing_arr_data_addr));
4964*53ee8cc1Swenshuai.xi break;
4965*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISPLAY_COLOUR_VOLUME_SEI_DATA:
4966*53ee8cc1Swenshuai.xi u32Ret=((MS_U32)(pShm->u32DisplayColourVolume_addr));
4967*53ee8cc1Swenshuai.xi break;
4968*53ee8cc1Swenshuai.xi case E_HVD_GDATA_CONTENT_LIGHT_LEVEL_INFO:
4969*53ee8cc1Swenshuai.xi u32Ret=((MS_U32)(pShm->u32ContentLightLevel_addr));
4970*53ee8cc1Swenshuai.xi break;
4971*53ee8cc1Swenshuai.xi case E_HVD_GDATA_TYPE_FRAME_MBS_ONLY_FLAG:
4972*53ee8cc1Swenshuai.xi u32Ret=((MS_U32)(pShm->u8FrameMbsOnlyFlag));
4973*53ee8cc1Swenshuai.xi break;
4974*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_STATUS_FLAG:
4975*53ee8cc1Swenshuai.xi u32Ret=((MS_U32)(pShm->u32FWStatusFlag));
4976*53ee8cc1Swenshuai.xi break;
4977*53ee8cc1Swenshuai.xi
4978*53ee8cc1Swenshuai.xi // internal control
4979*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_1ST_FRM_RDY:
4980*53ee8cc1Swenshuai.xi {
4981*53ee8cc1Swenshuai.xi u32Ret = pShm->bIs1stFrameRdy;
4982*53ee8cc1Swenshuai.xi break;
4983*53ee8cc1Swenshuai.xi }
4984*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_I_FRM_FOUND:
4985*53ee8cc1Swenshuai.xi {
4986*53ee8cc1Swenshuai.xi u32Ret = pShm->bIsIFrmFound;
4987*53ee8cc1Swenshuai.xi break;
4988*53ee8cc1Swenshuai.xi }
4989*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_SYNC_START:
4990*53ee8cc1Swenshuai.xi {
4991*53ee8cc1Swenshuai.xi u32Ret = pShm->bIsSyncStart;
4992*53ee8cc1Swenshuai.xi break;
4993*53ee8cc1Swenshuai.xi }
4994*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_SYNC_REACH:
4995*53ee8cc1Swenshuai.xi {
4996*53ee8cc1Swenshuai.xi u32Ret = pShm->bIsSyncReach;
4997*53ee8cc1Swenshuai.xi break;
4998*53ee8cc1Swenshuai.xi }
4999*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_VERSION_ID:
5000*53ee8cc1Swenshuai.xi {
5001*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FWVersionID;
5002*53ee8cc1Swenshuai.xi break;
5003*53ee8cc1Swenshuai.xi }
5004*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_IF_VERSION_ID:
5005*53ee8cc1Swenshuai.xi {
5006*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FWIfVersionID;
5007*53ee8cc1Swenshuai.xi break;
5008*53ee8cc1Swenshuai.xi }
5009*53ee8cc1Swenshuai.xi case E_HVD_GDATA_BBU_Q_NUMB:
5010*53ee8cc1Swenshuai.xi {
5011*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetBBUQNumb(u32Id);
5012*53ee8cc1Swenshuai.xi break;
5013*53ee8cc1Swenshuai.xi }
5014*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DEC_Q_NUMB:
5015*53ee8cc1Swenshuai.xi {
5016*53ee8cc1Swenshuai.xi u32Ret = pShm->u16DecQNumb;
5017*53ee8cc1Swenshuai.xi break;
5018*53ee8cc1Swenshuai.xi }
5019*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_Q_NUMB:
5020*53ee8cc1Swenshuai.xi {
5021*53ee8cc1Swenshuai.xi u32Ret = pShm->u16DispQNumb;
5022*53ee8cc1Swenshuai.xi break;
5023*53ee8cc1Swenshuai.xi }
5024*53ee8cc1Swenshuai.xi case E_HVD_GDATA_PTS_Q_NUMB:
5025*53ee8cc1Swenshuai.xi {
5026*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetPTSQNumb(u32Id);
5027*53ee8cc1Swenshuai.xi break;
5028*53ee8cc1Swenshuai.xi }
5029*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_INIT_DONE:
5030*53ee8cc1Swenshuai.xi {
5031*53ee8cc1Swenshuai.xi u32Ret = pShm->bInitDone;
5032*53ee8cc1Swenshuai.xi break;
5033*53ee8cc1Swenshuai.xi }
5034*53ee8cc1Swenshuai.xi // debug
5035*53ee8cc1Swenshuai.xi case E_HVD_GDATA_SKIP_CNT:
5036*53ee8cc1Swenshuai.xi {
5037*53ee8cc1Swenshuai.xi u32Ret = pShm->u32SkipCnt;
5038*53ee8cc1Swenshuai.xi break;
5039*53ee8cc1Swenshuai.xi }
5040*53ee8cc1Swenshuai.xi case E_HVD_GDATA_GOP_CNT:
5041*53ee8cc1Swenshuai.xi {
5042*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DropCnt;
5043*53ee8cc1Swenshuai.xi break;
5044*53ee8cc1Swenshuai.xi }
5045*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_CNT:
5046*53ee8cc1Swenshuai.xi {
5047*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DispCnt;
5048*53ee8cc1Swenshuai.xi break;
5049*53ee8cc1Swenshuai.xi }
5050*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DROP_CNT:
5051*53ee8cc1Swenshuai.xi {
5052*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DropCnt;
5053*53ee8cc1Swenshuai.xi break;
5054*53ee8cc1Swenshuai.xi }
5055*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_STC:
5056*53ee8cc1Swenshuai.xi {
5057*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DispSTC;
5058*53ee8cc1Swenshuai.xi break;
5059*53ee8cc1Swenshuai.xi }
5060*53ee8cc1Swenshuai.xi case E_HVD_GDATA_VSYNC_CNT:
5061*53ee8cc1Swenshuai.xi {
5062*53ee8cc1Swenshuai.xi u32Ret = pShm->u32VsyncCnt;
5063*53ee8cc1Swenshuai.xi break;
5064*53ee8cc1Swenshuai.xi }
5065*53ee8cc1Swenshuai.xi case E_HVD_GDATA_MAIN_LOOP_CNT:
5066*53ee8cc1Swenshuai.xi {
5067*53ee8cc1Swenshuai.xi u32Ret = pShm->u32MainLoopCnt;
5068*53ee8cc1Swenshuai.xi break;
5069*53ee8cc1Swenshuai.xi }
5070*53ee8cc1Swenshuai.xi
5071*53ee8cc1Swenshuai.xi // AVC
5072*53ee8cc1Swenshuai.xi case E_HVD_GDATA_AVC_LEVEL_IDC:
5073*53ee8cc1Swenshuai.xi {
5074*53ee8cc1Swenshuai.xi u32Ret = pShm->u16AVC_SPS_LevelIDC;
5075*53ee8cc1Swenshuai.xi break;
5076*53ee8cc1Swenshuai.xi }
5077*53ee8cc1Swenshuai.xi case E_HVD_GDATA_AVC_LOW_DELAY:
5078*53ee8cc1Swenshuai.xi {
5079*53ee8cc1Swenshuai.xi u32Ret = pShm->u8AVC_SPS_LowDelayHrdFlag;
5080*53ee8cc1Swenshuai.xi break;
5081*53ee8cc1Swenshuai.xi }
5082*53ee8cc1Swenshuai.xi case E_HVD_GDATA_AVC_VUI_DISP_INFO:
5083*53ee8cc1Swenshuai.xi {
5084*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetVUIDispInfo(u32Id);
5085*53ee8cc1Swenshuai.xi break;
5086*53ee8cc1Swenshuai.xi }
5087*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_FLUSH_STATUS:
5088*53ee8cc1Swenshuai.xi {
5089*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (pShm->u8FlushStatus);
5090*53ee8cc1Swenshuai.xi break;
5091*53ee8cc1Swenshuai.xi }
5092*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_CODEC_TYPE:
5093*53ee8cc1Swenshuai.xi {
5094*53ee8cc1Swenshuai.xi u32Ret = pShm->u32CodecType;
5095*53ee8cc1Swenshuai.xi break;
5096*53ee8cc1Swenshuai.xi }
5097*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_ES_BUF_STATUS:
5098*53ee8cc1Swenshuai.xi {
5099*53ee8cc1Swenshuai.xi u32Ret = (MS_U32)pShm->u8ESBufStatus;
5100*53ee8cc1Swenshuai.xi break;
5101*53ee8cc1Swenshuai.xi }
5102*53ee8cc1Swenshuai.xi case E_HVD_GDATA_VIDEO_FULL_RANGE_FLAG:
5103*53ee8cc1Swenshuai.xi {
5104*53ee8cc1Swenshuai.xi if(pShm->u32CodecMiscInfo & E_VIDEO_FULL_RANGE)
5105*53ee8cc1Swenshuai.xi {
5106*53ee8cc1Swenshuai.xi u32Ret = 1;
5107*53ee8cc1Swenshuai.xi }
5108*53ee8cc1Swenshuai.xi else
5109*53ee8cc1Swenshuai.xi {
5110*53ee8cc1Swenshuai.xi u32Ret = 0;
5111*53ee8cc1Swenshuai.xi }
5112*53ee8cc1Swenshuai.xi break;
5113*53ee8cc1Swenshuai.xi }
5114*53ee8cc1Swenshuai.xi
5115*53ee8cc1Swenshuai.xi // SRAM
5116*53ee8cc1Swenshuai.xi
5117*53ee8cc1Swenshuai.xi // Mailbox
5118*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_STATE: // HVD RISC MBOX 0 (esp. FW init done)
5119*53ee8cc1Swenshuai.xi {
5120*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FwState;
5121*53ee8cc1Swenshuai.xi break;
5122*53ee8cc1Swenshuai.xi }
5123*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_DISP_INFO_UNCOPYED:
5124*53ee8cc1Swenshuai.xi {
5125*53ee8cc1Swenshuai.xi u32Ret = pShm->bSpsChange;
5126*53ee8cc1Swenshuai.xi break;
5127*53ee8cc1Swenshuai.xi }
5128*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_DISP_INFO_CHANGE: // HVD RISC MBOX 1 (rdy only)
5129*53ee8cc1Swenshuai.xi {
5130*53ee8cc1Swenshuai.xi u32Ret = pShm->bSpsChange;
5131*53ee8cc1Swenshuai.xi
5132*53ee8cc1Swenshuai.xi if (pShm->bSpsChange &&
5133*53ee8cc1Swenshuai.xi !(pShm->u8FrmPostProcSupport & E_HVD_POST_PROC_DETILE) &&
5134*53ee8cc1Swenshuai.xi IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[_HVD_EX_GetStreamIdx(u32Id)].s32HvdPpTaskId))
5135*53ee8cc1Swenshuai.xi {
5136*53ee8cc1Swenshuai.xi _HVD_EX_PpTask_Delete(&pHVDHalContext->_stHVDStream[_HVD_EX_GetStreamIdx(u32Id)]);
5137*53ee8cc1Swenshuai.xi }
5138*53ee8cc1Swenshuai.xi
5139*53ee8cc1Swenshuai.xi break;
5140*53ee8cc1Swenshuai.xi }
5141*53ee8cc1Swenshuai.xi case E_HVD_GDATA_HVD_ISR_STATUS: // HVD RISC MBOX 1 (value only)
5142*53ee8cc1Swenshuai.xi {
5143*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5144*53ee8cc1Swenshuai.xi
5145*53ee8cc1Swenshuai.xi if ((pCtrl->HVDISRCtrl.u32IntCount != pShm->u32IntCount) && pShm->u32FwInfo) // fetch ISR status
5146*53ee8cc1Swenshuai.xi {
5147*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FwInfo;
5148*53ee8cc1Swenshuai.xi pCtrl->HVDISRCtrl.u32IntCount = pShm->u32IntCount;
5149*53ee8cc1Swenshuai.xi }
5150*53ee8cc1Swenshuai.xi break;
5151*53ee8cc1Swenshuai.xi }
5152*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_FRAME_SHOWED: // HVD HI mbox 0 ( showed: rdy cleared ; not show: rdy enable )
5153*53ee8cc1Swenshuai.xi {
5154*53ee8cc1Swenshuai.xi if (pShm->bIsTrigDisp) // not clear yet
5155*53ee8cc1Swenshuai.xi {
5156*53ee8cc1Swenshuai.xi u32Ret = FALSE;
5157*53ee8cc1Swenshuai.xi }
5158*53ee8cc1Swenshuai.xi else
5159*53ee8cc1Swenshuai.xi {
5160*53ee8cc1Swenshuai.xi u32Ret = TRUE;
5161*53ee8cc1Swenshuai.xi }
5162*53ee8cc1Swenshuai.xi break;
5163*53ee8cc1Swenshuai.xi }
5164*53ee8cc1Swenshuai.xi case E_HVD_GDATA_ES_READ_PTR:
5165*53ee8cc1Swenshuai.xi {
5166*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetESReadPtr(u32Id, FALSE);
5167*53ee8cc1Swenshuai.xi break;
5168*53ee8cc1Swenshuai.xi }
5169*53ee8cc1Swenshuai.xi case E_HVD_GDATA_ES_WRITE_PTR:
5170*53ee8cc1Swenshuai.xi {
5171*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetESWritePtr(u32Id);
5172*53ee8cc1Swenshuai.xi break;
5173*53ee8cc1Swenshuai.xi }
5174*53ee8cc1Swenshuai.xi case E_HVD_GDATA_BBU_READ_PTR:
5175*53ee8cc1Swenshuai.xi {
5176*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetBBUReadptr(u32Id);
5177*53ee8cc1Swenshuai.xi break;
5178*53ee8cc1Swenshuai.xi }
5179*53ee8cc1Swenshuai.xi case E_HVD_GDATA_BBU_WRITE_PTR:
5180*53ee8cc1Swenshuai.xi {
5181*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5182*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5183*53ee8cc1Swenshuai.xi {
5184*53ee8cc1Swenshuai.xi u32Ret = pHVDHalContext->u32VP8BBUWptr;
5185*53ee8cc1Swenshuai.xi }
5186*53ee8cc1Swenshuai.xi else
5187*53ee8cc1Swenshuai.xi {
5188*53ee8cc1Swenshuai.xi u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
5189*53ee8cc1Swenshuai.xi }
5190*53ee8cc1Swenshuai.xi break;
5191*53ee8cc1Swenshuai.xi }
5192*53ee8cc1Swenshuai.xi case E_HVD_GDATA_BBU_WRITE_PTR_FIRED:
5193*53ee8cc1Swenshuai.xi {
5194*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5195*53ee8cc1Swenshuai.xi
5196*53ee8cc1Swenshuai.xi u32Ret = pCtrl->u32BBUWptr_Fired;
5197*53ee8cc1Swenshuai.xi
5198*53ee8cc1Swenshuai.xi break;
5199*53ee8cc1Swenshuai.xi }
5200*53ee8cc1Swenshuai.xi case E_HVD_GDATA_VPU_PC_CNT:
5201*53ee8cc1Swenshuai.xi {
5202*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetPC();
5203*53ee8cc1Swenshuai.xi break;
5204*53ee8cc1Swenshuai.xi }
5205*53ee8cc1Swenshuai.xi case E_HVD_GDATA_ES_QUANTITY:
5206*53ee8cc1Swenshuai.xi {
5207*53ee8cc1Swenshuai.xi u32Ret=_HVD_EX_GetESQuantity(u32Id);
5208*53ee8cc1Swenshuai.xi break;
5209*53ee8cc1Swenshuai.xi }
5210*53ee8cc1Swenshuai.xi
5211*53ee8cc1Swenshuai.xi
5212*53ee8cc1Swenshuai.xi // FW def
5213*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_MAX_DUMMY_FIFO: // AVC: 256Bytes AVS: 2kB RM:???
5214*53ee8cc1Swenshuai.xi u32Ret = HVD_MAX3(HVD_FW_AVC_DUMMY_FIFO, HVD_FW_AVS_DUMMY_FIFO, HVD_FW_RM_DUMMY_FIFO);
5215*53ee8cc1Swenshuai.xi break;
5216*53ee8cc1Swenshuai.xi
5217*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_AVC_MAX_VIDEO_DELAY:
5218*53ee8cc1Swenshuai.xi u32Ret = HVD_FW_AVC_MAX_VIDEO_DELAY;
5219*53ee8cc1Swenshuai.xi break;
5220*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_BBU_TOTAL_TBL_ENTRY:
5221*53ee8cc1Swenshuai.xi u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH;
5222*53ee8cc1Swenshuai.xi break;
5223*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_BBU_TBL_ENTRY_NUMB:
5224*53ee8cc1Swenshuai.xi u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
5225*53ee8cc1Swenshuai.xi break;
5226*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_PTS_TOTAL_ENTRY_NUMB:
5227*53ee8cc1Swenshuai.xi u32Ret = MAX_PTS_TABLE_SIZE;
5228*53ee8cc1Swenshuai.xi break;
5229*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DUMMY_WRITE_ADDR:
5230*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) pShm->u32HVD_DUMMY_WRITE_ADDR;
5231*53ee8cc1Swenshuai.xi break;
5232*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DS_BUF_ADDR:
5233*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) pShm->u32HVD_DYNAMIC_SCALING_ADDR;
5234*53ee8cc1Swenshuai.xi break;
5235*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DS_BUF_SIZE:
5236*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DSBuffSize; //3k or 6k
5237*53ee8cc1Swenshuai.xi break;
5238*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DS_VECTOR_DEPTH:
5239*53ee8cc1Swenshuai.xi u32Ret = pShm->u8DSBufferDepth; //16 or 24 or 32
5240*53ee8cc1Swenshuai.xi break;
5241*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DS_INFO_ADDR:
5242*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) pShm->u32HVD_SCALER_INFO_ADDR;
5243*53ee8cc1Swenshuai.xi break;
5244*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DS_IS_ENABLED:
5245*53ee8cc1Swenshuai.xi {
5246*53ee8cc1Swenshuai.xi if (pShm->bDSIsRunning)
5247*53ee8cc1Swenshuai.xi {
5248*53ee8cc1Swenshuai.xi u32Ret = TRUE;
5249*53ee8cc1Swenshuai.xi }
5250*53ee8cc1Swenshuai.xi else
5251*53ee8cc1Swenshuai.xi {
5252*53ee8cc1Swenshuai.xi u32Ret = FALSE;
5253*53ee8cc1Swenshuai.xi }
5254*53ee8cc1Swenshuai.xi break;
5255*53ee8cc1Swenshuai.xi }
5256*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_IQMEM)
5257*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_IQMEM_CTRL:
5258*53ee8cc1Swenshuai.xi {
5259*53ee8cc1Swenshuai.xi
5260*53ee8cc1Swenshuai.xi u32Ret = (MS_U32)pShm->u8IQmemCtrl;
5261*53ee8cc1Swenshuai.xi
5262*53ee8cc1Swenshuai.xi break;
5263*53ee8cc1Swenshuai.xi }
5264*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_IS_IQMEM_SUPPORT:
5265*53ee8cc1Swenshuai.xi {
5266*53ee8cc1Swenshuai.xi if(pShm->bIsIQMEMSupport){
5267*53ee8cc1Swenshuai.xi u32Ret = TRUE;
5268*53ee8cc1Swenshuai.xi }
5269*53ee8cc1Swenshuai.xi else{
5270*53ee8cc1Swenshuai.xi
5271*53ee8cc1Swenshuai.xi u32Ret = FALSE;
5272*53ee8cc1Swenshuai.xi }
5273*53ee8cc1Swenshuai.xi
5274*53ee8cc1Swenshuai.xi break;
5275*53ee8cc1Swenshuai.xi }
5276*53ee8cc1Swenshuai.xi #endif
5277*53ee8cc1Swenshuai.xi case E_HVD_GDATA_TYPE_IS_LEAST_DISPQ_SIZE:
5278*53ee8cc1Swenshuai.xi u32Ret = ((MS_U32)(pShm->bIsLeastDispQSize));
5279*53ee8cc1Swenshuai.xi break;
5280*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FIELD_PIC_FLAG:
5281*53ee8cc1Swenshuai.xi u32Ret = ((MS_U32)(pShm->u8FieldPicFlag));
5282*53ee8cc1Swenshuai.xi break;
5283*53ee8cc1Swenshuai.xi case E_HVD_GDATA_TS_SEAMLESS_STATUS:
5284*53ee8cc1Swenshuai.xi u32Ret = pShm->u32SeamlessTSStatus;
5285*53ee8cc1Swenshuai.xi break;
5286*53ee8cc1Swenshuai.xi case E_HVD_GDATA_HVD_HW_MAX_PIXEL:
5287*53ee8cc1Swenshuai.xi u32Ret = (MS_U32)(_HAL_EX_GetHwMaxPixel(u32Id)/1000);
5288*53ee8cc1Swenshuai.xi break;
5289*53ee8cc1Swenshuai.xi #ifdef VDEC3
5290*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_VBBU_ADDR:
5291*53ee8cc1Swenshuai.xi u32Ret = (MS_VIRT) pShm->u32HVD_VBBU_DRAM_ST_ADDR;
5292*53ee8cc1Swenshuai.xi break;
5293*53ee8cc1Swenshuai.xi #endif
5294*53ee8cc1Swenshuai.xi case E_HVD_GDATA_SEQ_CHANGE_INFO:
5295*53ee8cc1Swenshuai.xi u32Ret = (MS_U32)pShm->u32SeqChangeInfo;
5296*53ee8cc1Swenshuai.xi break;
5297*53ee8cc1Swenshuai.xi default:
5298*53ee8cc1Swenshuai.xi break;
5299*53ee8cc1Swenshuai.xi }
5300*53ee8cc1Swenshuai.xi return u32Ret;
5301*53ee8cc1Swenshuai.xi }
5302*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetDVSupportProfiles(void)5303*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDVSupportProfiles(void)
5304*53ee8cc1Swenshuai.xi {
5305*53ee8cc1Swenshuai.xi #if 0 // wait avc finish DV dual job
5306*53ee8cc1Swenshuai.xi return E_DV_STREAM_PROFILE_ID_DVAV_PER | E_DV_STREAM_PROFILE_ID_DVHE_DER | E_DV_STREAM_PROFILE_ID_DVHE_DTR | E_DV_STREAM_PROFILE_ID_DVHE_STN | E_DV_STREAM_PROFILE_ID_DVHE_DTH;
5307*53ee8cc1Swenshuai.xi #else
5308*53ee8cc1Swenshuai.xi return E_DV_STREAM_PROFILE_ID_DVHE_DER | E_DV_STREAM_PROFILE_ID_DVHE_DTR | E_DV_STREAM_PROFILE_ID_DVHE_STN | E_DV_STREAM_PROFILE_ID_DVHE_DTH;
5309*53ee8cc1Swenshuai.xi #endif
5310*53ee8cc1Swenshuai.xi }
5311*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetDVSupportHighestLevel(MS_U32 u32DV_Stream_Profile)5312*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDVSupportHighestLevel(MS_U32 u32DV_Stream_Profile)
5313*53ee8cc1Swenshuai.xi {
5314*53ee8cc1Swenshuai.xi switch (u32DV_Stream_Profile)
5315*53ee8cc1Swenshuai.xi {
5316*53ee8cc1Swenshuai.xi #if 0 // wait avc finish DV dual job
5317*53ee8cc1Swenshuai.xi case E_DV_STREAM_PROFILE_ID_DVAV_PER:
5318*53ee8cc1Swenshuai.xi return E_DV_STREAM_LEVEL_ID_UHD24;// level 6
5319*53ee8cc1Swenshuai.xi #endif
5320*53ee8cc1Swenshuai.xi
5321*53ee8cc1Swenshuai.xi #if 0 // unsupported profile
5322*53ee8cc1Swenshuai.xi case E_DV_STREAM_PROFILE_ID_DVAV_PEN:
5323*53ee8cc1Swenshuai.xi return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
5324*53ee8cc1Swenshuai.xi #endif
5325*53ee8cc1Swenshuai.xi
5326*53ee8cc1Swenshuai.xi case E_DV_STREAM_PROFILE_ID_DVHE_DER:
5327*53ee8cc1Swenshuai.xi return E_DV_STREAM_LEVEL_ID_UHD60;// level 9
5328*53ee8cc1Swenshuai.xi
5329*53ee8cc1Swenshuai.xi #if 0 // unsupported profile
5330*53ee8cc1Swenshuai.xi case E_DV_STREAM_PROFILE_ID_DVHE_DEN:
5331*53ee8cc1Swenshuai.xi return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
5332*53ee8cc1Swenshuai.xi #endif
5333*53ee8cc1Swenshuai.xi
5334*53ee8cc1Swenshuai.xi case E_DV_STREAM_PROFILE_ID_DVHE_DTR:
5335*53ee8cc1Swenshuai.xi return E_DV_STREAM_LEVEL_ID_UHD60;// level 9
5336*53ee8cc1Swenshuai.xi
5337*53ee8cc1Swenshuai.xi case E_DV_STREAM_PROFILE_ID_DVHE_STN:
5338*53ee8cc1Swenshuai.xi return E_DV_STREAM_LEVEL_ID_UHD60;// level 9
5339*53ee8cc1Swenshuai.xi
5340*53ee8cc1Swenshuai.xi case E_DV_STREAM_PROFILE_ID_DVHE_DTH:
5341*53ee8cc1Swenshuai.xi return E_DV_STREAM_LEVEL_ID_UHD60;// level 9
5342*53ee8cc1Swenshuai.xi
5343*53ee8cc1Swenshuai.xi case E_DV_STREAM_PROFILE_ID_UNSUPPORTED:
5344*53ee8cc1Swenshuai.xi default:
5345*53ee8cc1Swenshuai.xi return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
5346*53ee8cc1Swenshuai.xi }
5347*53ee8cc1Swenshuai.xi }
5348*53ee8cc1Swenshuai.xi
5349*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetCmd(MS_U32 u32Id,HVD_User_Cmd eUsrCmd,MS_U32 u32CmdArg)5350*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetCmd(MS_U32 u32Id, HVD_User_Cmd eUsrCmd, MS_U32 u32CmdArg)
5351*53ee8cc1Swenshuai.xi {
5352*53ee8cc1Swenshuai.xi HVD_Return eRet = E_HVD_RETURN_SUCCESS;
5353*53ee8cc1Swenshuai.xi MS_U32 u32Cmd = (MS_U32) eUsrCmd;
5354*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5355*53ee8cc1Swenshuai.xi
5356*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
5357*53ee8cc1Swenshuai.xi
5358*53ee8cc1Swenshuai.xi // check if old SVD cmds
5359*53ee8cc1Swenshuai.xi if (u32Cmd < E_HVD_CMD_SVD_BASE)
5360*53ee8cc1Swenshuai.xi {
5361*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Old SVD FW cmd(%x %x) used in HVD.\n", u32Cmd, u32CmdArg);
5362*53ee8cc1Swenshuai.xi
5363*53ee8cc1Swenshuai.xi _HAL_HVD_Return(E_HVD_RETURN_INVALID_PARAMETER);
5364*53ee8cc1Swenshuai.xi }
5365*53ee8cc1Swenshuai.xi
5366*53ee8cc1Swenshuai.xi if(u32Cmd == E_HVD_CMD_ENABLE_DISP_OUTSIDE)
5367*53ee8cc1Swenshuai.xi {
5368*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide = (MS_BOOL)u32CmdArg;
5369*53ee8cc1Swenshuai.xi }
5370*53ee8cc1Swenshuai.xi
5371*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
5372*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
5373*53ee8cc1Swenshuai.xi {
5374*53ee8cc1Swenshuai.xi if (HAL_HVD_EX_CheckMVCID(u32Id) && u32Cmd == E_HVD_CMD_FLUSH)
5375*53ee8cc1Swenshuai.xi {
5376*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 0;
5377*53ee8cc1Swenshuai.xi }
5378*53ee8cc1Swenshuai.xi }
5379*53ee8cc1Swenshuai.xi #endif
5380*53ee8cc1Swenshuai.xi
5381*53ee8cc1Swenshuai.xi if (u32Cmd == E_HVD_CMD_FLUSH &&
5382*53ee8cc1Swenshuai.xi IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[u8Idx].s32HvdPpTaskId) &&
5383*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState == E_HAL_HVD_STATE_RUNNING)
5384*53ee8cc1Swenshuai.xi {
5385*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState = E_HAL_HVD_STATE_PAUSING;
5386*53ee8cc1Swenshuai.xi while (pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState != E_HAL_HVD_STATE_PAUSE_DONE)
5387*53ee8cc1Swenshuai.xi {
5388*53ee8cc1Swenshuai.xi _HAL_HVD_Release();
5389*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
5390*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
5391*53ee8cc1Swenshuai.xi }
5392*53ee8cc1Swenshuai.xi
5393*53ee8cc1Swenshuai.xi }
5394*53ee8cc1Swenshuai.xi
5395*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("cmd=0x%x, arg=0x%x\n", u32Cmd, u32CmdArg);
5396*53ee8cc1Swenshuai.xi
5397*53ee8cc1Swenshuai.xi eRet = _HVD_EX_SendCmd(u32Id, u32Cmd, u32CmdArg);
5398*53ee8cc1Swenshuai.xi
5399*53ee8cc1Swenshuai.xi _HAL_HVD_Return(eRet);
5400*53ee8cc1Swenshuai.xi }
5401*53ee8cc1Swenshuai.xi
HAL_HVD_EX_DeInit(MS_U32 u32Id)5402*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_DeInit(MS_U32 u32Id)
5403*53ee8cc1Swenshuai.xi {
5404*53ee8cc1Swenshuai.xi HVD_Return eRet = E_HVD_RETURN_FAIL;
5405*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5406*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5407*53ee8cc1Swenshuai.xi MS_U32 u32Timeout = HVD_GetSysTime_ms() + 3000;
5408*53ee8cc1Swenshuai.xi // MS_U8 u8MiuSel;
5409*53ee8cc1Swenshuai.xi // MS_U32 u32StartOffset;
5410*53ee8cc1Swenshuai.xi
5411*53ee8cc1Swenshuai.xi
5412*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
5413*53ee8cc1Swenshuai.xi MS_U32 ExitTimeCnt = 0;
5414*53ee8cc1Swenshuai.xi ExitTimeCnt = HVD_GetSysTime_ms();
5415*53ee8cc1Swenshuai.xi #endif
5416*53ee8cc1Swenshuai.xi
5417*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32CodeBufVAddr = MS_PA2KSEG1((MS_PHY)pCtrl->MemMap.u32CodeBufAddr);
5418*53ee8cc1Swenshuai.xi
5419*53ee8cc1Swenshuai.xi eRet = HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_PAUSE, 0);
5420*53ee8cc1Swenshuai.xi
5421*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
5422*53ee8cc1Swenshuai.xi {
5423*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HVD fail to PAUSE %d\n", eRet);
5424*53ee8cc1Swenshuai.xi }
5425*53ee8cc1Swenshuai.xi
5426*53ee8cc1Swenshuai.xi eRet = HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_STOP, 0);
5427*53ee8cc1Swenshuai.xi
5428*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
5429*53ee8cc1Swenshuai.xi {
5430*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HVD fail to STOP %d\n", eRet);
5431*53ee8cc1Swenshuai.xi }
5432*53ee8cc1Swenshuai.xi
5433*53ee8cc1Swenshuai.xi // check FW state to make sure it's STOP DONE
5434*53ee8cc1Swenshuai.xi while (E_HVD_FW_STOP_DONE != (HVD_FW_State) HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_STATE))
5435*53ee8cc1Swenshuai.xi {
5436*53ee8cc1Swenshuai.xi if (HVD_GetSysTime_ms() > u32Timeout)
5437*53ee8cc1Swenshuai.xi {
5438*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("FW stop timeout, pc = 0x%x\n", HAL_VPU_EX_GetProgCnt());
5439*53ee8cc1Swenshuai.xi
5440*53ee8cc1Swenshuai.xi //return E_HVD_RETURN_TIMEOUT;
5441*53ee8cc1Swenshuai.xi eRet = E_HVD_RETURN_TIMEOUT;
5442*53ee8cc1Swenshuai.xi break;
5443*53ee8cc1Swenshuai.xi }
5444*53ee8cc1Swenshuai.xi }
5445*53ee8cc1Swenshuai.xi
5446*53ee8cc1Swenshuai.xi VPU_EX_FWCodeCfg fwCfg;
5447*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo taskInfo;
5448*53ee8cc1Swenshuai.xi VPU_EX_NDecInitPara nDecInitPara;
5449*53ee8cc1Swenshuai.xi
5450*53ee8cc1Swenshuai.xi nDecInitPara.pFWCodeCfg = &fwCfg;
5451*53ee8cc1Swenshuai.xi nDecInitPara.pTaskInfo = &taskInfo;
5452*53ee8cc1Swenshuai.xi
5453*53ee8cc1Swenshuai.xi fwCfg.u32DstAddr = pCtrl->MemMap.u32CodeBufVAddr;
5454*53ee8cc1Swenshuai.xi fwCfg.u8SrcType = E_HVD_FW_INPUT_SOURCE_NONE;
5455*53ee8cc1Swenshuai.xi
5456*53ee8cc1Swenshuai.xi taskInfo.u32Id = u32Id;
5457*53ee8cc1Swenshuai.xi taskInfo.eDecType = E_VPU_EX_DECODER_HVD;
5458*53ee8cc1Swenshuai.xi taskInfo.eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
5459*53ee8cc1Swenshuai.xi
5460*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
5461*53ee8cc1Swenshuai.xi {
5462*53ee8cc1Swenshuai.xi taskInfo.eSrcType = E_VPU_EX_INPUT_FILE;
5463*53ee8cc1Swenshuai.xi }
5464*53ee8cc1Swenshuai.xi else
5465*53ee8cc1Swenshuai.xi {
5466*53ee8cc1Swenshuai.xi taskInfo.eSrcType = E_VPU_EX_INPUT_TSP;
5467*53ee8cc1Swenshuai.xi }
5468*53ee8cc1Swenshuai.xi
5469*53ee8cc1Swenshuai.xi if(HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara) != TRUE)
5470*53ee8cc1Swenshuai.xi {
5471*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HAL_VPU_EX_TaskDelete fail\n");
5472*53ee8cc1Swenshuai.xi }
5473*53ee8cc1Swenshuai.xi
5474*53ee8cc1Swenshuai.xi /* clear es buffer */
5475*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
5476*53ee8cc1Swenshuai.xi {
5477*53ee8cc1Swenshuai.xi //printf("Clear ES buffer\n");
5478*53ee8cc1Swenshuai.xi
5479*53ee8cc1Swenshuai.xi memset((void *) pCtrl->MemMap.u32BitstreamBufVAddr, 0, MIN(128, pCtrl->MemMap.u32BitstreamBufSize));
5480*53ee8cc1Swenshuai.xi }
5481*53ee8cc1Swenshuai.xi
5482*53ee8cc1Swenshuai.xi //_HAL_HVD_MutexDelete();
5483*53ee8cc1Swenshuai.xi
5484*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
5485*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("HVD Stop Time(Wait FW):%d\n", HVD_GetSysTime_ms() - ExitTimeCnt);
5486*53ee8cc1Swenshuai.xi #endif
5487*53ee8cc1Swenshuai.xi
5488*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].bUsed = FALSE;
5489*53ee8cc1Swenshuai.xi #ifndef VDEC3
5490*53ee8cc1Swenshuai.xi // reset bbu wptr
5491*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
5492*53ee8cc1Swenshuai.xi {
5493*53ee8cc1Swenshuai.xi if(TRUE == HAL_VPU_EX_HVDInUsed())
5494*53ee8cc1Swenshuai.xi {
5495*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))//apple
5496*53ee8cc1Swenshuai.xi {
5497*53ee8cc1Swenshuai.xi _HVD_EX_SetBBUWriteptr(u32Id, _HVD_EX_GetBBUReadptr(u32Id));
5498*53ee8cc1Swenshuai.xi pHVDHalContext->u32VP8BBUWptr = _HVD_EX_GetBBUReadptr(u32Id);
5499*53ee8cc1Swenshuai.xi }
5500*53ee8cc1Swenshuai.xi else
5501*53ee8cc1Swenshuai.xi {
5502*53ee8cc1Swenshuai.xi if(!_stHVDPreSet[u8Idx].bColocateBBUMode)
5503*53ee8cc1Swenshuai.xi {
5504*53ee8cc1Swenshuai.xi _HVD_EX_SetBBUWriteptr(u32Id, _HVD_EX_GetBBUReadptr(u32Id));
5505*53ee8cc1Swenshuai.xi }
5506*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr = _HVD_EX_GetBBUReadptr(u32Id);
5507*53ee8cc1Swenshuai.xi }
5508*53ee8cc1Swenshuai.xi }
5509*53ee8cc1Swenshuai.xi else
5510*53ee8cc1Swenshuai.xi {
5511*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[0].u32BBUWptr = 0; //main
5512*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[1].u32BBUWptr = 0; //sub
5513*53ee8cc1Swenshuai.xi pHVDHalContext->u32VP8BBUWptr = 0; //VP8
5514*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5515*53ee8cc1Swenshuai.xi {
5516*53ee8cc1Swenshuai.xi if(!_stHVDPreSet[u8Idx].bColocateBBUMode)
5517*53ee8cc1Swenshuai.xi {
5518*53ee8cc1Swenshuai.xi _HVD_EX_ResetMainSubBBUWptr(u32Id);
5519*53ee8cc1Swenshuai.xi }
5520*53ee8cc1Swenshuai.xi }
5521*53ee8cc1Swenshuai.xi else
5522*53ee8cc1Swenshuai.xi {
5523*53ee8cc1Swenshuai.xi _HVD_EX_ResetMainSubBBUWptr(u32Id);
5524*53ee8cc1Swenshuai.xi }
5525*53ee8cc1Swenshuai.xi }
5526*53ee8cc1Swenshuai.xi }
5527*53ee8cc1Swenshuai.xi #endif
5528*53ee8cc1Swenshuai.xi _stHVDPreSet[u8Idx].bColocateBBUMode = FALSE;
5529*53ee8cc1Swenshuai.xi
5530*53ee8cc1Swenshuai.xi if (IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[u8Idx].s32HvdPpTaskId))
5531*53ee8cc1Swenshuai.xi {
5532*53ee8cc1Swenshuai.xi _HVD_EX_PpTask_Delete(&pHVDHalContext->_stHVDStream[u8Idx]);
5533*53ee8cc1Swenshuai.xi }
5534*53ee8cc1Swenshuai.xi /*
5535*53ee8cc1Swenshuai.xi if(pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.bEnable)
5536*53ee8cc1Swenshuai.xi {
5537*53ee8cc1Swenshuai.xi if(pCtrl->MemMap.u32FrameBufAddr >= HAL_MIU1_BASE)
5538*53ee8cc1Swenshuai.xi {
5539*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
5540*53ee8cc1Swenshuai.xi HAL_HVD_MVDMiuClientSel(1);
5541*53ee8cc1Swenshuai.xi _HAL_HVD_Release();
5542*53ee8cc1Swenshuai.xi }
5543*53ee8cc1Swenshuai.xi else
5544*53ee8cc1Swenshuai.xi {
5545*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
5546*53ee8cc1Swenshuai.xi HAL_HVD_MVDMiuClientSel(0);
5547*53ee8cc1Swenshuai.xi _HAL_HVD_Release();
5548*53ee8cc1Swenshuai.xi }
5549*53ee8cc1Swenshuai.xi }
5550*53ee8cc1Swenshuai.xi */
5551*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("success\n");
5552*53ee8cc1Swenshuai.xi
5553*53ee8cc1Swenshuai.xi return eRet;
5554*53ee8cc1Swenshuai.xi }
5555*53ee8cc1Swenshuai.xi
HAL_HVD_EX_PushPacket(MS_U32 u32Id,HVD_BBU_Info * pInfo)5556*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_PushPacket(MS_U32 u32Id, HVD_BBU_Info *pInfo)
5557*53ee8cc1Swenshuai.xi {
5558*53ee8cc1Swenshuai.xi HVD_Return eRet = E_HVD_RETURN_UNSUPPORTED;
5559*53ee8cc1Swenshuai.xi MS_U32 u32Addr = 0;
5560*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = NULL;
5561*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5562*53ee8cc1Swenshuai.xi
5563*53ee8cc1Swenshuai.xi pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5564*53ee8cc1Swenshuai.xi
5565*53ee8cc1Swenshuai.xi //if (E_HVD_INIT_HW_VP8 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8 PTS table is not ready yet
5566*53ee8cc1Swenshuai.xi {
5567*53ee8cc1Swenshuai.xi eRet = _HVD_EX_UpdatePTSTable(u32Id, pInfo);
5568*53ee8cc1Swenshuai.xi
5569*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
5570*53ee8cc1Swenshuai.xi {
5571*53ee8cc1Swenshuai.xi return eRet;
5572*53ee8cc1Swenshuai.xi }
5573*53ee8cc1Swenshuai.xi }
5574*53ee8cc1Swenshuai.xi
5575*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR(">>> halHVD pts,idH = %u, %u\n", pInfo->u32TimeStamp, pInfo->u32ID_H); //STS input
5576*53ee8cc1Swenshuai.xi printf(">>> halHVD pts,idH = %u, %u\n", pInfo->u32TimeStamp, pInfo->u32ID_H); //STS input
5577*53ee8cc1Swenshuai.xi
5578*53ee8cc1Swenshuai.xi //T9: for 128 bit memory. BBU need to get 2 entry at a time.
5579*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5580*53ee8cc1Swenshuai.xi {
5581*53ee8cc1Swenshuai.xi eRet = _HVD_EX_UpdateESWptr(u32Id, 0, 0);
5582*53ee8cc1Swenshuai.xi
5583*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
5584*53ee8cc1Swenshuai.xi {
5585*53ee8cc1Swenshuai.xi return eRet;
5586*53ee8cc1Swenshuai.xi }
5587*53ee8cc1Swenshuai.xi }
5588*53ee8cc1Swenshuai.xi
5589*53ee8cc1Swenshuai.xi u32Addr = pInfo->u32Staddr;
5590*53ee8cc1Swenshuai.xi
5591*53ee8cc1Swenshuai.xi if (pInfo->bRVBrokenPacket)
5592*53ee8cc1Swenshuai.xi {
5593*53ee8cc1Swenshuai.xi u32Addr = pInfo->u32Staddr | BIT(HVD_RV_BROKENBYUS_BIT);
5594*53ee8cc1Swenshuai.xi }
5595*53ee8cc1Swenshuai.xi
5596*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8
5597*53ee8cc1Swenshuai.xi {
5598*53ee8cc1Swenshuai.xi eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, pInfo->u32Staddr, pInfo->u32Length, pInfo->u32Staddr2, pInfo->u32Length2);
5599*53ee8cc1Swenshuai.xi }
5600*53ee8cc1Swenshuai.xi else
5601*53ee8cc1Swenshuai.xi {
5602*53ee8cc1Swenshuai.xi eRet = _HVD_EX_UpdateESWptr(u32Id, u32Addr, pInfo->u32Length);
5603*53ee8cc1Swenshuai.xi }
5604*53ee8cc1Swenshuai.xi
5605*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
5606*53ee8cc1Swenshuai.xi {
5607*53ee8cc1Swenshuai.xi return eRet;
5608*53ee8cc1Swenshuai.xi }
5609*53ee8cc1Swenshuai.xi
5610*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5611*53ee8cc1Swenshuai.xi {
5612*53ee8cc1Swenshuai.xi //eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, 0, 0, 0, 0);
5613*53ee8cc1Swenshuai.xi eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, pInfo->u32Staddr, 0, pInfo->u32Staddr2, 0);
5614*53ee8cc1Swenshuai.xi
5615*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
5616*53ee8cc1Swenshuai.xi {
5617*53ee8cc1Swenshuai.xi return eRet;
5618*53ee8cc1Swenshuai.xi }
5619*53ee8cc1Swenshuai.xi }
5620*53ee8cc1Swenshuai.xi
5621*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt += pInfo->u32Length;
5622*53ee8cc1Swenshuai.xi
5623*53ee8cc1Swenshuai.xi // do not add local pointer
5624*53ee8cc1Swenshuai.xi if ((pCtrl->MemMap.u32DrvProcessBufSize != 0) && (pCtrl->MemMap.u32DrvProcessBufAddr != 0))
5625*53ee8cc1Swenshuai.xi {
5626*53ee8cc1Swenshuai.xi MS_U32 u32PacketStAddr = pInfo->u32Staddr + pCtrl->MemMap.u32BitstreamBufAddr;
5627*53ee8cc1Swenshuai.xi
5628*53ee8cc1Swenshuai.xi if (!((pCtrl->MemMap.u32DrvProcessBufAddr <= u32PacketStAddr) &&
5629*53ee8cc1Swenshuai.xi (u32PacketStAddr <
5630*53ee8cc1Swenshuai.xi (pCtrl->MemMap.u32DrvProcessBufAddr + pCtrl->MemMap.u32DrvProcessBufSize))))
5631*53ee8cc1Swenshuai.xi {
5632*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalAddr = pInfo->u32Staddr;
5633*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalSize = pInfo->u32AllocLength;
5634*53ee8cc1Swenshuai.xi }
5635*53ee8cc1Swenshuai.xi else
5636*53ee8cc1Swenshuai.xi {
5637*53ee8cc1Swenshuai.xi //null packet
5638*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalAddr = pInfo->u32OriPktAddr;
5639*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalSize = 0;
5640*53ee8cc1Swenshuai.xi }
5641*53ee8cc1Swenshuai.xi }
5642*53ee8cc1Swenshuai.xi else
5643*53ee8cc1Swenshuai.xi {
5644*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalAddr = pInfo->u32Staddr;
5645*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalSize = pInfo->u32AllocLength;
5646*53ee8cc1Swenshuai.xi }
5647*53ee8cc1Swenshuai.xi
5648*53ee8cc1Swenshuai.xi pCtrl->LastNal.bRVBrokenPacket = pInfo->bRVBrokenPacket;
5649*53ee8cc1Swenshuai.xi pCtrl->u32BBUPacketCnt++;
5650*53ee8cc1Swenshuai.xi
5651*53ee8cc1Swenshuai.xi return eRet;
5652*53ee8cc1Swenshuai.xi }
5653*53ee8cc1Swenshuai.xi
HAL_HVD_EX_EnableISR(MS_U32 u32Id,MS_BOOL bEnable)5654*53ee8cc1Swenshuai.xi void HAL_HVD_EX_EnableISR(MS_U32 u32Id, MS_BOOL bEnable)
5655*53ee8cc1Swenshuai.xi {
5656*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5657*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
5658*53ee8cc1Swenshuai.xi MS_BOOL bCurrentStatus = HAL_HVD_EX_IsEnableISR(u32Id);
5659*53ee8cc1Swenshuai.xi if(bCurrentStatus == bEnable)
5660*53ee8cc1Swenshuai.xi return;
5661*53ee8cc1Swenshuai.xi
5662*53ee8cc1Swenshuai.xi if (bEnable)
5663*53ee8cc1Swenshuai.xi {
5664*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), 0, HVD_REG_RISC_ISR_MSK);
5665*53ee8cc1Swenshuai.xi }
5666*53ee8cc1Swenshuai.xi else
5667*53ee8cc1Swenshuai.xi {
5668*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_MSK, HVD_REG_RISC_ISR_MSK);
5669*53ee8cc1Swenshuai.xi }
5670*53ee8cc1Swenshuai.xi }
5671*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetForceISR(MS_U32 u32Id,MS_BOOL bEnable)5672*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetForceISR(MS_U32 u32Id, MS_BOOL bEnable)
5673*53ee8cc1Swenshuai.xi {
5674*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5675*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
5676*53ee8cc1Swenshuai.xi
5677*53ee8cc1Swenshuai.xi if (bEnable)
5678*53ee8cc1Swenshuai.xi {
5679*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_FORCE, HVD_REG_RISC_ISR_FORCE);
5680*53ee8cc1Swenshuai.xi }
5681*53ee8cc1Swenshuai.xi else
5682*53ee8cc1Swenshuai.xi {
5683*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), 0, HVD_REG_RISC_ISR_FORCE);
5684*53ee8cc1Swenshuai.xi }
5685*53ee8cc1Swenshuai.xi }
5686*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetClearISR(HWDEC_ISR_TYPE eISRType)5687*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetClearISR(HWDEC_ISR_TYPE eISRType)
5688*53ee8cc1Swenshuai.xi {
5689*53ee8cc1Swenshuai.xi MS_U32 u32RB = 0;
5690*53ee8cc1Swenshuai.xi switch(eISRType)
5691*53ee8cc1Swenshuai.xi {
5692*53ee8cc1Swenshuai.xi case E_HWDEC_ISR_HVD:
5693*53ee8cc1Swenshuai.xi u32RB = REG_HVD_BASE;
5694*53ee8cc1Swenshuai.xi break;
5695*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
5696*53ee8cc1Swenshuai.xi case E_HWDEC_ISR_EVD:
5697*53ee8cc1Swenshuai.xi u32RB = REG_EVD_BASE;
5698*53ee8cc1Swenshuai.xi break;
5699*53ee8cc1Swenshuai.xi #endif
5700*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
5701*53ee8cc1Swenshuai.xi case E_HWDEC_ISR_G2VP9:
5702*53ee8cc1Swenshuai.xi break;
5703*53ee8cc1Swenshuai.xi #endif
5704*53ee8cc1Swenshuai.xi default:
5705*53ee8cc1Swenshuai.xi break;
5706*53ee8cc1Swenshuai.xi }
5707*53ee8cc1Swenshuai.xi if(u32RB)
5708*53ee8cc1Swenshuai.xi {
5709*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_CLR, HVD_REG_RISC_ISR_CLR);
5710*53ee8cc1Swenshuai.xi }
5711*53ee8cc1Swenshuai.xi }
5712*53ee8cc1Swenshuai.xi
HAL_HVD_EX_IsISROccured(MS_U32 u32Id)5713*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsISROccured(MS_U32 u32Id)
5714*53ee8cc1Swenshuai.xi {
5715*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5716*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
5717*53ee8cc1Swenshuai.xi
5718*53ee8cc1Swenshuai.xi return (MS_BOOL) (_HVD_Read2Byte(HVD_REG_RISC_MBOX_RDY(u32RB)) & HVD_REG_RISC_ISR_VALID);
5719*53ee8cc1Swenshuai.xi }
5720*53ee8cc1Swenshuai.xi
HAL_HVD_EX_IsEnableISR(MS_U32 u32Id)5721*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsEnableISR(MS_U32 u32Id)
5722*53ee8cc1Swenshuai.xi {
5723*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5724*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
5725*53ee8cc1Swenshuai.xi
5726*53ee8cc1Swenshuai.xi if (_HVD_Read2Byte(HVD_REG_RISC_MBOX_CLR(u32RB)) & HVD_REG_RISC_ISR_MSK)
5727*53ee8cc1Swenshuai.xi {
5728*53ee8cc1Swenshuai.xi return FALSE;
5729*53ee8cc1Swenshuai.xi }
5730*53ee8cc1Swenshuai.xi else
5731*53ee8cc1Swenshuai.xi {
5732*53ee8cc1Swenshuai.xi return TRUE;
5733*53ee8cc1Swenshuai.xi }
5734*53ee8cc1Swenshuai.xi }
5735*53ee8cc1Swenshuai.xi
HAL_HVD_EX_IsAlive(MS_U32 u32Id)5736*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsAlive(MS_U32 u32Id)
5737*53ee8cc1Swenshuai.xi {
5738*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5739*53ee8cc1Swenshuai.xi
5740*53ee8cc1Swenshuai.xi if (pCtrl)
5741*53ee8cc1Swenshuai.xi {
5742*53ee8cc1Swenshuai.xi if ((pCtrl->LivingStatus.u32DecCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_DECODE_CNT)) &&
5743*53ee8cc1Swenshuai.xi (pCtrl->LivingStatus.u32SkipCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_SKIP_CNT)) &&
5744*53ee8cc1Swenshuai.xi (pCtrl->LivingStatus.u32IdleCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_VPU_IDLE_CNT)) &&
5745*53ee8cc1Swenshuai.xi (pCtrl->LivingStatus.u32MainLoopCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_MAIN_LOOP_CNT)))
5746*53ee8cc1Swenshuai.xi {
5747*53ee8cc1Swenshuai.xi return FALSE;
5748*53ee8cc1Swenshuai.xi }
5749*53ee8cc1Swenshuai.xi else
5750*53ee8cc1Swenshuai.xi {
5751*53ee8cc1Swenshuai.xi return TRUE;
5752*53ee8cc1Swenshuai.xi }
5753*53ee8cc1Swenshuai.xi }
5754*53ee8cc1Swenshuai.xi else
5755*53ee8cc1Swenshuai.xi {
5756*53ee8cc1Swenshuai.xi return FALSE;
5757*53ee8cc1Swenshuai.xi }
5758*53ee8cc1Swenshuai.xi }
5759*53ee8cc1Swenshuai.xi
HAL_HVD_EX_RstPTSCtrlVariable(MS_U32 u32Id)5760*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_RstPTSCtrlVariable(MS_U32 u32Id)
5761*53ee8cc1Swenshuai.xi {
5762*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5763*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5764*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5765*53ee8cc1Swenshuai.xi
5766*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
5767*53ee8cc1Swenshuai.xi {
5768*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
5769*53ee8cc1Swenshuai.xi
5770*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt = pShm->u32PTStableByteCnt;
5771*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = _HVD_EX_GetPTSTableWptr(u32Id);
5772*53ee8cc1Swenshuai.xi
5773*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("PTS table: WptrAddr:%x RptrAddr:%x ByteCnt:%x PreWptr:%lx\n",
5774*53ee8cc1Swenshuai.xi pShm->u32PTStableWptrAddr, pShm->u32PTStableRptrAddr, pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt, (unsigned long)pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
5775*53ee8cc1Swenshuai.xi }
5776*53ee8cc1Swenshuai.xi
5777*53ee8cc1Swenshuai.xi return TRUE;
5778*53ee8cc1Swenshuai.xi }
5779*53ee8cc1Swenshuai.xi
HAL_HVD_EX_FlushRstShareMem(MS_U32 u32Id)5780*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_FlushRstShareMem(MS_U32 u32Id)
5781*53ee8cc1Swenshuai.xi {
5782*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5783*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = NULL;
5784*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5785*53ee8cc1Swenshuai.xi MS_U32 u32Data;
5786*53ee8cc1Swenshuai.xi pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5787*53ee8cc1Swenshuai.xi
5788*53ee8cc1Swenshuai.xi memset(&pShm->DecoFrmInfo, 0, sizeof(HVD_Frm_Information));
5789*53ee8cc1Swenshuai.xi
5790*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
5791*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
5792*53ee8cc1Swenshuai.xi {
5793*53ee8cc1Swenshuai.xi u32Data = _HVD_EX_GetESReadPtr(u32Id, FALSE);
5794*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalAddr = u32Data;
5795*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalSize = 0;
5796*53ee8cc1Swenshuai.xi }
5797*53ee8cc1Swenshuai.xi
5798*53ee8cc1Swenshuai.xi if (IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[u8Idx].s32HvdPpTaskId))
5799*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState = E_HAL_HVD_STATE_RUNNING;
5800*53ee8cc1Swenshuai.xi
5801*53ee8cc1Swenshuai.xi return TRUE;
5802*53ee8cc1Swenshuai.xi }
5803*53ee8cc1Swenshuai.xi
HAL_HVD_EX_UartSwitch2FW(MS_BOOL bEnable)5804*53ee8cc1Swenshuai.xi void HAL_HVD_EX_UartSwitch2FW(MS_BOOL bEnable)
5805*53ee8cc1Swenshuai.xi {
5806*53ee8cc1Swenshuai.xi if (bEnable)
5807*53ee8cc1Swenshuai.xi {
5808*53ee8cc1Swenshuai.xi if (HAL_VPU_EX_IsEVDR2())
5809*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_MHEG5, REG_TOP_UART_SEL_0_MASK);
5810*53ee8cc1Swenshuai.xi else
5811*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_VD_MHEG5, REG_TOP_UART_SEL_0_MASK);
5812*53ee8cc1Swenshuai.xi }
5813*53ee8cc1Swenshuai.xi else
5814*53ee8cc1Swenshuai.xi {
5815*53ee8cc1Swenshuai.xi #if defined (__aeon__)
5816*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_MHEG5, REG_TOP_UART_SEL_0_MASK);
5817*53ee8cc1Swenshuai.xi #else // defined (__mips__)
5818*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_PIU_0, REG_TOP_UART_SEL_0_MASK);
5819*53ee8cc1Swenshuai.xi #endif
5820*53ee8cc1Swenshuai.xi }
5821*53ee8cc1Swenshuai.xi }
5822*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetData_Dbg(MS_U32 u32Addr)5823*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetData_Dbg(MS_U32 u32Addr)
5824*53ee8cc1Swenshuai.xi {
5825*53ee8cc1Swenshuai.xi return 0;
5826*53ee8cc1Swenshuai.xi }
5827*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetData_Dbg(MS_U32 u32Addr,MS_U32 u32Data)5828*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetData_Dbg(MS_U32 u32Addr, MS_U32 u32Data)
5829*53ee8cc1Swenshuai.xi {
5830*53ee8cc1Swenshuai.xi return;
5831*53ee8cc1Swenshuai.xi }
5832*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetCorretClock(MS_U16 u16Clock)5833*53ee8cc1Swenshuai.xi MS_U16 HAL_HVD_EX_GetCorretClock(MS_U16 u16Clock)
5834*53ee8cc1Swenshuai.xi {
5835*53ee8cc1Swenshuai.xi //if( u16Clock == 0 )
5836*53ee8cc1Swenshuai.xi return 216; //140;
5837*53ee8cc1Swenshuai.xi //if( )
5838*53ee8cc1Swenshuai.xi }
5839*53ee8cc1Swenshuai.xi
HAL_HVD_EX_UpdateESWptr_Fire(MS_U32 u32Id)5840*53ee8cc1Swenshuai.xi void HAL_HVD_EX_UpdateESWptr_Fire(MS_U32 u32Id)
5841*53ee8cc1Swenshuai.xi {
5842*53ee8cc1Swenshuai.xi //MS_BOOL bBitMIU1 = FALSE;
5843*53ee8cc1Swenshuai.xi //MS_BOOL bCodeMIU1 = FALSE;
5844*53ee8cc1Swenshuai.xi MS_U8 u8BitMiuSel = 0;
5845*53ee8cc1Swenshuai.xi MS_U8 u8CodeMiuSel = 0;
5846*53ee8cc1Swenshuai.xi MS_U32 u32BitStartOffset;
5847*53ee8cc1Swenshuai.xi MS_U32 u32CodeStartOffset;
5848*53ee8cc1Swenshuai.xi //MS_U8 u8MiuSel;
5849*53ee8cc1Swenshuai.xi //MS_U32 u32StartOffset;
5850*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5851*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5852*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5853*53ee8cc1Swenshuai.xi MS_VIRT u32BBU_DRAM_ST_ADDR = (MS_VIRT) pShm->u32HVD_BBU_DRAM_ST_ADDR;
5854*53ee8cc1Swenshuai.xi
5855*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
5856*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
5857*53ee8cc1Swenshuai.xi {
5858*53ee8cc1Swenshuai.xi // if MVC_BBU_ADDR and HVD_BBU_ADDR are different, we need to add MVC_BBU_DRAM_ST_ADDR and MVC_BBU2_DRAM_ST_ADDR in share memory
5859*53ee8cc1Swenshuai.xi u32BBU_DRAM_ST_ADDR = (MS_VIRT) pShm->u32HVD_BBU_DRAM_ST_ADDR; //pShm->u32MVC_BBU_DRAM_ST_ADDR;
5860*53ee8cc1Swenshuai.xi if(E_VDEC_EX_SUB_VIEW == HAL_HVD_EX_GetView(u32Id))
5861*53ee8cc1Swenshuai.xi {
5862*53ee8cc1Swenshuai.xi u32BBU_DRAM_ST_ADDR = (MS_VIRT) pShm->u32HVD_BBU2_DRAM_ST_ADDR; //pShm->u32MVC_BBU2_DRAM_ST_ADDR;
5863*53ee8cc1Swenshuai.xi }
5864*53ee8cc1Swenshuai.xi }
5865*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
5866*53ee8cc1Swenshuai.xi
5867*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8BitMiuSel, u32BitStartOffset, pCtrl->MemMap.u32BitstreamBufAddr);
5868*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8CodeMiuSel, u32CodeStartOffset, pCtrl->MemMap.u32CodeBufAddr);
5869*53ee8cc1Swenshuai.xi //HVD_EX_MSG_COVERITY("u32BitStartOffset = 0x%lx u32CodeStartOffset = 0x%lx \n", u32BitStartOffset,u32CodeStartOffset);
5870*53ee8cc1Swenshuai.xi
5871*53ee8cc1Swenshuai.xi if (u8BitMiuSel != u8CodeMiuSel)
5872*53ee8cc1Swenshuai.xi {
5873*53ee8cc1Swenshuai.xi #if HVD_ENABLE_BDMA_2_BITSTREAMBUF
5874*53ee8cc1Swenshuai.xi BDMA_Result bdmaRlt;
5875*53ee8cc1Swenshuai.xi MS_VIRT u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
5876*53ee8cc1Swenshuai.xi
5877*53ee8cc1Swenshuai.xi u32DstAdd = pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
5878*53ee8cc1Swenshuai.xi u32SrcAdd = pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR;
5879*53ee8cc1Swenshuai.xi u32tabsize = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum << 3;
5880*53ee8cc1Swenshuai.xi
5881*53ee8cc1Swenshuai.xi bdmaRlt = HVD_dmacpy(u32DstAdd, u32SrcAdd, u32tabsize);
5882*53ee8cc1Swenshuai.xi
5883*53ee8cc1Swenshuai.xi if (E_BDMA_OK != bdmaRlt)
5884*53ee8cc1Swenshuai.xi {
5885*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("MDrv_BDMA_MemCopy fail ret=%x!\n", bdmaRlt);
5886*53ee8cc1Swenshuai.xi }
5887*53ee8cc1Swenshuai.xi #else
5888*53ee8cc1Swenshuai.xi MS_VIRT u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
5889*53ee8cc1Swenshuai.xi
5890*53ee8cc1Swenshuai.xi u32DstAdd = pCtrl->MemMap.u32BitstreamBufVAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
5891*53ee8cc1Swenshuai.xi u32SrcAdd = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR);
5892*53ee8cc1Swenshuai.xi u32tabsize = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum << 3;
5893*53ee8cc1Swenshuai.xi
5894*53ee8cc1Swenshuai.xi HVD_memcpy(u32DstAdd, u32SrcAdd, u32tabsize);
5895*53ee8cc1Swenshuai.xi #endif
5896*53ee8cc1Swenshuai.xi }
5897*53ee8cc1Swenshuai.xi
5898*53ee8cc1Swenshuai.xi //HVD_EX_MSG_DBG("%lu st:%lx size:%lx BBU: %lu\n", pCtrl->u32BBUPacketCnt, pCtrl->LastNal.u32NalAddr, pCtrl->LastNal.u32NalSize, _stHVDStream[u8Idx].u32BBUWptr);
5899*53ee8cc1Swenshuai.xi
5900*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
5901*53ee8cc1Swenshuai.xi
5902*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5903*53ee8cc1Swenshuai.xi {
5904*53ee8cc1Swenshuai.xi _HVD_EX_SetBBUWriteptr(u32Id, HVD_LWORD(pHVDHalContext->u32VP8BBUWptr));
5905*53ee8cc1Swenshuai.xi pCtrl->u32BBUWptr_Fired = pHVDHalContext->u32VP8BBUWptr;
5906*53ee8cc1Swenshuai.xi }
5907*53ee8cc1Swenshuai.xi else
5908*53ee8cc1Swenshuai.xi {
5909*53ee8cc1Swenshuai.xi _HVD_EX_SetBBUWriteptr(u32Id, HVD_LWORD(pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr));
5910*53ee8cc1Swenshuai.xi
5911*53ee8cc1Swenshuai.xi pCtrl->u32BBUWptr_Fired = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
5912*53ee8cc1Swenshuai.xi }
5913*53ee8cc1Swenshuai.xi }
5914*53ee8cc1Swenshuai.xi
HAL_HVD_EX_MVD_PowerCtrl(MS_BOOL bEnable)5915*53ee8cc1Swenshuai.xi void HAL_HVD_EX_MVD_PowerCtrl(MS_BOOL bEnable)
5916*53ee8cc1Swenshuai.xi {
5917*53ee8cc1Swenshuai.xi if (bEnable)
5918*53ee8cc1Swenshuai.xi {
5919*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_MVD, 0, TOP_CKG_MHVD_DIS);
5920*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_MVD2, 0, TOP_CKG_MHVD2_DIS);
5921*53ee8cc1Swenshuai.xi }
5922*53ee8cc1Swenshuai.xi else
5923*53ee8cc1Swenshuai.xi {
5924*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_MVD, TOP_CKG_MHVD_DIS, TOP_CKG_MHVD_DIS);
5925*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_MVD2, TOP_CKG_MHVD2_DIS, TOP_CKG_MHVD2_DIS);
5926*53ee8cc1Swenshuai.xi }
5927*53ee8cc1Swenshuai.xi }
5928*53ee8cc1Swenshuai.xi
HAL_HVD_EX_Dump_FW_Status(MS_U32 u32Id)5929*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_FW_Status(MS_U32 u32Id)
5930*53ee8cc1Swenshuai.xi {
5931*53ee8cc1Swenshuai.xi MS_U32 tmp1 = 0;
5932*53ee8cc1Swenshuai.xi MS_U32 tmp2 = 0;
5933*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5934*53ee8cc1Swenshuai.xi
5935*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
5936*53ee8cc1Swenshuai.xi
5937*53ee8cc1Swenshuai.xi _HVD_EX_MBoxRead(u32Id, HAL_HVD_CMD_MBOX, &tmp1);
5938*53ee8cc1Swenshuai.xi _HVD_EX_MBoxRead(u32Id, HAL_HVD_CMD_ARG_MBOX, &tmp2);
5939*53ee8cc1Swenshuai.xi
5940*53ee8cc1Swenshuai.xi if (u32UartCtrl & E_HVD_UART_CTRL_DBG)
5941*53ee8cc1Swenshuai.xi {
5942*53ee8cc1Swenshuai.xi MS_U32 u32Tmp = u32UartCtrl;
5943*53ee8cc1Swenshuai.xi
5944*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("\n");
5945*53ee8cc1Swenshuai.xi u32UartCtrl = 0; // turn off debug message to prevent other function prints
5946*53ee8cc1Swenshuai.xi printf("\tSystime=%u, FWVersionID=0x%x, FwState=0x%x, ErrCode=0x%x, ProgCnt=0x%x\n",
5947*53ee8cc1Swenshuai.xi HVD_GetSysTime_ms(), pShm->u32FWVersionID, pShm->u32FwState, (MS_U32) pShm->u16ErrCode, HAL_VPU_EX_GetProgCnt());
5948*53ee8cc1Swenshuai.xi
5949*53ee8cc1Swenshuai.xi printf("\tTime: DispSTC=%u, DispT=%u, DecT=%u, CurrentPts=%u, Last Cmd=0x%x, Arg=0x%x, Rdy1=0x%x, Rdy2=0x%x\n",
5950*53ee8cc1Swenshuai.xi pShm->u32DispSTC, pShm->DispFrmInfo.u32TimeStamp,
5951*53ee8cc1Swenshuai.xi pShm->DecoFrmInfo.u32TimeStamp, pShm->u32CurrentPts, tmp1, tmp2,
5952*53ee8cc1Swenshuai.xi (MS_U32) _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX), (MS_U32) _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_ARG_MBOX));
5953*53ee8cc1Swenshuai.xi
5954*53ee8cc1Swenshuai.xi printf("\tFlag: InitDone=%d, SpsChange=%d, IsIFrmFound=%d, 1stFrmRdy=%d, SyncStart=%d, SyncReach=%d\n",
5955*53ee8cc1Swenshuai.xi pShm->bInitDone, pShm->bSpsChange, pShm->bIsIFrmFound,
5956*53ee8cc1Swenshuai.xi pShm->bIs1stFrameRdy, pShm->bIsSyncStart, pShm->bIsSyncReach);
5957*53ee8cc1Swenshuai.xi
5958*53ee8cc1Swenshuai.xi printf("\tQueue: BBUQNumb=%u, DecQNumb=%d, DispQNumb=%d, ESR=%u, ESRfromFW=%u, ESW=%u, ESLevel=%u\n",
5959*53ee8cc1Swenshuai.xi _HVD_EX_GetBBUQNumb(u32Id), pShm->u16DecQNumb, pShm->u16DispQNumb,
5960*53ee8cc1Swenshuai.xi _HVD_EX_GetESReadPtr(u32Id, TRUE), pShm->u32ESReadPtr, _HVD_EX_GetESWritePtr(u32Id),
5961*53ee8cc1Swenshuai.xi _HVD_EX_GetESLevel(u32Id));
5962*53ee8cc1Swenshuai.xi
5963*53ee8cc1Swenshuai.xi printf("\tCounter: DecodeCnt=%u, DispCnt=%u, DataErrCnt=%u, DecErrCnt=%u, SkipCnt=%u, DropCnt=%u, idle=%u, MainLoopCnt=%u, VsyncCnt=%u\n",
5964*53ee8cc1Swenshuai.xi pShm->u32DecodeCnt, pShm->u32DispCnt, pShm->u32DataErrCnt,
5965*53ee8cc1Swenshuai.xi pShm->u32DecErrCnt, pShm->u32SkipCnt, pShm->u32DropCnt,
5966*53ee8cc1Swenshuai.xi pShm->u32VPUIdleCnt, pShm->u32MainLoopCnt, pShm->u32VsyncCnt);
5967*53ee8cc1Swenshuai.xi printf
5968*53ee8cc1Swenshuai.xi ("\tMode: ShowErr=%d, RepLastField=%d, SyncOn=%d, FileEnd=%d, Skip=%d, Drop=%d, DispSpeed=%d, FRC=%d, BlueScreen=%d, FreezeImg=%d, 1Field=%d\n",
5969*53ee8cc1Swenshuai.xi pShm->ModeStatus.bIsShowErrFrm, pShm->ModeStatus.bIsRepeatLastField,
5970*53ee8cc1Swenshuai.xi pShm->ModeStatus.bIsSyncOn, pShm->ModeStatus.bIsPlaybackFinish,
5971*53ee8cc1Swenshuai.xi pShm->ModeStatus.u8SkipMode, pShm->ModeStatus.u8DropMode,
5972*53ee8cc1Swenshuai.xi pShm->ModeStatus.s8DisplaySpeed, pShm->ModeStatus.u8FrcMode,
5973*53ee8cc1Swenshuai.xi pShm->ModeStatus.bIsBlueScreen, pShm->ModeStatus.bIsFreezeImg,
5974*53ee8cc1Swenshuai.xi pShm->ModeStatus.bShowOneField);
5975*53ee8cc1Swenshuai.xi
5976*53ee8cc1Swenshuai.xi u32UartCtrl = u32Tmp; // recover debug level
5977*53ee8cc1Swenshuai.xi }
5978*53ee8cc1Swenshuai.xi }
5979*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetBBUEntry(MS_U32 u32Id,HVD_EX_Drv_Ctrl * pDrvCtrl,MS_U32 u32Idx,MS_U32 * u32NalOffset,MS_U32 * u32NalSize)5980*53ee8cc1Swenshuai.xi void HAL_HVD_EX_GetBBUEntry(MS_U32 u32Id, HVD_EX_Drv_Ctrl *pDrvCtrl, MS_U32 u32Idx, MS_U32 *u32NalOffset, MS_U32 *u32NalSize)
5981*53ee8cc1Swenshuai.xi {
5982*53ee8cc1Swenshuai.xi MS_U8 *u32Addr = NULL;
5983*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5984*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5985*53ee8cc1Swenshuai.xi
5986*53ee8cc1Swenshuai.xi if (u32Idx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum)
5987*53ee8cc1Swenshuai.xi {
5988*53ee8cc1Swenshuai.xi return;
5989*53ee8cc1Swenshuai.xi }
5990*53ee8cc1Swenshuai.xi
5991*53ee8cc1Swenshuai.xi u32Addr = (MS_U8 *)(MsOS_PA2KSEG1(pDrvCtrl->MemMap.u32CodeBufAddr + (MS_PHY)pShm->u32HVD_BBU_DRAM_ST_ADDR + (u32Idx << 3)));
5992*53ee8cc1Swenshuai.xi
5993*53ee8cc1Swenshuai.xi *u32NalSize = *(u32Addr + 2) & 0x1f;
5994*53ee8cc1Swenshuai.xi *u32NalSize <<= 8;
5995*53ee8cc1Swenshuai.xi *u32NalSize |= *(u32Addr + 1) & 0xff;
5996*53ee8cc1Swenshuai.xi *u32NalSize <<= 8;
5997*53ee8cc1Swenshuai.xi *u32NalSize |= *(u32Addr) & 0xff;
5998*53ee8cc1Swenshuai.xi
5999*53ee8cc1Swenshuai.xi *u32NalOffset = ((MS_U32) (*(u32Addr + 2) & 0xe0)) >> 5;
6000*53ee8cc1Swenshuai.xi *u32NalOffset |= ((MS_U32) (*(u32Addr + 3) & 0xff)) << 3;
6001*53ee8cc1Swenshuai.xi *u32NalOffset |= ((MS_U32) (*(u32Addr + 4) & 0xff)) << 11;
6002*53ee8cc1Swenshuai.xi *u32NalOffset |= ((MS_U32) (*(u32Addr + 5) & 0xff)) << 19;
6003*53ee8cc1Swenshuai.xi }
6004*53ee8cc1Swenshuai.xi
HAL_HVD_EX_Dump_BBUs(MS_U32 u32Id,HVD_EX_Drv_Ctrl * pDrvCtrl,MS_U32 u32StartIdx,MS_U32 u32EndIdx,MS_BOOL bShowEmptyEntry)6005*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_BBUs(MS_U32 u32Id, HVD_EX_Drv_Ctrl *pDrvCtrl, MS_U32 u32StartIdx, MS_U32 u32EndIdx, MS_BOOL bShowEmptyEntry)
6006*53ee8cc1Swenshuai.xi {
6007*53ee8cc1Swenshuai.xi MS_U32 u32CurIdx = 0;
6008*53ee8cc1Swenshuai.xi MS_BOOL bFinished = FALSE;
6009*53ee8cc1Swenshuai.xi MS_U32 u32NalOffset = 0;
6010*53ee8cc1Swenshuai.xi MS_U32 u32NalSize = 0;
6011*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6012*53ee8cc1Swenshuai.xi
6013*53ee8cc1Swenshuai.xi if ((u32StartIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum) || (u32EndIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum))
6014*53ee8cc1Swenshuai.xi {
6015*53ee8cc1Swenshuai.xi return;
6016*53ee8cc1Swenshuai.xi }
6017*53ee8cc1Swenshuai.xi
6018*53ee8cc1Swenshuai.xi u32CurIdx = u32StartIdx;
6019*53ee8cc1Swenshuai.xi
6020*53ee8cc1Swenshuai.xi do
6021*53ee8cc1Swenshuai.xi {
6022*53ee8cc1Swenshuai.xi if (u32CurIdx == u32EndIdx)
6023*53ee8cc1Swenshuai.xi {
6024*53ee8cc1Swenshuai.xi bFinished = TRUE;
6025*53ee8cc1Swenshuai.xi }
6026*53ee8cc1Swenshuai.xi
6027*53ee8cc1Swenshuai.xi HAL_HVD_EX_GetBBUEntry(u32Id, pDrvCtrl, u32CurIdx, &u32NalOffset, &u32NalSize);
6028*53ee8cc1Swenshuai.xi
6029*53ee8cc1Swenshuai.xi if ((bShowEmptyEntry == FALSE) || (bShowEmptyEntry && (u32NalOffset == 0) && (u32NalSize == 0)))
6030*53ee8cc1Swenshuai.xi {
6031*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("HVD BBU Entry: Idx:%u Offset:%x Size:%x\n", u32CurIdx, u32NalOffset, u32NalSize);
6032*53ee8cc1Swenshuai.xi }
6033*53ee8cc1Swenshuai.xi
6034*53ee8cc1Swenshuai.xi u32CurIdx++;
6035*53ee8cc1Swenshuai.xi
6036*53ee8cc1Swenshuai.xi if (u32CurIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum)
6037*53ee8cc1Swenshuai.xi {
6038*53ee8cc1Swenshuai.xi u32CurIdx %= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
6039*53ee8cc1Swenshuai.xi }
6040*53ee8cc1Swenshuai.xi } while (bFinished == TRUE);
6041*53ee8cc1Swenshuai.xi }
6042*53ee8cc1Swenshuai.xi
HAL_HVD_EX_Dump_HW_Status(MS_U32 u32Num)6043*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_HW_Status(MS_U32 u32Num)
6044*53ee8cc1Swenshuai.xi {
6045*53ee8cc1Swenshuai.xi MS_U32 i = 0;
6046*53ee8cc1Swenshuai.xi MS_U32 value = 0;
6047*53ee8cc1Swenshuai.xi
6048*53ee8cc1Swenshuai.xi if (u32UartCtrl & E_HVD_UART_CTRL_DBG)
6049*53ee8cc1Swenshuai.xi {
6050*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("\n");
6051*53ee8cc1Swenshuai.xi
6052*53ee8cc1Swenshuai.xi for (i = 0; i <= u32Num; i++)
6053*53ee8cc1Swenshuai.xi {
6054*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_DEBUG_SEL, i);
6055*53ee8cc1Swenshuai.xi value = _HVD_Read2Byte(HVD_REG_DEBUG_DAT_L);
6056*53ee8cc1Swenshuai.xi value |= ((MS_U32) _HVD_Read2Byte(HVD_REG_DEBUG_DAT_H)) << 16;
6057*53ee8cc1Swenshuai.xi
6058*53ee8cc1Swenshuai.xi if (value == 0)
6059*53ee8cc1Swenshuai.xi {
6060*53ee8cc1Swenshuai.xi break;
6061*53ee8cc1Swenshuai.xi }
6062*53ee8cc1Swenshuai.xi
6063*53ee8cc1Swenshuai.xi printf(" %08x", value);
6064*53ee8cc1Swenshuai.xi
6065*53ee8cc1Swenshuai.xi if (((i % 8) + 1) == 8)
6066*53ee8cc1Swenshuai.xi {
6067*53ee8cc1Swenshuai.xi printf(" |%u\n", i + 1);
6068*53ee8cc1Swenshuai.xi }
6069*53ee8cc1Swenshuai.xi }
6070*53ee8cc1Swenshuai.xi
6071*53ee8cc1Swenshuai.xi printf("\nHVD Dump HW status End: total number:%u\n", i);
6072*53ee8cc1Swenshuai.xi }
6073*53ee8cc1Swenshuai.xi }
6074*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetMiuBurstLevel(HVD_EX_Drv_Ctrl * pDrvCtrl,HVD_MIU_Burst_Cnt_Ctrl eMiuBurstCntCtrl)6075*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetMiuBurstLevel(HVD_EX_Drv_Ctrl *pDrvCtrl, HVD_MIU_Burst_Cnt_Ctrl eMiuBurstCntCtrl)
6076*53ee8cc1Swenshuai.xi {
6077*53ee8cc1Swenshuai.xi if (pDrvCtrl)
6078*53ee8cc1Swenshuai.xi {
6079*53ee8cc1Swenshuai.xi pDrvCtrl->Settings.u32MiuBurstLevel = (MS_U32) eMiuBurstCntCtrl;
6080*53ee8cc1Swenshuai.xi }
6081*53ee8cc1Swenshuai.xi }
6082*53ee8cc1Swenshuai.xi
6083*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
HAL_HVD_EX_CheckMVCID(MS_U32 u32Id)6084*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_CheckMVCID(MS_U32 u32Id)
6085*53ee8cc1Swenshuai.xi {
6086*53ee8cc1Swenshuai.xi return ( E_HAL_VPU_MVC_STREAM_BASE == (0xFF & u32Id) );
6087*53ee8cc1Swenshuai.xi }
6088*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetView(MS_U32 u32Id)6089*53ee8cc1Swenshuai.xi VDEC_EX_View HAL_HVD_EX_GetView(MS_U32 u32Id)
6090*53ee8cc1Swenshuai.xi {
6091*53ee8cc1Swenshuai.xi #ifdef VDEC3
6092*53ee8cc1Swenshuai.xi if( (0xFF & (u32Id >> 16)) == 0x1)
6093*53ee8cc1Swenshuai.xi return E_VDEC_EX_SUB_VIEW;
6094*53ee8cc1Swenshuai.xi else
6095*53ee8cc1Swenshuai.xi return E_VDEC_EX_MAIN_VIEW;
6096*53ee8cc1Swenshuai.xi #else
6097*53ee8cc1Swenshuai.xi if( (0xFF & (u32Id >> 8)) == 0x10)
6098*53ee8cc1Swenshuai.xi return E_VDEC_EX_MAIN_VIEW;
6099*53ee8cc1Swenshuai.xi else
6100*53ee8cc1Swenshuai.xi return E_VDEC_EX_SUB_VIEW;
6101*53ee8cc1Swenshuai.xi #endif
6102*53ee8cc1Swenshuai.xi }
6103*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
6104*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SpareBandwidth(MS_U32 u32Id)6105*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SpareBandwidth(MS_U32 u32Id) //// For MVC
6106*53ee8cc1Swenshuai.xi {
6107*53ee8cc1Swenshuai.xi //HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_DIS_QUART_PIXEL, TRUE);
6108*53ee8cc1Swenshuai.xi //HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_DIS_DBF, TRUE);
6109*53ee8cc1Swenshuai.xi return;
6110*53ee8cc1Swenshuai.xi }
6111*53ee8cc1Swenshuai.xi
HAL_HVD_EX_PowerSaving(MS_U32 u32Id)6112*53ee8cc1Swenshuai.xi void HAL_HVD_EX_PowerSaving(MS_U32 u32Id)
6113*53ee8cc1Swenshuai.xi {
6114*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_POWER_SAVING, TRUE);
6115*53ee8cc1Swenshuai.xi return;
6116*53ee8cc1Swenshuai.xi }
6117*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetFrmRateIsSupported(MS_U32 u32Id,MS_U16 u16HSize,MS_U16 u16VSize,MS_U32 u32FrmRate)6118*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_GetFrmRateIsSupported(MS_U32 u32Id, MS_U16 u16HSize, MS_U16 u16VSize, MS_U32 u32FrmRate)
6119*53ee8cc1Swenshuai.xi {
6120*53ee8cc1Swenshuai.xi MS_U64 _hw_max_pixel = 0;
6121*53ee8cc1Swenshuai.xi _hw_max_pixel = _HAL_EX_GetHwMaxPixel(u32Id);
6122*53ee8cc1Swenshuai.xi
6123*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("%s w:%d, h:%d, fr:%d, MAX:%ld\n", __FUNCTION__,
6124*53ee8cc1Swenshuai.xi u16HSize, u16VSize, u32FrmRate, (unsigned long)_hw_max_pixel);
6125*53ee8cc1Swenshuai.xi return (((MS_U64)u16HSize*(MS_U64)u16VSize*(MS_U64)u32FrmRate) <= _hw_max_pixel);
6126*53ee8cc1Swenshuai.xi }
6127*53ee8cc1Swenshuai.xi
6128*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetDispFrmNum(MS_U32 u32Id)6129*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDispFrmNum(MS_U32 u32Id)
6130*53ee8cc1Swenshuai.xi {
6131*53ee8cc1Swenshuai.xi #if 1
6132*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
6133*53ee8cc1Swenshuai.xi MS_U16 u16QNum = pShm->u16DispQNumb;
6134*53ee8cc1Swenshuai.xi MS_U16 u16QPtr = pShm->u16DispQPtr;
6135*53ee8cc1Swenshuai.xi // MS_U16 u16QSize = pShm->u16DispQSize;
6136*53ee8cc1Swenshuai.xi //static volatile HVD_Frm_Information *pHvdFrm = NULL;
6137*53ee8cc1Swenshuai.xi MS_U32 u32DispQNum = 0;
6138*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
6139*53ee8cc1Swenshuai.xi MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
6140*53ee8cc1Swenshuai.xi
6141*53ee8cc1Swenshuai.xi if(bMVC)
6142*53ee8cc1Swenshuai.xi {
6143*53ee8cc1Swenshuai.xi #if 0
6144*53ee8cc1Swenshuai.xi if (u16QNum > HVD_DISPQ_PREFETCH_COUNT*3)
6145*53ee8cc1Swenshuai.xi {
6146*53ee8cc1Swenshuai.xi u16QNum = HVD_DISPQ_PREFETCH_COUNT*3;
6147*53ee8cc1Swenshuai.xi }
6148*53ee8cc1Swenshuai.xi #endif
6149*53ee8cc1Swenshuai.xi
6150*53ee8cc1Swenshuai.xi //printf("OQ:%d,DQ:%d.\n",pShm->u16DispQNumb,pShm->u16DecQNumb);
6151*53ee8cc1Swenshuai.xi //search the next frame to display
6152*53ee8cc1Swenshuai.xi while (u16QNum > 0)
6153*53ee8cc1Swenshuai.xi {
6154*53ee8cc1Swenshuai.xi //printf("Pr:%d,%d.[%ld,%ld,%ld,%ld].\n",u16QPtr,u16QNum,pShm->DispQueue[u16QPtr].u32Status,pShm->DispQueue[u16QPtr+1].u32Status,
6155*53ee8cc1Swenshuai.xi // pShm->DispQueue[u16QPtr+2].u32Status,pShm->DispQueue[u16QPtr+3].u32Status);
6156*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
6157*53ee8cc1Swenshuai.xi
6158*53ee8cc1Swenshuai.xi //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
6159*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
6160*53ee8cc1Swenshuai.xi {
6161*53ee8cc1Swenshuai.xi /// For MVC. Output views after the pair of (base and depend) views were decoded.
6162*53ee8cc1Swenshuai.xi /// Check the depned view was initial when Output the base view.
6163*53ee8cc1Swenshuai.xi if((u16QPtr%2) == 0)
6164*53ee8cc1Swenshuai.xi {
6165*53ee8cc1Swenshuai.xi volatile HVD_Frm_Information *pHvdFrm_sub = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr+1];
6166*53ee8cc1Swenshuai.xi //if(pHvdFrm_sub->u32Status != E_HVD_DISPQ_STATUS_INIT)
6167*53ee8cc1Swenshuai.xi if(pHvdFrm_sub->u32Status == E_HVD_DISPQ_STATUS_NONE)
6168*53ee8cc1Swenshuai.xi {
6169*53ee8cc1Swenshuai.xi ///printf("[MVC] %d is not E_HVD_DISPQ_STATUS_INIT (%ld).\n",u16QPtr+1,pHvdFrm_sub->u32Status);
6170*53ee8cc1Swenshuai.xi ///printf("Return NULL.\n");
6171*53ee8cc1Swenshuai.xi break;
6172*53ee8cc1Swenshuai.xi }
6173*53ee8cc1Swenshuai.xi }
6174*53ee8cc1Swenshuai.xi u32DispQNum++;
6175*53ee8cc1Swenshuai.xi }
6176*53ee8cc1Swenshuai.xi
6177*53ee8cc1Swenshuai.xi u16QNum--;
6178*53ee8cc1Swenshuai.xi //go to next frame in the dispQ
6179*53ee8cc1Swenshuai.xi u16QPtr++;
6180*53ee8cc1Swenshuai.xi
6181*53ee8cc1Swenshuai.xi if (u16QPtr >= pShm->u16DispQSize)
6182*53ee8cc1Swenshuai.xi {
6183*53ee8cc1Swenshuai.xi u16QPtr -= pShm->u16DispQSize; //wrap to the begin
6184*53ee8cc1Swenshuai.xi }
6185*53ee8cc1Swenshuai.xi }
6186*53ee8cc1Swenshuai.xi }
6187*53ee8cc1Swenshuai.xi else
6188*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
6189*53ee8cc1Swenshuai.xi {
6190*53ee8cc1Swenshuai.xi #if 0
6191*53ee8cc1Swenshuai.xi if (u16QNum > HVD_DISPQ_PREFETCH_COUNT)
6192*53ee8cc1Swenshuai.xi {
6193*53ee8cc1Swenshuai.xi u16QNum = HVD_DISPQ_PREFETCH_COUNT;
6194*53ee8cc1Swenshuai.xi }
6195*53ee8cc1Swenshuai.xi #endif
6196*53ee8cc1Swenshuai.xi // printf("Q: %d %d %d\n", u16QNum, u16QPtr, u16QSize);
6197*53ee8cc1Swenshuai.xi //search the next frame to display
6198*53ee8cc1Swenshuai.xi while (u16QNum != 0)
6199*53ee8cc1Swenshuai.xi {
6200*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
6201*53ee8cc1Swenshuai.xi
6202*53ee8cc1Swenshuai.xi // printf("Q2[%d]: %ld\n", u16QPtr, pShm->DispQueue[u16QPtr].u32Status);
6203*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
6204*53ee8cc1Swenshuai.xi {
6205*53ee8cc1Swenshuai.xi u32DispQNum++;
6206*53ee8cc1Swenshuai.xi }
6207*53ee8cc1Swenshuai.xi
6208*53ee8cc1Swenshuai.xi u16QNum--;
6209*53ee8cc1Swenshuai.xi //go to next frame in the dispQ
6210*53ee8cc1Swenshuai.xi u16QPtr++;
6211*53ee8cc1Swenshuai.xi
6212*53ee8cc1Swenshuai.xi if (u16QPtr == pShm->u16DispQSize)
6213*53ee8cc1Swenshuai.xi {
6214*53ee8cc1Swenshuai.xi u16QPtr = 0; //wrap to the begin
6215*53ee8cc1Swenshuai.xi }
6216*53ee8cc1Swenshuai.xi }
6217*53ee8cc1Swenshuai.xi }
6218*53ee8cc1Swenshuai.xi
6219*53ee8cc1Swenshuai.xi //printf("dispQnum = %ld, pShm->u16DispQNumb = %d\n", u32DispQNum, pShm->u16DispQNumb);
6220*53ee8cc1Swenshuai.xi return u32DispQNum;
6221*53ee8cc1Swenshuai.xi #else
6222*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) _HVD_EX_GetShmAddr(u32Id);
6223*53ee8cc1Swenshuai.xi return pShm->u16DispQNumb;
6224*53ee8cc1Swenshuai.xi #endif
6225*53ee8cc1Swenshuai.xi }
6226*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetHwRegBase(MS_U32 u32Id,MS_U32 u32ModeFlag)6227*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetHwRegBase(MS_U32 u32Id, MS_U32 u32ModeFlag)
6228*53ee8cc1Swenshuai.xi {
6229*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6230*53ee8cc1Swenshuai.xi if ((u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC)
6231*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_EVD_BASE;
6232*53ee8cc1Swenshuai.xi else if ((u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
6233*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
6234*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_G2VP9_BASE;
6235*53ee8cc1Swenshuai.xi #else // Not using G2 VP9 implies using Mstar EVD VP9
6236*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_EVD_BASE;
6237*53ee8cc1Swenshuai.xi #endif
6238*53ee8cc1Swenshuai.xi else
6239*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_HVD_BASE;
6240*53ee8cc1Swenshuai.xi }
6241*53ee8cc1Swenshuai.xi
6242*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable)6243*53ee8cc1Swenshuai.xi void HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable)
6244*53ee8cc1Swenshuai.xi {
6245*53ee8cc1Swenshuai.xi if (bEnable)
6246*53ee8cc1Swenshuai.xi {
6247*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, ~TOP_CKG_EVD_PPU_DIS, TOP_CKG_EVD_PPU_DIS);
6248*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, ~TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
6249*53ee8cc1Swenshuai.xi }
6250*53ee8cc1Swenshuai.xi else
6251*53ee8cc1Swenshuai.xi {
6252*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_DIS, TOP_CKG_EVD_PPU_DIS);
6253*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
6254*53ee8cc1Swenshuai.xi }
6255*53ee8cc1Swenshuai.xi
6256*53ee8cc1Swenshuai.xi switch (pHVDHalContext->u32EVDClockType)
6257*53ee8cc1Swenshuai.xi {
6258*53ee8cc1Swenshuai.xi case 240:
6259*53ee8cc1Swenshuai.xi {
6260*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_288MHZ, TOP_CKG_EVD_PPU_MASK);
6261*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_240MHZ, TOP_CKG_EVD_MASK);
6262*53ee8cc1Swenshuai.xi break;
6263*53ee8cc1Swenshuai.xi }
6264*53ee8cc1Swenshuai.xi case 216:
6265*53ee8cc1Swenshuai.xi {
6266*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_240MHZ, TOP_CKG_EVD_PPU_MASK);
6267*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_216MHZ, TOP_CKG_EVD_MASK);
6268*53ee8cc1Swenshuai.xi break;
6269*53ee8cc1Swenshuai.xi }
6270*53ee8cc1Swenshuai.xi case 172:
6271*53ee8cc1Swenshuai.xi {
6272*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_216MHZ, TOP_CKG_EVD_PPU_MASK);
6273*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_172MHZ, TOP_CKG_EVD_MASK);
6274*53ee8cc1Swenshuai.xi break;
6275*53ee8cc1Swenshuai.xi }
6276*53ee8cc1Swenshuai.xi case 160:
6277*53ee8cc1Swenshuai.xi {
6278*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_172MHZ, TOP_CKG_EVD_PPU_MASK);
6279*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_160MHZ, TOP_CKG_EVD_MASK);
6280*53ee8cc1Swenshuai.xi break;
6281*53ee8cc1Swenshuai.xi }
6282*53ee8cc1Swenshuai.xi default:
6283*53ee8cc1Swenshuai.xi {
6284*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_288MHZ, TOP_CKG_EVD_PPU_MASK);
6285*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_240MHZ, TOP_CKG_EVD_MASK);
6286*53ee8cc1Swenshuai.xi break;
6287*53ee8cc1Swenshuai.xi }
6288*53ee8cc1Swenshuai.xi }
6289*53ee8cc1Swenshuai.xi
6290*53ee8cc1Swenshuai.xi return;
6291*53ee8cc1Swenshuai.xi }
6292*53ee8cc1Swenshuai.xi
HAL_EVD_EX_ClearTSPInput(MS_U32 u32Id)6293*53ee8cc1Swenshuai.xi void HAL_EVD_EX_ClearTSPInput(MS_U32 u32Id)
6294*53ee8cc1Swenshuai.xi {
6295*53ee8cc1Swenshuai.xi #ifndef VDEC3
6296*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
6297*53ee8cc1Swenshuai.xi #endif
6298*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6299*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6300*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
6301*53ee8cc1Swenshuai.xi
6302*53ee8cc1Swenshuai.xi #ifdef VDEC3
6303*53ee8cc1Swenshuai.xi if (0 == pCtrl->u32BBUId)
6304*53ee8cc1Swenshuai.xi #else
6305*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
6306*53ee8cc1Swenshuai.xi #endif
6307*53ee8cc1Swenshuai.xi {
6308*53ee8cc1Swenshuai.xi _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) & ~EVD_REG_RESET_HK_TSP2EVD_EN)); //0: tsp2hvd, coz EVD & HVD use the same MVD parser for main-DTV mode
6309*53ee8cc1Swenshuai.xi // disable TSP mode in EVD since EVD maybe effected by MVD parser's write pointer used by previous decoder
6310*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU(u32RB), _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB)) & (~HVD_REG_BBU_TSP_INPUT));
6311*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("id %d disable TSP mode, val 0x%x\n", pCtrl->u32BBUId, _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB)));
6312*53ee8cc1Swenshuai.xi }
6313*53ee8cc1Swenshuai.xi else
6314*53ee8cc1Swenshuai.xi {
6315*53ee8cc1Swenshuai.xi _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) & ~EVD_REG_RESET_USE_HVD_MIU_EN)); //0: tsp2hvd, coz EVD & HVD use the same MVD parser for sub-DTV mode
6316*53ee8cc1Swenshuai.xi // disable TSP mode in EVD since EVD maybe effected by MVD parser's write pointer used by previous decoder
6317*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2(u32RB), _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB)) & (~HVD_REG_BBU_TSP_INPUT_BS2));
6318*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("id %d disable TSP mode, val 0x%x\n", pCtrl->u32BBUId, _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB)));
6319*53ee8cc1Swenshuai.xi }
6320*53ee8cc1Swenshuai.xi
6321*53ee8cc1Swenshuai.xi return;
6322*53ee8cc1Swenshuai.xi }
6323*53ee8cc1Swenshuai.xi
HAL_EVD_EX_DeinitHW(void)6324*53ee8cc1Swenshuai.xi static MS_BOOL HAL_EVD_EX_DeinitHW(void)
6325*53ee8cc1Swenshuai.xi {
6326*53ee8cc1Swenshuai.xi MS_U16 u16Timeout = 1000;
6327*53ee8cc1Swenshuai.xi
6328*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_SWRST, EVD_REG_RESET_SWRST);
6329*53ee8cc1Swenshuai.xi
6330*53ee8cc1Swenshuai.xi while (u16Timeout)
6331*53ee8cc1Swenshuai.xi {
6332*53ee8cc1Swenshuai.xi if ((_HVD_Read2Byte(EVD_REG_RESET) & (EVD_REG_RESET_SWRST_FIN)) == (EVD_REG_RESET_SWRST_FIN))
6333*53ee8cc1Swenshuai.xi {
6334*53ee8cc1Swenshuai.xi break;
6335*53ee8cc1Swenshuai.xi }
6336*53ee8cc1Swenshuai.xi u16Timeout--;
6337*53ee8cc1Swenshuai.xi }
6338*53ee8cc1Swenshuai.xi
6339*53ee8cc1Swenshuai.xi HAL_EVD_EX_PowerCtrl(FALSE);
6340*53ee8cc1Swenshuai.xi
6341*53ee8cc1Swenshuai.xi return TRUE;
6342*53ee8cc1Swenshuai.xi }
6343*53ee8cc1Swenshuai.xi #endif
6344*53ee8cc1Swenshuai.xi
6345*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
HAL_VP9_EX_PowerCtrl(MS_BOOL bEnable)6346*53ee8cc1Swenshuai.xi static void HAL_VP9_EX_PowerCtrl(MS_BOOL bEnable)
6347*53ee8cc1Swenshuai.xi {
6348*53ee8cc1Swenshuai.xi if (bEnable)
6349*53ee8cc1Swenshuai.xi {
6350*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, ~TOP_CKG_VP9_DIS, TOP_CKG_VP9_DIS);
6351*53ee8cc1Swenshuai.xi }
6352*53ee8cc1Swenshuai.xi else
6353*53ee8cc1Swenshuai.xi {
6354*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_DIS, TOP_CKG_VP9_DIS);
6355*53ee8cc1Swenshuai.xi }
6356*53ee8cc1Swenshuai.xi
6357*53ee8cc1Swenshuai.xi switch (pHVDHalContext->u32VP9ClockType)
6358*53ee8cc1Swenshuai.xi {
6359*53ee8cc1Swenshuai.xi case 432:
6360*53ee8cc1Swenshuai.xi {
6361*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_432MHZ, TOP_CKG_VP9_CLK_MASK);
6362*53ee8cc1Swenshuai.xi break;
6363*53ee8cc1Swenshuai.xi }
6364*53ee8cc1Swenshuai.xi case 384:
6365*53ee8cc1Swenshuai.xi {
6366*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_384MHZ, TOP_CKG_VP9_CLK_MASK);
6367*53ee8cc1Swenshuai.xi break;
6368*53ee8cc1Swenshuai.xi }
6369*53ee8cc1Swenshuai.xi case 345:
6370*53ee8cc1Swenshuai.xi {
6371*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_345MHZ, TOP_CKG_VP9_CLK_MASK);
6372*53ee8cc1Swenshuai.xi break;
6373*53ee8cc1Swenshuai.xi }
6374*53ee8cc1Swenshuai.xi case 320:
6375*53ee8cc1Swenshuai.xi {
6376*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_320MHZ, TOP_CKG_VP9_CLK_MASK);
6377*53ee8cc1Swenshuai.xi break;
6378*53ee8cc1Swenshuai.xi }
6379*53ee8cc1Swenshuai.xi case 288:
6380*53ee8cc1Swenshuai.xi {
6381*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_288MHZ, TOP_CKG_VP9_CLK_MASK);
6382*53ee8cc1Swenshuai.xi break;
6383*53ee8cc1Swenshuai.xi }
6384*53ee8cc1Swenshuai.xi case 240:
6385*53ee8cc1Swenshuai.xi {
6386*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_240MHZ, TOP_CKG_VP9_CLK_MASK);
6387*53ee8cc1Swenshuai.xi break;
6388*53ee8cc1Swenshuai.xi }
6389*53ee8cc1Swenshuai.xi case 216:
6390*53ee8cc1Swenshuai.xi {
6391*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_216MHZ, TOP_CKG_VP9_CLK_MASK);
6392*53ee8cc1Swenshuai.xi break;
6393*53ee8cc1Swenshuai.xi }
6394*53ee8cc1Swenshuai.xi case 456:
6395*53ee8cc1Swenshuai.xi {
6396*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_EVDPLL, TOP_CKG_VP9_CLK_MASK);
6397*53ee8cc1Swenshuai.xi break;
6398*53ee8cc1Swenshuai.xi }
6399*53ee8cc1Swenshuai.xi case 480:
6400*53ee8cc1Swenshuai.xi {
6401*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_EVDPLL, TOP_CKG_VP9_CLK_MASK);
6402*53ee8cc1Swenshuai.xi break;
6403*53ee8cc1Swenshuai.xi }
6404*53ee8cc1Swenshuai.xi default:
6405*53ee8cc1Swenshuai.xi {
6406*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_432MHZ, TOP_CKG_VP9_CLK_MASK);
6407*53ee8cc1Swenshuai.xi break;
6408*53ee8cc1Swenshuai.xi }
6409*53ee8cc1Swenshuai.xi }
6410*53ee8cc1Swenshuai.xi
6411*53ee8cc1Swenshuai.xi return;
6412*53ee8cc1Swenshuai.xi }
6413*53ee8cc1Swenshuai.xi
HAL_VP9_EX_DeinitHW(void)6414*53ee8cc1Swenshuai.xi MS_BOOL HAL_VP9_EX_DeinitHW(void)
6415*53ee8cc1Swenshuai.xi {
6416*53ee8cc1Swenshuai.xi MS_U16 u16Timeout = 1000;
6417*53ee8cc1Swenshuai.xi
6418*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(VP9_REG_RESET, VP9_REG_RESET_SWRST, VP9_REG_RESET_SWRST);
6419*53ee8cc1Swenshuai.xi
6420*53ee8cc1Swenshuai.xi while (u16Timeout)
6421*53ee8cc1Swenshuai.xi {
6422*53ee8cc1Swenshuai.xi if ((_HVD_Read2Byte(VP9_REG_RESET) & (VP9_REG_RESET_SWRST_FIN)) == (VP9_REG_RESET_SWRST_FIN))
6423*53ee8cc1Swenshuai.xi {
6424*53ee8cc1Swenshuai.xi break;
6425*53ee8cc1Swenshuai.xi }
6426*53ee8cc1Swenshuai.xi u16Timeout--;
6427*53ee8cc1Swenshuai.xi }
6428*53ee8cc1Swenshuai.xi
6429*53ee8cc1Swenshuai.xi HAL_VP9_EX_PowerCtrl(FALSE);
6430*53ee8cc1Swenshuai.xi
6431*53ee8cc1Swenshuai.xi return TRUE;
6432*53ee8cc1Swenshuai.xi }
6433*53ee8cc1Swenshuai.xi #endif
6434*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetSupport2ndMVOPInterface(void)6435*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_GetSupport2ndMVOPInterface(void)
6436*53ee8cc1Swenshuai.xi {
6437*53ee8cc1Swenshuai.xi return TRUE;
6438*53ee8cc1Swenshuai.xi }
6439*53ee8cc1Swenshuai.xi
6440*53ee8cc1Swenshuai.xi #if 0
6441*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetBufferAddr(MS_U32 u32Id)
6442*53ee8cc1Swenshuai.xi {
6443*53ee8cc1Swenshuai.xi _HVD_EX_SetBufferAddr(u32Id);
6444*53ee8cc1Swenshuai.xi }
6445*53ee8cc1Swenshuai.xi #endif //20170110
6446*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetNalTblAddr(MS_U32 u32Id)6447*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetNalTblAddr(MS_U32 u32Id)
6448*53ee8cc1Swenshuai.xi {
6449*53ee8cc1Swenshuai.xi MS_VIRT u32StAddr = 0;
6450*53ee8cc1Swenshuai.xi MS_U8 u8BitMiuSel = 0;
6451*53ee8cc1Swenshuai.xi MS_U8 u8CodeMiuSel = 0;
6452*53ee8cc1Swenshuai.xi MS_U8 u8TmpMiuSel = 0;
6453*53ee8cc1Swenshuai.xi MS_U32 u32BitStartOffset;
6454*53ee8cc1Swenshuai.xi MS_U32 u32CodeStartOffset;
6455*53ee8cc1Swenshuai.xi
6456*53ee8cc1Swenshuai.xi #ifndef VDEC3
6457*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
6458*53ee8cc1Swenshuai.xi #endif
6459*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6460*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6461*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
6462*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
6463*53ee8cc1Swenshuai.xi
6464*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
6465*53ee8cc1Swenshuai.xi
6466*53ee8cc1Swenshuai.xi if (pCtrl == NULL)
6467*53ee8cc1Swenshuai.xi {
6468*53ee8cc1Swenshuai.xi _HAL_HVD_Return();
6469*53ee8cc1Swenshuai.xi }
6470*53ee8cc1Swenshuai.xi
6471*53ee8cc1Swenshuai.xi MS_BOOL bNalTblAlreadySet = FALSE;
6472*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo taskInfo;
6473*53ee8cc1Swenshuai.xi memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
6474*53ee8cc1Swenshuai.xi HAL_HVD_EX_GetTaskInfo(u32Id, &taskInfo);
6475*53ee8cc1Swenshuai.xi
6476*53ee8cc1Swenshuai.xi bNalTblAlreadySet = HAL_VPU_EX_CheckBBUSetting(u32Id, pCtrl->u32BBUId, taskInfo.eDecType, VPU_BBU_NAL_TBL);
6477*53ee8cc1Swenshuai.xi
6478*53ee8cc1Swenshuai.xi
6479*53ee8cc1Swenshuai.xi
6480*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8BitMiuSel, u32BitStartOffset, pCtrl->MemMap.u32BitstreamBufAddr);
6481*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8CodeMiuSel, u32CodeStartOffset, pCtrl->MemMap.u32CodeBufAddr);
6482*53ee8cc1Swenshuai.xi
6483*53ee8cc1Swenshuai.xi if (u8BitMiuSel != u8CodeMiuSel)
6484*53ee8cc1Swenshuai.xi {
6485*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr));
6486*53ee8cc1Swenshuai.xi }
6487*53ee8cc1Swenshuai.xi else
6488*53ee8cc1Swenshuai.xi {
6489*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pCtrl->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU_DRAM_ST_ADDR));
6490*53ee8cc1Swenshuai.xi }
6491*53ee8cc1Swenshuai.xi
6492*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
6493*53ee8cc1Swenshuai.xi {
6494*53ee8cc1Swenshuai.xi #ifdef VDEC3
6495*53ee8cc1Swenshuai.xi if (!_HAL_EX_BBU_VP8_InUsed())
6496*53ee8cc1Swenshuai.xi #endif
6497*53ee8cc1Swenshuai.xi {
6498*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
6499*53ee8cc1Swenshuai.xi
6500*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS3, (MS_U16)(u32StAddr >> 3));
6501*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS3, (MS_U16)(u32StAddr >> 19));
6502*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS3, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
6503*53ee8cc1Swenshuai.xi
6504*53ee8cc1Swenshuai.xi u32StAddr += VP8_BBU_TBL_SIZE;
6505*53ee8cc1Swenshuai.xi
6506*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS4, (MS_U16)(u32StAddr >> 3));
6507*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS4, (MS_U16)(u32StAddr >> 19));
6508*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS4, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
6509*53ee8cc1Swenshuai.xi }
6510*53ee8cc1Swenshuai.xi
6511*53ee8cc1Swenshuai.xi _HAL_HVD_Return();
6512*53ee8cc1Swenshuai.xi }
6513*53ee8cc1Swenshuai.xi
6514*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("NAL start addr=%lx\n", (unsigned long)u32StAddr);
6515*53ee8cc1Swenshuai.xi
6516*53ee8cc1Swenshuai.xi #ifdef VDEC3
6517*53ee8cc1Swenshuai.xi if (!bNalTblAlreadySet)
6518*53ee8cc1Swenshuai.xi {
6519*53ee8cc1Swenshuai.xi if (pCtrl->u32BBUId == 0)
6520*53ee8cc1Swenshuai.xi {
6521*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L(u32RB), (MS_U16) (u32StAddr >> 3));
6522*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H(u32RB), (MS_U16) (u32StAddr >> 19));
6523*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
6524*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
6525*53ee8cc1Swenshuai.xi }
6526*53ee8cc1Swenshuai.xi else
6527*53ee8cc1Swenshuai.xi {
6528*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16) (u32StAddr >> 3));
6529*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16) (u32StAddr >> 19));
6530*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
6531*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
6532*53ee8cc1Swenshuai.xi }
6533*53ee8cc1Swenshuai.xi }
6534*53ee8cc1Swenshuai.xi #else
6535*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
6536*53ee8cc1Swenshuai.xi {
6537*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L(u32RB), (MS_U16) (u32StAddr >> 3));
6538*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H(u32RB), (MS_U16) (u32StAddr >> 19));
6539*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
6540*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
6541*53ee8cc1Swenshuai.xi }
6542*53ee8cc1Swenshuai.xi else
6543*53ee8cc1Swenshuai.xi {
6544*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16) (u32StAddr >> 3));
6545*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16) (u32StAddr >> 19));
6546*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
6547*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
6548*53ee8cc1Swenshuai.xi }
6549*53ee8cc1Swenshuai.xi #endif
6550*53ee8cc1Swenshuai.xi
6551*53ee8cc1Swenshuai.xi
6552*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
6553*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
6554*53ee8cc1Swenshuai.xi {
6555*53ee8cc1Swenshuai.xi /// Used sub stream to record sub view data.
6556*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pDrvCtrl_Sub = _HVD_EX_GetDrvCtrl((u32Id+0x00011000));
6557*53ee8cc1Swenshuai.xi //printf("**************** Buffer setting for MVC dual-BBU *************\n");
6558*53ee8cc1Swenshuai.xi
6559*53ee8cc1Swenshuai.xi if (u8BitMiuSel != u8CodeMiuSel)
6560*53ee8cc1Swenshuai.xi {
6561*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr + pDrvCtrl_Sub->u32BBUTblInBitstreamBufAddr));
6562*53ee8cc1Swenshuai.xi }
6563*53ee8cc1Swenshuai.xi else
6564*53ee8cc1Swenshuai.xi {
6565*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU2_DRAM_ST_ADDR));
6566*53ee8cc1Swenshuai.xi }
6567*53ee8cc1Swenshuai.xi
6568*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] _HAL_HVD_SetBuffer2Addr: nal StAddr:%lx \n", (unsigned long) u32StAddr);
6569*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16)(u32StAddr >> 3));
6570*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16)(u32StAddr >> 19));
6571*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
6572*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum - 1));
6573*53ee8cc1Swenshuai.xi }
6574*53ee8cc1Swenshuai.xi #endif
6575*53ee8cc1Swenshuai.xi
6576*53ee8cc1Swenshuai.xi if (!bNalTblAlreadySet)
6577*53ee8cc1Swenshuai.xi {
6578*53ee8cc1Swenshuai.xi HAL_VPU_EX_SetBBUSetting(u32Id, pCtrl->u32BBUId, taskInfo.eDecType, VPU_BBU_NAL_TBL);
6579*53ee8cc1Swenshuai.xi }
6580*53ee8cc1Swenshuai.xi
6581*53ee8cc1Swenshuai.xi _HAL_HVD_Return();
6582*53ee8cc1Swenshuai.xi }
6583*53ee8cc1Swenshuai.xi
6584*53ee8cc1Swenshuai.xi /*
6585*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_Is_RM_Supported(MS_U32 u32Id)
6586*53ee8cc1Swenshuai.xi {
6587*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6588*53ee8cc1Swenshuai.xi
6589*53ee8cc1Swenshuai.xi if(pCtrl->InitParams.u16ChipECONum == 0)
6590*53ee8cc1Swenshuai.xi return FALSE;
6591*53ee8cc1Swenshuai.xi else
6592*53ee8cc1Swenshuai.xi return TRUE;
6593*53ee8cc1Swenshuai.xi
6594*53ee8cc1Swenshuai.xi }
6595*53ee8cc1Swenshuai.xi */
6596*53ee8cc1Swenshuai.xi
_HVD_EX_IS_BBU_TSP_MODE(MS_U32 u32Id)6597*53ee8cc1Swenshuai.xi MS_BOOL _HVD_EX_IS_BBU_TSP_MODE(MS_U32 u32Id)
6598*53ee8cc1Swenshuai.xi {
6599*53ee8cc1Swenshuai.xi return FALSE;
6600*53ee8cc1Swenshuai.xi }
_HVD_EX_BBU_Get_TaskRunning(MS_U32 u32Id)6601*53ee8cc1Swenshuai.xi MS_BOOL _HVD_EX_BBU_Get_TaskRunning(MS_U32 u32Id)
6602*53ee8cc1Swenshuai.xi {
6603*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6604*53ee8cc1Swenshuai.xi return pHVDHalContext->bBBU_running[u8Idx];
6605*53ee8cc1Swenshuai.xi }
6606*53ee8cc1Swenshuai.xi
_HVD_EX_BBU_Set_TaskRunning(MS_U32 u32Id,MS_BOOL val)6607*53ee8cc1Swenshuai.xi void _HVD_EX_BBU_Set_TaskRunning(MS_U32 u32Id,MS_BOOL val)
6608*53ee8cc1Swenshuai.xi {
6609*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6610*53ee8cc1Swenshuai.xi pHVDHalContext->bBBU_running[u8Idx] = val;
6611*53ee8cc1Swenshuai.xi }
6612*53ee8cc1Swenshuai.xi
_HVD_EX_GetESOffsetIncrease(MS_U32 u32Id,MS_U32 inc,MS_U32 offset)6613*53ee8cc1Swenshuai.xi MS_U32 _HVD_EX_GetESOffsetIncrease(MS_U32 u32Id, MS_U32 inc, MS_U32 offset)
6614*53ee8cc1Swenshuai.xi {
6615*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6616*53ee8cc1Swenshuai.xi return (offset + inc < pCtrl->MemMap.u32BitstreamBufSize)?(offset + inc):(offset + inc - pCtrl->MemMap.u32BitstreamBufSize);
6617*53ee8cc1Swenshuai.xi }
6618*53ee8cc1Swenshuai.xi
_HVD_EX_GetESOffsetMinus(MS_U32 u32Id,MS_U32 mis,MS_U32 offset)6619*53ee8cc1Swenshuai.xi MS_U32 _HVD_EX_GetESOffsetMinus(MS_U32 u32Id, MS_U32 mis, MS_U32 offset)
6620*53ee8cc1Swenshuai.xi {
6621*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6622*53ee8cc1Swenshuai.xi return (offset >= mis)?(offset - mis):(offset + pCtrl->MemMap.u32BitstreamBufSize - mis);
6623*53ee8cc1Swenshuai.xi }
6624*53ee8cc1Swenshuai.xi
_HVD_EX_ES_DBG_PRINT(MS_U32 u32Id,MS_U32 offset,MS_U32 length)6625*53ee8cc1Swenshuai.xi void _HVD_EX_ES_DBG_PRINT(MS_U32 u32Id, MS_U32 offset, MS_U32 length)
6626*53ee8cc1Swenshuai.xi {
6627*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6628*53ee8cc1Swenshuai.xi int idx = 0;
6629*53ee8cc1Swenshuai.xi MS_U32 newOffset = 0;
6630*53ee8cc1Swenshuai.xi HVD_PRINT("\033[1;33m [%s][%s] %d offset = %x \n\033[1;36m",__FILE__,__FUNCTION__,__LINE__,(unsigned int)offset);
6631*53ee8cc1Swenshuai.xi for(idx = 0;idx<length;idx++)
6632*53ee8cc1Swenshuai.xi {
6633*53ee8cc1Swenshuai.xi newOffset = _HVD_EX_GetESOffsetIncrease(u32Id, idx, offset);
6634*53ee8cc1Swenshuai.xi char* tempPtr = (char*)(pCtrl->MemMap.u32BitstreamBufVAddr + newOffset);
6635*53ee8cc1Swenshuai.xi HVD_PRINT("%02x ",(unsigned int)(*tempPtr));
6636*53ee8cc1Swenshuai.xi
6637*53ee8cc1Swenshuai.xi if(idx % 4 ==3 || idx % 8 == 7)
6638*53ee8cc1Swenshuai.xi HVD_PRINT(" ");
6639*53ee8cc1Swenshuai.xi if(idx % 32 ==31)
6640*53ee8cc1Swenshuai.xi HVD_PRINT("\n");
6641*53ee8cc1Swenshuai.xi }
6642*53ee8cc1Swenshuai.xi }
6643*53ee8cc1Swenshuai.xi
_HVD_EX_BBU_FindStartCode(MS_U32 u32Id,MS_U32 * u32Offset,MS_U32 u32ESRptr,MS_U32 u32ESWptr)6644*53ee8cc1Swenshuai.xi MS_BOOL _HVD_EX_BBU_FindStartCode(MS_U32 u32Id,MS_U32* u32Offset, MS_U32 u32ESRptr, MS_U32 u32ESWptr)
6645*53ee8cc1Swenshuai.xi {
6646*53ee8cc1Swenshuai.xi
6647*53ee8cc1Swenshuai.xi return false;
6648*53ee8cc1Swenshuai.xi }
6649*53ee8cc1Swenshuai.xi
6650*53ee8cc1Swenshuai.xi
6651*53ee8cc1Swenshuai.xi
HAL_HVD_EX_BBU_Task(MS_U32 u32Id)6652*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_Task(MS_U32 u32Id)
6653*53ee8cc1Swenshuai.xi {
6654*53ee8cc1Swenshuai.xi
6655*53ee8cc1Swenshuai.xi }
6656*53ee8cc1Swenshuai.xi
6657*53ee8cc1Swenshuai.xi
6658*53ee8cc1Swenshuai.xi
HAL_HVD_EX_BBU_Proc(MS_U32 u32streamIdx)6659*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_Proc(MS_U32 u32streamIdx)
6660*53ee8cc1Swenshuai.xi {
6661*53ee8cc1Swenshuai.xi
6662*53ee8cc1Swenshuai.xi
6663*53ee8cc1Swenshuai.xi }
6664*53ee8cc1Swenshuai.xi
HAL_HVD_EX_BBU_StopProc(MS_U32 u32streamIdx)6665*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_StopProc(MS_U32 u32streamIdx)
6666*53ee8cc1Swenshuai.xi {
6667*53ee8cc1Swenshuai.xi
6668*53ee8cc1Swenshuai.xi }
HAL_HVD_EX_GetEVDHWBuffer(void)6669*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetEVDHWBuffer(void)
6670*53ee8cc1Swenshuai.xi {
6671*53ee8cc1Swenshuai.xi return EVD_HW_BUFFER;
6672*53ee8cc1Swenshuai.xi }
6673*53ee8cc1Swenshuai.xi #endif
6674