xref: /utopia/UTPA2-700.0.x/modules/vdec_v3/hal/mooney/hvd_v3/halHVD_EX.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi 
96*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
97*53ee8cc1Swenshuai.xi //  Include Files
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi // Common Definition
100*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
101*53ee8cc1Swenshuai.xi #include <linux/string.h>
102*53ee8cc1Swenshuai.xi #include <asm/io.h>
103*53ee8cc1Swenshuai.xi #include "chip_setup.h"
104*53ee8cc1Swenshuai.xi #include "include/mstar/mstar_chip.h"
105*53ee8cc1Swenshuai.xi #else
106*53ee8cc1Swenshuai.xi #include <string.h>
107*53ee8cc1Swenshuai.xi #endif
108*53ee8cc1Swenshuai.xi 
109*53ee8cc1Swenshuai.xi #include "drvHVD_Common.h"
110*53ee8cc1Swenshuai.xi 
111*53ee8cc1Swenshuai.xi // Internal Definition
112*53ee8cc1Swenshuai.xi #include "drvHVD_def.h"
113*53ee8cc1Swenshuai.xi #include "fwHVD_if.h"
114*53ee8cc1Swenshuai.xi #include "halVPU_EX.h"
115*53ee8cc1Swenshuai.xi #include "halHVD_EX.h"
116*53ee8cc1Swenshuai.xi #include "regHVD_EX.h"
117*53ee8cc1Swenshuai.xi 
118*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
119*53ee8cc1Swenshuai.xi //  Driver Compiler Options
120*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
121*53ee8cc1Swenshuai.xi #if (!defined(MSOS_TYPE_NUTTX) && !defined(MSOS_TYPE_OPTEE)) || defined(SUPPORT_X_MODEL_FEATURE)
122*53ee8cc1Swenshuai.xi 
123*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
124*53ee8cc1Swenshuai.xi //  Local Defines
125*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
126*53ee8cc1Swenshuai.xi #define RV_VLC_TABLE_SIZE           0x20000
127*53ee8cc1Swenshuai.xi /* Add for Mobile Platform by Ted Sun */
128*53ee8cc1Swenshuai.xi //#define HVD_DISPQ_PREFETCH_COUNT    2
129*53ee8cc1Swenshuai.xi #define HVD_FW_MEM_OFFSET           0x100000UL  // 1M
130*53ee8cc1Swenshuai.xi #define VPU_QMEM_BASE               0x20000000UL
131*53ee8cc1Swenshuai.xi 
132*53ee8cc1Swenshuai.xi //max support pixel(by chip capacity)
133*53ee8cc1Swenshuai.xi #define HVD_HW_MAX_PIXEL            (1920*1088*61000ULL) // FHD@60p
134*53ee8cc1Swenshuai.xi #define HEVC_HW_MAX_PIXEL           (4096*2160*61000ULL) // 4kx2k@60p
135*53ee8cc1Swenshuai.xi #define VP9_HW_MAX_PIXEL            (4096*2304*31000ULL) // 4kx2k@30p
136*53ee8cc1Swenshuai.xi 
137*53ee8cc1Swenshuai.xi #if 0
138*53ee8cc1Swenshuai.xi static HVD_AVC_VUI_DISP_INFO g_hvd_VUIINFO;
139*53ee8cc1Swenshuai.xi static MS_U8 g_hvd_nal_fill_pair[2][8] = { {0, 0, 0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0, 0, 0} };
140*53ee8cc1Swenshuai.xi static MS_U32 u32RV_VLCTableAddr = 0;   // offset from Frame buffer start address
141*53ee8cc1Swenshuai.xi static MS_U16 _u16DispQPtr = 0;
142*53ee8cc1Swenshuai.xi #endif
143*53ee8cc1Swenshuai.xi 
144*53ee8cc1Swenshuai.xi #define IS_TASK_ALIVE(id) ((id) != -1)
145*53ee8cc1Swenshuai.xi #ifndef UNUSED
146*53ee8cc1Swenshuai.xi #define UNUSED(x) (void)(x)
147*53ee8cc1Swenshuai.xi #endif
148*53ee8cc1Swenshuai.xi 
149*53ee8cc1Swenshuai.xi 
150*53ee8cc1Swenshuai.xi //---------------------------------- Mutex settings -----------------------------------------
151*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MUTEX_PROTECT
152*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexCreate()                                  \
153*53ee8cc1Swenshuai.xi     do                                                          \
154*53ee8cc1Swenshuai.xi     {                                                           \
155*53ee8cc1Swenshuai.xi         if (s32HVDMutexID < 0)                                  \
156*53ee8cc1Swenshuai.xi         {                                                       \
157*53ee8cc1Swenshuai.xi             s32HVDMutexID = OSAL_HVD_MutexCreate((MS_U8*)(_u8HVD_Mutex)); \
158*53ee8cc1Swenshuai.xi         }                                                       \
159*53ee8cc1Swenshuai.xi     } while (0)
160*53ee8cc1Swenshuai.xi 
161*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexDelete()                                  \
162*53ee8cc1Swenshuai.xi     do                                                          \
163*53ee8cc1Swenshuai.xi     {                                                           \
164*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                 \
165*53ee8cc1Swenshuai.xi         {                                                       \
166*53ee8cc1Swenshuai.xi             OSAL_HVD_MutexDelete(s32HVDMutexID);                \
167*53ee8cc1Swenshuai.xi             s32HVDMutexID = -1;                                 \
168*53ee8cc1Swenshuai.xi         }                                                       \
169*53ee8cc1Swenshuai.xi     } while (0)
170*53ee8cc1Swenshuai.xi 
171*53ee8cc1Swenshuai.xi #define  _HAL_HVD_Entry()                                                       \
172*53ee8cc1Swenshuai.xi     do                                                                          \
173*53ee8cc1Swenshuai.xi     {                                                                           \
174*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                                 \
175*53ee8cc1Swenshuai.xi         {                                                                       \
176*53ee8cc1Swenshuai.xi             if (!OSAL_HVD_MutexObtain(s32HVDMutexID, OSAL_HVD_MUTEX_TIMEOUT))   \
177*53ee8cc1Swenshuai.xi             {                                                                   \
178*53ee8cc1Swenshuai.xi                 printf("[HAL HVD][%06d] Mutex taking timeout\n", __LINE__);     \
179*53ee8cc1Swenshuai.xi             }                                                                   \
180*53ee8cc1Swenshuai.xi         }                                                                       \
181*53ee8cc1Swenshuai.xi     } while (0)
182*53ee8cc1Swenshuai.xi 
183*53ee8cc1Swenshuai.xi #define _HAL_HVD_Return(_ret_)                                  \
184*53ee8cc1Swenshuai.xi     do                                                          \
185*53ee8cc1Swenshuai.xi     {                                                           \
186*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                 \
187*53ee8cc1Swenshuai.xi         {                                                       \
188*53ee8cc1Swenshuai.xi             OSAL_HVD_MutexRelease(s32HVDMutexID);               \
189*53ee8cc1Swenshuai.xi         }                                                       \
190*53ee8cc1Swenshuai.xi         return _ret_;                                           \
191*53ee8cc1Swenshuai.xi     } while(0)
192*53ee8cc1Swenshuai.xi 
193*53ee8cc1Swenshuai.xi #define _HAL_HVD_Release()                                      \
194*53ee8cc1Swenshuai.xi     do                                                          \
195*53ee8cc1Swenshuai.xi     {                                                           \
196*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                 \
197*53ee8cc1Swenshuai.xi         {                                                       \
198*53ee8cc1Swenshuai.xi             OSAL_HVD_MutexRelease(s32HVDMutexID);               \
199*53ee8cc1Swenshuai.xi         }                                                       \
200*53ee8cc1Swenshuai.xi     } while (0)
201*53ee8cc1Swenshuai.xi #else // HAL_HVD_ENABLE_MUTEX_PROTECT
202*53ee8cc1Swenshuai.xi 
203*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexCreate()
204*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexDelete()
205*53ee8cc1Swenshuai.xi #define _HAL_HVD_Entry()
206*53ee8cc1Swenshuai.xi #define _HAL_HVD_Return(_ret)      {return _ret;}
207*53ee8cc1Swenshuai.xi #define _HAL_HVD_Release()
208*53ee8cc1Swenshuai.xi 
209*53ee8cc1Swenshuai.xi #endif // HAL_HVD_ENABLE_MUTEX_PROTECT
210*53ee8cc1Swenshuai.xi 
211*53ee8cc1Swenshuai.xi #define INC_VALUE(value, queue_sz) { (value) = ((++(value)) >= queue_sz) ? 0 : (value); }
212*53ee8cc1Swenshuai.xi #define IS_TASK_ALIVE(id) ((id) != -1)
213*53ee8cc1Swenshuai.xi #define NEXT_MULTIPLE(value, n) (((value) + (n) - 1) & ~((n)-1))
214*53ee8cc1Swenshuai.xi 
215*53ee8cc1Swenshuai.xi //------------------------------ MIU SETTINGS ----------------------------------
216*53ee8cc1Swenshuai.xi #define _MaskMiuReq_MVD_RW( m )         _HVD_WriteRegBit(MIU0_REG_RQ2_MASK, m, BIT(4))
217*53ee8cc1Swenshuai.xi #define _MaskMiuReq_MVD_BBU_R( m )      _HVD_WriteRegBit(MIU0_REG_RQ0_MASK+1, m, BIT(4))
218*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_RW( m )         _HVD_WriteRegBit(MIU0_REG_RQ2_MASK, m, BIT(2))
219*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_BBU_R( m )      _HVD_WriteRegBit(MIU0_REG_RQ2_MASK, m, BIT(1))
220*53ee8cc1Swenshuai.xi 
221*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_MVD_RW( m )        _HVD_WriteRegBit(MIU1_REG_RQ2_MASK, m, BIT(4))
222*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_MVD_BBU_R( m )     _HVD_WriteRegBit(MIU1_REG_RQ0_MASK+1, m, BIT(4))
223*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_RW( m )        _HVD_WriteRegBit(MIU1_REG_RQ2_MASK, m, BIT(2))
224*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_BBU_R( m )     _HVD_WriteRegBit(MIU1_REG_RQ2_MASK, m, BIT(1))
225*53ee8cc1Swenshuai.xi 
226*53ee8cc1Swenshuai.xi #define HVD_MVD_RW_ON_MIU0              ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(4)) == 0)
227*53ee8cc1Swenshuai.xi #define HVD_MVD_BBU_R_ON_MIU0           ((_HVD_Read2Byte(MIU0_REG_SEL0) & BIT(12)) == 0)
228*53ee8cc1Swenshuai.xi #define HVD_HVD_RW_ON_MIU0              ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(2)) == 0)
229*53ee8cc1Swenshuai.xi #define HVD_HVD_BBU_R_ON_MIU0           ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(1)) == 0)
230*53ee8cc1Swenshuai.xi 
231*53ee8cc1Swenshuai.xi #define HVD_MVD_RW_ON_MIU1              ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(4)) == BIT(4))
232*53ee8cc1Swenshuai.xi #define HVD_MVD_BBU_R_ON_MIU1           ((_HVD_Read2Byte(MIU0_REG_SEL0) & BIT(12)) == BIT(12))
233*53ee8cc1Swenshuai.xi #define HVD_HVD_RW_ON_MIU1              ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(2)) == BIT(2))
234*53ee8cc1Swenshuai.xi #define HVD_HVD_BBU_R_ON_MIU1           ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(1)) == BIT(1))
235*53ee8cc1Swenshuai.xi 
236*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
237*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_RW( m )         _HVD_WriteRegBit(MIU0_REG_RQ4_MASK, m, BIT(0))
238*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_BBU_R( m )      _HVD_WriteRegBit(MIU0_REG_RQ4_MASK, m, BIT(0))
239*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_RW( m )        _HVD_WriteRegBit(MIU1_REG_RQ4_MASK, m, BIT(0))
240*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_BBU_R( m )     _HVD_WriteRegBit(MIU1_REG_RQ4_MASK, m, BIT(0))
241*53ee8cc1Swenshuai.xi 
242*53ee8cc1Swenshuai.xi #define HVD_EVD_RW_ON_MIU0              ((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(0)) == 0)
243*53ee8cc1Swenshuai.xi #define HVD_EVD_BBU_R_ON_MIU0           ((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(0)) == 0)
244*53ee8cc1Swenshuai.xi #define HVD_EVD_RW_ON_MIU1              ((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(0)) == BIT(0))
245*53ee8cc1Swenshuai.xi #define HVD_EVD_BBU_R_ON_MIU1           ((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(0)) == BIT(0))
246*53ee8cc1Swenshuai.xi #endif
247*53ee8cc1Swenshuai.xi 
248*53ee8cc1Swenshuai.xi #define _HVD_MIU_SetReqMask(miu_clients, mask)  \
249*53ee8cc1Swenshuai.xi     do                                          \
250*53ee8cc1Swenshuai.xi     {                                           \
251*53ee8cc1Swenshuai.xi         if (HVD_##miu_clients##_ON_MIU0 == 1)   \
252*53ee8cc1Swenshuai.xi         {                                       \
253*53ee8cc1Swenshuai.xi             _MaskMiuReq_##miu_clients(mask);    \
254*53ee8cc1Swenshuai.xi         }                                       \
255*53ee8cc1Swenshuai.xi         else                                    \
256*53ee8cc1Swenshuai.xi         {                                       \
257*53ee8cc1Swenshuai.xi             _MaskMiu1Req_##miu_clients(mask);   \
258*53ee8cc1Swenshuai.xi         }                                       \
259*53ee8cc1Swenshuai.xi     } while (0)
260*53ee8cc1Swenshuai.xi 
261*53ee8cc1Swenshuai.xi 
262*53ee8cc1Swenshuai.xi // check RM is supported or not
263*53ee8cc1Swenshuai.xi #define HVD_HW_RUBBER3      (HAL_HVD_EX_GetHWVersionID()& BIT(14))
264*53ee8cc1Swenshuai.xi #ifdef VDEC3
265*53ee8cc1Swenshuai.xi #define HAL_HVD_EX_MAX_SUPPORT_STREAM   16
266*53ee8cc1Swenshuai.xi #else
267*53ee8cc1Swenshuai.xi #define HAL_HVD_EX_MAX_SUPPORT_STREAM   3
268*53ee8cc1Swenshuai.xi #endif
269*53ee8cc1Swenshuai.xi 
270*53ee8cc1Swenshuai.xi #define DIFF(a, b) (a > b ? (a-b) : (b-a))  // abs diff
271*53ee8cc1Swenshuai.xi 
272*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
273*53ee8cc1Swenshuai.xi //  Local Structures
274*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
275*53ee8cc1Swenshuai.xi 
276*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
277*53ee8cc1Swenshuai.xi //  Local Functions Prototype
278*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
279*53ee8cc1Swenshuai.xi static MS_U16       _HVD_EX_GetBBUReadptr(MS_U32 u32Id);
280*53ee8cc1Swenshuai.xi static void         _HVD_EX_SetBBUWriteptr(MS_U32 u32Id, MS_U16 u16BBUNewWptr);
281*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_MBoxSend(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 u32Msg);
282*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_MBoxReady(MS_U32 u32Id, MS_U8 u8MBox);
283*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_MBoxRead(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 *u32Msg);
284*53ee8cc1Swenshuai.xi //static void     _HVD_EX_MBoxClear(MS_U8 u8MBox);
285*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetPC(void);
286*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESWritePtr(MS_U32 u32Id);
287*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESReadPtr(MS_U32 u32Id, MS_BOOL bDbug);
288*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_SetCMDArg(MS_U32 u32Id, MS_U32 u32Arg);
289*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_SetCMD(MS_U32 u32Id, MS_U32 u32Cmd);
290*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_SendCmd(MS_U32 u32Id, MS_U32 u32Cmd, MS_U32 u32CmdArg);
291*53ee8cc1Swenshuai.xi static void         _HVD_EX_SetMIUProtectMask(MS_BOOL bEnable);
292*53ee8cc1Swenshuai.xi static void         _HVD_EX_SetBufferAddr(MS_U32 u32Id);
293*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESLevel(MS_U32 u32Id);
294*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESQuantity(MS_U32 u32Id);
295*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_UpdatePTSTable(MS_U32 u32Id, HVD_BBU_Info *pInfo);
296*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_UpdateESWptr(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen);
297*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen, MS_U32 u32NalOffset2, MS_U32 u32NalLen2);
298*53ee8cc1Swenshuai.xi static MS_VIRT       _HVD_EX_GetVUIDispInfo(MS_U32 u32Id);
299*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetBBUQNumb(MS_U32 u32Id);
300*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetPTSQNumb(MS_U32 u32Id);
301*53ee8cc1Swenshuai.xi static HVD_EX_Drv_Ctrl *_HVD_EX_GetDrvCtrl(MS_U32 u32Id);
302*53ee8cc1Swenshuai.xi static HVD_Frm_Information *_HVD_EX_GetNextDispFrame(MS_U32 u32Id);
303*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
304*53ee8cc1Swenshuai.xi static void HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable);
305*53ee8cc1Swenshuai.xi static MS_BOOL HAL_EVD_EX_DeinitHW(void);
306*53ee8cc1Swenshuai.xi #endif
307*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
308*53ee8cc1Swenshuai.xi static void HAL_VP9_EX_PowerCtrl(MS_BOOL bEnable);
309*53ee8cc1Swenshuai.xi #endif
310*53ee8cc1Swenshuai.xi static MS_U64 _HAL_EX_GetHwMaxPixel(MS_U32 u32Id);
311*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
312*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_PostProc_Task(MS_U32 u32Id);
313*53ee8cc1Swenshuai.xi #endif
314*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
315*53ee8cc1Swenshuai.xi //  Global Variables
316*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
317*53ee8cc1Swenshuai.xi #if defined (__aeon__)
318*53ee8cc1Swenshuai.xi static MS_VIRT u32HVDRegOSBase = 0xA0200000;
319*53ee8cc1Swenshuai.xi #else
320*53ee8cc1Swenshuai.xi static MS_VIRT u32HVDRegOSBase = 0xBF200000;
321*53ee8cc1Swenshuai.xi #endif
322*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MUTEX_PROTECT
323*53ee8cc1Swenshuai.xi MS_S32 s32HVDMutexID = -1;
324*53ee8cc1Swenshuai.xi MS_U8 _u8HVD_Mutex[] = { "HVD_Mutex" };
325*53ee8cc1Swenshuai.xi #endif
326*53ee8cc1Swenshuai.xi 
327*53ee8cc1Swenshuai.xi 
328*53ee8cc1Swenshuai.xi #define HVD_EX_STACK_SIZE 4096
329*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
330*53ee8cc1Swenshuai.xi //  Local Variables
331*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
332*53ee8cc1Swenshuai.xi typedef struct
333*53ee8cc1Swenshuai.xi {
334*53ee8cc1Swenshuai.xi 
335*53ee8cc1Swenshuai.xi     HVD_AVC_VUI_DISP_INFO g_hvd_VUIINFO;
336*53ee8cc1Swenshuai.xi     MS_U8 g_hvd_nal_fill_pair[2][8];
337*53ee8cc1Swenshuai.xi     MS_VIRT u32RV_VLCTableAddr;  // offset from Frame buffer start address
338*53ee8cc1Swenshuai.xi     MS_U16 _u16DispQPtr;
339*53ee8cc1Swenshuai.xi     MS_U16 _u16DispOutSideQPtr[HAL_HVD_EX_MAX_SUPPORT_STREAM];
340*53ee8cc1Swenshuai.xi 
341*53ee8cc1Swenshuai.xi     //HVD_EX_Drv_Ctrl *_pHVDCtrls;
342*53ee8cc1Swenshuai.xi     MS_U32 u32HVDCmdTimeout;//same as HVD_FW_CMD_TIMEOUT_DEFAULT
343*53ee8cc1Swenshuai.xi     MS_U32 u32VPUClockType;
344*53ee8cc1Swenshuai.xi     MS_U32 u32HVDClockType;//160
345*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
346*53ee8cc1Swenshuai.xi     MS_U32 u32EVDClockType;
347*53ee8cc1Swenshuai.xi #endif
348*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
349*53ee8cc1Swenshuai.xi     MS_U32 u32VP9ClockType;
350*53ee8cc1Swenshuai.xi #endif
351*53ee8cc1Swenshuai.xi     HVD_EX_Stream _stHVDStream[HAL_HVD_EX_MAX_SUPPORT_STREAM];
352*53ee8cc1Swenshuai.xi 
353*53ee8cc1Swenshuai.xi     volatile HVD_Frm_Information *pHvdFrm;//_HVD_EX_GetNextDispFrame()
354*53ee8cc1Swenshuai.xi     MS_BOOL g_RstFlag;
355*53ee8cc1Swenshuai.xi     MS_U64 u64pts_real;
356*53ee8cc1Swenshuai.xi     MS_PHY u32VP8BBUWptr;
357*53ee8cc1Swenshuai.xi     MS_PHY u32EVDBBUWptr;
358*53ee8cc1Swenshuai.xi     MS_BOOL bBBU_running[HAL_HVD_EX_MAX_SUPPORT_STREAM];
359*53ee8cc1Swenshuai.xi     MS_U32 u32BBUReadEsPtr[HAL_HVD_EX_MAX_SUPPORT_STREAM];
360*53ee8cc1Swenshuai.xi     MS_S32  _s32VDEC_BBU_TaskId[HAL_HVD_EX_MAX_SUPPORT_STREAM];
361*53ee8cc1Swenshuai.xi     MS_U8   u8VdecExBBUStack[HAL_HVD_EX_MAX_SUPPORT_STREAM][HVD_EX_STACK_SIZE];
362*53ee8cc1Swenshuai.xi     //pre_set
363*53ee8cc1Swenshuai.xi     HVD_Pre_Ctrl *pHVDPreCtrl_Hal[HAL_HVD_EX_MAX_SUPPORT_STREAM];
364*53ee8cc1Swenshuai.xi } HVD_Hal_CTX;
365*53ee8cc1Swenshuai.xi 
366*53ee8cc1Swenshuai.xi HVD_Hal_CTX* pHVDHalContext = NULL;
367*53ee8cc1Swenshuai.xi HVD_Hal_CTX gHVDHalContext;
368*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *_pHVDCtrls = NULL;
369*53ee8cc1Swenshuai.xi 
370*53ee8cc1Swenshuai.xi static HVD_EX_PreSet _stHVDPreSet[HAL_HVD_EX_MAX_SUPPORT_STREAM] =
371*53ee8cc1Swenshuai.xi {
372*53ee8cc1Swenshuai.xi     {FALSE},
373*53ee8cc1Swenshuai.xi     {FALSE},
374*53ee8cc1Swenshuai.xi     {FALSE},
375*53ee8cc1Swenshuai.xi #ifdef VDEC3
376*53ee8cc1Swenshuai.xi     {FALSE},
377*53ee8cc1Swenshuai.xi #endif
378*53ee8cc1Swenshuai.xi };
379*53ee8cc1Swenshuai.xi 
380*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
381*53ee8cc1Swenshuai.xi //  Debug Functions
382*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
HVD_EX_SetRstFlag(MS_BOOL bRst)383*53ee8cc1Swenshuai.xi void HVD_EX_SetRstFlag(MS_BOOL bRst)
384*53ee8cc1Swenshuai.xi {
385*53ee8cc1Swenshuai.xi     pHVDHalContext->g_RstFlag = bRst;
386*53ee8cc1Swenshuai.xi }
HVD_EX_GetRstFlag(void)387*53ee8cc1Swenshuai.xi MS_BOOL HVD_EX_GetRstFlag(void)
388*53ee8cc1Swenshuai.xi {
389*53ee8cc1Swenshuai.xi     return pHVDHalContext->g_RstFlag;
390*53ee8cc1Swenshuai.xi }
391*53ee8cc1Swenshuai.xi 
392*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
393*53ee8cc1Swenshuai.xi //  Local Functions
394*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
395*53ee8cc1Swenshuai.xi 
396*53ee8cc1Swenshuai.xi #ifdef VDEC3
397*53ee8cc1Swenshuai.xi // This function will get decoder type not only MVD,HVD,EVD but more codec types.
398*53ee8cc1Swenshuai.xi // However, sometimes we don't use so deterministic infomation.
HAL_HVD_EX_GetTaskInfo(MS_U32 u32Id,VPU_EX_TaskInfo * pstTaskInfo)399*53ee8cc1Swenshuai.xi static MS_BOOL HAL_HVD_EX_GetTaskInfo(MS_U32 u32Id, VPU_EX_TaskInfo* pstTaskInfo)
400*53ee8cc1Swenshuai.xi {
401*53ee8cc1Swenshuai.xi 
402*53ee8cc1Swenshuai.xi     MS_U32 ret = TRUE;
403*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
404*53ee8cc1Swenshuai.xi 
405*53ee8cc1Swenshuai.xi     if(pCtrl == NULL || pstTaskInfo == NULL)
406*53ee8cc1Swenshuai.xi         return FALSE;
407*53ee8cc1Swenshuai.xi 
408*53ee8cc1Swenshuai.xi     pstTaskInfo->u32Id = u32Id;
409*53ee8cc1Swenshuai.xi 
410*53ee8cc1Swenshuai.xi     switch(pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)
411*53ee8cc1Swenshuai.xi     {
412*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_RM:
413*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_RVD;
414*53ee8cc1Swenshuai.xi             break;
415*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_VP8:
416*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_VP8;
417*53ee8cc1Swenshuai.xi             break;
418*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_MVC:
419*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_HVD; //E_VPU_EX_DECODER_MVC;
420*53ee8cc1Swenshuai.xi             break;
421*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_HEVC:
422*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_HEVC_DV:
423*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_EVD;
424*53ee8cc1Swenshuai.xi             break;
425*53ee8cc1Swenshuai.xi         #if SUPPORT_MSVP9
426*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_VP9:
427*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_EVD;
428*53ee8cc1Swenshuai.xi             break;
429*53ee8cc1Swenshuai.xi         #endif
430*53ee8cc1Swenshuai.xi         #if SUPPORT_G2VP9
431*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_VP9:
432*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_G2VP9;
433*53ee8cc1Swenshuai.xi             break;
434*53ee8cc1Swenshuai.xi         #endif
435*53ee8cc1Swenshuai.xi         default:
436*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_HVD;
437*53ee8cc1Swenshuai.xi             break;
438*53ee8cc1Swenshuai.xi     }
439*53ee8cc1Swenshuai.xi 
440*53ee8cc1Swenshuai.xi     pstTaskInfo->eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
441*53ee8cc1Swenshuai.xi 
442*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
443*53ee8cc1Swenshuai.xi     {
444*53ee8cc1Swenshuai.xi         pstTaskInfo->eSrcType = E_VPU_EX_INPUT_FILE;
445*53ee8cc1Swenshuai.xi     }
446*53ee8cc1Swenshuai.xi     else
447*53ee8cc1Swenshuai.xi     {
448*53ee8cc1Swenshuai.xi         pstTaskInfo->eSrcType = E_VPU_EX_INPUT_TSP;
449*53ee8cc1Swenshuai.xi     }
450*53ee8cc1Swenshuai.xi 
451*53ee8cc1Swenshuai.xi     pstTaskInfo->u32HeapSize = HVD_DRAM_SIZE;
452*53ee8cc1Swenshuai.xi 
453*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
454*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC ||
455*53ee8cc1Swenshuai.xi         (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
456*53ee8cc1Swenshuai.xi         pstTaskInfo->u32HeapSize = EVD_DRAM_SIZE;
457*53ee8cc1Swenshuai.xi #endif
458*53ee8cc1Swenshuai.xi     return ret;
459*53ee8cc1Swenshuai.xi 
460*53ee8cc1Swenshuai.xi }
HAL_HVD_EX_GetBBUId(MS_U32 u32Id)461*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetBBUId(MS_U32 u32Id)
462*53ee8cc1Swenshuai.xi {
463*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
464*53ee8cc1Swenshuai.xi     MS_U32 ret = HAL_HVD_INVALID_BBU_ID;
465*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
466*53ee8cc1Swenshuai.xi     _HAL_HVD_Entry();
467*53ee8cc1Swenshuai.xi 
468*53ee8cc1Swenshuai.xi     if(pCtrl == NULL)
469*53ee8cc1Swenshuai.xi         _HAL_HVD_Return(ret);
470*53ee8cc1Swenshuai.xi 
471*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo     taskInfo;
472*53ee8cc1Swenshuai.xi     memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
473*53ee8cc1Swenshuai.xi 
474*53ee8cc1Swenshuai.xi     HAL_HVD_EX_GetTaskInfo(u32Id,&taskInfo);
475*53ee8cc1Swenshuai.xi 
476*53ee8cc1Swenshuai.xi     taskInfo.u8HalId = u8Idx;
477*53ee8cc1Swenshuai.xi     ret = HAL_VPU_EX_GetBBUId(u32Id,&taskInfo, pCtrl->bNStreamMode);
478*53ee8cc1Swenshuai.xi 
479*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("u32Id=0x%x eDecType=0x%x eSrcType=0x%x ret=0x%x\n", (unsigned int)taskInfo.u32Id,
480*53ee8cc1Swenshuai.xi         (unsigned int)taskInfo.eDecType, (unsigned int)taskInfo.eSrcType, (unsigned int)ret);
481*53ee8cc1Swenshuai.xi 
482*53ee8cc1Swenshuai.xi     _HAL_HVD_Return(ret);
483*53ee8cc1Swenshuai.xi }
484*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_FreeBBUId(MS_U32 u32Id,MS_U32 u32BBUId)485*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_FreeBBUId(MS_U32 u32Id, MS_U32 u32BBUId)
486*53ee8cc1Swenshuai.xi {
487*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
488*53ee8cc1Swenshuai.xi     MS_BOOL ret = FALSE;
489*53ee8cc1Swenshuai.xi     _HAL_HVD_Entry();
490*53ee8cc1Swenshuai.xi 
491*53ee8cc1Swenshuai.xi      if(pCtrl == NULL)
492*53ee8cc1Swenshuai.xi         _HAL_HVD_Return(ret);
493*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo     taskInfo;
494*53ee8cc1Swenshuai.xi     memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
495*53ee8cc1Swenshuai.xi 
496*53ee8cc1Swenshuai.xi     HAL_HVD_EX_GetTaskInfo(u32Id,&taskInfo);
497*53ee8cc1Swenshuai.xi 
498*53ee8cc1Swenshuai.xi     ret = HAL_VPU_EX_FreeBBUId(u32Id,u32BBUId,&taskInfo);
499*53ee8cc1Swenshuai.xi 
500*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("u32Id=0x%x eDecType=0x%x eSrcType=0x%x ret=0x%x\n", (unsigned int)taskInfo.u32Id,
501*53ee8cc1Swenshuai.xi         (unsigned int)taskInfo.eDecType, (unsigned int)taskInfo.eSrcType, (unsigned int)ret);
502*53ee8cc1Swenshuai.xi 
503*53ee8cc1Swenshuai.xi     _HAL_HVD_Return(ret);
504*53ee8cc1Swenshuai.xi }
505*53ee8cc1Swenshuai.xi #endif
506*53ee8cc1Swenshuai.xi 
_HVD_EX_PpTask_Delete(HVD_EX_Stream * pstHVDStream)507*53ee8cc1Swenshuai.xi static void _HVD_EX_PpTask_Delete(HVD_EX_Stream *pstHVDStream)
508*53ee8cc1Swenshuai.xi {
509*53ee8cc1Swenshuai.xi     pstHVDStream->ePpTaskState = E_HAL_HVD_STATE_STOP;
510*53ee8cc1Swenshuai.xi     MsOS_DeleteTask(pstHVDStream->s32HvdPpTaskId);
511*53ee8cc1Swenshuai.xi     pstHVDStream->s32HvdPpTaskId = -1;
512*53ee8cc1Swenshuai.xi }
513*53ee8cc1Swenshuai.xi 
_HVD_EX_Context_Init_HAL(void)514*53ee8cc1Swenshuai.xi static void _HVD_EX_Context_Init_HAL(void)
515*53ee8cc1Swenshuai.xi {
516*53ee8cc1Swenshuai.xi     pHVDHalContext->u32HVDCmdTimeout = 100;//same as HVD_FW_CMD_TIMEOUT_DEFAULT
517*53ee8cc1Swenshuai.xi     pHVDHalContext->u32VPUClockType = 384;
518*53ee8cc1Swenshuai.xi     pHVDHalContext->u32HVDClockType = 240;
519*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
520*53ee8cc1Swenshuai.xi     pHVDHalContext->u32EVDClockType = 576;
521*53ee8cc1Swenshuai.xi #endif
522*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
523*53ee8cc1Swenshuai.xi     pHVDHalContext->u32VP9ClockType = 384;
524*53ee8cc1Swenshuai.xi #endif
525*53ee8cc1Swenshuai.xi #ifdef VDEC3
526*53ee8cc1Swenshuai.xi     MS_U8 i;
527*53ee8cc1Swenshuai.xi 
528*53ee8cc1Swenshuai.xi     for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
529*53ee8cc1Swenshuai.xi     {
530*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[i].eStreamId = E_HAL_HVD_N_STREAM0 + i;
531*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[i].ePpTaskState = E_HAL_HVD_STATE_STOP;
532*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[i].s32HvdPpTaskId = -1;
533*53ee8cc1Swenshuai.xi     }
534*53ee8cc1Swenshuai.xi #else
535*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[0].eStreamId = E_HAL_HVD_MAIN_STREAM0;
536*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[1].eStreamId = E_HAL_HVD_SUB_STREAM0;
537*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[2].eStreamId = E_HAL_HVD_SUB_STREAM1;
538*53ee8cc1Swenshuai.xi #endif
539*53ee8cc1Swenshuai.xi }
540*53ee8cc1Swenshuai.xi 
_HVD_EX_GetBBUReadptr(MS_U32 u32Id)541*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUReadptr(MS_U32 u32Id)
542*53ee8cc1Swenshuai.xi {
543*53ee8cc1Swenshuai.xi     MS_U16 u16Ret = 0;
544*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
545*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
546*53ee8cc1Swenshuai.xi #endif
547*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
548*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
549*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
550*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
551*53ee8cc1Swenshuai.xi 
552*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
553*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
554*53ee8cc1Swenshuai.xi     {
555*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
556*53ee8cc1Swenshuai.xi     }
557*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
558*53ee8cc1Swenshuai.xi 
559*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), 0, HVD_REG_POLL_NAL_RPTR_BIT);
560*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), HVD_REG_POLL_NAL_RPTR_BIT, HVD_REG_POLL_NAL_RPTR_BIT);
561*53ee8cc1Swenshuai.xi 
562*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))        // VP8
563*53ee8cc1Swenshuai.xi     {
564*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS4);
565*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS3);
566*53ee8cc1Swenshuai.xi     }
567*53ee8cc1Swenshuai.xi     else
568*53ee8cc1Swenshuai.xi #ifdef VDEC3
569*53ee8cc1Swenshuai.xi     if (0 == pCtrl->u32BBUId)
570*53ee8cc1Swenshuai.xi #else
571*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
572*53ee8cc1Swenshuai.xi #endif
573*53ee8cc1Swenshuai.xi     {
574*53ee8cc1Swenshuai.xi         //if(pCtrl->InitParams.bColocateBBUMode)
575*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
576*53ee8cc1Swenshuai.xi             u16Ret = pShm->u32ColocateBBUReadPtr;
577*53ee8cc1Swenshuai.xi         else
578*53ee8cc1Swenshuai.xi             u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI(u32RB));
579*53ee8cc1Swenshuai.xi     }
580*53ee8cc1Swenshuai.xi     else
581*53ee8cc1Swenshuai.xi     {
582*53ee8cc1Swenshuai.xi         //if(pCtrl->InitParams.bColocateBBUMode)
583*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
584*53ee8cc1Swenshuai.xi             u16Ret = pShm->u32ColocateBBUReadPtr;
585*53ee8cc1Swenshuai.xi         else
586*53ee8cc1Swenshuai.xi             u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS2(u32RB));
587*53ee8cc1Swenshuai.xi     }
588*53ee8cc1Swenshuai.xi 
589*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Task0=%d, Task1=%d\n",
590*53ee8cc1Swenshuai.xi         _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS2(u32RB)));
591*53ee8cc1Swenshuai.xi 
592*53ee8cc1Swenshuai.xi     return u16Ret;
593*53ee8cc1Swenshuai.xi }
594*53ee8cc1Swenshuai.xi 
_HVD_EX_GetBBUWritedptr(MS_U32 u32Id)595*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUWritedptr(MS_U32 u32Id)
596*53ee8cc1Swenshuai.xi {
597*53ee8cc1Swenshuai.xi     MS_U16 u16Ret = 0;
598*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
599*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
600*53ee8cc1Swenshuai.xi #endif
601*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pDrvCtrl = _HVD_EX_GetDrvCtrl(u32Id);
602*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
603*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
604*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
605*53ee8cc1Swenshuai.xi 
606*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
607*53ee8cc1Swenshuai.xi     if (HAL_HVD_EX_CheckMVCID(u32Id))
608*53ee8cc1Swenshuai.xi     {
609*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
610*53ee8cc1Swenshuai.xi     }
611*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
612*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), 0, HVD_REG_POLL_NAL_RPTR_BIT);
613*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), HVD_REG_POLL_NAL_RPTR_BIT, HVD_REG_POLL_NAL_RPTR_BIT);
614*53ee8cc1Swenshuai.xi 
615*53ee8cc1Swenshuai.xi     if ((pDrvCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP8)        // VP8
616*53ee8cc1Swenshuai.xi     {
617*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS4);
618*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS3);
619*53ee8cc1Swenshuai.xi     }
620*53ee8cc1Swenshuai.xi     else
621*53ee8cc1Swenshuai.xi #ifdef VDEC3
622*53ee8cc1Swenshuai.xi     if (0 == pDrvCtrl->u32BBUId)
623*53ee8cc1Swenshuai.xi #else
624*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
625*53ee8cc1Swenshuai.xi #endif
626*53ee8cc1Swenshuai.xi     {
627*53ee8cc1Swenshuai.xi         //if(pDrvCtrl->InitParams.bColocateBBUMode)
628*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
629*53ee8cc1Swenshuai.xi             u16Ret = pShm->u32ColocateBBUWritePtr;
630*53ee8cc1Swenshuai.xi         else
631*53ee8cc1Swenshuai.xi             u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI(u32RB));
632*53ee8cc1Swenshuai.xi     }
633*53ee8cc1Swenshuai.xi     else
634*53ee8cc1Swenshuai.xi     {
635*53ee8cc1Swenshuai.xi         //if(pDrvCtrl->InitParams.bColocateBBUMode)
636*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
637*53ee8cc1Swenshuai.xi             u16Ret = pShm->u32ColocateBBUWritePtr;
638*53ee8cc1Swenshuai.xi         else
639*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB));
640*53ee8cc1Swenshuai.xi     }
641*53ee8cc1Swenshuai.xi 
642*53ee8cc1Swenshuai.xi     return u16Ret;
643*53ee8cc1Swenshuai.xi }
644*53ee8cc1Swenshuai.xi 
_HVD_EX_ResetMainSubBBUWptr(MS_U32 u32Id)645*53ee8cc1Swenshuai.xi static void _HVD_EX_ResetMainSubBBUWptr(MS_U32 u32Id)
646*53ee8cc1Swenshuai.xi {
647*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
648*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
649*53ee8cc1Swenshuai.xi 
650*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI(u32RB), 0);
651*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
652*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB), 0);
653*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
654*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS3, 0);
655*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
656*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_RPTR_HI_BS4, 0);
657*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
658*53ee8cc1Swenshuai.xi }
659*53ee8cc1Swenshuai.xi 
_HVD_EX_SetBBUWriteptr(MS_U32 u32Id,MS_U16 u16BBUNewWptr)660*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBBUWriteptr(MS_U32 u32Id, MS_U16 u16BBUNewWptr)
661*53ee8cc1Swenshuai.xi {
662*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
663*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
664*53ee8cc1Swenshuai.xi #endif
665*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
666*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
667*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
668*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
669*53ee8cc1Swenshuai.xi 
670*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
671*53ee8cc1Swenshuai.xi     if (HAL_HVD_EX_CheckMVCID(u32Id))
672*53ee8cc1Swenshuai.xi     {
673*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
674*53ee8cc1Swenshuai.xi     }
675*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
676*53ee8cc1Swenshuai.xi 
677*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))        // VP8
678*53ee8cc1Swenshuai.xi     {
679*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS3, u16BBUNewWptr);
680*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS4, u16BBUNewWptr);
681*53ee8cc1Swenshuai.xi     }
682*53ee8cc1Swenshuai.xi     else
683*53ee8cc1Swenshuai.xi #ifdef VDEC3
684*53ee8cc1Swenshuai.xi     if (0 == pCtrl->u32BBUId)
685*53ee8cc1Swenshuai.xi #else
686*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
687*53ee8cc1Swenshuai.xi #endif
688*53ee8cc1Swenshuai.xi     {
689*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI(u32RB), u16BBUNewWptr);
690*53ee8cc1Swenshuai.xi         //if(pCtrl->InitParams.bColocateBBUMode)
691*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
692*53ee8cc1Swenshuai.xi             pShm->u32ColocateBBUWritePtr = u16BBUNewWptr;
693*53ee8cc1Swenshuai.xi     }
694*53ee8cc1Swenshuai.xi     else
695*53ee8cc1Swenshuai.xi     {
696*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB), u16BBUNewWptr);
697*53ee8cc1Swenshuai.xi         //if(pCtrl->InitParams.bColocateBBUMode)
698*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
699*53ee8cc1Swenshuai.xi             pShm->u32ColocateBBUWritePtr = u16BBUNewWptr;
700*53ee8cc1Swenshuai.xi     }
701*53ee8cc1Swenshuai.xi 
702*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Task0=%d, Task1=%d\n",
703*53ee8cc1Swenshuai.xi         _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB)));
704*53ee8cc1Swenshuai.xi 
705*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
706*53ee8cc1Swenshuai.xi }
707*53ee8cc1Swenshuai.xi 
_HVD_EX_MBoxSend(MS_U32 u32Id,MS_U8 u8MBox,MS_U32 u32Msg)708*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxSend(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 u32Msg)
709*53ee8cc1Swenshuai.xi {
710*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
711*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
712*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
713*53ee8cc1Swenshuai.xi 
714*53ee8cc1Swenshuai.xi     switch (u8MBox)
715*53ee8cc1Swenshuai.xi     {
716*53ee8cc1Swenshuai.xi         case E_HVD_HI_0:
717*53ee8cc1Swenshuai.xi         {
718*53ee8cc1Swenshuai.xi             _HVD_Write4Byte(HVD_REG_HI_MBOX0_L(u32RB), u32Msg);
719*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_HI_MBOX_SET(u32RB), HVD_REG_HI_MBOX0_SET, HVD_REG_HI_MBOX0_SET);
720*53ee8cc1Swenshuai.xi             break;
721*53ee8cc1Swenshuai.xi         }
722*53ee8cc1Swenshuai.xi         case E_HVD_HI_1:
723*53ee8cc1Swenshuai.xi         {
724*53ee8cc1Swenshuai.xi             _HVD_Write4Byte(HVD_REG_HI_MBOX1_L(u32RB), u32Msg);
725*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_HI_MBOX_SET(u32RB), HVD_REG_HI_MBOX1_SET, HVD_REG_HI_MBOX1_SET);
726*53ee8cc1Swenshuai.xi             break;
727*53ee8cc1Swenshuai.xi         }
728*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_0:
729*53ee8cc1Swenshuai.xi         {
730*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxSend(VPU_HI_MBOX0, u32Msg);
731*53ee8cc1Swenshuai.xi             break;
732*53ee8cc1Swenshuai.xi         }
733*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_1:
734*53ee8cc1Swenshuai.xi         {
735*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxSend(VPU_HI_MBOX1, u32Msg);
736*53ee8cc1Swenshuai.xi             break;
737*53ee8cc1Swenshuai.xi         }
738*53ee8cc1Swenshuai.xi         default:
739*53ee8cc1Swenshuai.xi         {
740*53ee8cc1Swenshuai.xi             bResult = FALSE;
741*53ee8cc1Swenshuai.xi             break;
742*53ee8cc1Swenshuai.xi         }
743*53ee8cc1Swenshuai.xi     }
744*53ee8cc1Swenshuai.xi 
745*53ee8cc1Swenshuai.xi     return bResult;
746*53ee8cc1Swenshuai.xi }
747*53ee8cc1Swenshuai.xi 
_HVD_EX_MBoxReady(MS_U32 u32Id,MS_U8 u8MBox)748*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxReady(MS_U32 u32Id, MS_U8 u8MBox)
749*53ee8cc1Swenshuai.xi {
750*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
751*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
752*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
753*53ee8cc1Swenshuai.xi 
754*53ee8cc1Swenshuai.xi     switch (u8MBox)
755*53ee8cc1Swenshuai.xi     {
756*53ee8cc1Swenshuai.xi         case E_HVD_HI_0:
757*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_HI_MBOX_RDY(u32RB), HVD_REG_HI_MBOX0_RDY) ? FALSE : TRUE;
758*53ee8cc1Swenshuai.xi             break;
759*53ee8cc1Swenshuai.xi         case E_HVD_HI_1:
760*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_HI_MBOX_RDY(u32RB), HVD_REG_HI_MBOX1_RDY) ? FALSE : TRUE;
761*53ee8cc1Swenshuai.xi             break;
762*53ee8cc1Swenshuai.xi         case E_HVD_RISC_0:
763*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_RISC_MBOX_RDY(u32RB), HVD_REG_RISC_MBOX0_RDY) ? TRUE : FALSE;
764*53ee8cc1Swenshuai.xi             break;
765*53ee8cc1Swenshuai.xi         case E_HVD_RISC_1:
766*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_RISC_MBOX_RDY(u32RB), HVD_REG_RISC_MBOX1_RDY) ? TRUE : FALSE;
767*53ee8cc1Swenshuai.xi             break;
768*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_0:
769*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_HI_MBOX0);
770*53ee8cc1Swenshuai.xi             break;
771*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_1:
772*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_HI_MBOX1);
773*53ee8cc1Swenshuai.xi             break;
774*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_0:
775*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX0);
776*53ee8cc1Swenshuai.xi             break;
777*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_1:
778*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX1);
779*53ee8cc1Swenshuai.xi             break;
780*53ee8cc1Swenshuai.xi         default:
781*53ee8cc1Swenshuai.xi             break;
782*53ee8cc1Swenshuai.xi     }
783*53ee8cc1Swenshuai.xi 
784*53ee8cc1Swenshuai.xi     return bResult;
785*53ee8cc1Swenshuai.xi }
786*53ee8cc1Swenshuai.xi 
_HVD_EX_MBoxRead(MS_U32 u32Id,MS_U8 u8MBox,MS_U32 * u32Msg)787*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxRead(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 *u32Msg)
788*53ee8cc1Swenshuai.xi {
789*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
790*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
791*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
792*53ee8cc1Swenshuai.xi 
793*53ee8cc1Swenshuai.xi     switch (u8MBox)
794*53ee8cc1Swenshuai.xi     {
795*53ee8cc1Swenshuai.xi         case E_HVD_HI_0:
796*53ee8cc1Swenshuai.xi         {
797*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_HI_MBOX0_L(u32RB));
798*53ee8cc1Swenshuai.xi             break;
799*53ee8cc1Swenshuai.xi         }
800*53ee8cc1Swenshuai.xi         case E_HVD_HI_1:
801*53ee8cc1Swenshuai.xi         {
802*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_HI_MBOX1_L(u32RB));
803*53ee8cc1Swenshuai.xi             break;
804*53ee8cc1Swenshuai.xi         }
805*53ee8cc1Swenshuai.xi         case E_HVD_RISC_0:
806*53ee8cc1Swenshuai.xi         {
807*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_RISC_MBOX0_L(u32RB));
808*53ee8cc1Swenshuai.xi             break;
809*53ee8cc1Swenshuai.xi         }
810*53ee8cc1Swenshuai.xi         case E_HVD_RISC_1:
811*53ee8cc1Swenshuai.xi         {
812*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_RISC_MBOX1_L(u32RB));
813*53ee8cc1Swenshuai.xi             break;
814*53ee8cc1Swenshuai.xi         }
815*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_0:
816*53ee8cc1Swenshuai.xi         {
817*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX0, u32Msg);
818*53ee8cc1Swenshuai.xi             break;
819*53ee8cc1Swenshuai.xi         }
820*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_1:
821*53ee8cc1Swenshuai.xi         {
822*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX1, u32Msg);
823*53ee8cc1Swenshuai.xi             break;
824*53ee8cc1Swenshuai.xi         }
825*53ee8cc1Swenshuai.xi         default:
826*53ee8cc1Swenshuai.xi         {
827*53ee8cc1Swenshuai.xi             bResult = FALSE;
828*53ee8cc1Swenshuai.xi             break;
829*53ee8cc1Swenshuai.xi         }
830*53ee8cc1Swenshuai.xi     }
831*53ee8cc1Swenshuai.xi 
832*53ee8cc1Swenshuai.xi     return bResult;
833*53ee8cc1Swenshuai.xi }
834*53ee8cc1Swenshuai.xi 
835*53ee8cc1Swenshuai.xi #if 0
836*53ee8cc1Swenshuai.xi static void _HVD_EX_MBoxClear(MS_U8 u8MBox)
837*53ee8cc1Swenshuai.xi {
838*53ee8cc1Swenshuai.xi     switch (u8MBox)
839*53ee8cc1Swenshuai.xi     {
840*53ee8cc1Swenshuai.xi         case E_HVD_RISC_0:
841*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR, HVD_REG_RISC_MBOX0_CLR, HVD_REG_RISC_MBOX0_CLR);
842*53ee8cc1Swenshuai.xi             break;
843*53ee8cc1Swenshuai.xi         case E_HVD_RISC_1:
844*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR, HVD_REG_RISC_MBOX1_CLR, HVD_REG_RISC_MBOX1_CLR);
845*53ee8cc1Swenshuai.xi             break;
846*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_0:
847*53ee8cc1Swenshuai.xi             HAL_VPU_EX_MBoxClear(VPU_RISC_MBOX0);
848*53ee8cc1Swenshuai.xi             break;
849*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_1:
850*53ee8cc1Swenshuai.xi             HAL_VPU_EX_MBoxClear(VPU_RISC_MBOX1);
851*53ee8cc1Swenshuai.xi             break;
852*53ee8cc1Swenshuai.xi         default:
853*53ee8cc1Swenshuai.xi             break;
854*53ee8cc1Swenshuai.xi     }
855*53ee8cc1Swenshuai.xi }
856*53ee8cc1Swenshuai.xi #endif
857*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPC(void)858*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPC(void)
859*53ee8cc1Swenshuai.xi {
860*53ee8cc1Swenshuai.xi     MS_U32 u32PC = 0;
861*53ee8cc1Swenshuai.xi     u32PC = HAL_VPU_EX_GetProgCnt();
862*53ee8cc1Swenshuai.xi //    HVD_MSG_DBG("<gdbg>pc0 =0x%lx\n",u32PC);
863*53ee8cc1Swenshuai.xi     return u32PC;
864*53ee8cc1Swenshuai.xi }
865*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESWritePtr(MS_U32 u32Id)866*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESWritePtr(MS_U32 u32Id)
867*53ee8cc1Swenshuai.xi {
868*53ee8cc1Swenshuai.xi     MS_U32 u32Data = 0;
869*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
870*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
871*53ee8cc1Swenshuai.xi 
872*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
873*53ee8cc1Swenshuai.xi     {
874*53ee8cc1Swenshuai.xi         u32Data = pCtrl->LastNal.u32NalAddr + pCtrl->LastNal.u32NalSize;
875*53ee8cc1Swenshuai.xi 
876*53ee8cc1Swenshuai.xi         if (u32Data > pCtrl->MemMap.u32BitstreamBufSize)
877*53ee8cc1Swenshuai.xi         {
878*53ee8cc1Swenshuai.xi             u32Data -= pCtrl->MemMap.u32BitstreamBufSize;
879*53ee8cc1Swenshuai.xi 
880*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("app should not put this kind of packet\n");
881*53ee8cc1Swenshuai.xi         }
882*53ee8cc1Swenshuai.xi     }
883*53ee8cc1Swenshuai.xi     else
884*53ee8cc1Swenshuai.xi     {
885*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
886*53ee8cc1Swenshuai.xi         MS_U8 u8ViewIdx = 0;
887*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
888*53ee8cc1Swenshuai.xi         {
889*53ee8cc1Swenshuai.xi             u8ViewIdx = (MS_U8) HAL_HVD_EX_GetView(u32Id);
890*53ee8cc1Swenshuai.xi         }
891*53ee8cc1Swenshuai.xi         if(u8ViewIdx != 0)  /// 2nd ES ptr.
892*53ee8cc1Swenshuai.xi         {
893*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ES2WritePtr;
894*53ee8cc1Swenshuai.xi         }
895*53ee8cc1Swenshuai.xi         else
896*53ee8cc1Swenshuai.xi         {
897*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESWritePtr;
898*53ee8cc1Swenshuai.xi         }
899*53ee8cc1Swenshuai.xi #else
900*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESWritePtr;
901*53ee8cc1Swenshuai.xi #endif
902*53ee8cc1Swenshuai.xi     }
903*53ee8cc1Swenshuai.xi 
904*53ee8cc1Swenshuai.xi     return u32Data;
905*53ee8cc1Swenshuai.xi }
906*53ee8cc1Swenshuai.xi 
907*53ee8cc1Swenshuai.xi #define NAL_UNIT_LEN_BITS   21
908*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_BITS   30
909*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_LOW_BITS (32-NAL_UNIT_LEN_BITS)
910*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_HIGH_BITS (NAL_UNIT_OFT_BITS-NAL_UNIT_OFT_LOW_BITS)
911*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_LOW_MASK (((unsigned int)0xFFFFFFFF)>>(32-NAL_UNIT_OFT_LOW_BITS))
912*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESReadPtr(MS_U32 u32Id,MS_BOOL bDbug)913*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESReadPtr(MS_U32 u32Id, MS_BOOL bDbug)
914*53ee8cc1Swenshuai.xi {
915*53ee8cc1Swenshuai.xi     MS_U32 u32Data = 0;
916*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = 0;
917*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
918*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
919*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
920*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
921*53ee8cc1Swenshuai.xi     MS_PHY u32VP8_BBU_DRAM_ST_ADDR_BS3 = pShm->u32HVD_BBU_DRAM_ST_ADDR;
922*53ee8cc1Swenshuai.xi 
923*53ee8cc1Swenshuai.xi     u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
924*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
925*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
926*53ee8cc1Swenshuai.xi     {
927*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
928*53ee8cc1Swenshuai.xi     }
929*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
930*53ee8cc1Swenshuai.xi 
931*53ee8cc1Swenshuai.xi     if (((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV) || (TRUE == bDbug))
932*53ee8cc1Swenshuai.xi     {
933*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP8)
934*53ee8cc1Swenshuai.xi         {
935*53ee8cc1Swenshuai.xi            // MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
936*53ee8cc1Swenshuai.xi             MS_U16 u16ReadPtr = _HVD_EX_GetBBUReadptr(u32Id);
937*53ee8cc1Swenshuai.xi             MS_U16 u16WritePtr = _HVD_EX_GetBBUWritedptr(u32Id);
938*53ee8cc1Swenshuai.xi             MS_U32 *u32Adr;
939*53ee8cc1Swenshuai.xi             MS_U32 u32Tmp;
940*53ee8cc1Swenshuai.xi 
941*53ee8cc1Swenshuai.xi             if (u16ReadPtr == u16WritePtr)
942*53ee8cc1Swenshuai.xi             {
943*53ee8cc1Swenshuai.xi                 u32Data = _HVD_EX_GetESWritePtr(u32Id);
944*53ee8cc1Swenshuai.xi             }
945*53ee8cc1Swenshuai.xi             else
946*53ee8cc1Swenshuai.xi             {
947*53ee8cc1Swenshuai.xi                 if (u16ReadPtr)
948*53ee8cc1Swenshuai.xi                     u16ReadPtr--;
949*53ee8cc1Swenshuai.xi                 else
950*53ee8cc1Swenshuai.xi                     u16ReadPtr = VP8_BBU_DRAM_TBL_ENTRY - 1;
951*53ee8cc1Swenshuai.xi 
952*53ee8cc1Swenshuai.xi                 u32Adr = (MS_U32 *)(MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS3 + (u16ReadPtr << 3)));
953*53ee8cc1Swenshuai.xi 
954*53ee8cc1Swenshuai.xi                 u32Data = (*u32Adr) >> NAL_UNIT_LEN_BITS;
955*53ee8cc1Swenshuai.xi                 u32Tmp = (*(u32Adr+1)) & (0xffffffff>>(32-(NAL_UNIT_OFT_BITS-(32-NAL_UNIT_LEN_BITS))));
956*53ee8cc1Swenshuai.xi                 u32Tmp = u32Tmp << (32-NAL_UNIT_LEN_BITS);
957*53ee8cc1Swenshuai.xi                 u32Data = u32Data | u32Tmp;
958*53ee8cc1Swenshuai.xi 
959*53ee8cc1Swenshuai.xi                 //printf("[VP8] GetESRptr (%x,%x,%x,%x,%d,%d)\n", u32Adr, (*u32Adr), (*(u32Adr+1)) , u32Data, u16ReadPtr, u16WritePtr);
960*53ee8cc1Swenshuai.xi                 //while(1);
961*53ee8cc1Swenshuai.xi             }
962*53ee8cc1Swenshuai.xi             goto EXIT;
963*53ee8cc1Swenshuai.xi         }
964*53ee8cc1Swenshuai.xi         // set reg_poll_nal_rptr 0
965*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_ESB_RPTR(u32RB), 0, HVD_REG_ESB_RPTR_POLL);
966*53ee8cc1Swenshuai.xi         // set reg_poll_nal_rptr 1
967*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_ESB_RPTR(u32RB), HVD_REG_ESB_RPTR_POLL, HVD_REG_ESB_RPTR_POLL);
968*53ee8cc1Swenshuai.xi 
969*53ee8cc1Swenshuai.xi         // read reg_nal_rptr_hi
970*53ee8cc1Swenshuai.xi #ifdef VDEC3
971*53ee8cc1Swenshuai.xi         if (0 == pCtrl->u32BBUId)
972*53ee8cc1Swenshuai.xi #else
973*53ee8cc1Swenshuai.xi         if (0 == u8TaskId)
974*53ee8cc1Swenshuai.xi #endif
975*53ee8cc1Swenshuai.xi         {
976*53ee8cc1Swenshuai.xi             u32Data = _HVD_Read2Byte(HVD_REG_ESB_RPTR(u32RB)) & 0xFFC0;
977*53ee8cc1Swenshuai.xi             u32Data >>= 6;
978*53ee8cc1Swenshuai.xi             u32Data |= _HVD_Read2Byte(HVD_REG_ESB_RPTR_H(u32RB)) << 10;
979*53ee8cc1Swenshuai.xi         }
980*53ee8cc1Swenshuai.xi         else
981*53ee8cc1Swenshuai.xi         {
982*53ee8cc1Swenshuai.xi             u32Data = _HVD_Read2Byte(HVD_REG_ESB_RPTR_L_BS2(u32RB)) & 0xFFC0;
983*53ee8cc1Swenshuai.xi             u32Data >>= 6;
984*53ee8cc1Swenshuai.xi             u32Data |= _HVD_Read2Byte(HVD_REG_ESB_RPTR_H_BS2(u32RB)) << 10;
985*53ee8cc1Swenshuai.xi         }
986*53ee8cc1Swenshuai.xi 
987*53ee8cc1Swenshuai.xi         u32Data <<= 3;             // unit
988*53ee8cc1Swenshuai.xi 
989*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
990*53ee8cc1Swenshuai.xi         {
991*53ee8cc1Swenshuai.xi             MS_U32 u32ESWptr = _HVD_EX_GetESWritePtr(u32Id);
992*53ee8cc1Swenshuai.xi 
993*53ee8cc1Swenshuai.xi             if ((pCtrl->u32LastESRptr < u32ESWptr) && (u32Data > u32ESWptr))
994*53ee8cc1Swenshuai.xi             {
995*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
996*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
997*53ee8cc1Swenshuai.xi             }
998*53ee8cc1Swenshuai.xi             else if ((pCtrl->u32LastESRptr == u32ESWptr) && (u32Data > u32ESWptr))
999*53ee8cc1Swenshuai.xi             {
1000*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
1001*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
1002*53ee8cc1Swenshuai.xi             }
1003*53ee8cc1Swenshuai.xi             else if ((_HVD_EX_GetBBUQNumb(u32Id) == 0) && ((u32Data - u32ESWptr) < 32)
1004*53ee8cc1Swenshuai.xi                      && ((pShm->u32FwState & E_HVD_FW_STATE_MASK) == E_HVD_FW_PLAY))
1005*53ee8cc1Swenshuai.xi             {
1006*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
1007*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
1008*53ee8cc1Swenshuai.xi             }
1009*53ee8cc1Swenshuai.xi             else if (((u32Data > u32ESWptr) && (pCtrl->u32LastESRptr > u32Data))
1010*53ee8cc1Swenshuai.xi                 && ((u32Data - u32ESWptr) < 32)
1011*53ee8cc1Swenshuai.xi                 && (pCtrl->u32FlushRstPtr == 1))
1012*53ee8cc1Swenshuai.xi             {
1013*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("444HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
1014*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
1015*53ee8cc1Swenshuai.xi             }
1016*53ee8cc1Swenshuai.xi         }
1017*53ee8cc1Swenshuai.xi 
1018*53ee8cc1Swenshuai.xi         // remove illegal pointer
1019*53ee8cc1Swenshuai.xi #if 1
1020*53ee8cc1Swenshuai.xi         if ((pCtrl->MemMap.u32DrvProcessBufSize != 0) && (pCtrl->MemMap.u32DrvProcessBufAddr != 0))
1021*53ee8cc1Swenshuai.xi         {
1022*53ee8cc1Swenshuai.xi             MS_U32 u32PacketStaddr = u32Data + pCtrl->MemMap.u32BitstreamBufAddr;
1023*53ee8cc1Swenshuai.xi 
1024*53ee8cc1Swenshuai.xi             if (((pCtrl->MemMap.u32DrvProcessBufAddr <= u32PacketStaddr) &&
1025*53ee8cc1Swenshuai.xi                  (u32PacketStaddr <
1026*53ee8cc1Swenshuai.xi                   (pCtrl->MemMap.u32DrvProcessBufAddr + pCtrl->MemMap.u32DrvProcessBufSize))))
1027*53ee8cc1Swenshuai.xi             {
1028*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is located in drv process buffer(%lx %lx)\n" ,  u32Data , pCtrl->u32LastESRptr,  pCtrl->MemMap.u32DrvProcessBufAddr  ,   pCtrl->MemMap.u32DrvProcessBufSize  );
1029*53ee8cc1Swenshuai.xi                 u32Data = pCtrl->u32LastESRptr;
1030*53ee8cc1Swenshuai.xi             }
1031*53ee8cc1Swenshuai.xi         }
1032*53ee8cc1Swenshuai.xi #endif
1033*53ee8cc1Swenshuai.xi     }
1034*53ee8cc1Swenshuai.xi     else
1035*53ee8cc1Swenshuai.xi     {
1036*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1037*53ee8cc1Swenshuai.xi         MS_U8 u8ViewIdx = 0;
1038*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1039*53ee8cc1Swenshuai.xi         {
1040*53ee8cc1Swenshuai.xi             u8ViewIdx = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1041*53ee8cc1Swenshuai.xi         }
1042*53ee8cc1Swenshuai.xi         if(u8ViewIdx != 0)  /// 2nd ES ptr.
1043*53ee8cc1Swenshuai.xi         {
1044*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ES2ReadPtr;
1045*53ee8cc1Swenshuai.xi         }
1046*53ee8cc1Swenshuai.xi         else
1047*53ee8cc1Swenshuai.xi         {
1048*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESReadPtr;
1049*53ee8cc1Swenshuai.xi         }
1050*53ee8cc1Swenshuai.xi #else
1051*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESReadPtr;
1052*53ee8cc1Swenshuai.xi #endif
1053*53ee8cc1Swenshuai.xi     }
1054*53ee8cc1Swenshuai.xi 
1055*53ee8cc1Swenshuai.xi     EXIT:
1056*53ee8cc1Swenshuai.xi 
1057*53ee8cc1Swenshuai.xi     pCtrl->u32LastESRptr = u32Data;
1058*53ee8cc1Swenshuai.xi 
1059*53ee8cc1Swenshuai.xi     return u32Data;
1060*53ee8cc1Swenshuai.xi }
1061*53ee8cc1Swenshuai.xi 
_HVD_EX_SetCMDArg(MS_U32 u32Id,MS_U32 u32Arg)1062*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMDArg(MS_U32 u32Id, MS_U32 u32Arg)
1063*53ee8cc1Swenshuai.xi {
1064*53ee8cc1Swenshuai.xi     MS_U16 u16TimeOut = 0xFFFF;
1065*53ee8cc1Swenshuai.xi     MS_BOOL bResult = FALSE;
1066*53ee8cc1Swenshuai.xi 
1067*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Send ARG 0x%x to HVD\n", u32Arg);
1068*53ee8cc1Swenshuai.xi 
1069*53ee8cc1Swenshuai.xi     while (--u16TimeOut)
1070*53ee8cc1Swenshuai.xi     {
1071*53ee8cc1Swenshuai.xi         if (_HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX) && _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_ARG_MBOX))
1072*53ee8cc1Swenshuai.xi         {
1073*53ee8cc1Swenshuai.xi             bResult = _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_ARG_MBOX, u32Arg);
1074*53ee8cc1Swenshuai.xi             break;
1075*53ee8cc1Swenshuai.xi         }
1076*53ee8cc1Swenshuai.xi     }
1077*53ee8cc1Swenshuai.xi 
1078*53ee8cc1Swenshuai.xi     return bResult;
1079*53ee8cc1Swenshuai.xi }
1080*53ee8cc1Swenshuai.xi 
_HVD_EX_SetCMD(MS_U32 u32Id,MS_U32 u32Cmd)1081*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMD(MS_U32 u32Id, MS_U32 u32Cmd)
1082*53ee8cc1Swenshuai.xi {
1083*53ee8cc1Swenshuai.xi     MS_U16 u16TimeOut = 0xFFFF;
1084*53ee8cc1Swenshuai.xi     MS_BOOL bResult = FALSE;
1085*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1086*53ee8cc1Swenshuai.xi 
1087*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Send CMD 0x%x to HVD \n", u32Cmd);
1088*53ee8cc1Swenshuai.xi 
1089*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1090*53ee8cc1Swenshuai.xi     if(E_HAL_VPU_MVC_STREAM_BASE == u8TaskId)
1091*53ee8cc1Swenshuai.xi     {
1092*53ee8cc1Swenshuai.xi         u8TaskId = E_HAL_VPU_MAIN_STREAM_BASE;
1093*53ee8cc1Swenshuai.xi     }
1094*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1095*53ee8cc1Swenshuai.xi 
1096*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Send CMD 0x%x to HVD u8TaskId = %X\n", u32Cmd,u8TaskId);
1097*53ee8cc1Swenshuai.xi 
1098*53ee8cc1Swenshuai.xi     while (--u16TimeOut)
1099*53ee8cc1Swenshuai.xi     {
1100*53ee8cc1Swenshuai.xi         if (_HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX))
1101*53ee8cc1Swenshuai.xi         {
1102*53ee8cc1Swenshuai.xi             u32Cmd |= (u8TaskId << 24);
1103*53ee8cc1Swenshuai.xi             bResult = _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_MBOX, u32Cmd);
1104*53ee8cc1Swenshuai.xi             break;
1105*53ee8cc1Swenshuai.xi         }
1106*53ee8cc1Swenshuai.xi     }
1107*53ee8cc1Swenshuai.xi     return bResult;
1108*53ee8cc1Swenshuai.xi }
1109*53ee8cc1Swenshuai.xi 
_HVD_EX_SendCmd(MS_U32 u32Id,MS_U32 u32Cmd,MS_U32 u32CmdArg)1110*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_SendCmd(MS_U32 u32Id, MS_U32 u32Cmd, MS_U32 u32CmdArg)
1111*53ee8cc1Swenshuai.xi {
1112*53ee8cc1Swenshuai.xi     MS_U32 u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
1113*53ee8cc1Swenshuai.xi #ifdef VDEC3
1114*53ee8cc1Swenshuai.xi     HVD_DRAM_COMMAND_QUEUE_SEND_STATUS SentRet = E_HVD_COMMAND_QUEUE_SEND_FAIL;
1115*53ee8cc1Swenshuai.xi     MS_BOOL IsSent = FALSE;
1116*53ee8cc1Swenshuai.xi     MS_BOOL IsMailBox = FALSE;
1117*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1118*53ee8cc1Swenshuai.xi 
1119*53ee8cc1Swenshuai.xi     if (HAL_VPU_EX_IsDisplayQueueCMD(u32Cmd))
1120*53ee8cc1Swenshuai.xi     {
1121*53ee8cc1Swenshuai.xi         do {
1122*53ee8cc1Swenshuai.xi             SentRet = HAL_VPU_EX_DRAMStreamDispCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_ARG, u32CmdArg);
1123*53ee8cc1Swenshuai.xi             if (!SentRet)
1124*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("^^^Display command ARG return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
1125*53ee8cc1Swenshuai.xi             if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
1126*53ee8cc1Swenshuai.xi                 break;
1127*53ee8cc1Swenshuai.xi             else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL) {
1128*53ee8cc1Swenshuai.xi                 IsSent = TRUE;
1129*53ee8cc1Swenshuai.xi                 break;
1130*53ee8cc1Swenshuai.xi             }
1131*53ee8cc1Swenshuai.xi             else if (HVD_GetSysTime_ms() > u32timeout)
1132*53ee8cc1Swenshuai.xi             {
1133*53ee8cc1Swenshuai.xi                  HVD_EX_MSG_ERR("^^^Display command ARG timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
1134*53ee8cc1Swenshuai.xi                  break;
1135*53ee8cc1Swenshuai.xi             }
1136*53ee8cc1Swenshuai.xi         }while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
1137*53ee8cc1Swenshuai.xi     }
1138*53ee8cc1Swenshuai.xi     else if (!HAL_VPU_EX_IsMailBoxCMD(u32Cmd))
1139*53ee8cc1Swenshuai.xi     {
1140*53ee8cc1Swenshuai.xi         do {
1141*53ee8cc1Swenshuai.xi             SentRet = HAL_VPU_EX_DRAMStreamCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_ARG, u32CmdArg);
1142*53ee8cc1Swenshuai.xi             if (!SentRet)
1143*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("^^^Dram command ARG return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
1144*53ee8cc1Swenshuai.xi             if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
1145*53ee8cc1Swenshuai.xi                 break;
1146*53ee8cc1Swenshuai.xi             else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL) {
1147*53ee8cc1Swenshuai.xi                 IsSent = TRUE;
1148*53ee8cc1Swenshuai.xi                 break;
1149*53ee8cc1Swenshuai.xi             }
1150*53ee8cc1Swenshuai.xi             else if (HVD_GetSysTime_ms() > u32timeout)
1151*53ee8cc1Swenshuai.xi             {
1152*53ee8cc1Swenshuai.xi                  HVD_EX_MSG_ERR("^^^Dram command ARG timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
1153*53ee8cc1Swenshuai.xi                  break;
1154*53ee8cc1Swenshuai.xi             }
1155*53ee8cc1Swenshuai.xi         }while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
1156*53ee8cc1Swenshuai.xi     }
1157*53ee8cc1Swenshuai.xi     if (!IsSent) {
1158*53ee8cc1Swenshuai.xi         IsMailBox = TRUE;
1159*53ee8cc1Swenshuai.xi         u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
1160*53ee8cc1Swenshuai.xi         while (!_HVD_EX_SetCMDArg(u32Id, u32CmdArg))
1161*53ee8cc1Swenshuai.xi #else
1162*53ee8cc1Swenshuai.xi     while (!_HVD_EX_SetCMDArg(u32Id, u32CmdArg))
1163*53ee8cc1Swenshuai.xi #endif
1164*53ee8cc1Swenshuai.xi     {
1165*53ee8cc1Swenshuai.xi #ifndef VDEC3 // FIXME: workaround fw response time is slow sometimes in multiple stream case so far
1166*53ee8cc1Swenshuai.xi         if (HVD_GetSysTime_ms() > u32timeout)
1167*53ee8cc1Swenshuai.xi         {
1168*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("Timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
1169*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_TIMEOUT;
1170*53ee8cc1Swenshuai.xi         }
1171*53ee8cc1Swenshuai.xi #endif
1172*53ee8cc1Swenshuai.xi 
1173*53ee8cc1Swenshuai.xi #if 0
1174*53ee8cc1Swenshuai.xi         if (u32Cmd == E_HVD_CMD_STOP)
1175*53ee8cc1Swenshuai.xi         {
1176*53ee8cc1Swenshuai.xi             MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1177*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1178*53ee8cc1Swenshuai.xi             if(E_HAL_VPU_MVC_STREAM_BASE == u8TaskId)
1179*53ee8cc1Swenshuai.xi             {
1180*53ee8cc1Swenshuai.xi                 u8TaskId = E_HAL_VPU_MAIN_STREAM_BASE;
1181*53ee8cc1Swenshuai.xi             }
1182*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1183*53ee8cc1Swenshuai.xi             MS_U32 u32Cmdtmp = (u8TaskId << 24) | E_HVD_CMD_STOP;
1184*53ee8cc1Swenshuai.xi 
1185*53ee8cc1Swenshuai.xi             _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_MBOX, u32Cmdtmp);
1186*53ee8cc1Swenshuai.xi             _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_ARG_MBOX, 0);
1187*53ee8cc1Swenshuai.xi 
1188*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_SUCCESS;
1189*53ee8cc1Swenshuai.xi         }
1190*53ee8cc1Swenshuai.xi #endif
1191*53ee8cc1Swenshuai.xi 
1192*53ee8cc1Swenshuai.xi         if(u32Cmd < E_DUAL_CMD_BASE)
1193*53ee8cc1Swenshuai.xi         {
1194*53ee8cc1Swenshuai.xi             //_HVD_EX_GetPC();
1195*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_FW_Status(u32Id);
1196*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_HW_Status(HVD_U32_MAX);
1197*53ee8cc1Swenshuai.xi         }
1198*53ee8cc1Swenshuai.xi     }
1199*53ee8cc1Swenshuai.xi 
1200*53ee8cc1Swenshuai.xi #ifdef VDEC3
1201*53ee8cc1Swenshuai.xi     }
1202*53ee8cc1Swenshuai.xi     IsSent = FALSE;
1203*53ee8cc1Swenshuai.xi     u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
1204*53ee8cc1Swenshuai.xi     if (HAL_VPU_EX_IsDisplayQueueCMD(u32Cmd) && !IsMailBox)
1205*53ee8cc1Swenshuai.xi     {
1206*53ee8cc1Swenshuai.xi         do {
1207*53ee8cc1Swenshuai.xi             SentRet = HAL_VPU_EX_DRAMStreamDispCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_CMD,u32Cmd);
1208*53ee8cc1Swenshuai.xi             if (!SentRet)
1209*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("^^^Display command CMD return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
1210*53ee8cc1Swenshuai.xi             if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
1211*53ee8cc1Swenshuai.xi                 break;
1212*53ee8cc1Swenshuai.xi             else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL){
1213*53ee8cc1Swenshuai.xi                 IsSent = TRUE;
1214*53ee8cc1Swenshuai.xi                 break;
1215*53ee8cc1Swenshuai.xi             }
1216*53ee8cc1Swenshuai.xi             else if (HVD_GetSysTime_ms() > u32timeout)
1217*53ee8cc1Swenshuai.xi              {
1218*53ee8cc1Swenshuai.xi                  HVD_EX_MSG_ERR("^^^Display command CMD timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
1219*53ee8cc1Swenshuai.xi                  break;
1220*53ee8cc1Swenshuai.xi              }
1221*53ee8cc1Swenshuai.xi         } while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
1222*53ee8cc1Swenshuai.xi     }
1223*53ee8cc1Swenshuai.xi     else if(!HAL_VPU_EX_IsMailBoxCMD(u32Cmd) && !IsMailBox)
1224*53ee8cc1Swenshuai.xi     {
1225*53ee8cc1Swenshuai.xi         do {
1226*53ee8cc1Swenshuai.xi             SentRet = HAL_VPU_EX_DRAMStreamCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_CMD,u32Cmd);
1227*53ee8cc1Swenshuai.xi             if (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL) {
1228*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_ERR("^^^Dram command CMD return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
1229*53ee8cc1Swenshuai.xi             }
1230*53ee8cc1Swenshuai.xi             if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
1231*53ee8cc1Swenshuai.xi                 break;
1232*53ee8cc1Swenshuai.xi             else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL){
1233*53ee8cc1Swenshuai.xi                 IsSent = TRUE;
1234*53ee8cc1Swenshuai.xi                 break;
1235*53ee8cc1Swenshuai.xi             }
1236*53ee8cc1Swenshuai.xi             else if (HVD_GetSysTime_ms() > u32timeout)
1237*53ee8cc1Swenshuai.xi              {
1238*53ee8cc1Swenshuai.xi                  HVD_EX_MSG_ERR("^^^Dram command CMD timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
1239*53ee8cc1Swenshuai.xi                  break;
1240*53ee8cc1Swenshuai.xi              }
1241*53ee8cc1Swenshuai.xi         } while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
1242*53ee8cc1Swenshuai.xi     }
1243*53ee8cc1Swenshuai.xi     if (!IsSent)
1244*53ee8cc1Swenshuai.xi     {
1245*53ee8cc1Swenshuai.xi         u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
1246*53ee8cc1Swenshuai.xi         while (!_HVD_EX_SetCMD(u32Id, u32Cmd))
1247*53ee8cc1Swenshuai.xi #else
1248*53ee8cc1Swenshuai.xi     u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
1249*53ee8cc1Swenshuai.xi 
1250*53ee8cc1Swenshuai.xi     while (!_HVD_EX_SetCMD(u32Id, u32Cmd))
1251*53ee8cc1Swenshuai.xi #endif
1252*53ee8cc1Swenshuai.xi     {
1253*53ee8cc1Swenshuai.xi     #ifndef VDEC3 // FIXME: workaround fw response time is slow sometimes in multiple stream case so far
1254*53ee8cc1Swenshuai.xi         if (HVD_GetSysTime_ms() > u32timeout)
1255*53ee8cc1Swenshuai.xi         {
1256*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("cmd timeout: %x\n", u32Cmd);
1257*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_TIMEOUT;
1258*53ee8cc1Swenshuai.xi         }
1259*53ee8cc1Swenshuai.xi     #endif
1260*53ee8cc1Swenshuai.xi         if(u32Cmd < E_DUAL_CMD_BASE)
1261*53ee8cc1Swenshuai.xi         {
1262*53ee8cc1Swenshuai.xi             //_HVD_EX_GetPC();
1263*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_FW_Status(u32Id);
1264*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_HW_Status(HVD_U32_MAX);
1265*53ee8cc1Swenshuai.xi         }
1266*53ee8cc1Swenshuai.xi     }
1267*53ee8cc1Swenshuai.xi #ifdef VDEC3
1268*53ee8cc1Swenshuai.xi     }
1269*53ee8cc1Swenshuai.xi     else
1270*53ee8cc1Swenshuai.xi     {
1271*53ee8cc1Swenshuai.xi         HAL_HVD_EX_FlushMemory();
1272*53ee8cc1Swenshuai.xi     }
1273*53ee8cc1Swenshuai.xi #endif
1274*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
1275*53ee8cc1Swenshuai.xi }
1276*53ee8cc1Swenshuai.xi 
_HVD_EX_SetMIUProtectMask(MS_BOOL bEnable)1277*53ee8cc1Swenshuai.xi static void _HVD_EX_SetMIUProtectMask(MS_BOOL bEnable)
1278*53ee8cc1Swenshuai.xi {
1279*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MIU_PROTECT
1280*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(MVD_RW, bEnable);
1281*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(MVD_BBU_R, bEnable);
1282*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
1283*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(EVD_RW, bEnable);
1284*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(EVD_BBU_R, bEnable);
1285*53ee8cc1Swenshuai.xi #endif
1286*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(HVD_RW, bEnable);
1287*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(HVD_BBU_R, bEnable);
1288*53ee8cc1Swenshuai.xi     HAL_VPU_EX_MIU_RW_Protect(bEnable);
1289*53ee8cc1Swenshuai.xi     //HVD_Delay_ms(1);
1290*53ee8cc1Swenshuai.xi #endif
1291*53ee8cc1Swenshuai.xi     return;
1292*53ee8cc1Swenshuai.xi }
1293*53ee8cc1Swenshuai.xi 
1294*53ee8cc1Swenshuai.xi #ifdef VDEC3
_HAL_EX_IS_EVD(MS_U32 u32ModeFlag)1295*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_IS_EVD(MS_U32 u32ModeFlag)
1296*53ee8cc1Swenshuai.xi {
1297*53ee8cc1Swenshuai.xi     MS_U32 u32CodecType = u32ModeFlag & E_HVD_INIT_HW_MASK;
1298*53ee8cc1Swenshuai.xi 
1299*53ee8cc1Swenshuai.xi     if (u32CodecType == E_HVD_INIT_HW_HEVC || u32CodecType == E_HVD_INIT_HW_HEVC_DV
1300*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
1301*53ee8cc1Swenshuai.xi      || u32CodecType == E_HVD_INIT_HW_VP9
1302*53ee8cc1Swenshuai.xi #endif
1303*53ee8cc1Swenshuai.xi        )
1304*53ee8cc1Swenshuai.xi         return TRUE;
1305*53ee8cc1Swenshuai.xi 
1306*53ee8cc1Swenshuai.xi     return FALSE;
1307*53ee8cc1Swenshuai.xi }
1308*53ee8cc1Swenshuai.xi 
_HAL_EX_IS_HVD(MS_U32 u32ModeFlag)1309*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_IS_HVD(MS_U32 u32ModeFlag) // VP8 isn't included
1310*53ee8cc1Swenshuai.xi {
1311*53ee8cc1Swenshuai.xi     MS_U32 u32CodecType = u32ModeFlag & E_HVD_INIT_HW_MASK;
1312*53ee8cc1Swenshuai.xi 
1313*53ee8cc1Swenshuai.xi     if ((u32CodecType == E_HVD_INIT_HW_MVC) ||
1314*53ee8cc1Swenshuai.xi         (u32CodecType == E_HVD_INIT_HW_AVC) ||
1315*53ee8cc1Swenshuai.xi         (u32CodecType == E_HVD_INIT_HW_AVS) ||
1316*53ee8cc1Swenshuai.xi         (u32CodecType == E_HVD_INIT_HW_RM))
1317*53ee8cc1Swenshuai.xi         return TRUE;
1318*53ee8cc1Swenshuai.xi 
1319*53ee8cc1Swenshuai.xi     return FALSE;
1320*53ee8cc1Swenshuai.xi }
1321*53ee8cc1Swenshuai.xi 
_HAL_EX_BBU_EVD_InUsed(void)1322*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_BBU_EVD_InUsed(void)
1323*53ee8cc1Swenshuai.xi {
1324*53ee8cc1Swenshuai.xi     if (!pHVDHalContext)
1325*53ee8cc1Swenshuai.xi         return FALSE;
1326*53ee8cc1Swenshuai.xi 
1327*53ee8cc1Swenshuai.xi     MS_U32 i;
1328*53ee8cc1Swenshuai.xi     MS_BOOL bRet = FALSE;
1329*53ee8cc1Swenshuai.xi 
1330*53ee8cc1Swenshuai.xi     for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
1331*53ee8cc1Swenshuai.xi     {
1332*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[i].bUsed &&
1333*53ee8cc1Swenshuai.xi             ((pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_HEVC)
1334*53ee8cc1Swenshuai.xi            || (pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_HEVC_DV)
1335*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
1336*53ee8cc1Swenshuai.xi            ||(pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_VP9)
1337*53ee8cc1Swenshuai.xi #endif
1338*53ee8cc1Swenshuai.xi             ))
1339*53ee8cc1Swenshuai.xi         {
1340*53ee8cc1Swenshuai.xi             bRet = TRUE;
1341*53ee8cc1Swenshuai.xi             break;
1342*53ee8cc1Swenshuai.xi         }
1343*53ee8cc1Swenshuai.xi     }
1344*53ee8cc1Swenshuai.xi 
1345*53ee8cc1Swenshuai.xi     return bRet;
1346*53ee8cc1Swenshuai.xi }
1347*53ee8cc1Swenshuai.xi 
_HAL_EX_BBU_HVD_InUsed(void)1348*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_BBU_HVD_InUsed(void) // VP8 isn't included
1349*53ee8cc1Swenshuai.xi {
1350*53ee8cc1Swenshuai.xi     if (!pHVDHalContext)
1351*53ee8cc1Swenshuai.xi         return FALSE;
1352*53ee8cc1Swenshuai.xi 
1353*53ee8cc1Swenshuai.xi     MS_U32 i;
1354*53ee8cc1Swenshuai.xi     MS_BOOL bRet = FALSE;
1355*53ee8cc1Swenshuai.xi 
1356*53ee8cc1Swenshuai.xi     for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
1357*53ee8cc1Swenshuai.xi     {
1358*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[i].bUsed &&
1359*53ee8cc1Swenshuai.xi             ((pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_AVC) ||
1360*53ee8cc1Swenshuai.xi             (pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_AVS) ||
1361*53ee8cc1Swenshuai.xi             (pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_RM)))
1362*53ee8cc1Swenshuai.xi         {
1363*53ee8cc1Swenshuai.xi             bRet = TRUE;
1364*53ee8cc1Swenshuai.xi             break;
1365*53ee8cc1Swenshuai.xi         }
1366*53ee8cc1Swenshuai.xi     }
1367*53ee8cc1Swenshuai.xi 
1368*53ee8cc1Swenshuai.xi     return bRet;
1369*53ee8cc1Swenshuai.xi }
1370*53ee8cc1Swenshuai.xi 
_HAL_EX_BBU_VP8_InUsed(void)1371*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_BBU_VP8_InUsed(void)
1372*53ee8cc1Swenshuai.xi {
1373*53ee8cc1Swenshuai.xi     if (!pHVDHalContext)
1374*53ee8cc1Swenshuai.xi         return FALSE;
1375*53ee8cc1Swenshuai.xi 
1376*53ee8cc1Swenshuai.xi     MS_U32 i;
1377*53ee8cc1Swenshuai.xi     MS_BOOL bRet = FALSE;
1378*53ee8cc1Swenshuai.xi 
1379*53ee8cc1Swenshuai.xi     for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
1380*53ee8cc1Swenshuai.xi     {
1381*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[i].bUsed && pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_VP8)
1382*53ee8cc1Swenshuai.xi         {
1383*53ee8cc1Swenshuai.xi             bRet = TRUE;
1384*53ee8cc1Swenshuai.xi             break;
1385*53ee8cc1Swenshuai.xi         }
1386*53ee8cc1Swenshuai.xi     }
1387*53ee8cc1Swenshuai.xi 
1388*53ee8cc1Swenshuai.xi     return bRet;
1389*53ee8cc1Swenshuai.xi }
1390*53ee8cc1Swenshuai.xi 
1391*53ee8cc1Swenshuai.xi #endif
1392*53ee8cc1Swenshuai.xi 
_HVD_EX_SetBufferAddr(MS_U32 u32Id)1393*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBufferAddr(MS_U32 u32Id)
1394*53ee8cc1Swenshuai.xi {
1395*53ee8cc1Swenshuai.xi     MS_U16 u16Reg = 0;
1396*53ee8cc1Swenshuai.xi     MS_VIRT u32StAddr = 0;
1397*53ee8cc1Swenshuai.xi #ifdef VDEC3
1398*53ee8cc1Swenshuai.xi     MS_U32 u32Length = 0;
1399*53ee8cc1Swenshuai.xi #endif
1400*53ee8cc1Swenshuai.xi     //MS_BOOL bBitMIU1 = FALSE;
1401*53ee8cc1Swenshuai.xi     //MS_BOOL bCodeMIU1 = FALSE;
1402*53ee8cc1Swenshuai.xi     MS_U8 u8BitMiuSel = 0;
1403*53ee8cc1Swenshuai.xi     MS_U8 u8CodeMiuSel = 0;
1404*53ee8cc1Swenshuai.xi     MS_U8 u8FBMiuSel = 0;
1405*53ee8cc1Swenshuai.xi     MS_U32 u32BitStartOffset;
1406*53ee8cc1Swenshuai.xi     MS_U32 u32CodeStartOffset;
1407*53ee8cc1Swenshuai.xi     MS_U32 u32FBStartOffset;
1408*53ee8cc1Swenshuai.xi 
1409*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = 0;
1410*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1411*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1412*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1413*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1414*53ee8cc1Swenshuai.xi 
1415*53ee8cc1Swenshuai.xi //    MS_U32 u32TmpStartOffset;
1416*53ee8cc1Swenshuai.xi     MS_U8  u8TmpMiuSel;
1417*53ee8cc1Swenshuai.xi 
1418*53ee8cc1Swenshuai.xi 
1419*53ee8cc1Swenshuai.xi 
1420*53ee8cc1Swenshuai.xi     if(pCtrl == NULL) return;
1421*53ee8cc1Swenshuai.xi 
1422*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8BitMiuSel, u32BitStartOffset, pCtrl->MemMap.u32BitstreamBufAddr);
1423*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8CodeMiuSel, u32CodeStartOffset, pCtrl->MemMap.u32CodeBufAddr);
1424*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8FBMiuSel, u32FBStartOffset, pCtrl->MemMap.u32FrameBufAddr);
1425*53ee8cc1Swenshuai.xi 
1426*53ee8cc1Swenshuai.xi     HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_MIU_SEL,
1427*53ee8cc1Swenshuai.xi                         (u8BitMiuSel << VDEC_BS_MIUSEL) |
1428*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_LUMA8_MIUSEL) |
1429*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_LUMA2_MIUSEL) |
1430*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_CHROMA8_MIUSEL) |
1431*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_CHROMA2_MIUSEL) |
1432*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_HWBUF_MIUSEL) |
1433*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_BUF1_MIUSEL) |
1434*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_BUF2_MIUSEL) |
1435*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_PPIN_MIUSEL) |
1436*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_XCSHM_MIUSEL));
1437*53ee8cc1Swenshuai.xi 
1438*53ee8cc1Swenshuai.xi     if (u8BitMiuSel != u8CodeMiuSel)
1439*53ee8cc1Swenshuai.xi     {
1440*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr));
1441*53ee8cc1Swenshuai.xi     }
1442*53ee8cc1Swenshuai.xi     else
1443*53ee8cc1Swenshuai.xi     {
1444*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pCtrl->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU_DRAM_ST_ADDR));
1445*53ee8cc1Swenshuai.xi     }
1446*53ee8cc1Swenshuai.xi 
1447*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1448*53ee8cc1Swenshuai.xi     {
1449*53ee8cc1Swenshuai.xi #ifdef VDEC3
1450*53ee8cc1Swenshuai.xi         if (!_HAL_EX_BBU_VP8_InUsed())
1451*53ee8cc1Swenshuai.xi #endif
1452*53ee8cc1Swenshuai.xi         {
1453*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
1454*53ee8cc1Swenshuai.xi 
1455*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS3, (MS_U16)(u32StAddr >> 3));
1456*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS3, (MS_U16)(u32StAddr >> 19));
1457*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS3, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1458*53ee8cc1Swenshuai.xi 
1459*53ee8cc1Swenshuai.xi             u32StAddr += VP8_BBU_TBL_SIZE;
1460*53ee8cc1Swenshuai.xi 
1461*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS4, (MS_U16)(u32StAddr >> 3));
1462*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS4, (MS_U16)(u32StAddr >> 19));
1463*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS4, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1464*53ee8cc1Swenshuai.xi         }
1465*53ee8cc1Swenshuai.xi 
1466*53ee8cc1Swenshuai.xi         // ES buffer
1467*53ee8cc1Swenshuai.xi #ifdef VDEC3
1468*53ee8cc1Swenshuai.xi         if(pCtrl->bNStreamMode)
1469*53ee8cc1Swenshuai.xi             u32StAddr = pCtrl->MemMap.u32TotalBitstreamBufAddr; // NStream will share the same ES buffer
1470*53ee8cc1Swenshuai.xi         else
1471*53ee8cc1Swenshuai.xi #endif
1472*53ee8cc1Swenshuai.xi             u32StAddr = u32BitStartOffset;
1473*53ee8cc1Swenshuai.xi 
1474*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, u32StAddr);
1475*53ee8cc1Swenshuai.xi 
1476*53ee8cc1Swenshuai.xi #ifdef VDEC3
1477*53ee8cc1Swenshuai.xi         if (!_HAL_EX_BBU_VP8_InUsed())
1478*53ee8cc1Swenshuai.xi #endif
1479*53ee8cc1Swenshuai.xi         {
1480*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("ESB start addr=%lx\n", (unsigned long)u32StAddr);
1481*53ee8cc1Swenshuai.xi 
1482*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_L_BS34, HVD_LWORD(u32StAddr >> 3));
1483*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_H_BS34, HVD_HWORD(u32StAddr >> 3));
1484*53ee8cc1Swenshuai.xi 
1485*53ee8cc1Swenshuai.xi #ifdef VDEC3
1486*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32TotalBitstreamBufSize >> 3));
1487*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32TotalBitstreamBufSize >> 3));
1488*53ee8cc1Swenshuai.xi #else
1489*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1490*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1491*53ee8cc1Swenshuai.xi #endif
1492*53ee8cc1Swenshuai.xi 
1493*53ee8cc1Swenshuai.xi             u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BS34);
1494*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BS34_TSP_INPUT;
1495*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BS34_PASER_MASK;
1496*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BS34_PASER_DISABLE;
1497*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BS34_AUTO_NAL_TAB;
1498*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_MIF_BS34, u16Reg);
1499*53ee8cc1Swenshuai.xi         }
1500*53ee8cc1Swenshuai.xi 
1501*53ee8cc1Swenshuai.xi         return;
1502*53ee8cc1Swenshuai.xi     }
1503*53ee8cc1Swenshuai.xi 
1504*53ee8cc1Swenshuai.xi     u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1505*53ee8cc1Swenshuai.xi 
1506*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("NAL start addr=%lx\n", (unsigned long)u32StAddr);
1507*53ee8cc1Swenshuai.xi 
1508*53ee8cc1Swenshuai.xi #ifdef VDEC3
1509*53ee8cc1Swenshuai.xi     if (!pCtrl->bNStreamMode || ((_HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_EVD_InUsed()) ||
1510*53ee8cc1Swenshuai.xi         (_HAL_EX_IS_HVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_HVD_InUsed()) ||
1511*53ee8cc1Swenshuai.xi          (E_HVD_INIT_INPUT_TSP == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK))))
1512*53ee8cc1Swenshuai.xi     {
1513*53ee8cc1Swenshuai.xi         if (pCtrl->u32BBUId == 0)
1514*53ee8cc1Swenshuai.xi         {
1515*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L(u32RB), (MS_U16) (u32StAddr >> 3));
1516*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H(u32RB), (MS_U16) (u32StAddr >> 19));
1517*53ee8cc1Swenshuai.xi             // -1 is for NAL_TAB_LEN counts from zero.
1518*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1519*53ee8cc1Swenshuai.xi         }
1520*53ee8cc1Swenshuai.xi         else
1521*53ee8cc1Swenshuai.xi         {
1522*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16) (u32StAddr >> 3));
1523*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16) (u32StAddr >> 19));
1524*53ee8cc1Swenshuai.xi             // -1 is for NAL_TAB_LEN counts from zero.
1525*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1526*53ee8cc1Swenshuai.xi         }
1527*53ee8cc1Swenshuai.xi     }
1528*53ee8cc1Swenshuai.xi #else
1529*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
1530*53ee8cc1Swenshuai.xi     {
1531*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L(u32RB), (MS_U16) (u32StAddr >> 3));
1532*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H(u32RB), (MS_U16) (u32StAddr >> 19));
1533*53ee8cc1Swenshuai.xi         // -1 is for NAL_TAB_LEN counts from zero.
1534*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1535*53ee8cc1Swenshuai.xi     }
1536*53ee8cc1Swenshuai.xi     else
1537*53ee8cc1Swenshuai.xi     {
1538*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16) (u32StAddr >> 3));
1539*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16) (u32StAddr >> 19));
1540*53ee8cc1Swenshuai.xi         // -1 is for NAL_TAB_LEN counts from zero.
1541*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1542*53ee8cc1Swenshuai.xi     }
1543*53ee8cc1Swenshuai.xi #endif
1544*53ee8cc1Swenshuai.xi 
1545*53ee8cc1Swenshuai.xi     // ES buffer
1546*53ee8cc1Swenshuai.xi #ifdef VDEC3
1547*53ee8cc1Swenshuai.xi     if(!pCtrl->bNStreamMode || E_HVD_INIT_INPUT_TSP == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK))
1548*53ee8cc1Swenshuai.xi     {
1549*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1550*53ee8cc1Swenshuai.xi         u32Length = pCtrl->MemMap.u32BitstreamBufSize >> 3;
1551*53ee8cc1Swenshuai.xi     }
1552*53ee8cc1Swenshuai.xi     else
1553*53ee8cc1Swenshuai.xi     {
1554*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32TotalBitstreamBufAddr;
1555*53ee8cc1Swenshuai.xi         u32Length = pCtrl->MemMap.u32TotalBitstreamBufSize >> 3;
1556*53ee8cc1Swenshuai.xi     }
1557*53ee8cc1Swenshuai.xi #else
1558*53ee8cc1Swenshuai.xi     u32StAddr = u32BitStartOffset;
1559*53ee8cc1Swenshuai.xi #endif
1560*53ee8cc1Swenshuai.xi 
1561*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, u32StAddr);
1562*53ee8cc1Swenshuai.xi 
1563*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("ESB start addr=%lx, len=%x\n", (unsigned long)u32StAddr, pCtrl->MemMap.u32BitstreamBufSize);
1564*53ee8cc1Swenshuai.xi 
1565*53ee8cc1Swenshuai.xi #ifdef VDEC3
1566*53ee8cc1Swenshuai.xi     if (!pCtrl->bNStreamMode || ((_HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_EVD_InUsed()) ||
1567*53ee8cc1Swenshuai.xi         (_HAL_EX_IS_HVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_HVD_InUsed()) ||
1568*53ee8cc1Swenshuai.xi          (E_HVD_INIT_INPUT_TSP == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK))))
1569*53ee8cc1Swenshuai.xi     {
1570*53ee8cc1Swenshuai.xi         if (pCtrl->u32BBUId == 0)
1571*53ee8cc1Swenshuai.xi         {
1572*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
1573*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
1574*53ee8cc1Swenshuai.xi 
1575*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(u32Length));
1576*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(u32Length));
1577*53ee8cc1Swenshuai.xi         }
1578*53ee8cc1Swenshuai.xi         else
1579*53ee8cc1Swenshuai.xi         {
1580*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
1581*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
1582*53ee8cc1Swenshuai.xi 
1583*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(u32Length));
1584*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(u32Length));
1585*53ee8cc1Swenshuai.xi         }
1586*53ee8cc1Swenshuai.xi     }
1587*53ee8cc1Swenshuai.xi #else
1588*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
1589*53ee8cc1Swenshuai.xi     {
1590*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
1591*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
1592*53ee8cc1Swenshuai.xi 
1593*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1594*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1595*53ee8cc1Swenshuai.xi     }
1596*53ee8cc1Swenshuai.xi     else
1597*53ee8cc1Swenshuai.xi     {
1598*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
1599*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
1600*53ee8cc1Swenshuai.xi 
1601*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1602*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1603*53ee8cc1Swenshuai.xi     }
1604*53ee8cc1Swenshuai.xi #endif
1605*53ee8cc1Swenshuai.xi 
1606*53ee8cc1Swenshuai.xi     // others
1607*53ee8cc1Swenshuai.xi #ifdef VDEC3
1608*53ee8cc1Swenshuai.xi     if (!pCtrl->bNStreamMode || ((_HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_EVD_InUsed()) ||
1609*53ee8cc1Swenshuai.xi         (_HAL_EX_IS_HVD(pCtrl->InitParams.u32ModeFlag) && !_HAL_EX_BBU_HVD_InUsed()) ||
1610*53ee8cc1Swenshuai.xi          (E_HVD_INIT_INPUT_TSP == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK))))
1611*53ee8cc1Swenshuai.xi     {
1612*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB));
1613*53ee8cc1Swenshuai.xi 
1614*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1615*53ee8cc1Swenshuai.xi         {
1616*53ee8cc1Swenshuai.xi             if (pCtrl->u32BBUId == 0)
1617*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_TSP_INPUT;
1618*53ee8cc1Swenshuai.xi             else
1619*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
1620*53ee8cc1Swenshuai.xi         }
1621*53ee8cc1Swenshuai.xi         else
1622*53ee8cc1Swenshuai.xi         {
1623*53ee8cc1Swenshuai.xi             if (pCtrl->u32BBUId == 0)
1624*53ee8cc1Swenshuai.xi                 u16Reg &= ~HVD_REG_BBU_TSP_INPUT;
1625*53ee8cc1Swenshuai.xi             else
1626*53ee8cc1Swenshuai.xi                 u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
1627*53ee8cc1Swenshuai.xi         }
1628*53ee8cc1Swenshuai.xi 
1629*53ee8cc1Swenshuai.xi         if (pCtrl->u32BBUId == 0)
1630*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_PASER_MASK;
1631*53ee8cc1Swenshuai.xi         else
1632*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
1633*53ee8cc1Swenshuai.xi 
1634*53ee8cc1Swenshuai.xi         if (E_HVD_INIT_HW_RM == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // RM
1635*53ee8cc1Swenshuai.xi         {
1636*53ee8cc1Swenshuai.xi             if (pCtrl->u32BBUId == 0)    // force BBU to remove nothing, RM only
1637*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_DISABLE;
1638*53ee8cc1Swenshuai.xi             else
1639*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2;
1640*53ee8cc1Swenshuai.xi         }
1641*53ee8cc1Swenshuai.xi         #if SUPPORT_MSVP9
1642*53ee8cc1Swenshuai.xi         else if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1643*53ee8cc1Swenshuai.xi         {
1644*53ee8cc1Swenshuai.xi             if (pCtrl->u32BBUId == 0)
1645*53ee8cc1Swenshuai.xi                 u16Reg &= ~HVD_REG_BBU_PASER_ENABLE_03;
1646*53ee8cc1Swenshuai.xi             else
1647*53ee8cc1Swenshuai.xi                 u16Reg &= ~HVD_REG_BBU_PASER_ENABLE_03_BS2;
1648*53ee8cc1Swenshuai.xi         }
1649*53ee8cc1Swenshuai.xi         #endif
1650*53ee8cc1Swenshuai.xi         else                        // AVS or AVC or HEVC or HEVC_DV
1651*53ee8cc1Swenshuai.xi         {
1652*53ee8cc1Swenshuai.xi             if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1653*53ee8cc1Swenshuai.xi             {
1654*53ee8cc1Swenshuai.xi                 if (pCtrl->u32BBUId == 0)
1655*53ee8cc1Swenshuai.xi                     u16Reg |= HVD_REG_BBU_PASER_ENABLE_03;
1656*53ee8cc1Swenshuai.xi                 else
1657*53ee8cc1Swenshuai.xi                     u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
1658*53ee8cc1Swenshuai.xi             }
1659*53ee8cc1Swenshuai.xi             else                    // start code remained
1660*53ee8cc1Swenshuai.xi             {
1661*53ee8cc1Swenshuai.xi                 if (pCtrl->u32BBUId == 0)
1662*53ee8cc1Swenshuai.xi                     u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL;
1663*53ee8cc1Swenshuai.xi                 else
1664*53ee8cc1Swenshuai.xi                     u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
1665*53ee8cc1Swenshuai.xi             }
1666*53ee8cc1Swenshuai.xi         }
1667*53ee8cc1Swenshuai.xi 
1668*53ee8cc1Swenshuai.xi         if (pCtrl->u32BBUId == 0)
1669*53ee8cc1Swenshuai.xi         {
1670*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB;
1671*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_MIF_BBU(u32RB), u16Reg);
1672*53ee8cc1Swenshuai.xi         }
1673*53ee8cc1Swenshuai.xi         else
1674*53ee8cc1Swenshuai.xi         {
1675*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
1676*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2(u32RB), u16Reg);
1677*53ee8cc1Swenshuai.xi         }
1678*53ee8cc1Swenshuai.xi     }
1679*53ee8cc1Swenshuai.xi #else
1680*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
1681*53ee8cc1Swenshuai.xi     {
1682*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB));
1683*53ee8cc1Swenshuai.xi 
1684*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1685*53ee8cc1Swenshuai.xi         {
1686*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_TSP_INPUT;
1687*53ee8cc1Swenshuai.xi         }
1688*53ee8cc1Swenshuai.xi         else
1689*53ee8cc1Swenshuai.xi         {
1690*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_TSP_INPUT;
1691*53ee8cc1Swenshuai.xi         }
1692*53ee8cc1Swenshuai.xi 
1693*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BBU_PASER_MASK;
1694*53ee8cc1Swenshuai.xi 
1695*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)        // RM
1696*53ee8cc1Swenshuai.xi         {
1697*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_PASER_DISABLE;    // force BBU to remove nothing, RM only
1698*53ee8cc1Swenshuai.xi         }
1699*53ee8cc1Swenshuai.xi         else                        // AVS or AVC
1700*53ee8cc1Swenshuai.xi         {
1701*53ee8cc1Swenshuai.xi             if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1702*53ee8cc1Swenshuai.xi             {
1703*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_03;
1704*53ee8cc1Swenshuai.xi             }
1705*53ee8cc1Swenshuai.xi             else                    // start code remained
1706*53ee8cc1Swenshuai.xi             {
1707*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL;
1708*53ee8cc1Swenshuai.xi             }
1709*53ee8cc1Swenshuai.xi         }
1710*53ee8cc1Swenshuai.xi 
1711*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB;
1712*53ee8cc1Swenshuai.xi 
1713*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU(u32RB), u16Reg);
1714*53ee8cc1Swenshuai.xi     }
1715*53ee8cc1Swenshuai.xi     else
1716*53ee8cc1Swenshuai.xi     {
1717*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB));
1718*53ee8cc1Swenshuai.xi 
1719*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1720*53ee8cc1Swenshuai.xi         {
1721*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
1722*53ee8cc1Swenshuai.xi         }
1723*53ee8cc1Swenshuai.xi         else
1724*53ee8cc1Swenshuai.xi         {
1725*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
1726*53ee8cc1Swenshuai.xi         }
1727*53ee8cc1Swenshuai.xi 
1728*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
1729*53ee8cc1Swenshuai.xi 
1730*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)        // RM
1731*53ee8cc1Swenshuai.xi         {
1732*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2;    // force BBU to remove nothing, RM only
1733*53ee8cc1Swenshuai.xi         }
1734*53ee8cc1Swenshuai.xi         else                        // AVS or AVC
1735*53ee8cc1Swenshuai.xi         {
1736*53ee8cc1Swenshuai.xi             if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1737*53ee8cc1Swenshuai.xi             {
1738*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
1739*53ee8cc1Swenshuai.xi             }
1740*53ee8cc1Swenshuai.xi             else                    // start code remained
1741*53ee8cc1Swenshuai.xi             {
1742*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
1743*53ee8cc1Swenshuai.xi             }
1744*53ee8cc1Swenshuai.xi         }
1745*53ee8cc1Swenshuai.xi 
1746*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
1747*53ee8cc1Swenshuai.xi 
1748*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2(u32RB), u16Reg);
1749*53ee8cc1Swenshuai.xi     }
1750*53ee8cc1Swenshuai.xi #endif
1751*53ee8cc1Swenshuai.xi 
1752*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
1753*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
1754*53ee8cc1Swenshuai.xi     {
1755*53ee8cc1Swenshuai.xi         /// Used sub stream to record sub view data.
1756*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pDrvCtrl_Sub = _HVD_EX_GetDrvCtrl((u32Id+0x00011000));
1757*53ee8cc1Swenshuai.xi         //printf("**************** Buffer setting for MVC dual-BBU *************\n");
1758*53ee8cc1Swenshuai.xi 
1759*53ee8cc1Swenshuai.xi         if (u8BitMiuSel != u8CodeMiuSel)
1760*53ee8cc1Swenshuai.xi         {
1761*53ee8cc1Swenshuai.xi             _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr + pDrvCtrl_Sub->u32BBUTblInBitstreamBufAddr));
1762*53ee8cc1Swenshuai.xi         }
1763*53ee8cc1Swenshuai.xi         else
1764*53ee8cc1Swenshuai.xi         {
1765*53ee8cc1Swenshuai.xi             _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU2_DRAM_ST_ADDR));
1766*53ee8cc1Swenshuai.xi         }
1767*53ee8cc1Swenshuai.xi 
1768*53ee8cc1Swenshuai.xi 
1769*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[MVC] _HAL_HVD_SetBuffer2Addr: nal StAddr:%lx \n", (unsigned long) u32StAddr);
1770*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16)(u32StAddr >> 3));
1771*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16)(u32StAddr >> 19));
1772*53ee8cc1Swenshuai.xi         // -1 is for NAL_TAB_LEN counts from zero.
1773*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum - 1));
1774*53ee8cc1Swenshuai.xi 
1775*53ee8cc1Swenshuai.xi         // ES buffer
1776*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr));
1777*53ee8cc1Swenshuai.xi 
1778*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[MVC] 2nd ES _HAL_HVD_SetBuffer2Addr: ESb StAddr:%lx, len:%lx.\n", (unsigned long) u32StAddr, (unsigned long) pDrvCtrl_Sub->MemMap.u32BitstreamBufSize);
1779*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
1780*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
1781*53ee8cc1Swenshuai.xi 
1782*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(pDrvCtrl_Sub->MemMap.u32BitstreamBufSize >> 3));
1783*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(pDrvCtrl_Sub->MemMap.u32BitstreamBufSize >> 3));
1784*53ee8cc1Swenshuai.xi 
1785*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB));
1786*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1787*53ee8cc1Swenshuai.xi         {
1788*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
1789*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("[MVC] 2nd ES, TSP mode.\n");
1790*53ee8cc1Swenshuai.xi         }
1791*53ee8cc1Swenshuai.xi         else
1792*53ee8cc1Swenshuai.xi         {
1793*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
1794*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("[MVC] 2nd ES, BBU mode.\n");
1795*53ee8cc1Swenshuai.xi         }
1796*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
1797*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)   // RM
1798*53ee8cc1Swenshuai.xi         {
1799*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2;   // force BBU to remove nothing, RM only
1800*53ee8cc1Swenshuai.xi         }
1801*53ee8cc1Swenshuai.xi         else    // AVS or AVC
1802*53ee8cc1Swenshuai.xi         {
1803*53ee8cc1Swenshuai.xi             if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1804*53ee8cc1Swenshuai.xi             {
1805*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
1806*53ee8cc1Swenshuai.xi             }
1807*53ee8cc1Swenshuai.xi             else    // start code remained
1808*53ee8cc1Swenshuai.xi             {
1809*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
1810*53ee8cc1Swenshuai.xi                 ///HVD_MSG_DBG("[MVC] BBU Paser all.\n");
1811*53ee8cc1Swenshuai.xi             }
1812*53ee8cc1Swenshuai.xi         }
1813*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
1814*53ee8cc1Swenshuai.xi         ///HVD_MSG_DBG("[MVC] 2nd MIF BBU 0x%lx.\n",(MS_U32)u16Reg);
1815*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2(u32RB), u16Reg);
1816*53ee8cc1Swenshuai.xi     }
1817*53ee8cc1Swenshuai.xi #endif
1818*53ee8cc1Swenshuai.xi 
1819*53ee8cc1Swenshuai.xi     // MIF offset
1820*53ee8cc1Swenshuai.xi #if 0
1821*53ee8cc1Swenshuai.xi     {
1822*53ee8cc1Swenshuai.xi         MS_U16 offaddr = 0;
1823*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32CodeBufAddr;
1824*53ee8cc1Swenshuai.xi         if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1825*53ee8cc1Swenshuai.xi         {
1826*53ee8cc1Swenshuai.xi             u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1827*53ee8cc1Swenshuai.xi         }
1828*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("MIF offset:%lx \n", u32StAddr);
1829*53ee8cc1Swenshuai.xi         offaddr = (MS_U16) ((u32StAddr) >> 20);
1830*53ee8cc1Swenshuai.xi       offaddr &= BMASK(HVD_REG_MIF_OFFSET_L_BITS:0);
1831*53ee8cc1Swenshuai.xi                                 //0x1FF;   // 9 bits(L + H)
1832*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU);
1833*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_MIF_OFFSET_H;
1834*53ee8cc1Swenshuai.xi       u16Reg &= ~(BMASK(HVD_REG_MIF_OFFSET_L_BITS:0));
1835*53ee8cc1Swenshuai.xi         if (offaddr & BIT(HVD_REG_MIF_OFFSET_L_BITS))
1836*53ee8cc1Swenshuai.xi         {
1837*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_MIF_OFFSET_H;
1838*53ee8cc1Swenshuai.xi         }
1839*53ee8cc1Swenshuai.xi       _HVD_Write2Byte(HVD_REG_MIF_BBU, (u16Reg | (offaddr & BMASK(HVD_REG_MIF_OFFSET_L_BITS:0))));
1840*53ee8cc1Swenshuai.xi     }
1841*53ee8cc1Swenshuai.xi #endif
1842*53ee8cc1Swenshuai.xi }
1843*53ee8cc1Swenshuai.xi 
1844*53ee8cc1Swenshuai.xi #if 0 //defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
1845*53ee8cc1Swenshuai.xi // Note: For VP8 only. MVC ES buffer address will be set when _HVD_EX_SetBufferAddr() is called
1846*53ee8cc1Swenshuai.xi static void _HVD_EX_SetESBufferAddr(MS_U32 u32Id)
1847*53ee8cc1Swenshuai.xi {
1848*53ee8cc1Swenshuai.xi     MS_U16 u16Reg = 0;
1849*53ee8cc1Swenshuai.xi     MS_U32 u32StAddr = 0;
1850*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1851*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1852*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1853*53ee8cc1Swenshuai.xi 
1854*53ee8cc1Swenshuai.xi     if(pCtrl == NULL) return;
1855*53ee8cc1Swenshuai.xi 
1856*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1857*53ee8cc1Swenshuai.xi     {
1858*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
1859*53ee8cc1Swenshuai.xi 
1860*53ee8cc1Swenshuai.xi         // ES buffer
1861*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1862*53ee8cc1Swenshuai.xi 
1863*53ee8cc1Swenshuai.xi         if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1864*53ee8cc1Swenshuai.xi         {
1865*53ee8cc1Swenshuai.xi             u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1866*53ee8cc1Swenshuai.xi         }
1867*53ee8cc1Swenshuai.xi 
1868*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_L_BS34, HVD_LWORD(u32StAddr >> 3));
1869*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_H_BS34, HVD_HWORD(u32StAddr >> 3));
1870*53ee8cc1Swenshuai.xi 
1871*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1872*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1873*53ee8cc1Swenshuai.xi 
1874*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BS34);
1875*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BS34_TSP_INPUT;
1876*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BS34_PASER_MASK;
1877*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BS34_PASER_DISABLE;
1878*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BS34_AUTO_NAL_TAB;
1879*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BS34, u16Reg);
1880*53ee8cc1Swenshuai.xi 
1881*53ee8cc1Swenshuai.xi         return;
1882*53ee8cc1Swenshuai.xi     }
1883*53ee8cc1Swenshuai.xi 
1884*53ee8cc1Swenshuai.xi     // ES buffer
1885*53ee8cc1Swenshuai.xi     u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1886*53ee8cc1Swenshuai.xi 
1887*53ee8cc1Swenshuai.xi     if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1888*53ee8cc1Swenshuai.xi     {
1889*53ee8cc1Swenshuai.xi         u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1890*53ee8cc1Swenshuai.xi     }
1891*53ee8cc1Swenshuai.xi 
1892*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("ESB start addr=%lx, len=%lx\n", u32StAddr, pCtrl->MemMap.u32BitstreamBufSize);
1893*53ee8cc1Swenshuai.xi 
1894*53ee8cc1Swenshuai.xi     if (0 == HAL_VPU_EX_GetTaskId(u32Id))
1895*53ee8cc1Swenshuai.xi     {
1896*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
1897*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
1898*53ee8cc1Swenshuai.xi 
1899*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1900*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1901*53ee8cc1Swenshuai.xi     }
1902*53ee8cc1Swenshuai.xi     else
1903*53ee8cc1Swenshuai.xi     {
1904*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
1905*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
1906*53ee8cc1Swenshuai.xi 
1907*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1908*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1909*53ee8cc1Swenshuai.xi     }
1910*53ee8cc1Swenshuai.xi }
1911*53ee8cc1Swenshuai.xi #endif
1912*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESLevel(MS_U32 u32Id)1913*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESLevel(MS_U32 u32Id)
1914*53ee8cc1Swenshuai.xi {
1915*53ee8cc1Swenshuai.xi     MS_U32 u32Wptr = 0;
1916*53ee8cc1Swenshuai.xi     MS_U32 u32Rptr = 0;
1917*53ee8cc1Swenshuai.xi     MS_U32 u32CurMBX = 0;
1918*53ee8cc1Swenshuai.xi     MS_U32 u32ESsize = 0;
1919*53ee8cc1Swenshuai.xi     MS_U32 u32Ret = E_HVD_ESB_LEVEL_NORMAL;
1920*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1921*53ee8cc1Swenshuai.xi 
1922*53ee8cc1Swenshuai.xi     u32Wptr = _HVD_EX_GetESWritePtr(u32Id);
1923*53ee8cc1Swenshuai.xi     u32Rptr = _HVD_EX_GetESReadPtr(u32Id, FALSE);
1924*53ee8cc1Swenshuai.xi     u32ESsize = pCtrl->MemMap.u32BitstreamBufSize;
1925*53ee8cc1Swenshuai.xi 
1926*53ee8cc1Swenshuai.xi     if (u32Rptr >= u32Wptr)
1927*53ee8cc1Swenshuai.xi     {
1928*53ee8cc1Swenshuai.xi         u32CurMBX = u32Rptr - u32Wptr;
1929*53ee8cc1Swenshuai.xi     }
1930*53ee8cc1Swenshuai.xi     else
1931*53ee8cc1Swenshuai.xi     {
1932*53ee8cc1Swenshuai.xi         u32CurMBX = u32ESsize - (u32Wptr - u32Rptr);
1933*53ee8cc1Swenshuai.xi     }
1934*53ee8cc1Swenshuai.xi 
1935*53ee8cc1Swenshuai.xi     if (u32CurMBX == 0)
1936*53ee8cc1Swenshuai.xi     {
1937*53ee8cc1Swenshuai.xi         u32Ret = E_HVD_ESB_LEVEL_UNDER;
1938*53ee8cc1Swenshuai.xi     }
1939*53ee8cc1Swenshuai.xi     else if (u32CurMBX < HVD_FW_AVC_ES_OVER_THRESHOLD)
1940*53ee8cc1Swenshuai.xi     {
1941*53ee8cc1Swenshuai.xi         u32Ret = E_HVD_ESB_LEVEL_OVER;
1942*53ee8cc1Swenshuai.xi     }
1943*53ee8cc1Swenshuai.xi     else
1944*53ee8cc1Swenshuai.xi     {
1945*53ee8cc1Swenshuai.xi         u32CurMBX = u32ESsize - u32CurMBX;
1946*53ee8cc1Swenshuai.xi         if (u32CurMBX < HVD_FW_AVC_ES_UNDER_THRESHOLD)
1947*53ee8cc1Swenshuai.xi         {
1948*53ee8cc1Swenshuai.xi             u32Ret = E_HVD_ESB_LEVEL_UNDER;
1949*53ee8cc1Swenshuai.xi         }
1950*53ee8cc1Swenshuai.xi     }
1951*53ee8cc1Swenshuai.xi 
1952*53ee8cc1Swenshuai.xi     return u32Ret;
1953*53ee8cc1Swenshuai.xi }
1954*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESQuantity(MS_U32 u32Id)1955*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESQuantity(MS_U32 u32Id)
1956*53ee8cc1Swenshuai.xi {
1957*53ee8cc1Swenshuai.xi     MS_U32 u32Wptr      = 0;
1958*53ee8cc1Swenshuai.xi     MS_U32 u32Rptr      = 0;
1959*53ee8cc1Swenshuai.xi     MS_U32 u32ESsize    = 0;
1960*53ee8cc1Swenshuai.xi     MS_U32 u32Ret       = 0;
1961*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1962*53ee8cc1Swenshuai.xi 
1963*53ee8cc1Swenshuai.xi     u32Wptr = _HVD_EX_GetESWritePtr(u32Id);
1964*53ee8cc1Swenshuai.xi     u32Rptr = _HVD_EX_GetESReadPtr(u32Id, FALSE);
1965*53ee8cc1Swenshuai.xi     u32ESsize = pCtrl->MemMap.u32BitstreamBufSize;
1966*53ee8cc1Swenshuai.xi 
1967*53ee8cc1Swenshuai.xi 
1968*53ee8cc1Swenshuai.xi     if(u32Wptr >= u32Rptr)
1969*53ee8cc1Swenshuai.xi     {
1970*53ee8cc1Swenshuai.xi         u32Ret = u32Wptr - u32Rptr;
1971*53ee8cc1Swenshuai.xi     }
1972*53ee8cc1Swenshuai.xi     else
1973*53ee8cc1Swenshuai.xi     {
1974*53ee8cc1Swenshuai.xi         u32Ret = u32ESsize - u32Rptr + u32Wptr;
1975*53ee8cc1Swenshuai.xi     }
1976*53ee8cc1Swenshuai.xi     //printf("ES Quantity <0x%lx> W:0x%lx, R:0x%lx, Q:0x%lx.\n",u32Id,u32Wptr,u32Rptr,u32Ret);
1977*53ee8cc1Swenshuai.xi     return u32Ret;
1978*53ee8cc1Swenshuai.xi }
1979*53ee8cc1Swenshuai.xi 
1980*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_IQMEM)
HAL_HVD_EX_IQMem_Init(MS_U32 u32Id)1981*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IQMem_Init(MS_U32 u32Id)
1982*53ee8cc1Swenshuai.xi {
1983*53ee8cc1Swenshuai.xi 
1984*53ee8cc1Swenshuai.xi     MS_U32 u32Timeout = 20000;
1985*53ee8cc1Swenshuai.xi 
1986*53ee8cc1Swenshuai.xi     if (HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_IQMEM_CTRL) == E_HVD_IQMEM_INIT_NONE)
1987*53ee8cc1Swenshuai.xi     {
1988*53ee8cc1Swenshuai.xi 
1989*53ee8cc1Swenshuai.xi         HAL_VPU_EX_IQMemSetDAMode(TRUE);
1990*53ee8cc1Swenshuai.xi 
1991*53ee8cc1Swenshuai.xi         HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_FW_IQMEM_CTRL, E_HVD_IQMEM_INIT_LOADING);
1992*53ee8cc1Swenshuai.xi 
1993*53ee8cc1Swenshuai.xi 
1994*53ee8cc1Swenshuai.xi         while (u32Timeout)
1995*53ee8cc1Swenshuai.xi         {
1996*53ee8cc1Swenshuai.xi 
1997*53ee8cc1Swenshuai.xi             if (HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_IQMEM_CTRL) == E_HVD_IQMEM_INIT_LOADED)
1998*53ee8cc1Swenshuai.xi             {
1999*53ee8cc1Swenshuai.xi                 break;
2000*53ee8cc1Swenshuai.xi             }
2001*53ee8cc1Swenshuai.xi             u32Timeout--;
2002*53ee8cc1Swenshuai.xi             HVD_Delay_ms(1);
2003*53ee8cc1Swenshuai.xi         }
2004*53ee8cc1Swenshuai.xi 
2005*53ee8cc1Swenshuai.xi         HAL_VPU_EX_IQMemSetDAMode(FALSE);
2006*53ee8cc1Swenshuai.xi 
2007*53ee8cc1Swenshuai.xi         HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_FW_IQMEM_CTRL, E_HVD_IQMEM_INIT_FINISH);
2008*53ee8cc1Swenshuai.xi 
2009*53ee8cc1Swenshuai.xi         if (u32Timeout==0)
2010*53ee8cc1Swenshuai.xi         {
2011*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("Wait E_HVD_IQMEM_INIT_LOADED timeout !!\n");
2012*53ee8cc1Swenshuai.xi             return FALSE;
2013*53ee8cc1Swenshuai.xi         }
2014*53ee8cc1Swenshuai.xi 
2015*53ee8cc1Swenshuai.xi 
2016*53ee8cc1Swenshuai.xi     }
2017*53ee8cc1Swenshuai.xi     return TRUE;
2018*53ee8cc1Swenshuai.xi }
2019*53ee8cc1Swenshuai.xi 
2020*53ee8cc1Swenshuai.xi #endif
2021*53ee8cc1Swenshuai.xi 
2022*53ee8cc1Swenshuai.xi #ifdef VDEC3
_HVD_EX_SetRegCPU(MS_U32 u32Id,MS_BOOL bFWdecideFB)2023*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetRegCPU(MS_U32 u32Id, MS_BOOL bFWdecideFB)
2024*53ee8cc1Swenshuai.xi #else
2025*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetRegCPU(MS_U32 u32Id)
2026*53ee8cc1Swenshuai.xi #endif
2027*53ee8cc1Swenshuai.xi {
2028*53ee8cc1Swenshuai.xi     MS_U32 u32FirmVer = 0;
2029*53ee8cc1Swenshuai.xi     MS_U32 u32Timeout = 20000;
2030*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2031*53ee8cc1Swenshuai.xi 
2032*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("HVD HW ver id: 0x%04x\n", HAL_HVD_EX_GetHWVersionID());
2033*53ee8cc1Swenshuai.xi 
2034*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
2035*53ee8cc1Swenshuai.xi     HVD_EX_MSG_MUST("HVD Time Measure:%d (%s %d) \n", HVD_GetSysTime_ms() - pHVDDrvContext->u32InitSysTimeBase, __FUNCTION__, __LINE__);
2036*53ee8cc1Swenshuai.xi #endif
2037*53ee8cc1Swenshuai.xi 
2038*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetFWReload(!pCtrl->bTurboFWMode);
2039*53ee8cc1Swenshuai.xi 
2040*53ee8cc1Swenshuai.xi     VPU_EX_FWCodeCfg    fwCfg;
2041*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo     taskInfo;
2042*53ee8cc1Swenshuai.xi     VPU_EX_VLCTblCfg    vlcCfg;
2043*53ee8cc1Swenshuai.xi #ifdef VDEC3
2044*53ee8cc1Swenshuai.xi     VPU_EX_FBCfg        fbCfg;
2045*53ee8cc1Swenshuai.xi #endif
2046*53ee8cc1Swenshuai.xi     VPU_EX_NDecInitPara nDecInitPara;
2047*53ee8cc1Swenshuai.xi 
2048*53ee8cc1Swenshuai.xi     memset(&fwCfg,          0, sizeof(VPU_EX_FWCodeCfg));
2049*53ee8cc1Swenshuai.xi     memset(&taskInfo,       0, sizeof(VPU_EX_TaskInfo));
2050*53ee8cc1Swenshuai.xi     memset(&vlcCfg,         0, sizeof(VPU_EX_VLCTblCfg));
2051*53ee8cc1Swenshuai.xi     memset(&nDecInitPara,   0, sizeof(VPU_EX_NDecInitPara));
2052*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
2053*53ee8cc1Swenshuai.xi     nDecInitPara.pVLCCfg        = NULL;
2054*53ee8cc1Swenshuai.xi #else
2055*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) //rm
2056*53ee8cc1Swenshuai.xi     {
2057*53ee8cc1Swenshuai.xi         vlcCfg.u32DstAddr           = MsOS_PA2KSEG0(pCtrl->MemMap.u32FrameBufAddr + pHVDHalContext->u32RV_VLCTableAddr);
2058*53ee8cc1Swenshuai.xi         vlcCfg.u32BinAddr           = pCtrl->MemMap.u32VLCBinaryVAddr;
2059*53ee8cc1Swenshuai.xi         vlcCfg.u32BinSize           = pCtrl->MemMap.u32VLCBinarySize;
2060*53ee8cc1Swenshuai.xi         vlcCfg.u32FrameBufAddr      = pCtrl->MemMap.u32FrameBufVAddr;
2061*53ee8cc1Swenshuai.xi         vlcCfg.u32VLCTableOffset    = pHVDHalContext->u32RV_VLCTableAddr;
2062*53ee8cc1Swenshuai.xi         nDecInitPara.pVLCCfg        = &vlcCfg;
2063*53ee8cc1Swenshuai.xi     }
2064*53ee8cc1Swenshuai.xi #endif
2065*53ee8cc1Swenshuai.xi     nDecInitPara.pFWCodeCfg = &fwCfg;
2066*53ee8cc1Swenshuai.xi     nDecInitPara.pTaskInfo  = &taskInfo;
2067*53ee8cc1Swenshuai.xi #ifdef VDEC3
2068*53ee8cc1Swenshuai.xi     fbCfg.u32FrameBufAddr = pCtrl->MemMap.u32FrameBufAddr;
2069*53ee8cc1Swenshuai.xi     fbCfg.u32FrameBufSize = pCtrl->MemMap.u32FrameBufSize;
2070*53ee8cc1Swenshuai.xi 
2071*53ee8cc1Swenshuai.xi     if (fbCfg.u32FrameBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
2072*53ee8cc1Swenshuai.xi     {
2073*53ee8cc1Swenshuai.xi         fbCfg.u32FrameBufAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
2074*53ee8cc1Swenshuai.xi     }
2075*53ee8cc1Swenshuai.xi 
2076*53ee8cc1Swenshuai.xi     nDecInitPara.pFBCfg = &fbCfg;
2077*53ee8cc1Swenshuai.xi #endif
2078*53ee8cc1Swenshuai.xi 
2079*53ee8cc1Swenshuai.xi     fwCfg.u8SrcType  = pCtrl->MemMap.eFWSourceType;
2080*53ee8cc1Swenshuai.xi     fwCfg.u32DstAddr = pCtrl->MemMap.u32CodeBufVAddr;
2081*53ee8cc1Swenshuai.xi     fwCfg.u32DstSize = pCtrl->MemMap.u32CodeBufSize;
2082*53ee8cc1Swenshuai.xi     fwCfg.u32BinAddr = pCtrl->MemMap.u32FWBinaryVAddr;
2083*53ee8cc1Swenshuai.xi     fwCfg.u32BinSize = pCtrl->MemMap.u32FWBinarySize;
2084*53ee8cc1Swenshuai.xi 
2085*53ee8cc1Swenshuai.xi     taskInfo.u32Id = u32Id;
2086*53ee8cc1Swenshuai.xi 
2087*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
2088*53ee8cc1Swenshuai.xi     {
2089*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_HVD; //E_VPU_EX_DECODER_MVC;
2090*53ee8cc1Swenshuai.xi     }
2091*53ee8cc1Swenshuai.xi #ifdef VDEC3
2092*53ee8cc1Swenshuai.xi     else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC ||
2093*53ee8cc1Swenshuai.xi         (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC_DV)
2094*53ee8cc1Swenshuai.xi     {
2095*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_EVD;
2096*53ee8cc1Swenshuai.xi     }
2097*53ee8cc1Swenshuai.xi     #if SUPPORT_MSVP9
2098*53ee8cc1Swenshuai.xi     else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
2099*53ee8cc1Swenshuai.xi     {
2100*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_EVD;
2101*53ee8cc1Swenshuai.xi     }
2102*53ee8cc1Swenshuai.xi     #endif
2103*53ee8cc1Swenshuai.xi     #if SUPPORT_G2VP9
2104*53ee8cc1Swenshuai.xi     else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
2105*53ee8cc1Swenshuai.xi     {
2106*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_G2VP9;
2107*53ee8cc1Swenshuai.xi     }
2108*53ee8cc1Swenshuai.xi     #endif
2109*53ee8cc1Swenshuai.xi #endif
2110*53ee8cc1Swenshuai.xi     else
2111*53ee8cc1Swenshuai.xi     {
2112*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_HVD;
2113*53ee8cc1Swenshuai.xi     }
2114*53ee8cc1Swenshuai.xi 
2115*53ee8cc1Swenshuai.xi     taskInfo.eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
2116*53ee8cc1Swenshuai.xi 
2117*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
2118*53ee8cc1Swenshuai.xi     {
2119*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_FILE;
2120*53ee8cc1Swenshuai.xi     }
2121*53ee8cc1Swenshuai.xi     else
2122*53ee8cc1Swenshuai.xi     {
2123*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_TSP;
2124*53ee8cc1Swenshuai.xi     }
2125*53ee8cc1Swenshuai.xi     taskInfo.u32HeapSize = HVD_DRAM_SIZE;
2126*53ee8cc1Swenshuai.xi 
2127*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
2128*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC ||
2129*53ee8cc1Swenshuai.xi         (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9 )
2130*53ee8cc1Swenshuai.xi         taskInfo.u32HeapSize = EVD_DRAM_SIZE;
2131*53ee8cc1Swenshuai.xi #endif
2132*53ee8cc1Swenshuai.xi 
2133*53ee8cc1Swenshuai.xi     if(TRUE == HVD_EX_GetRstFlag())
2134*53ee8cc1Swenshuai.xi     {
2135*53ee8cc1Swenshuai.xi         //Delete task for Rst
2136*53ee8cc1Swenshuai.xi         if(!HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara))
2137*53ee8cc1Swenshuai.xi         {
2138*53ee8cc1Swenshuai.xi            HVD_EX_MSG_ERR("HAL_VPU_EX_TaskDelete fail\n");
2139*53ee8cc1Swenshuai.xi         }
2140*53ee8cc1Swenshuai.xi         HVD_EX_SetRstFlag(FALSE);
2141*53ee8cc1Swenshuai.xi     }
2142*53ee8cc1Swenshuai.xi 
2143*53ee8cc1Swenshuai.xi     #if (HVD_ENABLE_IQMEM)
2144*53ee8cc1Swenshuai.xi     HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_FW_IQMEM_ENABLE_IF_SUPPORT, (MS_U32)1);
2145*53ee8cc1Swenshuai.xi     #endif
2146*53ee8cc1Swenshuai.xi 
2147*53ee8cc1Swenshuai.xi #ifdef VDEC3
2148*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_TaskCreate(u32Id, &nDecInitPara, bFWdecideFB, pCtrl->u32BBUId))
2149*53ee8cc1Swenshuai.xi #else
2150*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_TaskCreate(u32Id, &nDecInitPara))
2151*53ee8cc1Swenshuai.xi #endif
2152*53ee8cc1Swenshuai.xi     {
2153*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Task create fail!\n");
2154*53ee8cc1Swenshuai.xi 
2155*53ee8cc1Swenshuai.xi         return FALSE;
2156*53ee8cc1Swenshuai.xi     }
2157*53ee8cc1Swenshuai.xi 
2158*53ee8cc1Swenshuai.xi     while (u32Timeout)
2159*53ee8cc1Swenshuai.xi     {
2160*53ee8cc1Swenshuai.xi         u32FirmVer = HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_INIT_DONE);
2161*53ee8cc1Swenshuai.xi 
2162*53ee8cc1Swenshuai.xi         if (u32FirmVer != 0)
2163*53ee8cc1Swenshuai.xi         {
2164*53ee8cc1Swenshuai.xi             u32FirmVer = HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_VERSION_ID);
2165*53ee8cc1Swenshuai.xi             break;
2166*53ee8cc1Swenshuai.xi         }
2167*53ee8cc1Swenshuai.xi         u32Timeout--;
2168*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
2169*53ee8cc1Swenshuai.xi     }
2170*53ee8cc1Swenshuai.xi 
2171*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
2172*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
2173*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2174*53ee8cc1Swenshuai.xi 
2175*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) //rm
2176*53ee8cc1Swenshuai.xi     {
2177*53ee8cc1Swenshuai.xi         if(pShm->u32RM_VLCTableAddr == 0) {
2178*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("[VDEC3_FB] Error!!!RM_VLCTableAddr is not ready\n");
2179*53ee8cc1Swenshuai.xi         }
2180*53ee8cc1Swenshuai.xi         else
2181*53ee8cc1Swenshuai.xi         {
2182*53ee8cc1Swenshuai.xi             vlcCfg.u32DstAddr           = MsOS_PA2KSEG1(MsOS_VA2PA(nDecInitPara.pFWCodeCfg->u32DstAddr + pShm->u32RM_VLCTableAddr));
2183*53ee8cc1Swenshuai.xi             vlcCfg.u32BinAddr           = pCtrl->MemMap.u32VLCBinaryVAddr;
2184*53ee8cc1Swenshuai.xi             vlcCfg.u32BinSize           = pCtrl->MemMap.u32VLCBinarySize;
2185*53ee8cc1Swenshuai.xi             vlcCfg.u32FrameBufAddr      = pCtrl->MemMap.u32FrameBufVAddr; //this is frame buffer address is decided by player. In VDEC3_FB path, this variable could be zero or the start address of overall Frame buffer.
2186*53ee8cc1Swenshuai.xi             vlcCfg.u32VLCTableOffset    = pShm->u32RM_VLCTableAddr; // offset from FW code  start address
2187*53ee8cc1Swenshuai.xi             nDecInitPara.pVLCCfg        = &vlcCfg;
2188*53ee8cc1Swenshuai.xi         }
2189*53ee8cc1Swenshuai.xi     }
2190*53ee8cc1Swenshuai.xi 
2191*53ee8cc1Swenshuai.xi     if (nDecInitPara.pVLCCfg)
2192*53ee8cc1Swenshuai.xi     {
2193*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[VDEC3_FB] Ready to load VLC Table DstAddr=0x%x FrameBufAddr=0x%x VLCTableOffset=0x%x\n", (unsigned int)vlcCfg.u32DstAddr, (unsigned int)vlcCfg.u32FrameBufAddr, (unsigned int)vlcCfg.u32VLCTableOffset);
2194*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_LoadVLCTable(nDecInitPara.pVLCCfg, nDecInitPara.pFWCodeCfg->u8SrcType))
2195*53ee8cc1Swenshuai.xi         {
2196*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("[VDEC3_FB] Error!!!Load VLC Table fail!\n");
2197*53ee8cc1Swenshuai.xi             return FALSE;
2198*53ee8cc1Swenshuai.xi         }
2199*53ee8cc1Swenshuai.xi     }
2200*53ee8cc1Swenshuai.xi #endif
2201*53ee8cc1Swenshuai.xi #endif
2202*53ee8cc1Swenshuai.xi     if (u32Timeout > 0)
2203*53ee8cc1Swenshuai.xi     {
2204*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2205*53ee8cc1Swenshuai.xi 
2206*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].bUsed = TRUE;
2207*53ee8cc1Swenshuai.xi 
2208*53ee8cc1Swenshuai.xi #ifdef VDEC3
2209*53ee8cc1Swenshuai.xi         switch (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)
2210*53ee8cc1Swenshuai.xi         {
2211*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_AVC:
2212*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_AVC;
2213*53ee8cc1Swenshuai.xi                 break;
2214*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_AVS:
2215*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_AVS;
2216*53ee8cc1Swenshuai.xi                 break;
2217*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_RM:
2218*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_RM;
2219*53ee8cc1Swenshuai.xi                 break;
2220*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_MVC:
2221*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_MVC;
2222*53ee8cc1Swenshuai.xi                 break;
2223*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_VP8:
2224*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_VP8;
2225*53ee8cc1Swenshuai.xi                 break;
2226*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_MJPEG:
2227*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_MJPEG;
2228*53ee8cc1Swenshuai.xi                 break;
2229*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_VP6:
2230*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_VP6;
2231*53ee8cc1Swenshuai.xi                 break;
2232*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_HEVC:
2233*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_HEVC;
2234*53ee8cc1Swenshuai.xi                 break;
2235*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_VP9:
2236*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_VP9;
2237*53ee8cc1Swenshuai.xi                 break;
2238*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_HEVC_DV:
2239*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_HEVC_DV;
2240*53ee8cc1Swenshuai.xi                 break;
2241*53ee8cc1Swenshuai.xi             default:
2242*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_NONE;
2243*53ee8cc1Swenshuai.xi                 break;
2244*53ee8cc1Swenshuai.xi         }
2245*53ee8cc1Swenshuai.xi #endif
2246*53ee8cc1Swenshuai.xi 
2247*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("FW version binary=0x%x, if=0x%x\n", u32FirmVer, (MS_U32) HVD_FW_VERSION);
2248*53ee8cc1Swenshuai.xi     }
2249*53ee8cc1Swenshuai.xi     else
2250*53ee8cc1Swenshuai.xi     {
2251*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Cannot get FW version !!0x%x 0x%lx \n", (MS_S16) _HVD_Read2Byte(HVD_REG_RESET),
2252*53ee8cc1Swenshuai.xi                     (unsigned long)HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_VERSION_ID));
2253*53ee8cc1Swenshuai.xi 
2254*53ee8cc1Swenshuai.xi         if (TRUE != HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara))
2255*53ee8cc1Swenshuai.xi         {
2256*53ee8cc1Swenshuai.xi            HVD_EX_MSG_ERR("Task delete fail!\n");
2257*53ee8cc1Swenshuai.xi         }
2258*53ee8cc1Swenshuai.xi 
2259*53ee8cc1Swenshuai.xi         return FALSE;
2260*53ee8cc1Swenshuai.xi     }
2261*53ee8cc1Swenshuai.xi 
2262*53ee8cc1Swenshuai.xi 
2263*53ee8cc1Swenshuai.xi 
2264*53ee8cc1Swenshuai.xi     #if (HVD_ENABLE_IQMEM)
2265*53ee8cc1Swenshuai.xi 
2266*53ee8cc1Swenshuai.xi     if( HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_IS_IQMEM_SUPPORT))
2267*53ee8cc1Swenshuai.xi     {
2268*53ee8cc1Swenshuai.xi 
2269*53ee8cc1Swenshuai.xi         HAL_HVD_EX_IQMem_Init(u32Id);
2270*53ee8cc1Swenshuai.xi     }
2271*53ee8cc1Swenshuai.xi     else{
2272*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("not support IQMEM\n");
2273*53ee8cc1Swenshuai.xi     }
2274*53ee8cc1Swenshuai.xi     #endif
2275*53ee8cc1Swenshuai.xi 
2276*53ee8cc1Swenshuai.xi 
2277*53ee8cc1Swenshuai.xi 
2278*53ee8cc1Swenshuai.xi 
2279*53ee8cc1Swenshuai.xi 
2280*53ee8cc1Swenshuai.xi 
2281*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
2282*53ee8cc1Swenshuai.xi     HVD_EX_MSG_MUST("HVD Time Measure:%d (%s %d) \n", HVD_GetSysTime_ms() - pHVDDrvContext->u32InitSysTimeBase, __FUNCTION__, __LINE__);
2283*53ee8cc1Swenshuai.xi #endif
2284*53ee8cc1Swenshuai.xi 
2285*53ee8cc1Swenshuai.xi     return TRUE;
2286*53ee8cc1Swenshuai.xi }
2287*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPTSTableRptr(MS_U32 u32Id)2288*53ee8cc1Swenshuai.xi static MS_VIRT _HVD_EX_GetPTSTableRptr(MS_U32 u32Id)
2289*53ee8cc1Swenshuai.xi {
2290*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
2291*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2292*53ee8cc1Swenshuai.xi     if (pShm->u32PTStableRptrAddr & VPU_QMEM_BASE)
2293*53ee8cc1Swenshuai.xi     {
2294*53ee8cc1Swenshuai.xi         return HAL_VPU_EX_MemRead(pShm->u32PTStableRptrAddr);
2295*53ee8cc1Swenshuai.xi     }
2296*53ee8cc1Swenshuai.xi     else
2297*53ee8cc1Swenshuai.xi     {
2298*53ee8cc1Swenshuai.xi         //return *((MS_VIRT *) MsOS_PA2KSEG1((MS_PHY) pShm->u32PTStableRptrAddr + pCtrl->MemMap.u32CodeBufAddr));
2299*53ee8cc1Swenshuai.xi         return *((MS_U32 *) MsOS_PA2KSEG1((MS_PHY) pShm->u32PTStableRptrAddr + pCtrl->MemMap.u32CodeBufAddr));
2300*53ee8cc1Swenshuai.xi     }
2301*53ee8cc1Swenshuai.xi }
2302*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPTSTableWptr(MS_U32 u32Id)2303*53ee8cc1Swenshuai.xi static MS_VIRT _HVD_EX_GetPTSTableWptr(MS_U32 u32Id)
2304*53ee8cc1Swenshuai.xi {
2305*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
2306*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2307*53ee8cc1Swenshuai.xi 
2308*53ee8cc1Swenshuai.xi     if (pShm->u32PTStableWptrAddr & VPU_QMEM_BASE)
2309*53ee8cc1Swenshuai.xi     {
2310*53ee8cc1Swenshuai.xi         return HAL_VPU_EX_MemRead(pShm->u32PTStableWptrAddr);
2311*53ee8cc1Swenshuai.xi     }
2312*53ee8cc1Swenshuai.xi     else
2313*53ee8cc1Swenshuai.xi     {
2314*53ee8cc1Swenshuai.xi         //return *((MS_VIRT *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr));
2315*53ee8cc1Swenshuai.xi         return *((MS_U32 *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr));
2316*53ee8cc1Swenshuai.xi     }
2317*53ee8cc1Swenshuai.xi }
2318*53ee8cc1Swenshuai.xi 
_HVD_EX_SetPTSTableWptr(MS_U32 u32Id,MS_U32 u32Value)2319*53ee8cc1Swenshuai.xi static void _HVD_EX_SetPTSTableWptr(MS_U32 u32Id, MS_U32 u32Value)
2320*53ee8cc1Swenshuai.xi {
2321*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
2322*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2323*53ee8cc1Swenshuai.xi 
2324*53ee8cc1Swenshuai.xi     if (pShm->u32PTStableWptrAddr & VPU_QMEM_BASE)
2325*53ee8cc1Swenshuai.xi     {
2326*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_MemWrite(pShm->u32PTStableWptrAddr, u32Value))
2327*53ee8cc1Swenshuai.xi         {
2328*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("PTS table SRAM write failed\n");
2329*53ee8cc1Swenshuai.xi         }
2330*53ee8cc1Swenshuai.xi     }
2331*53ee8cc1Swenshuai.xi     else
2332*53ee8cc1Swenshuai.xi     {
2333*53ee8cc1Swenshuai.xi         //*((MS_VIRT *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr)) = u32Value;
2334*53ee8cc1Swenshuai.xi         *((MS_U32 *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr)) = u32Value;
2335*53ee8cc1Swenshuai.xi     }
2336*53ee8cc1Swenshuai.xi }
2337*53ee8cc1Swenshuai.xi 
_HVD_EX_UpdatePTSTable(MS_U32 u32Id,HVD_BBU_Info * pInfo)2338*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdatePTSTable(MS_U32 u32Id, HVD_BBU_Info *pInfo)
2339*53ee8cc1Swenshuai.xi {
2340*53ee8cc1Swenshuai.xi     MS_VIRT u32PTSWptr = HVD_U32_MAX;
2341*53ee8cc1Swenshuai.xi     MS_VIRT u32PTSRptr = HVD_U32_MAX;
2342*53ee8cc1Swenshuai.xi     MS_VIRT u32DestAddr = 0;
2343*53ee8cc1Swenshuai.xi     HVD_PTS_Entry PTSEntry;
2344*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2345*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2346*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2347*53ee8cc1Swenshuai.xi 
2348*53ee8cc1Swenshuai.xi     // update R & W ptr
2349*53ee8cc1Swenshuai.xi     u32PTSRptr = _HVD_EX_GetPTSTableRptr(u32Id);
2350*53ee8cc1Swenshuai.xi 
2351*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("PTS table rptr:0x%lx, wptr=0x%lx\n", (unsigned long)u32PTSRptr, (unsigned long)_HVD_EX_GetPTSTableWptr(u32Id));
2352*53ee8cc1Swenshuai.xi 
2353*53ee8cc1Swenshuai.xi     if (u32PTSRptr >= MAX_PTS_TABLE_SIZE)
2354*53ee8cc1Swenshuai.xi     {
2355*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("PTS table Read Ptr(%lx) > max table size(%x) \n", (unsigned long)u32PTSRptr,
2356*53ee8cc1Swenshuai.xi                     (MS_U32) MAX_PTS_TABLE_SIZE);
2357*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
2358*53ee8cc1Swenshuai.xi     }
2359*53ee8cc1Swenshuai.xi 
2360*53ee8cc1Swenshuai.xi     // check queue is full or not
2361*53ee8cc1Swenshuai.xi     u32PTSWptr = pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr + 1;
2362*53ee8cc1Swenshuai.xi     u32PTSWptr %= MAX_PTS_TABLE_SIZE;
2363*53ee8cc1Swenshuai.xi 
2364*53ee8cc1Swenshuai.xi     if (u32PTSWptr == u32PTSRptr)
2365*53ee8cc1Swenshuai.xi     {
2366*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("PTS table full. Read Ptr(%lx) == new Write ptr(%lx) ,Pre Wptr(%lx) \n", (unsigned long)u32PTSRptr,
2367*53ee8cc1Swenshuai.xi                     (unsigned long)u32PTSWptr, (unsigned long)pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
2368*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
2369*53ee8cc1Swenshuai.xi     }
2370*53ee8cc1Swenshuai.xi 
2371*53ee8cc1Swenshuai.xi     // add one PTS entry
2372*53ee8cc1Swenshuai.xi     PTSEntry.u32ByteCnt = pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt & HVD_BYTE_COUNT_MASK;
2373*53ee8cc1Swenshuai.xi     PTSEntry.u32ID_L = pInfo->u32ID_L;
2374*53ee8cc1Swenshuai.xi     PTSEntry.u32ID_H = pInfo->u32ID_H;
2375*53ee8cc1Swenshuai.xi     PTSEntry.u32PTS = pInfo->u32TimeStamp;
2376*53ee8cc1Swenshuai.xi 
2377*53ee8cc1Swenshuai.xi     u32DestAddr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + (MS_PHY)pShm->u32HVD_PTS_TABLE_ST_OFFSET + (pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr * sizeof(HVD_PTS_Entry)));
2378*53ee8cc1Swenshuai.xi 
2379*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("PTS entry dst addr=0x%lx\n", (unsigned long)MsOS_VA2PA(u32DestAddr));
2380*53ee8cc1Swenshuai.xi 
2381*53ee8cc1Swenshuai.xi     HVD_memcpy((void *) u32DestAddr, &PTSEntry, sizeof(HVD_PTS_Entry));
2382*53ee8cc1Swenshuai.xi 
2383*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
2384*53ee8cc1Swenshuai.xi 
2385*53ee8cc1Swenshuai.xi     // update Write ptr
2386*53ee8cc1Swenshuai.xi     _HVD_EX_SetPTSTableWptr(u32Id, u32PTSWptr);
2387*53ee8cc1Swenshuai.xi 
2388*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = u32PTSWptr;
2389*53ee8cc1Swenshuai.xi 
2390*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
2391*53ee8cc1Swenshuai.xi }
2392*53ee8cc1Swenshuai.xi 
_HVD_EX_UpdateESWptr(MS_U32 u32Id,MS_U32 u32NalOffset,MS_U32 u32NalLen)2393*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen)
2394*53ee8cc1Swenshuai.xi {
2395*53ee8cc1Swenshuai.xi     //---------------------------------------------------
2396*53ee8cc1Swenshuai.xi     // item format in nal table:
2397*53ee8cc1Swenshuai.xi     // reserved |borken| u32NalOffset | u32NalLen
2398*53ee8cc1Swenshuai.xi     //    13 bits    |1bit     |  29 bits           | 21 bits   (total 8 bytes)
2399*53ee8cc1Swenshuai.xi     //---------------------------------------------------
2400*53ee8cc1Swenshuai.xi     MS_VIRT u32Adr = 0;
2401*53ee8cc1Swenshuai.xi     MS_U32 u32BBUNewWptr = 0;
2402*53ee8cc1Swenshuai.xi     MS_U8 item[8];
2403*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2404*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2405*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2406*53ee8cc1Swenshuai.xi     MS_PHY u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR;
2407*53ee8cc1Swenshuai.xi 
2408*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2409*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
2410*53ee8cc1Swenshuai.xi     {
2411*53ee8cc1Swenshuai.xi         // if MVC_BBU_ADDR and HVD_BBU_ADDR are different, we need to add MVC_BBU_DRAM_ST_ADDR and MVC_BBU2_DRAM_ST_ADDR in share memory
2412*53ee8cc1Swenshuai.xi         u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR; //pShm->u32MVC_BBU_DRAM_ST_ADDR;
2413*53ee8cc1Swenshuai.xi         if(E_VDEC_EX_SUB_VIEW  == HAL_HVD_EX_GetView(u32Id))
2414*53ee8cc1Swenshuai.xi         {
2415*53ee8cc1Swenshuai.xi             u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU2_DRAM_ST_ADDR;  //pShm->u32MVC_BBU2_DRAM_ST_ADDR;
2416*53ee8cc1Swenshuai.xi         }
2417*53ee8cc1Swenshuai.xi     }
2418*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
2419*53ee8cc1Swenshuai.xi 
2420*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2421*53ee8cc1Swenshuai.xi     {
2422*53ee8cc1Swenshuai.xi         u32BBUNewWptr = pHVDHalContext->u32VP8BBUWptr;
2423*53ee8cc1Swenshuai.xi     }
2424*53ee8cc1Swenshuai.xi     else
2425*53ee8cc1Swenshuai.xi     {
2426*53ee8cc1Swenshuai.xi         u32BBUNewWptr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
2427*53ee8cc1Swenshuai.xi     }
2428*53ee8cc1Swenshuai.xi     u32BBUNewWptr++;
2429*53ee8cc1Swenshuai.xi     u32BBUNewWptr %= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
2430*53ee8cc1Swenshuai.xi 
2431*53ee8cc1Swenshuai.xi     // prepare nal entry
2432*53ee8cc1Swenshuai.xi 
2433*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) ||
2434*53ee8cc1Swenshuai.xi         E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2435*53ee8cc1Swenshuai.xi     {
2436*53ee8cc1Swenshuai.xi         // NAL len 22 bits  , HEVC level5 constrain
2437*53ee8cc1Swenshuai.xi         item[0] = u32NalLen & 0xff;
2438*53ee8cc1Swenshuai.xi         item[1] = (u32NalLen >> 8) & 0xff;
2439*53ee8cc1Swenshuai.xi         item[2] = ((u32NalLen >> 16) & 0x3f) | ((u32NalOffset << 6) & 0xc0);
2440*53ee8cc1Swenshuai.xi         item[3] = (u32NalOffset >> 2) & 0xff;
2441*53ee8cc1Swenshuai.xi         item[4] = (u32NalOffset >> 10) & 0xff;
2442*53ee8cc1Swenshuai.xi         item[5] = (u32NalOffset >> 18) & 0xff;
2443*53ee8cc1Swenshuai.xi         item[6] = (u32NalOffset >> 26) & 0x0f;        //including broken bit
2444*53ee8cc1Swenshuai.xi         item[7] = 0;
2445*53ee8cc1Swenshuai.xi     }
2446*53ee8cc1Swenshuai.xi     else
2447*53ee8cc1Swenshuai.xi     {
2448*53ee8cc1Swenshuai.xi         item[0] = u32NalLen & 0xff;
2449*53ee8cc1Swenshuai.xi         item[1] = (u32NalLen >> 8) & 0xff;
2450*53ee8cc1Swenshuai.xi         item[2] = ((u32NalLen >> 16) & 0x1f) | ((u32NalOffset << 5) & 0xe0);
2451*53ee8cc1Swenshuai.xi         item[3] = (u32NalOffset >> 3) & 0xff;
2452*53ee8cc1Swenshuai.xi         item[4] = (u32NalOffset >> 11) & 0xff;
2453*53ee8cc1Swenshuai.xi         item[5] = (u32NalOffset >> 19) & 0xff;
2454*53ee8cc1Swenshuai.xi         item[6] = (u32NalOffset >> 27) & 0x07;        //including broken bit
2455*53ee8cc1Swenshuai.xi         item[7] = 0;
2456*53ee8cc1Swenshuai.xi     }
2457*53ee8cc1Swenshuai.xi 
2458*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2459*53ee8cc1Swenshuai.xi     {
2460*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR + (pHVDHalContext->u32VP8BBUWptr << 3));
2461*53ee8cc1Swenshuai.xi     }
2462*53ee8cc1Swenshuai.xi     else
2463*53ee8cc1Swenshuai.xi     {
2464*53ee8cc1Swenshuai.xi         // add nal entry
2465*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR + (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr << 3));
2466*53ee8cc1Swenshuai.xi     }
2467*53ee8cc1Swenshuai.xi 
2468*53ee8cc1Swenshuai.xi     HVD_memcpy((void *) u32Adr, (void *) item, 8);
2469*53ee8cc1Swenshuai.xi 
2470*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
2471*53ee8cc1Swenshuai.xi 
2472*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("addr=0x%lx, bbu wptr=0x%x\n", (unsigned long)MsOS_VA2PA(u32Adr), pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr);
2473*53ee8cc1Swenshuai.xi 
2474*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2475*53ee8cc1Swenshuai.xi     {
2476*53ee8cc1Swenshuai.xi         pHVDHalContext->u32VP8BBUWptr = u32BBUNewWptr;
2477*53ee8cc1Swenshuai.xi     }
2478*53ee8cc1Swenshuai.xi     else
2479*53ee8cc1Swenshuai.xi     {
2480*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr = u32BBUNewWptr;
2481*53ee8cc1Swenshuai.xi     }
2482*53ee8cc1Swenshuai.xi 
2483*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
2484*53ee8cc1Swenshuai.xi }
2485*53ee8cc1Swenshuai.xi 
_HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id,MS_U32 u32NalOffset,MS_U32 u32NalLen,MS_U32 u32NalOffset2,MS_U32 u32NalLen2)2486*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen, MS_U32 u32NalOffset2, MS_U32 u32NalLen2)
2487*53ee8cc1Swenshuai.xi {
2488*53ee8cc1Swenshuai.xi     MS_U8 item[8];
2489*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2490*53ee8cc1Swenshuai.xi     MS_VIRT u32Adr = 0;
2491*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2492*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2493*53ee8cc1Swenshuai.xi     MS_PHY u32VP8_BBU_DRAM_ST_ADDR_BS4 = pShm->u32HVD_BBU2_DRAM_ST_ADDR;
2494*53ee8cc1Swenshuai.xi 
2495*53ee8cc1Swenshuai.xi     /*
2496*53ee8cc1Swenshuai.xi     printf("nal2 offset=0x%x, len=0x%x\n",
2497*53ee8cc1Swenshuai.xi         u32NalOffset2, u32NalLen2);
2498*53ee8cc1Swenshuai.xi     */
2499*53ee8cc1Swenshuai.xi 
2500*53ee8cc1Swenshuai.xi     item[0] = u32NalLen2 & 0xff;
2501*53ee8cc1Swenshuai.xi     item[1] = (u32NalLen2 >> 8) & 0xff;
2502*53ee8cc1Swenshuai.xi     item[2] = ((u32NalLen2 >> 16) & 0x1f) | ((u32NalOffset2 << 5) & 0xe0);
2503*53ee8cc1Swenshuai.xi     item[3] = (u32NalOffset2 >> 3) & 0xff;
2504*53ee8cc1Swenshuai.xi     item[4] = (u32NalOffset2 >> 11) & 0xff;
2505*53ee8cc1Swenshuai.xi     item[5] = (u32NalOffset2 >> 19) & 0xff;
2506*53ee8cc1Swenshuai.xi     item[6] = (u32NalOffset2 >> 27) & 0x07;
2507*53ee8cc1Swenshuai.xi     item[7] = 0;
2508*53ee8cc1Swenshuai.xi 
2509*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2510*53ee8cc1Swenshuai.xi     {
2511*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS4 + (pHVDHalContext->u32VP8BBUWptr << 3));
2512*53ee8cc1Swenshuai.xi     }
2513*53ee8cc1Swenshuai.xi     else
2514*53ee8cc1Swenshuai.xi     {
2515*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS4 + (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr << 3));
2516*53ee8cc1Swenshuai.xi     }
2517*53ee8cc1Swenshuai.xi 
2518*53ee8cc1Swenshuai.xi     HVD_memcpy((void *) u32Adr, (void *) item, 8);
2519*53ee8cc1Swenshuai.xi 
2520*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
2521*53ee8cc1Swenshuai.xi 
2522*53ee8cc1Swenshuai.xi     return _HVD_EX_UpdateESWptr(u32Id, u32NalOffset, u32NalLen);
2523*53ee8cc1Swenshuai.xi }
2524*53ee8cc1Swenshuai.xi 
_HVD_EX_GetVUIDispInfo(MS_U32 u32Id)2525*53ee8cc1Swenshuai.xi static MS_VIRT _HVD_EX_GetVUIDispInfo(MS_U32 u32Id)
2526*53ee8cc1Swenshuai.xi {
2527*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2528*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2529*53ee8cc1Swenshuai.xi 
2530*53ee8cc1Swenshuai.xi     if( ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC) ||
2531*53ee8cc1Swenshuai.xi         ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC) ||
2532*53ee8cc1Swenshuai.xi         ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC) )
2533*53ee8cc1Swenshuai.xi     {
2534*53ee8cc1Swenshuai.xi         MS_U16 i;
2535*53ee8cc1Swenshuai.xi         MS_PHY u32VUIAddr;
2536*53ee8cc1Swenshuai.xi         MS_U32 *pData = (MS_U32 *) &(pHVDHalContext->g_hvd_VUIINFO);
2537*53ee8cc1Swenshuai.xi 
2538*53ee8cc1Swenshuai.xi         HAL_HVD_EX_ReadMemory();
2539*53ee8cc1Swenshuai.xi         u32VUIAddr = pShm->u32AVC_VUIDispInfo_Addr;
2540*53ee8cc1Swenshuai.xi 
2541*53ee8cc1Swenshuai.xi         for (i = 0; i < sizeof(HVD_AVC_VUI_DISP_INFO); i += 4)
2542*53ee8cc1Swenshuai.xi         {
2543*53ee8cc1Swenshuai.xi             if (pShm->u32AVC_VUIDispInfo_Addr & VPU_QMEM_BASE)
2544*53ee8cc1Swenshuai.xi             {
2545*53ee8cc1Swenshuai.xi                 *pData = HAL_VPU_EX_MemRead(u32VUIAddr + i);
2546*53ee8cc1Swenshuai.xi             }
2547*53ee8cc1Swenshuai.xi             else
2548*53ee8cc1Swenshuai.xi             {
2549*53ee8cc1Swenshuai.xi                 *pData = *((MS_VIRT *) MsOS_PA2KSEG1(u32VUIAddr + i + pCtrl->MemMap.u32CodeBufAddr));
2550*53ee8cc1Swenshuai.xi             }
2551*53ee8cc1Swenshuai.xi             pData++;
2552*53ee8cc1Swenshuai.xi         }
2553*53ee8cc1Swenshuai.xi     }
2554*53ee8cc1Swenshuai.xi     else
2555*53ee8cc1Swenshuai.xi     {
2556*53ee8cc1Swenshuai.xi         memset(&(pHVDHalContext->g_hvd_VUIINFO), 0, sizeof(HVD_AVC_VUI_DISP_INFO));
2557*53ee8cc1Swenshuai.xi     }
2558*53ee8cc1Swenshuai.xi 
2559*53ee8cc1Swenshuai.xi     return (MS_VIRT) &(pHVDHalContext->g_hvd_VUIINFO);
2560*53ee8cc1Swenshuai.xi }
2561*53ee8cc1Swenshuai.xi 
_HVD_EX_GetBBUQNumb(MS_U32 u32Id)2562*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetBBUQNumb(MS_U32 u32Id)
2563*53ee8cc1Swenshuai.xi {
2564*53ee8cc1Swenshuai.xi     MS_U32 u32ReadPtr = 0;
2565*53ee8cc1Swenshuai.xi     MS_U32 eRet = 0;
2566*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2567*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2568*53ee8cc1Swenshuai.xi 
2569*53ee8cc1Swenshuai.xi     u32ReadPtr = _HVD_EX_GetBBUReadptr(u32Id);
2570*53ee8cc1Swenshuai.xi     MS_U32 u32WritePtr = 0;
2571*53ee8cc1Swenshuai.xi 
2572*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2573*53ee8cc1Swenshuai.xi     {
2574*53ee8cc1Swenshuai.xi         u32WritePtr = pHVDHalContext->u32VP8BBUWptr;
2575*53ee8cc1Swenshuai.xi     }
2576*53ee8cc1Swenshuai.xi     else
2577*53ee8cc1Swenshuai.xi     {
2578*53ee8cc1Swenshuai.xi         u32WritePtr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
2579*53ee8cc1Swenshuai.xi     }
2580*53ee8cc1Swenshuai.xi 
2581*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("idx=%x, bbu rptr=%x, bbu wptr=%x\n", u8Idx, u32ReadPtr, u32WritePtr);
2582*53ee8cc1Swenshuai.xi 
2583*53ee8cc1Swenshuai.xi     if (u32WritePtr >= u32ReadPtr)
2584*53ee8cc1Swenshuai.xi     {
2585*53ee8cc1Swenshuai.xi         eRet = u32WritePtr - u32ReadPtr;
2586*53ee8cc1Swenshuai.xi     }
2587*53ee8cc1Swenshuai.xi     else
2588*53ee8cc1Swenshuai.xi     {
2589*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - (u32ReadPtr - u32WritePtr);
2590*53ee8cc1Swenshuai.xi     }
2591*53ee8cc1Swenshuai.xi 
2592*53ee8cc1Swenshuai.xi #if 0
2593*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr >= u32ReadPtr)
2594*53ee8cc1Swenshuai.xi     {
2595*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr - u32ReadPtr;
2596*53ee8cc1Swenshuai.xi     }
2597*53ee8cc1Swenshuai.xi     else
2598*53ee8cc1Swenshuai.xi     {
2599*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - (u32ReadPtr - pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr);
2600*53ee8cc1Swenshuai.xi     }
2601*53ee8cc1Swenshuai.xi 
2602*53ee8cc1Swenshuai.xi #endif
2603*53ee8cc1Swenshuai.xi     return eRet;
2604*53ee8cc1Swenshuai.xi }
2605*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPTSQNumb(MS_U32 u32Id)2606*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSQNumb(MS_U32 u32Id)
2607*53ee8cc1Swenshuai.xi {
2608*53ee8cc1Swenshuai.xi     MS_U32 u32ReadPtr = 0;
2609*53ee8cc1Swenshuai.xi     MS_U32 eRet = 0;
2610*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2611*53ee8cc1Swenshuai.xi 
2612*53ee8cc1Swenshuai.xi     u32ReadPtr = _HVD_EX_GetPTSTableRptr(u32Id);
2613*53ee8cc1Swenshuai.xi 
2614*53ee8cc1Swenshuai.xi     if (u32ReadPtr >= MAX_PTS_TABLE_SIZE)
2615*53ee8cc1Swenshuai.xi     {
2616*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("PTS table Read Ptr(%x) > max table size(%x) \n", u32ReadPtr,
2617*53ee8cc1Swenshuai.xi                     (MS_U32) MAX_PTS_TABLE_SIZE);
2618*53ee8cc1Swenshuai.xi         return 0;
2619*53ee8cc1Swenshuai.xi     }
2620*53ee8cc1Swenshuai.xi 
2621*53ee8cc1Swenshuai.xi     u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2622*53ee8cc1Swenshuai.xi 
2623*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr >= u32ReadPtr)
2624*53ee8cc1Swenshuai.xi     {
2625*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr - u32ReadPtr;
2626*53ee8cc1Swenshuai.xi     }
2627*53ee8cc1Swenshuai.xi     else
2628*53ee8cc1Swenshuai.xi     {
2629*53ee8cc1Swenshuai.xi         eRet = MAX_PTS_TABLE_SIZE - (u32ReadPtr - pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
2630*53ee8cc1Swenshuai.xi     }
2631*53ee8cc1Swenshuai.xi 
2632*53ee8cc1Swenshuai.xi     return eRet;
2633*53ee8cc1Swenshuai.xi }
2634*53ee8cc1Swenshuai.xi 
_HVD_EX_IsHevcInterlaceField(MS_U32 u32Id)2635*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_IsHevcInterlaceField(MS_U32 u32Id)
2636*53ee8cc1Swenshuai.xi {
2637*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2638*53ee8cc1Swenshuai.xi 
2639*53ee8cc1Swenshuai.xi     return pShm->u32CodecType == E_HVD_Codec_HEVC && pShm->DispInfo.u8Interlace == 1;
2640*53ee8cc1Swenshuai.xi }
2641*53ee8cc1Swenshuai.xi 
_HVD_EX_GetNextDispFrame(MS_U32 u32Id)2642*53ee8cc1Swenshuai.xi static HVD_Frm_Information *_HVD_EX_GetNextDispFrame(MS_U32 u32Id)
2643*53ee8cc1Swenshuai.xi {
2644*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2645*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2646*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2647*53ee8cc1Swenshuai.xi     MS_BOOL bDolbyVision = (E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
2648*53ee8cc1Swenshuai.xi     HAL_HVD_EX_ReadMemory();
2649*53ee8cc1Swenshuai.xi     MS_U16 u16QNum = pShm->u16DispQNumb;
2650*53ee8cc1Swenshuai.xi     MS_U16 u16QPtr = pShm->u16DispQPtr;
2651*53ee8cc1Swenshuai.xi 
2652*53ee8cc1Swenshuai.xi     HVD_Frm_Information *pHvdFrm = (HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
2653*53ee8cc1Swenshuai.xi     if (bDolbyVision)
2654*53ee8cc1Swenshuai.xi     {
2655*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[u8Idx].bfirstGetFrmInfoDone && u16QNum < 4) // first time we need to wait 4 pic to ensure we got the correct layer type
2656*53ee8cc1Swenshuai.xi         {
2657*53ee8cc1Swenshuai.xi             return NULL;
2658*53ee8cc1Swenshuai.xi         }
2659*53ee8cc1Swenshuai.xi         else
2660*53ee8cc1Swenshuai.xi         {
2661*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[u8Idx].bfirstGetFrmInfoDone = FALSE;
2662*53ee8cc1Swenshuai.xi         }
2663*53ee8cc1Swenshuai.xi     }
2664*53ee8cc1Swenshuai.xi 
2665*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
2666*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
2667*53ee8cc1Swenshuai.xi     if (bMVC || (bDolbyVision && !pShm->bSingleLayer))
2668*53ee8cc1Swenshuai.xi     {
2669*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
2670*53ee8cc1Swenshuai.xi         {
2671*53ee8cc1Swenshuai.xi             MS_U16 u16RealQPtr = pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex;
2672*53ee8cc1Swenshuai.xi             MS_U16 u16UsedFrm = 0;
2673*53ee8cc1Swenshuai.xi             MS_U16 u16ResvFrmNum = ((u16RealQPtr % 2) == 0) ? 1 : 0; // need to check the next frame num is exist when get first frame.
2674*53ee8cc1Swenshuai.xi             if (u16RealQPtr != u16QPtr)
2675*53ee8cc1Swenshuai.xi             {
2676*53ee8cc1Swenshuai.xi                 if (u16RealQPtr > u16QPtr)
2677*53ee8cc1Swenshuai.xi                 {
2678*53ee8cc1Swenshuai.xi                     u16UsedFrm = u16RealQPtr - u16QPtr;
2679*53ee8cc1Swenshuai.xi                 }
2680*53ee8cc1Swenshuai.xi                 else
2681*53ee8cc1Swenshuai.xi                 {
2682*53ee8cc1Swenshuai.xi                     u16UsedFrm = pShm->u16DispQSize - (u16QPtr - u16RealQPtr);
2683*53ee8cc1Swenshuai.xi                 }
2684*53ee8cc1Swenshuai.xi             }
2685*53ee8cc1Swenshuai.xi 
2686*53ee8cc1Swenshuai.xi             if (u16QNum > (u16UsedFrm + u16ResvFrmNum))
2687*53ee8cc1Swenshuai.xi             {
2688*53ee8cc1Swenshuai.xi                 u16QNum -= u16UsedFrm;
2689*53ee8cc1Swenshuai.xi                 u16QPtr = u16RealQPtr;
2690*53ee8cc1Swenshuai.xi                 pHvdFrm = (HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
2691*53ee8cc1Swenshuai.xi 
2692*53ee8cc1Swenshuai.xi                 if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
2693*53ee8cc1Swenshuai.xi                 {
2694*53ee8cc1Swenshuai.xi                     if ((u16QPtr % 2) == 0)
2695*53ee8cc1Swenshuai.xi                     {
2696*53ee8cc1Swenshuai.xi                         HVD_Frm_Information *pHvdFrmNext = (HVD_Frm_Information*)&pShm->DispQueue[u16QPtr + 1];
2697*53ee8cc1Swenshuai.xi 
2698*53ee8cc1Swenshuai.xi                         if (pHvdFrmNext->u32Status != E_HVD_DISPQ_STATUS_INIT)
2699*53ee8cc1Swenshuai.xi                         {
2700*53ee8cc1Swenshuai.xi                             return NULL;
2701*53ee8cc1Swenshuai.xi                         }
2702*53ee8cc1Swenshuai.xi 
2703*53ee8cc1Swenshuai.xi                         //ALOGE("G1: %x", pHvdFrm->u32PrivateData);
2704*53ee8cc1Swenshuai.xi                         if(bDolbyVision)
2705*53ee8cc1Swenshuai.xi                             HVD_PRINT("BL pts: %d, u16QPtr: %d, u16QNum:%d, u32PrivateData:%d %d %d %d\n",pHvdFrm->u32TimeStamp, u16QPtr, u16QNum, pHvdFrm->u32PrivateData, pShm->u16DispQNumb, pShm->u16DispQPtr, u16UsedFrm);
2706*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData = pHvdFrm->u32PrivateData;
2707*53ee8cc1Swenshuai.xi                     }
2708*53ee8cc1Swenshuai.xi                     else
2709*53ee8cc1Swenshuai.xi                     {
2710*53ee8cc1Swenshuai.xi                         //ALOGE("G2: %x", (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData);
2711*53ee8cc1Swenshuai.xi                         //pShm->UpdateQueue[pShm->u16UpdateQWtPtr] = (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData;
2712*53ee8cc1Swenshuai.xi                         //pShm->u16UpdateQWtPtr = (pShm->u16UpdateQWtPtr + 1) % HVD_DISP_QUEUE_MAX_SIZE;
2713*53ee8cc1Swenshuai.xi                         HVD_Frm_Information *pHvdFrmPrv = (HVD_Frm_Information*)&pShm->DispQueue[u16QPtr - 1]; // must be odd
2714*53ee8cc1Swenshuai.xi 
2715*53ee8cc1Swenshuai.xi                         if(bDolbyVision)
2716*53ee8cc1Swenshuai.xi                         {
2717*53ee8cc1Swenshuai.xi                             HVD_PRINT("EL pts: %d, u16QPtr: %d, u16QNum:%d, u32PrivateData:%d\n",pHvdFrm->u32TimeStamp, u16QPtr, u16QNum, pHvdFrm->u32PrivateData);
2718*53ee8cc1Swenshuai.xi 
2719*53ee8cc1Swenshuai.xi                             HVD_Frm_Information *pPrevHvdFrm = (HVD_Frm_Information*)&pShm->DispQueue[u16QPtr - 1];//BL
2720*53ee8cc1Swenshuai.xi                             if(DIFF(pPrevHvdFrm->u32TimeStamp, pHvdFrm->u32TimeStamp) > 1000)
2721*53ee8cc1Swenshuai.xi                                 HVD_EX_MSG_ERR("BL pts: %d, EL pts: %d matched failed!!\n",pPrevHvdFrm->u32TimeStamp, pHvdFrm->u32TimeStamp);
2722*53ee8cc1Swenshuai.xi                         }
2723*53ee8cc1Swenshuai.xi                         pHvdFrmPrv->u32Status = E_HVD_DISPQ_STATUS_VIEW;
2724*53ee8cc1Swenshuai.xi                         pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
2725*53ee8cc1Swenshuai.xi                         HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData);
2726*53ee8cc1Swenshuai.xi                     }
2727*53ee8cc1Swenshuai.xi                     pHVDHalContext->_u16DispOutSideQPtr[u8Idx] = u16QPtr;
2728*53ee8cc1Swenshuai.xi                     u16QPtr++;
2729*53ee8cc1Swenshuai.xi                     if (u16QPtr == pShm->u16DispQSize) u16QPtr = 0;
2730*53ee8cc1Swenshuai.xi                     pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = u16QPtr;
2731*53ee8cc1Swenshuai.xi 
2732*53ee8cc1Swenshuai.xi                     return (HVD_Frm_Information*)(MS_VIRT)pHvdFrm;
2733*53ee8cc1Swenshuai.xi                 }
2734*53ee8cc1Swenshuai.xi             }
2735*53ee8cc1Swenshuai.xi 
2736*53ee8cc1Swenshuai.xi             return NULL;
2737*53ee8cc1Swenshuai.xi         }
2738*53ee8cc1Swenshuai.xi 
2739*53ee8cc1Swenshuai.xi         //printf("OQ:%d,DQ:%d.\n",pShm->u16DispQNumb,pShm->u16DecQNumb);
2740*53ee8cc1Swenshuai.xi         //search the next frame to display
2741*53ee8cc1Swenshuai.xi         while (u16QNum > 0)
2742*53ee8cc1Swenshuai.xi         {
2743*53ee8cc1Swenshuai.xi             //printf("Pr:%d,%d.[%ld,%ld,%ld,%ld].\n",u16QPtr,u16QNum,pShm->DispQueue[u16QPtr].u32Status,pShm->DispQueue[u16QPtr+1].u32Status,
2744*53ee8cc1Swenshuai.xi             //                pShm->DispQueue[u16QPtr+2].u32Status,pShm->DispQueue[u16QPtr+3].u32Status);
2745*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2746*53ee8cc1Swenshuai.xi 
2747*53ee8cc1Swenshuai.xi             //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
2748*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2749*53ee8cc1Swenshuai.xi             {
2750*53ee8cc1Swenshuai.xi                 /// For MVC. Output views after the pair of (base and depend) views were decoded.
2751*53ee8cc1Swenshuai.xi                 /// Check the depned view was initial when Output the base view.
2752*53ee8cc1Swenshuai.xi                 if((u16QPtr%2) == 0)
2753*53ee8cc1Swenshuai.xi                 {
2754*53ee8cc1Swenshuai.xi                     HVD_Frm_Information *pHvdFrm_sub = (HVD_Frm_Information *) &pShm->DispQueue[u16QPtr+1];
2755*53ee8cc1Swenshuai.xi                     //if(pHvdFrm_sub->u32Status != E_HVD_DISPQ_STATUS_INIT)
2756*53ee8cc1Swenshuai.xi                     if(pHvdFrm_sub->u32Status == E_HVD_DISPQ_STATUS_NONE)
2757*53ee8cc1Swenshuai.xi                     {
2758*53ee8cc1Swenshuai.xi                         ///printf("[MVC] %d is not E_HVD_DISPQ_STATUS_INIT (%ld).\n",u16QPtr+1,pHvdFrm_sub->u32Status);
2759*53ee8cc1Swenshuai.xi                         ///printf("Return NULL.\n");
2760*53ee8cc1Swenshuai.xi                         return NULL;
2761*53ee8cc1Swenshuai.xi                     }
2762*53ee8cc1Swenshuai.xi                 }
2763*53ee8cc1Swenshuai.xi 
2764*53ee8cc1Swenshuai.xi                 //printf("V:%d.\n",u16QPtr);
2765*53ee8cc1Swenshuai.xi                 pHVDHalContext->_u16DispQPtr = u16QPtr;
2766*53ee8cc1Swenshuai.xi                 pHVDHalContext->pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;       /////Change its state!!
2767*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("FrameDone: %d, pHvdFrm=0x%lx, timestamp=%d\n", u16QPtr,
2768*53ee8cc1Swenshuai.xi                            (unsigned long) pHVDHalContext->pHvdFrm, pShm->DispQueue[u16QPtr].u32TimeStamp);
2769*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_INF("<<< halHVD pts,idH = %lu, %lu [%x]\n", (unsigned long) pHVDHalContext->pHvdFrm->u32TimeStamp, (unsigned long) pHVDHalContext->pHvdFrm->u32ID_H, u16QPtr);     //STS output
2770*53ee8cc1Swenshuai.xi                 return (HVD_Frm_Information *)(MS_VIRT) pHVDHalContext->pHvdFrm;
2771*53ee8cc1Swenshuai.xi             }
2772*53ee8cc1Swenshuai.xi 
2773*53ee8cc1Swenshuai.xi             u16QNum--;
2774*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
2775*53ee8cc1Swenshuai.xi             u16QPtr++;
2776*53ee8cc1Swenshuai.xi 
2777*53ee8cc1Swenshuai.xi             if (u16QPtr >= pShm->u16DispQSize)
2778*53ee8cc1Swenshuai.xi             {
2779*53ee8cc1Swenshuai.xi                 u16QPtr -= pShm->u16DispQSize;        //wrap to the begin
2780*53ee8cc1Swenshuai.xi             }
2781*53ee8cc1Swenshuai.xi         }
2782*53ee8cc1Swenshuai.xi     }
2783*53ee8cc1Swenshuai.xi     else
2784*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
2785*53ee8cc1Swenshuai.xi     // pShm->DispInfo.u8Interlace : 0 = progressive, 1 = interlace field, 2 = interlace frame
2786*53ee8cc1Swenshuai.xi     if (_HVD_EX_IsHevcInterlaceField(u32Id))
2787*53ee8cc1Swenshuai.xi     {
2788*53ee8cc1Swenshuai.xi         MS_U32 first_field = pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex == 1 ? 0 : 1;
2789*53ee8cc1Swenshuai.xi         HVD_Frm_Information *pHvdFrm_first = NULL;
2790*53ee8cc1Swenshuai.xi 
2791*53ee8cc1Swenshuai.xi         if ((first_field && u16QNum < 2) || (u16QNum == 0)) {
2792*53ee8cc1Swenshuai.xi             return NULL;
2793*53ee8cc1Swenshuai.xi         }
2794*53ee8cc1Swenshuai.xi 
2795*53ee8cc1Swenshuai.xi         while (u16QNum != 0)
2796*53ee8cc1Swenshuai.xi         {
2797*53ee8cc1Swenshuai.xi             pHvdFrm = (HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2798*53ee8cc1Swenshuai.xi             if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
2799*53ee8cc1Swenshuai.xi             {
2800*53ee8cc1Swenshuai.xi                 if (!first_field) // second get frame, we will check at least one paired in disp queue.
2801*53ee8cc1Swenshuai.xi                 {
2802*53ee8cc1Swenshuai.xi                     pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
2803*53ee8cc1Swenshuai.xi                     HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, pHvdFrm->u32PrivateData);
2804*53ee8cc1Swenshuai.xi                     pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 0;
2805*53ee8cc1Swenshuai.xi 
2806*53ee8cc1Swenshuai.xi                     if(pHvdFrm->u8FieldType == 1 || pHvdFrm->u8FieldType == 9 || pHvdFrm->u8FieldType == 11)
2807*53ee8cc1Swenshuai.xi                         pHvdFrm->u8FieldType = 0;
2808*53ee8cc1Swenshuai.xi                     else
2809*53ee8cc1Swenshuai.xi                         pHvdFrm->u8FieldType = 1;
2810*53ee8cc1Swenshuai.xi                     return pHvdFrm;
2811*53ee8cc1Swenshuai.xi                 }
2812*53ee8cc1Swenshuai.xi                 else // first get frame, we will check at least one paired in disp queue.
2813*53ee8cc1Swenshuai.xi                 {
2814*53ee8cc1Swenshuai.xi                     if (pHvdFrm_first == NULL)
2815*53ee8cc1Swenshuai.xi                     {
2816*53ee8cc1Swenshuai.xi                         pHvdFrm_first = pHvdFrm;
2817*53ee8cc1Swenshuai.xi                     }
2818*53ee8cc1Swenshuai.xi                     else
2819*53ee8cc1Swenshuai.xi                     {
2820*53ee8cc1Swenshuai.xi                         pHvdFrm_first->u32Status = E_HVD_DISPQ_STATUS_VIEW;
2821*53ee8cc1Swenshuai.xi                         HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, pHvdFrm_first->u32PrivateData);
2822*53ee8cc1Swenshuai.xi 
2823*53ee8cc1Swenshuai.xi                         //After flush, we cannot get the correct field type of first field from sei, so we use second field type to decide first field type.
2824*53ee8cc1Swenshuai.xi                         if (pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex == 0xff)
2825*53ee8cc1Swenshuai.xi                         {
2826*53ee8cc1Swenshuai.xi                             if (pHvdFrm->u8FieldType == 9)
2827*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u8FieldType = 12;
2828*53ee8cc1Swenshuai.xi                             else if (pHvdFrm->u8FieldType == 10)
2829*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u8FieldType = 11;
2830*53ee8cc1Swenshuai.xi                             else if (pHvdFrm->u8FieldType == 10)
2831*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u8FieldType = 11;
2832*53ee8cc1Swenshuai.xi                             else if (pHvdFrm->u8FieldType == 1)
2833*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u8FieldType = 2;
2834*53ee8cc1Swenshuai.xi                             else if (pHvdFrm->u8FieldType == 2)
2835*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u8FieldType = 1;
2836*53ee8cc1Swenshuai.xi                             else
2837*53ee8cc1Swenshuai.xi                             {
2838*53ee8cc1Swenshuai.xi                                 HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, pHvdFrm_first->u32PrivateData);
2839*53ee8cc1Swenshuai.xi                                 return NULL;
2840*53ee8cc1Swenshuai.xi                             }
2841*53ee8cc1Swenshuai.xi                             if ((pHvdFrm_first->u32ID_L >> 16) & 0x1)
2842*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u32ID_L |= (1 << 16);
2843*53ee8cc1Swenshuai.xi                             else
2844*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u32ID_L &= (~(1 << 16));
2845*53ee8cc1Swenshuai.xi                         }
2846*53ee8cc1Swenshuai.xi                         else if (pHvdFrm_first->u8FieldType == 9 || pHvdFrm_first->u8FieldType == 10)
2847*53ee8cc1Swenshuai.xi                         {
2848*53ee8cc1Swenshuai.xi                             if (pHvdFrm_first->u8FieldType == 9 && pHvdFrm->u8FieldType == 12)
2849*53ee8cc1Swenshuai.xi                             {
2850*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u32ID_L |= (1 << 16);
2851*53ee8cc1Swenshuai.xi                                 pHvdFrm->u32ID_L |= (1 << 16);
2852*53ee8cc1Swenshuai.xi                             }
2853*53ee8cc1Swenshuai.xi                             else if (pHvdFrm_first->u8FieldType == 10 && pHvdFrm->u8FieldType == 11)
2854*53ee8cc1Swenshuai.xi                             {
2855*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u32ID_L &= (~(1 << 16));
2856*53ee8cc1Swenshuai.xi                                 pHvdFrm->u32ID_L &= (~(1 << 16));
2857*53ee8cc1Swenshuai.xi                             }
2858*53ee8cc1Swenshuai.xi                             else
2859*53ee8cc1Swenshuai.xi                             {
2860*53ee8cc1Swenshuai.xi                                 HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, pHvdFrm_first->u32PrivateData);
2861*53ee8cc1Swenshuai.xi                                 return NULL;
2862*53ee8cc1Swenshuai.xi                             }
2863*53ee8cc1Swenshuai.xi                         }
2864*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 1;
2865*53ee8cc1Swenshuai.xi                         if (pHvdFrm_first->u8FieldType == 1 || pHvdFrm_first->u8FieldType == 9 || pHvdFrm_first->u8FieldType == 11)
2866*53ee8cc1Swenshuai.xi                             pHvdFrm_first->u8FieldType = 0;
2867*53ee8cc1Swenshuai.xi                         else
2868*53ee8cc1Swenshuai.xi                             pHvdFrm_first->u8FieldType = 1;
2869*53ee8cc1Swenshuai.xi                         return pHvdFrm_first;
2870*53ee8cc1Swenshuai.xi                     }
2871*53ee8cc1Swenshuai.xi                 }
2872*53ee8cc1Swenshuai.xi             }
2873*53ee8cc1Swenshuai.xi             u16QNum--;
2874*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
2875*53ee8cc1Swenshuai.xi             u16QPtr++;
2876*53ee8cc1Swenshuai.xi 
2877*53ee8cc1Swenshuai.xi             if (u16QPtr == pShm->u16DispQSize)
2878*53ee8cc1Swenshuai.xi             {
2879*53ee8cc1Swenshuai.xi                 u16QPtr = 0;        //wrap to the begin
2880*53ee8cc1Swenshuai.xi             }
2881*53ee8cc1Swenshuai.xi 
2882*53ee8cc1Swenshuai.xi         }
2883*53ee8cc1Swenshuai.xi         return NULL;
2884*53ee8cc1Swenshuai.xi     }
2885*53ee8cc1Swenshuai.xi     else
2886*53ee8cc1Swenshuai.xi     {
2887*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
2888*53ee8cc1Swenshuai.xi         {
2889*53ee8cc1Swenshuai.xi 
2890*53ee8cc1Swenshuai.xi             while (u16QNum != 0)
2891*53ee8cc1Swenshuai.xi             {
2892*53ee8cc1Swenshuai.xi                 pHvdFrm = (HVD_Frm_Information*) &pShm->DispQueue[u16QPtr];
2893*53ee8cc1Swenshuai.xi 
2894*53ee8cc1Swenshuai.xi                 if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
2895*53ee8cc1Swenshuai.xi                 {
2896*53ee8cc1Swenshuai.xi                     pHVDHalContext->_u16DispOutSideQPtr[u8Idx] = u16QPtr;
2897*53ee8cc1Swenshuai.xi                     pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
2898*53ee8cc1Swenshuai.xi                     HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, pHvdFrm->u32PrivateData);
2899*53ee8cc1Swenshuai.xi                     return (HVD_Frm_Information*)(MS_VIRT)pHvdFrm;
2900*53ee8cc1Swenshuai.xi                 }
2901*53ee8cc1Swenshuai.xi                 u16QNum--;
2902*53ee8cc1Swenshuai.xi                 //go to next frame in the dispQ
2903*53ee8cc1Swenshuai.xi                 if (bDolbyVision)
2904*53ee8cc1Swenshuai.xi                     u16QPtr += 2; // single layer must in even ptr
2905*53ee8cc1Swenshuai.xi                 else
2906*53ee8cc1Swenshuai.xi                 u16QPtr++;
2907*53ee8cc1Swenshuai.xi 
2908*53ee8cc1Swenshuai.xi                 if (u16QPtr >= pShm->u16DispQSize)
2909*53ee8cc1Swenshuai.xi                 {
2910*53ee8cc1Swenshuai.xi                     u16QPtr = 0;        //wrap to the begin
2911*53ee8cc1Swenshuai.xi                 }
2912*53ee8cc1Swenshuai.xi             }
2913*53ee8cc1Swenshuai.xi 
2914*53ee8cc1Swenshuai.xi             return NULL;
2915*53ee8cc1Swenshuai.xi         }
2916*53ee8cc1Swenshuai.xi 
2917*53ee8cc1Swenshuai.xi         //printf("Q: %d %d\n", u16QNum, u16QPtr);
2918*53ee8cc1Swenshuai.xi         //search the next frame to display
2919*53ee8cc1Swenshuai.xi         while (u16QNum != 0)
2920*53ee8cc1Swenshuai.xi         {
2921*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2922*53ee8cc1Swenshuai.xi 
2923*53ee8cc1Swenshuai.xi             //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
2924*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2925*53ee8cc1Swenshuai.xi             {
2926*53ee8cc1Swenshuai.xi                 pHVDHalContext->_u16DispQPtr = u16QPtr;
2927*53ee8cc1Swenshuai.xi                 pHVDHalContext->pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;       /////Change its state!!
2928*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("FrameDone: %d, pHvdFrm=0x%lx, timestamp=%d\n", u16QPtr,
2929*53ee8cc1Swenshuai.xi                             (unsigned long) pHVDHalContext->pHvdFrm, pShm->DispQueue[u16QPtr].u32TimeStamp);
2930*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_INF("<<< halHVD pts,idH = %u, %u [%x]\n", pHVDHalContext->pHvdFrm->u32TimeStamp, pHVDHalContext->pHvdFrm->u32ID_H, u16QPtr);     //STS output
2931*53ee8cc1Swenshuai.xi                 return (HVD_Frm_Information *)(MS_VIRT) pHVDHalContext->pHvdFrm;
2932*53ee8cc1Swenshuai.xi             }
2933*53ee8cc1Swenshuai.xi 
2934*53ee8cc1Swenshuai.xi             u16QNum--;
2935*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
2936*53ee8cc1Swenshuai.xi             u16QPtr++;
2937*53ee8cc1Swenshuai.xi 
2938*53ee8cc1Swenshuai.xi             if (u16QPtr == pShm->u16DispQSize)
2939*53ee8cc1Swenshuai.xi             {
2940*53ee8cc1Swenshuai.xi                 u16QPtr = 0;        //wrap to the begin
2941*53ee8cc1Swenshuai.xi             }
2942*53ee8cc1Swenshuai.xi         }
2943*53ee8cc1Swenshuai.xi     }
2944*53ee8cc1Swenshuai.xi 
2945*53ee8cc1Swenshuai.xi     return NULL;
2946*53ee8cc1Swenshuai.xi }
2947*53ee8cc1Swenshuai.xi 
_HVD_EX_GetNextDispFrameExt(MS_U32 u32Id)2948*53ee8cc1Swenshuai.xi static HVD_Frm_Information_EXT_Entry *_HVD_EX_GetNextDispFrameExt(MS_U32 u32Id)
2949*53ee8cc1Swenshuai.xi {
2950*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2951*53ee8cc1Swenshuai.xi     HVD_Frm_Information_EXT_Entry *pFrmInfoExt = NULL;
2952*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
2953*53ee8cc1Swenshuai.xi     {
2954*53ee8cc1Swenshuai.xi         HVD_Frm_Information_EXT *pVsyncBridgeExt = (HVD_Frm_Information_EXT *)HAL_HVD_EX_GetDispQExtShmAddr(u32Id);
2955*53ee8cc1Swenshuai.xi         if(pVsyncBridgeExt != NULL)
2956*53ee8cc1Swenshuai.xi         {
2957*53ee8cc1Swenshuai.xi             pFrmInfoExt = &(pVsyncBridgeExt->stEntry[pHVDHalContext->_u16DispOutSideQPtr[u8Idx]]);
2958*53ee8cc1Swenshuai.xi         }
2959*53ee8cc1Swenshuai.xi     }
2960*53ee8cc1Swenshuai.xi     return pFrmInfoExt;
2961*53ee8cc1Swenshuai.xi }
2962*53ee8cc1Swenshuai.xi 
_HAL_EX_GetHwMaxPixel(MS_U32 u32Id)2963*53ee8cc1Swenshuai.xi static MS_U64 _HAL_EX_GetHwMaxPixel(MS_U32 u32Id)
2964*53ee8cc1Swenshuai.xi {
2965*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2966*53ee8cc1Swenshuai.xi     MS_U64 u64Ret = 0;
2967*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2968*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) ||
2969*53ee8cc1Swenshuai.xi                      E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
2970*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
2971*53ee8cc1Swenshuai.xi     isEVD = isEVD || (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
2972*53ee8cc1Swenshuai.xi #endif
2973*53ee8cc1Swenshuai.xi #endif
2974*53ee8cc1Swenshuai.xi 
2975*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2976*53ee8cc1Swenshuai.xi     if (isEVD)
2977*53ee8cc1Swenshuai.xi     {
2978*53ee8cc1Swenshuai.xi         u64Ret = (MS_U64)HEVC_HW_MAX_PIXEL;
2979*53ee8cc1Swenshuai.xi     }
2980*53ee8cc1Swenshuai.xi     else
2981*53ee8cc1Swenshuai.xi #endif
2982*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
2983*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2984*53ee8cc1Swenshuai.xi     {
2985*53ee8cc1Swenshuai.xi         u64Ret = (MS_U64)VP9_HW_MAX_PIXEL;
2986*53ee8cc1Swenshuai.xi     }
2987*53ee8cc1Swenshuai.xi     else
2988*53ee8cc1Swenshuai.xi #endif
2989*53ee8cc1Swenshuai.xi     {
2990*53ee8cc1Swenshuai.xi         u64Ret = (MS_U64)HVD_HW_MAX_PIXEL;
2991*53ee8cc1Swenshuai.xi     }
2992*53ee8cc1Swenshuai.xi 
2993*53ee8cc1Swenshuai.xi     return u64Ret;
2994*53ee8cc1Swenshuai.xi }
2995*53ee8cc1Swenshuai.xi 
2996*53ee8cc1Swenshuai.xi MS_BOOL
HAL_HVD_EX_DispFrameAllViewed(MS_U32 u32Id)2997*53ee8cc1Swenshuai.xi HAL_HVD_EX_DispFrameAllViewed(MS_U32 u32Id)
2998*53ee8cc1Swenshuai.xi {
2999*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3000*53ee8cc1Swenshuai.xi     MS_U16 u16QNum = pShm->u16DispQNumb;
3001*53ee8cc1Swenshuai.xi     MS_U16 u16QPtr = pShm->u16DispQPtr;
3002*53ee8cc1Swenshuai.xi     static volatile HVD_Frm_Information *pHvdFrm = NULL;
3003*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3004*53ee8cc1Swenshuai.xi     MS_BOOL bDolbyVision = (E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
3005*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = FALSE;
3006*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
3007*53ee8cc1Swenshuai.xi     bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
3008*53ee8cc1Swenshuai.xi #endif
3009*53ee8cc1Swenshuai.xi 
3010*53ee8cc1Swenshuai.xi 
3011*53ee8cc1Swenshuai.xi     if (bMVC || (bDolbyVision && !pShm->bSingleLayer) || _HVD_EX_IsHevcInterlaceField(u32Id))
3012*53ee8cc1Swenshuai.xi     {
3013*53ee8cc1Swenshuai.xi         if (u16QNum == 1) return TRUE;
3014*53ee8cc1Swenshuai.xi     }
3015*53ee8cc1Swenshuai.xi 
3016*53ee8cc1Swenshuai.xi     while (u16QNum != 0)
3017*53ee8cc1Swenshuai.xi     {
3018*53ee8cc1Swenshuai.xi         pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
3019*53ee8cc1Swenshuai.xi         if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
3020*53ee8cc1Swenshuai.xi         {
3021*53ee8cc1Swenshuai.xi             return FALSE;
3022*53ee8cc1Swenshuai.xi         }
3023*53ee8cc1Swenshuai.xi         u16QNum--;
3024*53ee8cc1Swenshuai.xi 
3025*53ee8cc1Swenshuai.xi         if (bDolbyVision)
3026*53ee8cc1Swenshuai.xi             u16QPtr += 2; // single layer must in even ptr
3027*53ee8cc1Swenshuai.xi         else
3028*53ee8cc1Swenshuai.xi         u16QPtr++;
3029*53ee8cc1Swenshuai.xi 
3030*53ee8cc1Swenshuai.xi         if (u16QPtr >= pShm->u16DispQSize)
3031*53ee8cc1Swenshuai.xi         {
3032*53ee8cc1Swenshuai.xi             u16QPtr = 0;        //wrap to the begin
3033*53ee8cc1Swenshuai.xi         }
3034*53ee8cc1Swenshuai.xi     }
3035*53ee8cc1Swenshuai.xi 
3036*53ee8cc1Swenshuai.xi     return TRUE;
3037*53ee8cc1Swenshuai.xi }
_HVD_EX_GetDrvCtrl(MS_U32 u32Id)3038*53ee8cc1Swenshuai.xi static HVD_EX_Drv_Ctrl *_HVD_EX_GetDrvCtrl(MS_U32 u32Id)
3039*53ee8cc1Swenshuai.xi {
3040*53ee8cc1Swenshuai.xi     MS_U8 u8DrvId = (0xFF & (u32Id >> 16));
3041*53ee8cc1Swenshuai.xi 
3042*53ee8cc1Swenshuai.xi     return &(_pHVDCtrls[u8DrvId]);
3043*53ee8cc1Swenshuai.xi }
3044*53ee8cc1Swenshuai.xi 
_HVD_EX_GetStreamIdx(MS_U32 u32Id)3045*53ee8cc1Swenshuai.xi MS_U8 _HVD_EX_GetStreamIdx(MS_U32 u32Id)
3046*53ee8cc1Swenshuai.xi {
3047*53ee8cc1Swenshuai.xi     MS_U8 u8OffsetIdx           = 0;
3048*53ee8cc1Swenshuai.xi     MS_U8 u8SidBaseMask         = 0xF0;
3049*53ee8cc1Swenshuai.xi     HAL_HVD_StreamId eSidBase   = (HAL_HVD_StreamId) (u32Id >> 8 & u8SidBaseMask);
3050*53ee8cc1Swenshuai.xi 
3051*53ee8cc1Swenshuai.xi     switch (eSidBase)
3052*53ee8cc1Swenshuai.xi     {
3053*53ee8cc1Swenshuai.xi         case E_HAL_HVD_MAIN_STREAM_BASE:
3054*53ee8cc1Swenshuai.xi         {
3055*53ee8cc1Swenshuai.xi             u8OffsetIdx = 0;
3056*53ee8cc1Swenshuai.xi             break;
3057*53ee8cc1Swenshuai.xi         }
3058*53ee8cc1Swenshuai.xi         case E_HAL_VPU_SUB_STREAM_BASE:
3059*53ee8cc1Swenshuai.xi         {
3060*53ee8cc1Swenshuai.xi             u8OffsetIdx = 1;
3061*53ee8cc1Swenshuai.xi             break;
3062*53ee8cc1Swenshuai.xi         }
3063*53ee8cc1Swenshuai.xi         case E_HAL_VPU_MVC_STREAM_BASE:
3064*53ee8cc1Swenshuai.xi         {
3065*53ee8cc1Swenshuai.xi             u8OffsetIdx = 0;
3066*53ee8cc1Swenshuai.xi             break;
3067*53ee8cc1Swenshuai.xi         }
3068*53ee8cc1Swenshuai.xi #ifdef VDEC3
3069*53ee8cc1Swenshuai.xi         case E_HAL_VPU_N_STREAM_BASE:
3070*53ee8cc1Swenshuai.xi         {
3071*53ee8cc1Swenshuai.xi             u8OffsetIdx = (u32Id>>8) & 0xF;
3072*53ee8cc1Swenshuai.xi             break;
3073*53ee8cc1Swenshuai.xi         }
3074*53ee8cc1Swenshuai.xi #endif
3075*53ee8cc1Swenshuai.xi         default:
3076*53ee8cc1Swenshuai.xi         {
3077*53ee8cc1Swenshuai.xi             u8OffsetIdx = 0;
3078*53ee8cc1Swenshuai.xi             break;
3079*53ee8cc1Swenshuai.xi         }
3080*53ee8cc1Swenshuai.xi     }
3081*53ee8cc1Swenshuai.xi 
3082*53ee8cc1Swenshuai.xi     return u8OffsetIdx;
3083*53ee8cc1Swenshuai.xi }
3084*53ee8cc1Swenshuai.xi /*
3085*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_HVDInUsed(void)
3086*53ee8cc1Swenshuai.xi {
3087*53ee8cc1Swenshuai.xi     MS_U32 i = 0;
3088*53ee8cc1Swenshuai.xi     for(i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
3089*53ee8cc1Swenshuai.xi     {
3090*53ee8cc1Swenshuai.xi         if(TRUE == pHVDHalContext->_stHVDStream[i].bUsed)
3091*53ee8cc1Swenshuai.xi         {
3092*53ee8cc1Swenshuai.xi             return TRUE;
3093*53ee8cc1Swenshuai.xi         }
3094*53ee8cc1Swenshuai.xi     }
3095*53ee8cc1Swenshuai.xi     return FALSE;
3096*53ee8cc1Swenshuai.xi }
3097*53ee8cc1Swenshuai.xi */
3098*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetShmAddr(MS_U32 u32Id)3099*53ee8cc1Swenshuai.xi MS_VIRT HAL_HVD_EX_GetShmAddr(MS_U32 u32Id)
3100*53ee8cc1Swenshuai.xi {
3101*53ee8cc1Swenshuai.xi     MS_PHY u32PhyAddr = 0x0;
3102*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3103*53ee8cc1Swenshuai.xi 
3104*53ee8cc1Swenshuai.xi     if (pCtrl->MemMap.u32CodeBufAddr == 0)
3105*53ee8cc1Swenshuai.xi     {
3106*53ee8cc1Swenshuai.xi         return 0;
3107*53ee8cc1Swenshuai.xi     }
3108*53ee8cc1Swenshuai.xi 
3109*53ee8cc1Swenshuai.xi     u32PhyAddr = HAL_VPU_EX_GetShareInfoAddr(u32Id);
3110*53ee8cc1Swenshuai.xi 
3111*53ee8cc1Swenshuai.xi     if (u32PhyAddr == 0xFFFFFFFF) //boris
3112*53ee8cc1Swenshuai.xi     {
3113*53ee8cc1Swenshuai.xi         u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr + (HAL_VPU_EX_GetTaskId(u32Id) * HVD_FW_MEM_OFFSET) + HVD_SHARE_MEM_ST_OFFSET;
3114*53ee8cc1Swenshuai.xi     }
3115*53ee8cc1Swenshuai.xi     else
3116*53ee8cc1Swenshuai.xi     {
3117*53ee8cc1Swenshuai.xi         // TEE, common + share_info
3118*53ee8cc1Swenshuai.xi         u32PhyAddr += COMMON_AREA_SIZE;
3119*53ee8cc1Swenshuai.xi     }
3120*53ee8cc1Swenshuai.xi 
3121*53ee8cc1Swenshuai.xi     return MsOS_PA2KSEG1(u32PhyAddr);
3122*53ee8cc1Swenshuai.xi }
3123*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetDispQExtShmAddr(MS_U32 u32Id)3124*53ee8cc1Swenshuai.xi MS_VIRT HAL_HVD_EX_GetDispQExtShmAddr(MS_U32 u32Id)
3125*53ee8cc1Swenshuai.xi {
3126*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3127*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3128*53ee8cc1Swenshuai.xi 
3129*53ee8cc1Swenshuai.xi     if (pCtrl->MemMap.u32CodeBufAddr == 0 || pShm == NULL)
3130*53ee8cc1Swenshuai.xi     {
3131*53ee8cc1Swenshuai.xi         return 0;
3132*53ee8cc1Swenshuai.xi     }
3133*53ee8cc1Swenshuai.xi 
3134*53ee8cc1Swenshuai.xi     MS_PHY u32PhyAddr = 0x0;
3135*53ee8cc1Swenshuai.xi #if 0
3136*53ee8cc1Swenshuai.xi     u32PhyAddr = HAL_VPU_EX_GetShareInfoAddr(u32Id);
3137*53ee8cc1Swenshuai.xi 
3138*53ee8cc1Swenshuai.xi     if (u32PhyAddr == 0xFFFFFFFF)
3139*53ee8cc1Swenshuai.xi     {
3140*53ee8cc1Swenshuai.xi         u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr + (HAL_VPU_EX_GetTaskId(u32Id) * HVD_FW_MEM_OFFSET);
3141*53ee8cc1Swenshuai.xi     }
3142*53ee8cc1Swenshuai.xi #endif
3143*53ee8cc1Swenshuai.xi     u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr;
3144*53ee8cc1Swenshuai.xi     u32PhyAddr += pShm->u32DISPQUEUE_EXT_ST_ADDR; //with HVD_FW_MEM_OFFSET
3145*53ee8cc1Swenshuai.xi 
3146*53ee8cc1Swenshuai.xi     return MsOS_PA2KSEG1(u32PhyAddr);
3147*53ee8cc1Swenshuai.xi }
3148*53ee8cc1Swenshuai.xi 
HAL_HVD_MIF1_MiuClientSel(MS_U8 u8MiuSel)3149*53ee8cc1Swenshuai.xi void HAL_HVD_MIF1_MiuClientSel(MS_U8 u8MiuSel)
3150*53ee8cc1Swenshuai.xi {
3151*53ee8cc1Swenshuai.xi 
3152*53ee8cc1Swenshuai.xi     if (u8MiuSel == E_CHIP_MIU_0)
3153*53ee8cc1Swenshuai.xi     {
3154*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(MIU0_CLIENT_SELECT_GP4, 0, MIU0_CLIENT_SELECT_GP4_HVD_MIF1);
3155*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(MIU2_CLIENT_SELECT_GP4, 0, MIU2_CLIENT_SELECT_GP4_HVD_MIF1);
3156*53ee8cc1Swenshuai.xi     }
3157*53ee8cc1Swenshuai.xi     else if (u8MiuSel == E_CHIP_MIU_1)
3158*53ee8cc1Swenshuai.xi     {
3159*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(MIU0_CLIENT_SELECT_GP4, MIU0_CLIENT_SELECT_GP4_HVD_MIF1, MIU0_CLIENT_SELECT_GP4_HVD_MIF1);
3160*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(MIU2_CLIENT_SELECT_GP4, 0, MIU2_CLIENT_SELECT_GP4_HVD_MIF1);
3161*53ee8cc1Swenshuai.xi     }
3162*53ee8cc1Swenshuai.xi     else // 2
3163*53ee8cc1Swenshuai.xi     {
3164*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(MIU0_CLIENT_SELECT_GP4, 0, MIU0_CLIENT_SELECT_GP4_HVD_MIF1);
3165*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(MIU2_CLIENT_SELECT_GP4, MIU2_CLIENT_SELECT_GP4_HVD_MIF1, MIU2_CLIENT_SELECT_GP4_HVD_MIF1);
3166*53ee8cc1Swenshuai.xi     }
3167*53ee8cc1Swenshuai.xi 
3168*53ee8cc1Swenshuai.xi }
3169*53ee8cc1Swenshuai.xi 
3170*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
3171*53ee8cc1Swenshuai.xi #ifdef __ARM_NEON__
3172*53ee8cc1Swenshuai.xi #include <arm_neon.h>
tile4x4_to_raster_8(MS_U8 * raster,MS_U8 * tile,MS_U32 stride,MS_U32 tile_w,MS_U32 tile_h)3173*53ee8cc1Swenshuai.xi static void tile4x4_to_raster_8(MS_U8* raster, MS_U8* tile, MS_U32 stride, MS_U32 tile_w, MS_U32 tile_h)
3174*53ee8cc1Swenshuai.xi {
3175*53ee8cc1Swenshuai.xi     uint32x4x4_t data, data2;
3176*53ee8cc1Swenshuai.xi     MS_U8* raster2 = raster + tile_w * 4;
3177*53ee8cc1Swenshuai.xi 
3178*53ee8cc1Swenshuai.xi     data = vld4q_u32((const uint32_t *)tile);
3179*53ee8cc1Swenshuai.xi     data2 = vld4q_u32((const uint32_t *)(tile + tile_w * tile_h * 4));
3180*53ee8cc1Swenshuai.xi 
3181*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster, data.val[0]);
3182*53ee8cc1Swenshuai.xi     raster += stride;
3183*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster, data.val[1]);
3184*53ee8cc1Swenshuai.xi     raster += stride;
3185*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster, data.val[2]);
3186*53ee8cc1Swenshuai.xi     raster += stride;
3187*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster, data.val[3]);
3188*53ee8cc1Swenshuai.xi 
3189*53ee8cc1Swenshuai.xi 
3190*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster2, data2.val[0]);
3191*53ee8cc1Swenshuai.xi     raster2 += stride;
3192*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster2, data2.val[1]);
3193*53ee8cc1Swenshuai.xi     raster2 += stride;
3194*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster2, data2.val[2]);
3195*53ee8cc1Swenshuai.xi     raster2 += stride;
3196*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster2, data2.val[3]);
3197*53ee8cc1Swenshuai.xi }
3198*53ee8cc1Swenshuai.xi #else
tile4x4_to_raster_4(MS_U8 * raster,MS_U8 * tile,MS_U32 stride)3199*53ee8cc1Swenshuai.xi static void tile4x4_to_raster_4(MS_U8* raster, MS_U8* tile, MS_U32 stride)
3200*53ee8cc1Swenshuai.xi {
3201*53ee8cc1Swenshuai.xi     MS_U8* tile0 = tile;
3202*53ee8cc1Swenshuai.xi     MS_U8* tile1 = tile+16;
3203*53ee8cc1Swenshuai.xi     MS_U8* tile2 = tile+32;
3204*53ee8cc1Swenshuai.xi     MS_U8* tile3 = tile+48;
3205*53ee8cc1Swenshuai.xi     int i;
3206*53ee8cc1Swenshuai.xi 
3207*53ee8cc1Swenshuai.xi     for (i=0; i<4; i++) {
3208*53ee8cc1Swenshuai.xi         raster[i]              = tile0[i];
3209*53ee8cc1Swenshuai.xi         raster[4+i]            = tile1[i];
3210*53ee8cc1Swenshuai.xi         raster[8+i]            = tile2[i];
3211*53ee8cc1Swenshuai.xi         raster[12+i]           = tile3[i];
3212*53ee8cc1Swenshuai.xi     }
3213*53ee8cc1Swenshuai.xi 
3214*53ee8cc1Swenshuai.xi     for (i=0; i<4; i++) {
3215*53ee8cc1Swenshuai.xi         raster[stride+i]       = tile0[4+i];
3216*53ee8cc1Swenshuai.xi         raster[stride+4+i]     = tile1[4+i];
3217*53ee8cc1Swenshuai.xi         raster[stride+8+i]     = tile2[4+i];
3218*53ee8cc1Swenshuai.xi         raster[stride+12+i]    = tile3[4+i];
3219*53ee8cc1Swenshuai.xi     }
3220*53ee8cc1Swenshuai.xi 
3221*53ee8cc1Swenshuai.xi     for (i=0; i<4; i++) {
3222*53ee8cc1Swenshuai.xi         raster[2*stride+i]     = tile0[8+i];
3223*53ee8cc1Swenshuai.xi         raster[2*stride+4+i]   = tile1[8+i];
3224*53ee8cc1Swenshuai.xi         raster[2*stride+8+i]   = tile2[8+i];
3225*53ee8cc1Swenshuai.xi         raster[2*stride+12+i]   = tile3[8+i];
3226*53ee8cc1Swenshuai.xi     }
3227*53ee8cc1Swenshuai.xi 
3228*53ee8cc1Swenshuai.xi     for (i=0; i<4; i++) {
3229*53ee8cc1Swenshuai.xi         raster[3*stride+i]     = tile0[12+i];
3230*53ee8cc1Swenshuai.xi         raster[3*stride+4+i]   = tile1[12+i];
3231*53ee8cc1Swenshuai.xi         raster[3*stride+8+i]   = tile2[12+i];
3232*53ee8cc1Swenshuai.xi         raster[3*stride+12+i]   = tile3[12+i];
3233*53ee8cc1Swenshuai.xi     }
3234*53ee8cc1Swenshuai.xi }
3235*53ee8cc1Swenshuai.xi #endif // #ifdef __ARM_NEON__
3236*53ee8cc1Swenshuai.xi 
_HVD_EX_PpTask_Create(MS_U32 u32Id,HVD_EX_Stream * pstHVDStream)3237*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_PpTask_Create(MS_U32 u32Id, HVD_EX_Stream *pstHVDStream)
3238*53ee8cc1Swenshuai.xi {
3239*53ee8cc1Swenshuai.xi     MS_S32 s32HvdPpTaskId = MsOS_CreateTask((TaskEntry)_HAL_HVD_EX_PostProc_Task,
3240*53ee8cc1Swenshuai.xi                                             u32Id,
3241*53ee8cc1Swenshuai.xi                                             E_TASK_PRI_MEDIUM,
3242*53ee8cc1Swenshuai.xi                                             TRUE,
3243*53ee8cc1Swenshuai.xi                                             NULL,
3244*53ee8cc1Swenshuai.xi                                             32, // stack size..
3245*53ee8cc1Swenshuai.xi                                             "HVD_PostProcess_task");
3246*53ee8cc1Swenshuai.xi 
3247*53ee8cc1Swenshuai.xi     if (s32HvdPpTaskId < 0)
3248*53ee8cc1Swenshuai.xi     {
3249*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Pp Task create failed\n");
3250*53ee8cc1Swenshuai.xi 
3251*53ee8cc1Swenshuai.xi         return FALSE;
3252*53ee8cc1Swenshuai.xi     }
3253*53ee8cc1Swenshuai.xi 
3254*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Pp Task create success\n");
3255*53ee8cc1Swenshuai.xi     pstHVDStream->s32HvdPpTaskId = s32HvdPpTaskId;
3256*53ee8cc1Swenshuai.xi 
3257*53ee8cc1Swenshuai.xi     return TRUE;
3258*53ee8cc1Swenshuai.xi }
3259*53ee8cc1Swenshuai.xi 
tile_offset(MS_U32 x,MS_U32 y,MS_U32 w,MS_U32 h,MS_U32 stride)3260*53ee8cc1Swenshuai.xi static MS_U32 tile_offset(MS_U32 x, MS_U32 y, MS_U32 w, MS_U32 h, MS_U32 stride)
3261*53ee8cc1Swenshuai.xi {
3262*53ee8cc1Swenshuai.xi     return y * stride * h + x * w * h;
3263*53ee8cc1Swenshuai.xi }
3264*53ee8cc1Swenshuai.xi 
raster_offset(MS_U32 x,MS_U32 y,MS_U32 w,MS_U32 h,MS_U32 stride)3265*53ee8cc1Swenshuai.xi static MS_U32 raster_offset(MS_U32 x, MS_U32 y, MS_U32 w, MS_U32 h, MS_U32 stride)
3266*53ee8cc1Swenshuai.xi {
3267*53ee8cc1Swenshuai.xi     return y * stride * h + x * w;
3268*53ee8cc1Swenshuai.xi }
3269*53ee8cc1Swenshuai.xi 
tile4x4_to_raster(MS_U8 * raster,MS_U8 * tile,MS_U32 stride)3270*53ee8cc1Swenshuai.xi static void tile4x4_to_raster(MS_U8* raster, MS_U8* tile, MS_U32 stride)
3271*53ee8cc1Swenshuai.xi {
3272*53ee8cc1Swenshuai.xi     raster[0]              = tile[0];
3273*53ee8cc1Swenshuai.xi     raster[1]              = tile[1];
3274*53ee8cc1Swenshuai.xi     raster[2]              = tile[2];
3275*53ee8cc1Swenshuai.xi     raster[3]              = tile[3];
3276*53ee8cc1Swenshuai.xi     raster[stride]         = tile[4];
3277*53ee8cc1Swenshuai.xi     raster[stride + 1]     = tile[5];
3278*53ee8cc1Swenshuai.xi     raster[stride + 2]     = tile[6];
3279*53ee8cc1Swenshuai.xi     raster[stride + 3]     = tile[7];
3280*53ee8cc1Swenshuai.xi     raster[2 * stride]     = tile[8];
3281*53ee8cc1Swenshuai.xi     raster[2 * stride + 1] = tile[9];
3282*53ee8cc1Swenshuai.xi     raster[2 * stride + 2] = tile[10];
3283*53ee8cc1Swenshuai.xi     raster[2 * stride + 3] = tile[11];
3284*53ee8cc1Swenshuai.xi     raster[3 * stride]     = tile[12];
3285*53ee8cc1Swenshuai.xi     raster[3 * stride + 1] = tile[13];
3286*53ee8cc1Swenshuai.xi     raster[3 * stride + 2] = tile[14];
3287*53ee8cc1Swenshuai.xi     raster[3 * stride + 3] = tile[15];
3288*53ee8cc1Swenshuai.xi }
3289*53ee8cc1Swenshuai.xi 
tiled4x4pic_to_raster_new(MS_U8 * dst,MS_U8 * src,MS_U32 w,MS_U32 h,MS_U32 raster_stride)3290*53ee8cc1Swenshuai.xi static void tiled4x4pic_to_raster_new(MS_U8* dst, MS_U8* src, MS_U32 w, MS_U32 h, MS_U32 raster_stride)
3291*53ee8cc1Swenshuai.xi {
3292*53ee8cc1Swenshuai.xi     const MS_U32 tile_w = 4;
3293*53ee8cc1Swenshuai.xi     const MS_U32 tile_h = 4;
3294*53ee8cc1Swenshuai.xi     MS_U32 tile_stride = w;
3295*53ee8cc1Swenshuai.xi     MS_U32 x, y;
3296*53ee8cc1Swenshuai.xi     MS_U8 *dst1, *dst2;
3297*53ee8cc1Swenshuai.xi     MS_U8 *src1, *src2;
3298*53ee8cc1Swenshuai.xi 
3299*53ee8cc1Swenshuai.xi #ifdef __ARM_NEON__
3300*53ee8cc1Swenshuai.xi     // To overlap load and store, handle two blocks at the same time.
3301*53ee8cc1Swenshuai.xi     dst1 = dst;
3302*53ee8cc1Swenshuai.xi     src1 = src;
3303*53ee8cc1Swenshuai.xi     for (y = 0; y < h / tile_h; y++)
3304*53ee8cc1Swenshuai.xi     {
3305*53ee8cc1Swenshuai.xi         dst2 = dst1;
3306*53ee8cc1Swenshuai.xi         src2 = src1;
3307*53ee8cc1Swenshuai.xi         for (x = 0; x <= (w/tile_w - 8); x+=8)
3308*53ee8cc1Swenshuai.xi         {
3309*53ee8cc1Swenshuai.xi             tile4x4_to_raster_8(
3310*53ee8cc1Swenshuai.xi                                 dst2,
3311*53ee8cc1Swenshuai.xi                                 src2,
3312*53ee8cc1Swenshuai.xi                                 raster_stride, tile_w, tile_h);
3313*53ee8cc1Swenshuai.xi             dst2 += tile_w * 8;
3314*53ee8cc1Swenshuai.xi             src2 += tile_w * tile_h * 8;
3315*53ee8cc1Swenshuai.xi         }
3316*53ee8cc1Swenshuai.xi         dst1 += raster_stride * tile_h;
3317*53ee8cc1Swenshuai.xi         src1 += tile_stride * tile_h;
3318*53ee8cc1Swenshuai.xi         for (; x < w / tile_w; x++)
3319*53ee8cc1Swenshuai.xi         {
3320*53ee8cc1Swenshuai.xi             tile4x4_to_raster(
3321*53ee8cc1Swenshuai.xi                             dst + raster_offset(x, y, tile_w, tile_h, raster_stride),
3322*53ee8cc1Swenshuai.xi                             src + tile_offset(x, y, tile_w, tile_h, tile_stride),
3323*53ee8cc1Swenshuai.xi                             raster_stride);
3324*53ee8cc1Swenshuai.xi         }
3325*53ee8cc1Swenshuai.xi     }
3326*53ee8cc1Swenshuai.xi #else
3327*53ee8cc1Swenshuai.xi     dst1 = NULL;
3328*53ee8cc1Swenshuai.xi     src1 = NULL;
3329*53ee8cc1Swenshuai.xi     dst2 = NULL;
3330*53ee8cc1Swenshuai.xi     src2 = NULL;
3331*53ee8cc1Swenshuai.xi 
3332*53ee8cc1Swenshuai.xi     for (y = 0; y < h / tile_h; y++)
3333*53ee8cc1Swenshuai.xi     {
3334*53ee8cc1Swenshuai.xi         for (x = 0; x <= (w/tile_w - 4); x+=4)
3335*53ee8cc1Swenshuai.xi         {
3336*53ee8cc1Swenshuai.xi             tile4x4_to_raster_4(
3337*53ee8cc1Swenshuai.xi                                 dst + raster_offset(x, y, tile_w, tile_h, raster_stride),
3338*53ee8cc1Swenshuai.xi                                 src + tile_offset(x, y, tile_w, tile_h, tile_stride),
3339*53ee8cc1Swenshuai.xi                                 raster_stride);
3340*53ee8cc1Swenshuai.xi         }
3341*53ee8cc1Swenshuai.xi         for (; x < w / tile_w; x++)
3342*53ee8cc1Swenshuai.xi         {
3343*53ee8cc1Swenshuai.xi             tile4x4_to_raster(
3344*53ee8cc1Swenshuai.xi                             dst + raster_offset(x, y, tile_w, tile_h, raster_stride),
3345*53ee8cc1Swenshuai.xi                             src + tile_offset(x, y, tile_w, tile_h, tile_stride),
3346*53ee8cc1Swenshuai.xi                             raster_stride);
3347*53ee8cc1Swenshuai.xi         }
3348*53ee8cc1Swenshuai.xi     }
3349*53ee8cc1Swenshuai.xi #endif
3350*53ee8cc1Swenshuai.xi }
3351*53ee8cc1Swenshuai.xi 
3352*53ee8cc1Swenshuai.xi #define FLUSH_CACHE_SIZE (256 * 1024)
3353*53ee8cc1Swenshuai.xi 
_HAL_HVD_EX_Inv_Cache(void * pVA,MS_U32 u32Size)3354*53ee8cc1Swenshuai.xi static void _HAL_HVD_EX_Inv_Cache(void *pVA, MS_U32 u32Size)
3355*53ee8cc1Swenshuai.xi {
3356*53ee8cc1Swenshuai.xi     // To improve performance, just flush the first FLUSH_CACHE_SIZE bytes of data
3357*53ee8cc1Swenshuai.xi     if (u32Size > FLUSH_CACHE_SIZE)
3358*53ee8cc1Swenshuai.xi         u32Size = FLUSH_CACHE_SIZE;
3359*53ee8cc1Swenshuai.xi 
3360*53ee8cc1Swenshuai.xi     MsOS_MPool_Dcache_Flush((MS_VIRT)pVA, u32Size);
3361*53ee8cc1Swenshuai.xi }
3362*53ee8cc1Swenshuai.xi 
_HAL_HVD_EX_Flush_Cache(void * pVA,MS_U32 u32Size)3363*53ee8cc1Swenshuai.xi static void _HAL_HVD_EX_Flush_Cache(void *pVA, MS_U32 u32Size)
3364*53ee8cc1Swenshuai.xi {
3365*53ee8cc1Swenshuai.xi     MS_U32 u32SkipSize = 0;
3366*53ee8cc1Swenshuai.xi 
3367*53ee8cc1Swenshuai.xi     // To improve performance, just flush the last FLUSH_CACHE_SIZE bytes of data
3368*53ee8cc1Swenshuai.xi     if (u32Size > FLUSH_CACHE_SIZE)
3369*53ee8cc1Swenshuai.xi     {
3370*53ee8cc1Swenshuai.xi         u32SkipSize = u32Size - FLUSH_CACHE_SIZE;
3371*53ee8cc1Swenshuai.xi         u32Size = FLUSH_CACHE_SIZE;
3372*53ee8cc1Swenshuai.xi     }
3373*53ee8cc1Swenshuai.xi 
3374*53ee8cc1Swenshuai.xi     MsOS_MPool_Dcache_Flush(((MS_VIRT)pVA) + u32SkipSize, u32Size);
3375*53ee8cc1Swenshuai.xi }
3376*53ee8cc1Swenshuai.xi 
_HAL_HVD_EX_PostProc_Task(MS_U32 u32Id)3377*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_PostProc_Task(MS_U32 u32Id)
3378*53ee8cc1Swenshuai.xi {
3379*53ee8cc1Swenshuai.xi     HVD_EX_Stream *pstHVDStream = pHVDHalContext->_stHVDStream + _HVD_EX_GetStreamIdx(u32Id);
3380*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3381*53ee8cc1Swenshuai.xi     MS_U32 u32SrcMiuSel, u32DstMiuSel;
3382*53ee8cc1Swenshuai.xi     MS_U16 u16Width = 0, u16Height = 0, u16TileWidth = 0;
3383*53ee8cc1Swenshuai.xi 
3384*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("[%s-%d] Start\n", __FUNCTION__, __LINE__);
3385*53ee8cc1Swenshuai.xi 
3386*53ee8cc1Swenshuai.xi     pstHVDStream->ePpTaskState = E_HAL_HVD_STATE_RUNNING;
3387*53ee8cc1Swenshuai.xi 
3388*53ee8cc1Swenshuai.xi     while (pstHVDStream->ePpTaskState != E_HAL_HVD_STATE_STOP)
3389*53ee8cc1Swenshuai.xi     {
3390*53ee8cc1Swenshuai.xi         if (pstHVDStream->ePpTaskState == E_HAL_HVD_STATE_PAUSING)
3391*53ee8cc1Swenshuai.xi             pstHVDStream->ePpTaskState = E_HAL_HVD_STATE_PAUSE_DONE;
3392*53ee8cc1Swenshuai.xi 
3393*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1); // FIXME
3394*53ee8cc1Swenshuai.xi 
3395*53ee8cc1Swenshuai.xi         if (pstHVDStream->ePpTaskState != E_HAL_HVD_STATE_RUNNING)
3396*53ee8cc1Swenshuai.xi             continue;
3397*53ee8cc1Swenshuai.xi 
3398*53ee8cc1Swenshuai.xi         HAL_HVD_EX_ReadMemory();
3399*53ee8cc1Swenshuai.xi 
3400*53ee8cc1Swenshuai.xi         while (pShm->u8PpQueueRPtr != pShm->u8PpQueueWPtr)
3401*53ee8cc1Swenshuai.xi         {
3402*53ee8cc1Swenshuai.xi             MS_U8 *pSrcVA, *pDstVA;
3403*53ee8cc1Swenshuai.xi             MS_U32 u32SrcPA, u32DstPA;
3404*53ee8cc1Swenshuai.xi             HVD_Frm_Information *pFrmInfo = (HVD_Frm_Information *)&pShm->DispQueue[pShm->u8PpQueueRPtr];
3405*53ee8cc1Swenshuai.xi             //HVD_EX_MSG_DBG("[%s-%d] width: %d, height = %d, pitch = %d\n", __FUNCTION__, __LINE__, pFrmInfo->u16Width, pFrmInfo->u16Height, pFrmInfo->u16Pitch);
3406*53ee8cc1Swenshuai.xi 
3407*53ee8cc1Swenshuai.xi             if ((u16Width != pFrmInfo->u16Width) || (u16Height != pFrmInfo->u16Height))
3408*53ee8cc1Swenshuai.xi             {
3409*53ee8cc1Swenshuai.xi                 HVD_Display_Info *pDispInfo = (HVD_Display_Info *) HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_DISP_INFO_ADDR);
3410*53ee8cc1Swenshuai.xi 
3411*53ee8cc1Swenshuai.xi                 u16Width = pFrmInfo->u16Width;
3412*53ee8cc1Swenshuai.xi                 u16Height = pFrmInfo->u16Height;
3413*53ee8cc1Swenshuai.xi                 u16TileWidth = NEXT_MULTIPLE(pFrmInfo->u16Pitch - pDispInfo->u16CropRight, 8);
3414*53ee8cc1Swenshuai.xi             }
3415*53ee8cc1Swenshuai.xi 
3416*53ee8cc1Swenshuai.xi             // Luma
3417*53ee8cc1Swenshuai.xi             u32SrcMiuSel = (pShm->u32VDEC_MIU_SEL >> VDEC_PPIN_MIUSEL) & VDEC_MIUSEL_MASK;
3418*53ee8cc1Swenshuai.xi             u32DstMiuSel = (pShm->u32VDEC_MIU_SEL >> VDEC_LUMA8_MIUSEL) & VDEC_MIUSEL_MASK;
3419*53ee8cc1Swenshuai.xi 
3420*53ee8cc1Swenshuai.xi             _miu_offset_to_phy(u32SrcMiuSel, pFrmInfo->u32PpInLumaAddr, u32SrcPA);
3421*53ee8cc1Swenshuai.xi             _miu_offset_to_phy(u32DstMiuSel, pFrmInfo->u32LumaAddr, u32DstPA);
3422*53ee8cc1Swenshuai.xi 
3423*53ee8cc1Swenshuai.xi             pSrcVA = (MS_U8*) MS_PA2KSEG0(u32SrcPA);
3424*53ee8cc1Swenshuai.xi             pDstVA = (MS_U8*) MS_PA2KSEG0(u32DstPA);
3425*53ee8cc1Swenshuai.xi 
3426*53ee8cc1Swenshuai.xi             _HAL_HVD_EX_Inv_Cache(pSrcVA, u16TileWidth * pFrmInfo->u16Height);
3427*53ee8cc1Swenshuai.xi 
3428*53ee8cc1Swenshuai.xi             tiled4x4pic_to_raster_new(pDstVA, pSrcVA, u16TileWidth, pFrmInfo->u16Height, pFrmInfo->u16Pitch);
3429*53ee8cc1Swenshuai.xi 
3430*53ee8cc1Swenshuai.xi             _HAL_HVD_EX_Flush_Cache(pDstVA, pFrmInfo->u16Pitch * pFrmInfo->u16Height);
3431*53ee8cc1Swenshuai.xi 
3432*53ee8cc1Swenshuai.xi             // Chroma
3433*53ee8cc1Swenshuai.xi             u32SrcMiuSel = (pShm->u32VDEC_MIU_SEL >> VDEC_PPIN_MIUSEL) & VDEC_MIUSEL_MASK;
3434*53ee8cc1Swenshuai.xi             u32DstMiuSel = (pShm->u32VDEC_MIU_SEL >> VDEC_CHROMA8_MIUSEL) & VDEC_MIUSEL_MASK;
3435*53ee8cc1Swenshuai.xi 
3436*53ee8cc1Swenshuai.xi             _miu_offset_to_phy(u32SrcMiuSel, pFrmInfo->u32PpInChromaAddr, u32SrcPA);
3437*53ee8cc1Swenshuai.xi             _miu_offset_to_phy(u32DstMiuSel, pFrmInfo->u32ChromaAddr, u32DstPA);
3438*53ee8cc1Swenshuai.xi 
3439*53ee8cc1Swenshuai.xi             pSrcVA = (MS_U8*) MS_PA2KSEG0(u32SrcPA);
3440*53ee8cc1Swenshuai.xi             pDstVA = (MS_U8*) MS_PA2KSEG0(u32DstPA);
3441*53ee8cc1Swenshuai.xi 
3442*53ee8cc1Swenshuai.xi             _HAL_HVD_EX_Inv_Cache(pSrcVA, u16TileWidth * pFrmInfo->u16Height / 2);
3443*53ee8cc1Swenshuai.xi 
3444*53ee8cc1Swenshuai.xi             tiled4x4pic_to_raster_new(pDstVA, pSrcVA, u16TileWidth, pFrmInfo->u16Height/2, pFrmInfo->u16Pitch);
3445*53ee8cc1Swenshuai.xi 
3446*53ee8cc1Swenshuai.xi             _HAL_HVD_EX_Flush_Cache(pDstVA, pFrmInfo->u16Pitch * pFrmInfo->u16Height / 2);
3447*53ee8cc1Swenshuai.xi 
3448*53ee8cc1Swenshuai.xi             pShm->DispQueue[pShm->u8PpQueueRPtr].u32Status = E_HVD_DISPQ_STATUS_INIT;
3449*53ee8cc1Swenshuai.xi             HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_INC_DISPQ_NUM, 0);
3450*53ee8cc1Swenshuai.xi             INC_VALUE(pShm->u8PpQueueRPtr, pShm->u8PpQueueSize);
3451*53ee8cc1Swenshuai.xi 
3452*53ee8cc1Swenshuai.xi             HAL_HVD_EX_FlushMemory();
3453*53ee8cc1Swenshuai.xi 
3454*53ee8cc1Swenshuai.xi             if (pstHVDStream->ePpTaskState == E_HAL_HVD_STATE_PAUSING)
3455*53ee8cc1Swenshuai.xi                 break;
3456*53ee8cc1Swenshuai.xi 
3457*53ee8cc1Swenshuai.xi             HAL_HVD_EX_ReadMemory();
3458*53ee8cc1Swenshuai.xi         }
3459*53ee8cc1Swenshuai.xi     }
3460*53ee8cc1Swenshuai.xi 
3461*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("[%s-%d] End\n", __FUNCTION__, __LINE__);
3462*53ee8cc1Swenshuai.xi 
3463*53ee8cc1Swenshuai.xi     return TRUE;
3464*53ee8cc1Swenshuai.xi }
3465*53ee8cc1Swenshuai.xi #endif
3466*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType)3467*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType)
3468*53ee8cc1Swenshuai.xi {
3469*53ee8cc1Swenshuai.xi #ifndef VDEC3
3470*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
3471*53ee8cc1Swenshuai.xi #endif
3472*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3473*53ee8cc1Swenshuai.xi //    MS_U8 u8MiuSel;
3474*53ee8cc1Swenshuai.xi //    MS_U32 u32StartOffset;
3475*53ee8cc1Swenshuai.xi 
3476*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3477*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) ||
3478*53ee8cc1Swenshuai.xi                      E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
3479*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
3480*53ee8cc1Swenshuai.xi     isEVD = isEVD || (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
3481*53ee8cc1Swenshuai.xi #endif
3482*53ee8cc1Swenshuai.xi #endif
3483*53ee8cc1Swenshuai.xi     //patch for enable evd in AVC because AVC may enable mf_codec which need evd registers
3484*53ee8cc1Swenshuai.xi     isEVD = isEVD || (E_HVD_INIT_HW_AVC== (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
3485*53ee8cc1Swenshuai.xi 
3486*53ee8cc1Swenshuai.xi     // power on / reset HVD; set nal, es rw, bbu parser, release HVD engine
3487*53ee8cc1Swenshuai.xi     // re-setup clock.
3488*53ee8cc1Swenshuai.xi     #if SUPPORT_G2VP9 && defined(VDEC3)
3489*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3490*53ee8cc1Swenshuai.xi     #endif
3491*53ee8cc1Swenshuai.xi 
3492*53ee8cc1Swenshuai.xi 
3493*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_HVDInUsed())
3494*53ee8cc1Swenshuai.xi     {
3495*53ee8cc1Swenshuai.xi         printf("HVD power on\n");
3496*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
3497*53ee8cc1Swenshuai.xi         MS_BOOL isHVD = (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) \
3498*53ee8cc1Swenshuai.xi                  || (E_HVD_INIT_HW_AVS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) \
3499*53ee8cc1Swenshuai.xi                  || (E_HVD_INIT_HW_RM  == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) \
3500*53ee8cc1Swenshuai.xi                  || (E_HVD_INIT_HW_MVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) \
3501*53ee8cc1Swenshuai.xi                  || (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
3502*53ee8cc1Swenshuai.xi 
3503*53ee8cc1Swenshuai.xi         HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_HVD, TRUE);
3504*53ee8cc1Swenshuai.xi 
3505*53ee8cc1Swenshuai.xi         if(isHVD)
3506*53ee8cc1Swenshuai.xi         {
3507*53ee8cc1Swenshuai.xi             HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_HVD_IDB, TRUE);
3508*53ee8cc1Swenshuai.xi         }
3509*53ee8cc1Swenshuai.xi 
3510*53ee8cc1Swenshuai.xi         if(E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3511*53ee8cc1Swenshuai.xi         {
3512*53ee8cc1Swenshuai.xi             HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_VP8, TRUE);
3513*53ee8cc1Swenshuai.xi         }
3514*53ee8cc1Swenshuai.xi         else if((E_HVD_INIT_HW_AVS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
3515*53ee8cc1Swenshuai.xi                 (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) )
3516*53ee8cc1Swenshuai.xi         {
3517*53ee8cc1Swenshuai.xi             HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_HVD_AEC, TRUE);
3518*53ee8cc1Swenshuai.xi         }
3519*53ee8cc1Swenshuai.xi #else
3520*53ee8cc1Swenshuai.xi         HAL_HVD_EX_PowerCtrl(TRUE);
3521*53ee8cc1Swenshuai.xi #endif
3522*53ee8cc1Swenshuai.xi 
3523*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_SRAMPD
3524*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask(REG_HICODEC_SRAM_SD_EN, HICODEC_SRAM_HICODEC1, HICODEC_SRAM_HICODEC1);
3525*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
3526*53ee8cc1Swenshuai.xi #endif
3527*53ee8cc1Swenshuai.xi     }
3528*53ee8cc1Swenshuai.xi 
3529*53ee8cc1Swenshuai.xi     #if SUPPORT_EVD
3530*53ee8cc1Swenshuai.xi     if (isEVD)  /// Disable it for disable H264 IMI
3531*53ee8cc1Swenshuai.xi     {
3532*53ee8cc1Swenshuai.xi #ifdef VDEC3
3533*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_EVDInUsed())
3534*53ee8cc1Swenshuai.xi #endif
3535*53ee8cc1Swenshuai.xi         {
3536*53ee8cc1Swenshuai.xi             printf("EVD power on\n");
3537*53ee8cc1Swenshuai.xi             HAL_EVD_EX_PowerCtrl(TRUE);
3538*53ee8cc1Swenshuai.xi         }
3539*53ee8cc1Swenshuai.xi     }
3540*53ee8cc1Swenshuai.xi     #endif
3541*53ee8cc1Swenshuai.xi 
3542*53ee8cc1Swenshuai.xi     #if SUPPORT_G2VP9 && defined(VDEC3)
3543*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3544*53ee8cc1Swenshuai.xi     {
3545*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_G2VP9InUsed())
3546*53ee8cc1Swenshuai.xi         {
3547*53ee8cc1Swenshuai.xi             printf("G2 VP9 power on\n");
3548*53ee8cc1Swenshuai.xi             HAL_VP9_EX_PowerCtrl(TRUE);
3549*53ee8cc1Swenshuai.xi         }
3550*53ee8cc1Swenshuai.xi     }
3551*53ee8cc1Swenshuai.xi     #endif
3552*53ee8cc1Swenshuai.xi 
3553*53ee8cc1Swenshuai.xi     if ((!HAL_VPU_EX_HVDInUsed()) )
3554*53ee8cc1Swenshuai.xi     {
3555*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[0].u32BBUWptr = 0; //main
3556*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[1].u32BBUWptr = 0; //sub
3557*53ee8cc1Swenshuai.xi         pHVDHalContext->u32VP8BBUWptr = 0; //VP8
3558*53ee8cc1Swenshuai.xi         _HVD_EX_ResetMainSubBBUWptr(u32Id);
3559*53ee8cc1Swenshuai.xi 
3560*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_SWRST, HVD_REG_RESET_SWRST);
3561*53ee8cc1Swenshuai.xi 
3562*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_MIU_128 , HVD_REG_RESET_MIU_128);
3563*53ee8cc1Swenshuai.xi 
3564*53ee8cc1Swenshuai.xi         //BWA
3565*53ee8cc1Swenshuai.xi         //_HVD_Write2Byte(HVD_REG_BWA_CLK, ((_HVD_Read2Byte(HVD_REG_BWA_CLK))&((~HVD_REG_CLK_HVD_SW_OV_EN & ~HVD_REG_CLK_HVD_IDB_SW_OV_EN))));
3566*53ee8cc1Swenshuai.xi 
3567*53ee8cc1Swenshuai.xi         #if 0
3568*53ee8cc1Swenshuai.xi         if((pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.bEnable) &&
3569*53ee8cc1Swenshuai.xi            ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC))
3570*53ee8cc1Swenshuai.xi         {
3571*53ee8cc1Swenshuai.xi             _phy_to_miu_offset(u8MiuSel, u32StartOffset, pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufAddr);
3572*53ee8cc1Swenshuai.xi 
3573*53ee8cc1Swenshuai.xi             _HAL_HVD_Entry();
3574*53ee8cc1Swenshuai.xi             HAL_HVD_MIF1_MiuClientSel(u8MiuSel);
3575*53ee8cc1Swenshuai.xi             _HAL_HVD_Release();
3576*53ee8cc1Swenshuai.xi 
3577*53ee8cc1Swenshuai.xi         }
3578*53ee8cc1Swenshuai.xi         #endif
3579*53ee8cc1Swenshuai.xi     }
3580*53ee8cc1Swenshuai.xi 
3581*53ee8cc1Swenshuai.xi     #if SUPPORT_EVD
3582*53ee8cc1Swenshuai.xi     if (isEVD)
3583*53ee8cc1Swenshuai.xi     {
3584*53ee8cc1Swenshuai.xi #ifdef VDEC3
3585*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_EVDInUsed())
3586*53ee8cc1Swenshuai.xi #endif
3587*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_SWRST, EVD_REG_RESET_SWRST);
3588*53ee8cc1Swenshuai.xi     }
3589*53ee8cc1Swenshuai.xi     #endif
3590*53ee8cc1Swenshuai.xi 
3591*53ee8cc1Swenshuai.xi     #if SUPPORT_G2VP9 && defined(VDEC3)
3592*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3593*53ee8cc1Swenshuai.xi     {
3594*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_G2VP9InUsed())
3595*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(VP9_REG_RESET, VP9_REG_RESET_SWRST, VP9_REG_RESET_SWRST);
3596*53ee8cc1Swenshuai.xi     }
3597*53ee8cc1Swenshuai.xi     #endif
3598*53ee8cc1Swenshuai.xi 
3599*53ee8cc1Swenshuai.xi 
3600*53ee8cc1Swenshuai.xi     if(pCtrl == NULL)
3601*53ee8cc1Swenshuai.xi     {
3602*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("HAL_HVD_EX_InitHW Ctrl is NULL.\n");
3603*53ee8cc1Swenshuai.xi         //return FALSE;
3604*53ee8cc1Swenshuai.xi         goto RESET;
3605*53ee8cc1Swenshuai.xi     }
3606*53ee8cc1Swenshuai.xi 
3607*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3608*53ee8cc1Swenshuai.xi     if (isEVD && ((E_HVD_INIT_HW_AVC != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ))
3609*53ee8cc1Swenshuai.xi     {
3610*53ee8cc1Swenshuai.xi #ifdef VDEC3
3611*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_EVDInUsed())
3612*53ee8cc1Swenshuai.xi #endif
3613*53ee8cc1Swenshuai.xi         {
3614*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3615*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_HK_HEVC_MODE, EVD_REG_RESET_HK_HEVC_MODE);
3616*53ee8cc1Swenshuai.xi         }
3617*53ee8cc1Swenshuai.xi 
3618*53ee8cc1Swenshuai.xi         if ((E_HVD_INIT_MAIN_LIVE_STREAM == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK))
3619*53ee8cc1Swenshuai.xi             ||(E_HVD_INIT_MAIN_FILE_TS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK)))
3620*53ee8cc1Swenshuai.xi         {
3621*53ee8cc1Swenshuai.xi #ifdef VDEC3
3622*53ee8cc1Swenshuai.xi             if (0 == pCtrl->u32BBUId)
3623*53ee8cc1Swenshuai.xi #else
3624*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
3625*53ee8cc1Swenshuai.xi #endif
3626*53ee8cc1Swenshuai.xi             {
3627*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_HK_TSP2EVD_EN, EVD_REG_RESET_HK_TSP2EVD_EN); //for main-DTV mode
3628*53ee8cc1Swenshuai.xi             }
3629*53ee8cc1Swenshuai.xi             else
3630*53ee8cc1Swenshuai.xi             {
3631*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_USE_HVD_MIU_EN, EVD_REG_RESET_USE_HVD_MIU_EN);  //for sub-DTV mode
3632*53ee8cc1Swenshuai.xi             }
3633*53ee8cc1Swenshuai.xi 
3634*53ee8cc1Swenshuai.xi         }
3635*53ee8cc1Swenshuai.xi         goto RESET;
3636*53ee8cc1Swenshuai.xi     }
3637*53ee8cc1Swenshuai.xi #endif
3638*53ee8cc1Swenshuai.xi 
3639*53ee8cc1Swenshuai.xi     // HVD4, from JANUS and later chip
3640*53ee8cc1Swenshuai.xi     switch ((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK)
3641*53ee8cc1Swenshuai.xi     {
3642*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_AVS:
3643*53ee8cc1Swenshuai.xi         {
3644*53ee8cc1Swenshuai.xi #ifdef VDEC3
3645*53ee8cc1Swenshuai.xi             if (0 == pCtrl->u32BBUId)
3646*53ee8cc1Swenshuai.xi #else
3647*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
3648*53ee8cc1Swenshuai.xi #endif
3649*53ee8cc1Swenshuai.xi             {
3650*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_RESET, 0,
3651*53ee8cc1Swenshuai.xi                                HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
3652*53ee8cc1Swenshuai.xi             }
3653*53ee8cc1Swenshuai.xi             else
3654*53ee8cc1Swenshuai.xi             {
3655*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0,
3656*53ee8cc1Swenshuai.xi                                HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
3657*53ee8cc1Swenshuai.xi             }
3658*53ee8cc1Swenshuai.xi 
3659*53ee8cc1Swenshuai.xi             break;
3660*53ee8cc1Swenshuai.xi         }
3661*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_RM:
3662*53ee8cc1Swenshuai.xi         {
3663*53ee8cc1Swenshuai.xi #ifdef VDEC3
3664*53ee8cc1Swenshuai.xi             if (0 == pCtrl->u32BBUId)
3665*53ee8cc1Swenshuai.xi #else
3666*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
3667*53ee8cc1Swenshuai.xi #endif
3668*53ee8cc1Swenshuai.xi             {
3669*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_RESET, 0,
3670*53ee8cc1Swenshuai.xi                                    HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
3671*53ee8cc1Swenshuai.xi 
3672*53ee8cc1Swenshuai.xi                 if (pCtrl->InitParams.pRVFileInfo->RV_Version) // RV 9,10
3673*53ee8cc1Swenshuai.xi                 {
3674*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_RV9_DEC_MODE);
3675*53ee8cc1Swenshuai.xi                 }
3676*53ee8cc1Swenshuai.xi                 else // RV 8
3677*53ee8cc1Swenshuai.xi                 {
3678*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_RV9_DEC_MODE);
3679*53ee8cc1Swenshuai.xi                 }
3680*53ee8cc1Swenshuai.xi             }
3681*53ee8cc1Swenshuai.xi             else
3682*53ee8cc1Swenshuai.xi             {
3683*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0,
3684*53ee8cc1Swenshuai.xi                                    HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
3685*53ee8cc1Swenshuai.xi 
3686*53ee8cc1Swenshuai.xi                 if (pCtrl->InitParams.pRVFileInfo->RV_Version) // RV 9,10
3687*53ee8cc1Swenshuai.xi                 {
3688*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_RV9_DEC_MODE_BS2);
3689*53ee8cc1Swenshuai.xi                 }
3690*53ee8cc1Swenshuai.xi                 else // RV 8
3691*53ee8cc1Swenshuai.xi                 {
3692*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_RV9_DEC_MODE_BS2);
3693*53ee8cc1Swenshuai.xi                 }
3694*53ee8cc1Swenshuai.xi 
3695*53ee8cc1Swenshuai.xi             }
3696*53ee8cc1Swenshuai.xi 
3697*53ee8cc1Swenshuai.xi             break;
3698*53ee8cc1Swenshuai.xi         }
3699*53ee8cc1Swenshuai.xi         default:
3700*53ee8cc1Swenshuai.xi         {
3701*53ee8cc1Swenshuai.xi #ifdef VDEC3
3702*53ee8cc1Swenshuai.xi             if (0 == pCtrl->u32BBUId)
3703*53ee8cc1Swenshuai.xi #else
3704*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
3705*53ee8cc1Swenshuai.xi #endif
3706*53ee8cc1Swenshuai.xi             {
3707*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
3708*53ee8cc1Swenshuai.xi             }
3709*53ee8cc1Swenshuai.xi             else
3710*53ee8cc1Swenshuai.xi             {
3711*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
3712*53ee8cc1Swenshuai.xi             }
3713*53ee8cc1Swenshuai.xi             break;
3714*53ee8cc1Swenshuai.xi         }
3715*53ee8cc1Swenshuai.xi     }
3716*53ee8cc1Swenshuai.xi 
3717*53ee8cc1Swenshuai.xi RESET:
3718*53ee8cc1Swenshuai.xi 
3719*53ee8cc1Swenshuai.xi     //T9: use miu128bit
3720*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("(be)Miu128 bits Status = %x <<<<<<<\n", _HVD_Read2Byte(HVD_REG_RESET));
3721*53ee8cc1Swenshuai.xi 
3722*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_HVDInUsed())
3723*53ee8cc1Swenshuai.xi     {
3724*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_RESET, (_HVD_Read2Byte(HVD_REG_RESET) | HVD_REG_RESET_MIU_128));
3725*53ee8cc1Swenshuai.xi     }
3726*53ee8cc1Swenshuai.xi 
3727*53ee8cc1Swenshuai.xi      HVD_EX_MSG_DBG("(af)Miu128 bits Status = %x <<<<<<<\n", _HVD_Read2Byte(HVD_REG_RESET));
3728*53ee8cc1Swenshuai.xi 
3729*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3730*53ee8cc1Swenshuai.xi     if (isEVD)
3731*53ee8cc1Swenshuai.xi     {
3732*53ee8cc1Swenshuai.xi #ifdef VDEC3
3733*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_EVDInUsed())
3734*53ee8cc1Swenshuai.xi #endif
3735*53ee8cc1Swenshuai.xi         {
3736*53ee8cc1Swenshuai.xi             printf("EVD miu 256 bits\n");
3737*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) & ~EVD_REG_RESET_MIU0_128 & ~EVD_REG_RESET_MIU1_128));
3738*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) | EVD_REG_RESET_MIU0_256 | EVD_REG_RESET_MIU1_256));
3739*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(REG_CLK_EVD, (_HVD_Read2Byte(REG_CLK_EVD) & ~REG_CLK_EVD_SW_OV_EN & ~REG_CLK_EVD_PPU_SW_OV_EN));//set 0 firmware
3740*53ee8cc1Swenshuai.xi             //_HVD_Write2Byte(REG_CLK_EVD, (_HVD_Read2Byte(REG_CLK_EVD) | REG_CLK_EVD_SW_OV_EN | REG_CLK_EVD_PPU_SW_OV_EN));//set 1 driver
3741*53ee8cc1Swenshuai.xi             printf("EVD BBU 256 bits\n");
3742*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(EVD_BBU_MIU_SETTING, (_HVD_Read2Byte(EVD_BBU_MIU_SETTING) & ~REG_BBU_MIU_128));
3743*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(EVD_BBU_MIU_SETTING, (_HVD_Read2Byte(EVD_BBU_MIU_SETTING) | REG_BBU_MIU_256));
3744*53ee8cc1Swenshuai.xi         }
3745*53ee8cc1Swenshuai.xi     }
3746*53ee8cc1Swenshuai.xi #endif
3747*53ee8cc1Swenshuai.xi #if 0 //defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
3748*53ee8cc1Swenshuai.xi     // Only ES buffer addrress needs to be set for VP8
3749*53ee8cc1Swenshuai.xi     _HVD_EX_SetESBufferAddr(u32Id);
3750*53ee8cc1Swenshuai.xi #else
3751*53ee8cc1Swenshuai.xi     if(DecoderType != E_VPU_EX_DECODER_MVD)
3752*53ee8cc1Swenshuai.xi     {
3753*53ee8cc1Swenshuai.xi     _HVD_EX_SetBufferAddr(u32Id);
3754*53ee8cc1Swenshuai.xi     }
3755*53ee8cc1Swenshuai.xi #endif
3756*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_HVDInUsed())
3757*53ee8cc1Swenshuai.xi     {
3758*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_SWRST);
3759*53ee8cc1Swenshuai.xi     }
3760*53ee8cc1Swenshuai.xi 
3761*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3762*53ee8cc1Swenshuai.xi     if (isEVD)
3763*53ee8cc1Swenshuai.xi     {
3764*53ee8cc1Swenshuai.xi #ifdef VDEC3
3765*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_EVDInUsed())
3766*53ee8cc1Swenshuai.xi #endif
3767*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(EVD_REG_RESET, 0, EVD_REG_RESET_SWRST);
3768*53ee8cc1Swenshuai.xi     }
3769*53ee8cc1Swenshuai.xi #endif
3770*53ee8cc1Swenshuai.xi 
3771*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
3772*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3773*53ee8cc1Swenshuai.xi     {
3774*53ee8cc1Swenshuai.xi         HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3775*53ee8cc1Swenshuai.xi 
3776*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_G2VP9InUsed())
3777*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(VP9_REG_RESET, 0, VP9_REG_RESET_SWRST);
3778*53ee8cc1Swenshuai.xi 
3779*53ee8cc1Swenshuai.xi         if (pShm->u8FrmPostProcSupport & E_HVD_POST_PROC_DETILE)
3780*53ee8cc1Swenshuai.xi             _HVD_EX_PpTask_Create(u32Id, &pHVDHalContext->_stHVDStream[_HVD_EX_GetStreamIdx(u32Id)]);
3781*53ee8cc1Swenshuai.xi     }
3782*53ee8cc1Swenshuai.xi #endif
3783*53ee8cc1Swenshuai.xi 
3784*53ee8cc1Swenshuai.xi     return TRUE;
3785*53ee8cc1Swenshuai.xi }
3786*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_DeinitHW(void)3787*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_DeinitHW(void)
3788*53ee8cc1Swenshuai.xi {
3789*53ee8cc1Swenshuai.xi     MS_U16 u16Timeout = 1000;
3790*53ee8cc1Swenshuai.xi 
3791*53ee8cc1Swenshuai.xi     _HVD_EX_SetMIUProtectMask(TRUE);
3792*53ee8cc1Swenshuai.xi 
3793*53ee8cc1Swenshuai.xi #if SUPPORT_EVD //EVD using HVD DIU, it should be turn off EVD first
3794*53ee8cc1Swenshuai.xi     HAL_EVD_EX_DeinitHW();
3795*53ee8cc1Swenshuai.xi #endif
3796*53ee8cc1Swenshuai.xi 
3797*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_SWRST, HVD_REG_RESET_SWRST);
3798*53ee8cc1Swenshuai.xi 
3799*53ee8cc1Swenshuai.xi     while (u16Timeout)
3800*53ee8cc1Swenshuai.xi     {
3801*53ee8cc1Swenshuai.xi         if ((_HVD_Read2Byte(HVD_REG_RESET) & (HVD_REG_RESET_SWRST_FIN)) == (HVD_REG_RESET_SWRST_FIN))
3802*53ee8cc1Swenshuai.xi         {
3803*53ee8cc1Swenshuai.xi             break;
3804*53ee8cc1Swenshuai.xi         }
3805*53ee8cc1Swenshuai.xi         u16Timeout--;
3806*53ee8cc1Swenshuai.xi     }
3807*53ee8cc1Swenshuai.xi 
3808*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
3809*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_HVD, FALSE);
3810*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_HVD_IDB, FALSE);
3811*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_HVD_AEC, FALSE);
3812*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_VP8, FALSE);
3813*53ee8cc1Swenshuai.xi #else
3814*53ee8cc1Swenshuai.xi     HAL_HVD_EX_PowerCtrl(FALSE);
3815*53ee8cc1Swenshuai.xi #endif
3816*53ee8cc1Swenshuai.xi 
3817*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_SRAMPD
3818*53ee8cc1Swenshuai.xi     _HVD_WriteByteMask(REG_HICODEC_SRAM_SD_EN, ~HICODEC_SRAM_HICODEC1, HICODEC_SRAM_HICODEC1);
3819*53ee8cc1Swenshuai.xi     HVD_Delay_ms(1);
3820*53ee8cc1Swenshuai.xi #endif
3821*53ee8cc1Swenshuai.xi 
3822*53ee8cc1Swenshuai.xi     _HVD_EX_SetMIUProtectMask(FALSE);
3823*53ee8cc1Swenshuai.xi 
3824*53ee8cc1Swenshuai.xi     return TRUE;
3825*53ee8cc1Swenshuai.xi }
3826*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_FlushMemory(void)3827*53ee8cc1Swenshuai.xi void HAL_HVD_EX_FlushMemory(void)
3828*53ee8cc1Swenshuai.xi {
3829*53ee8cc1Swenshuai.xi     MsOS_FlushMemory();
3830*53ee8cc1Swenshuai.xi }
3831*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_ReadMemory(void)3832*53ee8cc1Swenshuai.xi void HAL_HVD_EX_ReadMemory(void)
3833*53ee8cc1Swenshuai.xi {
3834*53ee8cc1Swenshuai.xi     MsOS_ReadMemory();
3835*53ee8cc1Swenshuai.xi }
3836*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetDrvCtrlsBase(HVD_EX_Drv_Ctrl * pHVDCtrlsBase)3837*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetDrvCtrlsBase(HVD_EX_Drv_Ctrl *pHVDCtrlsBase)
3838*53ee8cc1Swenshuai.xi {
3839*53ee8cc1Swenshuai.xi     _pHVDCtrls = pHVDCtrlsBase;
3840*53ee8cc1Swenshuai.xi }
3841*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_CheckMIUSel(MS_BOOL bChange)3842*53ee8cc1Swenshuai.xi void HAL_HVD_EX_CheckMIUSel(MS_BOOL bChange)
3843*53ee8cc1Swenshuai.xi {
3844*53ee8cc1Swenshuai.xi     return;
3845*53ee8cc1Swenshuai.xi }
3846*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetHWVersionID(void)3847*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetHWVersionID(void)
3848*53ee8cc1Swenshuai.xi {
3849*53ee8cc1Swenshuai.xi     return _HVD_Read2Byte(HVD_REG_REV_ID);
3850*53ee8cc1Swenshuai.xi }
3851*53ee8cc1Swenshuai.xi 
3852*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Init_Share_Mem(void)3853*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_Init_Share_Mem(void)
3854*53ee8cc1Swenshuai.xi {
3855*53ee8cc1Swenshuai.xi #if (defined(MSOS_TYPE_LINUX) || defined(MSOS_TYPE_ECOS) || defined(MSOS_TYPE_LINUX_KERNEL))
3856*53ee8cc1Swenshuai.xi #if !defined(SUPPORT_X_MODEL_FEATURE)
3857*53ee8cc1Swenshuai.xi     MS_U32 u32ShmId;
3858*53ee8cc1Swenshuai.xi     MS_VIRT u32Addr;
3859*53ee8cc1Swenshuai.xi     MS_U32 u32BufSize;
3860*53ee8cc1Swenshuai.xi 
3861*53ee8cc1Swenshuai.xi 
3862*53ee8cc1Swenshuai.xi     if (FALSE == MsOS_SHM_GetId( (MS_U8*)"Linux HVD HAL",
3863*53ee8cc1Swenshuai.xi                                           sizeof(HVD_Hal_CTX),
3864*53ee8cc1Swenshuai.xi                                           &u32ShmId,
3865*53ee8cc1Swenshuai.xi                                           &u32Addr,
3866*53ee8cc1Swenshuai.xi                                           &u32BufSize,
3867*53ee8cc1Swenshuai.xi                                           MSOS_SHM_QUERY))
3868*53ee8cc1Swenshuai.xi     {
3869*53ee8cc1Swenshuai.xi         if (FALSE == MsOS_SHM_GetId((MS_U8*)"Linux HVD HAL",
3870*53ee8cc1Swenshuai.xi                                              sizeof(HVD_Hal_CTX),
3871*53ee8cc1Swenshuai.xi                                              &u32ShmId,
3872*53ee8cc1Swenshuai.xi                                              &u32Addr,
3873*53ee8cc1Swenshuai.xi                                              &u32BufSize,
3874*53ee8cc1Swenshuai.xi                                              MSOS_SHM_CREATE))
3875*53ee8cc1Swenshuai.xi         {
3876*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("[%s]SHM allocation failed!!!use global structure instead!!!\n",__FUNCTION__);
3877*53ee8cc1Swenshuai.xi             if(pHVDHalContext == NULL)
3878*53ee8cc1Swenshuai.xi             {
3879*53ee8cc1Swenshuai.xi                 pHVDHalContext = &gHVDHalContext;
3880*53ee8cc1Swenshuai.xi                 memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
3881*53ee8cc1Swenshuai.xi                 _HVD_EX_Context_Init_HAL();
3882*53ee8cc1Swenshuai.xi                 HVD_PRINT("[%s]Global structure init Success!!!\n",__FUNCTION__);
3883*53ee8cc1Swenshuai.xi             }
3884*53ee8cc1Swenshuai.xi             else
3885*53ee8cc1Swenshuai.xi             {
3886*53ee8cc1Swenshuai.xi                 HVD_PRINT("[%s]Global structure exists!!!\n",__FUNCTION__);
3887*53ee8cc1Swenshuai.xi             }
3888*53ee8cc1Swenshuai.xi             //return FALSE;
3889*53ee8cc1Swenshuai.xi         }
3890*53ee8cc1Swenshuai.xi         else
3891*53ee8cc1Swenshuai.xi         {
3892*53ee8cc1Swenshuai.xi             memset((MS_U8*)u32Addr,0,sizeof(HVD_Hal_CTX));
3893*53ee8cc1Swenshuai.xi             pHVDHalContext = (HVD_Hal_CTX*)u32Addr; // for one process
3894*53ee8cc1Swenshuai.xi             _HVD_EX_Context_Init_HAL();
3895*53ee8cc1Swenshuai.xi         }
3896*53ee8cc1Swenshuai.xi     }
3897*53ee8cc1Swenshuai.xi     else
3898*53ee8cc1Swenshuai.xi     {
3899*53ee8cc1Swenshuai.xi         pHVDHalContext = (HVD_Hal_CTX*)u32Addr; // for another process
3900*53ee8cc1Swenshuai.xi     }
3901*53ee8cc1Swenshuai.xi #else
3902*53ee8cc1Swenshuai.xi     if(pHVDHalContext == NULL)
3903*53ee8cc1Swenshuai.xi     {
3904*53ee8cc1Swenshuai.xi         pHVDHalContext = &gHVDHalContext;
3905*53ee8cc1Swenshuai.xi         memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
3906*53ee8cc1Swenshuai.xi         _HVD_EX_Context_Init_HAL();
3907*53ee8cc1Swenshuai.xi     }
3908*53ee8cc1Swenshuai.xi #endif
3909*53ee8cc1Swenshuai.xi     _HAL_HVD_MutexCreate();
3910*53ee8cc1Swenshuai.xi #else
3911*53ee8cc1Swenshuai.xi     if(pHVDHalContext == NULL)
3912*53ee8cc1Swenshuai.xi     {
3913*53ee8cc1Swenshuai.xi         pHVDHalContext = &gHVDHalContext;
3914*53ee8cc1Swenshuai.xi         memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
3915*53ee8cc1Swenshuai.xi         _HVD_EX_Context_Init_HAL();
3916*53ee8cc1Swenshuai.xi     }
3917*53ee8cc1Swenshuai.xi #endif
3918*53ee8cc1Swenshuai.xi 
3919*53ee8cc1Swenshuai.xi     return TRUE;
3920*53ee8cc1Swenshuai.xi }
3921*53ee8cc1Swenshuai.xi 
3922*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetFreeStream(HAL_HVD_StreamType eStreamType)3923*53ee8cc1Swenshuai.xi HAL_HVD_StreamId HAL_HVD_EX_GetFreeStream(HAL_HVD_StreamType eStreamType)
3924*53ee8cc1Swenshuai.xi {
3925*53ee8cc1Swenshuai.xi     MS_U32 i = 0;
3926*53ee8cc1Swenshuai.xi 
3927*53ee8cc1Swenshuai.xi     if (eStreamType == E_HAL_HVD_MVC_STREAM)
3928*53ee8cc1Swenshuai.xi     {
3929*53ee8cc1Swenshuai.xi         if ((FALSE == pHVDHalContext->_stHVDStream[0].bUsed) && (FALSE == pHVDHalContext->_stHVDStream[1].bUsed))
3930*53ee8cc1Swenshuai.xi             return pHVDHalContext->_stHVDStream[0].eStreamId;
3931*53ee8cc1Swenshuai.xi     }
3932*53ee8cc1Swenshuai.xi     else if (eStreamType == E_HAL_HVD_MAIN_STREAM)
3933*53ee8cc1Swenshuai.xi     {
3934*53ee8cc1Swenshuai.xi         for (i = 0;
3935*53ee8cc1Swenshuai.xi              i <
3936*53ee8cc1Swenshuai.xi              ((E_HAL_HVD_MAIN_STREAM_MAX - E_HAL_HVD_MAIN_STREAM_BASE) +
3937*53ee8cc1Swenshuai.xi               (E_HAL_HVD_SUB_STREAM_MAX - E_HAL_HVD_SUB_STREAM_BASE)); i++)
3938*53ee8cc1Swenshuai.xi         {
3939*53ee8cc1Swenshuai.xi             if ((E_HAL_HVD_MAIN_STREAM_BASE & pHVDHalContext->_stHVDStream[i].eStreamId) && (FALSE == pHVDHalContext->_stHVDStream[i].bUsed))
3940*53ee8cc1Swenshuai.xi             {
3941*53ee8cc1Swenshuai.xi                 return pHVDHalContext->_stHVDStream[i].eStreamId;
3942*53ee8cc1Swenshuai.xi             }
3943*53ee8cc1Swenshuai.xi         }
3944*53ee8cc1Swenshuai.xi     }
3945*53ee8cc1Swenshuai.xi     else if (eStreamType == E_HAL_HVD_SUB_STREAM)
3946*53ee8cc1Swenshuai.xi     {
3947*53ee8cc1Swenshuai.xi         for (i = 0;
3948*53ee8cc1Swenshuai.xi              i <
3949*53ee8cc1Swenshuai.xi              ((E_HAL_HVD_MAIN_STREAM_MAX - E_HAL_HVD_MAIN_STREAM_BASE) +
3950*53ee8cc1Swenshuai.xi               (E_HAL_HVD_SUB_STREAM_MAX - E_HAL_HVD_SUB_STREAM_BASE)); i++)
3951*53ee8cc1Swenshuai.xi         {
3952*53ee8cc1Swenshuai.xi             if ((E_HAL_HVD_SUB_STREAM_BASE & pHVDHalContext->_stHVDStream[i].eStreamId) && (FALSE == pHVDHalContext->_stHVDStream[i].bUsed))
3953*53ee8cc1Swenshuai.xi             {
3954*53ee8cc1Swenshuai.xi                 return pHVDHalContext->_stHVDStream[i].eStreamId;
3955*53ee8cc1Swenshuai.xi             }
3956*53ee8cc1Swenshuai.xi         }
3957*53ee8cc1Swenshuai.xi     }
3958*53ee8cc1Swenshuai.xi #ifdef VDEC3
3959*53ee8cc1Swenshuai.xi     else if ((eStreamType >= E_HAL_HVD_N_STREAM) && (eStreamType < E_HAL_HVD_N_STREAM + HAL_HVD_EX_MAX_SUPPORT_STREAM))
3960*53ee8cc1Swenshuai.xi     {
3961*53ee8cc1Swenshuai.xi         i = eStreamType - E_HAL_HVD_N_STREAM;
3962*53ee8cc1Swenshuai.xi         if (!pHVDHalContext->_stHVDStream[i].bUsed)
3963*53ee8cc1Swenshuai.xi             return pHVDHalContext->_stHVDStream[i].eStreamId;
3964*53ee8cc1Swenshuai.xi     }
3965*53ee8cc1Swenshuai.xi #endif
3966*53ee8cc1Swenshuai.xi 
3967*53ee8cc1Swenshuai.xi     return E_HAL_HVD_STREAM_NONE;
3968*53ee8cc1Swenshuai.xi }
3969*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_PowerCtrl(MS_BOOL bEnable)3970*53ee8cc1Swenshuai.xi void HAL_HVD_EX_PowerCtrl(MS_BOOL bEnable)
3971*53ee8cc1Swenshuai.xi {
3972*53ee8cc1Swenshuai.xi     if (bEnable)
3973*53ee8cc1Swenshuai.xi     {
3974*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD, ~TOP_CKG_HVD_DIS, TOP_CKG_HVD_DIS);
3975*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VP8, ~TOP_CKG_VP8_DIS, TOP_CKG_VP8_DIS);
3976*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_AEC, ~TOP_CKG_HVD_AEC_DIS, TOP_CKG_HVD_AEC_DIS);
3977*53ee8cc1Swenshuai.xi         //_HVD_WriteWordMask(REG_TOP_HVD_IDB, ~TOP_CKG_HVD_IDB_DIS, TOP_CKG_HVD_IDB_DIS);
3978*53ee8cc1Swenshuai.xi     }
3979*53ee8cc1Swenshuai.xi     else
3980*53ee8cc1Swenshuai.xi     {
3981*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_HVD_DIS, TOP_CKG_HVD_DIS);
3982*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VP8, TOP_CKG_VP8_DIS, TOP_CKG_VP8_DIS);
3983*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_DIS, TOP_CKG_HVD_AEC_DIS);
3984*53ee8cc1Swenshuai.xi         //_HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_DIS, TOP_CKG_HVD_IDB_DIS);
3985*53ee8cc1Swenshuai.xi     }
3986*53ee8cc1Swenshuai.xi 
3987*53ee8cc1Swenshuai.xi     // fix to not inverse
3988*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(REG_TOP_HVD, ~TOP_CKG_HVD_INV, TOP_CKG_HVD_INV);
3989*53ee8cc1Swenshuai.xi 
3990*53ee8cc1Swenshuai.xi     switch (pHVDHalContext->u32HVDClockType)
3991*53ee8cc1Swenshuai.xi     {
3992*53ee8cc1Swenshuai.xi         #if 0  //for overclocking
3993*53ee8cc1Swenshuai.xi         case 432:
3994*53ee8cc1Swenshuai.xi         {
3995*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_432MHZ,     TOP_CKG_HVD_CLK_MASK);
3996*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_480MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
3997*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_320MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
3998*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_320MHZ,     TOP_CKG_VP8_CLK_MASK);
3999*53ee8cc1Swenshuai.xi             break;
4000*53ee8cc1Swenshuai.xi         }
4001*53ee8cc1Swenshuai.xi         #endif
4002*53ee8cc1Swenshuai.xi         case 384:
4003*53ee8cc1Swenshuai.xi         {
4004*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_384MHZ,     TOP_CKG_HVD_CLK_MASK);
4005*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_432MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4006*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_288MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4007*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_288MHZ,     TOP_CKG_VP8_CLK_MASK);
4008*53ee8cc1Swenshuai.xi             break;
4009*53ee8cc1Swenshuai.xi         }
4010*53ee8cc1Swenshuai.xi         case 345:
4011*53ee8cc1Swenshuai.xi         {
4012*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_345MHZ,     TOP_CKG_HVD_CLK_MASK);
4013*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_384MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4014*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_288MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4015*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_288MHZ,     TOP_CKG_VP8_CLK_MASK);
4016*53ee8cc1Swenshuai.xi             break;
4017*53ee8cc1Swenshuai.xi         }
4018*53ee8cc1Swenshuai.xi         case 320:
4019*53ee8cc1Swenshuai.xi         {
4020*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_320MHZ,     TOP_CKG_HVD_CLK_MASK);
4021*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_345MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4022*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_288MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4023*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_288MHZ,     TOP_CKG_VP8_CLK_MASK);
4024*53ee8cc1Swenshuai.xi             break;
4025*53ee8cc1Swenshuai.xi         }
4026*53ee8cc1Swenshuai.xi         case 288:
4027*53ee8cc1Swenshuai.xi         {
4028*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_288MHZ,     TOP_CKG_HVD_CLK_MASK);
4029*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_320MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4030*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_288MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4031*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_288MHZ,     TOP_CKG_VP8_CLK_MASK);
4032*53ee8cc1Swenshuai.xi             break;
4033*53ee8cc1Swenshuai.xi         }
4034*53ee8cc1Swenshuai.xi         case 240:
4035*53ee8cc1Swenshuai.xi         {
4036*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_240MHZ,     TOP_CKG_HVD_CLK_MASK);
4037*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_320MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4038*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_240MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4039*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_240MHZ,     TOP_CKG_VP8_CLK_MASK);
4040*53ee8cc1Swenshuai.xi             break;
4041*53ee8cc1Swenshuai.xi         }
4042*53ee8cc1Swenshuai.xi         case 216:
4043*53ee8cc1Swenshuai.xi         {
4044*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_216MHZ,     TOP_CKG_HVD_CLK_MASK);
4045*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_240MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4046*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_216MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4047*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_216MHZ,     TOP_CKG_VP8_CLK_MASK);
4048*53ee8cc1Swenshuai.xi             break;
4049*53ee8cc1Swenshuai.xi         }
4050*53ee8cc1Swenshuai.xi         case 172:
4051*53ee8cc1Swenshuai.xi         {
4052*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_172MHZ,     TOP_CKG_HVD_CLK_MASK);
4053*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_216MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4054*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_216MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4055*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_216MHZ,     TOP_CKG_VP8_CLK_MASK);
4056*53ee8cc1Swenshuai.xi             break;
4057*53ee8cc1Swenshuai.xi         }
4058*53ee8cc1Swenshuai.xi 
4059*53ee8cc1Swenshuai.xi         default:
4060*53ee8cc1Swenshuai.xi         {
4061*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_384MHZ,     TOP_CKG_HVD_CLK_MASK);
4062*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_432MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4063*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_288MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4064*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_288MHZ,     TOP_CKG_VP8_CLK_MASK);
4065*53ee8cc1Swenshuai.xi             break;
4066*53ee8cc1Swenshuai.xi         }
4067*53ee8cc1Swenshuai.xi     }
4068*53ee8cc1Swenshuai.xi 
4069*53ee8cc1Swenshuai.xi     return;
4070*53ee8cc1Swenshuai.xi }
4071*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitRegBase(MS_VIRT u32RegBase)4072*53ee8cc1Swenshuai.xi void HAL_HVD_EX_InitRegBase(MS_VIRT u32RegBase)
4073*53ee8cc1Swenshuai.xi {
4074*53ee8cc1Swenshuai.xi     u32HVDRegOSBase = u32RegBase;
4075*53ee8cc1Swenshuai.xi     HAL_VPU_EX_InitRegBase(u32RegBase);
4076*53ee8cc1Swenshuai.xi }
4077*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetPreCtrlVariables(MS_U32 u32Id,MS_VIRT drvprectrl)4078*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetPreCtrlVariables(MS_U32 u32Id,MS_VIRT drvprectrl)
4079*53ee8cc1Swenshuai.xi {
4080*53ee8cc1Swenshuai.xi     HVD_Pre_Ctrl *pHVDPreCtrl_in = (HVD_Pre_Ctrl*)drvprectrl;
4081*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4082*53ee8cc1Swenshuai.xi     pHVDHalContext->pHVDPreCtrl_Hal[u8Idx] = pHVDPreCtrl_in;
4083*53ee8cc1Swenshuai.xi }
4084*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitVariables(MS_U32 u32Id)4085*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitVariables(MS_U32 u32Id)
4086*53ee8cc1Swenshuai.xi {
4087*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4088*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = NULL;
4089*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4090*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4091*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
4092*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
4093*53ee8cc1Swenshuai.xi 
4094*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr   = 0;
4095*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt   = 0;
4096*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum  = 0;
4097*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex   = 0;
4098*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32FreeData     = 0xFFFF;
4099*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].bfirstGetFrmInfoDone = TRUE;
4100*53ee8cc1Swenshuai.xi     int i;
4101*53ee8cc1Swenshuai.xi     for(i = 0; i<HAL_HVD_EX_MAX_SUPPORT_STREAM;i++)
4102*53ee8cc1Swenshuai.xi         pHVDHalContext->_s32VDEC_BBU_TaskId[i] = -1;
4103*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4104*53ee8cc1Swenshuai.xi     if(bMVC)
4105*53ee8cc1Swenshuai.xi     {
4106*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32PTSPreWptr   = 0;
4107*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32PTSByteCnt   = 0;
4108*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUWptr      = 0;
4109*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum  = 0;
4110*53ee8cc1Swenshuai.xi     }
4111*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
4112*53ee8cc1Swenshuai.xi 
4113*53ee8cc1Swenshuai.xi     // set a local copy of FW code address; assuming there is only one copy of FW,
4114*53ee8cc1Swenshuai.xi     // no matter how many task will be created.
4115*53ee8cc1Swenshuai.xi 
4116*53ee8cc1Swenshuai.xi     pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4117*53ee8cc1Swenshuai.xi 
4118*53ee8cc1Swenshuai.xi     memset((void *) (pHVDHalContext->g_hvd_nal_fill_pair), 0, 16);
4119*53ee8cc1Swenshuai.xi 
4120*53ee8cc1Swenshuai.xi     // global variables
4121*53ee8cc1Swenshuai.xi     pHVDHalContext->u32HVDCmdTimeout = pCtrl->u32CmdTimeout;
4122*53ee8cc1Swenshuai.xi 
4123*53ee8cc1Swenshuai.xi 
4124*53ee8cc1Swenshuai.xi //    pHVDHalContext->u32VPUClockType = (MS_U32) pCtrl->InitParams.u16DecoderClock;
4125*53ee8cc1Swenshuai.xi //    pHVDHalContext->u32HVDClockType = (MS_U32) pCtrl->InitParams.u16DecoderClock;
4126*53ee8cc1Swenshuai.xi     // Create mutex
4127*53ee8cc1Swenshuai.xi     //_HAL_HVD_MutexCreate();
4128*53ee8cc1Swenshuai.xi 
4129*53ee8cc1Swenshuai.xi     // fill HVD init variables
4130*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4131*53ee8cc1Swenshuai.xi     {
4132*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = VP8_BBU_DRAM_TBL_ENTRY;
4133*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = VP8_BBU_DRAM_TBL_ENTRY_TH;
4134*53ee8cc1Swenshuai.xi     }
4135*53ee8cc1Swenshuai.xi     else
4136*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
4137*53ee8cc1Swenshuai.xi     if (((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)
4138*53ee8cc1Swenshuai.xi     {
4139*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = RVD_BBU_DRAM_TBL_ENTRY;
4140*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = RVD_BBU_DRAM_TBL_ENTRY_TH;
4141*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
4142*53ee8cc1Swenshuai.xi         pHVDHalContext->u32RV_VLCTableAddr = 0;
4143*53ee8cc1Swenshuai.xi #else
4144*53ee8cc1Swenshuai.xi         if (pCtrl->MemMap.u32FrameBufSize > RV_VLC_TABLE_SIZE)
4145*53ee8cc1Swenshuai.xi         {
4146*53ee8cc1Swenshuai.xi             pHVDHalContext->u32RV_VLCTableAddr = pCtrl->MemMap.u32FrameBufSize - RV_VLC_TABLE_SIZE;
4147*53ee8cc1Swenshuai.xi             pCtrl->MemMap.u32FrameBufSize -= RV_VLC_TABLE_SIZE;
4148*53ee8cc1Swenshuai.xi         }
4149*53ee8cc1Swenshuai.xi         else
4150*53ee8cc1Swenshuai.xi         {
4151*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("HAL_HVD_EX_InitVariables failed: frame buffer size too small. FB:%x min:%x\n",
4152*53ee8cc1Swenshuai.xi                         (MS_U32) pCtrl->MemMap.u32FrameBufSize, (MS_U32) RV_VLC_TABLE_SIZE);
4153*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_INVALID_PARAMETER;
4154*53ee8cc1Swenshuai.xi         }
4155*53ee8cc1Swenshuai.xi #endif
4156*53ee8cc1Swenshuai.xi     }
4157*53ee8cc1Swenshuai.xi     else
4158*53ee8cc1Swenshuai.xi #endif
4159*53ee8cc1Swenshuai.xi     {
4160*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = HVD_BBU_DRAM_TBL_ENTRY;
4161*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = HVD_BBU_DRAM_TBL_ENTRY_TH;
4162*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4163*53ee8cc1Swenshuai.xi         if(bMVC)
4164*53ee8cc1Swenshuai.xi         {
4165*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum = MVC_BBU_DRAM_TBL_ENTRY;
4166*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNumTH = MVC_BBU_DRAM_TBL_ENTRY_TH;
4167*53ee8cc1Swenshuai.xi         }
4168*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
4169*53ee8cc1Swenshuai.xi         pHVDHalContext->u32RV_VLCTableAddr = 0;
4170*53ee8cc1Swenshuai.xi     }
4171*53ee8cc1Swenshuai.xi 
4172*53ee8cc1Swenshuai.xi     if ((HAL_VPU_EX_GetShareInfoAddr(u32Id) != 0xFFFFFFFF)
4173*53ee8cc1Swenshuai.xi         || ((MS_VIRT) (pCtrl->MemMap.u32CodeBufVAddr <= (MS_VIRT) pShm) && ((MS_VIRT) pShm <= (pCtrl->MemMap.u32CodeBufVAddr + pCtrl->MemMap.u32CodeBufSize)))
4174*53ee8cc1Swenshuai.xi         || ((MS_VIRT) (pCtrl->MemMap.u32BitstreamBufVAddr <= (MS_VIRT) pShm) && ((MS_VIRT) pShm <= (pCtrl->MemMap.u32BitstreamBufVAddr + pCtrl->MemMap.u32BitstreamBufSize)))
4175*53ee8cc1Swenshuai.xi         || ((MS_VIRT) (pCtrl->MemMap.u32FrameBufVAddr <= (MS_VIRT) pShm) && ((MS_VIRT) pShm <= (pCtrl->MemMap.u32FrameBufVAddr + pCtrl->MemMap.u32FrameBufSize))))
4176*53ee8cc1Swenshuai.xi     {
4177*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("input memory: Code addr=0x%lx, Bits addr=0x%lx, FB addr=0x%lx, Miu1base=0x%lx, Miu2base=0x%lx\n",
4178*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32CodeBufAddr,
4179*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32FrameBufAddr,
4180*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32BitstreamBufAddr,
4181*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32MIU1BaseAddr,
4182*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32MIU2BaseAddr);
4183*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4184*53ee8cc1Swenshuai.xi         if(bMVC)
4185*53ee8cc1Swenshuai.xi         {
4186*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pHVDCtrl_in_sub = _HVD_EX_GetDrvCtrl(u32Id+0x00011000);
4187*53ee8cc1Swenshuai.xi             if (( (pHVDCtrl_in_sub->MemMap.u32BitstreamBufVAddr) <=  (MS_VIRT)pShm)&& ( (MS_VIRT)pShm <= ((pHVDCtrl_in_sub->MemMap.u32BitstreamBufVAddr )+ pHVDCtrl_in_sub->MemMap.u32BitstreamBufSize)))
4188*53ee8cc1Swenshuai.xi             {
4189*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("[MVC] Bitstream2: 0x%lx.\n", (unsigned long) pCtrl->MemMap.u32BitstreamBufAddr);
4190*53ee8cc1Swenshuai.xi             }
4191*53ee8cc1Swenshuai.xi         }
4192*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
4193*53ee8cc1Swenshuai.xi 
4194*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_SUCCESS;
4195*53ee8cc1Swenshuai.xi     }
4196*53ee8cc1Swenshuai.xi     else
4197*53ee8cc1Swenshuai.xi     {
4198*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("failed: Shm addr=0x%lx, Code addr=0x%lx, Bits addr=0x%lx, FB addr=0x%lx, Miu1base=0x%lx, Miu2base=0x%lx\n",
4199*53ee8cc1Swenshuai.xi                     (unsigned long)MS_VA2PA((MS_VIRT)pShm),
4200*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32CodeBufAddr,
4201*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32FrameBufAddr,
4202*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32BitstreamBufAddr,
4203*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32MIU1BaseAddr,
4204*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32MIU2BaseAddr);
4205*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_INVALID_PARAMETER;
4206*53ee8cc1Swenshuai.xi     }
4207*53ee8cc1Swenshuai.xi }
4208*53ee8cc1Swenshuai.xi 
4209*53ee8cc1Swenshuai.xi #ifdef VDEC3
HAL_HVD_EX_InitShareMem(MS_U32 u32Id,MS_BOOL bFWdecideFB,MS_BOOL bCMAUsed)4210*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitShareMem(MS_U32 u32Id, MS_BOOL bFWdecideFB, MS_BOOL bCMAUsed)
4211*53ee8cc1Swenshuai.xi #else
4212*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitShareMem(MS_U32 u32Id)
4213*53ee8cc1Swenshuai.xi #endif
4214*53ee8cc1Swenshuai.xi {
4215*53ee8cc1Swenshuai.xi     MS_U32 u32Addr = 0;
4216*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4217*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4218*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4219*53ee8cc1Swenshuai.xi 
4220*53ee8cc1Swenshuai.xi     MS_U32 u32TmpStartOffset;
4221*53ee8cc1Swenshuai.xi     MS_U8  u8TmpMiuSel;
4222*53ee8cc1Swenshuai.xi 
4223*53ee8cc1Swenshuai.xi 
4224*53ee8cc1Swenshuai.xi     memset(pShm, 0, sizeof(HVD_ShareMem));
4225*53ee8cc1Swenshuai.xi 
4226*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8TmpMiuSel, u32Addr, pCtrl->MemMap.u32FrameBufAddr);
4227*53ee8cc1Swenshuai.xi 
4228*53ee8cc1Swenshuai.xi     pShm->u32FrameRate = pCtrl->InitParams.u32FrameRate;
4229*53ee8cc1Swenshuai.xi     pShm->u32FrameRateBase = pCtrl->InitParams.u32FrameRateBase;
4230*53ee8cc1Swenshuai.xi #ifdef VDEC3
4231*53ee8cc1Swenshuai.xi     if (bFWdecideFB || bCMAUsed)
4232*53ee8cc1Swenshuai.xi     {
4233*53ee8cc1Swenshuai.xi         pShm->u32FrameBufAddr = 0;
4234*53ee8cc1Swenshuai.xi         pShm->u32FrameBufSize = 0;
4235*53ee8cc1Swenshuai.xi     }
4236*53ee8cc1Swenshuai.xi     else
4237*53ee8cc1Swenshuai.xi #endif
4238*53ee8cc1Swenshuai.xi     {
4239*53ee8cc1Swenshuai.xi         pShm->u32FrameBufAddr = u32Addr;
4240*53ee8cc1Swenshuai.xi         pShm->u32FrameBufSize = pCtrl->MemMap.u32FrameBufSize;
4241*53ee8cc1Swenshuai.xi     }
4242*53ee8cc1Swenshuai.xi 
4243*53ee8cc1Swenshuai.xi     // FIXME: need to use the avaliable task resource instead of using next task resource
4244*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC_DV)
4245*53ee8cc1Swenshuai.xi         pShm->u8ExternalHeapIdx = u8Idx + 1;
4246*53ee8cc1Swenshuai.xi     else
4247*53ee8cc1Swenshuai.xi         pShm->u8ExternalHeapIdx = 0xFF;
4248*53ee8cc1Swenshuai.xi     pShm->DispInfo.u16DispWidth = 1;
4249*53ee8cc1Swenshuai.xi     pShm->DispInfo.u16DispHeight = 1;
4250*53ee8cc1Swenshuai.xi     pShm->u32CodecType = pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK;
4251*53ee8cc1Swenshuai.xi     pShm->u32CPUClock = pHVDHalContext->u32VPUClockType;
4252*53ee8cc1Swenshuai.xi     pShm->u32UserCCIdxWrtPtr = 0xFFFFFFFF;
4253*53ee8cc1Swenshuai.xi     pShm->DispFrmInfo.u32TimeStamp = 0xFFFFFFFF;
4254*53ee8cc1Swenshuai.xi     //Chip info
4255*53ee8cc1Swenshuai.xi     pShm->u16ChipID = E_MSTAR_CHIP_MOONEY;
4256*53ee8cc1Swenshuai.xi     pShm->u16ChipECONum = pCtrl->InitParams.u16ChipECONum;
4257*53ee8cc1Swenshuai.xi     // PreSetControl
4258*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->bOnePendingBuffer)
4259*53ee8cc1Swenshuai.xi     {
4260*53ee8cc1Swenshuai.xi         pShm->u32PreSetControl |= PRESET_ONE_PENDING_BUFFER;
4261*53ee8cc1Swenshuai.xi     }
4262*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->bVP94k2kCheck)
4263*53ee8cc1Swenshuai.xi     {
4264*53ee8cc1Swenshuai.xi         pShm->u32PreSetControl |= PRESET_VP9_4K2K_CHECK;
4265*53ee8cc1Swenshuai.xi     }
4266*53ee8cc1Swenshuai.xi     pShm->bUseTSPInBBUMode = FALSE;
4267*53ee8cc1Swenshuai.xi 
4268*53ee8cc1Swenshuai.xi 
4269*53ee8cc1Swenshuai.xi     if ((pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.bEnable) &&
4270*53ee8cc1Swenshuai.xi         ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC))
4271*53ee8cc1Swenshuai.xi     {
4272*53ee8cc1Swenshuai.xi         pShm->u32PreSetControl |= PRESET_IAP_GN_SHARE_BW_MODE;
4273*53ee8cc1Swenshuai.xi 
4274*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32Addr, pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufAddr);
4275*53ee8cc1Swenshuai.xi 
4276*53ee8cc1Swenshuai.xi         pShm->u32IapGnBufAddr = u32Addr;
4277*53ee8cc1Swenshuai.xi         pShm->u32IapGnBufSize = pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufSize;
4278*53ee8cc1Swenshuai.xi 
4279*53ee8cc1Swenshuai.xi     }
4280*53ee8cc1Swenshuai.xi 
4281*53ee8cc1Swenshuai.xi     pShm->u8CodecFeature &= ~E_VDEC_MFCODEC_MASK;
4282*53ee8cc1Swenshuai.xi     switch(pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->eMFCodecMode)
4283*53ee8cc1Swenshuai.xi     {
4284*53ee8cc1Swenshuai.xi         case E_HVD_DEF_MFCODEC_DEFAULT:
4285*53ee8cc1Swenshuai.xi             pShm->u8CodecFeature |= E_VDEC_MFCODEC_DEFAULT;
4286*53ee8cc1Swenshuai.xi             break;
4287*53ee8cc1Swenshuai.xi         case E_HVD_DEF_MFCODEC_FORCE_ENABLE:
4288*53ee8cc1Swenshuai.xi             pShm->u8CodecFeature |= E_VDEC_MFCODEC_FORCE_ENABLE;
4289*53ee8cc1Swenshuai.xi             break;
4290*53ee8cc1Swenshuai.xi         case E_HVD_DEF_MFCODEC_FORCE_DISABLE:
4291*53ee8cc1Swenshuai.xi             pShm->u8CodecFeature |= E_VDEC_MFCODEC_FORCE_DISABLE;
4292*53ee8cc1Swenshuai.xi             break;
4293*53ee8cc1Swenshuai.xi         default:
4294*53ee8cc1Swenshuai.xi             pShm->u8CodecFeature |= E_VDEC_MFCODEC_DEFAULT;
4295*53ee8cc1Swenshuai.xi     }
4296*53ee8cc1Swenshuai.xi 
4297*53ee8cc1Swenshuai.xi     pShm->u8CodecFeature &= ~E_VDEC_DOLBY_VISION_SINGLE_LAYER_MODE;
4298*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bDVSingleLayerMode)
4299*53ee8cc1Swenshuai.xi         pShm->u8CodecFeature |= E_VDEC_DOLBY_VISION_SINGLE_LAYER_MODE;
4300*53ee8cc1Swenshuai.xi 
4301*53ee8cc1Swenshuai.xi     pShm->u8CodecFeature &= ~E_VDEC_FORCE_8BITS_MASK;
4302*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bForce8BitMode)
4303*53ee8cc1Swenshuai.xi         pShm->u8CodecFeature |= E_VDEC_FORCE_8BITS_MODE;
4304*53ee8cc1Swenshuai.xi     pShm->u8CodecFeature &= ~E_VDEC_FORCE_MAIN_PROFILE_MASK;
4305*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->eVdecFeature & 1)
4306*53ee8cc1Swenshuai.xi         pShm->u8CodecFeature |= E_VDEC_FORCE_MAIN_PROFILE;
4307*53ee8cc1Swenshuai.xi 
4308*53ee8cc1Swenshuai.xi     //pShm->bColocateBBUMode = pCtrl->InitParams.bColocateBBUMode;//johnny.ko
4309*53ee8cc1Swenshuai.xi     //pShm->bColocateBBUMode = _stHVDPreSet[u8Idx].bColocateBBUMode;//johnny.ko
4310*53ee8cc1Swenshuai.xi     if(_stHVDPreSet[u8Idx].bColocateBBUMode)
4311*53ee8cc1Swenshuai.xi         pShm->u8BBUMode = E_HVD_FW_AUTO_BBU_MODE;
4312*53ee8cc1Swenshuai.xi     else
4313*53ee8cc1Swenshuai.xi         pShm->u8BBUMode = E_HVD_DRV_AUTO_BBU_MODE;
4314*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK) == E_HVD_INIT_MAIN_FILE_RAW)
4315*53ee8cc1Swenshuai.xi     {
4316*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_DUAL_ES_MASK) == E_HVD_INIT_DUAL_ES_ENABLE)
4317*53ee8cc1Swenshuai.xi         {
4318*53ee8cc1Swenshuai.xi             pShm->u8SrcMode = E_HVD_SRC_MODE_FILE_DUAL_ES;
4319*53ee8cc1Swenshuai.xi         }
4320*53ee8cc1Swenshuai.xi         else
4321*53ee8cc1Swenshuai.xi         {
4322*53ee8cc1Swenshuai.xi             pShm->u8SrcMode = E_HVD_SRC_MODE_FILE;
4323*53ee8cc1Swenshuai.xi         }
4324*53ee8cc1Swenshuai.xi     }
4325*53ee8cc1Swenshuai.xi     else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK) == E_HVD_INIT_MAIN_FILE_TS)
4326*53ee8cc1Swenshuai.xi     {
4327*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_DUAL_ES_MASK) == E_HVD_INIT_DUAL_ES_ENABLE)
4328*53ee8cc1Swenshuai.xi         {
4329*53ee8cc1Swenshuai.xi             pShm->u8SrcMode = E_HVD_SRC_MODE_TS_FILE_DUAL_ES;
4330*53ee8cc1Swenshuai.xi         }
4331*53ee8cc1Swenshuai.xi         else
4332*53ee8cc1Swenshuai.xi         {
4333*53ee8cc1Swenshuai.xi         pShm->u8SrcMode = E_HVD_SRC_MODE_TS_FILE;
4334*53ee8cc1Swenshuai.xi     }
4335*53ee8cc1Swenshuai.xi     }
4336*53ee8cc1Swenshuai.xi     else
4337*53ee8cc1Swenshuai.xi     {
4338*53ee8cc1Swenshuai.xi         pShm->u8SrcMode = E_HVD_SRC_MODE_DTV;
4339*53ee8cc1Swenshuai.xi     }
4340*53ee8cc1Swenshuai.xi 
4341*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4342*53ee8cc1Swenshuai.xi     {
4343*53ee8cc1Swenshuai.xi        pShm->bHVDIMIEnable = TRUE;  //AVC FW enable IMI only for 4k2k
4344*53ee8cc1Swenshuai.xi     }
4345*53ee8cc1Swenshuai.xi 
4346*53ee8cc1Swenshuai.xi     #if 0
4347*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bEnableDynamicCMA)
4348*53ee8cc1Swenshuai.xi     {
4349*53ee8cc1Swenshuai.xi         pShm->u8CodecFeature |= E_VDEC_DYNAMIC_CMA_MODE;
4350*53ee8cc1Swenshuai.xi     }
4351*53ee8cc1Swenshuai.xi     #endif
4352*53ee8cc1Swenshuai.xi 
4353*53ee8cc1Swenshuai.xi     if((E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))  ||
4354*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
4355*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))  ||
4356*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_AVS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))  ||
4357*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_RM == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))   ||
4358*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))  ||
4359*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_MJPEG== (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
4360*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_MVC== (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))   ||
4361*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
4362*53ee8cc1Swenshuai.xi     {
4363*53ee8cc1Swenshuai.xi         pShm->bUseWbMvop = 1;
4364*53ee8cc1Swenshuai.xi     }
4365*53ee8cc1Swenshuai.xi 
4366*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)
4367*53ee8cc1Swenshuai.xi         /*|| E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)*/)
4368*53ee8cc1Swenshuai.xi     {
4369*53ee8cc1Swenshuai.xi         if(!(pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->eVdecFeature & E_HVD_DEF_FEATURE_DISABLE_TEMPORAL_SCALABILITY))
4370*53ee8cc1Swenshuai.xi             pShm->u8CodecFeature |= E_VDEC_TEMPORAL_SCALABILITY_MODE;
4371*53ee8cc1Swenshuai.xi     }
4372*53ee8cc1Swenshuai.xi 
4373*53ee8cc1Swenshuai.xi #if 1//From T4 and the later chips, QDMA can support the address more than MIU1 base.
4374*53ee8cc1Swenshuai.xi 
4375*53ee8cc1Swenshuai.xi     #if (VPU_FORCE_MIU_MODE)
4376*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8TmpMiuSel, u32TmpStartOffset, pCtrl->MemMap.u32CodeBufAddr);
4377*53ee8cc1Swenshuai.xi 
4378*53ee8cc1Swenshuai.xi     pShm->u32FWBaseAddr = u32TmpStartOffset;
4379*53ee8cc1Swenshuai.xi 
4380*53ee8cc1Swenshuai.xi     #else
4381*53ee8cc1Swenshuai.xi     ///TODO:
4382*53ee8cc1Swenshuai.xi     /*
4383*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8TmpMiuSel, u32TmpStartOffset, pCtrl->MemMap.u32CodeBufAddr);
4384*53ee8cc1Swenshuai.xi 
4385*53ee8cc1Swenshuai.xi     if(u8TmpMiuSel == E_CHIP_MIU_0)
4386*53ee8cc1Swenshuai.xi     {
4387*53ee8cc1Swenshuai.xi         pShm->u32FWBaseAddr = pCtrl->MemMap.u32CodeBufAddr;
4388*53ee8cc1Swenshuai.xi     }
4389*53ee8cc1Swenshuai.xi     else if(u8TmpMiuSel == E_CHIP_MIU_1)
4390*53ee8cc1Swenshuai.xi     {
4391*53ee8cc1Swenshuai.xi         pShm->u32FWBaseAddr = u32TmpStartOffset | 0x40000000; ///TODO:
4392*53ee8cc1Swenshuai.xi     }
4393*53ee8cc1Swenshuai.xi     else if(u8TmpMiuSel == E_CHIP_MIU_2)
4394*53ee8cc1Swenshuai.xi     {
4395*53ee8cc1Swenshuai.xi         pShm->u32FWBaseAddr = u32TmpStartOffset | 0x80000000; ///TODO:
4396*53ee8cc1Swenshuai.xi     }
4397*53ee8cc1Swenshuai.xi     */
4398*53ee8cc1Swenshuai.xi     #endif
4399*53ee8cc1Swenshuai.xi     //printf("<DBG>QDMA Addr = %lx <<<<<<<<<<<<<<<<<<<<<<<<\n",pShm->u32FWBaseAddr);
4400*53ee8cc1Swenshuai.xi #else
4401*53ee8cc1Swenshuai.xi     u32Addr = pCtrl->MemMap.u32CodeBufAddr;
4402*53ee8cc1Swenshuai.xi     if (u32Addr >= pCtrl->MemMap.u32MIU1BaseAddr)
4403*53ee8cc1Swenshuai.xi     {
4404*53ee8cc1Swenshuai.xi         u32Addr -= pCtrl->MemMap.u32MIU1BaseAddr;
4405*53ee8cc1Swenshuai.xi     }
4406*53ee8cc1Swenshuai.xi     pShm->u32FWBaseAddr = u32Addr;
4407*53ee8cc1Swenshuai.xi #endif
4408*53ee8cc1Swenshuai.xi 
4409*53ee8cc1Swenshuai.xi     // RM only
4410*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
4411*53ee8cc1Swenshuai.xi     if ((((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)
4412*53ee8cc1Swenshuai.xi         && (pCtrl->InitParams.pRVFileInfo != NULL))
4413*53ee8cc1Swenshuai.xi     {
4414*53ee8cc1Swenshuai.xi         MS_U32 i = 0;
4415*53ee8cc1Swenshuai.xi 
4416*53ee8cc1Swenshuai.xi         for (i = 0; i < HVD_RM_INIT_PICTURE_SIZE_NUMBER; i++)
4417*53ee8cc1Swenshuai.xi         {
4418*53ee8cc1Swenshuai.xi             pShm->pRM_PictureSize[i].u16Width = pCtrl->InitParams.pRVFileInfo->ulPicSizes_w[i];
4419*53ee8cc1Swenshuai.xi             pShm->pRM_PictureSize[i].u16Height = pCtrl->InitParams.pRVFileInfo->ulPicSizes_h[i];
4420*53ee8cc1Swenshuai.xi         }
4421*53ee8cc1Swenshuai.xi 
4422*53ee8cc1Swenshuai.xi         pShm->u8RM_Version = (MS_U8) pCtrl->InitParams.pRVFileInfo->RV_Version;
4423*53ee8cc1Swenshuai.xi         pShm->u8RM_NumSizes = (MS_U8) pCtrl->InitParams.pRVFileInfo->ulNumSizes;
4424*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
4425*53ee8cc1Swenshuai.xi         pShm->u32RM_VLCTableAddr = 0;
4426*53ee8cc1Swenshuai.xi //        HVD_EX_MSG_DBG("===== Set pShm->u32RM_VLCTableAddr = 0 in InitShareMem\n");
4427*53ee8cc1Swenshuai.xi #else
4428*53ee8cc1Swenshuai.xi         u32Addr = pCtrl->MemMap.u32FrameBufAddr + pHVDHalContext->u32RV_VLCTableAddr;
4429*53ee8cc1Swenshuai.xi 
4430*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32TmpStartOffset, u32Addr);
4431*53ee8cc1Swenshuai.xi         u32Addr = u32TmpStartOffset;
4432*53ee8cc1Swenshuai.xi 
4433*53ee8cc1Swenshuai.xi         pShm->u32RM_VLCTableAddr = u32Addr;
4434*53ee8cc1Swenshuai.xi #endif
4435*53ee8cc1Swenshuai.xi     }
4436*53ee8cc1Swenshuai.xi #endif
4437*53ee8cc1Swenshuai.xi 
4438*53ee8cc1Swenshuai.xi     if ((E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4439*53ee8cc1Swenshuai.xi      && (pCtrl->InitParams.pRVFileInfo != NULL))
4440*53ee8cc1Swenshuai.xi     {
4441*53ee8cc1Swenshuai.xi         pShm->pRM_PictureSize[0].u16Width = pCtrl->InitParams.pRVFileInfo->ulPicSizes_w[0];
4442*53ee8cc1Swenshuai.xi         pShm->pRM_PictureSize[0].u16Height = pCtrl->InitParams.pRVFileInfo->ulPicSizes_h[0];
4443*53ee8cc1Swenshuai.xi     }
4444*53ee8cc1Swenshuai.xi 
4445*53ee8cc1Swenshuai.xi     //if(pCtrl->InitParams.bColocateBBUMode)
4446*53ee8cc1Swenshuai.xi     if(_stHVDPreSet[u8Idx].bColocateBBUMode)
4447*53ee8cc1Swenshuai.xi     {
4448*53ee8cc1Swenshuai.xi           pShm->u32ColocateBBUWritePtr = pShm->u32ColocateBBUReadPtr =  pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
4449*53ee8cc1Swenshuai.xi     }
4450*53ee8cc1Swenshuai.xi 
4451*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
4452*53ee8cc1Swenshuai.xi     // Enable SW detile support for G2 VP9
4453*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4454*53ee8cc1Swenshuai.xi     {
4455*53ee8cc1Swenshuai.xi         pShm->u8FrmPostProcSupport |= E_HVD_POST_PROC_DETILE;
4456*53ee8cc1Swenshuai.xi     }
4457*53ee8cc1Swenshuai.xi #endif
4458*53ee8cc1Swenshuai.xi 
4459*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
4460*53ee8cc1Swenshuai.xi 
4461*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
4462*53ee8cc1Swenshuai.xi }
4463*53ee8cc1Swenshuai.xi #ifdef VDEC3
HAL_HVD_EX_InitRegCPU(MS_U32 u32Id,MS_BOOL bFWdecideFB)4464*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitRegCPU(MS_U32 u32Id, MS_BOOL bFWdecideFB)
4465*53ee8cc1Swenshuai.xi #else
4466*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitRegCPU(MS_U32 u32Id)
4467*53ee8cc1Swenshuai.xi #endif
4468*53ee8cc1Swenshuai.xi {
4469*53ee8cc1Swenshuai.xi     MS_BOOL bInitRet = FALSE;
4470*53ee8cc1Swenshuai.xi 
4471*53ee8cc1Swenshuai.xi #if 0
4472*53ee8cc1Swenshuai.xi     // check MVD power on
4473*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(REG_TOP_MVD) & (TOP_CKG_MHVD_DIS))
4474*53ee8cc1Swenshuai.xi     {
4475*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("HVD warning: MVD is not power on before HVD init.\n");
4476*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD, 0, TOP_CKG_MHVD_DIS);
4477*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
4478*53ee8cc1Swenshuai.xi     }
4479*53ee8cc1Swenshuai.xi     // Check VPU power on
4480*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(REG_TOP_VPU) & (TOP_CKG_VPU_DIS))
4481*53ee8cc1Swenshuai.xi     {
4482*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("HVD warning: VPU is not power on before HVD init.\n");
4483*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VPU, 0, TOP_CKG_VPU_DIS);
4484*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
4485*53ee8cc1Swenshuai.xi     }
4486*53ee8cc1Swenshuai.xi     // check HVD power on
4487*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(REG_TOP_HVD) & (TOP_CKG_HVD_DIS))
4488*53ee8cc1Swenshuai.xi     {
4489*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("HVD warning: HVD is not power on before HVD init.\n");
4490*53ee8cc1Swenshuai.xi         HAL_HVD_EX_PowerCtrl(TRUE);
4491*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
4492*53ee8cc1Swenshuai.xi     }
4493*53ee8cc1Swenshuai.xi #endif
4494*53ee8cc1Swenshuai.xi #ifdef VDEC3
4495*53ee8cc1Swenshuai.xi     bInitRet = _HVD_EX_SetRegCPU(u32Id, bFWdecideFB);
4496*53ee8cc1Swenshuai.xi #else
4497*53ee8cc1Swenshuai.xi     bInitRet = _HVD_EX_SetRegCPU(u32Id);
4498*53ee8cc1Swenshuai.xi #endif
4499*53ee8cc1Swenshuai.xi     if (!bInitRet)
4500*53ee8cc1Swenshuai.xi     {
4501*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
4502*53ee8cc1Swenshuai.xi     }
4503*53ee8cc1Swenshuai.xi 
4504*53ee8cc1Swenshuai.xi     bInitRet = HAL_HVD_EX_RstPTSCtrlVariable(u32Id);
4505*53ee8cc1Swenshuai.xi 
4506*53ee8cc1Swenshuai.xi     if (!bInitRet)
4507*53ee8cc1Swenshuai.xi     {
4508*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
4509*53ee8cc1Swenshuai.xi     }
4510*53ee8cc1Swenshuai.xi 
4511*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
4512*53ee8cc1Swenshuai.xi }
4513*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetHVDColBBUMode(MS_U32 u32Id,MS_BOOL bEnable)4514*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetHVDColBBUMode(MS_U32 u32Id, MS_BOOL bEnable)
4515*53ee8cc1Swenshuai.xi {
4516*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4517*53ee8cc1Swenshuai.xi 
4518*53ee8cc1Swenshuai.xi     _stHVDPreSet[u8Idx].bColocateBBUMode = bEnable;
4519*53ee8cc1Swenshuai.xi 
4520*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
4521*53ee8cc1Swenshuai.xi }
4522*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetData(MS_U32 u32Id,HVD_SetData u32type,MS_VIRT u32Data)4523*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetData(MS_U32 u32Id, HVD_SetData u32type, MS_VIRT u32Data)
4524*53ee8cc1Swenshuai.xi {
4525*53ee8cc1Swenshuai.xi     HVD_Return eRet = E_HVD_RETURN_SUCCESS;
4526*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4527*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4528*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = FALSE;
4529*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4530*53ee8cc1Swenshuai.xi     bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
4531*53ee8cc1Swenshuai.xi #endif
4532*53ee8cc1Swenshuai.xi 
4533*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4534*53ee8cc1Swenshuai.xi     MS_BOOL bDolbyVision = (E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
4535*53ee8cc1Swenshuai.xi 
4536*53ee8cc1Swenshuai.xi     switch (u32type)
4537*53ee8cc1Swenshuai.xi     {
4538*53ee8cc1Swenshuai.xi     // share memory
4539*53ee8cc1Swenshuai.xi         // switch
4540*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FRAMEBUF_ADDR:
4541*53ee8cc1Swenshuai.xi         {
4542*53ee8cc1Swenshuai.xi             pShm->u32FrameBufAddr = u32Data;
4543*53ee8cc1Swenshuai.xi             break;
4544*53ee8cc1Swenshuai.xi         }
4545*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FRAMEBUF_SIZE:
4546*53ee8cc1Swenshuai.xi         {
4547*53ee8cc1Swenshuai.xi             pShm->u32FrameBufSize = u32Data;
4548*53ee8cc1Swenshuai.xi             break;
4549*53ee8cc1Swenshuai.xi         }
4550*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FRAMEBUF2_ADDR:
4551*53ee8cc1Swenshuai.xi         {
4552*53ee8cc1Swenshuai.xi             pShm->u32FrameBuf2Addr = u32Data;
4553*53ee8cc1Swenshuai.xi             break;
4554*53ee8cc1Swenshuai.xi         }
4555*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FRAMEBUF2_SIZE:
4556*53ee8cc1Swenshuai.xi         {
4557*53ee8cc1Swenshuai.xi             pShm->u32FrameBuf2Size = u32Data;
4558*53ee8cc1Swenshuai.xi             break;
4559*53ee8cc1Swenshuai.xi         }
4560*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_MAX_CMA_SIZE:
4561*53ee8cc1Swenshuai.xi         {
4562*53ee8cc1Swenshuai.xi             pShm->u32MaxCMAFrameBufSize = u32Data;
4563*53ee8cc1Swenshuai.xi             break;
4564*53ee8cc1Swenshuai.xi         }
4565*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_MAX_CMA_SIZE2:
4566*53ee8cc1Swenshuai.xi         {
4567*53ee8cc1Swenshuai.xi             pShm->u32MaxCMAFrameBuf2Size = u32Data;
4568*53ee8cc1Swenshuai.xi             break;
4569*53ee8cc1Swenshuai.xi         }
4570*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_CMA_USED:
4571*53ee8cc1Swenshuai.xi         {
4572*53ee8cc1Swenshuai.xi             pShm->bCMA_Use = u32Data;
4573*53ee8cc1Swenshuai.xi             break;
4574*53ee8cc1Swenshuai.xi         }
4575*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_CMA_ALLOC_DONE:
4576*53ee8cc1Swenshuai.xi         {
4577*53ee8cc1Swenshuai.xi             pShm->bCMA_AllocDone = u32Data;
4578*53ee8cc1Swenshuai.xi             break;
4579*53ee8cc1Swenshuai.xi         }
4580*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_CMA_TWO_MIU:
4581*53ee8cc1Swenshuai.xi         {
4582*53ee8cc1Swenshuai.xi             pShm->bCMA_TwoMIU = u32Data;
4583*53ee8cc1Swenshuai.xi             break;
4584*53ee8cc1Swenshuai.xi         }
4585*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_RM_PICTURE_SIZES:
4586*53ee8cc1Swenshuai.xi         {
4587*53ee8cc1Swenshuai.xi             HVD_memcpy((volatile void *) pShm->pRM_PictureSize, (void *) ((HVD_PictureSize *) u32Data),
4588*53ee8cc1Swenshuai.xi                        HVD_RM_INIT_PICTURE_SIZE_NUMBER * sizeof(HVD_PictureSize));
4589*53ee8cc1Swenshuai.xi             break;
4590*53ee8cc1Swenshuai.xi         }
4591*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_ERROR_CODE:
4592*53ee8cc1Swenshuai.xi         {
4593*53ee8cc1Swenshuai.xi             pShm->u16ErrCode = (MS_U16) u32Data;
4594*53ee8cc1Swenshuai.xi             break;
4595*53ee8cc1Swenshuai.xi         }
4596*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISP_INFO_TH:
4597*53ee8cc1Swenshuai.xi         {
4598*53ee8cc1Swenshuai.xi             HVD_memcpy((volatile void *) &(pShm->DispThreshold), (void *) ((HVD_DISP_THRESHOLD *) u32Data),
4599*53ee8cc1Swenshuai.xi                        sizeof(HVD_DISP_THRESHOLD));
4600*53ee8cc1Swenshuai.xi             break;
4601*53ee8cc1Swenshuai.xi         }
4602*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FW_FLUSH_STATUS:
4603*53ee8cc1Swenshuai.xi         {
4604*53ee8cc1Swenshuai.xi             pShm->u8FlushStatus = (MS_U8)u32Data;
4605*53ee8cc1Swenshuai.xi             break;
4606*53ee8cc1Swenshuai.xi         }
4607*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DMX_FRAMERATE:
4608*53ee8cc1Swenshuai.xi         {
4609*53ee8cc1Swenshuai.xi             pShm->u32DmxFrameRate = u32Data;
4610*53ee8cc1Swenshuai.xi             break;
4611*53ee8cc1Swenshuai.xi         }
4612*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DMX_FRAMERATEBASE:
4613*53ee8cc1Swenshuai.xi         {
4614*53ee8cc1Swenshuai.xi             pShm->u32DmxFrameRateBase = u32Data;
4615*53ee8cc1Swenshuai.xi             break;
4616*53ee8cc1Swenshuai.xi         }
4617*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_MIU_SEL:
4618*53ee8cc1Swenshuai.xi         {
4619*53ee8cc1Swenshuai.xi             pShm->u32VDEC_MIU_SEL = u32Data;
4620*53ee8cc1Swenshuai.xi             break;
4621*53ee8cc1Swenshuai.xi         }
4622*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DV_XC_SHM_SIZE:
4623*53ee8cc1Swenshuai.xi         {
4624*53ee8cc1Swenshuai.xi             pShm->u32DolbyVisionXCShmSize = u32Data;
4625*53ee8cc1Swenshuai.xi             break;
4626*53ee8cc1Swenshuai.xi         }
4627*53ee8cc1Swenshuai.xi     // SRAM
4628*53ee8cc1Swenshuai.xi 
4629*53ee8cc1Swenshuai.xi     // Mailbox
4630*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_TRIGGER_DISP:     // HVD HI mbox 0
4631*53ee8cc1Swenshuai.xi         {
4632*53ee8cc1Swenshuai.xi             if (u32Data != 0)
4633*53ee8cc1Swenshuai.xi             {
4634*53ee8cc1Swenshuai.xi                 pShm->bEnableDispCtrl   = TRUE;
4635*53ee8cc1Swenshuai.xi                 pShm->bIsTrigDisp       = TRUE;
4636*53ee8cc1Swenshuai.xi             }
4637*53ee8cc1Swenshuai.xi             else
4638*53ee8cc1Swenshuai.xi             {
4639*53ee8cc1Swenshuai.xi                 pShm->bEnableDispCtrl   = FALSE;
4640*53ee8cc1Swenshuai.xi             }
4641*53ee8cc1Swenshuai.xi 
4642*53ee8cc1Swenshuai.xi             break;
4643*53ee8cc1Swenshuai.xi         }
4644*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_GET_DISP_INFO_START:
4645*53ee8cc1Swenshuai.xi         {
4646*53ee8cc1Swenshuai.xi             pShm->bSpsChange = FALSE;
4647*53ee8cc1Swenshuai.xi             break;
4648*53ee8cc1Swenshuai.xi         }
4649*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_VIRTUAL_BOX_WIDTH:
4650*53ee8cc1Swenshuai.xi         {
4651*53ee8cc1Swenshuai.xi             pShm->u32VirtualBoxWidth = u32Data;
4652*53ee8cc1Swenshuai.xi             break;
4653*53ee8cc1Swenshuai.xi         }
4654*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DV_INFO:
4655*53ee8cc1Swenshuai.xi         {
4656*53ee8cc1Swenshuai.xi             MS_U8 u8DVLevel = u32Data & 0x00ff;
4657*53ee8cc1Swenshuai.xi             MS_U8 u8DVProfile = (u32Data >> 8) & 0x00ff;
4658*53ee8cc1Swenshuai.xi 
4659*53ee8cc1Swenshuai.xi             pShm->u8DVLevelFromDriverAPI = u8DVLevel;
4660*53ee8cc1Swenshuai.xi             pShm->u8DVProfileFromDriverAPI = u8DVProfile;
4661*53ee8cc1Swenshuai.xi             break;
4662*53ee8cc1Swenshuai.xi         }
4663*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_VIRTUAL_BOX_HEIGHT:
4664*53ee8cc1Swenshuai.xi         {
4665*53ee8cc1Swenshuai.xi             pShm->u32VirtualBoxHeight = u32Data;
4666*53ee8cc1Swenshuai.xi             break;
4667*53ee8cc1Swenshuai.xi         }
4668*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISPQ_STATUS_VIEW:
4669*53ee8cc1Swenshuai.xi         {
4670*53ee8cc1Swenshuai.xi             if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_INIT)
4671*53ee8cc1Swenshuai.xi             {
4672*53ee8cc1Swenshuai.xi                 //printf("DispFrame DqPtr: %d\n", u32Data);
4673*53ee8cc1Swenshuai.xi                 pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_VIEW;
4674*53ee8cc1Swenshuai.xi             }
4675*53ee8cc1Swenshuai.xi             break;
4676*53ee8cc1Swenshuai.xi         }
4677*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISPQ_STATUS_DISP:
4678*53ee8cc1Swenshuai.xi         {
4679*53ee8cc1Swenshuai.xi             if(!(pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide))
4680*53ee8cc1Swenshuai.xi             {
4681*53ee8cc1Swenshuai.xi                 if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_VIEW)
4682*53ee8cc1Swenshuai.xi                 {
4683*53ee8cc1Swenshuai.xi                     //printf("DispFrame DqPtr: %ld\n", u32Data);
4684*53ee8cc1Swenshuai.xi                     pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_DISP;
4685*53ee8cc1Swenshuai.xi                 }
4686*53ee8cc1Swenshuai.xi             }
4687*53ee8cc1Swenshuai.xi             break;
4688*53ee8cc1Swenshuai.xi         }
4689*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISPQ_STATUS_FREE:
4690*53ee8cc1Swenshuai.xi         {
4691*53ee8cc1Swenshuai.xi             if(pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
4692*53ee8cc1Swenshuai.xi             {
4693*53ee8cc1Swenshuai.xi                 if (bMVC || (bDolbyVision && !pShm->bSingleLayer))
4694*53ee8cc1Swenshuai.xi                 {
4695*53ee8cc1Swenshuai.xi                     if (pHVDHalContext->_stHVDStream[u8Idx].u32FreeData == 0xFFFF)
4696*53ee8cc1Swenshuai.xi                     {
4697*53ee8cc1Swenshuai.xi                         //ALOGE("R1: %x", u32Data);
4698*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = u32Data;
4699*53ee8cc1Swenshuai.xi                     }
4700*53ee8cc1Swenshuai.xi                     else
4701*53ee8cc1Swenshuai.xi                     {
4702*53ee8cc1Swenshuai.xi                         //ALOGE("R2: %x", (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData);
4703*53ee8cc1Swenshuai.xi                         HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData);
4704*53ee8cc1Swenshuai.xi                         //pShm->FreeQueue[pShm->u16FreeQWtPtr] = (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData;
4705*53ee8cc1Swenshuai.xi                         //pShm->u16FreeQWtPtr = (pShm->u16FreeQWtPtr + 1) % HVD_DISP_QUEUE_MAX_SIZE;
4706*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = 0xFFFF;
4707*53ee8cc1Swenshuai.xi                     }
4708*53ee8cc1Swenshuai.xi                 }
4709*53ee8cc1Swenshuai.xi                 else
4710*53ee8cc1Swenshuai.xi                 {
4711*53ee8cc1Swenshuai.xi                     HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, u32Data);
4712*53ee8cc1Swenshuai.xi                 }
4713*53ee8cc1Swenshuai.xi             }
4714*53ee8cc1Swenshuai.xi             else
4715*53ee8cc1Swenshuai.xi             {
4716*53ee8cc1Swenshuai.xi                 if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_VIEW)
4717*53ee8cc1Swenshuai.xi                 {
4718*53ee8cc1Swenshuai.xi                     pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_FREE;
4719*53ee8cc1Swenshuai.xi                 }
4720*53ee8cc1Swenshuai.xi             }
4721*53ee8cc1Swenshuai.xi             break;
4722*53ee8cc1Swenshuai.xi         }
4723*53ee8cc1Swenshuai.xi         #if (HVD_ENABLE_IQMEM)
4724*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FW_IQMEM_CTRL:
4725*53ee8cc1Swenshuai.xi         {
4726*53ee8cc1Swenshuai.xi             pShm->u8IQmemCtrl= (MS_U8)u32Data;
4727*53ee8cc1Swenshuai.xi             break;
4728*53ee8cc1Swenshuai.xi 
4729*53ee8cc1Swenshuai.xi         }
4730*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FW_IQMEM_ENABLE_IF_SUPPORT:
4731*53ee8cc1Swenshuai.xi         {
4732*53ee8cc1Swenshuai.xi             if (u32Data != 0)
4733*53ee8cc1Swenshuai.xi             {
4734*53ee8cc1Swenshuai.xi                 pShm->bIQmemEnableIfSupport= TRUE;
4735*53ee8cc1Swenshuai.xi             }
4736*53ee8cc1Swenshuai.xi             else
4737*53ee8cc1Swenshuai.xi             {
4738*53ee8cc1Swenshuai.xi                 pShm->bIQmemEnableIfSupport= FALSE;
4739*53ee8cc1Swenshuai.xi             }
4740*53ee8cc1Swenshuai.xi 
4741*53ee8cc1Swenshuai.xi 
4742*53ee8cc1Swenshuai.xi             break;
4743*53ee8cc1Swenshuai.xi 
4744*53ee8cc1Swenshuai.xi         }
4745*53ee8cc1Swenshuai.xi         #endif
4746*53ee8cc1Swenshuai.xi 
4747*53ee8cc1Swenshuai.xi         default:
4748*53ee8cc1Swenshuai.xi             break;
4749*53ee8cc1Swenshuai.xi     }
4750*53ee8cc1Swenshuai.xi 
4751*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
4752*53ee8cc1Swenshuai.xi 
4753*53ee8cc1Swenshuai.xi     return eRet;
4754*53ee8cc1Swenshuai.xi }
4755*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetData_EX(MS_U32 u32Id,HVD_GetData eType)4756*53ee8cc1Swenshuai.xi MS_S64 HAL_HVD_EX_GetData_EX(MS_U32 u32Id, HVD_GetData eType)
4757*53ee8cc1Swenshuai.xi {
4758*53ee8cc1Swenshuai.xi     MS_S64 s64Ret = 0;
4759*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4760*53ee8cc1Swenshuai.xi 
4761*53ee8cc1Swenshuai.xi     HAL_HVD_EX_ReadMemory();
4762*53ee8cc1Swenshuai.xi 
4763*53ee8cc1Swenshuai.xi     switch (eType)
4764*53ee8cc1Swenshuai.xi     {
4765*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_PTS_STC_DIFF:
4766*53ee8cc1Swenshuai.xi             s64Ret = pShm->s64PtsStcDiff;
4767*53ee8cc1Swenshuai.xi             break;
4768*53ee8cc1Swenshuai.xi         default:
4769*53ee8cc1Swenshuai.xi             break;
4770*53ee8cc1Swenshuai.xi     }
4771*53ee8cc1Swenshuai.xi 
4772*53ee8cc1Swenshuai.xi     return s64Ret;
4773*53ee8cc1Swenshuai.xi }
4774*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetData(MS_U32 u32Id,HVD_GetData eType)4775*53ee8cc1Swenshuai.xi MS_VIRT HAL_HVD_EX_GetData(MS_U32 u32Id, HVD_GetData eType)
4776*53ee8cc1Swenshuai.xi {
4777*53ee8cc1Swenshuai.xi     MS_VIRT u32Ret = 0;
4778*53ee8cc1Swenshuai.xi     //static MS_U64 u64pts_real = 0;
4779*53ee8cc1Swenshuai.xi     MS_U64 u64pts_low = 0;
4780*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4781*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4782*53ee8cc1Swenshuai.xi 
4783*53ee8cc1Swenshuai.xi     HAL_HVD_EX_ReadMemory();
4784*53ee8cc1Swenshuai.xi 
4785*53ee8cc1Swenshuai.xi     if(pShm == NULL)
4786*53ee8cc1Swenshuai.xi     {
4787*53ee8cc1Swenshuai.xi         printf("########## VDEC patch for Debug ###########\n");
4788*53ee8cc1Swenshuai.xi         return 0x0;
4789*53ee8cc1Swenshuai.xi     }
4790*53ee8cc1Swenshuai.xi 
4791*53ee8cc1Swenshuai.xi     switch (eType)
4792*53ee8cc1Swenshuai.xi     {
4793*53ee8cc1Swenshuai.xi     // share memory
4794*53ee8cc1Swenshuai.xi         // switch
4795*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_INFO_ADDR:
4796*53ee8cc1Swenshuai.xi         {
4797*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) (&pShm->DispInfo);
4798*53ee8cc1Swenshuai.xi             break;
4799*53ee8cc1Swenshuai.xi         }
4800*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_MIU_SEL:
4801*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32VDEC_MIU_SEL;
4802*53ee8cc1Swenshuai.xi             break;
4803*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRAMEBUF_ADDR:
4804*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FrameBufAddr;
4805*53ee8cc1Swenshuai.xi             break;
4806*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRAMEBUF_SIZE:
4807*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FrameBufSize;
4808*53ee8cc1Swenshuai.xi             break;
4809*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRAMEBUF2_ADDR:
4810*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FrameBuf2Addr;
4811*53ee8cc1Swenshuai.xi             break;
4812*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRAMEBUF2_SIZE:
4813*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FrameBuf2Size;
4814*53ee8cc1Swenshuai.xi             break;
4815*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_CMA_ALLOC_DONE:
4816*53ee8cc1Swenshuai.xi             u32Ret = pShm->bCMA_AllocDone;
4817*53ee8cc1Swenshuai.xi             break;
4818*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_CMA_USED:
4819*53ee8cc1Swenshuai.xi             u32Ret = pShm->bCMA_Use;
4820*53ee8cc1Swenshuai.xi             break;
4821*53ee8cc1Swenshuai.xi         // report
4822*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_PTS:
4823*53ee8cc1Swenshuai.xi         {
4824*53ee8cc1Swenshuai.xi             u32Ret = pShm->DispFrmInfo.u32TimeStamp;
4825*53ee8cc1Swenshuai.xi             break;
4826*53ee8cc1Swenshuai.xi         }
4827*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_U64PTS:
4828*53ee8cc1Swenshuai.xi         {
4829*53ee8cc1Swenshuai.xi             u64pts_low = (MS_U64)(pShm->DispFrmInfo.u32TimeStamp);
4830*53ee8cc1Swenshuai.xi             pHVDHalContext->u64pts_real = (MS_U64)(pShm->DispFrmInfo.u32ID_H);
4831*53ee8cc1Swenshuai.xi             pHVDHalContext->u64pts_real = (pHVDHalContext->u64pts_real<<32)|u64pts_low;
4832*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT)(&(pHVDHalContext->u64pts_real));
4833*53ee8cc1Swenshuai.xi             break;
4834*53ee8cc1Swenshuai.xi         }
4835*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_U64PTS_PRE_PARSE:
4836*53ee8cc1Swenshuai.xi         {
4837*53ee8cc1Swenshuai.xi             u64pts_low = (MS_U64)(pShm->u32WRPTR_PTS_LOW);
4838*53ee8cc1Swenshuai.xi             pHVDHalContext->u64pts_real = (MS_U64)(pShm->u32WRPTR_PTS_HIGH);
4839*53ee8cc1Swenshuai.xi             pHVDHalContext->u64pts_real = (pHVDHalContext->u64pts_real<<32)|u64pts_low;
4840*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT)(&(pHVDHalContext->u64pts_real));
4841*53ee8cc1Swenshuai.xi             break;
4842*53ee8cc1Swenshuai.xi         }
4843*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DECODE_CNT:
4844*53ee8cc1Swenshuai.xi         {
4845*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DecodeCnt;
4846*53ee8cc1Swenshuai.xi             break;
4847*53ee8cc1Swenshuai.xi         }
4848*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DATA_ERROR_CNT:
4849*53ee8cc1Swenshuai.xi         {
4850*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DataErrCnt;
4851*53ee8cc1Swenshuai.xi             break;
4852*53ee8cc1Swenshuai.xi         }
4853*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_ERROR_CNT:
4854*53ee8cc1Swenshuai.xi         {
4855*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DecErrCnt;
4856*53ee8cc1Swenshuai.xi             break;
4857*53ee8cc1Swenshuai.xi         }
4858*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ERROR_CODE:
4859*53ee8cc1Swenshuai.xi         {
4860*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u16ErrCode);
4861*53ee8cc1Swenshuai.xi             break;
4862*53ee8cc1Swenshuai.xi         }
4863*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VPU_IDLE_CNT:
4864*53ee8cc1Swenshuai.xi         {
4865*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32VPUIdleCnt;
4866*53ee8cc1Swenshuai.xi             break;
4867*53ee8cc1Swenshuai.xi         }
4868*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_FRM_INFO:
4869*53ee8cc1Swenshuai.xi         {
4870*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) (&pShm->DispFrmInfo);
4871*53ee8cc1Swenshuai.xi             break;
4872*53ee8cc1Swenshuai.xi         }
4873*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_FRM_INFO:
4874*53ee8cc1Swenshuai.xi         {
4875*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) (&pShm->DecoFrmInfo);
4876*53ee8cc1Swenshuai.xi             break;
4877*53ee8cc1Swenshuai.xi         }
4878*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_LEVEL:
4879*53ee8cc1Swenshuai.xi         {
4880*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (_HVD_EX_GetESLevel(u32Id));
4881*53ee8cc1Swenshuai.xi             break;
4882*53ee8cc1Swenshuai.xi         }
4883*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4884*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_FRM_INFO_SUB:
4885*53ee8cc1Swenshuai.xi         {
4886*53ee8cc1Swenshuai.xi             u32Ret=  (MS_VIRT) (&(pShm->DispFrmInfo_Sub));
4887*53ee8cc1Swenshuai.xi             break;
4888*53ee8cc1Swenshuai.xi         }
4889*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_FRM_INFO_SUB:
4890*53ee8cc1Swenshuai.xi         {
4891*53ee8cc1Swenshuai.xi             u32Ret=  (MS_VIRT) (&(pShm->DecoFrmInfo_Sub));
4892*53ee8cc1Swenshuai.xi             break;
4893*53ee8cc1Swenshuai.xi         }
4894*53ee8cc1Swenshuai.xi #endif
4895*53ee8cc1Swenshuai.xi 
4896*53ee8cc1Swenshuai.xi         // user data
4897*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_WPTR:
4898*53ee8cc1Swenshuai.xi         {
4899*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u32UserCCIdxWrtPtr);
4900*53ee8cc1Swenshuai.xi             break;
4901*53ee8cc1Swenshuai.xi         }
4902*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_IDX_TBL_ADDR:
4903*53ee8cc1Swenshuai.xi         {
4904*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) (pShm->u8UserCCIdx);
4905*53ee8cc1Swenshuai.xi             break;
4906*53ee8cc1Swenshuai.xi         }
4907*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_PACKET_TBL_ADDR:
4908*53ee8cc1Swenshuai.xi         {
4909*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) (pShm->u32UserCCBase);
4910*53ee8cc1Swenshuai.xi             break;
4911*53ee8cc1Swenshuai.xi         }
4912*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_PACKET_SIZE:
4913*53ee8cc1Swenshuai.xi         {
4914*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (sizeof(DTV_BUF_type));
4915*53ee8cc1Swenshuai.xi             break;
4916*53ee8cc1Swenshuai.xi         }
4917*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_IDX_TBL_SIZE:
4918*53ee8cc1Swenshuai.xi         {
4919*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (USER_CC_IDX_SIZE);
4920*53ee8cc1Swenshuai.xi             break;
4921*53ee8cc1Swenshuai.xi         }
4922*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_PACKET_TBL_SIZE:
4923*53ee8cc1Swenshuai.xi         {
4924*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (USER_CC_DATA_SIZE);
4925*53ee8cc1Swenshuai.xi             break;
4926*53ee8cc1Swenshuai.xi         }
4927*53ee8cc1Swenshuai.xi             // report - modes
4928*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SHOW_ERR_FRM:
4929*53ee8cc1Swenshuai.xi         {
4930*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsShowErrFrm;
4931*53ee8cc1Swenshuai.xi             break;
4932*53ee8cc1Swenshuai.xi         }
4933*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_REPEAT_LAST_FIELD:
4934*53ee8cc1Swenshuai.xi         {
4935*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsRepeatLastField;
4936*53ee8cc1Swenshuai.xi             break;
4937*53ee8cc1Swenshuai.xi         }
4938*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_ERR_CONCEAL:
4939*53ee8cc1Swenshuai.xi         {
4940*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsErrConceal;
4941*53ee8cc1Swenshuai.xi             break;
4942*53ee8cc1Swenshuai.xi         }
4943*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SYNC_ON:
4944*53ee8cc1Swenshuai.xi         {
4945*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsSyncOn;
4946*53ee8cc1Swenshuai.xi             break;
4947*53ee8cc1Swenshuai.xi         }
4948*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_PLAYBACK_FINISH:
4949*53ee8cc1Swenshuai.xi         {
4950*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsPlaybackFinish;
4951*53ee8cc1Swenshuai.xi             break;
4952*53ee8cc1Swenshuai.xi         }
4953*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SYNC_MODE:
4954*53ee8cc1Swenshuai.xi         {
4955*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8SyncType;
4956*53ee8cc1Swenshuai.xi             break;
4957*53ee8cc1Swenshuai.xi         }
4958*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SKIP_MODE:
4959*53ee8cc1Swenshuai.xi         {
4960*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8SkipMode;
4961*53ee8cc1Swenshuai.xi             break;
4962*53ee8cc1Swenshuai.xi         }
4963*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DROP_MODE:
4964*53ee8cc1Swenshuai.xi         {
4965*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8DropMode;
4966*53ee8cc1Swenshuai.xi             break;
4967*53ee8cc1Swenshuai.xi         }
4968*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISPLAY_DURATION:
4969*53ee8cc1Swenshuai.xi         {
4970*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.s8DisplaySpeed;
4971*53ee8cc1Swenshuai.xi             break;
4972*53ee8cc1Swenshuai.xi         }
4973*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRC_MODE:
4974*53ee8cc1Swenshuai.xi         {
4975*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8FrcMode;
4976*53ee8cc1Swenshuai.xi             break;
4977*53ee8cc1Swenshuai.xi         }
4978*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_NEXT_PTS:
4979*53ee8cc1Swenshuai.xi         {
4980*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32NextPTS;
4981*53ee8cc1Swenshuai.xi             break;
4982*53ee8cc1Swenshuai.xi         }
4983*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_Q_SIZE:
4984*53ee8cc1Swenshuai.xi         {
4985*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16DispQSize;
4986*53ee8cc1Swenshuai.xi             break;
4987*53ee8cc1Swenshuai.xi         }
4988*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_Q_PTR:
4989*53ee8cc1Swenshuai.xi         {
4990*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) pHVDHalContext->_u16DispQPtr;
4991*53ee8cc1Swenshuai.xi             break;
4992*53ee8cc1Swenshuai.xi         }
4993*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_NEXT_DISP_FRM_INFO:
4994*53ee8cc1Swenshuai.xi         {
4995*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) _HVD_EX_GetNextDispFrame(u32Id);
4996*53ee8cc1Swenshuai.xi             break;
4997*53ee8cc1Swenshuai.xi         }
4998*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_NEXT_DISP_FRM_INFO_EXT:
4999*53ee8cc1Swenshuai.xi         {
5000*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) _HVD_EX_GetNextDispFrameExt(u32Id);
5001*53ee8cc1Swenshuai.xi             break;
5002*53ee8cc1Swenshuai.xi         }
5003*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_REAL_FRAMERATE:
5004*53ee8cc1Swenshuai.xi         {
5005*53ee8cc1Swenshuai.xi             // return VPS/VUI timing info framerate, and 0 if timing info not exist
5006*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32RealFrameRate;
5007*53ee8cc1Swenshuai.xi             break;
5008*53ee8cc1Swenshuai.xi         }
5009*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_ORI_INTERLACE_MODE:
5010*53ee8cc1Swenshuai.xi             u32Ret=(MS_U32)pShm->DispInfo.u8IsOriginInterlace;
5011*53ee8cc1Swenshuai.xi             break;
5012*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRM_PACKING_SEI_DATA:
5013*53ee8cc1Swenshuai.xi             u32Ret=((MS_VIRT)(pShm->u32Frm_packing_arr_data_addr));
5014*53ee8cc1Swenshuai.xi             break;
5015*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISPLAY_COLOUR_VOLUME_SEI_DATA:
5016*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u32DisplayColourVolume_addr));
5017*53ee8cc1Swenshuai.xi             break;
5018*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_CONTENT_LIGHT_LEVEL_INFO:
5019*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u32ContentLightLevel_addr));
5020*53ee8cc1Swenshuai.xi             break;
5021*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TYPE_FRAME_MBS_ONLY_FLAG:
5022*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u8FrameMbsOnlyFlag));
5023*53ee8cc1Swenshuai.xi             break;
5024*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_STATUS_FLAG:
5025*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u32FWStatusFlag));
5026*53ee8cc1Swenshuai.xi             break;
5027*53ee8cc1Swenshuai.xi 
5028*53ee8cc1Swenshuai.xi         // internal control
5029*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_1ST_FRM_RDY:
5030*53ee8cc1Swenshuai.xi         {
5031*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIs1stFrameRdy;
5032*53ee8cc1Swenshuai.xi             break;
5033*53ee8cc1Swenshuai.xi         }
5034*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_I_FRM_FOUND:
5035*53ee8cc1Swenshuai.xi         {
5036*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIsIFrmFound;
5037*53ee8cc1Swenshuai.xi             break;
5038*53ee8cc1Swenshuai.xi         }
5039*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SYNC_START:
5040*53ee8cc1Swenshuai.xi         {
5041*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIsSyncStart;
5042*53ee8cc1Swenshuai.xi             break;
5043*53ee8cc1Swenshuai.xi         }
5044*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SYNC_REACH:
5045*53ee8cc1Swenshuai.xi         {
5046*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIsSyncReach;
5047*53ee8cc1Swenshuai.xi             break;
5048*53ee8cc1Swenshuai.xi         }
5049*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_VERSION_ID:
5050*53ee8cc1Swenshuai.xi         {
5051*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FWVersionID;
5052*53ee8cc1Swenshuai.xi             break;
5053*53ee8cc1Swenshuai.xi         }
5054*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_IF_VERSION_ID:
5055*53ee8cc1Swenshuai.xi         {
5056*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FWIfVersionID;
5057*53ee8cc1Swenshuai.xi             break;
5058*53ee8cc1Swenshuai.xi         }
5059*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_Q_NUMB:
5060*53ee8cc1Swenshuai.xi         {
5061*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetBBUQNumb(u32Id);
5062*53ee8cc1Swenshuai.xi             break;
5063*53ee8cc1Swenshuai.xi         }
5064*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_Q_NUMB:
5065*53ee8cc1Swenshuai.xi         {
5066*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16DecQNumb;
5067*53ee8cc1Swenshuai.xi             break;
5068*53ee8cc1Swenshuai.xi         }
5069*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_Q_NUMB:
5070*53ee8cc1Swenshuai.xi         {
5071*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16DispQNumb;
5072*53ee8cc1Swenshuai.xi             break;
5073*53ee8cc1Swenshuai.xi         }
5074*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_PTS_Q_NUMB:
5075*53ee8cc1Swenshuai.xi         {
5076*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetPTSQNumb(u32Id);
5077*53ee8cc1Swenshuai.xi             break;
5078*53ee8cc1Swenshuai.xi         }
5079*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_INIT_DONE:
5080*53ee8cc1Swenshuai.xi         {
5081*53ee8cc1Swenshuai.xi             u32Ret = pShm->bInitDone;
5082*53ee8cc1Swenshuai.xi             break;
5083*53ee8cc1Swenshuai.xi         }
5084*53ee8cc1Swenshuai.xi             // debug
5085*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SKIP_CNT:
5086*53ee8cc1Swenshuai.xi         {
5087*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32SkipCnt;
5088*53ee8cc1Swenshuai.xi             break;
5089*53ee8cc1Swenshuai.xi         }
5090*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_GOP_CNT:
5091*53ee8cc1Swenshuai.xi         {
5092*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DropCnt;
5093*53ee8cc1Swenshuai.xi             break;
5094*53ee8cc1Swenshuai.xi         }
5095*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_CNT:
5096*53ee8cc1Swenshuai.xi         {
5097*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DispCnt;
5098*53ee8cc1Swenshuai.xi             break;
5099*53ee8cc1Swenshuai.xi         }
5100*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DROP_CNT:
5101*53ee8cc1Swenshuai.xi         {
5102*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DropCnt;
5103*53ee8cc1Swenshuai.xi             break;
5104*53ee8cc1Swenshuai.xi         }
5105*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_STC:
5106*53ee8cc1Swenshuai.xi         {
5107*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DispSTC;
5108*53ee8cc1Swenshuai.xi             break;
5109*53ee8cc1Swenshuai.xi         }
5110*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VSYNC_CNT:
5111*53ee8cc1Swenshuai.xi         {
5112*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32VsyncCnt;
5113*53ee8cc1Swenshuai.xi             break;
5114*53ee8cc1Swenshuai.xi         }
5115*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_MAIN_LOOP_CNT:
5116*53ee8cc1Swenshuai.xi         {
5117*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32MainLoopCnt;
5118*53ee8cc1Swenshuai.xi             break;
5119*53ee8cc1Swenshuai.xi         }
5120*53ee8cc1Swenshuai.xi 
5121*53ee8cc1Swenshuai.xi             // AVC
5122*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_AVC_LEVEL_IDC:
5123*53ee8cc1Swenshuai.xi         {
5124*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16AVC_SPS_LevelIDC;
5125*53ee8cc1Swenshuai.xi             break;
5126*53ee8cc1Swenshuai.xi         }
5127*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_AVC_LOW_DELAY:
5128*53ee8cc1Swenshuai.xi         {
5129*53ee8cc1Swenshuai.xi             u32Ret = pShm->u8AVC_SPS_LowDelayHrdFlag;
5130*53ee8cc1Swenshuai.xi             break;
5131*53ee8cc1Swenshuai.xi         }
5132*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_AVC_VUI_DISP_INFO:
5133*53ee8cc1Swenshuai.xi         {
5134*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetVUIDispInfo(u32Id);
5135*53ee8cc1Swenshuai.xi             break;
5136*53ee8cc1Swenshuai.xi         }
5137*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_FLUSH_STATUS:
5138*53ee8cc1Swenshuai.xi         {
5139*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u8FlushStatus);
5140*53ee8cc1Swenshuai.xi             break;
5141*53ee8cc1Swenshuai.xi         }
5142*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_CODEC_TYPE:
5143*53ee8cc1Swenshuai.xi         {
5144*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32CodecType;
5145*53ee8cc1Swenshuai.xi             break;
5146*53ee8cc1Swenshuai.xi         }
5147*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_ES_BUF_STATUS:
5148*53ee8cc1Swenshuai.xi         {
5149*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)pShm->u8ESBufStatus;
5150*53ee8cc1Swenshuai.xi             break;
5151*53ee8cc1Swenshuai.xi         }
5152*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VIDEO_FULL_RANGE_FLAG:
5153*53ee8cc1Swenshuai.xi         {
5154*53ee8cc1Swenshuai.xi             if(pShm->u32CodecMiscInfo & E_VIDEO_FULL_RANGE)
5155*53ee8cc1Swenshuai.xi             {
5156*53ee8cc1Swenshuai.xi                 u32Ret = 1;
5157*53ee8cc1Swenshuai.xi             }
5158*53ee8cc1Swenshuai.xi             else
5159*53ee8cc1Swenshuai.xi             {
5160*53ee8cc1Swenshuai.xi                 u32Ret = 0;
5161*53ee8cc1Swenshuai.xi             }
5162*53ee8cc1Swenshuai.xi             break;
5163*53ee8cc1Swenshuai.xi         }
5164*53ee8cc1Swenshuai.xi 
5165*53ee8cc1Swenshuai.xi     // SRAM
5166*53ee8cc1Swenshuai.xi 
5167*53ee8cc1Swenshuai.xi     // Mailbox
5168*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_STATE: // HVD RISC MBOX 0 (esp. FW init done)
5169*53ee8cc1Swenshuai.xi         {
5170*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FwState;
5171*53ee8cc1Swenshuai.xi             break;
5172*53ee8cc1Swenshuai.xi         }
5173*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_DISP_INFO_UNCOPYED:
5174*53ee8cc1Swenshuai.xi         {
5175*53ee8cc1Swenshuai.xi             u32Ret = pShm->bSpsChange;
5176*53ee8cc1Swenshuai.xi             break;
5177*53ee8cc1Swenshuai.xi         }
5178*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_DISP_INFO_CHANGE:      // HVD RISC MBOX 1 (rdy only)
5179*53ee8cc1Swenshuai.xi         {
5180*53ee8cc1Swenshuai.xi             u32Ret = pShm->bSpsChange;
5181*53ee8cc1Swenshuai.xi 
5182*53ee8cc1Swenshuai.xi             if (pShm->bSpsChange &&
5183*53ee8cc1Swenshuai.xi                 !(pShm->u8FrmPostProcSupport & E_HVD_POST_PROC_DETILE) &&
5184*53ee8cc1Swenshuai.xi                 IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[_HVD_EX_GetStreamIdx(u32Id)].s32HvdPpTaskId))
5185*53ee8cc1Swenshuai.xi             {
5186*53ee8cc1Swenshuai.xi                 _HVD_EX_PpTask_Delete(&pHVDHalContext->_stHVDStream[_HVD_EX_GetStreamIdx(u32Id)]);
5187*53ee8cc1Swenshuai.xi             }
5188*53ee8cc1Swenshuai.xi 
5189*53ee8cc1Swenshuai.xi             break;
5190*53ee8cc1Swenshuai.xi         }
5191*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_HVD_ISR_STATUS:   // HVD RISC MBOX 1 (value only)
5192*53ee8cc1Swenshuai.xi         {
5193*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5194*53ee8cc1Swenshuai.xi 
5195*53ee8cc1Swenshuai.xi             if ((pCtrl->HVDISRCtrl.u32IntCount != pShm->u32IntCount) && pShm->u32FwInfo) // fetch ISR status
5196*53ee8cc1Swenshuai.xi             {
5197*53ee8cc1Swenshuai.xi                 u32Ret = pShm->u32FwInfo;
5198*53ee8cc1Swenshuai.xi                 pCtrl->HVDISRCtrl.u32IntCount = pShm->u32IntCount;
5199*53ee8cc1Swenshuai.xi             }
5200*53ee8cc1Swenshuai.xi             break;
5201*53ee8cc1Swenshuai.xi         }
5202*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_FRAME_SHOWED:  // HVD HI mbox 0 ( showed: rdy cleared ; not show: rdy enable )
5203*53ee8cc1Swenshuai.xi         {
5204*53ee8cc1Swenshuai.xi             if (pShm->bIsTrigDisp) // not clear yet
5205*53ee8cc1Swenshuai.xi             {
5206*53ee8cc1Swenshuai.xi                 u32Ret = FALSE;
5207*53ee8cc1Swenshuai.xi             }
5208*53ee8cc1Swenshuai.xi             else
5209*53ee8cc1Swenshuai.xi             {
5210*53ee8cc1Swenshuai.xi                 u32Ret = TRUE;
5211*53ee8cc1Swenshuai.xi             }
5212*53ee8cc1Swenshuai.xi             break;
5213*53ee8cc1Swenshuai.xi         }
5214*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_READ_PTR:
5215*53ee8cc1Swenshuai.xi         {
5216*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetESReadPtr(u32Id, FALSE);
5217*53ee8cc1Swenshuai.xi             break;
5218*53ee8cc1Swenshuai.xi         }
5219*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_WRITE_PTR:
5220*53ee8cc1Swenshuai.xi         {
5221*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetESWritePtr(u32Id);
5222*53ee8cc1Swenshuai.xi             break;
5223*53ee8cc1Swenshuai.xi         }
5224*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_READ_PTR:
5225*53ee8cc1Swenshuai.xi         {
5226*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetBBUReadptr(u32Id);
5227*53ee8cc1Swenshuai.xi             break;
5228*53ee8cc1Swenshuai.xi         }
5229*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_WRITE_PTR:
5230*53ee8cc1Swenshuai.xi         {
5231*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5232*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5233*53ee8cc1Swenshuai.xi             {
5234*53ee8cc1Swenshuai.xi                 u32Ret = pHVDHalContext->u32VP8BBUWptr;
5235*53ee8cc1Swenshuai.xi             }
5236*53ee8cc1Swenshuai.xi             else
5237*53ee8cc1Swenshuai.xi             {
5238*53ee8cc1Swenshuai.xi                 u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
5239*53ee8cc1Swenshuai.xi             }
5240*53ee8cc1Swenshuai.xi             break;
5241*53ee8cc1Swenshuai.xi         }
5242*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_WRITE_PTR_FIRED:
5243*53ee8cc1Swenshuai.xi         {
5244*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5245*53ee8cc1Swenshuai.xi 
5246*53ee8cc1Swenshuai.xi             u32Ret = pCtrl->u32BBUWptr_Fired;
5247*53ee8cc1Swenshuai.xi 
5248*53ee8cc1Swenshuai.xi             break;
5249*53ee8cc1Swenshuai.xi         }
5250*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VPU_PC_CNT:
5251*53ee8cc1Swenshuai.xi         {
5252*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetPC();
5253*53ee8cc1Swenshuai.xi             break;
5254*53ee8cc1Swenshuai.xi         }
5255*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_QUANTITY:
5256*53ee8cc1Swenshuai.xi         {
5257*53ee8cc1Swenshuai.xi             u32Ret=_HVD_EX_GetESQuantity(u32Id);
5258*53ee8cc1Swenshuai.xi             break;
5259*53ee8cc1Swenshuai.xi         }
5260*53ee8cc1Swenshuai.xi 
5261*53ee8cc1Swenshuai.xi 
5262*53ee8cc1Swenshuai.xi     // FW def
5263*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_MAX_DUMMY_FIFO:        // AVC: 256Bytes AVS: 2kB RM:???
5264*53ee8cc1Swenshuai.xi             u32Ret = HVD_MAX3(HVD_FW_AVC_DUMMY_FIFO, HVD_FW_AVS_DUMMY_FIFO, HVD_FW_RM_DUMMY_FIFO);
5265*53ee8cc1Swenshuai.xi             break;
5266*53ee8cc1Swenshuai.xi 
5267*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_AVC_MAX_VIDEO_DELAY:
5268*53ee8cc1Swenshuai.xi             u32Ret = HVD_FW_AVC_MAX_VIDEO_DELAY;
5269*53ee8cc1Swenshuai.xi             break;
5270*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_BBU_TOTAL_TBL_ENTRY:
5271*53ee8cc1Swenshuai.xi             u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH;
5272*53ee8cc1Swenshuai.xi             break;
5273*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_BBU_TBL_ENTRY_NUMB:
5274*53ee8cc1Swenshuai.xi             u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
5275*53ee8cc1Swenshuai.xi             break;
5276*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_PTS_TOTAL_ENTRY_NUMB:
5277*53ee8cc1Swenshuai.xi             u32Ret = MAX_PTS_TABLE_SIZE;
5278*53ee8cc1Swenshuai.xi             break;
5279*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DUMMY_WRITE_ADDR:
5280*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) pShm->u32HVD_DUMMY_WRITE_ADDR;
5281*53ee8cc1Swenshuai.xi             break;
5282*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_BUF_ADDR:
5283*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) pShm->u32HVD_DYNAMIC_SCALING_ADDR;
5284*53ee8cc1Swenshuai.xi             break;
5285*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_BUF_SIZE:
5286*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DSBuffSize;  //3k or 6k
5287*53ee8cc1Swenshuai.xi             break;
5288*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_VECTOR_DEPTH:
5289*53ee8cc1Swenshuai.xi             u32Ret = pShm->u8DSBufferDepth;  //16 or 24 or 32
5290*53ee8cc1Swenshuai.xi             break;
5291*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_INFO_ADDR:
5292*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) pShm->u32HVD_SCALER_INFO_ADDR;
5293*53ee8cc1Swenshuai.xi             break;
5294*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_IS_ENABLED:
5295*53ee8cc1Swenshuai.xi         {
5296*53ee8cc1Swenshuai.xi             if (pShm->bDSIsRunning)
5297*53ee8cc1Swenshuai.xi             {
5298*53ee8cc1Swenshuai.xi                 u32Ret = TRUE;
5299*53ee8cc1Swenshuai.xi             }
5300*53ee8cc1Swenshuai.xi             else
5301*53ee8cc1Swenshuai.xi             {
5302*53ee8cc1Swenshuai.xi                 u32Ret = FALSE;
5303*53ee8cc1Swenshuai.xi             }
5304*53ee8cc1Swenshuai.xi             break;
5305*53ee8cc1Swenshuai.xi         }
5306*53ee8cc1Swenshuai.xi         #if (HVD_ENABLE_IQMEM)
5307*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_IQMEM_CTRL:
5308*53ee8cc1Swenshuai.xi         {
5309*53ee8cc1Swenshuai.xi 
5310*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)pShm->u8IQmemCtrl;
5311*53ee8cc1Swenshuai.xi 
5312*53ee8cc1Swenshuai.xi             break;
5313*53ee8cc1Swenshuai.xi         }
5314*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_IS_IQMEM_SUPPORT:
5315*53ee8cc1Swenshuai.xi         {
5316*53ee8cc1Swenshuai.xi             if(pShm->bIsIQMEMSupport){
5317*53ee8cc1Swenshuai.xi                 u32Ret = TRUE;
5318*53ee8cc1Swenshuai.xi             }
5319*53ee8cc1Swenshuai.xi             else{
5320*53ee8cc1Swenshuai.xi 
5321*53ee8cc1Swenshuai.xi                 u32Ret = FALSE;
5322*53ee8cc1Swenshuai.xi             }
5323*53ee8cc1Swenshuai.xi 
5324*53ee8cc1Swenshuai.xi             break;
5325*53ee8cc1Swenshuai.xi         }
5326*53ee8cc1Swenshuai.xi         #endif
5327*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TYPE_IS_LEAST_DISPQ_SIZE:
5328*53ee8cc1Swenshuai.xi             u32Ret = ((MS_U32)(pShm->bIsLeastDispQSize));
5329*53ee8cc1Swenshuai.xi             break;
5330*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FIELD_PIC_FLAG:
5331*53ee8cc1Swenshuai.xi             u32Ret = ((MS_U32)(pShm->u8FieldPicFlag));
5332*53ee8cc1Swenshuai.xi             break;
5333*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TS_SEAMLESS_STATUS:
5334*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32SeamlessTSStatus;
5335*53ee8cc1Swenshuai.xi             break;
5336*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_HVD_HW_MAX_PIXEL:
5337*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)(_HAL_EX_GetHwMaxPixel(u32Id)/1000);
5338*53ee8cc1Swenshuai.xi             break;
5339*53ee8cc1Swenshuai.xi #ifdef VDEC3
5340*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_VBBU_ADDR:
5341*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) pShm->u32HVD_VBBU_DRAM_ST_ADDR;
5342*53ee8cc1Swenshuai.xi             break;
5343*53ee8cc1Swenshuai.xi #endif
5344*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SEQ_CHANGE_INFO:
5345*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)pShm->u32SeqChangeInfo;
5346*53ee8cc1Swenshuai.xi             break;
5347*53ee8cc1Swenshuai.xi         default:
5348*53ee8cc1Swenshuai.xi             break;
5349*53ee8cc1Swenshuai.xi     }
5350*53ee8cc1Swenshuai.xi     return u32Ret;
5351*53ee8cc1Swenshuai.xi }
5352*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetDVSupportProfiles(void)5353*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDVSupportProfiles(void)
5354*53ee8cc1Swenshuai.xi {
5355*53ee8cc1Swenshuai.xi     //chip dependent, mooney doesn't support any DV profile
5356*53ee8cc1Swenshuai.xi #if 0 // wait avc finish DV dual job
5357*53ee8cc1Swenshuai.xi     return E_DV_STREAM_PROFILE_ID_DVAV_PER | E_DV_STREAM_PROFILE_ID_DVHE_DER | E_DV_STREAM_PROFILE_ID_DVHE_DTR | E_DV_STREAM_PROFILE_ID_DVHE_STN | E_DV_STREAM_PROFILE_ID_DVHE_DTH;
5358*53ee8cc1Swenshuai.xi #else
5359*53ee8cc1Swenshuai.xi     return E_DV_STREAM_PROFILE_ID_UNSUPPORTED;
5360*53ee8cc1Swenshuai.xi #endif
5361*53ee8cc1Swenshuai.xi }
5362*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetDVSupportHighestLevel(MS_U32 u32DV_Stream_Profile)5363*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDVSupportHighestLevel(MS_U32 u32DV_Stream_Profile)
5364*53ee8cc1Swenshuai.xi {
5365*53ee8cc1Swenshuai.xi     //mooney doesn't support any DV profile
5366*53ee8cc1Swenshuai.xi     return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
5367*53ee8cc1Swenshuai.xi /*
5368*53ee8cc1Swenshuai.xi     switch (u32DV_Stream_Profile)
5369*53ee8cc1Swenshuai.xi     {
5370*53ee8cc1Swenshuai.xi #if 0 // wait avc finish DV dual job
5371*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVAV_PER:
5372*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD24;// level 6
5373*53ee8cc1Swenshuai.xi #endif
5374*53ee8cc1Swenshuai.xi 
5375*53ee8cc1Swenshuai.xi #if 0 // unsupported profile
5376*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVAV_PEN:
5377*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
5378*53ee8cc1Swenshuai.xi #endif
5379*53ee8cc1Swenshuai.xi 
5380*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DER:
5381*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD60;// level 9
5382*53ee8cc1Swenshuai.xi 
5383*53ee8cc1Swenshuai.xi #if 0 // unsupported profile
5384*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DEN:
5385*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
5386*53ee8cc1Swenshuai.xi #endif
5387*53ee8cc1Swenshuai.xi 
5388*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DTR:
5389*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD60;// level 9
5390*53ee8cc1Swenshuai.xi 
5391*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_STN:
5392*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD60;// level 9
5393*53ee8cc1Swenshuai.xi 
5394*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DTH:
5395*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD60;// level 9
5396*53ee8cc1Swenshuai.xi 
5397*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_UNSUPPORTED:
5398*53ee8cc1Swenshuai.xi         default:
5399*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
5400*53ee8cc1Swenshuai.xi     }
5401*53ee8cc1Swenshuai.xi */
5402*53ee8cc1Swenshuai.xi }
5403*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetCmd(MS_U32 u32Id,HVD_User_Cmd eUsrCmd,MS_U32 u32CmdArg)5404*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetCmd(MS_U32 u32Id, HVD_User_Cmd eUsrCmd, MS_U32 u32CmdArg)
5405*53ee8cc1Swenshuai.xi {
5406*53ee8cc1Swenshuai.xi     HVD_Return eRet = E_HVD_RETURN_SUCCESS;
5407*53ee8cc1Swenshuai.xi     MS_U32 u32Cmd = (MS_U32) eUsrCmd;
5408*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5409*53ee8cc1Swenshuai.xi 
5410*53ee8cc1Swenshuai.xi     _HAL_HVD_Entry();
5411*53ee8cc1Swenshuai.xi 
5412*53ee8cc1Swenshuai.xi     // check if old SVD cmds
5413*53ee8cc1Swenshuai.xi     if (u32Cmd < E_HVD_CMD_SVD_BASE)
5414*53ee8cc1Swenshuai.xi     {
5415*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Old SVD FW cmd(%x %x) used in HVD.\n", u32Cmd, u32CmdArg);
5416*53ee8cc1Swenshuai.xi 
5417*53ee8cc1Swenshuai.xi         _HAL_HVD_Return(E_HVD_RETURN_INVALID_PARAMETER);
5418*53ee8cc1Swenshuai.xi     }
5419*53ee8cc1Swenshuai.xi 
5420*53ee8cc1Swenshuai.xi     if(u32Cmd == E_HVD_CMD_ENABLE_DISP_OUTSIDE)
5421*53ee8cc1Swenshuai.xi     {
5422*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide = (MS_BOOL)u32CmdArg;
5423*53ee8cc1Swenshuai.xi     }
5424*53ee8cc1Swenshuai.xi 
5425*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
5426*53ee8cc1Swenshuai.xi     {
5427*53ee8cc1Swenshuai.xi         if (u32Cmd == E_HVD_CMD_FLUSH)
5428*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 0;
5429*53ee8cc1Swenshuai.xi     }
5430*53ee8cc1Swenshuai.xi 
5431*53ee8cc1Swenshuai.xi     if (u32Cmd == E_HVD_CMD_FLUSH &&
5432*53ee8cc1Swenshuai.xi         IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[u8Idx].s32HvdPpTaskId) &&
5433*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState == E_HAL_HVD_STATE_RUNNING)
5434*53ee8cc1Swenshuai.xi     {
5435*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState = E_HAL_HVD_STATE_PAUSING;
5436*53ee8cc1Swenshuai.xi         while (pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState != E_HAL_HVD_STATE_PAUSE_DONE)
5437*53ee8cc1Swenshuai.xi         {
5438*53ee8cc1Swenshuai.xi             _HAL_HVD_Release();
5439*53ee8cc1Swenshuai.xi             HVD_Delay_ms(1);
5440*53ee8cc1Swenshuai.xi             _HAL_HVD_Entry();
5441*53ee8cc1Swenshuai.xi         }
5442*53ee8cc1Swenshuai.xi     }
5443*53ee8cc1Swenshuai.xi 
5444*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("cmd=0x%x, arg=0x%x\n", u32Cmd, u32CmdArg);
5445*53ee8cc1Swenshuai.xi 
5446*53ee8cc1Swenshuai.xi     eRet = _HVD_EX_SendCmd(u32Id, u32Cmd, u32CmdArg);
5447*53ee8cc1Swenshuai.xi 
5448*53ee8cc1Swenshuai.xi     _HAL_HVD_Return(eRet);
5449*53ee8cc1Swenshuai.xi }
5450*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_DeInit(MS_U32 u32Id)5451*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_DeInit(MS_U32 u32Id)
5452*53ee8cc1Swenshuai.xi {
5453*53ee8cc1Swenshuai.xi     HVD_Return eRet         = E_HVD_RETURN_FAIL;
5454*53ee8cc1Swenshuai.xi     MS_U8 u8Idx             = _HVD_EX_GetStreamIdx(u32Id);
5455*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
5456*53ee8cc1Swenshuai.xi     MS_U32 u32Timeout       = HVD_GetSysTime_ms() + 3000;
5457*53ee8cc1Swenshuai.xi     MS_U8 u8MiuSel;
5458*53ee8cc1Swenshuai.xi     MS_U32 u32StartOffset;
5459*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5460*53ee8cc1Swenshuai.xi 
5461*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
5462*53ee8cc1Swenshuai.xi     MS_U32 ExitTimeCnt = 0;
5463*53ee8cc1Swenshuai.xi     ExitTimeCnt = HVD_GetSysTime_ms();
5464*53ee8cc1Swenshuai.xi #endif
5465*53ee8cc1Swenshuai.xi 
5466*53ee8cc1Swenshuai.xi     pCtrl->MemMap.u32CodeBufVAddr = MS_PA2KSEG1((MS_PHY)pCtrl->MemMap.u32CodeBufAddr);
5467*53ee8cc1Swenshuai.xi 
5468*53ee8cc1Swenshuai.xi     eRet = HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_PAUSE, 0);
5469*53ee8cc1Swenshuai.xi 
5470*53ee8cc1Swenshuai.xi     if (E_HVD_RETURN_SUCCESS != eRet)
5471*53ee8cc1Swenshuai.xi     {
5472*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("HVD fail to PAUSE %d\n", eRet);
5473*53ee8cc1Swenshuai.xi     }
5474*53ee8cc1Swenshuai.xi 
5475*53ee8cc1Swenshuai.xi     eRet = HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_STOP, 0);
5476*53ee8cc1Swenshuai.xi 
5477*53ee8cc1Swenshuai.xi     if (E_HVD_RETURN_SUCCESS != eRet)
5478*53ee8cc1Swenshuai.xi     {
5479*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("HVD fail to STOP %d\n", eRet);
5480*53ee8cc1Swenshuai.xi     }
5481*53ee8cc1Swenshuai.xi 
5482*53ee8cc1Swenshuai.xi     // check FW state to make sure it's STOP DONE
5483*53ee8cc1Swenshuai.xi     while (E_HVD_FW_STOP_DONE != (HVD_FW_State) HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_STATE))
5484*53ee8cc1Swenshuai.xi     {
5485*53ee8cc1Swenshuai.xi         if (HVD_GetSysTime_ms() > u32Timeout)
5486*53ee8cc1Swenshuai.xi         {
5487*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("FW stop timeout, pc = 0x%x\n", HAL_VPU_EX_GetProgCnt());
5488*53ee8cc1Swenshuai.xi 
5489*53ee8cc1Swenshuai.xi             //return E_HVD_RETURN_TIMEOUT;
5490*53ee8cc1Swenshuai.xi             eRet =  E_HVD_RETURN_TIMEOUT;
5491*53ee8cc1Swenshuai.xi             break;
5492*53ee8cc1Swenshuai.xi         }
5493*53ee8cc1Swenshuai.xi     }
5494*53ee8cc1Swenshuai.xi 
5495*53ee8cc1Swenshuai.xi     if (pShm->u32VdecPlusDecCnt+pShm->u32VdecPlusDropCnt)
5496*53ee8cc1Swenshuai.xi     {
5497*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("VDEC PLUS: DropRatio %d, Drop:0.%d (%d), Dec:0.%d (%d), Disp:0.%d\n",
5498*53ee8cc1Swenshuai.xi             pShm->u8VdecPlusDropRatio,
5499*53ee8cc1Swenshuai.xi             100*pShm->u32VdecPlusDropCnt/(pShm->u32VdecPlusDecCnt+pShm->u32VdecPlusDropCnt),
5500*53ee8cc1Swenshuai.xi             pShm->u32VdecPlusDropCnt,
5501*53ee8cc1Swenshuai.xi             100*pShm->u32VdecPlusDecCnt/(pShm->u32VdecPlusDecCnt+pShm->u32VdecPlusDropCnt),
5502*53ee8cc1Swenshuai.xi             pShm->u32VdecPlusDecCnt,
5503*53ee8cc1Swenshuai.xi             100*pShm->u32VdecPlusDispPicCnt/(pShm->u32VdecPlusDecCnt+pShm->u32VdecPlusDropCnt));
5504*53ee8cc1Swenshuai.xi     }
5505*53ee8cc1Swenshuai.xi     else
5506*53ee8cc1Swenshuai.xi     {
5507*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("VDEC PLUS DISABLE: DropRatio %d, Drop: %d, Dec: %d, Disp: %d\n",
5508*53ee8cc1Swenshuai.xi             pShm->u8VdecPlusDropRatio,
5509*53ee8cc1Swenshuai.xi             pShm->u32VdecPlusDropCnt,
5510*53ee8cc1Swenshuai.xi             pShm->u32VdecPlusDecCnt,
5511*53ee8cc1Swenshuai.xi             pShm->u32VdecPlusDispPicCnt);
5512*53ee8cc1Swenshuai.xi     }
5513*53ee8cc1Swenshuai.xi 
5514*53ee8cc1Swenshuai.xi     VPU_EX_FWCodeCfg       fwCfg;
5515*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo        taskInfo;
5516*53ee8cc1Swenshuai.xi     VPU_EX_NDecInitPara    nDecInitPara;
5517*53ee8cc1Swenshuai.xi 
5518*53ee8cc1Swenshuai.xi     nDecInitPara.pFWCodeCfg = &fwCfg;
5519*53ee8cc1Swenshuai.xi     nDecInitPara.pTaskInfo = &taskInfo;
5520*53ee8cc1Swenshuai.xi 
5521*53ee8cc1Swenshuai.xi     fwCfg.u32DstAddr = pCtrl->MemMap.u32CodeBufVAddr;
5522*53ee8cc1Swenshuai.xi     fwCfg.u8SrcType  = E_HVD_FW_INPUT_SOURCE_NONE;
5523*53ee8cc1Swenshuai.xi 
5524*53ee8cc1Swenshuai.xi     taskInfo.u32Id = u32Id;
5525*53ee8cc1Swenshuai.xi     taskInfo.eDecType = E_VPU_EX_DECODER_HVD;
5526*53ee8cc1Swenshuai.xi     taskInfo.eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
5527*53ee8cc1Swenshuai.xi 
5528*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
5529*53ee8cc1Swenshuai.xi     {
5530*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_FILE;
5531*53ee8cc1Swenshuai.xi     }
5532*53ee8cc1Swenshuai.xi     else
5533*53ee8cc1Swenshuai.xi     {
5534*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_TSP;
5535*53ee8cc1Swenshuai.xi     }
5536*53ee8cc1Swenshuai.xi 
5537*53ee8cc1Swenshuai.xi     if(HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara) != TRUE)
5538*53ee8cc1Swenshuai.xi     {
5539*53ee8cc1Swenshuai.xi        HVD_EX_MSG_ERR("HAL_VPU_EX_TaskDelete fail\n");
5540*53ee8cc1Swenshuai.xi     }
5541*53ee8cc1Swenshuai.xi 
5542*53ee8cc1Swenshuai.xi     /* clear es buffer */
5543*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
5544*53ee8cc1Swenshuai.xi     {
5545*53ee8cc1Swenshuai.xi         //printf("Clear ES buffer\n");
5546*53ee8cc1Swenshuai.xi 
5547*53ee8cc1Swenshuai.xi         memset((void *) pCtrl->MemMap.u32BitstreamBufVAddr, 0, MIN(128, pCtrl->MemMap.u32BitstreamBufSize));
5548*53ee8cc1Swenshuai.xi     }
5549*53ee8cc1Swenshuai.xi 
5550*53ee8cc1Swenshuai.xi     //_HAL_HVD_MutexDelete();
5551*53ee8cc1Swenshuai.xi 
5552*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
5553*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("HVD Stop Time(Wait FW):%d\n", HVD_GetSysTime_ms() - ExitTimeCnt);
5554*53ee8cc1Swenshuai.xi #endif
5555*53ee8cc1Swenshuai.xi 
5556*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].bUsed = FALSE;
5557*53ee8cc1Swenshuai.xi #ifndef VDEC3
5558*53ee8cc1Swenshuai.xi     // reset bbu wptr
5559*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
5560*53ee8cc1Swenshuai.xi     {
5561*53ee8cc1Swenshuai.xi         if(TRUE == HAL_VPU_EX_HVDInUsed())
5562*53ee8cc1Swenshuai.xi         {
5563*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))//apple
5564*53ee8cc1Swenshuai.xi             {
5565*53ee8cc1Swenshuai.xi                 _HVD_EX_SetBBUWriteptr(u32Id, _HVD_EX_GetBBUReadptr(u32Id));
5566*53ee8cc1Swenshuai.xi                 pHVDHalContext->u32VP8BBUWptr = _HVD_EX_GetBBUReadptr(u32Id);
5567*53ee8cc1Swenshuai.xi             }
5568*53ee8cc1Swenshuai.xi             else
5569*53ee8cc1Swenshuai.xi             {
5570*53ee8cc1Swenshuai.xi                 if(!_stHVDPreSet[u8Idx].bColocateBBUMode)
5571*53ee8cc1Swenshuai.xi                 {
5572*53ee8cc1Swenshuai.xi                     _HVD_EX_SetBBUWriteptr(u32Id, _HVD_EX_GetBBUReadptr(u32Id));
5573*53ee8cc1Swenshuai.xi                 }
5574*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr = _HVD_EX_GetBBUReadptr(u32Id);
5575*53ee8cc1Swenshuai.xi             }
5576*53ee8cc1Swenshuai.xi         }
5577*53ee8cc1Swenshuai.xi         else
5578*53ee8cc1Swenshuai.xi         {
5579*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[0].u32BBUWptr = 0; //main
5580*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[1].u32BBUWptr = 0; //sub
5581*53ee8cc1Swenshuai.xi             pHVDHalContext->u32VP8BBUWptr = 0; //VP8
5582*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5583*53ee8cc1Swenshuai.xi             {
5584*53ee8cc1Swenshuai.xi                 if(!_stHVDPreSet[u8Idx].bColocateBBUMode)
5585*53ee8cc1Swenshuai.xi                 {
5586*53ee8cc1Swenshuai.xi                     _HVD_EX_ResetMainSubBBUWptr(u32Id);
5587*53ee8cc1Swenshuai.xi                 }
5588*53ee8cc1Swenshuai.xi             }
5589*53ee8cc1Swenshuai.xi             else
5590*53ee8cc1Swenshuai.xi             {
5591*53ee8cc1Swenshuai.xi                 _HVD_EX_ResetMainSubBBUWptr(u32Id);
5592*53ee8cc1Swenshuai.xi             }
5593*53ee8cc1Swenshuai.xi         }
5594*53ee8cc1Swenshuai.xi     }
5595*53ee8cc1Swenshuai.xi #endif
5596*53ee8cc1Swenshuai.xi     _stHVDPreSet[u8Idx].bColocateBBUMode = FALSE;
5597*53ee8cc1Swenshuai.xi 
5598*53ee8cc1Swenshuai.xi     if (IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[u8Idx].s32HvdPpTaskId))
5599*53ee8cc1Swenshuai.xi     {
5600*53ee8cc1Swenshuai.xi         _HVD_EX_PpTask_Delete(&pHVDHalContext->_stHVDStream[u8Idx]);
5601*53ee8cc1Swenshuai.xi     }
5602*53ee8cc1Swenshuai.xi 
5603*53ee8cc1Swenshuai.xi     if(pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.bEnable)
5604*53ee8cc1Swenshuai.xi     {
5605*53ee8cc1Swenshuai.xi 
5606*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8MiuSel, u32StartOffset, pCtrl->MemMap.u32FrameBufAddr);
5607*53ee8cc1Swenshuai.xi 
5608*53ee8cc1Swenshuai.xi             _HAL_HVD_Entry();
5609*53ee8cc1Swenshuai.xi         HAL_HVD_MIF1_MiuClientSel(u8MiuSel);
5610*53ee8cc1Swenshuai.xi             _HAL_HVD_Release();
5611*53ee8cc1Swenshuai.xi 
5612*53ee8cc1Swenshuai.xi     }
5613*53ee8cc1Swenshuai.xi 
5614*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = 0;
5615*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("success\n");
5616*53ee8cc1Swenshuai.xi 
5617*53ee8cc1Swenshuai.xi     return eRet;
5618*53ee8cc1Swenshuai.xi }
5619*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_PushPacket(MS_U32 u32Id,HVD_BBU_Info * pInfo)5620*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_PushPacket(MS_U32 u32Id, HVD_BBU_Info *pInfo)
5621*53ee8cc1Swenshuai.xi {
5622*53ee8cc1Swenshuai.xi     HVD_Return eRet = E_HVD_RETURN_UNSUPPORTED;
5623*53ee8cc1Swenshuai.xi     MS_U32 u32Addr = 0;
5624*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = NULL;
5625*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5626*53ee8cc1Swenshuai.xi 
5627*53ee8cc1Swenshuai.xi     pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5628*53ee8cc1Swenshuai.xi 
5629*53ee8cc1Swenshuai.xi     //if (E_HVD_INIT_HW_VP8 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8 PTS table is not ready yet
5630*53ee8cc1Swenshuai.xi     {
5631*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdatePTSTable(u32Id, pInfo);
5632*53ee8cc1Swenshuai.xi 
5633*53ee8cc1Swenshuai.xi         if (E_HVD_RETURN_SUCCESS != eRet)
5634*53ee8cc1Swenshuai.xi         {
5635*53ee8cc1Swenshuai.xi             return eRet;
5636*53ee8cc1Swenshuai.xi         }
5637*53ee8cc1Swenshuai.xi     }
5638*53ee8cc1Swenshuai.xi 
5639*53ee8cc1Swenshuai.xi     //printf(">>> halHVD pts,idH = %lu, %lu\n", pInfo->u32TimeStamp, pInfo->u32ID_H);    //STS input
5640*53ee8cc1Swenshuai.xi 
5641*53ee8cc1Swenshuai.xi     //T9: for 128 bit memory. BBU need to get 2 entry at a time.
5642*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5643*53ee8cc1Swenshuai.xi     {
5644*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr(u32Id, 0, 0);
5645*53ee8cc1Swenshuai.xi 
5646*53ee8cc1Swenshuai.xi         if (E_HVD_RETURN_SUCCESS != eRet)
5647*53ee8cc1Swenshuai.xi         {
5648*53ee8cc1Swenshuai.xi             return eRet;
5649*53ee8cc1Swenshuai.xi         }
5650*53ee8cc1Swenshuai.xi     }
5651*53ee8cc1Swenshuai.xi 
5652*53ee8cc1Swenshuai.xi     u32Addr = pInfo->u32Staddr;
5653*53ee8cc1Swenshuai.xi 
5654*53ee8cc1Swenshuai.xi     if (pInfo->bRVBrokenPacket)
5655*53ee8cc1Swenshuai.xi     {
5656*53ee8cc1Swenshuai.xi         u32Addr = pInfo->u32Staddr | BIT(HVD_RV_BROKENBYUS_BIT);
5657*53ee8cc1Swenshuai.xi     }
5658*53ee8cc1Swenshuai.xi 
5659*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))        // VP8
5660*53ee8cc1Swenshuai.xi     {
5661*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, pInfo->u32Staddr, pInfo->u32Length, pInfo->u32Staddr2, pInfo->u32Length2);
5662*53ee8cc1Swenshuai.xi     }
5663*53ee8cc1Swenshuai.xi     else
5664*53ee8cc1Swenshuai.xi     {
5665*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr(u32Id, u32Addr, pInfo->u32Length);
5666*53ee8cc1Swenshuai.xi     }
5667*53ee8cc1Swenshuai.xi 
5668*53ee8cc1Swenshuai.xi     if (E_HVD_RETURN_SUCCESS != eRet)
5669*53ee8cc1Swenshuai.xi     {
5670*53ee8cc1Swenshuai.xi         return eRet;
5671*53ee8cc1Swenshuai.xi     }
5672*53ee8cc1Swenshuai.xi 
5673*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5674*53ee8cc1Swenshuai.xi     {
5675*53ee8cc1Swenshuai.xi         //eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, 0, 0, 0, 0);
5676*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, pInfo->u32Staddr, 0, pInfo->u32Staddr2, 0);
5677*53ee8cc1Swenshuai.xi 
5678*53ee8cc1Swenshuai.xi         if (E_HVD_RETURN_SUCCESS != eRet)
5679*53ee8cc1Swenshuai.xi         {
5680*53ee8cc1Swenshuai.xi             return eRet;
5681*53ee8cc1Swenshuai.xi         }
5682*53ee8cc1Swenshuai.xi     }
5683*53ee8cc1Swenshuai.xi 
5684*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt += pInfo->u32Length;
5685*53ee8cc1Swenshuai.xi 
5686*53ee8cc1Swenshuai.xi     // do not add local pointer
5687*53ee8cc1Swenshuai.xi     if ((pCtrl->MemMap.u32DrvProcessBufSize != 0) && (pCtrl->MemMap.u32DrvProcessBufAddr != 0))
5688*53ee8cc1Swenshuai.xi     {
5689*53ee8cc1Swenshuai.xi         MS_U32 u32PacketStAddr = pInfo->u32Staddr + pCtrl->MemMap.u32BitstreamBufAddr;
5690*53ee8cc1Swenshuai.xi 
5691*53ee8cc1Swenshuai.xi         if (!((pCtrl->MemMap.u32DrvProcessBufAddr <= u32PacketStAddr) &&
5692*53ee8cc1Swenshuai.xi               (u32PacketStAddr <
5693*53ee8cc1Swenshuai.xi                (pCtrl->MemMap.u32DrvProcessBufAddr + pCtrl->MemMap.u32DrvProcessBufSize))))
5694*53ee8cc1Swenshuai.xi         {
5695*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalAddr = pInfo->u32Staddr;
5696*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalSize = pInfo->u32AllocLength;
5697*53ee8cc1Swenshuai.xi         }
5698*53ee8cc1Swenshuai.xi         else
5699*53ee8cc1Swenshuai.xi         {
5700*53ee8cc1Swenshuai.xi             //null packet
5701*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalAddr = pInfo->u32OriPktAddr;
5702*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalSize = 0;
5703*53ee8cc1Swenshuai.xi         }
5704*53ee8cc1Swenshuai.xi     }
5705*53ee8cc1Swenshuai.xi     else
5706*53ee8cc1Swenshuai.xi     {
5707*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalAddr = pInfo->u32Staddr;
5708*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalSize = pInfo->u32AllocLength;
5709*53ee8cc1Swenshuai.xi     }
5710*53ee8cc1Swenshuai.xi 
5711*53ee8cc1Swenshuai.xi     pCtrl->LastNal.bRVBrokenPacket = pInfo->bRVBrokenPacket;
5712*53ee8cc1Swenshuai.xi     pCtrl->u32BBUPacketCnt++;
5713*53ee8cc1Swenshuai.xi 
5714*53ee8cc1Swenshuai.xi     return eRet;
5715*53ee8cc1Swenshuai.xi }
5716*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_EnableISR(MS_U32 u32Id,MS_BOOL bEnable)5717*53ee8cc1Swenshuai.xi void HAL_HVD_EX_EnableISR(MS_U32 u32Id, MS_BOOL bEnable)
5718*53ee8cc1Swenshuai.xi {
5719*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5720*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
5721*53ee8cc1Swenshuai.xi     MS_BOOL bCurrentStatus = HAL_HVD_EX_IsEnableISR(u32Id);
5722*53ee8cc1Swenshuai.xi     if(bCurrentStatus == bEnable)
5723*53ee8cc1Swenshuai.xi         return;
5724*53ee8cc1Swenshuai.xi 
5725*53ee8cc1Swenshuai.xi     if (bEnable)
5726*53ee8cc1Swenshuai.xi     {
5727*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), 0, HVD_REG_RISC_ISR_MSK);
5728*53ee8cc1Swenshuai.xi     }
5729*53ee8cc1Swenshuai.xi     else
5730*53ee8cc1Swenshuai.xi     {
5731*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_MSK, HVD_REG_RISC_ISR_MSK);
5732*53ee8cc1Swenshuai.xi     }
5733*53ee8cc1Swenshuai.xi }
5734*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetForceISR(MS_U32 u32Id,MS_BOOL bEnable)5735*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetForceISR(MS_U32 u32Id, MS_BOOL bEnable)
5736*53ee8cc1Swenshuai.xi {
5737*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5738*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
5739*53ee8cc1Swenshuai.xi 
5740*53ee8cc1Swenshuai.xi     if (bEnable)
5741*53ee8cc1Swenshuai.xi     {
5742*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_FORCE, HVD_REG_RISC_ISR_FORCE);
5743*53ee8cc1Swenshuai.xi     }
5744*53ee8cc1Swenshuai.xi     else
5745*53ee8cc1Swenshuai.xi     {
5746*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), 0, HVD_REG_RISC_ISR_FORCE);
5747*53ee8cc1Swenshuai.xi     }
5748*53ee8cc1Swenshuai.xi }
5749*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetClearISR(HWDEC_ISR_TYPE eISRType)5750*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetClearISR(HWDEC_ISR_TYPE eISRType)
5751*53ee8cc1Swenshuai.xi {
5752*53ee8cc1Swenshuai.xi     MS_U32 u32RB = 0;
5753*53ee8cc1Swenshuai.xi     switch(eISRType)
5754*53ee8cc1Swenshuai.xi     {
5755*53ee8cc1Swenshuai.xi         case E_HWDEC_ISR_HVD:
5756*53ee8cc1Swenshuai.xi             u32RB = REG_HVD_BASE;
5757*53ee8cc1Swenshuai.xi             break;
5758*53ee8cc1Swenshuai.xi         #if SUPPORT_EVD
5759*53ee8cc1Swenshuai.xi         case E_HWDEC_ISR_EVD:
5760*53ee8cc1Swenshuai.xi             u32RB = REG_EVD_BASE;
5761*53ee8cc1Swenshuai.xi             break;
5762*53ee8cc1Swenshuai.xi         #endif
5763*53ee8cc1Swenshuai.xi         #if SUPPORT_G2VP9
5764*53ee8cc1Swenshuai.xi         case E_HWDEC_ISR_G2VP9:
5765*53ee8cc1Swenshuai.xi             break;
5766*53ee8cc1Swenshuai.xi         #endif
5767*53ee8cc1Swenshuai.xi         default:
5768*53ee8cc1Swenshuai.xi             break;
5769*53ee8cc1Swenshuai.xi     }
5770*53ee8cc1Swenshuai.xi     if(u32RB)
5771*53ee8cc1Swenshuai.xi     {
5772*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_CLR, HVD_REG_RISC_ISR_CLR);
5773*53ee8cc1Swenshuai.xi     }
5774*53ee8cc1Swenshuai.xi }
5775*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_IsISROccured(MS_U32 u32Id)5776*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsISROccured(MS_U32 u32Id)
5777*53ee8cc1Swenshuai.xi {
5778*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5779*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
5780*53ee8cc1Swenshuai.xi 
5781*53ee8cc1Swenshuai.xi     return (MS_BOOL) (_HVD_Read2Byte(HVD_REG_RISC_MBOX_RDY(u32RB)) & HVD_REG_RISC_ISR_VALID);
5782*53ee8cc1Swenshuai.xi }
5783*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_IsEnableISR(MS_U32 u32Id)5784*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsEnableISR(MS_U32 u32Id)
5785*53ee8cc1Swenshuai.xi {
5786*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5787*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
5788*53ee8cc1Swenshuai.xi 
5789*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(HVD_REG_RISC_MBOX_CLR(u32RB)) & HVD_REG_RISC_ISR_MSK)
5790*53ee8cc1Swenshuai.xi     {
5791*53ee8cc1Swenshuai.xi         return FALSE;
5792*53ee8cc1Swenshuai.xi     }
5793*53ee8cc1Swenshuai.xi     else
5794*53ee8cc1Swenshuai.xi     {
5795*53ee8cc1Swenshuai.xi         return TRUE;
5796*53ee8cc1Swenshuai.xi     }
5797*53ee8cc1Swenshuai.xi }
5798*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_IsAlive(MS_U32 u32Id)5799*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsAlive(MS_U32 u32Id)
5800*53ee8cc1Swenshuai.xi {
5801*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5802*53ee8cc1Swenshuai.xi 
5803*53ee8cc1Swenshuai.xi     if (pCtrl)
5804*53ee8cc1Swenshuai.xi     {
5805*53ee8cc1Swenshuai.xi         if ((pCtrl->LivingStatus.u32DecCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_DECODE_CNT)) &&
5806*53ee8cc1Swenshuai.xi             (pCtrl->LivingStatus.u32SkipCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_SKIP_CNT)) &&
5807*53ee8cc1Swenshuai.xi             (pCtrl->LivingStatus.u32IdleCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_VPU_IDLE_CNT)) &&
5808*53ee8cc1Swenshuai.xi             (pCtrl->LivingStatus.u32MainLoopCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_MAIN_LOOP_CNT)))
5809*53ee8cc1Swenshuai.xi         {
5810*53ee8cc1Swenshuai.xi             return FALSE;
5811*53ee8cc1Swenshuai.xi         }
5812*53ee8cc1Swenshuai.xi         else
5813*53ee8cc1Swenshuai.xi         {
5814*53ee8cc1Swenshuai.xi             return TRUE;
5815*53ee8cc1Swenshuai.xi         }
5816*53ee8cc1Swenshuai.xi     }
5817*53ee8cc1Swenshuai.xi     else
5818*53ee8cc1Swenshuai.xi     {
5819*53ee8cc1Swenshuai.xi         return FALSE;
5820*53ee8cc1Swenshuai.xi     }
5821*53ee8cc1Swenshuai.xi }
5822*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_RstPTSCtrlVariable(MS_U32 u32Id)5823*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_RstPTSCtrlVariable(MS_U32 u32Id)
5824*53ee8cc1Swenshuai.xi {
5825*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
5826*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5827*53ee8cc1Swenshuai.xi     MS_U8 u8Idx             = _HVD_EX_GetStreamIdx(u32Id);
5828*53ee8cc1Swenshuai.xi 
5829*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
5830*53ee8cc1Swenshuai.xi     {
5831*53ee8cc1Swenshuai.xi         HAL_HVD_EX_ReadMemory();
5832*53ee8cc1Swenshuai.xi 
5833*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt = pShm->u32PTStableByteCnt;
5834*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = _HVD_EX_GetPTSTableWptr(u32Id);
5835*53ee8cc1Swenshuai.xi 
5836*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("PTS table: WptrAddr:%x RptrAddr:%x ByteCnt:%x PreWptr:%lx\n",
5837*53ee8cc1Swenshuai.xi             pShm->u32PTStableWptrAddr, pShm->u32PTStableRptrAddr, pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt, (unsigned long)pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
5838*53ee8cc1Swenshuai.xi     }
5839*53ee8cc1Swenshuai.xi 
5840*53ee8cc1Swenshuai.xi     return TRUE;
5841*53ee8cc1Swenshuai.xi }
5842*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_FlushRstShareMem(MS_U32 u32Id)5843*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_FlushRstShareMem(MS_U32 u32Id)
5844*53ee8cc1Swenshuai.xi {
5845*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5846*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = NULL;
5847*53ee8cc1Swenshuai.xi     MS_U8 u8Idx             = _HVD_EX_GetStreamIdx(u32Id);
5848*53ee8cc1Swenshuai.xi     MS_U32 u32Data;
5849*53ee8cc1Swenshuai.xi     pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5850*53ee8cc1Swenshuai.xi 
5851*53ee8cc1Swenshuai.xi     memset(&pShm->DecoFrmInfo, 0, sizeof(HVD_Frm_Information));
5852*53ee8cc1Swenshuai.xi 
5853*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
5854*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
5855*53ee8cc1Swenshuai.xi     {
5856*53ee8cc1Swenshuai.xi         u32Data = _HVD_EX_GetESReadPtr(u32Id, FALSE);
5857*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalAddr = u32Data;
5858*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalSize = 0;
5859*53ee8cc1Swenshuai.xi     }
5860*53ee8cc1Swenshuai.xi 
5861*53ee8cc1Swenshuai.xi     if (IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[u8Idx].s32HvdPpTaskId))
5862*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState = E_HAL_HVD_STATE_RUNNING;
5863*53ee8cc1Swenshuai.xi 
5864*53ee8cc1Swenshuai.xi     return TRUE;
5865*53ee8cc1Swenshuai.xi }
5866*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_UartSwitch2FW(MS_BOOL bEnable)5867*53ee8cc1Swenshuai.xi void HAL_HVD_EX_UartSwitch2FW(MS_BOOL bEnable)
5868*53ee8cc1Swenshuai.xi {
5869*53ee8cc1Swenshuai.xi     if (bEnable)
5870*53ee8cc1Swenshuai.xi     {
5871*53ee8cc1Swenshuai.xi         if (HAL_VPU_EX_IsEVDR2())
5872*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_MHEG5, REG_TOP_UART_SEL_0_MASK);
5873*53ee8cc1Swenshuai.xi         else
5874*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_VD_MHEG5, REG_TOP_UART_SEL_0_MASK);
5875*53ee8cc1Swenshuai.xi     }
5876*53ee8cc1Swenshuai.xi     else
5877*53ee8cc1Swenshuai.xi     {
5878*53ee8cc1Swenshuai.xi #if defined (__aeon__)
5879*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_MHEG5, REG_TOP_UART_SEL_0_MASK);
5880*53ee8cc1Swenshuai.xi #else // defined (__mips__)
5881*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_PIU_0, REG_TOP_UART_SEL_0_MASK);
5882*53ee8cc1Swenshuai.xi #endif
5883*53ee8cc1Swenshuai.xi     }
5884*53ee8cc1Swenshuai.xi }
5885*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetData_Dbg(MS_U32 u32Addr)5886*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetData_Dbg(MS_U32 u32Addr)
5887*53ee8cc1Swenshuai.xi {
5888*53ee8cc1Swenshuai.xi     return 0;
5889*53ee8cc1Swenshuai.xi }
5890*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetData_Dbg(MS_U32 u32Addr,MS_U32 u32Data)5891*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetData_Dbg(MS_U32 u32Addr, MS_U32 u32Data)
5892*53ee8cc1Swenshuai.xi {
5893*53ee8cc1Swenshuai.xi     return;
5894*53ee8cc1Swenshuai.xi }
5895*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetCorretClock(MS_U16 u16Clock)5896*53ee8cc1Swenshuai.xi MS_U16 HAL_HVD_EX_GetCorretClock(MS_U16 u16Clock)
5897*53ee8cc1Swenshuai.xi {
5898*53ee8cc1Swenshuai.xi     //if( u16Clock == 0 )
5899*53ee8cc1Swenshuai.xi     return 216;                 //140;
5900*53ee8cc1Swenshuai.xi     //if(  )
5901*53ee8cc1Swenshuai.xi }
5902*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_UpdateESWptr_Fire(MS_U32 u32Id)5903*53ee8cc1Swenshuai.xi void HAL_HVD_EX_UpdateESWptr_Fire(MS_U32 u32Id)
5904*53ee8cc1Swenshuai.xi {
5905*53ee8cc1Swenshuai.xi     //MS_BOOL bBitMIU1 = FALSE;
5906*53ee8cc1Swenshuai.xi     //MS_BOOL bCodeMIU1 = FALSE;
5907*53ee8cc1Swenshuai.xi     MS_U8 u8BitMiuSel = 0;
5908*53ee8cc1Swenshuai.xi     MS_U8 u8CodeMiuSel = 0;
5909*53ee8cc1Swenshuai.xi     MS_U32 u32BitStartOffset;
5910*53ee8cc1Swenshuai.xi     MS_U32 u32CodeStartOffset;
5911*53ee8cc1Swenshuai.xi     //MS_U8 u8MiuSel;
5912*53ee8cc1Swenshuai.xi     //MS_U32 u32StartOffset;
5913*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5914*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5915*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5916*53ee8cc1Swenshuai.xi     MS_VIRT u32BBU_DRAM_ST_ADDR = (MS_VIRT) pShm->u32HVD_BBU_DRAM_ST_ADDR;
5917*53ee8cc1Swenshuai.xi 
5918*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
5919*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
5920*53ee8cc1Swenshuai.xi     {
5921*53ee8cc1Swenshuai.xi         // if MVC_BBU_ADDR and HVD_BBU_ADDR are different, we need to add MVC_BBU_DRAM_ST_ADDR and MVC_BBU2_DRAM_ST_ADDR in share memory
5922*53ee8cc1Swenshuai.xi         u32BBU_DRAM_ST_ADDR = (MS_VIRT) pShm->u32HVD_BBU_DRAM_ST_ADDR;  //pShm->u32MVC_BBU_DRAM_ST_ADDR;
5923*53ee8cc1Swenshuai.xi         if(E_VDEC_EX_SUB_VIEW == HAL_HVD_EX_GetView(u32Id))
5924*53ee8cc1Swenshuai.xi         {
5925*53ee8cc1Swenshuai.xi             u32BBU_DRAM_ST_ADDR = (MS_VIRT) pShm->u32HVD_BBU2_DRAM_ST_ADDR;  //pShm->u32MVC_BBU2_DRAM_ST_ADDR;
5926*53ee8cc1Swenshuai.xi         }
5927*53ee8cc1Swenshuai.xi     }
5928*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
5929*53ee8cc1Swenshuai.xi 
5930*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8BitMiuSel, u32BitStartOffset, pCtrl->MemMap.u32BitstreamBufAddr);
5931*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8CodeMiuSel, u32CodeStartOffset, pCtrl->MemMap.u32CodeBufAddr);
5932*53ee8cc1Swenshuai.xi 
5933*53ee8cc1Swenshuai.xi 
5934*53ee8cc1Swenshuai.xi 
5935*53ee8cc1Swenshuai.xi 
5936*53ee8cc1Swenshuai.xi     if (u8BitMiuSel != u8CodeMiuSel)
5937*53ee8cc1Swenshuai.xi     {
5938*53ee8cc1Swenshuai.xi #if HVD_ENABLE_BDMA_2_BITSTREAMBUF
5939*53ee8cc1Swenshuai.xi         BDMA_Result bdmaRlt;
5940*53ee8cc1Swenshuai.xi         MS_VIRT u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
5941*53ee8cc1Swenshuai.xi 
5942*53ee8cc1Swenshuai.xi         u32DstAdd = pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
5943*53ee8cc1Swenshuai.xi         u32SrcAdd = pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR;
5944*53ee8cc1Swenshuai.xi         u32tabsize = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum << 3;
5945*53ee8cc1Swenshuai.xi 
5946*53ee8cc1Swenshuai.xi         bdmaRlt = HVD_dmacpy(u32DstAdd, u32SrcAdd, u32tabsize);
5947*53ee8cc1Swenshuai.xi 
5948*53ee8cc1Swenshuai.xi         if (E_BDMA_OK != bdmaRlt)
5949*53ee8cc1Swenshuai.xi         {
5950*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("MDrv_BDMA_MemCopy fail ret=%x!\n", bdmaRlt);
5951*53ee8cc1Swenshuai.xi         }
5952*53ee8cc1Swenshuai.xi #else
5953*53ee8cc1Swenshuai.xi         MS_VIRT u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
5954*53ee8cc1Swenshuai.xi 
5955*53ee8cc1Swenshuai.xi         u32DstAdd = pCtrl->MemMap.u32BitstreamBufVAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
5956*53ee8cc1Swenshuai.xi         u32SrcAdd = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR);
5957*53ee8cc1Swenshuai.xi         u32tabsize = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum << 3;
5958*53ee8cc1Swenshuai.xi 
5959*53ee8cc1Swenshuai.xi         HVD_memcpy(u32DstAdd, u32SrcAdd, u32tabsize);
5960*53ee8cc1Swenshuai.xi #endif
5961*53ee8cc1Swenshuai.xi     }
5962*53ee8cc1Swenshuai.xi 
5963*53ee8cc1Swenshuai.xi     //HVD_EX_MSG_DBG("%lu st:%lx size:%lx BBU: %lu\n", pCtrl->u32BBUPacketCnt, pCtrl->LastNal.u32NalAddr, pCtrl->LastNal.u32NalSize, _stHVDStream[u8Idx].u32BBUWptr);
5964*53ee8cc1Swenshuai.xi 
5965*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
5966*53ee8cc1Swenshuai.xi 
5967*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5968*53ee8cc1Swenshuai.xi     {
5969*53ee8cc1Swenshuai.xi         _HVD_EX_SetBBUWriteptr(u32Id, HVD_LWORD(pHVDHalContext->u32VP8BBUWptr));
5970*53ee8cc1Swenshuai.xi         pCtrl->u32BBUWptr_Fired = pHVDHalContext->u32VP8BBUWptr;
5971*53ee8cc1Swenshuai.xi     }
5972*53ee8cc1Swenshuai.xi     else
5973*53ee8cc1Swenshuai.xi     {
5974*53ee8cc1Swenshuai.xi     _HVD_EX_SetBBUWriteptr(u32Id, HVD_LWORD(pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr));
5975*53ee8cc1Swenshuai.xi 
5976*53ee8cc1Swenshuai.xi     pCtrl->u32BBUWptr_Fired = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
5977*53ee8cc1Swenshuai.xi     }
5978*53ee8cc1Swenshuai.xi }
5979*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_MVD_PowerCtrl(MS_BOOL bEnable)5980*53ee8cc1Swenshuai.xi void HAL_HVD_EX_MVD_PowerCtrl(MS_BOOL bEnable)
5981*53ee8cc1Swenshuai.xi {
5982*53ee8cc1Swenshuai.xi     if (bEnable)
5983*53ee8cc1Swenshuai.xi     {
5984*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD, 0, TOP_CKG_MHVD_DIS);
5985*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD2, 0, TOP_CKG_MHVD2_DIS);
5986*53ee8cc1Swenshuai.xi     }
5987*53ee8cc1Swenshuai.xi     else
5988*53ee8cc1Swenshuai.xi     {
5989*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD, TOP_CKG_MHVD_DIS, TOP_CKG_MHVD_DIS);
5990*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD2, TOP_CKG_MHVD2_DIS, TOP_CKG_MHVD2_DIS);
5991*53ee8cc1Swenshuai.xi     }
5992*53ee8cc1Swenshuai.xi }
5993*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Dump_FW_Status(MS_U32 u32Id)5994*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_FW_Status(MS_U32 u32Id)
5995*53ee8cc1Swenshuai.xi {
5996*53ee8cc1Swenshuai.xi     MS_U32 tmp1 = 0;
5997*53ee8cc1Swenshuai.xi     MS_U32 tmp2 = 0;
5998*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5999*53ee8cc1Swenshuai.xi 
6000*53ee8cc1Swenshuai.xi     HAL_HVD_EX_ReadMemory();
6001*53ee8cc1Swenshuai.xi 
6002*53ee8cc1Swenshuai.xi     _HVD_EX_MBoxRead(u32Id, HAL_HVD_CMD_MBOX, &tmp1);
6003*53ee8cc1Swenshuai.xi     _HVD_EX_MBoxRead(u32Id, HAL_HVD_CMD_ARG_MBOX, &tmp2);
6004*53ee8cc1Swenshuai.xi 
6005*53ee8cc1Swenshuai.xi     if (u32UartCtrl & E_HVD_UART_CTRL_DBG)
6006*53ee8cc1Swenshuai.xi     {
6007*53ee8cc1Swenshuai.xi         MS_U32 u32Tmp = u32UartCtrl;
6008*53ee8cc1Swenshuai.xi 
6009*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("\n");
6010*53ee8cc1Swenshuai.xi         u32UartCtrl = 0; // turn off debug message to prevent other function prints
6011*53ee8cc1Swenshuai.xi         printf("\tSystime=%u, FWVersionID=0x%x, FwState=0x%x, ErrCode=0x%x, ProgCnt=0x%x\n",
6012*53ee8cc1Swenshuai.xi             HVD_GetSysTime_ms(), pShm->u32FWVersionID, pShm->u32FwState, (MS_U32) pShm->u16ErrCode, HAL_VPU_EX_GetProgCnt());
6013*53ee8cc1Swenshuai.xi 
6014*53ee8cc1Swenshuai.xi         printf("\tTime: DispSTC=%u, DispT=%u, DecT=%u, CurrentPts=%u, Last Cmd=0x%x, Arg=0x%x, Rdy1=0x%x, Rdy2=0x%x\n",
6015*53ee8cc1Swenshuai.xi                 pShm->u32DispSTC, pShm->DispFrmInfo.u32TimeStamp,
6016*53ee8cc1Swenshuai.xi                 pShm->DecoFrmInfo.u32TimeStamp, pShm->u32CurrentPts, tmp1, tmp2,
6017*53ee8cc1Swenshuai.xi                 (MS_U32) _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX), (MS_U32) _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_ARG_MBOX));
6018*53ee8cc1Swenshuai.xi 
6019*53ee8cc1Swenshuai.xi         printf("\tFlag: InitDone=%d, SpsChange=%d, IsIFrmFound=%d, 1stFrmRdy=%d, SyncStart=%d, SyncReach=%d\n",
6020*53ee8cc1Swenshuai.xi                     pShm->bInitDone, pShm->bSpsChange, pShm->bIsIFrmFound,
6021*53ee8cc1Swenshuai.xi                 pShm->bIs1stFrameRdy, pShm->bIsSyncStart, pShm->bIsSyncReach);
6022*53ee8cc1Swenshuai.xi 
6023*53ee8cc1Swenshuai.xi         printf("\tQueue: BBUQNumb=%u, DecQNumb=%d, DispQNumb=%d, ESR=%u, ESRfromFW=%u, ESW=%u, ESLevel=%u\n",
6024*53ee8cc1Swenshuai.xi                 _HVD_EX_GetBBUQNumb(u32Id), pShm->u16DecQNumb, pShm->u16DispQNumb,
6025*53ee8cc1Swenshuai.xi                 _HVD_EX_GetESReadPtr(u32Id, TRUE), pShm->u32ESReadPtr, _HVD_EX_GetESWritePtr(u32Id),
6026*53ee8cc1Swenshuai.xi                 _HVD_EX_GetESLevel(u32Id));
6027*53ee8cc1Swenshuai.xi 
6028*53ee8cc1Swenshuai.xi         printf("\tCounter: DecodeCnt=%u, DispCnt=%u, DataErrCnt=%u, DecErrCnt=%u, SkipCnt=%u, DropCnt=%u, idle=%u, MainLoopCnt=%u, VsyncCnt=%u\n",
6029*53ee8cc1Swenshuai.xi                 pShm->u32DecodeCnt, pShm->u32DispCnt, pShm->u32DataErrCnt,
6030*53ee8cc1Swenshuai.xi                 pShm->u32DecErrCnt, pShm->u32SkipCnt, pShm->u32DropCnt,
6031*53ee8cc1Swenshuai.xi                 pShm->u32VPUIdleCnt, pShm->u32MainLoopCnt, pShm->u32VsyncCnt);
6032*53ee8cc1Swenshuai.xi         printf
6033*53ee8cc1Swenshuai.xi             ("\tMode: ShowErr=%d, RepLastField=%d, SyncOn=%d, FileEnd=%d, Skip=%d, Drop=%d, DispSpeed=%d, FRC=%d, BlueScreen=%d, FreezeImg=%d, 1Field=%d\n",
6034*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bIsShowErrFrm, pShm->ModeStatus.bIsRepeatLastField,
6035*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bIsSyncOn, pShm->ModeStatus.bIsPlaybackFinish,
6036*53ee8cc1Swenshuai.xi          pShm->ModeStatus.u8SkipMode, pShm->ModeStatus.u8DropMode,
6037*53ee8cc1Swenshuai.xi          pShm->ModeStatus.s8DisplaySpeed, pShm->ModeStatus.u8FrcMode,
6038*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bIsBlueScreen, pShm->ModeStatus.bIsFreezeImg,
6039*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bShowOneField);
6040*53ee8cc1Swenshuai.xi 
6041*53ee8cc1Swenshuai.xi         u32UartCtrl = u32Tmp; // recover debug level
6042*53ee8cc1Swenshuai.xi     }
6043*53ee8cc1Swenshuai.xi }
6044*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetBBUEntry(MS_U32 u32Id,HVD_EX_Drv_Ctrl * pDrvCtrl,MS_U32 u32Idx,MS_U32 * u32NalOffset,MS_U32 * u32NalSize)6045*53ee8cc1Swenshuai.xi void HAL_HVD_EX_GetBBUEntry(MS_U32 u32Id, HVD_EX_Drv_Ctrl *pDrvCtrl, MS_U32 u32Idx, MS_U32 *u32NalOffset, MS_U32 *u32NalSize)
6046*53ee8cc1Swenshuai.xi {
6047*53ee8cc1Swenshuai.xi     MS_U8 *u32Addr = NULL;
6048*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6049*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
6050*53ee8cc1Swenshuai.xi 
6051*53ee8cc1Swenshuai.xi     if (u32Idx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum)
6052*53ee8cc1Swenshuai.xi     {
6053*53ee8cc1Swenshuai.xi         return;
6054*53ee8cc1Swenshuai.xi     }
6055*53ee8cc1Swenshuai.xi 
6056*53ee8cc1Swenshuai.xi     u32Addr = (MS_U8 *)(MsOS_PA2KSEG1(pDrvCtrl->MemMap.u32CodeBufAddr + (MS_PHY)pShm->u32HVD_BBU_DRAM_ST_ADDR + (u32Idx << 3)));
6057*53ee8cc1Swenshuai.xi 
6058*53ee8cc1Swenshuai.xi     *u32NalSize = *(u32Addr + 2) & 0x1f;
6059*53ee8cc1Swenshuai.xi     *u32NalSize <<= 8;
6060*53ee8cc1Swenshuai.xi     *u32NalSize |= *(u32Addr + 1) & 0xff;
6061*53ee8cc1Swenshuai.xi     *u32NalSize <<= 8;
6062*53ee8cc1Swenshuai.xi     *u32NalSize |= *(u32Addr) & 0xff;
6063*53ee8cc1Swenshuai.xi 
6064*53ee8cc1Swenshuai.xi     *u32NalOffset = ((MS_U32) (*(u32Addr + 2) & 0xe0)) >> 5;
6065*53ee8cc1Swenshuai.xi     *u32NalOffset |= ((MS_U32) (*(u32Addr + 3) & 0xff)) << 3;
6066*53ee8cc1Swenshuai.xi     *u32NalOffset |= ((MS_U32) (*(u32Addr + 4) & 0xff)) << 11;
6067*53ee8cc1Swenshuai.xi     *u32NalOffset |= ((MS_U32) (*(u32Addr + 5) & 0xff)) << 19;
6068*53ee8cc1Swenshuai.xi }
6069*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Dump_BBUs(MS_U32 u32Id,HVD_EX_Drv_Ctrl * pDrvCtrl,MS_U32 u32StartIdx,MS_U32 u32EndIdx,MS_BOOL bShowEmptyEntry)6070*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_BBUs(MS_U32 u32Id, HVD_EX_Drv_Ctrl *pDrvCtrl, MS_U32 u32StartIdx, MS_U32 u32EndIdx, MS_BOOL bShowEmptyEntry)
6071*53ee8cc1Swenshuai.xi {
6072*53ee8cc1Swenshuai.xi     MS_U32 u32CurIdx = 0;
6073*53ee8cc1Swenshuai.xi     MS_BOOL bFinished = FALSE;
6074*53ee8cc1Swenshuai.xi     MS_U32 u32NalOffset = 0;
6075*53ee8cc1Swenshuai.xi     MS_U32 u32NalSize = 0;
6076*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6077*53ee8cc1Swenshuai.xi 
6078*53ee8cc1Swenshuai.xi     if ((u32StartIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum) || (u32EndIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum))
6079*53ee8cc1Swenshuai.xi     {
6080*53ee8cc1Swenshuai.xi         return;
6081*53ee8cc1Swenshuai.xi     }
6082*53ee8cc1Swenshuai.xi 
6083*53ee8cc1Swenshuai.xi     u32CurIdx = u32StartIdx;
6084*53ee8cc1Swenshuai.xi 
6085*53ee8cc1Swenshuai.xi     do
6086*53ee8cc1Swenshuai.xi     {
6087*53ee8cc1Swenshuai.xi         if (u32CurIdx == u32EndIdx)
6088*53ee8cc1Swenshuai.xi         {
6089*53ee8cc1Swenshuai.xi             bFinished = TRUE;
6090*53ee8cc1Swenshuai.xi         }
6091*53ee8cc1Swenshuai.xi 
6092*53ee8cc1Swenshuai.xi         HAL_HVD_EX_GetBBUEntry(u32Id, pDrvCtrl, u32CurIdx, &u32NalOffset, &u32NalSize);
6093*53ee8cc1Swenshuai.xi 
6094*53ee8cc1Swenshuai.xi         if ((bShowEmptyEntry == FALSE) || (bShowEmptyEntry && (u32NalOffset == 0) && (u32NalSize == 0)))
6095*53ee8cc1Swenshuai.xi         {
6096*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("HVD BBU Entry: Idx:%u Offset:%x Size:%x\n", u32CurIdx, u32NalOffset, u32NalSize);
6097*53ee8cc1Swenshuai.xi         }
6098*53ee8cc1Swenshuai.xi 
6099*53ee8cc1Swenshuai.xi         u32CurIdx++;
6100*53ee8cc1Swenshuai.xi 
6101*53ee8cc1Swenshuai.xi         if (u32CurIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum)
6102*53ee8cc1Swenshuai.xi         {
6103*53ee8cc1Swenshuai.xi             u32CurIdx %= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
6104*53ee8cc1Swenshuai.xi         }
6105*53ee8cc1Swenshuai.xi     } while (bFinished == TRUE);
6106*53ee8cc1Swenshuai.xi }
6107*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Dump_HW_Status(MS_U32 u32Num)6108*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_HW_Status(MS_U32 u32Num)
6109*53ee8cc1Swenshuai.xi {
6110*53ee8cc1Swenshuai.xi     MS_U32 i = 0;
6111*53ee8cc1Swenshuai.xi     MS_U32 value = 0;
6112*53ee8cc1Swenshuai.xi 
6113*53ee8cc1Swenshuai.xi     if (u32UartCtrl & E_HVD_UART_CTRL_DBG)
6114*53ee8cc1Swenshuai.xi     {
6115*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("\n");
6116*53ee8cc1Swenshuai.xi 
6117*53ee8cc1Swenshuai.xi     for (i = 0; i <= u32Num; i++)
6118*53ee8cc1Swenshuai.xi     {
6119*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_DEBUG_SEL, i);
6120*53ee8cc1Swenshuai.xi         value = _HVD_Read2Byte(HVD_REG_DEBUG_DAT_L);
6121*53ee8cc1Swenshuai.xi         value |= ((MS_U32) _HVD_Read2Byte(HVD_REG_DEBUG_DAT_H)) << 16;
6122*53ee8cc1Swenshuai.xi 
6123*53ee8cc1Swenshuai.xi         if (value == 0)
6124*53ee8cc1Swenshuai.xi         {
6125*53ee8cc1Swenshuai.xi             break;
6126*53ee8cc1Swenshuai.xi         }
6127*53ee8cc1Swenshuai.xi 
6128*53ee8cc1Swenshuai.xi             printf(" %08x", value);
6129*53ee8cc1Swenshuai.xi 
6130*53ee8cc1Swenshuai.xi         if (((i % 8) + 1) == 8)
6131*53ee8cc1Swenshuai.xi         {
6132*53ee8cc1Swenshuai.xi                 printf(" |%u\n", i + 1);
6133*53ee8cc1Swenshuai.xi         }
6134*53ee8cc1Swenshuai.xi     }
6135*53ee8cc1Swenshuai.xi 
6136*53ee8cc1Swenshuai.xi         printf("\nHVD Dump HW status End: total number:%u\n", i);
6137*53ee8cc1Swenshuai.xi     }
6138*53ee8cc1Swenshuai.xi }
6139*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetMiuBurstLevel(HVD_EX_Drv_Ctrl * pDrvCtrl,HVD_MIU_Burst_Cnt_Ctrl eMiuBurstCntCtrl)6140*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetMiuBurstLevel(HVD_EX_Drv_Ctrl *pDrvCtrl, HVD_MIU_Burst_Cnt_Ctrl eMiuBurstCntCtrl)
6141*53ee8cc1Swenshuai.xi {
6142*53ee8cc1Swenshuai.xi     if (pDrvCtrl)
6143*53ee8cc1Swenshuai.xi     {
6144*53ee8cc1Swenshuai.xi         pDrvCtrl->Settings.u32MiuBurstLevel = (MS_U32) eMiuBurstCntCtrl;
6145*53ee8cc1Swenshuai.xi     }
6146*53ee8cc1Swenshuai.xi }
6147*53ee8cc1Swenshuai.xi 
6148*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
HAL_HVD_EX_CheckMVCID(MS_U32 u32Id)6149*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_CheckMVCID(MS_U32 u32Id)
6150*53ee8cc1Swenshuai.xi {
6151*53ee8cc1Swenshuai.xi     return  ( E_HAL_VPU_MVC_STREAM_BASE == (0xFF & u32Id) );
6152*53ee8cc1Swenshuai.xi }
6153*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetView(MS_U32 u32Id)6154*53ee8cc1Swenshuai.xi VDEC_EX_View HAL_HVD_EX_GetView(MS_U32 u32Id)
6155*53ee8cc1Swenshuai.xi {
6156*53ee8cc1Swenshuai.xi     if( (0xFF & (u32Id >> 8)) == 0x10)
6157*53ee8cc1Swenshuai.xi         return  E_VDEC_EX_MAIN_VIEW;
6158*53ee8cc1Swenshuai.xi     else
6159*53ee8cc1Swenshuai.xi         return E_VDEC_EX_SUB_VIEW;
6160*53ee8cc1Swenshuai.xi }
6161*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
6162*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SpareBandwidth(MS_U32 u32Id)6163*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SpareBandwidth(MS_U32 u32Id)    //// For MVC
6164*53ee8cc1Swenshuai.xi {
6165*53ee8cc1Swenshuai.xi     //HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_DIS_QUART_PIXEL, TRUE);
6166*53ee8cc1Swenshuai.xi     //HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_DIS_DBF, TRUE);
6167*53ee8cc1Swenshuai.xi     return;
6168*53ee8cc1Swenshuai.xi }
6169*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_PowerSaving(MS_U32 u32Id)6170*53ee8cc1Swenshuai.xi void HAL_HVD_EX_PowerSaving(MS_U32 u32Id)    //// turn on power saving mode for STB chips, ex. clippers, kano
6171*53ee8cc1Swenshuai.xi {
6172*53ee8cc1Swenshuai.xi     HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_POWER_SAVING, TRUE);
6173*53ee8cc1Swenshuai.xi     return;
6174*53ee8cc1Swenshuai.xi }
6175*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetFrmRateIsSupported(MS_U32 u32Id,MS_U16 u16HSize,MS_U16 u16VSize,MS_U32 u32FrmRate)6176*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_GetFrmRateIsSupported(MS_U32 u32Id, MS_U16 u16HSize, MS_U16 u16VSize, MS_U32 u32FrmRate)
6177*53ee8cc1Swenshuai.xi {
6178*53ee8cc1Swenshuai.xi     MS_U64 _hw_max_pixel = 0;
6179*53ee8cc1Swenshuai.xi     _hw_max_pixel = _HAL_EX_GetHwMaxPixel(u32Id);
6180*53ee8cc1Swenshuai.xi 
6181*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("%s w:%d, h:%d, fr:%d, MAX:%ld\n", __FUNCTION__,
6182*53ee8cc1Swenshuai.xi                     u16HSize, u16VSize, u32FrmRate, (unsigned long)_hw_max_pixel);
6183*53ee8cc1Swenshuai.xi     return (((MS_U64)u16HSize*(MS_U64)u16VSize*(MS_U64)u32FrmRate) <= _hw_max_pixel);
6184*53ee8cc1Swenshuai.xi }
6185*53ee8cc1Swenshuai.xi 
6186*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetDispFrmNum(MS_U32 u32Id)6187*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDispFrmNum(MS_U32 u32Id)
6188*53ee8cc1Swenshuai.xi {
6189*53ee8cc1Swenshuai.xi #if 1
6190*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
6191*53ee8cc1Swenshuai.xi     MS_U16 u16QNum = pShm->u16DispQNumb;
6192*53ee8cc1Swenshuai.xi     MS_U16 u16QPtr = pShm->u16DispQPtr;
6193*53ee8cc1Swenshuai.xi //    MS_U16 u16QSize = pShm->u16DispQSize;
6194*53ee8cc1Swenshuai.xi     //static volatile HVD_Frm_Information *pHvdFrm = NULL;
6195*53ee8cc1Swenshuai.xi     MS_U32 u32DispQNum = 0;
6196*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
6197*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
6198*53ee8cc1Swenshuai.xi 
6199*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6200*53ee8cc1Swenshuai.xi     MS_BOOL bDolbyVision = (E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
6201*53ee8cc1Swenshuai.xi 
6202*53ee8cc1Swenshuai.xi     if(bMVC || bDolbyVision)
6203*53ee8cc1Swenshuai.xi     {
6204*53ee8cc1Swenshuai.xi #if 0
6205*53ee8cc1Swenshuai.xi         if (u16QNum > HVD_DISPQ_PREFETCH_COUNT*3)
6206*53ee8cc1Swenshuai.xi         {
6207*53ee8cc1Swenshuai.xi             u16QNum = HVD_DISPQ_PREFETCH_COUNT*3;
6208*53ee8cc1Swenshuai.xi         }
6209*53ee8cc1Swenshuai.xi #endif
6210*53ee8cc1Swenshuai.xi 
6211*53ee8cc1Swenshuai.xi         //printf("OQ:%d,DQ:%d.\n",pShm->u16DispQNumb,pShm->u16DecQNumb);
6212*53ee8cc1Swenshuai.xi         //search the next frame to display
6213*53ee8cc1Swenshuai.xi         while (u16QNum > 0)
6214*53ee8cc1Swenshuai.xi         {
6215*53ee8cc1Swenshuai.xi             //printf("Pr:%d,%d.[%ld,%ld,%ld,%ld].\n",u16QPtr,u16QNum,pShm->DispQueue[u16QPtr].u32Status,pShm->DispQueue[u16QPtr+1].u32Status,
6216*53ee8cc1Swenshuai.xi             //                pShm->DispQueue[u16QPtr+2].u32Status,pShm->DispQueue[u16QPtr+3].u32Status);
6217*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
6218*53ee8cc1Swenshuai.xi 
6219*53ee8cc1Swenshuai.xi             //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
6220*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
6221*53ee8cc1Swenshuai.xi             {
6222*53ee8cc1Swenshuai.xi                 /// For MVC. Output views after the pair of (base and depend) views were decoded.
6223*53ee8cc1Swenshuai.xi                 /// Check the depned view was initial when Output the base view.
6224*53ee8cc1Swenshuai.xi                 if((u16QPtr%2) == 0)
6225*53ee8cc1Swenshuai.xi                 {
6226*53ee8cc1Swenshuai.xi                     volatile HVD_Frm_Information *pHvdFrm_sub = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr+1];
6227*53ee8cc1Swenshuai.xi                     //if(pHvdFrm_sub->u32Status != E_HVD_DISPQ_STATUS_INIT)
6228*53ee8cc1Swenshuai.xi                     if(pHvdFrm_sub->u32Status == E_HVD_DISPQ_STATUS_NONE)
6229*53ee8cc1Swenshuai.xi                     {
6230*53ee8cc1Swenshuai.xi                         ///printf("[MVC] %d is not E_HVD_DISPQ_STATUS_INIT (%ld).\n",u16QPtr+1,pHvdFrm_sub->u32Status);
6231*53ee8cc1Swenshuai.xi                         ///printf("Return NULL.\n");
6232*53ee8cc1Swenshuai.xi                         continue;
6233*53ee8cc1Swenshuai.xi                     }
6234*53ee8cc1Swenshuai.xi                 }
6235*53ee8cc1Swenshuai.xi                 u32DispQNum++;
6236*53ee8cc1Swenshuai.xi             }
6237*53ee8cc1Swenshuai.xi 
6238*53ee8cc1Swenshuai.xi             u16QNum--;
6239*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
6240*53ee8cc1Swenshuai.xi             u16QPtr++;
6241*53ee8cc1Swenshuai.xi 
6242*53ee8cc1Swenshuai.xi             if (u16QPtr >= pShm->u16DispQSize)
6243*53ee8cc1Swenshuai.xi             {
6244*53ee8cc1Swenshuai.xi                 u16QPtr -= pShm->u16DispQSize;        //wrap to the begin
6245*53ee8cc1Swenshuai.xi             }
6246*53ee8cc1Swenshuai.xi         }
6247*53ee8cc1Swenshuai.xi     }
6248*53ee8cc1Swenshuai.xi     else
6249*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
6250*53ee8cc1Swenshuai.xi     {
6251*53ee8cc1Swenshuai.xi #if 0
6252*53ee8cc1Swenshuai.xi         if (u16QNum > HVD_DISPQ_PREFETCH_COUNT)
6253*53ee8cc1Swenshuai.xi         {
6254*53ee8cc1Swenshuai.xi             u16QNum = HVD_DISPQ_PREFETCH_COUNT;
6255*53ee8cc1Swenshuai.xi         }
6256*53ee8cc1Swenshuai.xi #endif
6257*53ee8cc1Swenshuai.xi //        printf("Q: %d %d %d\n", u16QNum, u16QPtr, u16QSize);
6258*53ee8cc1Swenshuai.xi         //search the next frame to display
6259*53ee8cc1Swenshuai.xi         while (u16QNum != 0)
6260*53ee8cc1Swenshuai.xi         {
6261*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
6262*53ee8cc1Swenshuai.xi 
6263*53ee8cc1Swenshuai.xi //            printf("Q2[%d]: %ld\n", u16QPtr, pShm->DispQueue[u16QPtr].u32Status);
6264*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
6265*53ee8cc1Swenshuai.xi             {
6266*53ee8cc1Swenshuai.xi                 u32DispQNum++;
6267*53ee8cc1Swenshuai.xi             }
6268*53ee8cc1Swenshuai.xi 
6269*53ee8cc1Swenshuai.xi             u16QNum--;
6270*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
6271*53ee8cc1Swenshuai.xi             u16QPtr++;
6272*53ee8cc1Swenshuai.xi 
6273*53ee8cc1Swenshuai.xi             if (u16QPtr == pShm->u16DispQSize)
6274*53ee8cc1Swenshuai.xi             {
6275*53ee8cc1Swenshuai.xi                 u16QPtr = 0;        //wrap to the begin
6276*53ee8cc1Swenshuai.xi             }
6277*53ee8cc1Swenshuai.xi         }
6278*53ee8cc1Swenshuai.xi     }
6279*53ee8cc1Swenshuai.xi 
6280*53ee8cc1Swenshuai.xi     //printf("dispQnum = %ld, pShm->u16DispQNumb = %d\n", u32DispQNum, pShm->u16DispQNumb);
6281*53ee8cc1Swenshuai.xi     return u32DispQNum;
6282*53ee8cc1Swenshuai.xi #else
6283*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) _HVD_EX_GetShmAddr(u32Id);
6284*53ee8cc1Swenshuai.xi     return pShm->u16DispQNumb;
6285*53ee8cc1Swenshuai.xi #endif
6286*53ee8cc1Swenshuai.xi }
6287*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetHwRegBase(MS_U32 u32Id,MS_U32 u32ModeFlag)6288*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetHwRegBase(MS_U32 u32Id, MS_U32 u32ModeFlag)
6289*53ee8cc1Swenshuai.xi {
6290*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6291*53ee8cc1Swenshuai.xi     if ((u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC ||
6292*53ee8cc1Swenshuai.xi         (u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC_DV)
6293*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_EVD_BASE;
6294*53ee8cc1Swenshuai.xi     else if ((u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
6295*53ee8cc1Swenshuai.xi         #if SUPPORT_G2VP9 && defined(VDEC3)
6296*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_G2VP9_BASE;
6297*53ee8cc1Swenshuai.xi         #else // Not using G2 VP9 implies using Mstar EVD VP9
6298*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_EVD_BASE;
6299*53ee8cc1Swenshuai.xi         #endif
6300*53ee8cc1Swenshuai.xi     else
6301*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_HVD_BASE;
6302*53ee8cc1Swenshuai.xi }
6303*53ee8cc1Swenshuai.xi 
6304*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable)6305*53ee8cc1Swenshuai.xi void HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable)
6306*53ee8cc1Swenshuai.xi {
6307*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
6308*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_EVD, bEnable);
6309*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_EVD_PPU, bEnable);
6310*53ee8cc1Swenshuai.xi #else
6311*53ee8cc1Swenshuai.xi     if (bEnable)
6312*53ee8cc1Swenshuai.xi     {
6313*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, ~TOP_CKG_EVD_PPU_DIS, TOP_CKG_EVD_PPU_DIS);
6314*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD, ~TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
6315*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_EVDPLL_PD, ~REG_EVDPLL_PD_DIS, REG_EVDPLL_PD_DIS);
6316*53ee8cc1Swenshuai.xi     }
6317*53ee8cc1Swenshuai.xi     else
6318*53ee8cc1Swenshuai.xi     {
6319*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_DIS, TOP_CKG_EVD_PPU_DIS);
6320*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
6321*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_EVDPLL_PD, REG_EVDPLL_PD_DIS, REG_EVDPLL_PD_DIS);
6322*53ee8cc1Swenshuai.xi     }
6323*53ee8cc1Swenshuai.xi 
6324*53ee8cc1Swenshuai.xi     switch (pHVDHalContext->u32EVDClockType)
6325*53ee8cc1Swenshuai.xi     {
6326*53ee8cc1Swenshuai.xi         case 576:
6327*53ee8cc1Swenshuai.xi         {
6328*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_PLL_BUF, TOP_CKG_EVD_PPU_MASK);
6329*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_480MHZ, TOP_CKG_EVD_MASK);
6330*53ee8cc1Swenshuai.xi             break;
6331*53ee8cc1Swenshuai.xi         }
6332*53ee8cc1Swenshuai.xi         case 532:
6333*53ee8cc1Swenshuai.xi         {
6334*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_MIU128PLL, TOP_CKG_EVD_PPU_MASK);
6335*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_MIU128PLL, TOP_CKG_EVD_MASK);
6336*53ee8cc1Swenshuai.xi             break;
6337*53ee8cc1Swenshuai.xi         }
6338*53ee8cc1Swenshuai.xi         case 456:
6339*53ee8cc1Swenshuai.xi         {
6340*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_MIU256PLL, TOP_CKG_EVD_PPU_MASK);
6341*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_PLL_BUF, TOP_CKG_EVD_MASK);
6342*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_EVDPLL_LOOP_DIV_SECOND, REG_EVDPLL_LOOP_DIV_SECOND_456MHZ, REG_EVDPLL_LOOP_DIV_SECOND_MASK);
6343*53ee8cc1Swenshuai.xi         }
6344*53ee8cc1Swenshuai.xi         case 466:
6345*53ee8cc1Swenshuai.xi         {
6346*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_MIU256PLL, TOP_CKG_EVD_PPU_MASK);
6347*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_MIU256PLL, TOP_CKG_EVD_MASK);
6348*53ee8cc1Swenshuai.xi             break;
6349*53ee8cc1Swenshuai.xi         }
6350*53ee8cc1Swenshuai.xi         case 480:
6351*53ee8cc1Swenshuai.xi         {
6352*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_480MHZ, TOP_CKG_EVD_PPU_MASK);
6353*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_480MHZ, TOP_CKG_EVD_MASK);
6354*53ee8cc1Swenshuai.xi             break;
6355*53ee8cc1Swenshuai.xi         }
6356*53ee8cc1Swenshuai.xi         case 384:
6357*53ee8cc1Swenshuai.xi         {
6358*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_384MHZ, TOP_CKG_EVD_PPU_MASK);
6359*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_384MHZ, TOP_CKG_EVD_MASK);
6360*53ee8cc1Swenshuai.xi             break;
6361*53ee8cc1Swenshuai.xi         }
6362*53ee8cc1Swenshuai.xi         case 320:
6363*53ee8cc1Swenshuai.xi         {
6364*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_320MHZ, TOP_CKG_EVD_PPU_MASK);
6365*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_320MHZ, TOP_CKG_EVD_MASK);
6366*53ee8cc1Swenshuai.xi             break;
6367*53ee8cc1Swenshuai.xi         }
6368*53ee8cc1Swenshuai.xi         case 240:
6369*53ee8cc1Swenshuai.xi         {
6370*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_240MHZ, TOP_CKG_EVD_PPU_MASK);
6371*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_240MHZ, TOP_CKG_EVD_MASK);
6372*53ee8cc1Swenshuai.xi             break;
6373*53ee8cc1Swenshuai.xi         }
6374*53ee8cc1Swenshuai.xi         case 192:
6375*53ee8cc1Swenshuai.xi         {
6376*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_192MHZ, TOP_CKG_EVD_PPU_MASK);
6377*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_192MHZ, TOP_CKG_EVD_MASK);
6378*53ee8cc1Swenshuai.xi             break;
6379*53ee8cc1Swenshuai.xi         }
6380*53ee8cc1Swenshuai.xi         default:
6381*53ee8cc1Swenshuai.xi         {
6382*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_PLL_BUF, TOP_CKG_EVD_PPU_MASK);
6383*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_PLL_BUF, TOP_CKG_EVD_MASK);
6384*53ee8cc1Swenshuai.xi             break;
6385*53ee8cc1Swenshuai.xi         }
6386*53ee8cc1Swenshuai.xi     }
6387*53ee8cc1Swenshuai.xi #endif
6388*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_SRAMPD
6389*53ee8cc1Swenshuai.xi     if (bEnable)
6390*53ee8cc1Swenshuai.xi     {
6391*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask(REG_HICODEC_SRAM_SD_EN, HICODEC_SRAM_HICODEC0, HICODEC_SRAM_HICODEC0);
6392*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
6393*53ee8cc1Swenshuai.xi     }
6394*53ee8cc1Swenshuai.xi     else
6395*53ee8cc1Swenshuai.xi     {
6396*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask(REG_HICODEC_SRAM_SD_EN, ~HICODEC_SRAM_HICODEC0, HICODEC_SRAM_HICODEC0);
6397*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
6398*53ee8cc1Swenshuai.xi     }
6399*53ee8cc1Swenshuai.xi #endif
6400*53ee8cc1Swenshuai.xi     return;
6401*53ee8cc1Swenshuai.xi }
6402*53ee8cc1Swenshuai.xi 
HAL_EVD_EX_ClearTSPInput(MS_U32 u32Id)6403*53ee8cc1Swenshuai.xi void HAL_EVD_EX_ClearTSPInput(MS_U32 u32Id)
6404*53ee8cc1Swenshuai.xi {
6405*53ee8cc1Swenshuai.xi     #ifndef VDEC3
6406*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
6407*53ee8cc1Swenshuai.xi     #endif
6408*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6409*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6410*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
6411*53ee8cc1Swenshuai.xi 
6412*53ee8cc1Swenshuai.xi     #ifdef VDEC3
6413*53ee8cc1Swenshuai.xi     if (0 == pCtrl->u32BBUId)
6414*53ee8cc1Swenshuai.xi     #else
6415*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
6416*53ee8cc1Swenshuai.xi     #endif
6417*53ee8cc1Swenshuai.xi     {
6418*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) & ~EVD_REG_RESET_HK_TSP2EVD_EN)); //0: tsp2hvd, coz EVD & HVD use the same MVD parser for main-DTV mode
6419*53ee8cc1Swenshuai.xi         // disable TSP mode in EVD since EVD maybe effected by MVD parser's write pointer used by previous decoder
6420*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU(u32RB), _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB)) & (~HVD_REG_BBU_TSP_INPUT));
6421*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("id %d disable TSP mode, val 0x%x\n", pCtrl->u32BBUId, _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB)));
6422*53ee8cc1Swenshuai.xi     }
6423*53ee8cc1Swenshuai.xi     else
6424*53ee8cc1Swenshuai.xi     {
6425*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) & ~EVD_REG_RESET_USE_HVD_MIU_EN)); //0: tsp2hvd, coz EVD & HVD use the same MVD parser for sub-DTV mode
6426*53ee8cc1Swenshuai.xi         // disable TSP mode in EVD since EVD maybe effected by MVD parser's write pointer used by previous decoder
6427*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2(u32RB), _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB)) & (~HVD_REG_BBU_TSP_INPUT_BS2));
6428*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("id %d disable TSP mode, val 0x%x\n", pCtrl->u32BBUId, _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB)));
6429*53ee8cc1Swenshuai.xi     }
6430*53ee8cc1Swenshuai.xi 
6431*53ee8cc1Swenshuai.xi     return;
6432*53ee8cc1Swenshuai.xi }
6433*53ee8cc1Swenshuai.xi 
HAL_EVD_EX_DeinitHW(void)6434*53ee8cc1Swenshuai.xi static MS_BOOL HAL_EVD_EX_DeinitHW(void)
6435*53ee8cc1Swenshuai.xi {
6436*53ee8cc1Swenshuai.xi     MS_U16 u16Timeout = 1000;
6437*53ee8cc1Swenshuai.xi 
6438*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_SWRST, EVD_REG_RESET_SWRST);
6439*53ee8cc1Swenshuai.xi 
6440*53ee8cc1Swenshuai.xi     while (u16Timeout)
6441*53ee8cc1Swenshuai.xi     {
6442*53ee8cc1Swenshuai.xi         if ((_HVD_Read2Byte(EVD_REG_RESET) & (EVD_REG_RESET_SWRST_FIN)) == (EVD_REG_RESET_SWRST_FIN))
6443*53ee8cc1Swenshuai.xi         {
6444*53ee8cc1Swenshuai.xi             break;
6445*53ee8cc1Swenshuai.xi         }
6446*53ee8cc1Swenshuai.xi         u16Timeout--;
6447*53ee8cc1Swenshuai.xi     }
6448*53ee8cc1Swenshuai.xi 
6449*53ee8cc1Swenshuai.xi     HAL_EVD_EX_PowerCtrl(FALSE);
6450*53ee8cc1Swenshuai.xi 
6451*53ee8cc1Swenshuai.xi     return TRUE;
6452*53ee8cc1Swenshuai.xi }
6453*53ee8cc1Swenshuai.xi #endif
6454*53ee8cc1Swenshuai.xi 
6455*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
HAL_VP9_EX_PowerCtrl(MS_BOOL bEnable)6456*53ee8cc1Swenshuai.xi static void HAL_VP9_EX_PowerCtrl(MS_BOOL bEnable)
6457*53ee8cc1Swenshuai.xi {
6458*53ee8cc1Swenshuai.xi     if (bEnable)
6459*53ee8cc1Swenshuai.xi     {
6460*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VP9, ~TOP_CKG_VP9_DIS, TOP_CKG_VP9_DIS);
6461*53ee8cc1Swenshuai.xi     }
6462*53ee8cc1Swenshuai.xi     else
6463*53ee8cc1Swenshuai.xi     {
6464*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_DIS, TOP_CKG_VP9_DIS);
6465*53ee8cc1Swenshuai.xi     }
6466*53ee8cc1Swenshuai.xi 
6467*53ee8cc1Swenshuai.xi     switch (pHVDHalContext->u32VP9ClockType)
6468*53ee8cc1Swenshuai.xi     {
6469*53ee8cc1Swenshuai.xi         case 432:
6470*53ee8cc1Swenshuai.xi         {
6471*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_432MHZ, TOP_CKG_VP9_CLK_MASK);
6472*53ee8cc1Swenshuai.xi             break;
6473*53ee8cc1Swenshuai.xi         }
6474*53ee8cc1Swenshuai.xi         case 384:
6475*53ee8cc1Swenshuai.xi         {
6476*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_384MHZ, TOP_CKG_VP9_CLK_MASK);
6477*53ee8cc1Swenshuai.xi             break;
6478*53ee8cc1Swenshuai.xi         }
6479*53ee8cc1Swenshuai.xi         case 345:
6480*53ee8cc1Swenshuai.xi         {
6481*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_345MHZ, TOP_CKG_VP9_CLK_MASK);
6482*53ee8cc1Swenshuai.xi             break;
6483*53ee8cc1Swenshuai.xi         }
6484*53ee8cc1Swenshuai.xi         case 320:
6485*53ee8cc1Swenshuai.xi         {
6486*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_320MHZ, TOP_CKG_VP9_CLK_MASK);
6487*53ee8cc1Swenshuai.xi             break;
6488*53ee8cc1Swenshuai.xi         }
6489*53ee8cc1Swenshuai.xi         case 288:
6490*53ee8cc1Swenshuai.xi         {
6491*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_288MHZ, TOP_CKG_VP9_CLK_MASK);
6492*53ee8cc1Swenshuai.xi             break;
6493*53ee8cc1Swenshuai.xi         }
6494*53ee8cc1Swenshuai.xi         case 240:
6495*53ee8cc1Swenshuai.xi         {
6496*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_240MHZ, TOP_CKG_VP9_CLK_MASK);
6497*53ee8cc1Swenshuai.xi             break;
6498*53ee8cc1Swenshuai.xi         }
6499*53ee8cc1Swenshuai.xi         case 216:
6500*53ee8cc1Swenshuai.xi         {
6501*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_216MHZ, TOP_CKG_VP9_CLK_MASK);
6502*53ee8cc1Swenshuai.xi             break;
6503*53ee8cc1Swenshuai.xi         }
6504*53ee8cc1Swenshuai.xi         case 172:
6505*53ee8cc1Swenshuai.xi         {
6506*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_172MHZ, TOP_CKG_VP9_CLK_MASK);
6507*53ee8cc1Swenshuai.xi             break;
6508*53ee8cc1Swenshuai.xi         }
6509*53ee8cc1Swenshuai.xi         default:
6510*53ee8cc1Swenshuai.xi         {
6511*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_432MHZ, TOP_CKG_VP9_CLK_MASK);
6512*53ee8cc1Swenshuai.xi             break;
6513*53ee8cc1Swenshuai.xi         }
6514*53ee8cc1Swenshuai.xi     }
6515*53ee8cc1Swenshuai.xi 
6516*53ee8cc1Swenshuai.xi     return;
6517*53ee8cc1Swenshuai.xi }
6518*53ee8cc1Swenshuai.xi 
HAL_VP9_EX_DeinitHW(void)6519*53ee8cc1Swenshuai.xi MS_BOOL HAL_VP9_EX_DeinitHW(void)
6520*53ee8cc1Swenshuai.xi {
6521*53ee8cc1Swenshuai.xi     MS_U16 u16Timeout = 1000;
6522*53ee8cc1Swenshuai.xi 
6523*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(VP9_REG_RESET, VP9_REG_RESET_SWRST, VP9_REG_RESET_SWRST);
6524*53ee8cc1Swenshuai.xi 
6525*53ee8cc1Swenshuai.xi     while (u16Timeout)
6526*53ee8cc1Swenshuai.xi     {
6527*53ee8cc1Swenshuai.xi         if ((_HVD_Read2Byte(VP9_REG_RESET) & (VP9_REG_RESET_SWRST_FIN)) == (VP9_REG_RESET_SWRST_FIN))
6528*53ee8cc1Swenshuai.xi         {
6529*53ee8cc1Swenshuai.xi             break;
6530*53ee8cc1Swenshuai.xi         }
6531*53ee8cc1Swenshuai.xi         u16Timeout--;
6532*53ee8cc1Swenshuai.xi     }
6533*53ee8cc1Swenshuai.xi 
6534*53ee8cc1Swenshuai.xi     HAL_VP9_EX_PowerCtrl(FALSE);
6535*53ee8cc1Swenshuai.xi 
6536*53ee8cc1Swenshuai.xi     return TRUE;
6537*53ee8cc1Swenshuai.xi }
6538*53ee8cc1Swenshuai.xi #endif
6539*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetSupport2ndMVOPInterface(void)6540*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_GetSupport2ndMVOPInterface(void)
6541*53ee8cc1Swenshuai.xi {
6542*53ee8cc1Swenshuai.xi     return TRUE;
6543*53ee8cc1Swenshuai.xi }
HAL_HVD_EX_SetBufferAddr(MS_U32 u32Id)6544*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetBufferAddr(MS_U32 u32Id)
6545*53ee8cc1Swenshuai.xi {
6546*53ee8cc1Swenshuai.xi     _HVD_EX_SetBufferAddr(u32Id);
6547*53ee8cc1Swenshuai.xi }
6548*53ee8cc1Swenshuai.xi 
6549*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Is_RM_Supported(MS_U32 u32Id)6550*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_Is_RM_Supported(MS_U32 u32Id)
6551*53ee8cc1Swenshuai.xi {
6552*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6553*53ee8cc1Swenshuai.xi 
6554*53ee8cc1Swenshuai.xi     if(pCtrl->InitParams.u16ChipECONum == 0)
6555*53ee8cc1Swenshuai.xi         return FALSE;
6556*53ee8cc1Swenshuai.xi     else
6557*53ee8cc1Swenshuai.xi         return TRUE;
6558*53ee8cc1Swenshuai.xi 
6559*53ee8cc1Swenshuai.xi }
6560*53ee8cc1Swenshuai.xi 
6561*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_BBU_Proc(MS_U32 u32streamIdx)6562*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_Proc(MS_U32 u32streamIdx)
6563*53ee8cc1Swenshuai.xi {
6564*53ee8cc1Swenshuai.xi 
6565*53ee8cc1Swenshuai.xi }
6566*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_BBU_StopProc(MS_U32 u32streamIdx)6567*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_StopProc(MS_U32 u32streamIdx)
6568*53ee8cc1Swenshuai.xi {
6569*53ee8cc1Swenshuai.xi 
6570*53ee8cc1Swenshuai.xi }
6571*53ee8cc1Swenshuai.xi #endif
6572