1 //<MStar Software> 2 //****************************************************************************** 3 // MStar Software 4 // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved. 5 // All software, firmware and related documentation herein ("MStar Software") are 6 // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by 7 // law, including, but not limited to, copyright law and international treaties. 8 // Any use, modification, reproduction, retransmission, or republication of all 9 // or part of MStar Software is expressly prohibited, unless prior written 10 // permission has been granted by MStar. 11 // 12 // By accessing, browsing and/or using MStar Software, you acknowledge that you 13 // have read, understood, and agree, to be bound by below terms ("Terms") and to 14 // comply with all applicable laws and regulations: 15 // 16 // 1. MStar shall retain any and all right, ownership and interest to MStar 17 // Software and any modification/derivatives thereof. 18 // No right, ownership, or interest to MStar Software and any 19 // modification/derivatives thereof is transferred to you under Terms. 20 // 21 // 2. You understand that MStar Software might include, incorporate or be 22 // supplied together with third party`s software and the use of MStar 23 // Software may require additional licenses from third parties. 24 // Therefore, you hereby agree it is your sole responsibility to separately 25 // obtain any and all third party right and license necessary for your use of 26 // such third party`s software. 27 // 28 // 3. MStar Software and any modification/derivatives thereof shall be deemed as 29 // MStar`s confidential information and you agree to keep MStar`s 30 // confidential information in strictest confidence and not disclose to any 31 // third party. 32 // 33 // 4. MStar Software is provided on an "AS IS" basis without warranties of any 34 // kind. Any warranties are hereby expressly disclaimed by MStar, including 35 // without limitation, any warranties of merchantability, non-infringement of 36 // intellectual property rights, fitness for a particular purpose, error free 37 // and in conformity with any international standard. You agree to waive any 38 // claim against MStar for any loss, damage, cost or expense that you may 39 // incur related to your use of MStar Software. 40 // In no event shall MStar be liable for any direct, indirect, incidental or 41 // consequential damages, including without limitation, lost of profit or 42 // revenues, lost or damage of data, and unauthorized system use. 43 // You agree that this Section 4 shall still apply without being affected 44 // even if MStar Software has been modified by MStar in accordance with your 45 // request or instruction for your use, except otherwise agreed by both 46 // parties in writing. 47 // 48 // 5. If requested, MStar may from time to time provide technical supports or 49 // services in relation with MStar Software to you for your use of 50 // MStar Software in conjunction with your or your customer`s product 51 // ("Services"). 52 // You understand and agree that, except otherwise agreed by both parties in 53 // writing, Services are provided on an "AS IS" basis and the warranty 54 // disclaimer set forth in Section 4 above shall apply. 55 // 56 // 6. Nothing contained herein shall be construed as by implication, estoppels 57 // or otherwise: 58 // (a) conferring any license or right to use MStar name, trademark, service 59 // mark, symbol or any other identification; 60 // (b) obligating MStar or any of its affiliates to furnish any person, 61 // including without limitation, you and your customers, any assistance 62 // of any kind whatsoever, or any information; or 63 // (c) conferring any license or right under any intellectual property right. 64 // 65 // 7. These terms shall be governed by and construed in accordance with the laws 66 // of Taiwan, R.O.C., excluding its conflict of law rules. 67 // Any and all dispute arising out hereof or related hereto shall be finally 68 // settled by arbitration referred to the Chinese Arbitration Association, 69 // Taipei in accordance with the ROC Arbitration Law and the Arbitration 70 // Rules of the Association by three (3) arbitrators appointed in accordance 71 // with the said Rules. 72 // The place of arbitration shall be in Taipei, Taiwan and the language shall 73 // be English. 74 // The arbitration award shall be final and binding to both parties. 75 // 76 //****************************************************************************** 77 //<MStar Software> 78 //////////////////////////////////////////////////////////////////////////////// 79 // 80 // Copyright (c) 2008-2009 MStar Semiconductor, Inc. 81 // All rights reserved. 82 // 83 // Unless otherwise stipulated in writing, any and all information contained 84 // herein regardless in any format shall remain the sole proprietary of 85 // MStar Semiconductor Inc. and be kept in strict confidence 86 // ("MStar Confidential Information") by the recipient. 87 // Any unauthorized act including without limitation unauthorized disclosure, 88 // copying, use, reproduction, sale, distribution, modification, disassembling, 89 // reverse engineering and compiling of the contents of MStar Confidential 90 // Information is unlawful and strictly prohibited. MStar hereby reserves the 91 // rights to any and all damages, losses, costs and expenses resulting therefrom. 92 // 93 //////////////////////////////////////////////////////////////////////////////// 94 95 #ifndef _HAL_VPU_EX_H_ 96 #define _HAL_VPU_EX_H_ 97 98 //------------------------------------------------------------------------------------------------- 99 // Macro and Define 100 //------------------------------------------------------------------------------------------------- 101 #if (!defined(MSOS_TYPE_NUTTX) && !defined(MSOS_TYPE_OPTEE)) || defined(SUPPORT_X_MODEL_FEATURE) 102 103 #if defined(REDLION_LINUX_KERNEL_ENVI) 104 #define ENABLE_VPU_MUTEX_PROTECTION 0 105 #define VPU_DEFAULT_MUTEX_TIMEOUT 0xFFFFFFFFUL 106 #define VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM 0 107 #else 108 #define ENABLE_VPU_MUTEX_PROTECTION 1 109 #define VPU_DEFAULT_MUTEX_TIMEOUT MSOS_WAIT_FOREVER 110 111 #if defined(FW_EXTERNAL_BIN) 112 #define VPU_ENABLE_EMBEDDED_FW_BINARY 0 113 #define VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM 1 114 #else 115 #define VPU_ENABLE_EMBEDDED_FW_BINARY 1 116 #define VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM 0 117 #endif 118 119 #endif 120 121 #define VPU_FORCE_MIU_MODE 1 122 #define HVD_ENABLE_IQMEM 0 123 #define VPU_IQMEM_BASE 0xe0000000 124 125 126 #define ENABLE_DECOMPRESS_FUNCTION TRUE 127 128 #define VPU_CLOCK_240MHZ BITS(4:2,0) 129 #define VPU_CLOCK_216MHZ BITS(4:2,1) 130 #define VPU_CLOCK_192MHZ BITS(4:2,2) 131 #define VPU_CLOCK_12MHZ BITS(4:2,3) 132 #define VPU_CLOCK_320MHZ BITS(4:2,4) 133 #define VPU_CLOCK_288MHZ BITS(4:2,5) 134 #define VPU_CLOCK_432MHZ BITS(4:2,6) 135 #define VPU_CLOCK_384MHZ BITS(4:2,7) 136 137 138 #define VPU_HI_MBOX0 0 139 #define VPU_HI_MBOX1 1 140 #define VPU_RISC_MBOX0 2 141 #define VPU_RISC_MBOX1 3 142 143 144 #define VPU_EX_TimerDelayMS(x) \ 145 do \ 146 { \ 147 volatile MS_U32 ticks = 0; \ 148 while (ticks < (((MS_U32) (x)) << 13)) \ 149 { \ 150 ticks++; \ 151 } \ 152 } while(0) 153 154 #ifdef VDEC3 155 #define HAL_VPU_INVALID_BBU_ID 0xFFFFFFFF 156 #define VPU_MAX_DEC_NUM 4 157 #else 158 #define VPU_MAX_DEC_NUM 2 159 #endif 160 #define CHECK_NULL_PTR(vbbu_addr) (((void *)(vbbu_addr)) == NULL) 161 162 //------------------------------------------------------------------------------------------------- 163 // Type and Structure 164 //------------------------------------------------------------------------------------------------- 165 typedef enum 166 { 167 E_HAL_HVD_STREAM_NONE = 0x0, 168 169 //Support TSP/TS/File mode 170 E_HAL_HVD_MAIN_STREAM_BASE = 0x10, 171 E_HAL_HVD_MAIN_STREAM0 = E_HAL_HVD_MAIN_STREAM_BASE, 172 E_HAL_HVD_MAIN_STREAM_MAX, 173 174 //Only support file mode 175 E_HAL_HVD_SUB_STREAM_BASE = 0x20, 176 E_HAL_HVD_SUB_STREAM0 = E_HAL_HVD_SUB_STREAM_BASE, 177 E_HAL_HVD_SUB_STREAM1, 178 E_HAL_HVD_SUB_STREAM_MAX, 179 180 #ifdef VDEC3 181 E_HAL_HVD_N_STREAM_BASE = 0x40, 182 E_HAL_HVD_N_STREAM0 = E_HAL_HVD_N_STREAM_BASE, 183 E_HAL_HVD_N_STREAM_MAX = E_HAL_HVD_N_STREAM0 + VPU_MAX_DEC_NUM, 184 #endif 185 186 //Only support MVC stream 187 E_HAL_HVD_MVC_STREAM_BASE = 0xF0, 188 E_HAL_HVD_MVC_Main_View = E_HAL_HVD_MVC_STREAM_BASE, 189 E_HAL_HVD_MVC_Sub_View, 190 E_HAL_HVD_MVC_STREAM_MAX, 191 } HAL_HVD_StreamId; 192 193 typedef enum 194 { 195 E_VPU_EX_DECODER_NONE = 0, 196 E_VPU_EX_DECODER_GET, 197 E_VPU_EX_DECODER_GET_MVC, 198 E_VPU_EX_DECODER_MVD, 199 E_VPU_EX_DECODER_HVD, 200 E_VPU_EX_DECODER_MJPEG, 201 E_VPU_EX_DECODER_RVD, 202 E_VPU_EX_DECODER_MVC, 203 E_VPU_EX_DECODER_VP8, 204 #ifdef VDEC3 205 E_VPU_EX_DECODER_EVD, 206 #if SUPPORT_G2VP9 207 E_VPU_EX_DECODER_G2VP9, 208 #endif 209 #endif 210 } VPU_EX_DecoderType; 211 212 typedef enum 213 { 214 E_VPU_EX_CLOCK_240MHZ = VPU_CLOCK_240MHZ, 215 E_VPU_EX_CLOCK_216MHZ = VPU_CLOCK_216MHZ, 216 E_VPU_EX_CLOCK_192MHZ = VPU_CLOCK_192MHZ, 217 E_VPU_EX_CLOCK_12MHZ = VPU_CLOCK_12MHZ, 218 E_VPU_EX_CLOCK_320MHZ = VPU_CLOCK_320MHZ, 219 E_VPU_EX_CLOCK_288MHZ = VPU_CLOCK_288MHZ, 220 E_VPU_EX_CLOCK_432MHZ = VPU_CLOCK_432MHZ, 221 E_VPU_EX_CLOCK_384MHZ = VPU_CLOCK_384MHZ, 222 223 } VPU_EX_ClockSpeed; 224 225 226 typedef enum 227 { 228 E_HAL_VPU_STREAM_NONE = 0x0, 229 230 //Support TSP/TS File/File mode 231 E_HAL_VPU_MAIN_STREAM_BASE = 0x10, 232 E_HAL_VPU_MAIN_STREAM0 = E_HAL_VPU_MAIN_STREAM_BASE, 233 E_HAL_VPU_MAIN_STREAM_MAX, 234 235 //Only support file mode 236 E_HAL_VPU_SUB_STREAM_BASE = 0x20, 237 E_HAL_VPU_SUB_STREAM0 = E_HAL_VPU_SUB_STREAM_BASE, 238 E_HAL_VPU_SUB_STREAM_MAX, 239 240 #ifdef VDEC3 241 E_HAL_VPU_N_STREAM_BASE = 0x40, 242 E_HAL_VPU_N_STREAM0 = E_HAL_VPU_N_STREAM_BASE, 243 E_HAL_VPU_N_STREAM_MAX = E_HAL_VPU_N_STREAM0 + VPU_MAX_DEC_NUM, 244 #endif 245 246 //Only support MVC stream 247 E_HAL_VPU_MVC_STREAM_BASE = 0xF0, 248 E_HAL_VPU_MVC_MAIN_VIEW = E_HAL_VPU_MVC_STREAM_BASE, 249 E_HAL_VPU_MVC_SUB_VIEW, 250 E_HAL_VPU_MVC_STREAM_MAX, 251 } HAL_VPU_StreamId; 252 253 typedef enum 254 { 255 //Support TSP/TS/File mode 256 E_HAL_VPU_MAIN_STREAM, 257 258 //Only support file mode 259 E_HAL_VPU_SUB_STREAM, 260 261 //Only support MVC mode 262 E_HAL_VPU_MVC_STREAM, 263 264 #ifdef VDEC3 265 E_HAL_VPU_N_STREAM, 266 #endif 267 } HAL_VPU_StreamType; 268 269 typedef enum 270 { 271 //Support TSP/TS/File mode 272 E_VPU_EX_INPUT_TSP, 273 //Only support file mode 274 E_VPU_EX_INPUT_FILE, 275 E_VPU_EX_INPUT_NONE, 276 } VPU_EX_SourceType; 277 278 typedef enum 279 { 280 E_VPU_EX_UART_LEVEL_NONE = 0, ///< Disable all uart message. 281 E_VPU_EX_UART_LEVEL_ERR, ///< Only output error message 282 E_VPU_EX_UART_LEVEL_INFO, ///< output general message, and above. 283 E_VPU_EX_UART_LEVEL_DBG, ///< output debug message, and above. 284 E_VPU_EX_UART_LEVEL_TRACE, ///< output function trace message, and above. 285 E_VPU_EX_UART_LEVEL_FW, ///< output FW message, and above. 286 } VPU_EX_UartLevel; 287 288 typedef enum 289 { 290 E_VPU_EX_FW_VER_CTRLR = 0, 291 E_VPU_EX_FW_VER_MVD_FW, 292 E_VPU_EX_FW_VER_HVD_FW, 293 E_VPU_EX_FW_VER_MVD_IF, 294 E_VPU_EX_FW_VER_HVD_IF, 295 } VPU_EX_FWVerType; 296 297 /// DecodeMode for f/w tasks 298 typedef enum 299 { 300 E_VPU_DEC_MODE_DUAL_INDIE, ///< Two independent tasks 301 E_VPU_DEC_MODE_DUAL_3D, ///< Two dependent tasks for 3D 302 E_VPU_DEC_MODE_SINGLE, ///< One task use the whole SRAM 303 E_VPU_DEC_MODE_MVC = E_VPU_DEC_MODE_SINGLE, 304 } VPU_EX_DecMode; 305 306 /// CmdMode for KOREA3D or PIP mode 307 typedef enum 308 { 309 //Group1:Set Korea3DTV mode 310 E_VPU_CMD_MODE_KR3D_BASE = 0x0000, 311 E_VPU_CMD_MODE_KR3D_INTERLACE = E_VPU_CMD_MODE_KR3D_BASE, 312 E_VPU_CMD_MODE_KR3D_FORCE_P, 313 E_VPU_CMD_MODE_KR3D_INTERLACE_TWO_PITCH, 314 E_VPU_CMD_MODE_KR3D_FORCE_P_TWO_PITCH, 315 316 //Group2:Set PIP mode 317 E_VPU_CMD_MODE_PIP_BASE = 0x1000, 318 E_VPU_CMD_MODE_PIP_SYNC_INDIE = E_VPU_CMD_MODE_PIP_BASE, 319 E_VPU_CMD_MODE_PIP_SYNC_MAIN_STC, 320 E_VPU_CMD_MODE_PIP_SYNC_SWITCH 321 } VPU_EX_CmdMode; 322 323 #define CMA_DRV_DIRECT_INIT 324 #ifdef CMA_DRV_DIRECT_INIT 325 /// input source select enumerator 326 typedef enum 327 { 328 ///DTV mode 329 E_VPU_EX_SRC_MODE_DTV = 0, 330 ///TS file mode 331 E_VPU_EX_SRC_MODE_TS_FILE, 332 ///generic file mode 333 E_VPU_EX_SRC_MODE_FILE, 334 /// TS file and dual ES buffer mode 335 E_VPU_EX_SRC_MODE_TS_FILE_DUAL_ES, 336 ///generic file and dual ES buffer mode 337 E_VPU_EX_SRC_MODE_FILE_DUAL_ES, 338 } VPU_EX_SrcMode; 339 340 /// codec type enumerator 341 typedef enum 342 { 343 ///unsupported codec type 344 E_VPU_EX_CODEC_TYPE_NONE = 0, 345 ///MPEG 1/2 346 E_VPU_EX_CODEC_TYPE_MPEG2, 347 ///H263 (short video header) 348 E_VPU_EX_CODEC_TYPE_H263, 349 ///MPEG4 (default) 350 E_VPU_EX_CODEC_TYPE_MPEG4, 351 ///MPEG4 (Divx311) 352 E_VPU_EX_CODEC_TYPE_DIVX311, 353 ///MPEG4 (Divx412) 354 E_VPU_EX_CODEC_TYPE_DIVX412, 355 ///FLV 356 E_VPU_EX_CODEC_TYPE_FLV, 357 ///VC1 advanced profile (VC1) 358 E_VPU_EX_CODEC_TYPE_VC1_ADV, 359 ///VC1 main profile (RCV) 360 E_VPU_EX_CODEC_TYPE_VC1_MAIN, 361 ///Real Video version 8 362 E_VPU_EX_CODEC_TYPE_RV8, 363 ///Real Video version 9 and 10 364 E_VPU_EX_CODEC_TYPE_RV9, 365 ///H264 366 E_VPU_EX_CODEC_TYPE_H264, 367 ///AVS 368 E_VPU_EX_CODEC_TYPE_AVS, 369 ///MJPEG 370 E_VPU_EX_CODEC_TYPE_MJPEG, 371 ///MVC 372 E_VPU_EX_CODEC_TYPE_MVC, 373 ///VP8 374 E_VPU_EX_CODEC_TYPE_VP8, 375 ///HEVC 376 E_VPU_EX_CODEC_TYPE_HEVC, 377 ///VP9 378 E_VPU_EX_CODEC_TYPE_VP9, 379 E_VPU_EX_CODEC_TYPE_NUM 380 } VPU_EX_CodecType; 381 #endif 382 383 typedef struct 384 { 385 VPU_EX_ClockSpeed eClockSpeed; 386 MS_BOOL bClockInv; 387 MS_S32 s32VPUMutexID; 388 MS_U32 u32VPUMutexTimeout; 389 MS_U8 u8MiuSel; 390 } VPU_EX_InitParam; 391 392 typedef struct 393 { 394 MS_U32 u32Id; 395 HAL_VPU_StreamId eVpuId; 396 VPU_EX_SourceType eSrcType; 397 VPU_EX_DecoderType eDecType; 398 MS_U8 u8HalId; // hal MVD/HVD id 399 MS_U32 u32HeapSize; 400 } VPU_EX_TaskInfo; 401 402 typedef struct 403 { 404 MS_VIRT u32DstAddr; 405 MS_VIRT u32DstSize; 406 MS_VIRT u32BinSize; 407 MS_VIRT u32BinAddr; 408 MS_U8 u8SrcType; 409 } VPU_EX_FWCodeCfg; 410 411 typedef struct 412 { 413 MS_VIRT u32DstAddr; 414 MS_VIRT u32BinAddr; 415 MS_VIRT u32BinSize; 416 MS_VIRT u32FrameBufAddr; 417 MS_VIRT u32VLCTableOffset; 418 } VPU_EX_VLCTblCfg; 419 420 #ifdef VDEC3 421 typedef struct 422 { 423 MS_VIRT u32FrameBufAddr; 424 MS_VIRT u32FrameBufSize; 425 } VPU_EX_FBCfg; 426 #endif 427 428 /// VPU init parameters for dual decoder 429 typedef struct 430 { 431 VPU_EX_FWCodeCfg *pFWCodeCfg; 432 VPU_EX_TaskInfo *pTaskInfo; 433 VPU_EX_VLCTblCfg *pVLCCfg; 434 #ifdef VDEC3 435 VPU_EX_FBCfg *pFBCfg; 436 #endif 437 } VPU_EX_NDecInitPara; 438 439 typedef struct 440 { 441 MS_U8 u8DecMod; 442 MS_U8 u8CodecCnt; 443 MS_U8 u8CodecType[VPU_MAX_DEC_NUM]; 444 MS_U8 u8ArgSize; 445 MS_U32 u32Arg; 446 } VPU_EX_DecModCfg; 447 448 449 typedef enum 450 { 451 E_VDEC_EX_CODEC_PROFILE_NONE, 452 453 E_VDEC_EX_CODEC_PROFILE_MP2_MAIN, 454 455 E_VDEC_EX_CODEC_PROFILE_MP4_ASP, 456 457 E_VDEC_EX_CODEC_PROFILE_H263_BASELINE, 458 459 E_VDEC_EX_CODEC_PROFILE_VC1_AP, 460 461 E_VDEC_EX_CODEC_PROFILE_RCV_MAIN, 462 463 E_VDEC_EX_CODEC_PROFILE_VP9_0, 464 E_VDEC_EX_CODEC_PROFILE_VP9_2, 465 466 E_VDEC_EX_CODEC_PROFILE_H264_CBP, 467 E_VDEC_EX_CODEC_PROFILE_H264_BP, 468 E_VDEC_EX_CODEC_PROFILE_H264_XP, 469 E_VDEC_EX_CODEC_PROFILE_H264_MP, 470 E_VDEC_EX_CODEC_PROFILE_H264_HIP, 471 E_VDEC_EX_CODEC_PROFILE_H264_PHIP, 472 E_VDEC_EX_CODEC_PROFILE_H264_CHIP, 473 E_VDEC_EX_CODEC_PROFILE_H264_HI10P, 474 E_VDEC_EX_CODEC_PROFILE_H264_HI422P, 475 E_VDEC_EX_CODEC_PROFILE_H264_HI444PP, 476 477 E_VDEC_EX_CODEC_PROFILE_H265_MAIN, 478 E_VDEC_EX_CODEC_PROFILE_H265_MAIN_10, 479 E_VDEC_EX_CODEC_PROFILE_H265_MAIN_12, 480 E_VDEC_EX_CODEC_PROFILE_H265_MAIN_422_10, 481 E_VDEC_EX_CODEC_PROFILE_H265_MAIN_422_12, 482 E_VDEC_EX_CODEC_PROFILE_H265_MAIN_444, 483 E_VDEC_EX_CODEC_PROFILE_H265_MAIN_444_10, 484 E_VDEC_EX_CODEC_PROFILE_H265_MAIN_444_12, 485 486 E_VDEC_EX_CODEC_PROFILE_AVS_BROADCASTING, 487 488 489 } VDEC_EX_CODEC_CAP_PROFILE_INFO; 490 491 typedef enum 492 { 493 E_VDEC_EX_CODEC_LEVEL_NONE, 494 495 E_VDEC_EX_CODEC_LEVEL_MP2_HIGH, 496 497 E_VDEC_EX_CODEC_LEVEL_MP4_L5, 498 499 E_VDEC_EX_CODEC_LEVEL_VC1_L3, 500 501 E_VDEC_EX_CODEC_LEVEL_RCV_HIGH, 502 503 504 E_VDEC_EX_CODEC_LEVEL_H264_1, 505 E_VDEC_EX_CODEC_LEVEL_H264_1B, 506 E_VDEC_EX_CODEC_LEVEL_H264_1_1, 507 E_VDEC_EX_CODEC_LEVEL_H264_1_2, 508 E_VDEC_EX_CODEC_LEVEL_H264_1_3, 509 E_VDEC_EX_CODEC_LEVEL_H264_2, 510 E_VDEC_EX_CODEC_LEVEL_H264_2_1, 511 E_VDEC_EX_CODEC_LEVEL_H264_2_2, 512 E_VDEC_EX_CODEC_LEVEL_H264_3, 513 E_VDEC_EX_CODEC_LEVEL_H264_3_1, 514 E_VDEC_EX_CODEC_LEVEL_H264_3_2, 515 E_VDEC_EX_CODEC_LEVEL_H264_4, 516 E_VDEC_EX_CODEC_LEVEL_H264_4_1, 517 E_VDEC_EX_CODEC_LEVEL_H264_4_2, 518 E_VDEC_EX_CODEC_LEVEL_H264_5, 519 E_VDEC_EX_CODEC_LEVEL_H264_5_1, 520 E_VDEC_EX_CODEC_LEVEL_H264_5_2, 521 522 E_VDEC_EX_CODEC_LEVEL_H265_1, 523 E_VDEC_EX_CODEC_LEVEL_H265_2, 524 E_VDEC_EX_CODEC_LEVEL_H265_2_1, 525 E_VDEC_EX_CODEC_LEVEL_H265_3, 526 E_VDEC_EX_CODEC_LEVEL_H265_3_1, 527 E_VDEC_EX_CODEC_LEVEL_H265_4_MT, 528 E_VDEC_EX_CODEC_LEVEL_H265_4_HT, 529 E_VDEC_EX_CODEC_LEVEL_H265_4_1_MT, 530 E_VDEC_EX_CODEC_LEVEL_H265_4_1_HT, 531 E_VDEC_EX_CODEC_LEVEL_H265_5_MT, 532 E_VDEC_EX_CODEC_LEVEL_H265_5_HT, 533 E_VDEC_EX_CODEC_LEVEL_H265_5_1_MT, 534 E_VDEC_EX_CODEC_LEVEL_H265_5_1_HT, 535 E_VDEC_EX_CODEC_LEVEL_H265_5_2_MT, 536 E_VDEC_EX_CODEC_LEVEL_H265_5_2_HT, 537 E_VDEC_EX_CODEC_LEVEL_H265_6_MT, 538 E_VDEC_EX_CODEC_LEVEL_H265_6_HT, 539 E_VDEC_EX_CODEC_LEVEL_H265_6_1_MT, 540 E_VDEC_EX_CODEC_LEVEL_H265_6_1_HT, 541 E_VDEC_EX_CODEC_LEVEL_H265_6_2_MT, 542 E_VDEC_EX_CODEC_LEVEL_H265_6_2_HT, 543 544 E_VDEC_EX_CODEC_LEVEL_AVS_6010860, 545 546 } VDEC_EX_CODEC_CAP_LEVEL_INFO; 547 548 549 typedef enum 550 { 551 E_VDEC_EX_CODEC_VERSION_NONE, 552 553 E_VDEC_EX_CODEC_VERSION_DIVX_311, 554 E_VDEC_EX_CODEC_VERSION_DIVX_4, 555 E_VDEC_EX_CODEC_VERSION_DIVX_5, 556 E_VDEC_EX_CODEC_VERSION_DIVX_6, 557 558 E_VDEC_EX_CODEC_VERSION_FLV_1, 559 560 E_VDEC_EX_CODEC_VERSION_H263_1, 561 562 } VDEC_EX_CODEC_CAP_VERSION_INFO; 563 564 typedef struct 565 { 566 MS_U16 u16CodecCapWidth; 567 MS_U16 u16CodecCapHeight; 568 MS_U8 u8CodecCapFrameRate; 569 VDEC_EX_CODEC_CAP_PROFILE_INFO u8CodecCapProfile; 570 VDEC_EX_CODEC_CAP_VERSION_INFO u8CodecCapVersion; 571 VDEC_EX_CODEC_CAP_LEVEL_INFO u8CodecCapLevel; 572 MS_U32 u32CodecType; 573 MS_U32 u32Reserved1; 574 }VDEC_EX_CODEC_CAP_INFO; 575 576 //------------------------------------------------------------------------------------------------- 577 // Function and Variable 578 //------------------------------------------------------------------------------------------------- 579 MS_BOOL HAL_VPU_EX_SetDecodeMode(VPU_EX_DecModCfg *pstCfg); 580 MS_BOOL HAL_VPU_EX_SetSingleDecodeMode(MS_BOOL bEnable); 581 #ifdef VDEC3 582 MS_BOOL HAL_VPU_EX_TaskCreate(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara, MS_BOOL bFWdecideFB, MS_U32 u32BBUId); 583 #else 584 MS_BOOL HAL_VPU_EX_TaskCreate(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara); 585 #endif 586 MS_BOOL HAL_VPU_EX_TaskDelete(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara); 587 MS_BOOL HAL_VPU_EX_SetFWReload(MS_BOOL bReload); 588 589 MS_BOOL HAL_VPU_EX_LoadCode(VPU_EX_FWCodeCfg *pFWCodeCfg); 590 void HAL_VPU_EX_InitRegBase(MS_VIRT u32RegBase); 591 592 HAL_VPU_StreamId HAL_VPU_EX_GetFreeStream(HAL_VPU_StreamType eStreamType); 593 MS_BOOL HAL_VPU_EX_Init(VPU_EX_InitParam *InitParams); 594 MS_BOOL HAL_VPU_EX_DeInit(void); 595 void HAL_VPU_EX_PowerCtrl(MS_BOOL bEnable); 596 void HAL_VPU_EX_MIU_RW_Protect(MS_BOOL bEnable); 597 MS_BOOL HAL_VPU_EX_CPUSetting(MS_PHY u32StAddr); 598 MS_BOOL HAL_VPU_EX_SwRst(MS_BOOL bCheckMauIdle); 599 void HAL_VPU_EX_SwRstRelse(void); 600 void HAL_VPU_EX_SwRelseMAU(void); 601 MS_U32 HAL_VPU_EX_MemRead(MS_VIRT u32Address); 602 MS_BOOL HAL_VPU_EX_MemWrite(MS_VIRT u32Address, MS_U32 u32Value); 603 MS_BOOL HAL_VPU_EX_MBoxRdy(MS_U32 u32type); 604 MS_BOOL HAL_VPU_EX_MBoxRead(MS_U32 u32type, MS_U32 *u32Msg); 605 void HAL_VPU_EX_MBoxClear(MS_U32 u32type); 606 MS_BOOL HAL_VPU_EX_MBoxSend(MS_U32 u32type, MS_U32 u32Msg); 607 MS_U32 HAL_VPU_EX_GetProgCnt(void); 608 MS_U8 HAL_VPU_EX_GetTaskId(MS_U32 u32Id); 609 void HAL_VPU_EX_SetShareInfoAddr(MS_U32 u32Id, MS_VIRT u32ShmAddr); 610 MS_VIRT HAL_VPU_EX_GetShareInfoAddr(MS_U32 u32Id); 611 MS_BOOL HAL_VPU_EX_IsPowered(void); 612 MS_BOOL HAL_VPU_EX_IsRsted(void); 613 MS_BOOL HAL_VPU_EX_IsEVDR2(void); 614 MS_BOOL HAL_VPU_EX_MVDInUsed(void); 615 MS_BOOL HAL_VPU_EX_HVDInUsed(void); 616 #ifdef VDEC3 617 MS_BOOL HAL_VPU_EX_EVDInUsed(void); 618 #if SUPPORT_G2VP9 619 MS_BOOL HAL_VPU_EX_G2VP9InUsed(void); 620 #endif 621 #endif 622 void HAL_VPU_EX_IQMemSetDAMode(MS_BOOL bEnable); 623 void HAL_VPU_EX_SetDbgLevel(VPU_EX_UartLevel eLevel); 624 MS_U32 HAL_VPU_EX_GetFWVer(MS_U32 u32Id, VPU_EX_FWVerType eVerType); 625 MS_BOOL HAL_VPU_EX_Init_Share_Mem(void); 626 MS_BOOL HAL_VPU_EX_CHIP_Capability(void* pHWCap); 627 MS_BOOL HAL_VPU_EX_GetCodecCapInfo( int eCodecType, VDEC_EX_CODEC_CAP_INFO *pCodecCapInfo); 628 629 MS_VIRT HAL_VPU_EX_MIU1BASE(void); 630 MS_VIRT HAL_VPU_EX_GetSHMAddr(void); 631 MS_BOOL HAL_VPU_EX_EnableSecurityMode(MS_BOOL enable); 632 MS_BOOL HAL_VPU_EX_REE_SetSHMBaseAddr(MS_U32 U32Type,MS_PHY u32SHMAddr,MS_PHY u32SHMSize,MS_PHY u32MIU1Addr); 633 MS_BOOL HAL_VPU_EX_REE_RegisterMBX(void); 634 #ifdef VDEC3 635 typedef enum 636 { 637 E_HVD_CMDQ_CMD, 638 E_HVD_CMDQ_ARG, 639 } HVD_COMMAND_QUEUE_TYPE; 640 641 typedef enum 642 { 643 E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL, 644 E_HVD_COMMAND_QUEUE_NOT_INITIALED, 645 E_HVD_COMMAND_QUEUE_FULL, 646 E_HVD_COMMAND_QUEUE_SEND_FAIL, 647 } HVD_DRAM_COMMAND_QUEUE_SEND_STATUS; 648 649 650 typedef struct 651 { 652 MS_VIRT u32Offset; ///< Packet offset from bitstream buffer base address. unit: byte. 653 MS_U32 u32Length; ///< Packet size. unit: byte. ==> Move _VDEC_EX_ReparseVP8Packet to FW 654 MS_U64 u64TimeStamp; ///< Packet time stamp. unit: ms. 655 MS_U32 u32ID_L; ///< Packet ID low part. 656 MS_U32 u32ID_H; ///< Packet ID high part. 657 } HAL_VPU_EX_PacketInfo; 658 // *****************Virtual BBU function***************** 659 MS_BOOL HAL_VPU_EX_Push2VBBU(MS_U32 u32Id, HAL_VPU_EX_PacketInfo *stVpuPkt, MS_VIRT u32VBBUAddr); 660 MS_U32 HAL_VPU_EX_GetVBBUVacancy(MS_VIRT u32VBBUAddr); 661 MS_VIRT HAL_VPU_EX_GetESReadPtr(MS_U32 u32Id, MS_VIRT u32VBBUAddr); 662 MS_VIRT HAL_VPU_EX_GetESWritePtr(MS_U32 u32Id, MS_VIRT u32VBBUAddr); 663 MS_BOOL HAL_VPU_EX_IsVBBUEmpty(MS_VIRT u32VBBUAddr); 664 // *****************General dram command queue function***************** 665 MS_BOOL HAL_VPU_EX_IsMailBoxCMD(MS_U32 u32Cmd); 666 MS_BOOL HAL_VPU_EX_IsDisplayQueueCMD(MS_U32 u32Cmd); 667 MS_BOOL HAL_VPU_EX_DRAMCMDQueueSend(MS_VIRT u32DramAddr, MS_U32 u32Msg); 668 // *****************Dram command queue function***************** 669 MS_BOOL HAL_VPU_EX_DRAMCMDQueueIsEmpty(void *cmd_queue); 670 MS_BOOL HAL_VPU_EX_DRAMCMDQueueIsFull(void *cmd_queue); 671 MS_U32 HAL_VPU_EX_DRAMStreamCMDQueueSend(MS_U32 u32Id, void *cmd_queue, MS_U8 u8CmdType, MS_U32 u32Msg); 672 // *****************Display dram command queue function***************** 673 MS_BOOL HAL_VPU_EX_DRAMDispCMDQueueIsEmpty(void *cmd_queue); 674 MS_BOOL HAL_VPU_EX_DRAMDispCMDQueueIsFull(void *cmd_queue); 675 MS_U32 HAL_VPU_EX_DRAMStreamDispCMDQueueSend(MS_U32 u32Id, void *cmd_queue, MS_U8 u8CmdType, MS_U32 u32Msg); 676 // *****************General purpose function***************** 677 MS_BOOL HAL_VPU_EX_SetBitstreamBufAddress(MS_U32 u32Id, MS_VIRT u32BsAddr); 678 MS_U32 HAL_VPU_EX_GetBBUId(MS_U32 u32Id, VPU_EX_TaskInfo *pTaskInfo, MS_BOOL bIsNstreamMode); 679 MS_BOOL HAL_VPU_EX_FreeBBUId(MS_U32 u32Id, MS_U32 u32BBUId, VPU_EX_TaskInfo *pTaskInfo); 680 #ifdef CMA_DRV_DIRECT_INIT 681 // *****************CMA function***************** 682 MS_BOOL HAL_VPU_EX_GetCMAMemSize(VPU_EX_CodecType eCodecType, VPU_EX_SrcMode eSrcMode, 683 MS_U64 *offset, MS_SIZE *length, MS_U64 total_length, MS_SIZE unUseSize); 684 #endif 685 #endif 686 #ifdef VDEC3_FB 687 MS_BOOL HAL_VPU_EX_LoadVLCTable(VPU_EX_VLCTblCfg *pVlcCfg, MS_U8 u8FwSrcType); 688 #endif 689 void HAL_VPU_EX_DynamicFBMode(MS_BOOL bEnable,MS_PHY u32address,MS_U32 u32Size); 690 MS_BOOL HAL_VPU_EX_ReleaseFreeStream(MS_U8 u8Idx); 691 MS_U8 HAL_VPU_EX_CheckFreeStream(void); 692 693 694 #else 695 typedef struct 696 { 697 MS_PHY Bitstream_Addr_Main; 698 MS_U32 Bitstream_Len_Main; 699 MS_PHY Bitstream_Addr_Sub; 700 MS_U32 Bitstream_Len_Sub; 701 MS_PHY MIU1_BaseAddr; 702 } VPU_EX_LOCK_DOWN_REGISTER; 703 704 705 MS_BOOL HAL_VPU_EX_LoadCodeInSecure(MS_VIRT addr); 706 MS_BOOL HAL_VPU_EX_SetLockDownRegister(void* param); 707 708 #endif 709 #endif // _HAL_VPU_EX_H_ 710 711