1*53ee8cc1Swenshuai.xi //<MStar Software> 2*53ee8cc1Swenshuai.xi //****************************************************************************** 3*53ee8cc1Swenshuai.xi // MStar Software 4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved. 5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are 6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by 7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties. 8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all 9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written 10*53ee8cc1Swenshuai.xi // permission has been granted by MStar. 11*53ee8cc1Swenshuai.xi // 12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you 13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to 14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations: 15*53ee8cc1Swenshuai.xi // 16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar 17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof. 18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any 19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms. 20*53ee8cc1Swenshuai.xi // 21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be 22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar 23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties. 24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately 25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of 26*53ee8cc1Swenshuai.xi // such third party`s software. 27*53ee8cc1Swenshuai.xi // 28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as 29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s 30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any 31*53ee8cc1Swenshuai.xi // third party. 32*53ee8cc1Swenshuai.xi // 33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any 34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including 35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of 36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free 37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any 38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may 39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software. 40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or 41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or 42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use. 43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected 44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your 45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both 46*53ee8cc1Swenshuai.xi // parties in writing. 47*53ee8cc1Swenshuai.xi // 48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or 49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of 50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product 51*53ee8cc1Swenshuai.xi // ("Services"). 52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in 53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty 54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply. 55*53ee8cc1Swenshuai.xi // 56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels 57*53ee8cc1Swenshuai.xi // or otherwise: 58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service 59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification; 60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person, 61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance 62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or 63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right. 64*53ee8cc1Swenshuai.xi // 65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws 66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules. 67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally 68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association, 69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration 70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance 71*53ee8cc1Swenshuai.xi // with the said Rules. 72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall 73*53ee8cc1Swenshuai.xi // be English. 74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties. 75*53ee8cc1Swenshuai.xi // 76*53ee8cc1Swenshuai.xi //****************************************************************************** 77*53ee8cc1Swenshuai.xi //<MStar Software> 78*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 79*53ee8cc1Swenshuai.xi // 80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc. 81*53ee8cc1Swenshuai.xi // All rights reserved. 82*53ee8cc1Swenshuai.xi // 83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained 84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of 85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence 86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient. 87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure, 88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling, 89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential 90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the 91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom. 92*53ee8cc1Swenshuai.xi // 93*53ee8cc1Swenshuai.xi //////////////////////////////////////////////////////////////////////////////// 94*53ee8cc1Swenshuai.xi 95*53ee8cc1Swenshuai.xi #ifndef _HAL_VPU_EX_H_ 96*53ee8cc1Swenshuai.xi #define _HAL_VPU_EX_H_ 97*53ee8cc1Swenshuai.xi 98*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 99*53ee8cc1Swenshuai.xi // Macro and Define 100*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 101*53ee8cc1Swenshuai.xi #if (!defined(MSOS_TYPE_NUTTX) && !defined(MSOS_TYPE_OPTEE)) || defined(SUPPORT_X_MODEL_FEATURE) 102*53ee8cc1Swenshuai.xi 103*53ee8cc1Swenshuai.xi #if defined(REDLION_LINUX_KERNEL_ENVI) 104*53ee8cc1Swenshuai.xi #define ENABLE_VPU_MUTEX_PROTECTION 0 105*53ee8cc1Swenshuai.xi #define VPU_DEFAULT_MUTEX_TIMEOUT 0xFFFFFFFFUL 106*53ee8cc1Swenshuai.xi #define VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM 0 107*53ee8cc1Swenshuai.xi #else 108*53ee8cc1Swenshuai.xi #define ENABLE_VPU_MUTEX_PROTECTION 1 109*53ee8cc1Swenshuai.xi #define VPU_DEFAULT_MUTEX_TIMEOUT MSOS_WAIT_FOREVER 110*53ee8cc1Swenshuai.xi 111*53ee8cc1Swenshuai.xi #if defined(FW_EXTERNAL_BIN) 112*53ee8cc1Swenshuai.xi #define VPU_ENABLE_EMBEDDED_FW_BINARY 0 113*53ee8cc1Swenshuai.xi #define VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM 1 114*53ee8cc1Swenshuai.xi #else 115*53ee8cc1Swenshuai.xi #define VPU_ENABLE_EMBEDDED_FW_BINARY 1 116*53ee8cc1Swenshuai.xi #define VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM 0 117*53ee8cc1Swenshuai.xi #endif 118*53ee8cc1Swenshuai.xi 119*53ee8cc1Swenshuai.xi #endif 120*53ee8cc1Swenshuai.xi 121*53ee8cc1Swenshuai.xi #define VPU_FORCE_MIU_MODE 1 122*53ee8cc1Swenshuai.xi #define VPU_ENABLE_IQMEM 1 123*53ee8cc1Swenshuai.xi #define VPU_IQMEM_BASE 0xe0000000 124*53ee8cc1Swenshuai.xi 125*53ee8cc1Swenshuai.xi 126*53ee8cc1Swenshuai.xi #define ENABLE_DECOMPRESS_FUNCTION TRUE 127*53ee8cc1Swenshuai.xi 128*53ee8cc1Swenshuai.xi #define VPU_CLOCK_480MHZ BITS(6:2,3) 129*53ee8cc1Swenshuai.xi #define VPU_CLOCK_432MHZ BITS(6:2,6) 130*53ee8cc1Swenshuai.xi #define VPU_CLOCK_384MHZ BITS(6:2,7) 131*53ee8cc1Swenshuai.xi #define VPU_ICG_EN BIT(8) 132*53ee8cc1Swenshuai.xi //#define VPU_LITE_ICG_EN BIT(9) 133*53ee8cc1Swenshuai.xi 134*53ee8cc1Swenshuai.xi #define VPU_HI_MBOX0 0 135*53ee8cc1Swenshuai.xi #define VPU_HI_MBOX1 1 136*53ee8cc1Swenshuai.xi #define VPU_RISC_MBOX0 2 137*53ee8cc1Swenshuai.xi #define VPU_RISC_MBOX1 3 138*53ee8cc1Swenshuai.xi 139*53ee8cc1Swenshuai.xi 140*53ee8cc1Swenshuai.xi #define VPU_EX_TimerDelayMS(x) \ 141*53ee8cc1Swenshuai.xi do \ 142*53ee8cc1Swenshuai.xi { \ 143*53ee8cc1Swenshuai.xi volatile MS_U32 ticks = 0; \ 144*53ee8cc1Swenshuai.xi while (ticks < (((MS_U32) (x)) << 13)) \ 145*53ee8cc1Swenshuai.xi { \ 146*53ee8cc1Swenshuai.xi ticks++; \ 147*53ee8cc1Swenshuai.xi } \ 148*53ee8cc1Swenshuai.xi } while(0) 149*53ee8cc1Swenshuai.xi 150*53ee8cc1Swenshuai.xi #ifdef VDEC3 151*53ee8cc1Swenshuai.xi #define VPU_BBU_NAL_TBL BIT(0) 152*53ee8cc1Swenshuai.xi #define VPU_BBU_ES_BUFFER BIT(1) 153*53ee8cc1Swenshuai.xi #define HAL_VPU_INVALID_BBU_ID 0xFFFFFFFF 154*53ee8cc1Swenshuai.xi #define VPU_MAX_DEC_NUM 16 155*53ee8cc1Swenshuai.xi #else 156*53ee8cc1Swenshuai.xi #define VPU_MAX_DEC_NUM 2 157*53ee8cc1Swenshuai.xi #endif 158*53ee8cc1Swenshuai.xi #define CHECK_NULL_PTR(vbbu_addr) (((void *)(vbbu_addr)) == NULL) 159*53ee8cc1Swenshuai.xi 160*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 161*53ee8cc1Swenshuai.xi // Type and Structure 162*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 163*53ee8cc1Swenshuai.xi typedef enum 164*53ee8cc1Swenshuai.xi { 165*53ee8cc1Swenshuai.xi E_HAL_HVD_STREAM_NONE = 0x0, 166*53ee8cc1Swenshuai.xi 167*53ee8cc1Swenshuai.xi //Support TSP/TS/File mode 168*53ee8cc1Swenshuai.xi E_HAL_HVD_MAIN_STREAM_BASE = 0x10, 169*53ee8cc1Swenshuai.xi E_HAL_HVD_MAIN_STREAM0 = E_HAL_HVD_MAIN_STREAM_BASE, 170*53ee8cc1Swenshuai.xi E_HAL_HVD_MAIN_STREAM_MAX, 171*53ee8cc1Swenshuai.xi 172*53ee8cc1Swenshuai.xi //Only support file mode 173*53ee8cc1Swenshuai.xi E_HAL_HVD_SUB_STREAM_BASE = 0x20, 174*53ee8cc1Swenshuai.xi E_HAL_HVD_SUB_STREAM0 = E_HAL_HVD_SUB_STREAM_BASE, 175*53ee8cc1Swenshuai.xi E_HAL_HVD_SUB_STREAM1, 176*53ee8cc1Swenshuai.xi E_HAL_HVD_SUB_STREAM_MAX, 177*53ee8cc1Swenshuai.xi 178*53ee8cc1Swenshuai.xi #ifdef VDEC3 179*53ee8cc1Swenshuai.xi E_HAL_HVD_N_STREAM_BASE = 0x40, 180*53ee8cc1Swenshuai.xi E_HAL_HVD_N_STREAM0 = E_HAL_HVD_N_STREAM_BASE, 181*53ee8cc1Swenshuai.xi E_HAL_HVD_N_STREAM_MAX = E_HAL_HVD_N_STREAM0 + VPU_MAX_DEC_NUM, 182*53ee8cc1Swenshuai.xi #endif 183*53ee8cc1Swenshuai.xi 184*53ee8cc1Swenshuai.xi //Only support MVC stream 185*53ee8cc1Swenshuai.xi E_HAL_HVD_MVC_STREAM_BASE = 0xF0, 186*53ee8cc1Swenshuai.xi E_HAL_HVD_MVC_Main_View = E_HAL_HVD_MVC_STREAM_BASE, 187*53ee8cc1Swenshuai.xi E_HAL_HVD_MVC_Sub_View, 188*53ee8cc1Swenshuai.xi E_HAL_HVD_MVC_STREAM_MAX, 189*53ee8cc1Swenshuai.xi } HAL_HVD_StreamId; 190*53ee8cc1Swenshuai.xi 191*53ee8cc1Swenshuai.xi typedef enum 192*53ee8cc1Swenshuai.xi { 193*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_NONE = 0, 194*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_GET, 195*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_GET_MVC, 196*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_MVD, 197*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_HVD, 198*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_MJPEG, 199*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_RVD, 200*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_MVC, 201*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_VP8, 202*53ee8cc1Swenshuai.xi #ifdef VDEC3 203*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_EVD, 204*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 205*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_G2VP9, 206*53ee8cc1Swenshuai.xi #endif 207*53ee8cc1Swenshuai.xi #endif 208*53ee8cc1Swenshuai.xi } VPU_EX_DecoderType; 209*53ee8cc1Swenshuai.xi 210*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM 211*53ee8cc1Swenshuai.xi typedef enum 212*53ee8cc1Swenshuai.xi { 213*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_MVD = 0, 214*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_MVD_CORE, 215*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_MVD_PAS, 216*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_HVD, 217*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_HVD_IDB, 218*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_HVD_AEC, 219*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_HVD_AEC_LITE, 220*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_VP8, 221*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_EVD, 222*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_EVD_PPU, 223*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_EVD_LITE, 224*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_EVD_PPU_LITE, 225*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_VD_MHEG5, 226*53ee8cc1Swenshuai.xi E_VPU_EX_CLKPORT_VD_MHEG5_LITE, 227*53ee8cc1Swenshuai.xi } VPU_EX_ClkPortType; 228*53ee8cc1Swenshuai.xi #endif 229*53ee8cc1Swenshuai.xi 230*53ee8cc1Swenshuai.xi typedef enum 231*53ee8cc1Swenshuai.xi { 232*53ee8cc1Swenshuai.xi E_VPU_EX_CLOCK_480MHZ = VPU_CLOCK_480MHZ, 233*53ee8cc1Swenshuai.xi E_VPU_EX_CLOCK_432MHZ = VPU_CLOCK_432MHZ, 234*53ee8cc1Swenshuai.xi E_VPU_EX_CLOCK_384MHZ = VPU_CLOCK_384MHZ, 235*53ee8cc1Swenshuai.xi } VPU_EX_ClockSpeed; 236*53ee8cc1Swenshuai.xi 237*53ee8cc1Swenshuai.xi typedef enum 238*53ee8cc1Swenshuai.xi { 239*53ee8cc1Swenshuai.xi E_HAL_VPU_STREAM_NONE = 0x0, 240*53ee8cc1Swenshuai.xi 241*53ee8cc1Swenshuai.xi //Support TSP/TS File/File mode 242*53ee8cc1Swenshuai.xi E_HAL_VPU_MAIN_STREAM_BASE = 0x10, 243*53ee8cc1Swenshuai.xi E_HAL_VPU_MAIN_STREAM0 = E_HAL_VPU_MAIN_STREAM_BASE, 244*53ee8cc1Swenshuai.xi E_HAL_VPU_MAIN_STREAM_MAX, 245*53ee8cc1Swenshuai.xi 246*53ee8cc1Swenshuai.xi //Only support file mode 247*53ee8cc1Swenshuai.xi E_HAL_VPU_SUB_STREAM_BASE = 0x20, 248*53ee8cc1Swenshuai.xi E_HAL_VPU_SUB_STREAM0 = E_HAL_VPU_SUB_STREAM_BASE, 249*53ee8cc1Swenshuai.xi E_HAL_VPU_SUB_STREAM_MAX, 250*53ee8cc1Swenshuai.xi 251*53ee8cc1Swenshuai.xi #ifdef VDEC3 252*53ee8cc1Swenshuai.xi E_HAL_VPU_N_STREAM_BASE = 0x40, 253*53ee8cc1Swenshuai.xi E_HAL_VPU_N_STREAM0 = E_HAL_VPU_N_STREAM_BASE, 254*53ee8cc1Swenshuai.xi E_HAL_VPU_N_STREAM_MAX = E_HAL_VPU_N_STREAM0 + VPU_MAX_DEC_NUM, 255*53ee8cc1Swenshuai.xi #endif 256*53ee8cc1Swenshuai.xi 257*53ee8cc1Swenshuai.xi //Only support MVC stream 258*53ee8cc1Swenshuai.xi E_HAL_VPU_MVC_STREAM_BASE = 0xF0, 259*53ee8cc1Swenshuai.xi E_HAL_VPU_MVC_MAIN_VIEW = E_HAL_VPU_MVC_STREAM_BASE, 260*53ee8cc1Swenshuai.xi E_HAL_VPU_MVC_SUB_VIEW, 261*53ee8cc1Swenshuai.xi E_HAL_VPU_MVC_STREAM_MAX, 262*53ee8cc1Swenshuai.xi } HAL_VPU_StreamId; 263*53ee8cc1Swenshuai.xi 264*53ee8cc1Swenshuai.xi typedef enum 265*53ee8cc1Swenshuai.xi { 266*53ee8cc1Swenshuai.xi //Support TSP/TS/File mode 267*53ee8cc1Swenshuai.xi E_HAL_VPU_MAIN_STREAM, 268*53ee8cc1Swenshuai.xi 269*53ee8cc1Swenshuai.xi //Only support file mode 270*53ee8cc1Swenshuai.xi E_HAL_VPU_SUB_STREAM, 271*53ee8cc1Swenshuai.xi 272*53ee8cc1Swenshuai.xi //Only support MVC mode 273*53ee8cc1Swenshuai.xi E_HAL_VPU_MVC_STREAM, 274*53ee8cc1Swenshuai.xi 275*53ee8cc1Swenshuai.xi #ifdef VDEC3 276*53ee8cc1Swenshuai.xi E_HAL_VPU_N_STREAM, 277*53ee8cc1Swenshuai.xi #endif 278*53ee8cc1Swenshuai.xi } HAL_VPU_StreamType; 279*53ee8cc1Swenshuai.xi 280*53ee8cc1Swenshuai.xi typedef enum 281*53ee8cc1Swenshuai.xi { 282*53ee8cc1Swenshuai.xi //Support TSP/TS/File mode 283*53ee8cc1Swenshuai.xi E_VPU_EX_INPUT_TSP, 284*53ee8cc1Swenshuai.xi //Only support file mode 285*53ee8cc1Swenshuai.xi E_VPU_EX_INPUT_FILE, 286*53ee8cc1Swenshuai.xi E_VPU_EX_INPUT_NONE, 287*53ee8cc1Swenshuai.xi } VPU_EX_SourceType; 288*53ee8cc1Swenshuai.xi 289*53ee8cc1Swenshuai.xi typedef enum 290*53ee8cc1Swenshuai.xi { 291*53ee8cc1Swenshuai.xi E_VPU_EX_UART_LEVEL_NONE = 0, ///< Disable all uart message. 292*53ee8cc1Swenshuai.xi E_VPU_EX_UART_LEVEL_ERR, ///< Only output error message 293*53ee8cc1Swenshuai.xi E_VPU_EX_UART_LEVEL_INFO, ///< output general message, and above. 294*53ee8cc1Swenshuai.xi E_VPU_EX_UART_LEVEL_DBG, ///< output debug message, and above. 295*53ee8cc1Swenshuai.xi E_VPU_EX_UART_LEVEL_TRACE, ///< output function trace message, and above. 296*53ee8cc1Swenshuai.xi E_VPU_EX_UART_LEVEL_FW, ///< output FW message, and above. 297*53ee8cc1Swenshuai.xi } VPU_EX_UartLevel; 298*53ee8cc1Swenshuai.xi 299*53ee8cc1Swenshuai.xi typedef enum 300*53ee8cc1Swenshuai.xi { 301*53ee8cc1Swenshuai.xi E_VPU_EX_FW_VER_CTRLR = 0, 302*53ee8cc1Swenshuai.xi E_VPU_EX_FW_VER_MVD_FW, 303*53ee8cc1Swenshuai.xi E_VPU_EX_FW_VER_HVD_FW, 304*53ee8cc1Swenshuai.xi E_VPU_EX_FW_VER_MVD_IF, 305*53ee8cc1Swenshuai.xi E_VPU_EX_FW_VER_HVD_IF, 306*53ee8cc1Swenshuai.xi } VPU_EX_FWVerType; 307*53ee8cc1Swenshuai.xi 308*53ee8cc1Swenshuai.xi /// DecodeMode for f/w tasks 309*53ee8cc1Swenshuai.xi typedef enum 310*53ee8cc1Swenshuai.xi { 311*53ee8cc1Swenshuai.xi E_VPU_DEC_MODE_DUAL_INDIE, ///< Two independent tasks 312*53ee8cc1Swenshuai.xi E_VPU_DEC_MODE_DUAL_3D, ///< Two dependent tasks for 3D 313*53ee8cc1Swenshuai.xi E_VPU_DEC_MODE_SINGLE, ///< One task use the whole SRAM 314*53ee8cc1Swenshuai.xi E_VPU_DEC_MODE_MVC = E_VPU_DEC_MODE_SINGLE, 315*53ee8cc1Swenshuai.xi } VPU_EX_DecMode; 316*53ee8cc1Swenshuai.xi 317*53ee8cc1Swenshuai.xi /// CmdMode for KOREA3D or PIP mode 318*53ee8cc1Swenshuai.xi typedef enum 319*53ee8cc1Swenshuai.xi { 320*53ee8cc1Swenshuai.xi //Group1:Set Korea3DTV mode 321*53ee8cc1Swenshuai.xi E_VPU_CMD_MODE_KR3D_BASE = 0x0000, 322*53ee8cc1Swenshuai.xi E_VPU_CMD_MODE_KR3D_INTERLACE = E_VPU_CMD_MODE_KR3D_BASE, 323*53ee8cc1Swenshuai.xi E_VPU_CMD_MODE_KR3D_FORCE_P, 324*53ee8cc1Swenshuai.xi E_VPU_CMD_MODE_KR3D_INTERLACE_TWO_PITCH, 325*53ee8cc1Swenshuai.xi E_VPU_CMD_MODE_KR3D_FORCE_P_TWO_PITCH, 326*53ee8cc1Swenshuai.xi 327*53ee8cc1Swenshuai.xi //Group2:Set PIP mode 328*53ee8cc1Swenshuai.xi E_VPU_CMD_MODE_PIP_BASE = 0x1000, 329*53ee8cc1Swenshuai.xi E_VPU_CMD_MODE_PIP_SYNC_INDIE = E_VPU_CMD_MODE_PIP_BASE, 330*53ee8cc1Swenshuai.xi E_VPU_CMD_MODE_PIP_SYNC_MAIN_STC, 331*53ee8cc1Swenshuai.xi E_VPU_CMD_MODE_PIP_SYNC_SWITCH 332*53ee8cc1Swenshuai.xi } VPU_EX_CmdMode; 333*53ee8cc1Swenshuai.xi 334*53ee8cc1Swenshuai.xi /// input source select enumerator 335*53ee8cc1Swenshuai.xi typedef enum 336*53ee8cc1Swenshuai.xi { 337*53ee8cc1Swenshuai.xi ///DTV mode 338*53ee8cc1Swenshuai.xi E_VPU_EX_SRC_MODE_DTV = 0, 339*53ee8cc1Swenshuai.xi ///TS file mode 340*53ee8cc1Swenshuai.xi E_VPU_EX_SRC_MODE_TS_FILE, 341*53ee8cc1Swenshuai.xi ///generic file mode 342*53ee8cc1Swenshuai.xi E_VPU_EX_SRC_MODE_FILE, 343*53ee8cc1Swenshuai.xi /// TS file and dual ES buffer mode 344*53ee8cc1Swenshuai.xi E_VPU_EX_SRC_MODE_TS_FILE_DUAL_ES, 345*53ee8cc1Swenshuai.xi ///generic file and dual ES buffer mode 346*53ee8cc1Swenshuai.xi E_VPU_EX_SRC_MODE_FILE_DUAL_ES, 347*53ee8cc1Swenshuai.xi } VPU_EX_SrcMode; 348*53ee8cc1Swenshuai.xi 349*53ee8cc1Swenshuai.xi /// codec type enumerator 350*53ee8cc1Swenshuai.xi typedef enum 351*53ee8cc1Swenshuai.xi { 352*53ee8cc1Swenshuai.xi ///unsupported codec type 353*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_NONE = 0, 354*53ee8cc1Swenshuai.xi ///MPEG 1/2 355*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_MPEG2, 356*53ee8cc1Swenshuai.xi ///H263 (short video header) 357*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_H263, 358*53ee8cc1Swenshuai.xi ///MPEG4 (default) 359*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_MPEG4, 360*53ee8cc1Swenshuai.xi ///MPEG4 (Divx311) 361*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_DIVX311, 362*53ee8cc1Swenshuai.xi ///MPEG4 (Divx412) 363*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_DIVX412, 364*53ee8cc1Swenshuai.xi ///FLV 365*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_FLV, 366*53ee8cc1Swenshuai.xi ///VC1 advanced profile (VC1) 367*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_VC1_ADV, 368*53ee8cc1Swenshuai.xi ///VC1 main profile (RCV) 369*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_VC1_MAIN, 370*53ee8cc1Swenshuai.xi ///Real Video version 8 371*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_RV8, 372*53ee8cc1Swenshuai.xi ///Real Video version 9 and 10 373*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_RV9, 374*53ee8cc1Swenshuai.xi ///H264 375*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_H264, 376*53ee8cc1Swenshuai.xi ///AVS 377*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_AVS, 378*53ee8cc1Swenshuai.xi ///MJPEG 379*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_MJPEG, 380*53ee8cc1Swenshuai.xi ///MVC 381*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_MVC, 382*53ee8cc1Swenshuai.xi ///VP8 383*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_VP8, 384*53ee8cc1Swenshuai.xi ///HEVC 385*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_HEVC, 386*53ee8cc1Swenshuai.xi ///VP9 387*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_VP9, 388*53ee8cc1Swenshuai.xi // HEVC Dolby vision 389*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_HEVC_DV, 390*53ee8cc1Swenshuai.xi E_VPU_EX_CODEC_TYPE_NUM 391*53ee8cc1Swenshuai.xi } VPU_EX_CodecType; 392*53ee8cc1Swenshuai.xi 393*53ee8cc1Swenshuai.xi /// record origin stream type for VPU hal 394*53ee8cc1Swenshuai.xi typedef enum 395*53ee8cc1Swenshuai.xi { 396*53ee8cc1Swenshuai.xi E_VPU_ORIGINAL_MAIN_STREAM = 0, 397*53ee8cc1Swenshuai.xi E_VPU_ORIGINAL_SUB_STREAM, 398*53ee8cc1Swenshuai.xi E_VPU_ORIGINAL_N_STREAM, 399*53ee8cc1Swenshuai.xi } VPU_EX_Original_Stream; 400*53ee8cc1Swenshuai.xi 401*53ee8cc1Swenshuai.xi typedef struct 402*53ee8cc1Swenshuai.xi { 403*53ee8cc1Swenshuai.xi VPU_EX_ClockSpeed eClockSpeed; 404*53ee8cc1Swenshuai.xi MS_BOOL bClockInv; 405*53ee8cc1Swenshuai.xi MS_S32 s32VPUMutexID; 406*53ee8cc1Swenshuai.xi MS_U32 u32VPUMutexTimeout; 407*53ee8cc1Swenshuai.xi MS_U8 u8MiuSel; 408*53ee8cc1Swenshuai.xi } VPU_EX_InitParam; 409*53ee8cc1Swenshuai.xi 410*53ee8cc1Swenshuai.xi typedef struct 411*53ee8cc1Swenshuai.xi { 412*53ee8cc1Swenshuai.xi MS_U32 u32Id; 413*53ee8cc1Swenshuai.xi HAL_VPU_StreamId eVpuId; 414*53ee8cc1Swenshuai.xi VPU_EX_SourceType eSrcType; 415*53ee8cc1Swenshuai.xi VPU_EX_DecoderType eDecType; 416*53ee8cc1Swenshuai.xi MS_U8 u8HalId; // hal MVD/HVD id 417*53ee8cc1Swenshuai.xi MS_U32 u32HeapSize; 418*53ee8cc1Swenshuai.xi } VPU_EX_TaskInfo; 419*53ee8cc1Swenshuai.xi 420*53ee8cc1Swenshuai.xi typedef struct 421*53ee8cc1Swenshuai.xi { 422*53ee8cc1Swenshuai.xi MS_VIRT u32DstAddr; 423*53ee8cc1Swenshuai.xi MS_VIRT u32DstSize; 424*53ee8cc1Swenshuai.xi MS_VIRT u32BinSize; 425*53ee8cc1Swenshuai.xi MS_VIRT u32BinAddr; 426*53ee8cc1Swenshuai.xi MS_U8 u8SrcType; 427*53ee8cc1Swenshuai.xi } VPU_EX_FWCodeCfg; 428*53ee8cc1Swenshuai.xi 429*53ee8cc1Swenshuai.xi typedef struct 430*53ee8cc1Swenshuai.xi { 431*53ee8cc1Swenshuai.xi MS_VIRT u32DstAddr; 432*53ee8cc1Swenshuai.xi MS_VIRT u32BinAddr; 433*53ee8cc1Swenshuai.xi MS_VIRT u32BinSize; 434*53ee8cc1Swenshuai.xi MS_VIRT u32FrameBufAddr; 435*53ee8cc1Swenshuai.xi MS_VIRT u32VLCTableOffset; 436*53ee8cc1Swenshuai.xi } VPU_EX_VLCTblCfg; 437*53ee8cc1Swenshuai.xi 438*53ee8cc1Swenshuai.xi #ifdef VDEC3 439*53ee8cc1Swenshuai.xi typedef struct 440*53ee8cc1Swenshuai.xi { 441*53ee8cc1Swenshuai.xi MS_VIRT u32FrameBufAddr; 442*53ee8cc1Swenshuai.xi MS_VIRT u32FrameBufSize; 443*53ee8cc1Swenshuai.xi } VPU_EX_FBCfg; 444*53ee8cc1Swenshuai.xi #endif 445*53ee8cc1Swenshuai.xi 446*53ee8cc1Swenshuai.xi /// VPU init parameters for dual decoder 447*53ee8cc1Swenshuai.xi typedef struct 448*53ee8cc1Swenshuai.xi { 449*53ee8cc1Swenshuai.xi VPU_EX_FWCodeCfg *pFWCodeCfg; 450*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo *pTaskInfo; 451*53ee8cc1Swenshuai.xi VPU_EX_VLCTblCfg *pVLCCfg; 452*53ee8cc1Swenshuai.xi #ifdef VDEC3 453*53ee8cc1Swenshuai.xi VPU_EX_FBCfg *pFBCfg; 454*53ee8cc1Swenshuai.xi #endif 455*53ee8cc1Swenshuai.xi } VPU_EX_NDecInitPara; 456*53ee8cc1Swenshuai.xi 457*53ee8cc1Swenshuai.xi typedef struct 458*53ee8cc1Swenshuai.xi { 459*53ee8cc1Swenshuai.xi MS_U8 u8DecMod; 460*53ee8cc1Swenshuai.xi MS_U8 u8CodecCnt; 461*53ee8cc1Swenshuai.xi MS_U8 u8CodecType[VPU_MAX_DEC_NUM]; 462*53ee8cc1Swenshuai.xi MS_U8 u8ArgSize; 463*53ee8cc1Swenshuai.xi MS_U32 u32Arg; 464*53ee8cc1Swenshuai.xi } VPU_EX_DecModCfg; 465*53ee8cc1Swenshuai.xi 466*53ee8cc1Swenshuai.xi 467*53ee8cc1Swenshuai.xi typedef enum 468*53ee8cc1Swenshuai.xi { 469*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_NONE, 470*53ee8cc1Swenshuai.xi 471*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_MP2_MAIN, 472*53ee8cc1Swenshuai.xi 473*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_MP4_ASP, 474*53ee8cc1Swenshuai.xi 475*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H263_BASELINE, 476*53ee8cc1Swenshuai.xi 477*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_VC1_AP, 478*53ee8cc1Swenshuai.xi 479*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_RCV_MAIN, 480*53ee8cc1Swenshuai.xi 481*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_VP9_0, 482*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_VP9_2, 483*53ee8cc1Swenshuai.xi 484*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H264_CBP, 485*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H264_BP, 486*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H264_XP, 487*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H264_MP, 488*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H264_HIP, 489*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H264_PHIP, 490*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H264_CHIP, 491*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H264_HI10P, 492*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H264_HI422P, 493*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H264_HI444PP, 494*53ee8cc1Swenshuai.xi 495*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H265_MAIN, 496*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H265_MAIN_10, 497*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H265_MAIN_12, 498*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H265_MAIN_422_10, 499*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H265_MAIN_422_12, 500*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H265_MAIN_444, 501*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H265_MAIN_444_10, 502*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_H265_MAIN_444_12, 503*53ee8cc1Swenshuai.xi 504*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_PROFILE_AVS_BROADCASTING, 505*53ee8cc1Swenshuai.xi 506*53ee8cc1Swenshuai.xi 507*53ee8cc1Swenshuai.xi } VDEC_EX_CODEC_CAP_PROFILE_INFO; 508*53ee8cc1Swenshuai.xi 509*53ee8cc1Swenshuai.xi typedef enum 510*53ee8cc1Swenshuai.xi { 511*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_NONE, 512*53ee8cc1Swenshuai.xi 513*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_MP2_HIGH, 514*53ee8cc1Swenshuai.xi 515*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_MP4_L5, 516*53ee8cc1Swenshuai.xi 517*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_VC1_L3, 518*53ee8cc1Swenshuai.xi 519*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_RCV_HIGH, 520*53ee8cc1Swenshuai.xi 521*53ee8cc1Swenshuai.xi 522*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_1, 523*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_1B, 524*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_1_1, 525*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_1_2, 526*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_1_3, 527*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_2, 528*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_2_1, 529*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_2_2, 530*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_3, 531*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_3_1, 532*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_3_2, 533*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_4, 534*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_4_1, 535*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_4_2, 536*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_5, 537*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_5_1, 538*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H264_5_2, 539*53ee8cc1Swenshuai.xi 540*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_1, 541*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_2, 542*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_2_1, 543*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_3, 544*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_3_1, 545*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_4_MT, 546*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_4_HT, 547*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_4_1_MT, 548*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_4_1_HT, 549*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_5_MT, 550*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_5_HT, 551*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_5_1_MT, 552*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_5_1_HT, 553*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_5_2_MT, 554*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_5_2_HT, 555*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_6_MT, 556*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_6_HT, 557*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_6_1_MT, 558*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_6_1_HT, 559*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_6_2_MT, 560*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_H265_6_2_HT, 561*53ee8cc1Swenshuai.xi 562*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_LEVEL_AVS_6010860, 563*53ee8cc1Swenshuai.xi 564*53ee8cc1Swenshuai.xi } VDEC_EX_CODEC_CAP_LEVEL_INFO; 565*53ee8cc1Swenshuai.xi 566*53ee8cc1Swenshuai.xi 567*53ee8cc1Swenshuai.xi typedef enum 568*53ee8cc1Swenshuai.xi { 569*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_VERSION_NONE, 570*53ee8cc1Swenshuai.xi 571*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_VERSION_DIVX_311, 572*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_VERSION_DIVX_4, 573*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_VERSION_DIVX_5, 574*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_VERSION_DIVX_6, 575*53ee8cc1Swenshuai.xi 576*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_VERSION_FLV_1, 577*53ee8cc1Swenshuai.xi 578*53ee8cc1Swenshuai.xi E_VDEC_EX_CODEC_VERSION_H263_1, 579*53ee8cc1Swenshuai.xi 580*53ee8cc1Swenshuai.xi } VDEC_EX_CODEC_CAP_VERSION_INFO; 581*53ee8cc1Swenshuai.xi 582*53ee8cc1Swenshuai.xi typedef struct DLL_PACKED 583*53ee8cc1Swenshuai.xi { 584*53ee8cc1Swenshuai.xi MS_U16 u16CodecCapWidth; 585*53ee8cc1Swenshuai.xi MS_U16 u16CodecCapHeight; 586*53ee8cc1Swenshuai.xi MS_U8 u8CodecCapFrameRate; 587*53ee8cc1Swenshuai.xi VDEC_EX_CODEC_CAP_PROFILE_INFO u8CodecCapProfile; 588*53ee8cc1Swenshuai.xi VDEC_EX_CODEC_CAP_VERSION_INFO u8CodecCapVersion; 589*53ee8cc1Swenshuai.xi VDEC_EX_CODEC_CAP_LEVEL_INFO u8CodecCapLevel; 590*53ee8cc1Swenshuai.xi MS_U32 u32CodecType; 591*53ee8cc1Swenshuai.xi MS_U32 u32Reserved1; 592*53ee8cc1Swenshuai.xi }VDEC_EX_CODEC_CAP_INFO; 593*53ee8cc1Swenshuai.xi 594*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 595*53ee8cc1Swenshuai.xi // Function and Variable 596*53ee8cc1Swenshuai.xi //------------------------------------------------------------------------------------------------- 597*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetSTCMode(MS_U32 u32Id, MS_U32 u32STCIndex); 598*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetDecodeMode(VPU_EX_DecModCfg *pstCfg); 599*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetSingleDecodeMode(MS_BOOL bEnable); 600*53ee8cc1Swenshuai.xi #ifdef VDEC3 601*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_TaskCreate(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara, MS_BOOL bFWdecideFB, MS_U32 u32BBUId); 602*53ee8cc1Swenshuai.xi #else 603*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_TaskCreate(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara); 604*53ee8cc1Swenshuai.xi #endif 605*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_TaskDelete(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara); 606*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetFWReload(MS_BOOL bReload); 607*53ee8cc1Swenshuai.xi 608*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_LoadCode(VPU_EX_FWCodeCfg *pFWCodeCfg); 609*53ee8cc1Swenshuai.xi void HAL_VPU_EX_InitRegBase(MS_VIRT u32RegBase); 610*53ee8cc1Swenshuai.xi 611*53ee8cc1Swenshuai.xi HAL_VPU_StreamId HAL_VPU_EX_GetFreeStream(HAL_VPU_StreamType eStreamType); 612*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_Init(VPU_EX_InitParam *InitParams); 613*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DeInit(void); 614*53ee8cc1Swenshuai.xi void HAL_VPU_EX_PowerCtrl(MS_BOOL bEnable); 615*53ee8cc1Swenshuai.xi void HAL_VPU_EX_MIU_RW_Protect(MS_BOOL bEnable); 616*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_CPUSetting(MS_PHY u32StAddr); 617*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SwRst(MS_BOOL bCheckMauIdle); 618*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SwRstRelse(void); 619*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SwRelseMAU(void); 620*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_MemRead(MS_VIRT u32Address); 621*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_MemWrite(MS_VIRT u32Address, MS_U32 u32Value); 622*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_MBoxRdy(MS_U32 u32type); 623*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_MBoxRead(MS_U32 u32type, MS_U32 *u32Msg); 624*53ee8cc1Swenshuai.xi void HAL_VPU_EX_MBoxClear(MS_U32 u32type); 625*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_MBoxSend(MS_U32 u32type, MS_U32 u32Msg); 626*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_GetProgCnt(void); 627*53ee8cc1Swenshuai.xi MS_U8 HAL_VPU_EX_GetTaskId(MS_U32 u32Id); 628*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SetShareInfoAddr(MS_U32 u32Id, MS_VIRT u32ShmAddr); 629*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetShareInfoAddr(MS_U32 u32Id); 630*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetVsyncAddrOffset(MS_U32 u32Id); 631*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetVsyncExtAddrOffset(MS_U32 u32Id); 632*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsPowered(void); 633*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsRsted(void); 634*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsEVDR2(void); 635*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_MVDInUsed(void); 636*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_HVDInUsed(void); 637*53ee8cc1Swenshuai.xi #ifdef VDEC3 638*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_EVDInUsed(void); 639*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 640*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_G2VP9InUsed(void); 641*53ee8cc1Swenshuai.xi #endif 642*53ee8cc1Swenshuai.xi #endif 643*53ee8cc1Swenshuai.xi void HAL_VPU_EX_IQMemSetDAMode(MS_BOOL bEnable); 644*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SetDbgLevel(VPU_EX_UartLevel eLevel); 645*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_GetFWVer(MS_U32 u32Id, VPU_EX_FWVerType eVerType); 646*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_Init_Share_Mem(void); 647*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_CHIP_Capability(void* pHWCap); 648*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_GetCodecCapInfo( int eCodecType, VDEC_EX_CODEC_CAP_INFO *pCodecCapInfo); 649*53ee8cc1Swenshuai.xi MS_U8 HAL_VPU_EX_GetOffsetIdx(MS_U32 u32Id); 650*53ee8cc1Swenshuai.xi MS_PHY HAL_VPU_EX_GetFWCodeAddr(MS_U32 u32Id); 651*53ee8cc1Swenshuai.xi void HAL_VPU_EX_Mutex_Lock(void); 652*53ee8cc1Swenshuai.xi void HAL_VPU_EX_Mutex_UnLock(void); 653*53ee8cc1Swenshuai.xi 654*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_MIU1BASE(void); 655*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetSHMAddr(void); 656*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_EnableSecurityMode(MS_BOOL enable); 657*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_REE_SetSHMBaseAddr(MS_U32 U32Type,MS_PHY u32SHMAddr,MS_PHY u32SHMSize,MS_PHY u32MIU1Addr); 658*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_REE_RegisterMBX(void); 659*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_Set_MBX_param(MS_U8 u8APIMbxMsgClass); 660*53ee8cc1Swenshuai.xi void HAL_VPU_EX_ForceSwRst(void); 661*53ee8cc1Swenshuai.xi 662*53ee8cc1Swenshuai.xi #ifdef VDEC3 663*53ee8cc1Swenshuai.xi typedef enum 664*53ee8cc1Swenshuai.xi { 665*53ee8cc1Swenshuai.xi E_HVD_CMDQ_CMD, 666*53ee8cc1Swenshuai.xi E_HVD_CMDQ_ARG, 667*53ee8cc1Swenshuai.xi } HVD_COMMAND_QUEUE_TYPE; 668*53ee8cc1Swenshuai.xi 669*53ee8cc1Swenshuai.xi typedef enum 670*53ee8cc1Swenshuai.xi { 671*53ee8cc1Swenshuai.xi E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL, 672*53ee8cc1Swenshuai.xi E_HVD_COMMAND_QUEUE_NOT_INITIALED, 673*53ee8cc1Swenshuai.xi E_HVD_COMMAND_QUEUE_FULL, 674*53ee8cc1Swenshuai.xi E_HVD_COMMAND_QUEUE_SEND_FAIL, 675*53ee8cc1Swenshuai.xi } HVD_DRAM_COMMAND_QUEUE_SEND_STATUS; 676*53ee8cc1Swenshuai.xi 677*53ee8cc1Swenshuai.xi 678*53ee8cc1Swenshuai.xi typedef struct 679*53ee8cc1Swenshuai.xi { 680*53ee8cc1Swenshuai.xi MS_VIRT u32Offset; ///< Packet offset from bitstream buffer base address. unit: byte. 681*53ee8cc1Swenshuai.xi MS_U32 u32Length; ///< Packet size. unit: byte. ==> Move _VDEC_EX_ReparseVP8Packet to FW 682*53ee8cc1Swenshuai.xi MS_U64 u64TimeStamp; ///< Packet time stamp. unit: ms. 683*53ee8cc1Swenshuai.xi MS_U32 u32ID_L; ///< Packet ID low part. 684*53ee8cc1Swenshuai.xi MS_U32 u32ID_H; ///< Packet ID high part. 685*53ee8cc1Swenshuai.xi MS_U8 u8Version; ///< Packet version 0 means u32Offset is the offset of ES buffer 686*53ee8cc1Swenshuai.xi ///< 1 means u32Offset is used as esHandleID 687*53ee8cc1Swenshuai.xi } HAL_VPU_EX_PacketInfo; 688*53ee8cc1Swenshuai.xi // *****************Virtual BBU function***************** 689*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_Push2VBBU(MS_U32 u32Id, HAL_VPU_EX_PacketInfo *stVpuPkt, MS_VIRT u32VBBUAddr); 690*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_GetVBBUVacancy(MS_VIRT u32VBBUAddr); 691*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetESReadPtr(MS_U32 u32Id, MS_VIRT u32VBBUAddr); 692*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetESWritePtr(MS_U32 u32Id, MS_VIRT u32VBBUAddr); 693*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsVBBUEmpty(MS_VIRT u32VBBUAddr); 694*53ee8cc1Swenshuai.xi // *****************General dram command queue function***************** 695*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsMailBoxCMD(MS_U32 u32Cmd); 696*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsDisplayQueueCMD(MS_U32 u32Cmd); 697*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DRAMCMDQueueSend(MS_VIRT u32DramAddr, MS_U32 u32Msg); 698*53ee8cc1Swenshuai.xi // *****************Dram command queue function***************** 699*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DRAMCMDQueueIsEmpty(void *cmd_queue); 700*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DRAMCMDQueueIsFull(void *cmd_queue); 701*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_DRAMStreamCMDQueueSend(MS_U32 u32Id, void *cmd_queue, MS_U8 u8CmdType, MS_U32 u32Msg); 702*53ee8cc1Swenshuai.xi // *****************Display dram command queue function***************** 703*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DRAMDispCMDQueueIsEmpty(void *cmd_queue); 704*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DRAMDispCMDQueueIsFull(void *cmd_queue); 705*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_DRAMStreamDispCMDQueueSend(MS_U32 u32Id, void *cmd_queue, MS_U8 u8CmdType, MS_U32 u32Msg); 706*53ee8cc1Swenshuai.xi // *****************General purpose function***************** 707*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetBitstreamBufAddress(MS_U32 u32Id, MS_VIRT u32BsAddr); 708*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SetBBUSetting(MS_U32 u32Id, MS_U32 u32BBUId, VPU_EX_DecoderType eDecType, MS_U8 u8TypeBit); 709*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_CheckBBUSetting(MS_U32 u32Id, MS_U32 u32BBUId, VPU_EX_DecoderType eDecType, MS_U8 u8TypeBit); 710*53ee8cc1Swenshuai.xi void HAL_VPU_EX_ClearBBUSetting(MS_U32 u32Id, MS_U32 u32BBUId, VPU_EX_DecoderType eDecType); 711*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_GetBBUId(MS_U32 u32Id, VPU_EX_TaskInfo *pTaskInfo, MS_BOOL bShareBBU); 712*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_FreeBBUId(MS_U32 u32Id, MS_U32 u32BBUId, VPU_EX_TaskInfo *pTaskInfo); 713*53ee8cc1Swenshuai.xi MS_SIZE HAL_VPU_EX_GetFrameBufferDefaultSize(VPU_EX_CodecType eCodecType); 714*53ee8cc1Swenshuai.xi // *****************CMA function***************** 715*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_GetCMAMemSize(VPU_EX_CodecType eCodecType, VPU_EX_SrcMode eSrcMode, 716*53ee8cc1Swenshuai.xi MS_U64 *offset, MS_SIZE *length, MS_U64 total_length, MS_SIZE unUseSize); 717*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_GetCapability(MS_U8 *pu8CmdNameIn, void *pParamIn, void *pParamOut); 718*53ee8cc1Swenshuai.xi #endif 719*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB 720*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_LoadVLCTable(VPU_EX_VLCTblCfg *pVlcCfg, MS_U8 u8FwSrcType); 721*53ee8cc1Swenshuai.xi #endif 722*53ee8cc1Swenshuai.xi void HAL_VPU_EX_DynamicFBMode(MS_BOOL bEnable,MS_PHY u32address,MS_U32 u32Size); 723*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_ReleaseFreeStream(MS_U8 u8Idx); 724*53ee8cc1Swenshuai.xi MS_U8 HAL_VPU_EX_CheckFreeStream(VPU_EX_Original_Stream eStream); 725*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM 726*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SetClkManagement(VPU_EX_ClkPortType eClkPortType, MS_BOOL bEnable); 727*53ee8cc1Swenshuai.xi #endif 728*53ee8cc1Swenshuai.xi 729*53ee8cc1Swenshuai.xi #else 730*53ee8cc1Swenshuai.xi typedef struct 731*53ee8cc1Swenshuai.xi { 732*53ee8cc1Swenshuai.xi MS_PHY Bitstream_Addr_Main; 733*53ee8cc1Swenshuai.xi MS_U32 Bitstream_Len_Main; 734*53ee8cc1Swenshuai.xi MS_PHY Bitstream_Addr_Sub; 735*53ee8cc1Swenshuai.xi MS_U32 Bitstream_Len_Sub; 736*53ee8cc1Swenshuai.xi MS_PHY MIU1_BaseAddr; 737*53ee8cc1Swenshuai.xi } VPU_EX_LOCK_DOWN_REGISTER; 738*53ee8cc1Swenshuai.xi 739*53ee8cc1Swenshuai.xi 740*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_LoadCodeInSecure(MS_VIRT addr); 741*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetLockDownRegister(void* param); 742*53ee8cc1Swenshuai.xi 743*53ee8cc1Swenshuai.xi #endif 744*53ee8cc1Swenshuai.xi #endif // _HAL_VPU_EX_H_ 745*53ee8cc1Swenshuai.xi 746