xref: /utopia/UTPA2-700.0.x/modules/vdec_v3/hal/curry/hvd_v3/halHVD_EX.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi 
96*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
97*53ee8cc1Swenshuai.xi //  Include Files
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi // Common Definition
100*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
101*53ee8cc1Swenshuai.xi #include <linux/string.h>
102*53ee8cc1Swenshuai.xi #include <asm/io.h>
103*53ee8cc1Swenshuai.xi #include "chip_setup.h"
104*53ee8cc1Swenshuai.xi #include "include/mstar/mstar_chip.h"
105*53ee8cc1Swenshuai.xi #else
106*53ee8cc1Swenshuai.xi #include <string.h>
107*53ee8cc1Swenshuai.xi #endif
108*53ee8cc1Swenshuai.xi 
109*53ee8cc1Swenshuai.xi #include "drvHVD_Common.h"
110*53ee8cc1Swenshuai.xi 
111*53ee8cc1Swenshuai.xi // Internal Definition
112*53ee8cc1Swenshuai.xi #include "drvHVD_def.h"
113*53ee8cc1Swenshuai.xi #include "fwHVD_if.h"
114*53ee8cc1Swenshuai.xi #include "halVPU_EX.h"
115*53ee8cc1Swenshuai.xi #include "halHVD_EX.h"
116*53ee8cc1Swenshuai.xi #include "regHVD_EX.h"
117*53ee8cc1Swenshuai.xi 
118*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
119*53ee8cc1Swenshuai.xi //  Driver Compiler Options
120*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
121*53ee8cc1Swenshuai.xi #if (!defined(MSOS_TYPE_NUTTX) && !defined(MSOS_TYPE_OPTEE)) || defined(SUPPORT_X_MODEL_FEATURE)
122*53ee8cc1Swenshuai.xi 
123*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
124*53ee8cc1Swenshuai.xi //  Local Defines
125*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
126*53ee8cc1Swenshuai.xi #define RV_VLC_TABLE_SIZE           0x20000
127*53ee8cc1Swenshuai.xi /* Add for Mobile Platform by Ted Sun */
128*53ee8cc1Swenshuai.xi //#define HVD_DISPQ_PREFETCH_COUNT    2
129*53ee8cc1Swenshuai.xi #define HVD_FW_MEM_OFFSET           0x100000UL  // 1M
130*53ee8cc1Swenshuai.xi #define VPU_QMEM_BASE               0x20000000UL
131*53ee8cc1Swenshuai.xi 
132*53ee8cc1Swenshuai.xi //max support pixel(by chip capacity)
133*53ee8cc1Swenshuai.xi #define HVD_HW_MAX_PIXEL            (3840*2160*31000ULL) // 4kx2k@30p
134*53ee8cc1Swenshuai.xi #define HEVC_HW_MAX_PIXEL           (4096*2160*61000ULL) // 4kx2k@60p
135*53ee8cc1Swenshuai.xi #define VP9_HW_MAX_PIXEL            (4096*2304*31000ULL) // 4kx2k@30p
136*53ee8cc1Swenshuai.xi 
137*53ee8cc1Swenshuai.xi #if 0
138*53ee8cc1Swenshuai.xi static HVD_AVC_VUI_DISP_INFO g_hvd_VUIINFO;
139*53ee8cc1Swenshuai.xi static MS_U8 g_hvd_nal_fill_pair[2][8] = { {0, 0, 0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0, 0, 0} };
140*53ee8cc1Swenshuai.xi static MS_U32 u32RV_VLCTableAddr = 0;   // offset from Frame buffer start address
141*53ee8cc1Swenshuai.xi static MS_U16 _u16DispQPtr = 0;
142*53ee8cc1Swenshuai.xi #endif
143*53ee8cc1Swenshuai.xi 
144*53ee8cc1Swenshuai.xi #define IS_TASK_ALIVE(id) ((id) != -1)
145*53ee8cc1Swenshuai.xi #ifndef UNUSED
146*53ee8cc1Swenshuai.xi #define UNUSED(x) (void)(x)
147*53ee8cc1Swenshuai.xi #endif
148*53ee8cc1Swenshuai.xi 
149*53ee8cc1Swenshuai.xi 
150*53ee8cc1Swenshuai.xi //---------------------------------- Mutex settings -----------------------------------------
151*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MUTEX_PROTECT
152*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexCreate()                                  \
153*53ee8cc1Swenshuai.xi     do                                                          \
154*53ee8cc1Swenshuai.xi     {                                                           \
155*53ee8cc1Swenshuai.xi         if (s32HVDMutexID < 0)                                  \
156*53ee8cc1Swenshuai.xi         {                                                       \
157*53ee8cc1Swenshuai.xi             s32HVDMutexID = OSAL_HVD_MutexCreate((MS_U8*)(_u8HVD_Mutex)); \
158*53ee8cc1Swenshuai.xi         }                                                       \
159*53ee8cc1Swenshuai.xi     } while (0)
160*53ee8cc1Swenshuai.xi 
161*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexDelete()                                  \
162*53ee8cc1Swenshuai.xi     do                                                          \
163*53ee8cc1Swenshuai.xi     {                                                           \
164*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                 \
165*53ee8cc1Swenshuai.xi         {                                                       \
166*53ee8cc1Swenshuai.xi             OSAL_HVD_MutexDelete(s32HVDMutexID);                \
167*53ee8cc1Swenshuai.xi             s32HVDMutexID = -1;                                 \
168*53ee8cc1Swenshuai.xi         }                                                       \
169*53ee8cc1Swenshuai.xi     } while (0)
170*53ee8cc1Swenshuai.xi 
171*53ee8cc1Swenshuai.xi #define  _HAL_HVD_Entry()                                                       \
172*53ee8cc1Swenshuai.xi     do                                                                          \
173*53ee8cc1Swenshuai.xi     {                                                                           \
174*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                                 \
175*53ee8cc1Swenshuai.xi         {                                                                       \
176*53ee8cc1Swenshuai.xi             if (!OSAL_HVD_MutexObtain(s32HVDMutexID, OSAL_HVD_MUTEX_TIMEOUT))   \
177*53ee8cc1Swenshuai.xi             {                                                                   \
178*53ee8cc1Swenshuai.xi                 printf("[HAL HVD][%06d] Mutex taking timeout\n", __LINE__);     \
179*53ee8cc1Swenshuai.xi             }                                                                   \
180*53ee8cc1Swenshuai.xi         }                                                                       \
181*53ee8cc1Swenshuai.xi     } while (0)
182*53ee8cc1Swenshuai.xi 
183*53ee8cc1Swenshuai.xi #define _HAL_HVD_Return(_ret_)                                  \
184*53ee8cc1Swenshuai.xi     do                                                          \
185*53ee8cc1Swenshuai.xi     {                                                           \
186*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                 \
187*53ee8cc1Swenshuai.xi         {                                                       \
188*53ee8cc1Swenshuai.xi             OSAL_HVD_MutexRelease(s32HVDMutexID);               \
189*53ee8cc1Swenshuai.xi         }                                                       \
190*53ee8cc1Swenshuai.xi         return _ret_;                                           \
191*53ee8cc1Swenshuai.xi     } while(0)
192*53ee8cc1Swenshuai.xi 
193*53ee8cc1Swenshuai.xi #define _HAL_HVD_Release()                                      \
194*53ee8cc1Swenshuai.xi     do                                                          \
195*53ee8cc1Swenshuai.xi     {                                                           \
196*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                 \
197*53ee8cc1Swenshuai.xi         {                                                       \
198*53ee8cc1Swenshuai.xi             OSAL_HVD_MutexRelease(s32HVDMutexID);               \
199*53ee8cc1Swenshuai.xi         }                                                       \
200*53ee8cc1Swenshuai.xi     } while (0)
201*53ee8cc1Swenshuai.xi #else // HAL_HVD_ENABLE_MUTEX_PROTECT
202*53ee8cc1Swenshuai.xi 
203*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexCreate()
204*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexDelete()
205*53ee8cc1Swenshuai.xi #define _HAL_HVD_Entry()
206*53ee8cc1Swenshuai.xi #define _HAL_HVD_Return(_ret)      {return _ret;}
207*53ee8cc1Swenshuai.xi #define _HAL_HVD_Release()
208*53ee8cc1Swenshuai.xi 
209*53ee8cc1Swenshuai.xi #endif // HAL_HVD_ENABLE_MUTEX_PROTECT
210*53ee8cc1Swenshuai.xi 
211*53ee8cc1Swenshuai.xi #define INC_VALUE(value, queue_sz) { (value) = ((++(value)) >= queue_sz) ? 0 : (value); }
212*53ee8cc1Swenshuai.xi #define IS_TASK_ALIVE(id) ((id) != -1)
213*53ee8cc1Swenshuai.xi #define NEXT_MULTIPLE(value, n) (((value) + (n) - 1) & ~((n)-1))
214*53ee8cc1Swenshuai.xi 
215*53ee8cc1Swenshuai.xi //------------------------------ MIU SETTINGS ----------------------------------
216*53ee8cc1Swenshuai.xi #define _MaskMiuReq_MVD_RW( m )       _HVD_WriteRegBit(MIU0_REG_RQ2_MASK, m, BIT(6))
217*53ee8cc1Swenshuai.xi //#define _MaskMiuReq_MVD_RW_1( m )       _HVD_WriteRegBit(MIU0_REG_RQ4_MASK, m, BIT(6))
218*53ee8cc1Swenshuai.xi #define _MaskMiuReq_MVD_BBU_R( m )      _HVD_WriteRegBit(MIU0_REG_RQ0_MASK+1, m, BIT(2))
219*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_RW_MIF0( m )    _HVD_WriteRegBit(MIU0_REG_RQ4_MASK, m, BIT(4))
220*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_RW_MIF1( m )    _HVD_WriteRegBit(MIU0_REG_RQ4_MASK, m, BIT(5))
221*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_BBU_R( m )      _HVD_WriteRegBit(MIU0_REG_RQ4_MASK+1, m, BIT(3))
222*53ee8cc1Swenshuai.xi 
223*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_MVD_RW( m )      _HVD_WriteRegBit(MIU1_REG_RQ2_MASK, m, BIT(6))
224*53ee8cc1Swenshuai.xi //#define _MaskMiu1Req_MVD_RW_1( m )      _HVD_WriteRegBit(MIU1_REG_RQ4_MASK, m, BIT(6))
225*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_MVD_BBU_R( m )     _HVD_WriteRegBit(MIU1_REG_RQ0_MASK+1, m, BIT(2))
226*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_RW_MIF0( m )   _HVD_WriteRegBit(MIU1_REG_RQ4_MASK, m, BIT(4))
227*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_RW_MIF1( m )   _HVD_WriteRegBit(MIU1_REG_RQ4_MASK, m, BIT(5))
228*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_BBU_R( m )     _HVD_WriteRegBit(MIU1_REG_RQ4_MASK+1, m, BIT(3))
229*53ee8cc1Swenshuai.xi 
230*53ee8cc1Swenshuai.xi 
231*53ee8cc1Swenshuai.xi #define HVD_MVD_RW_ON_MIU0              (((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(6)) == 0))
232*53ee8cc1Swenshuai.xi #define HVD_MVD_BBU_R_ON_MIU0           (((_HVD_Read2Byte(MIU0_REG_SEL0) & BIT(10)) == 0))
233*53ee8cc1Swenshuai.xi #define HVD_HVD_RW_MIF0_ON_MIU0         (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(4)) == 0))
234*53ee8cc1Swenshuai.xi #define HVD_HVD_RW_MIF1_ON_MIU0         (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(5)) == 0))
235*53ee8cc1Swenshuai.xi #define HVD_HVD_BBU_R_ON_MIU0           (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(11)) == 0))
236*53ee8cc1Swenshuai.xi 
237*53ee8cc1Swenshuai.xi #define HVD_MVD_RW_ON_MIU1              (((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(6)) == BIT(6)))
238*53ee8cc1Swenshuai.xi #define HVD_MVD_BBU_R_ON_MIU1           (((_HVD_Read2Byte(MIU0_REG_SEL0) & BIT(10)) == BIT(10)))
239*53ee8cc1Swenshuai.xi #define HVD_HVD_RW_MIF0_ON_MIU1         (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(4)) == BIT(4)))
240*53ee8cc1Swenshuai.xi #define HVD_HVD_RW_MIF1_ON_MIU1         (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(5)) == BIT(5)))
241*53ee8cc1Swenshuai.xi #define HVD_HVD_BBU_R_ON_MIU1           (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(11)) == BIT(11)))
242*53ee8cc1Swenshuai.xi 
243*53ee8cc1Swenshuai.xi 
244*53ee8cc1Swenshuai.xi 
245*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
246*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_RW1( m )         _HVD_WriteRegBit(MIU0_REG_RQ4_MASK,   m, BIT(7))
247*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_RW2( m )         _HVD_WriteRegBit(MIU0_REG_RQ4_MASK,   m, BIT(1))
248*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_BBU_R( m )       _HVD_WriteRegBit(MIU0_REG_RQ4_MASK+1, m, BIT(2))
249*53ee8cc1Swenshuai.xi 
250*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_RW1( m )        _HVD_WriteRegBit(MIU1_REG_RQ4_MASK,   m, BIT(7))
251*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_RW2( m )        _HVD_WriteRegBit(MIU1_REG_RQ4_MASK,   m, BIT(1))
252*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_BBU_R( m )      _HVD_WriteRegBit(MIU1_REG_RQ4_MASK+1, m, BIT(2))
253*53ee8cc1Swenshuai.xi 
254*53ee8cc1Swenshuai.xi 
255*53ee8cc1Swenshuai.xi 
256*53ee8cc1Swenshuai.xi 
257*53ee8cc1Swenshuai.xi #define HVD_EVD_RW1_ON_MIU0              (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(7)) == 0))
258*53ee8cc1Swenshuai.xi #define HVD_EVD_RW2_ON_MIU0              (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(1)) == 0))
259*53ee8cc1Swenshuai.xi #define HVD_EVD_BBU_R_ON_MIU0            (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(10)) == 0))
260*53ee8cc1Swenshuai.xi 
261*53ee8cc1Swenshuai.xi #define HVD_EVD_RW1_ON_MIU1              (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(7)) == BIT(7)))
262*53ee8cc1Swenshuai.xi #define HVD_EVD_RW2_ON_MIU1              (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(1)) == BIT(1)))
263*53ee8cc1Swenshuai.xi #define HVD_EVD_BBU_R_ON_MIU1            (((_HVD_Read2Byte(MIU0_REG_SEL4) & BIT(10)) == BIT(10)))
264*53ee8cc1Swenshuai.xi 
265*53ee8cc1Swenshuai.xi #endif
266*53ee8cc1Swenshuai.xi 
267*53ee8cc1Swenshuai.xi #define _HVD_MIU_SetReqMask(miu_clients, mask)  \
268*53ee8cc1Swenshuai.xi     do                                          \
269*53ee8cc1Swenshuai.xi     {                                           \
270*53ee8cc1Swenshuai.xi         if (HVD_##miu_clients##_ON_MIU0 == 1)   \
271*53ee8cc1Swenshuai.xi         {                                       \
272*53ee8cc1Swenshuai.xi             _MaskMiuReq_##miu_clients(mask);    \
273*53ee8cc1Swenshuai.xi         }                                       \
274*53ee8cc1Swenshuai.xi         else                                    \
275*53ee8cc1Swenshuai.xi         {                                       \
276*53ee8cc1Swenshuai.xi             if (HVD_##miu_clients##_ON_MIU1 == 1)   \
277*53ee8cc1Swenshuai.xi             {                                       \
278*53ee8cc1Swenshuai.xi                 _MaskMiu1Req_##miu_clients(mask);   \
279*53ee8cc1Swenshuai.xi             }                                       \
280*53ee8cc1Swenshuai.xi         }                                           \
281*53ee8cc1Swenshuai.xi     } while (0)
282*53ee8cc1Swenshuai.xi 
283*53ee8cc1Swenshuai.xi // check RM is supported or not
284*53ee8cc1Swenshuai.xi #define HVD_HW_RUBBER3      (HAL_HVD_EX_GetHWVersionID()& BIT(14))
285*53ee8cc1Swenshuai.xi #ifdef VDEC3
286*53ee8cc1Swenshuai.xi #define HAL_HVD_EX_MAX_SUPPORT_STREAM   16
287*53ee8cc1Swenshuai.xi #else
288*53ee8cc1Swenshuai.xi #define HAL_HVD_EX_MAX_SUPPORT_STREAM   3
289*53ee8cc1Swenshuai.xi #endif
290*53ee8cc1Swenshuai.xi 
291*53ee8cc1Swenshuai.xi #define DIFF(a, b) (a > b ? (a-b) : (b-a))  // abs diff
292*53ee8cc1Swenshuai.xi 
293*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
294*53ee8cc1Swenshuai.xi //  Local Structures
295*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
296*53ee8cc1Swenshuai.xi 
297*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
298*53ee8cc1Swenshuai.xi //  Local Functions Prototype
299*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
300*53ee8cc1Swenshuai.xi static MS_U16       _HVD_EX_GetBBUReadptr(MS_U32 u32Id);
301*53ee8cc1Swenshuai.xi static void         _HVD_EX_SetBBUWriteptr(MS_U32 u32Id, MS_U16 u16BBUNewWptr);
302*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_MBoxSend(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 u32Msg);
303*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_MBoxReady(MS_U32 u32Id, MS_U8 u8MBox);
304*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_MBoxRead(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 *u32Msg);
305*53ee8cc1Swenshuai.xi //static void     _HVD_EX_MBoxClear(MS_U8 u8MBox);
306*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetPC(void);
307*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESWritePtr(MS_U32 u32Id);
308*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESReadPtr(MS_U32 u32Id, MS_BOOL bDbug);
309*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_SetCMDArg(MS_U32 u32Id, MS_U32 u32Arg);
310*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_SetCMD(MS_U32 u32Id, MS_U32 u32Cmd);
311*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_SendCmd(MS_U32 u32Id, MS_U32 u32Cmd, MS_U32 u32CmdArg);
312*53ee8cc1Swenshuai.xi static void         _HVD_EX_SetMIUProtectMask(MS_BOOL bEnable);
313*53ee8cc1Swenshuai.xi static void         _HVD_EX_SetBufferAddr(MS_U32 u32Id);
314*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESLevel(MS_U32 u32Id);
315*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESQuantity(MS_U32 u32Id);
316*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_UpdatePTSTable(MS_U32 u32Id, HVD_BBU_Info *pInfo);
317*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_UpdateESWptr(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen);
318*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen, MS_U32 u32NalOffset2, MS_U32 u32NalLen2);
319*53ee8cc1Swenshuai.xi static MS_VIRT       _HVD_EX_GetVUIDispInfo(MS_U32 u32Id);
320*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetBBUQNumb(MS_U32 u32Id);
321*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetPTSQNumb(MS_U32 u32Id);
322*53ee8cc1Swenshuai.xi static HVD_EX_Drv_Ctrl *_HVD_EX_GetDrvCtrl(MS_U32 u32Id);
323*53ee8cc1Swenshuai.xi static HVD_Frm_Information *_HVD_EX_GetNextDispFrame(MS_U32 u32Id);
324*53ee8cc1Swenshuai.xi static void HAL_HVD_EX_VP8AECInUsed(MS_U32 u32Id, MS_BOOL *isVP8Used, MS_BOOL *isAECUsed, MS_BOOL *isAVCUsed);
325*53ee8cc1Swenshuai.xi static void HAL_AEC_PowerCtrl(MS_BOOL bEnable);
326*53ee8cc1Swenshuai.xi static void HAL_VP8_PowerCtrl(MS_BOOL bEnable);
327*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
328*53ee8cc1Swenshuai.xi static void HAL_EVD_EX_PowerCtrl(MS_U32 u32Id, MS_BOOL bEnable);
329*53ee8cc1Swenshuai.xi #endif
330*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
331*53ee8cc1Swenshuai.xi static void HAL_EVD_EX_PowerCtrl_CLKM(MS_U32 u32Id, MS_BOOL bEnable);
332*53ee8cc1Swenshuai.xi #endif
333*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
334*53ee8cc1Swenshuai.xi static void HAL_VP9_EX_PowerCtrl(MS_BOOL bEnable);
335*53ee8cc1Swenshuai.xi #endif
336*53ee8cc1Swenshuai.xi static MS_U64 _HAL_EX_GetHwMaxPixel(MS_U32 u32Id);
337*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
338*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_PostProc_Task(MS_U32 u32Id);
339*53ee8cc1Swenshuai.xi #endif
340*53ee8cc1Swenshuai.xi 
341*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
342*53ee8cc1Swenshuai.xi //  Global Variables
343*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
344*53ee8cc1Swenshuai.xi #if defined (__aeon__)
345*53ee8cc1Swenshuai.xi static MS_VIRT u32HVDRegOSBase = 0xA0200000;
346*53ee8cc1Swenshuai.xi #else
347*53ee8cc1Swenshuai.xi static MS_VIRT u32HVDRegOSBase = 0xBF200000;
348*53ee8cc1Swenshuai.xi #endif
349*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MUTEX_PROTECT
350*53ee8cc1Swenshuai.xi MS_S32 s32HVDMutexID = -1;
351*53ee8cc1Swenshuai.xi MS_U8 _u8HVD_Mutex[] = { "HVD_Mutex" };
352*53ee8cc1Swenshuai.xi #endif
353*53ee8cc1Swenshuai.xi 
354*53ee8cc1Swenshuai.xi 
355*53ee8cc1Swenshuai.xi #define HVD_EX_STACK_SIZE 4096
356*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
357*53ee8cc1Swenshuai.xi //  Local Variables
358*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
359*53ee8cc1Swenshuai.xi typedef struct
360*53ee8cc1Swenshuai.xi {
361*53ee8cc1Swenshuai.xi 
362*53ee8cc1Swenshuai.xi     HVD_AVC_VUI_DISP_INFO g_hvd_VUIINFO;
363*53ee8cc1Swenshuai.xi     MS_U8 g_hvd_nal_fill_pair[2][8];
364*53ee8cc1Swenshuai.xi     MS_VIRT u32RV_VLCTableAddr;  // offset from Frame buffer start address
365*53ee8cc1Swenshuai.xi     MS_U16 _u16DispQPtr;
366*53ee8cc1Swenshuai.xi     MS_U16 _u16DispOutSideQPtr[HAL_HVD_EX_MAX_SUPPORT_STREAM];
367*53ee8cc1Swenshuai.xi 
368*53ee8cc1Swenshuai.xi     //HVD_EX_Drv_Ctrl *_pHVDCtrls;
369*53ee8cc1Swenshuai.xi     MS_U32 u32HVDCmdTimeout;//same as HVD_FW_CMD_TIMEOUT_DEFAULT
370*53ee8cc1Swenshuai.xi     MS_U32 u32VPUClockType;
371*53ee8cc1Swenshuai.xi     MS_U32 u32HVDClockType;//160
372*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
373*53ee8cc1Swenshuai.xi     MS_U32 u32EVDClockType;
374*53ee8cc1Swenshuai.xi #endif
375*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
376*53ee8cc1Swenshuai.xi     MS_U32 u32VP9ClockType;
377*53ee8cc1Swenshuai.xi #endif
378*53ee8cc1Swenshuai.xi     HVD_EX_Stream _stHVDStream[HAL_HVD_EX_MAX_SUPPORT_STREAM];
379*53ee8cc1Swenshuai.xi 
380*53ee8cc1Swenshuai.xi     volatile HVD_Frm_Information *pHvdFrm;//_HVD_EX_GetNextDispFrame()
381*53ee8cc1Swenshuai.xi     MS_BOOL g_RstFlag;
382*53ee8cc1Swenshuai.xi     MS_U64 u64pts_real;
383*53ee8cc1Swenshuai.xi     MS_PHY u32VP8BBUWptr;
384*53ee8cc1Swenshuai.xi     MS_PHY u32EVDBBUWptr;
385*53ee8cc1Swenshuai.xi     MS_BOOL bBBU_running[HAL_HVD_EX_MAX_SUPPORT_STREAM];
386*53ee8cc1Swenshuai.xi     MS_U32 u32BBUReadEsPtr[HAL_HVD_EX_MAX_SUPPORT_STREAM];
387*53ee8cc1Swenshuai.xi     MS_S32  _s32VDEC_BBU_TaskId[HAL_HVD_EX_MAX_SUPPORT_STREAM];
388*53ee8cc1Swenshuai.xi     MS_U8   u8VdecExBBUStack[HAL_HVD_EX_MAX_SUPPORT_STREAM][HVD_EX_STACK_SIZE];
389*53ee8cc1Swenshuai.xi     //pre_set
390*53ee8cc1Swenshuai.xi     HVD_Pre_Ctrl *pHVDPreCtrl_Hal[HAL_HVD_EX_MAX_SUPPORT_STREAM];
391*53ee8cc1Swenshuai.xi } HVD_Hal_CTX;
392*53ee8cc1Swenshuai.xi 
393*53ee8cc1Swenshuai.xi HVD_Hal_CTX* pHVDHalContext = NULL;
394*53ee8cc1Swenshuai.xi HVD_Hal_CTX gHVDHalContext;
395*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *_pHVDCtrls = NULL;
396*53ee8cc1Swenshuai.xi 
397*53ee8cc1Swenshuai.xi static HVD_EX_PreSet _stHVDPreSet[HAL_HVD_EX_MAX_SUPPORT_STREAM] =
398*53ee8cc1Swenshuai.xi {
399*53ee8cc1Swenshuai.xi     {FALSE},
400*53ee8cc1Swenshuai.xi     {FALSE},
401*53ee8cc1Swenshuai.xi     {FALSE},
402*53ee8cc1Swenshuai.xi #ifdef VDEC3
403*53ee8cc1Swenshuai.xi     {FALSE},
404*53ee8cc1Swenshuai.xi #endif
405*53ee8cc1Swenshuai.xi };
406*53ee8cc1Swenshuai.xi 
407*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
408*53ee8cc1Swenshuai.xi //  Debug Functions
409*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
HVD_EX_SetRstFlag(MS_BOOL bRst)410*53ee8cc1Swenshuai.xi void HVD_EX_SetRstFlag(MS_BOOL bRst)
411*53ee8cc1Swenshuai.xi {
412*53ee8cc1Swenshuai.xi     pHVDHalContext->g_RstFlag = bRst;
413*53ee8cc1Swenshuai.xi }
HVD_EX_GetRstFlag(void)414*53ee8cc1Swenshuai.xi MS_BOOL HVD_EX_GetRstFlag(void)
415*53ee8cc1Swenshuai.xi {
416*53ee8cc1Swenshuai.xi     return pHVDHalContext->g_RstFlag;
417*53ee8cc1Swenshuai.xi }
418*53ee8cc1Swenshuai.xi 
419*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
420*53ee8cc1Swenshuai.xi //  Local Functions
421*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
422*53ee8cc1Swenshuai.xi #ifdef VDEC3
_HAL_EX_IS_EVD(MS_U32 u32ModeFlag)423*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_IS_EVD(MS_U32 u32ModeFlag)
424*53ee8cc1Swenshuai.xi {
425*53ee8cc1Swenshuai.xi     MS_U32 u32CodecType = u32ModeFlag & E_HVD_INIT_HW_MASK;
426*53ee8cc1Swenshuai.xi 
427*53ee8cc1Swenshuai.xi     if (u32CodecType == E_HVD_INIT_HW_HEVC || u32CodecType == E_HVD_INIT_HW_HEVC_DV
428*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
429*53ee8cc1Swenshuai.xi      || u32CodecType == E_HVD_INIT_HW_VP9
430*53ee8cc1Swenshuai.xi #endif
431*53ee8cc1Swenshuai.xi        )
432*53ee8cc1Swenshuai.xi         return TRUE;
433*53ee8cc1Swenshuai.xi 
434*53ee8cc1Swenshuai.xi     return FALSE;
435*53ee8cc1Swenshuai.xi }
436*53ee8cc1Swenshuai.xi 
_HAL_EX_BBU_VP8_InUsed(void)437*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_EX_BBU_VP8_InUsed(void)
438*53ee8cc1Swenshuai.xi {
439*53ee8cc1Swenshuai.xi     if (!pHVDHalContext)
440*53ee8cc1Swenshuai.xi         return FALSE;
441*53ee8cc1Swenshuai.xi 
442*53ee8cc1Swenshuai.xi     MS_U32 i;
443*53ee8cc1Swenshuai.xi     MS_BOOL bRet = FALSE;
444*53ee8cc1Swenshuai.xi 
445*53ee8cc1Swenshuai.xi     for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
446*53ee8cc1Swenshuai.xi     {
447*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[i].bUsed && pHVDHalContext->_stHVDStream[i].u32CodecType == E_HAL_HVD_VP8)
448*53ee8cc1Swenshuai.xi         {
449*53ee8cc1Swenshuai.xi             bRet = TRUE;
450*53ee8cc1Swenshuai.xi             break;
451*53ee8cc1Swenshuai.xi         }
452*53ee8cc1Swenshuai.xi     }
453*53ee8cc1Swenshuai.xi 
454*53ee8cc1Swenshuai.xi     return bRet;
455*53ee8cc1Swenshuai.xi }
456*53ee8cc1Swenshuai.xi 
457*53ee8cc1Swenshuai.xi // This function will get decoder type not only MVD,HVD,EVD but more codec types.
458*53ee8cc1Swenshuai.xi // However, sometimes we don't use so deterministic infomation.
HAL_HVD_EX_GetTaskInfo(MS_U32 u32Id,VPU_EX_TaskInfo * pstTaskInfo)459*53ee8cc1Swenshuai.xi static MS_BOOL HAL_HVD_EX_GetTaskInfo(MS_U32 u32Id, VPU_EX_TaskInfo* pstTaskInfo)
460*53ee8cc1Swenshuai.xi {
461*53ee8cc1Swenshuai.xi 
462*53ee8cc1Swenshuai.xi     MS_U32 ret = TRUE;
463*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
464*53ee8cc1Swenshuai.xi 
465*53ee8cc1Swenshuai.xi     if(pCtrl == NULL || pstTaskInfo == NULL)
466*53ee8cc1Swenshuai.xi         return FALSE;
467*53ee8cc1Swenshuai.xi 
468*53ee8cc1Swenshuai.xi     pstTaskInfo->u32Id = u32Id;
469*53ee8cc1Swenshuai.xi 
470*53ee8cc1Swenshuai.xi     switch(pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)
471*53ee8cc1Swenshuai.xi     {
472*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_RM:
473*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_RVD;
474*53ee8cc1Swenshuai.xi             break;
475*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_VP8:
476*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_VP8;
477*53ee8cc1Swenshuai.xi             break;
478*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_MVC:
479*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_HVD; //E_VPU_EX_DECODER_MVC;
480*53ee8cc1Swenshuai.xi             break;
481*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_HEVC:
482*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_HEVC_DV:
483*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_EVD;
484*53ee8cc1Swenshuai.xi             break;
485*53ee8cc1Swenshuai.xi         #if SUPPORT_MSVP9
486*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_VP9:
487*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_EVD;
488*53ee8cc1Swenshuai.xi             break;
489*53ee8cc1Swenshuai.xi         #endif
490*53ee8cc1Swenshuai.xi         #if SUPPORT_G2VP9
491*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_VP9:
492*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_G2VP9;
493*53ee8cc1Swenshuai.xi             break;
494*53ee8cc1Swenshuai.xi         #endif
495*53ee8cc1Swenshuai.xi         default:
496*53ee8cc1Swenshuai.xi             pstTaskInfo->eDecType = E_VPU_EX_DECODER_HVD;
497*53ee8cc1Swenshuai.xi             break;
498*53ee8cc1Swenshuai.xi     }
499*53ee8cc1Swenshuai.xi 
500*53ee8cc1Swenshuai.xi     pstTaskInfo->eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
501*53ee8cc1Swenshuai.xi 
502*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
503*53ee8cc1Swenshuai.xi     {
504*53ee8cc1Swenshuai.xi         pstTaskInfo->eSrcType = E_VPU_EX_INPUT_FILE;
505*53ee8cc1Swenshuai.xi     }
506*53ee8cc1Swenshuai.xi     else
507*53ee8cc1Swenshuai.xi     {
508*53ee8cc1Swenshuai.xi         pstTaskInfo->eSrcType = E_VPU_EX_INPUT_TSP;
509*53ee8cc1Swenshuai.xi     }
510*53ee8cc1Swenshuai.xi 
511*53ee8cc1Swenshuai.xi     pstTaskInfo->u32HeapSize = HVD_DRAM_SIZE;
512*53ee8cc1Swenshuai.xi 
513*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
514*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC ||
515*53ee8cc1Swenshuai.xi         (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
516*53ee8cc1Swenshuai.xi         pstTaskInfo->u32HeapSize = EVD_DRAM_SIZE;
517*53ee8cc1Swenshuai.xi #endif
518*53ee8cc1Swenshuai.xi     return ret;
519*53ee8cc1Swenshuai.xi 
520*53ee8cc1Swenshuai.xi }
521*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetBBUId(MS_U32 u32Id)522*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetBBUId(MS_U32 u32Id)
523*53ee8cc1Swenshuai.xi {
524*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
525*53ee8cc1Swenshuai.xi     MS_U32 ret = HAL_HVD_INVALID_BBU_ID;
526*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
527*53ee8cc1Swenshuai.xi     _HAL_HVD_Entry();
528*53ee8cc1Swenshuai.xi 
529*53ee8cc1Swenshuai.xi     if(pCtrl == NULL)
530*53ee8cc1Swenshuai.xi         _HAL_HVD_Return(ret);
531*53ee8cc1Swenshuai.xi 
532*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo     taskInfo;
533*53ee8cc1Swenshuai.xi     memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
534*53ee8cc1Swenshuai.xi 
535*53ee8cc1Swenshuai.xi     HAL_HVD_EX_GetTaskInfo(u32Id,&taskInfo);
536*53ee8cc1Swenshuai.xi 
537*53ee8cc1Swenshuai.xi     taskInfo.u8HalId = u8Idx;
538*53ee8cc1Swenshuai.xi     ret = HAL_VPU_EX_GetBBUId(u32Id, &taskInfo, pCtrl->bShareBBU);
539*53ee8cc1Swenshuai.xi 
540*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("u32Id=0x%x eDecType=0x%x eSrcType=0x%x ret=0x%x\n", (unsigned int)taskInfo.u32Id,
541*53ee8cc1Swenshuai.xi         (unsigned int)taskInfo.eDecType, (unsigned int)taskInfo.eSrcType, (unsigned int)ret);
542*53ee8cc1Swenshuai.xi 
543*53ee8cc1Swenshuai.xi     _HAL_HVD_Return(ret);
544*53ee8cc1Swenshuai.xi }
545*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_FreeBBUId(MS_U32 u32Id,MS_U32 u32BBUId)546*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_FreeBBUId(MS_U32 u32Id, MS_U32 u32BBUId)
547*53ee8cc1Swenshuai.xi {
548*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
549*53ee8cc1Swenshuai.xi     MS_BOOL ret = FALSE;
550*53ee8cc1Swenshuai.xi     _HAL_HVD_Entry();
551*53ee8cc1Swenshuai.xi 
552*53ee8cc1Swenshuai.xi      if(pCtrl == NULL)
553*53ee8cc1Swenshuai.xi         _HAL_HVD_Return(ret);
554*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo     taskInfo;
555*53ee8cc1Swenshuai.xi     memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
556*53ee8cc1Swenshuai.xi 
557*53ee8cc1Swenshuai.xi     HAL_HVD_EX_GetTaskInfo(u32Id,&taskInfo);
558*53ee8cc1Swenshuai.xi 
559*53ee8cc1Swenshuai.xi     ret = HAL_VPU_EX_FreeBBUId(u32Id,u32BBUId,&taskInfo);
560*53ee8cc1Swenshuai.xi 
561*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("u32Id=0x%x eDecType=0x%x eSrcType=0x%x ret=0x%x\n", (unsigned int)taskInfo.u32Id,
562*53ee8cc1Swenshuai.xi         (unsigned int)taskInfo.eDecType, (unsigned int)taskInfo.eSrcType, (unsigned int)ret);
563*53ee8cc1Swenshuai.xi 
564*53ee8cc1Swenshuai.xi     _HAL_HVD_Return(ret);
565*53ee8cc1Swenshuai.xi }
566*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_ClearBBUSetting(MS_U32 u32Id,MS_U32 u32BBUId)567*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_ClearBBUSetting(MS_U32 u32Id, MS_U32 u32BBUId)
568*53ee8cc1Swenshuai.xi {
569*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
570*53ee8cc1Swenshuai.xi     MS_BOOL ret = FALSE;
571*53ee8cc1Swenshuai.xi     _HAL_HVD_Entry();
572*53ee8cc1Swenshuai.xi 
573*53ee8cc1Swenshuai.xi      if(pCtrl == NULL)
574*53ee8cc1Swenshuai.xi         _HAL_HVD_Return(ret);
575*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo     taskInfo;
576*53ee8cc1Swenshuai.xi     memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
577*53ee8cc1Swenshuai.xi 
578*53ee8cc1Swenshuai.xi     HAL_HVD_EX_GetTaskInfo(u32Id,&taskInfo);
579*53ee8cc1Swenshuai.xi 
580*53ee8cc1Swenshuai.xi     HAL_VPU_EX_ClearBBUSetting(u32Id, u32BBUId, taskInfo.eDecType);
581*53ee8cc1Swenshuai.xi 
582*53ee8cc1Swenshuai.xi     _HAL_HVD_Return(TRUE);
583*53ee8cc1Swenshuai.xi }
584*53ee8cc1Swenshuai.xi #endif
585*53ee8cc1Swenshuai.xi 
_HVD_EX_PpTask_Delete(HVD_EX_Stream * pstHVDStream)586*53ee8cc1Swenshuai.xi static void _HVD_EX_PpTask_Delete(HVD_EX_Stream *pstHVDStream)
587*53ee8cc1Swenshuai.xi {
588*53ee8cc1Swenshuai.xi     pstHVDStream->ePpTaskState = E_HAL_HVD_STATE_STOP;
589*53ee8cc1Swenshuai.xi     MsOS_DeleteTask(pstHVDStream->s32HvdPpTaskId);
590*53ee8cc1Swenshuai.xi     pstHVDStream->s32HvdPpTaskId = -1;
591*53ee8cc1Swenshuai.xi }
592*53ee8cc1Swenshuai.xi 
_HVD_EX_Context_Init_HAL(void)593*53ee8cc1Swenshuai.xi static void _HVD_EX_Context_Init_HAL(void)
594*53ee8cc1Swenshuai.xi {
595*53ee8cc1Swenshuai.xi     pHVDHalContext->u32HVDCmdTimeout = 100;//same as HVD_FW_CMD_TIMEOUT_DEFAULT
596*53ee8cc1Swenshuai.xi     pHVDHalContext->u32VPUClockType = 480;
597*53ee8cc1Swenshuai.xi     pHVDHalContext->u32HVDClockType = 384;
598*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
599*53ee8cc1Swenshuai.xi     pHVDHalContext->u32EVDClockType = 576;
600*53ee8cc1Swenshuai.xi #endif
601*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
602*53ee8cc1Swenshuai.xi     pHVDHalContext->u32VP9ClockType = 384;
603*53ee8cc1Swenshuai.xi #endif
604*53ee8cc1Swenshuai.xi #ifdef VDEC3
605*53ee8cc1Swenshuai.xi     MS_U8 i;
606*53ee8cc1Swenshuai.xi 
607*53ee8cc1Swenshuai.xi     for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
608*53ee8cc1Swenshuai.xi     {
609*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[i].eStreamId = E_HAL_HVD_N_STREAM0 + i;
610*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[i].ePpTaskState = E_HAL_HVD_STATE_STOP;
611*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[i].s32HvdPpTaskId = -1;
612*53ee8cc1Swenshuai.xi     }
613*53ee8cc1Swenshuai.xi #else
614*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[0].eStreamId = E_HAL_HVD_MAIN_STREAM0;
615*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[1].eStreamId = E_HAL_HVD_SUB_STREAM0;
616*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[2].eStreamId = E_HAL_HVD_SUB_STREAM1;
617*53ee8cc1Swenshuai.xi #endif
618*53ee8cc1Swenshuai.xi }
619*53ee8cc1Swenshuai.xi 
620*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_REG_NAL_RPTR_HI(MS_U32 u32Id)621*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_REG_NAL_RPTR_HI(MS_U32 u32Id)
622*53ee8cc1Swenshuai.xi {
623*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
624*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
625*53ee8cc1Swenshuai.xi #endif
626*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
627*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
628*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
629*53ee8cc1Swenshuai.xi         //HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
630*53ee8cc1Swenshuai.xi 
631*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
632*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
633*53ee8cc1Swenshuai.xi         {
634*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
635*53ee8cc1Swenshuai.xi         }
636*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
637*53ee8cc1Swenshuai.xi 
638*53ee8cc1Swenshuai.xi 
639*53ee8cc1Swenshuai.xi     MS_U32 u32RegNalRptrHi = HVD_REG_NAL_RPTR_HI(u32RB);
640*53ee8cc1Swenshuai.xi 
641*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
642*53ee8cc1Swenshuai.xi 
643*53ee8cc1Swenshuai.xi 
644*53ee8cc1Swenshuai.xi #ifdef VDEC3
645*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
646*53ee8cc1Swenshuai.xi #else
647*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
648*53ee8cc1Swenshuai.xi #endif
649*53ee8cc1Swenshuai.xi     {
650*53ee8cc1Swenshuai.xi         u32RegNalRptrHi = HVD_REG_NAL_RPTR_HI(u32RB);
651*53ee8cc1Swenshuai.xi 
652*53ee8cc1Swenshuai.xi     }
653*53ee8cc1Swenshuai.xi #ifdef VDEC3
654*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
655*53ee8cc1Swenshuai.xi #else
656*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
657*53ee8cc1Swenshuai.xi #endif
658*53ee8cc1Swenshuai.xi     {
659*53ee8cc1Swenshuai.xi         u32RegNalRptrHi = HVD_REG_NAL_RPTR_HI_BS2(u32RB);
660*53ee8cc1Swenshuai.xi     }
661*53ee8cc1Swenshuai.xi #ifdef VDEC3
662*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
663*53ee8cc1Swenshuai.xi #else
664*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
665*53ee8cc1Swenshuai.xi #endif
666*53ee8cc1Swenshuai.xi     {
667*53ee8cc1Swenshuai.xi         if(isEVD)
668*53ee8cc1Swenshuai.xi             u32RegNalRptrHi = EVD_REG_NAL_RPTR_HI_BS3;
669*53ee8cc1Swenshuai.xi         else
670*53ee8cc1Swenshuai.xi             u32RegNalRptrHi = HVD_REG_NAL_RPTR_HI_BS5;
671*53ee8cc1Swenshuai.xi     }
672*53ee8cc1Swenshuai.xi #ifdef VDEC3
673*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
674*53ee8cc1Swenshuai.xi #else
675*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
676*53ee8cc1Swenshuai.xi #endif
677*53ee8cc1Swenshuai.xi     {
678*53ee8cc1Swenshuai.xi         if(isEVD)
679*53ee8cc1Swenshuai.xi             u32RegNalRptrHi = EVD_REG_NAL_RPTR_HI_BS4;
680*53ee8cc1Swenshuai.xi         else
681*53ee8cc1Swenshuai.xi             u32RegNalRptrHi = HVD_REG_NAL_RPTR_HI_BS6;
682*53ee8cc1Swenshuai.xi     }
683*53ee8cc1Swenshuai.xi     else
684*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
685*53ee8cc1Swenshuai.xi 
686*53ee8cc1Swenshuai.xi 
687*53ee8cc1Swenshuai.xi     return u32RegNalRptrHi;
688*53ee8cc1Swenshuai.xi 
689*53ee8cc1Swenshuai.xi }
690*53ee8cc1Swenshuai.xi 
691*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_REG_NAL_WPTR_HI(MS_U32 u32Id)692*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_REG_NAL_WPTR_HI(MS_U32 u32Id)
693*53ee8cc1Swenshuai.xi {
694*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
695*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
696*53ee8cc1Swenshuai.xi #endif
697*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
698*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
699*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
700*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
701*53ee8cc1Swenshuai.xi 
702*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
703*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
704*53ee8cc1Swenshuai.xi         {
705*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
706*53ee8cc1Swenshuai.xi         }
707*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
708*53ee8cc1Swenshuai.xi 
709*53ee8cc1Swenshuai.xi 
710*53ee8cc1Swenshuai.xi     MS_U32 u32RegNalWptrHi = HVD_REG_NAL_WPTR_HI(u32RB);
711*53ee8cc1Swenshuai.xi 
712*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
713*53ee8cc1Swenshuai.xi 
714*53ee8cc1Swenshuai.xi 
715*53ee8cc1Swenshuai.xi 
716*53ee8cc1Swenshuai.xi #ifdef VDEC3
717*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
718*53ee8cc1Swenshuai.xi #else
719*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
720*53ee8cc1Swenshuai.xi #endif
721*53ee8cc1Swenshuai.xi     {
722*53ee8cc1Swenshuai.xi         u32RegNalWptrHi = HVD_REG_NAL_WPTR_HI(u32RB);
723*53ee8cc1Swenshuai.xi 
724*53ee8cc1Swenshuai.xi     }
725*53ee8cc1Swenshuai.xi #ifdef VDEC3
726*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
727*53ee8cc1Swenshuai.xi #else
728*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
729*53ee8cc1Swenshuai.xi #endif
730*53ee8cc1Swenshuai.xi     {
731*53ee8cc1Swenshuai.xi         u32RegNalWptrHi = HVD_REG_NAL_WPTR_HI_BS2(u32RB);
732*53ee8cc1Swenshuai.xi     }
733*53ee8cc1Swenshuai.xi #ifdef VDEC3
734*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
735*53ee8cc1Swenshuai.xi #else
736*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
737*53ee8cc1Swenshuai.xi #endif
738*53ee8cc1Swenshuai.xi     {
739*53ee8cc1Swenshuai.xi         if(isEVD)
740*53ee8cc1Swenshuai.xi             u32RegNalWptrHi = EVD_REG_NAL_WPTR_HI_BS3;
741*53ee8cc1Swenshuai.xi         else
742*53ee8cc1Swenshuai.xi             u32RegNalWptrHi = HVD_REG_NAL_WPTR_HI_BS5;
743*53ee8cc1Swenshuai.xi     }
744*53ee8cc1Swenshuai.xi #ifdef VDEC3
745*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
746*53ee8cc1Swenshuai.xi #else
747*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
748*53ee8cc1Swenshuai.xi #endif
749*53ee8cc1Swenshuai.xi     {
750*53ee8cc1Swenshuai.xi         if(isEVD)
751*53ee8cc1Swenshuai.xi             u32RegNalWptrHi = EVD_REG_NAL_WPTR_HI_BS4;
752*53ee8cc1Swenshuai.xi         else
753*53ee8cc1Swenshuai.xi             u32RegNalWptrHi = HVD_REG_NAL_WPTR_HI_BS6;
754*53ee8cc1Swenshuai.xi     }
755*53ee8cc1Swenshuai.xi     else
756*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
757*53ee8cc1Swenshuai.xi 
758*53ee8cc1Swenshuai.xi 
759*53ee8cc1Swenshuai.xi     return u32RegNalWptrHi;
760*53ee8cc1Swenshuai.xi 
761*53ee8cc1Swenshuai.xi }
762*53ee8cc1Swenshuai.xi 
763*53ee8cc1Swenshuai.xi 
764*53ee8cc1Swenshuai.xi 
_HVD_EX_GetBBUReadptr(MS_U32 u32Id)765*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUReadptr(MS_U32 u32Id)
766*53ee8cc1Swenshuai.xi {
767*53ee8cc1Swenshuai.xi     MS_U16 u16Ret = 0;
768*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
769*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
770*53ee8cc1Swenshuai.xi #endif
771*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
772*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
773*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
774*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
775*53ee8cc1Swenshuai.xi 
776*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
777*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
778*53ee8cc1Swenshuai.xi     {
779*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
780*53ee8cc1Swenshuai.xi     }
781*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
782*53ee8cc1Swenshuai.xi 
783*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), 0, HVD_REG_POLL_NAL_RPTR_BIT);
784*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), HVD_REG_POLL_NAL_RPTR_BIT, HVD_REG_POLL_NAL_RPTR_BIT);
785*53ee8cc1Swenshuai.xi 
786*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))        // VP8
787*53ee8cc1Swenshuai.xi     {
788*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS4);
789*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS3);
790*53ee8cc1Swenshuai.xi     }
791*53ee8cc1Swenshuai.xi     else
792*53ee8cc1Swenshuai.xi     {
793*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
794*53ee8cc1Swenshuai.xi             u16Ret = pShm->u32ColocateBBUReadPtr;
795*53ee8cc1Swenshuai.xi         else
796*53ee8cc1Swenshuai.xi             u16Ret = _HVD_Read2Byte(_HVD_EX_Get_REG_NAL_RPTR_HI(u32Id));
797*53ee8cc1Swenshuai.xi     }
798*53ee8cc1Swenshuai.xi 
799*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
800*53ee8cc1Swenshuai.xi     if(isEVD)
801*53ee8cc1Swenshuai.xi     {
802*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("isEVD: %d, Task0=%d, Task1=%d, Task2=%d, Task4=%d\n",
803*53ee8cc1Swenshuai.xi             isEVD, _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS2(u32RB)), _HVD_Read2Byte(EVD_REG_NAL_RPTR_HI_BS3), _HVD_Read2Byte(EVD_REG_NAL_RPTR_HI_BS4));
804*53ee8cc1Swenshuai.xi     }
805*53ee8cc1Swenshuai.xi     else
806*53ee8cc1Swenshuai.xi     {
807*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("isEVD:%d, Task0=%d, Task1=%d, Task2=%d, Task4=%d\n",
808*53ee8cc1Swenshuai.xi             isEVD, _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS2(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS5), _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS6));
809*53ee8cc1Swenshuai.xi 
810*53ee8cc1Swenshuai.xi     }
811*53ee8cc1Swenshuai.xi 
812*53ee8cc1Swenshuai.xi     return u16Ret;
813*53ee8cc1Swenshuai.xi }
814*53ee8cc1Swenshuai.xi 
_HVD_EX_GetBBUWritedptr(MS_U32 u32Id)815*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUWritedptr(MS_U32 u32Id)
816*53ee8cc1Swenshuai.xi {
817*53ee8cc1Swenshuai.xi     MS_U16 u16Ret = 0;
818*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
819*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
820*53ee8cc1Swenshuai.xi #endif
821*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pDrvCtrl = _HVD_EX_GetDrvCtrl(u32Id);
822*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
823*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
824*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
825*53ee8cc1Swenshuai.xi 
826*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
827*53ee8cc1Swenshuai.xi     if (HAL_HVD_EX_CheckMVCID(u32Id))
828*53ee8cc1Swenshuai.xi     {
829*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
830*53ee8cc1Swenshuai.xi     }
831*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
832*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), 0, HVD_REG_POLL_NAL_RPTR_BIT);
833*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), HVD_REG_POLL_NAL_RPTR_BIT, HVD_REG_POLL_NAL_RPTR_BIT);
834*53ee8cc1Swenshuai.xi 
835*53ee8cc1Swenshuai.xi     if ((pDrvCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP8)        // VP8
836*53ee8cc1Swenshuai.xi     {
837*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS4);
838*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS3);
839*53ee8cc1Swenshuai.xi     }
840*53ee8cc1Swenshuai.xi     else
841*53ee8cc1Swenshuai.xi     {
842*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
843*53ee8cc1Swenshuai.xi             u16Ret = pShm->u32ColocateBBUWritePtr;
844*53ee8cc1Swenshuai.xi         else
845*53ee8cc1Swenshuai.xi             u16Ret = _HVD_Read2Byte(_HVD_EX_Get_REG_NAL_WPTR_HI(u32Id));
846*53ee8cc1Swenshuai.xi 
847*53ee8cc1Swenshuai.xi     }
848*53ee8cc1Swenshuai.xi 
849*53ee8cc1Swenshuai.xi     return u16Ret;
850*53ee8cc1Swenshuai.xi }
851*53ee8cc1Swenshuai.xi 
_HVD_EX_ResetMainSubBBUWptr(MS_U32 u32Id)852*53ee8cc1Swenshuai.xi static void _HVD_EX_ResetMainSubBBUWptr(MS_U32 u32Id)
853*53ee8cc1Swenshuai.xi {
854*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
855*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
856*53ee8cc1Swenshuai.xi 
857*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI(u32RB), 0);
858*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
859*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB), 0);
860*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
861*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS3, 0);
862*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
863*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_RPTR_HI_BS4, 0);
864*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
865*53ee8cc1Swenshuai.xi 
866*53ee8cc1Swenshuai.xi 
867*53ee8cc1Swenshuai.xi 
868*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_RPTR_HI_BS5, 0);
869*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
870*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_RPTR_HI_BS6, 0);
871*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
872*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(EVD_REG_NAL_RPTR_HI_BS3, 0);
873*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
874*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(EVD_REG_NAL_RPTR_HI_BS4, 0);
875*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
876*53ee8cc1Swenshuai.xi 
877*53ee8cc1Swenshuai.xi }
878*53ee8cc1Swenshuai.xi 
_HVD_EX_SetBBUWriteptr(MS_U32 u32Id,MS_U16 u16BBUNewWptr)879*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBBUWriteptr(MS_U32 u32Id, MS_U16 u16BBUNewWptr)
880*53ee8cc1Swenshuai.xi {
881*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
882*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
883*53ee8cc1Swenshuai.xi #endif
884*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
885*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
886*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
887*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
888*53ee8cc1Swenshuai.xi 
889*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
890*53ee8cc1Swenshuai.xi     if (HAL_HVD_EX_CheckMVCID(u32Id))
891*53ee8cc1Swenshuai.xi     {
892*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
893*53ee8cc1Swenshuai.xi     }
894*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
895*53ee8cc1Swenshuai.xi 
896*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))        // VP8
897*53ee8cc1Swenshuai.xi     {
898*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS3, u16BBUNewWptr);
899*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS4, u16BBUNewWptr);
900*53ee8cc1Swenshuai.xi     }
901*53ee8cc1Swenshuai.xi     else
902*53ee8cc1Swenshuai.xi     {
903*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(_HVD_EX_Get_REG_NAL_WPTR_HI(u32Id), u16BBUNewWptr);
904*53ee8cc1Swenshuai.xi         //if(pCtrl->InitParams.bColocateBBUMode)
905*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
906*53ee8cc1Swenshuai.xi             pShm->u32ColocateBBUWritePtr = u16BBUNewWptr;
907*53ee8cc1Swenshuai.xi 
908*53ee8cc1Swenshuai.xi     }
909*53ee8cc1Swenshuai.xi 
910*53ee8cc1Swenshuai.xi 
911*53ee8cc1Swenshuai.xi 
912*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
913*53ee8cc1Swenshuai.xi 
914*53ee8cc1Swenshuai.xi     if(isEVD)
915*53ee8cc1Swenshuai.xi     {
916*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("isEVD:%d, Task0=%d, Task1=%d, Task2=%d, Task3=%d\n",
917*53ee8cc1Swenshuai.xi            isEVD, _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB)), _HVD_Read2Byte(EVD_REG_NAL_WPTR_HI_BS3), _HVD_Read2Byte(EVD_REG_NAL_WPTR_HI_BS4));
918*53ee8cc1Swenshuai.xi     }
919*53ee8cc1Swenshuai.xi     else
920*53ee8cc1Swenshuai.xi     {
921*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("isEVD:%d, Task0=%d, Task1=%d, Task2=%d, Task3=%d\n",
922*53ee8cc1Swenshuai.xi             isEVD, _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS2(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS5), _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS6));
923*53ee8cc1Swenshuai.xi     }
924*53ee8cc1Swenshuai.xi 
925*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
926*53ee8cc1Swenshuai.xi }
927*53ee8cc1Swenshuai.xi 
_HVD_EX_MBoxSend(MS_U32 u32Id,MS_U8 u8MBox,MS_U32 u32Msg)928*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxSend(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 u32Msg)
929*53ee8cc1Swenshuai.xi {
930*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
931*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
932*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
933*53ee8cc1Swenshuai.xi 
934*53ee8cc1Swenshuai.xi     switch (u8MBox)
935*53ee8cc1Swenshuai.xi     {
936*53ee8cc1Swenshuai.xi         case E_HVD_HI_0:
937*53ee8cc1Swenshuai.xi         {
938*53ee8cc1Swenshuai.xi             _HVD_Write4Byte(HVD_REG_HI_MBOX0_L(u32RB), u32Msg);
939*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_HI_MBOX_SET(u32RB), HVD_REG_HI_MBOX0_SET, HVD_REG_HI_MBOX0_SET);
940*53ee8cc1Swenshuai.xi             break;
941*53ee8cc1Swenshuai.xi         }
942*53ee8cc1Swenshuai.xi         case E_HVD_HI_1:
943*53ee8cc1Swenshuai.xi         {
944*53ee8cc1Swenshuai.xi             _HVD_Write4Byte(HVD_REG_HI_MBOX1_L(u32RB), u32Msg);
945*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_HI_MBOX_SET(u32RB), HVD_REG_HI_MBOX1_SET, HVD_REG_HI_MBOX1_SET);
946*53ee8cc1Swenshuai.xi             break;
947*53ee8cc1Swenshuai.xi         }
948*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_0:
949*53ee8cc1Swenshuai.xi         {
950*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxSend(VPU_HI_MBOX0, u32Msg);
951*53ee8cc1Swenshuai.xi             break;
952*53ee8cc1Swenshuai.xi         }
953*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_1:
954*53ee8cc1Swenshuai.xi         {
955*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxSend(VPU_HI_MBOX1, u32Msg);
956*53ee8cc1Swenshuai.xi             break;
957*53ee8cc1Swenshuai.xi         }
958*53ee8cc1Swenshuai.xi         default:
959*53ee8cc1Swenshuai.xi         {
960*53ee8cc1Swenshuai.xi             bResult = FALSE;
961*53ee8cc1Swenshuai.xi             break;
962*53ee8cc1Swenshuai.xi         }
963*53ee8cc1Swenshuai.xi     }
964*53ee8cc1Swenshuai.xi 
965*53ee8cc1Swenshuai.xi     return bResult;
966*53ee8cc1Swenshuai.xi }
967*53ee8cc1Swenshuai.xi 
_HVD_EX_MBoxReady(MS_U32 u32Id,MS_U8 u8MBox)968*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxReady(MS_U32 u32Id, MS_U8 u8MBox)
969*53ee8cc1Swenshuai.xi {
970*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
971*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
972*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
973*53ee8cc1Swenshuai.xi 
974*53ee8cc1Swenshuai.xi     switch (u8MBox)
975*53ee8cc1Swenshuai.xi     {
976*53ee8cc1Swenshuai.xi         case E_HVD_HI_0:
977*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_HI_MBOX_RDY(u32RB), HVD_REG_HI_MBOX0_RDY) ? FALSE : TRUE;
978*53ee8cc1Swenshuai.xi             break;
979*53ee8cc1Swenshuai.xi         case E_HVD_HI_1:
980*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_HI_MBOX_RDY(u32RB), HVD_REG_HI_MBOX1_RDY) ? FALSE : TRUE;
981*53ee8cc1Swenshuai.xi             break;
982*53ee8cc1Swenshuai.xi         case E_HVD_RISC_0:
983*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_RISC_MBOX_RDY(u32RB), HVD_REG_RISC_MBOX0_RDY) ? TRUE : FALSE;
984*53ee8cc1Swenshuai.xi             break;
985*53ee8cc1Swenshuai.xi         case E_HVD_RISC_1:
986*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_RISC_MBOX_RDY(u32RB), HVD_REG_RISC_MBOX1_RDY) ? TRUE : FALSE;
987*53ee8cc1Swenshuai.xi             break;
988*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_0:
989*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_HI_MBOX0);
990*53ee8cc1Swenshuai.xi             break;
991*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_1:
992*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_HI_MBOX1);
993*53ee8cc1Swenshuai.xi             break;
994*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_0:
995*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX0);
996*53ee8cc1Swenshuai.xi             break;
997*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_1:
998*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX1);
999*53ee8cc1Swenshuai.xi             break;
1000*53ee8cc1Swenshuai.xi         default:
1001*53ee8cc1Swenshuai.xi             break;
1002*53ee8cc1Swenshuai.xi     }
1003*53ee8cc1Swenshuai.xi 
1004*53ee8cc1Swenshuai.xi     return bResult;
1005*53ee8cc1Swenshuai.xi }
1006*53ee8cc1Swenshuai.xi 
_HVD_EX_MBoxRead(MS_U32 u32Id,MS_U8 u8MBox,MS_U32 * u32Msg)1007*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxRead(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 *u32Msg)
1008*53ee8cc1Swenshuai.xi {
1009*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
1010*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1011*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1012*53ee8cc1Swenshuai.xi 
1013*53ee8cc1Swenshuai.xi     switch (u8MBox)
1014*53ee8cc1Swenshuai.xi     {
1015*53ee8cc1Swenshuai.xi         case E_HVD_HI_0:
1016*53ee8cc1Swenshuai.xi         {
1017*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_HI_MBOX0_L(u32RB));
1018*53ee8cc1Swenshuai.xi             break;
1019*53ee8cc1Swenshuai.xi         }
1020*53ee8cc1Swenshuai.xi         case E_HVD_HI_1:
1021*53ee8cc1Swenshuai.xi         {
1022*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_HI_MBOX1_L(u32RB));
1023*53ee8cc1Swenshuai.xi             break;
1024*53ee8cc1Swenshuai.xi         }
1025*53ee8cc1Swenshuai.xi         case E_HVD_RISC_0:
1026*53ee8cc1Swenshuai.xi         {
1027*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_RISC_MBOX0_L(u32RB));
1028*53ee8cc1Swenshuai.xi             break;
1029*53ee8cc1Swenshuai.xi         }
1030*53ee8cc1Swenshuai.xi         case E_HVD_RISC_1:
1031*53ee8cc1Swenshuai.xi         {
1032*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_RISC_MBOX1_L(u32RB));
1033*53ee8cc1Swenshuai.xi             break;
1034*53ee8cc1Swenshuai.xi         }
1035*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_0:
1036*53ee8cc1Swenshuai.xi         {
1037*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX0, u32Msg);
1038*53ee8cc1Swenshuai.xi             break;
1039*53ee8cc1Swenshuai.xi         }
1040*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_1:
1041*53ee8cc1Swenshuai.xi         {
1042*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX1, u32Msg);
1043*53ee8cc1Swenshuai.xi             break;
1044*53ee8cc1Swenshuai.xi         }
1045*53ee8cc1Swenshuai.xi         default:
1046*53ee8cc1Swenshuai.xi         {
1047*53ee8cc1Swenshuai.xi             bResult = FALSE;
1048*53ee8cc1Swenshuai.xi             break;
1049*53ee8cc1Swenshuai.xi         }
1050*53ee8cc1Swenshuai.xi     }
1051*53ee8cc1Swenshuai.xi 
1052*53ee8cc1Swenshuai.xi     return bResult;
1053*53ee8cc1Swenshuai.xi }
1054*53ee8cc1Swenshuai.xi 
1055*53ee8cc1Swenshuai.xi #if 0
1056*53ee8cc1Swenshuai.xi static void _HVD_EX_MBoxClear(MS_U8 u8MBox)
1057*53ee8cc1Swenshuai.xi {
1058*53ee8cc1Swenshuai.xi     switch (u8MBox)
1059*53ee8cc1Swenshuai.xi     {
1060*53ee8cc1Swenshuai.xi         case E_HVD_RISC_0:
1061*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR, HVD_REG_RISC_MBOX0_CLR, HVD_REG_RISC_MBOX0_CLR);
1062*53ee8cc1Swenshuai.xi             break;
1063*53ee8cc1Swenshuai.xi         case E_HVD_RISC_1:
1064*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR, HVD_REG_RISC_MBOX1_CLR, HVD_REG_RISC_MBOX1_CLR);
1065*53ee8cc1Swenshuai.xi             break;
1066*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_0:
1067*53ee8cc1Swenshuai.xi             HAL_VPU_EX_MBoxClear(VPU_RISC_MBOX0);
1068*53ee8cc1Swenshuai.xi             break;
1069*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_1:
1070*53ee8cc1Swenshuai.xi             HAL_VPU_EX_MBoxClear(VPU_RISC_MBOX1);
1071*53ee8cc1Swenshuai.xi             break;
1072*53ee8cc1Swenshuai.xi         default:
1073*53ee8cc1Swenshuai.xi             break;
1074*53ee8cc1Swenshuai.xi     }
1075*53ee8cc1Swenshuai.xi }
1076*53ee8cc1Swenshuai.xi #endif
1077*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPC(void)1078*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPC(void)
1079*53ee8cc1Swenshuai.xi {
1080*53ee8cc1Swenshuai.xi     MS_U32 u32PC = 0;
1081*53ee8cc1Swenshuai.xi     u32PC = HAL_VPU_EX_GetProgCnt();
1082*53ee8cc1Swenshuai.xi //    HVD_MSG_DBG("<gdbg>pc0 =0x%lx\n",u32PC);
1083*53ee8cc1Swenshuai.xi     return u32PC;
1084*53ee8cc1Swenshuai.xi }
1085*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_REG_ES_RPTR_L(MS_U32 u32Id)1086*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_REG_ES_RPTR_L(MS_U32 u32Id)
1087*53ee8cc1Swenshuai.xi {
1088*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
1089*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1090*53ee8cc1Swenshuai.xi #endif
1091*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1092*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1093*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1094*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1095*53ee8cc1Swenshuai.xi 
1096*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1097*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1098*53ee8cc1Swenshuai.xi         {
1099*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1100*53ee8cc1Swenshuai.xi         }
1101*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1102*53ee8cc1Swenshuai.xi 
1103*53ee8cc1Swenshuai.xi 
1104*53ee8cc1Swenshuai.xi     MS_U32 u32RegESRptrLow = HVD_REG_ESB_RPTR(u32RB);
1105*53ee8cc1Swenshuai.xi 
1106*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
1107*53ee8cc1Swenshuai.xi 
1108*53ee8cc1Swenshuai.xi 
1109*53ee8cc1Swenshuai.xi 
1110*53ee8cc1Swenshuai.xi #ifdef VDEC3
1111*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
1112*53ee8cc1Swenshuai.xi #else
1113*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
1114*53ee8cc1Swenshuai.xi #endif
1115*53ee8cc1Swenshuai.xi     {
1116*53ee8cc1Swenshuai.xi         u32RegESRptrLow = HVD_REG_ESB_RPTR(u32RB);
1117*53ee8cc1Swenshuai.xi 
1118*53ee8cc1Swenshuai.xi     }
1119*53ee8cc1Swenshuai.xi #ifdef VDEC3
1120*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
1121*53ee8cc1Swenshuai.xi #else
1122*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
1123*53ee8cc1Swenshuai.xi #endif
1124*53ee8cc1Swenshuai.xi     {
1125*53ee8cc1Swenshuai.xi         u32RegESRptrLow = HVD_REG_ESB_RPTR_L_BS2(u32RB);
1126*53ee8cc1Swenshuai.xi     }
1127*53ee8cc1Swenshuai.xi #ifdef VDEC3
1128*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
1129*53ee8cc1Swenshuai.xi #else
1130*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
1131*53ee8cc1Swenshuai.xi #endif
1132*53ee8cc1Swenshuai.xi     {
1133*53ee8cc1Swenshuai.xi         if(isEVD)
1134*53ee8cc1Swenshuai.xi             u32RegESRptrLow = EVD_REG_ESB_RPTR_L_BS3;
1135*53ee8cc1Swenshuai.xi         else
1136*53ee8cc1Swenshuai.xi             u32RegESRptrLow = HVD_REG_ESB_RPTR_L_BS5;
1137*53ee8cc1Swenshuai.xi     }
1138*53ee8cc1Swenshuai.xi #ifdef VDEC3
1139*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
1140*53ee8cc1Swenshuai.xi #else
1141*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
1142*53ee8cc1Swenshuai.xi #endif
1143*53ee8cc1Swenshuai.xi     {
1144*53ee8cc1Swenshuai.xi         if(isEVD)
1145*53ee8cc1Swenshuai.xi             u32RegESRptrLow = EVD_REG_ESB_RPTR_L_BS4;
1146*53ee8cc1Swenshuai.xi         else
1147*53ee8cc1Swenshuai.xi             u32RegESRptrLow = HVD_REG_ESB_RPTR_L_BS6;
1148*53ee8cc1Swenshuai.xi     }
1149*53ee8cc1Swenshuai.xi     else
1150*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
1151*53ee8cc1Swenshuai.xi 
1152*53ee8cc1Swenshuai.xi 
1153*53ee8cc1Swenshuai.xi     return u32RegESRptrLow;
1154*53ee8cc1Swenshuai.xi 
1155*53ee8cc1Swenshuai.xi }
1156*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_REG_ES_RPTR_H(MS_U32 u32Id)1157*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_REG_ES_RPTR_H(MS_U32 u32Id)
1158*53ee8cc1Swenshuai.xi {
1159*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
1160*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1161*53ee8cc1Swenshuai.xi #endif
1162*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1163*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1164*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1165*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1166*53ee8cc1Swenshuai.xi 
1167*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1168*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1169*53ee8cc1Swenshuai.xi         {
1170*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1171*53ee8cc1Swenshuai.xi         }
1172*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1173*53ee8cc1Swenshuai.xi 
1174*53ee8cc1Swenshuai.xi 
1175*53ee8cc1Swenshuai.xi     MS_U32 u32RegESRptrHi = HVD_REG_ESB_RPTR_H(u32RB);
1176*53ee8cc1Swenshuai.xi 
1177*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
1178*53ee8cc1Swenshuai.xi 
1179*53ee8cc1Swenshuai.xi 
1180*53ee8cc1Swenshuai.xi 
1181*53ee8cc1Swenshuai.xi #ifdef VDEC3
1182*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
1183*53ee8cc1Swenshuai.xi #else
1184*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
1185*53ee8cc1Swenshuai.xi #endif
1186*53ee8cc1Swenshuai.xi     {
1187*53ee8cc1Swenshuai.xi         u32RegESRptrHi = HVD_REG_ESB_RPTR_H(u32RB);
1188*53ee8cc1Swenshuai.xi 
1189*53ee8cc1Swenshuai.xi     }
1190*53ee8cc1Swenshuai.xi #ifdef VDEC3
1191*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
1192*53ee8cc1Swenshuai.xi #else
1193*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
1194*53ee8cc1Swenshuai.xi #endif
1195*53ee8cc1Swenshuai.xi     {
1196*53ee8cc1Swenshuai.xi         u32RegESRptrHi = HVD_REG_ESB_RPTR_H_BS2(u32RB);
1197*53ee8cc1Swenshuai.xi     }
1198*53ee8cc1Swenshuai.xi #ifdef VDEC3
1199*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
1200*53ee8cc1Swenshuai.xi #else
1201*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
1202*53ee8cc1Swenshuai.xi #endif
1203*53ee8cc1Swenshuai.xi     {
1204*53ee8cc1Swenshuai.xi         if(isEVD)
1205*53ee8cc1Swenshuai.xi             u32RegESRptrHi = EVD_REG_ESB_RPTR_H_BS3;
1206*53ee8cc1Swenshuai.xi         else
1207*53ee8cc1Swenshuai.xi             u32RegESRptrHi = HVD_REG_ESB_RPTR_H_BS5;
1208*53ee8cc1Swenshuai.xi     }
1209*53ee8cc1Swenshuai.xi #ifdef VDEC3
1210*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
1211*53ee8cc1Swenshuai.xi #else
1212*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
1213*53ee8cc1Swenshuai.xi #endif
1214*53ee8cc1Swenshuai.xi     {
1215*53ee8cc1Swenshuai.xi         if(isEVD)
1216*53ee8cc1Swenshuai.xi             u32RegESRptrHi = EVD_REG_ESB_RPTR_H_BS4;
1217*53ee8cc1Swenshuai.xi         else
1218*53ee8cc1Swenshuai.xi             u32RegESRptrHi = HVD_REG_ESB_RPTR_H_BS6;
1219*53ee8cc1Swenshuai.xi     }
1220*53ee8cc1Swenshuai.xi     else
1221*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
1222*53ee8cc1Swenshuai.xi 
1223*53ee8cc1Swenshuai.xi 
1224*53ee8cc1Swenshuai.xi     return u32RegESRptrHi;
1225*53ee8cc1Swenshuai.xi 
1226*53ee8cc1Swenshuai.xi }
1227*53ee8cc1Swenshuai.xi 
1228*53ee8cc1Swenshuai.xi 
1229*53ee8cc1Swenshuai.xi 
1230*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_NAL_TBL_ST_ADDR_L(MS_U32 u32Id)1231*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_NAL_TBL_ST_ADDR_L(MS_U32 u32Id)
1232*53ee8cc1Swenshuai.xi {
1233*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
1234*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1235*53ee8cc1Swenshuai.xi #endif
1236*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1237*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1238*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1239*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1240*53ee8cc1Swenshuai.xi 
1241*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1242*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1243*53ee8cc1Swenshuai.xi         {
1244*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1245*53ee8cc1Swenshuai.xi         }
1246*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1247*53ee8cc1Swenshuai.xi 
1248*53ee8cc1Swenshuai.xi 
1249*53ee8cc1Swenshuai.xi     MS_U32 u32RegNalTblAddrLo = HVD_REG_NAL_TBL_ST_ADDR_L(u32RB);
1250*53ee8cc1Swenshuai.xi 
1251*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
1252*53ee8cc1Swenshuai.xi 
1253*53ee8cc1Swenshuai.xi 
1254*53ee8cc1Swenshuai.xi 
1255*53ee8cc1Swenshuai.xi #ifdef VDEC3
1256*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
1257*53ee8cc1Swenshuai.xi #else
1258*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
1259*53ee8cc1Swenshuai.xi #endif
1260*53ee8cc1Swenshuai.xi     {
1261*53ee8cc1Swenshuai.xi         u32RegNalTblAddrLo = HVD_REG_NAL_TBL_ST_ADDR_L(u32RB);
1262*53ee8cc1Swenshuai.xi 
1263*53ee8cc1Swenshuai.xi     }
1264*53ee8cc1Swenshuai.xi #ifdef VDEC3
1265*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
1266*53ee8cc1Swenshuai.xi #else
1267*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
1268*53ee8cc1Swenshuai.xi #endif
1269*53ee8cc1Swenshuai.xi     {
1270*53ee8cc1Swenshuai.xi         u32RegNalTblAddrLo = HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB);
1271*53ee8cc1Swenshuai.xi     }
1272*53ee8cc1Swenshuai.xi #ifdef VDEC3
1273*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
1274*53ee8cc1Swenshuai.xi #else
1275*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
1276*53ee8cc1Swenshuai.xi #endif
1277*53ee8cc1Swenshuai.xi     {
1278*53ee8cc1Swenshuai.xi         if(isEVD)
1279*53ee8cc1Swenshuai.xi             u32RegNalTblAddrLo = EVD_REG_NAL_TBL_ST_ADDR_L_BS3;
1280*53ee8cc1Swenshuai.xi         else
1281*53ee8cc1Swenshuai.xi             u32RegNalTblAddrLo = HVD_REG_NAL_TBL_ST_ADDR_L_BS5;
1282*53ee8cc1Swenshuai.xi     }
1283*53ee8cc1Swenshuai.xi #ifdef VDEC3
1284*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
1285*53ee8cc1Swenshuai.xi #else
1286*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
1287*53ee8cc1Swenshuai.xi #endif
1288*53ee8cc1Swenshuai.xi     {
1289*53ee8cc1Swenshuai.xi         if(isEVD)
1290*53ee8cc1Swenshuai.xi             u32RegNalTblAddrLo = EVD_REG_NAL_TBL_ST_ADDR_L_BS4;
1291*53ee8cc1Swenshuai.xi         else
1292*53ee8cc1Swenshuai.xi             u32RegNalTblAddrLo = HVD_REG_NAL_TBL_ST_ADDR_L_BS6;
1293*53ee8cc1Swenshuai.xi     }
1294*53ee8cc1Swenshuai.xi     else
1295*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
1296*53ee8cc1Swenshuai.xi 
1297*53ee8cc1Swenshuai.xi 
1298*53ee8cc1Swenshuai.xi     return u32RegNalTblAddrLo;
1299*53ee8cc1Swenshuai.xi 
1300*53ee8cc1Swenshuai.xi }
1301*53ee8cc1Swenshuai.xi 
1302*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_NAL_TBL_ST_ADDR_H(MS_U32 u32Id)1303*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_NAL_TBL_ST_ADDR_H(MS_U32 u32Id)
1304*53ee8cc1Swenshuai.xi {
1305*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
1306*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1307*53ee8cc1Swenshuai.xi #endif
1308*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1309*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1310*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1311*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1312*53ee8cc1Swenshuai.xi 
1313*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1314*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1315*53ee8cc1Swenshuai.xi         {
1316*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1317*53ee8cc1Swenshuai.xi         }
1318*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1319*53ee8cc1Swenshuai.xi 
1320*53ee8cc1Swenshuai.xi 
1321*53ee8cc1Swenshuai.xi     MS_U32 u32RegNalTblAddrHi = HVD_REG_NAL_TBL_ST_ADDR_H(u32RB);
1322*53ee8cc1Swenshuai.xi 
1323*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
1324*53ee8cc1Swenshuai.xi 
1325*53ee8cc1Swenshuai.xi 
1326*53ee8cc1Swenshuai.xi 
1327*53ee8cc1Swenshuai.xi #ifdef VDEC3
1328*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
1329*53ee8cc1Swenshuai.xi #else
1330*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
1331*53ee8cc1Swenshuai.xi #endif
1332*53ee8cc1Swenshuai.xi     {
1333*53ee8cc1Swenshuai.xi         u32RegNalTblAddrHi = HVD_REG_NAL_TBL_ST_ADDR_H(u32RB);
1334*53ee8cc1Swenshuai.xi 
1335*53ee8cc1Swenshuai.xi     }
1336*53ee8cc1Swenshuai.xi #ifdef VDEC3
1337*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
1338*53ee8cc1Swenshuai.xi #else
1339*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
1340*53ee8cc1Swenshuai.xi #endif
1341*53ee8cc1Swenshuai.xi     {
1342*53ee8cc1Swenshuai.xi         u32RegNalTblAddrHi = HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB);
1343*53ee8cc1Swenshuai.xi     }
1344*53ee8cc1Swenshuai.xi #ifdef VDEC3
1345*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
1346*53ee8cc1Swenshuai.xi #else
1347*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
1348*53ee8cc1Swenshuai.xi #endif
1349*53ee8cc1Swenshuai.xi     {
1350*53ee8cc1Swenshuai.xi         if(isEVD)
1351*53ee8cc1Swenshuai.xi             u32RegNalTblAddrHi = EVD_REG_NAL_TBL_ST_ADDR_H_BS3;
1352*53ee8cc1Swenshuai.xi         else
1353*53ee8cc1Swenshuai.xi             u32RegNalTblAddrHi = HVD_REG_NAL_TBL_ST_ADDR_H_BS5;
1354*53ee8cc1Swenshuai.xi     }
1355*53ee8cc1Swenshuai.xi #ifdef VDEC3
1356*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
1357*53ee8cc1Swenshuai.xi #else
1358*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
1359*53ee8cc1Swenshuai.xi #endif
1360*53ee8cc1Swenshuai.xi     {
1361*53ee8cc1Swenshuai.xi         if(isEVD)
1362*53ee8cc1Swenshuai.xi             u32RegNalTblAddrHi = EVD_REG_NAL_TBL_ST_ADDR_H_BS4;
1363*53ee8cc1Swenshuai.xi         else
1364*53ee8cc1Swenshuai.xi             u32RegNalTblAddrHi = HVD_REG_NAL_TBL_ST_ADDR_H_BS6;
1365*53ee8cc1Swenshuai.xi     }
1366*53ee8cc1Swenshuai.xi     else
1367*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
1368*53ee8cc1Swenshuai.xi 
1369*53ee8cc1Swenshuai.xi 
1370*53ee8cc1Swenshuai.xi     return u32RegNalTblAddrHi;
1371*53ee8cc1Swenshuai.xi 
1372*53ee8cc1Swenshuai.xi }
1373*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_NAL_TAB_LEN(MS_U32 u32Id)1374*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_NAL_TAB_LEN(MS_U32 u32Id)
1375*53ee8cc1Swenshuai.xi {
1376*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
1377*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1378*53ee8cc1Swenshuai.xi #endif
1379*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1380*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1381*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1382*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1383*53ee8cc1Swenshuai.xi 
1384*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1385*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1386*53ee8cc1Swenshuai.xi         {
1387*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1388*53ee8cc1Swenshuai.xi         }
1389*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1390*53ee8cc1Swenshuai.xi 
1391*53ee8cc1Swenshuai.xi 
1392*53ee8cc1Swenshuai.xi     MS_U32 u32RegNalTblLen = HVD_REG_NAL_TAB_LEN(u32RB);
1393*53ee8cc1Swenshuai.xi 
1394*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
1395*53ee8cc1Swenshuai.xi 
1396*53ee8cc1Swenshuai.xi 
1397*53ee8cc1Swenshuai.xi 
1398*53ee8cc1Swenshuai.xi #ifdef VDEC3
1399*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
1400*53ee8cc1Swenshuai.xi #else
1401*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
1402*53ee8cc1Swenshuai.xi #endif
1403*53ee8cc1Swenshuai.xi     {
1404*53ee8cc1Swenshuai.xi         u32RegNalTblLen = HVD_REG_NAL_TAB_LEN(u32RB);
1405*53ee8cc1Swenshuai.xi 
1406*53ee8cc1Swenshuai.xi     }
1407*53ee8cc1Swenshuai.xi #ifdef VDEC3
1408*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
1409*53ee8cc1Swenshuai.xi #else
1410*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
1411*53ee8cc1Swenshuai.xi #endif
1412*53ee8cc1Swenshuai.xi     {
1413*53ee8cc1Swenshuai.xi         u32RegNalTblLen = HVD_REG_NAL_TAB_LEN_BS2(u32RB);
1414*53ee8cc1Swenshuai.xi     }
1415*53ee8cc1Swenshuai.xi #ifdef VDEC3
1416*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
1417*53ee8cc1Swenshuai.xi #else
1418*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
1419*53ee8cc1Swenshuai.xi #endif
1420*53ee8cc1Swenshuai.xi     {
1421*53ee8cc1Swenshuai.xi         if(isEVD)
1422*53ee8cc1Swenshuai.xi             u32RegNalTblLen = EVD_REG_NAL_TAB_LEN_BS3;
1423*53ee8cc1Swenshuai.xi         else
1424*53ee8cc1Swenshuai.xi             u32RegNalTblLen = HVD_REG_NAL_TAB_LEN_BS5;
1425*53ee8cc1Swenshuai.xi     }
1426*53ee8cc1Swenshuai.xi #ifdef VDEC3
1427*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
1428*53ee8cc1Swenshuai.xi #else
1429*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
1430*53ee8cc1Swenshuai.xi #endif
1431*53ee8cc1Swenshuai.xi     {
1432*53ee8cc1Swenshuai.xi         if(isEVD)
1433*53ee8cc1Swenshuai.xi             u32RegNalTblLen = EVD_REG_NAL_TAB_LEN_BS4;
1434*53ee8cc1Swenshuai.xi         else
1435*53ee8cc1Swenshuai.xi             u32RegNalTblLen = HVD_REG_NAL_TAB_LEN_BS6;
1436*53ee8cc1Swenshuai.xi     }
1437*53ee8cc1Swenshuai.xi     else
1438*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
1439*53ee8cc1Swenshuai.xi 
1440*53ee8cc1Swenshuai.xi 
1441*53ee8cc1Swenshuai.xi     return u32RegNalTblLen;
1442*53ee8cc1Swenshuai.xi 
1443*53ee8cc1Swenshuai.xi }
1444*53ee8cc1Swenshuai.xi 
1445*53ee8cc1Swenshuai.xi 
1446*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_ESB_ST_ADDR_L(MS_U32 u32Id)1447*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_ESB_ST_ADDR_L(MS_U32 u32Id)
1448*53ee8cc1Swenshuai.xi {
1449*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
1450*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1451*53ee8cc1Swenshuai.xi #endif
1452*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1453*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1454*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1455*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1456*53ee8cc1Swenshuai.xi 
1457*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1458*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1459*53ee8cc1Swenshuai.xi         {
1460*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1461*53ee8cc1Swenshuai.xi         }
1462*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1463*53ee8cc1Swenshuai.xi 
1464*53ee8cc1Swenshuai.xi 
1465*53ee8cc1Swenshuai.xi     MS_U32 u32RegEsbAddrLo = HVD_REG_ESB_ST_ADDR_L(u32RB);
1466*53ee8cc1Swenshuai.xi 
1467*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
1468*53ee8cc1Swenshuai.xi 
1469*53ee8cc1Swenshuai.xi 
1470*53ee8cc1Swenshuai.xi 
1471*53ee8cc1Swenshuai.xi #ifdef VDEC3
1472*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
1473*53ee8cc1Swenshuai.xi #else
1474*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
1475*53ee8cc1Swenshuai.xi #endif
1476*53ee8cc1Swenshuai.xi     {
1477*53ee8cc1Swenshuai.xi         u32RegEsbAddrLo = HVD_REG_ESB_ST_ADDR_L(u32RB);
1478*53ee8cc1Swenshuai.xi 
1479*53ee8cc1Swenshuai.xi     }
1480*53ee8cc1Swenshuai.xi #ifdef VDEC3
1481*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
1482*53ee8cc1Swenshuai.xi #else
1483*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
1484*53ee8cc1Swenshuai.xi #endif
1485*53ee8cc1Swenshuai.xi     {
1486*53ee8cc1Swenshuai.xi         u32RegEsbAddrLo =  HVD_REG_ESB_ST_ADDR_L_BS2(u32RB);
1487*53ee8cc1Swenshuai.xi     }
1488*53ee8cc1Swenshuai.xi #ifdef VDEC3
1489*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
1490*53ee8cc1Swenshuai.xi #else
1491*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
1492*53ee8cc1Swenshuai.xi #endif
1493*53ee8cc1Swenshuai.xi     {
1494*53ee8cc1Swenshuai.xi         if(isEVD)
1495*53ee8cc1Swenshuai.xi             u32RegEsbAddrLo = EVD_REG_ESB_ST_ADDR_L_BS3;
1496*53ee8cc1Swenshuai.xi         else
1497*53ee8cc1Swenshuai.xi             u32RegEsbAddrLo = HVD_REG_ESB_ST_ADDR_L_BS5;
1498*53ee8cc1Swenshuai.xi     }
1499*53ee8cc1Swenshuai.xi #ifdef VDEC3
1500*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
1501*53ee8cc1Swenshuai.xi #else
1502*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
1503*53ee8cc1Swenshuai.xi #endif
1504*53ee8cc1Swenshuai.xi     {
1505*53ee8cc1Swenshuai.xi         if(isEVD)
1506*53ee8cc1Swenshuai.xi             u32RegEsbAddrLo = EVD_REG_ESB_ST_ADDR_L_BS4;
1507*53ee8cc1Swenshuai.xi         else
1508*53ee8cc1Swenshuai.xi             u32RegEsbAddrLo = HVD_REG_ESB_ST_ADDR_L_BS6;
1509*53ee8cc1Swenshuai.xi     }
1510*53ee8cc1Swenshuai.xi     else
1511*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
1512*53ee8cc1Swenshuai.xi 
1513*53ee8cc1Swenshuai.xi 
1514*53ee8cc1Swenshuai.xi     return u32RegEsbAddrLo;
1515*53ee8cc1Swenshuai.xi 
1516*53ee8cc1Swenshuai.xi }
1517*53ee8cc1Swenshuai.xi 
1518*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_ESB_ST_ADDR_H(MS_U32 u32Id)1519*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_ESB_ST_ADDR_H(MS_U32 u32Id)
1520*53ee8cc1Swenshuai.xi {
1521*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
1522*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1523*53ee8cc1Swenshuai.xi #endif
1524*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1525*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1526*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1527*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1528*53ee8cc1Swenshuai.xi 
1529*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1530*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1531*53ee8cc1Swenshuai.xi         {
1532*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1533*53ee8cc1Swenshuai.xi         }
1534*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1535*53ee8cc1Swenshuai.xi 
1536*53ee8cc1Swenshuai.xi 
1537*53ee8cc1Swenshuai.xi     MS_U32 u32RegEsbAddrHi = HVD_REG_ESB_ST_ADDR_H(u32RB);
1538*53ee8cc1Swenshuai.xi 
1539*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
1540*53ee8cc1Swenshuai.xi 
1541*53ee8cc1Swenshuai.xi 
1542*53ee8cc1Swenshuai.xi 
1543*53ee8cc1Swenshuai.xi #ifdef VDEC3
1544*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
1545*53ee8cc1Swenshuai.xi #else
1546*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
1547*53ee8cc1Swenshuai.xi #endif
1548*53ee8cc1Swenshuai.xi     {
1549*53ee8cc1Swenshuai.xi         u32RegEsbAddrHi = HVD_REG_ESB_ST_ADDR_H(u32RB);
1550*53ee8cc1Swenshuai.xi 
1551*53ee8cc1Swenshuai.xi     }
1552*53ee8cc1Swenshuai.xi #ifdef VDEC3
1553*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
1554*53ee8cc1Swenshuai.xi #else
1555*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
1556*53ee8cc1Swenshuai.xi #endif
1557*53ee8cc1Swenshuai.xi     {
1558*53ee8cc1Swenshuai.xi         u32RegEsbAddrHi =  HVD_REG_ESB_ST_ADDR_H_BS2(u32RB);
1559*53ee8cc1Swenshuai.xi     }
1560*53ee8cc1Swenshuai.xi #ifdef VDEC3
1561*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
1562*53ee8cc1Swenshuai.xi #else
1563*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
1564*53ee8cc1Swenshuai.xi #endif
1565*53ee8cc1Swenshuai.xi     {
1566*53ee8cc1Swenshuai.xi         if(isEVD)
1567*53ee8cc1Swenshuai.xi             u32RegEsbAddrHi = EVD_REG_ESB_ST_ADDR_H_BS3;
1568*53ee8cc1Swenshuai.xi         else
1569*53ee8cc1Swenshuai.xi             u32RegEsbAddrHi = HVD_REG_ESB_ST_ADDR_H_BS5;
1570*53ee8cc1Swenshuai.xi     }
1571*53ee8cc1Swenshuai.xi #ifdef VDEC3
1572*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
1573*53ee8cc1Swenshuai.xi #else
1574*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
1575*53ee8cc1Swenshuai.xi #endif
1576*53ee8cc1Swenshuai.xi     {
1577*53ee8cc1Swenshuai.xi         if(isEVD)
1578*53ee8cc1Swenshuai.xi             u32RegEsbAddrHi = EVD_REG_ESB_ST_ADDR_H_BS4;
1579*53ee8cc1Swenshuai.xi         else
1580*53ee8cc1Swenshuai.xi             u32RegEsbAddrHi = HVD_REG_ESB_ST_ADDR_H_BS6;
1581*53ee8cc1Swenshuai.xi     }
1582*53ee8cc1Swenshuai.xi     else
1583*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
1584*53ee8cc1Swenshuai.xi 
1585*53ee8cc1Swenshuai.xi 
1586*53ee8cc1Swenshuai.xi     return u32RegEsbAddrHi;
1587*53ee8cc1Swenshuai.xi 
1588*53ee8cc1Swenshuai.xi }
1589*53ee8cc1Swenshuai.xi 
1590*53ee8cc1Swenshuai.xi 
1591*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_ESB_LENGTH_L(MS_U32 u32Id)1592*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_ESB_LENGTH_L(MS_U32 u32Id)
1593*53ee8cc1Swenshuai.xi {
1594*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
1595*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1596*53ee8cc1Swenshuai.xi #endif
1597*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1598*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1599*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1600*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1601*53ee8cc1Swenshuai.xi 
1602*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1603*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1604*53ee8cc1Swenshuai.xi         {
1605*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1606*53ee8cc1Swenshuai.xi         }
1607*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1608*53ee8cc1Swenshuai.xi 
1609*53ee8cc1Swenshuai.xi 
1610*53ee8cc1Swenshuai.xi     MS_U32 u32RegEsbLenLo = HVD_REG_ESB_LENGTH_L(u32RB);
1611*53ee8cc1Swenshuai.xi 
1612*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
1613*53ee8cc1Swenshuai.xi 
1614*53ee8cc1Swenshuai.xi 
1615*53ee8cc1Swenshuai.xi 
1616*53ee8cc1Swenshuai.xi #ifdef VDEC3
1617*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
1618*53ee8cc1Swenshuai.xi #else
1619*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
1620*53ee8cc1Swenshuai.xi #endif
1621*53ee8cc1Swenshuai.xi     {
1622*53ee8cc1Swenshuai.xi         u32RegEsbLenLo = HVD_REG_ESB_LENGTH_L(u32RB);
1623*53ee8cc1Swenshuai.xi 
1624*53ee8cc1Swenshuai.xi     }
1625*53ee8cc1Swenshuai.xi #ifdef VDEC3
1626*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
1627*53ee8cc1Swenshuai.xi #else
1628*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
1629*53ee8cc1Swenshuai.xi #endif
1630*53ee8cc1Swenshuai.xi     {
1631*53ee8cc1Swenshuai.xi         u32RegEsbLenLo =  HVD_REG_ESB_LENGTH_L_BS2(u32RB);
1632*53ee8cc1Swenshuai.xi     }
1633*53ee8cc1Swenshuai.xi #ifdef VDEC3
1634*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
1635*53ee8cc1Swenshuai.xi #else
1636*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
1637*53ee8cc1Swenshuai.xi #endif
1638*53ee8cc1Swenshuai.xi     {
1639*53ee8cc1Swenshuai.xi         if(isEVD)
1640*53ee8cc1Swenshuai.xi             u32RegEsbLenLo = EVD_REG_ESB_LENGTH_L_BS3;
1641*53ee8cc1Swenshuai.xi         else
1642*53ee8cc1Swenshuai.xi             u32RegEsbLenLo = HVD_REG_ESB_LENGTH_L_BS5;
1643*53ee8cc1Swenshuai.xi     }
1644*53ee8cc1Swenshuai.xi #ifdef VDEC3
1645*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
1646*53ee8cc1Swenshuai.xi #else
1647*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
1648*53ee8cc1Swenshuai.xi #endif
1649*53ee8cc1Swenshuai.xi     {
1650*53ee8cc1Swenshuai.xi         if(isEVD)
1651*53ee8cc1Swenshuai.xi             u32RegEsbLenLo = EVD_REG_ESB_LENGTH_L_BS4;
1652*53ee8cc1Swenshuai.xi         else
1653*53ee8cc1Swenshuai.xi             u32RegEsbLenLo = HVD_REG_ESB_LENGTH_L_BS6;
1654*53ee8cc1Swenshuai.xi     }
1655*53ee8cc1Swenshuai.xi     else
1656*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
1657*53ee8cc1Swenshuai.xi 
1658*53ee8cc1Swenshuai.xi 
1659*53ee8cc1Swenshuai.xi     return u32RegEsbLenLo;
1660*53ee8cc1Swenshuai.xi 
1661*53ee8cc1Swenshuai.xi }
1662*53ee8cc1Swenshuai.xi 
1663*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_ESB_LENGTH_H(MS_U32 u32Id)1664*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_ESB_LENGTH_H(MS_U32 u32Id)
1665*53ee8cc1Swenshuai.xi {
1666*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
1667*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1668*53ee8cc1Swenshuai.xi #endif
1669*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1670*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1671*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1672*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1673*53ee8cc1Swenshuai.xi 
1674*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1675*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1676*53ee8cc1Swenshuai.xi         {
1677*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1678*53ee8cc1Swenshuai.xi         }
1679*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1680*53ee8cc1Swenshuai.xi 
1681*53ee8cc1Swenshuai.xi 
1682*53ee8cc1Swenshuai.xi     MS_U32 u32RegEsbLenHi = HVD_REG_ESB_LENGTH_H(u32RB);
1683*53ee8cc1Swenshuai.xi 
1684*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
1685*53ee8cc1Swenshuai.xi 
1686*53ee8cc1Swenshuai.xi 
1687*53ee8cc1Swenshuai.xi 
1688*53ee8cc1Swenshuai.xi #ifdef VDEC3
1689*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
1690*53ee8cc1Swenshuai.xi #else
1691*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
1692*53ee8cc1Swenshuai.xi #endif
1693*53ee8cc1Swenshuai.xi     {
1694*53ee8cc1Swenshuai.xi         u32RegEsbLenHi = HVD_REG_ESB_LENGTH_H(u32RB);
1695*53ee8cc1Swenshuai.xi 
1696*53ee8cc1Swenshuai.xi     }
1697*53ee8cc1Swenshuai.xi #ifdef VDEC3
1698*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
1699*53ee8cc1Swenshuai.xi #else
1700*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
1701*53ee8cc1Swenshuai.xi #endif
1702*53ee8cc1Swenshuai.xi     {
1703*53ee8cc1Swenshuai.xi         u32RegEsbLenHi =  HVD_REG_ESB_LENGTH_H_BS2(u32RB);
1704*53ee8cc1Swenshuai.xi     }
1705*53ee8cc1Swenshuai.xi #ifdef VDEC3
1706*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
1707*53ee8cc1Swenshuai.xi #else
1708*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
1709*53ee8cc1Swenshuai.xi #endif
1710*53ee8cc1Swenshuai.xi     {
1711*53ee8cc1Swenshuai.xi         if(isEVD)
1712*53ee8cc1Swenshuai.xi             u32RegEsbLenHi = EVD_REG_ESB_LENGTH_H_BS3;
1713*53ee8cc1Swenshuai.xi         else
1714*53ee8cc1Swenshuai.xi             u32RegEsbLenHi = HVD_REG_ESB_LENGTH_H_BS5;
1715*53ee8cc1Swenshuai.xi     }
1716*53ee8cc1Swenshuai.xi #ifdef VDEC3
1717*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
1718*53ee8cc1Swenshuai.xi #else
1719*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
1720*53ee8cc1Swenshuai.xi #endif
1721*53ee8cc1Swenshuai.xi     {
1722*53ee8cc1Swenshuai.xi         if(isEVD)
1723*53ee8cc1Swenshuai.xi             u32RegEsbLenHi = EVD_REG_ESB_LENGTH_H_BS4;
1724*53ee8cc1Swenshuai.xi         else
1725*53ee8cc1Swenshuai.xi             u32RegEsbLenHi = HVD_REG_ESB_LENGTH_H_BS6;
1726*53ee8cc1Swenshuai.xi     }
1727*53ee8cc1Swenshuai.xi     else
1728*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
1729*53ee8cc1Swenshuai.xi 
1730*53ee8cc1Swenshuai.xi 
1731*53ee8cc1Swenshuai.xi     return u32RegEsbLenHi;
1732*53ee8cc1Swenshuai.xi 
1733*53ee8cc1Swenshuai.xi }
1734*53ee8cc1Swenshuai.xi 
1735*53ee8cc1Swenshuai.xi 
_HVD_EX_Get_MIF_BBU(MS_U32 u32Id)1736*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_Get_MIF_BBU(MS_U32 u32Id)
1737*53ee8cc1Swenshuai.xi {
1738*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC || (!VDEC3))
1739*53ee8cc1Swenshuai.xi         MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1740*53ee8cc1Swenshuai.xi #endif
1741*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1742*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1743*53ee8cc1Swenshuai.xi         MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1744*53ee8cc1Swenshuai.xi //        HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1745*53ee8cc1Swenshuai.xi 
1746*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1747*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1748*53ee8cc1Swenshuai.xi         {
1749*53ee8cc1Swenshuai.xi             u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1750*53ee8cc1Swenshuai.xi         }
1751*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1752*53ee8cc1Swenshuai.xi 
1753*53ee8cc1Swenshuai.xi 
1754*53ee8cc1Swenshuai.xi     MS_U32 u32RegMIFBBU = HVD_REG_MIF_BBU(u32RB);
1755*53ee8cc1Swenshuai.xi 
1756*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
1757*53ee8cc1Swenshuai.xi 
1758*53ee8cc1Swenshuai.xi 
1759*53ee8cc1Swenshuai.xi 
1760*53ee8cc1Swenshuai.xi #ifdef VDEC3
1761*53ee8cc1Swenshuai.xi     if ((0 == pCtrl->u32BBUId))
1762*53ee8cc1Swenshuai.xi #else
1763*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId))
1764*53ee8cc1Swenshuai.xi #endif
1765*53ee8cc1Swenshuai.xi     {
1766*53ee8cc1Swenshuai.xi         u32RegMIFBBU = HVD_REG_MIF_BBU(u32RB);
1767*53ee8cc1Swenshuai.xi 
1768*53ee8cc1Swenshuai.xi     }
1769*53ee8cc1Swenshuai.xi #ifdef VDEC3
1770*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
1771*53ee8cc1Swenshuai.xi #else
1772*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
1773*53ee8cc1Swenshuai.xi #endif
1774*53ee8cc1Swenshuai.xi     {
1775*53ee8cc1Swenshuai.xi         u32RegMIFBBU =  HVD_REG_MIF_BBU_BS2(u32RB);
1776*53ee8cc1Swenshuai.xi     }
1777*53ee8cc1Swenshuai.xi #ifdef VDEC3
1778*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
1779*53ee8cc1Swenshuai.xi #else
1780*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
1781*53ee8cc1Swenshuai.xi #endif
1782*53ee8cc1Swenshuai.xi     {
1783*53ee8cc1Swenshuai.xi         if(isEVD)
1784*53ee8cc1Swenshuai.xi             u32RegMIFBBU = EVD_REG_MIF_BBU_BS3;
1785*53ee8cc1Swenshuai.xi         else
1786*53ee8cc1Swenshuai.xi             u32RegMIFBBU = HVD_REG_MIF_BBU_BS5;
1787*53ee8cc1Swenshuai.xi     }
1788*53ee8cc1Swenshuai.xi #ifdef VDEC3
1789*53ee8cc1Swenshuai.xi     else if (3 == pCtrl->u32BBUId)
1790*53ee8cc1Swenshuai.xi #else
1791*53ee8cc1Swenshuai.xi     else if (3 == u8TaskId)
1792*53ee8cc1Swenshuai.xi #endif
1793*53ee8cc1Swenshuai.xi     {
1794*53ee8cc1Swenshuai.xi         if(isEVD)
1795*53ee8cc1Swenshuai.xi             u32RegMIFBBU = EVD_REG_MIF_BBU_BS4;
1796*53ee8cc1Swenshuai.xi         else
1797*53ee8cc1Swenshuai.xi             u32RegMIFBBU = HVD_REG_MIF_BBU_BS6;
1798*53ee8cc1Swenshuai.xi     }
1799*53ee8cc1Swenshuai.xi     else
1800*53ee8cc1Swenshuai.xi         printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
1801*53ee8cc1Swenshuai.xi 
1802*53ee8cc1Swenshuai.xi 
1803*53ee8cc1Swenshuai.xi     return u32RegMIFBBU;
1804*53ee8cc1Swenshuai.xi 
1805*53ee8cc1Swenshuai.xi }
1806*53ee8cc1Swenshuai.xi 
1807*53ee8cc1Swenshuai.xi 
1808*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESWritePtr(MS_U32 u32Id)1809*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESWritePtr(MS_U32 u32Id)
1810*53ee8cc1Swenshuai.xi {
1811*53ee8cc1Swenshuai.xi     MS_U32 u32Data = 0;
1812*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1813*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1814*53ee8cc1Swenshuai.xi 
1815*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
1816*53ee8cc1Swenshuai.xi     {
1817*53ee8cc1Swenshuai.xi         u32Data = pCtrl->LastNal.u32NalAddr + pCtrl->LastNal.u32NalSize;
1818*53ee8cc1Swenshuai.xi 
1819*53ee8cc1Swenshuai.xi         if (u32Data > pCtrl->MemMap.u32BitstreamBufSize)
1820*53ee8cc1Swenshuai.xi         {
1821*53ee8cc1Swenshuai.xi             u32Data -= pCtrl->MemMap.u32BitstreamBufSize;
1822*53ee8cc1Swenshuai.xi 
1823*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("app should not put this kind of packet\n");
1824*53ee8cc1Swenshuai.xi         }
1825*53ee8cc1Swenshuai.xi     }
1826*53ee8cc1Swenshuai.xi     else
1827*53ee8cc1Swenshuai.xi     {
1828*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1829*53ee8cc1Swenshuai.xi         MS_U8 u8ViewIdx = 0;
1830*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1831*53ee8cc1Swenshuai.xi         {
1832*53ee8cc1Swenshuai.xi             u8ViewIdx = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1833*53ee8cc1Swenshuai.xi         }
1834*53ee8cc1Swenshuai.xi         if(u8ViewIdx != 0)  /// 2nd ES ptr.
1835*53ee8cc1Swenshuai.xi         {
1836*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ES2WritePtr;
1837*53ee8cc1Swenshuai.xi         }
1838*53ee8cc1Swenshuai.xi         else
1839*53ee8cc1Swenshuai.xi         {
1840*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESWritePtr;
1841*53ee8cc1Swenshuai.xi         }
1842*53ee8cc1Swenshuai.xi #else
1843*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESWritePtr;
1844*53ee8cc1Swenshuai.xi #endif
1845*53ee8cc1Swenshuai.xi     }
1846*53ee8cc1Swenshuai.xi 
1847*53ee8cc1Swenshuai.xi     return u32Data;
1848*53ee8cc1Swenshuai.xi }
1849*53ee8cc1Swenshuai.xi 
1850*53ee8cc1Swenshuai.xi #define NAL_UNIT_LEN_BITS   21
1851*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_BITS   30
1852*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_LOW_BITS (32-NAL_UNIT_LEN_BITS)
1853*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_HIGH_BITS (NAL_UNIT_OFT_BITS-NAL_UNIT_OFT_LOW_BITS)
1854*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_LOW_MASK (((unsigned int)0xFFFFFFFF)>>(32-NAL_UNIT_OFT_LOW_BITS))
1855*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESReadPtr(MS_U32 u32Id,MS_BOOL bDbug)1856*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESReadPtr(MS_U32 u32Id, MS_BOOL bDbug)
1857*53ee8cc1Swenshuai.xi {
1858*53ee8cc1Swenshuai.xi     MS_U32 u32Data = 0;
1859*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = 0;
1860*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
1861*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1862*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1863*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1864*53ee8cc1Swenshuai.xi     MS_PHY u32VP8_BBU_DRAM_ST_ADDR_BS3 = pShm->u32HVD_BBU_DRAM_ST_ADDR;
1865*53ee8cc1Swenshuai.xi 
1866*53ee8cc1Swenshuai.xi     u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1867*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1868*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
1869*53ee8cc1Swenshuai.xi     {
1870*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1871*53ee8cc1Swenshuai.xi     }
1872*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1873*53ee8cc1Swenshuai.xi 
1874*53ee8cc1Swenshuai.xi     if (((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV) || (TRUE == bDbug))
1875*53ee8cc1Swenshuai.xi     {
1876*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP8)
1877*53ee8cc1Swenshuai.xi         {
1878*53ee8cc1Swenshuai.xi            // MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1879*53ee8cc1Swenshuai.xi             MS_U16 u16ReadPtr = _HVD_EX_GetBBUReadptr(u32Id);
1880*53ee8cc1Swenshuai.xi             MS_U16 u16WritePtr = _HVD_EX_GetBBUWritedptr(u32Id);
1881*53ee8cc1Swenshuai.xi             MS_U32 *u32Adr;
1882*53ee8cc1Swenshuai.xi             MS_U32 u32Tmp;
1883*53ee8cc1Swenshuai.xi 
1884*53ee8cc1Swenshuai.xi             if (u16ReadPtr == u16WritePtr)
1885*53ee8cc1Swenshuai.xi             {
1886*53ee8cc1Swenshuai.xi                 u32Data = _HVD_EX_GetESWritePtr(u32Id);
1887*53ee8cc1Swenshuai.xi             }
1888*53ee8cc1Swenshuai.xi             else
1889*53ee8cc1Swenshuai.xi             {
1890*53ee8cc1Swenshuai.xi                 if (u16ReadPtr)
1891*53ee8cc1Swenshuai.xi                     u16ReadPtr--;
1892*53ee8cc1Swenshuai.xi                 else
1893*53ee8cc1Swenshuai.xi                     u16ReadPtr = VP8_BBU_DRAM_TBL_ENTRY - 1;
1894*53ee8cc1Swenshuai.xi 
1895*53ee8cc1Swenshuai.xi                 u32Adr = (MS_U32 *)(MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS3 + (u16ReadPtr << 3)));
1896*53ee8cc1Swenshuai.xi 
1897*53ee8cc1Swenshuai.xi                 u32Data = (*u32Adr) >> NAL_UNIT_LEN_BITS;
1898*53ee8cc1Swenshuai.xi                 u32Tmp = (*(u32Adr+1)) & (0xffffffff>>(32-(NAL_UNIT_OFT_BITS-(32-NAL_UNIT_LEN_BITS))));
1899*53ee8cc1Swenshuai.xi                 u32Tmp = u32Tmp << (32-NAL_UNIT_LEN_BITS);
1900*53ee8cc1Swenshuai.xi                 u32Data = u32Data | u32Tmp;
1901*53ee8cc1Swenshuai.xi 
1902*53ee8cc1Swenshuai.xi                 //printf("[VP8] GetESRptr (%x,%x,%x,%x,%d,%d)\n", u32Adr, (*u32Adr), (*(u32Adr+1)) , u32Data, u16ReadPtr, u16WritePtr);
1903*53ee8cc1Swenshuai.xi                 //while(1);
1904*53ee8cc1Swenshuai.xi             }
1905*53ee8cc1Swenshuai.xi             goto EXIT;
1906*53ee8cc1Swenshuai.xi         }
1907*53ee8cc1Swenshuai.xi         // set reg_poll_nal_rptr 0
1908*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_ESB_RPTR(u32RB), 0, HVD_REG_ESB_RPTR_POLL);
1909*53ee8cc1Swenshuai.xi         // set reg_poll_nal_rptr 1
1910*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_ESB_RPTR(u32RB), HVD_REG_ESB_RPTR_POLL, HVD_REG_ESB_RPTR_POLL);
1911*53ee8cc1Swenshuai.xi 
1912*53ee8cc1Swenshuai.xi 
1913*53ee8cc1Swenshuai.xi 
1914*53ee8cc1Swenshuai.xi 
1915*53ee8cc1Swenshuai.xi 
1916*53ee8cc1Swenshuai.xi         // read reg_nal_rptr_hi
1917*53ee8cc1Swenshuai.xi 
1918*53ee8cc1Swenshuai.xi         u32Data = _HVD_Read2Byte(_HVD_EX_Get_REG_ES_RPTR_L(u32Id)) & 0xFFC0;
1919*53ee8cc1Swenshuai.xi         u32Data >>= 6;
1920*53ee8cc1Swenshuai.xi         u32Data |= _HVD_Read2Byte(_HVD_EX_Get_REG_ES_RPTR_H(u32Id)) << 10;
1921*53ee8cc1Swenshuai.xi 
1922*53ee8cc1Swenshuai.xi         u32Data <<= 3;             // unit
1923*53ee8cc1Swenshuai.xi 
1924*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
1925*53ee8cc1Swenshuai.xi         {
1926*53ee8cc1Swenshuai.xi             MS_U32 u32ESWptr = _HVD_EX_GetESWritePtr(u32Id);
1927*53ee8cc1Swenshuai.xi 
1928*53ee8cc1Swenshuai.xi             if ((pCtrl->u32LastESRptr < u32ESWptr) && (u32Data > u32ESWptr))
1929*53ee8cc1Swenshuai.xi             {
1930*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
1931*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
1932*53ee8cc1Swenshuai.xi             }
1933*53ee8cc1Swenshuai.xi             else if ((pCtrl->u32LastESRptr == u32ESWptr) && (u32Data > u32ESWptr))
1934*53ee8cc1Swenshuai.xi             {
1935*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
1936*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
1937*53ee8cc1Swenshuai.xi             }
1938*53ee8cc1Swenshuai.xi             else if ((_HVD_EX_GetBBUQNumb(u32Id) == 0) && ((u32Data - u32ESWptr) < 32)
1939*53ee8cc1Swenshuai.xi                      && ((pShm->u32FwState & E_HVD_FW_STATE_MASK) == E_HVD_FW_PLAY))
1940*53ee8cc1Swenshuai.xi             {
1941*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
1942*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
1943*53ee8cc1Swenshuai.xi             }
1944*53ee8cc1Swenshuai.xi             else if (((u32Data > u32ESWptr) && (pCtrl->u32LastESRptr > u32Data))
1945*53ee8cc1Swenshuai.xi                 && ((u32Data - u32ESWptr) < 32)
1946*53ee8cc1Swenshuai.xi                 && (pCtrl->u32FlushRstPtr == 1))
1947*53ee8cc1Swenshuai.xi             {
1948*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("444HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
1949*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
1950*53ee8cc1Swenshuai.xi             }
1951*53ee8cc1Swenshuai.xi         }
1952*53ee8cc1Swenshuai.xi 
1953*53ee8cc1Swenshuai.xi         // remove illegal pointer
1954*53ee8cc1Swenshuai.xi #if 1
1955*53ee8cc1Swenshuai.xi         if ((pCtrl->MemMap.u32DrvProcessBufSize != 0) && (pCtrl->MemMap.u32DrvProcessBufAddr != 0))
1956*53ee8cc1Swenshuai.xi         {
1957*53ee8cc1Swenshuai.xi             MS_U32 u32PacketStaddr = u32Data + pCtrl->MemMap.u32BitstreamBufAddr;
1958*53ee8cc1Swenshuai.xi 
1959*53ee8cc1Swenshuai.xi             if (((pCtrl->MemMap.u32DrvProcessBufAddr <= u32PacketStaddr) &&
1960*53ee8cc1Swenshuai.xi                  (u32PacketStaddr <
1961*53ee8cc1Swenshuai.xi                   (pCtrl->MemMap.u32DrvProcessBufAddr + pCtrl->MemMap.u32DrvProcessBufSize))))
1962*53ee8cc1Swenshuai.xi             {
1963*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is located in drv process buffer(%lx %lx)\n" ,  u32Data , pCtrl->u32LastESRptr,  pCtrl->MemMap.u32DrvProcessBufAddr  ,   pCtrl->MemMap.u32DrvProcessBufSize  );
1964*53ee8cc1Swenshuai.xi                 u32Data = pCtrl->u32LastESRptr;
1965*53ee8cc1Swenshuai.xi             }
1966*53ee8cc1Swenshuai.xi         }
1967*53ee8cc1Swenshuai.xi #endif
1968*53ee8cc1Swenshuai.xi     }
1969*53ee8cc1Swenshuai.xi     else
1970*53ee8cc1Swenshuai.xi     {
1971*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1972*53ee8cc1Swenshuai.xi         MS_U8 u8ViewIdx = 0;
1973*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
1974*53ee8cc1Swenshuai.xi         {
1975*53ee8cc1Swenshuai.xi             u8ViewIdx = (MS_U8) HAL_HVD_EX_GetView(u32Id);
1976*53ee8cc1Swenshuai.xi         }
1977*53ee8cc1Swenshuai.xi         if(u8ViewIdx != 0)  /// 2nd ES ptr.
1978*53ee8cc1Swenshuai.xi         {
1979*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ES2ReadPtr;
1980*53ee8cc1Swenshuai.xi         }
1981*53ee8cc1Swenshuai.xi         else
1982*53ee8cc1Swenshuai.xi         {
1983*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESReadPtr;
1984*53ee8cc1Swenshuai.xi         }
1985*53ee8cc1Swenshuai.xi #else
1986*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESReadPtr;
1987*53ee8cc1Swenshuai.xi #endif
1988*53ee8cc1Swenshuai.xi     }
1989*53ee8cc1Swenshuai.xi 
1990*53ee8cc1Swenshuai.xi     EXIT:
1991*53ee8cc1Swenshuai.xi 
1992*53ee8cc1Swenshuai.xi     pCtrl->u32LastESRptr = u32Data;
1993*53ee8cc1Swenshuai.xi 
1994*53ee8cc1Swenshuai.xi     return u32Data;
1995*53ee8cc1Swenshuai.xi }
1996*53ee8cc1Swenshuai.xi 
_HVD_EX_SetCMDArg(MS_U32 u32Id,MS_U32 u32Arg)1997*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMDArg(MS_U32 u32Id, MS_U32 u32Arg)
1998*53ee8cc1Swenshuai.xi {
1999*53ee8cc1Swenshuai.xi     MS_U16 u16TimeOut = 0xFFFF;
2000*53ee8cc1Swenshuai.xi     MS_BOOL bResult = FALSE;
2001*53ee8cc1Swenshuai.xi 
2002*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Send ARG 0x%x to HVD\n", u32Arg);
2003*53ee8cc1Swenshuai.xi 
2004*53ee8cc1Swenshuai.xi     while (--u16TimeOut)
2005*53ee8cc1Swenshuai.xi     {
2006*53ee8cc1Swenshuai.xi         if (_HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX) && _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_ARG_MBOX))
2007*53ee8cc1Swenshuai.xi         {
2008*53ee8cc1Swenshuai.xi             bResult = _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_ARG_MBOX, u32Arg);
2009*53ee8cc1Swenshuai.xi             break;
2010*53ee8cc1Swenshuai.xi         }
2011*53ee8cc1Swenshuai.xi     }
2012*53ee8cc1Swenshuai.xi 
2013*53ee8cc1Swenshuai.xi     return bResult;
2014*53ee8cc1Swenshuai.xi }
2015*53ee8cc1Swenshuai.xi 
_HVD_EX_SetCMD(MS_U32 u32Id,MS_U32 u32Cmd)2016*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMD(MS_U32 u32Id, MS_U32 u32Cmd)
2017*53ee8cc1Swenshuai.xi {
2018*53ee8cc1Swenshuai.xi     MS_U16 u16TimeOut = 0xFFFF;
2019*53ee8cc1Swenshuai.xi     MS_BOOL bResult = FALSE;
2020*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
2021*53ee8cc1Swenshuai.xi 
2022*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Send CMD 0x%x to HVD \n", u32Cmd);
2023*53ee8cc1Swenshuai.xi 
2024*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2025*53ee8cc1Swenshuai.xi     if(E_HAL_VPU_MVC_STREAM_BASE == u8TaskId)
2026*53ee8cc1Swenshuai.xi     {
2027*53ee8cc1Swenshuai.xi         u8TaskId = E_HAL_VPU_MAIN_STREAM_BASE;
2028*53ee8cc1Swenshuai.xi     }
2029*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
2030*53ee8cc1Swenshuai.xi 
2031*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Send CMD 0x%x to HVD u8TaskId = %X\n", u32Cmd,u8TaskId);
2032*53ee8cc1Swenshuai.xi 
2033*53ee8cc1Swenshuai.xi     while (--u16TimeOut)
2034*53ee8cc1Swenshuai.xi     {
2035*53ee8cc1Swenshuai.xi         if (_HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX))
2036*53ee8cc1Swenshuai.xi         {
2037*53ee8cc1Swenshuai.xi             u32Cmd |= (u8TaskId << 24);
2038*53ee8cc1Swenshuai.xi             bResult = _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_MBOX, u32Cmd);
2039*53ee8cc1Swenshuai.xi             break;
2040*53ee8cc1Swenshuai.xi         }
2041*53ee8cc1Swenshuai.xi     }
2042*53ee8cc1Swenshuai.xi     return bResult;
2043*53ee8cc1Swenshuai.xi }
2044*53ee8cc1Swenshuai.xi 
_HVD_EX_SendCmd(MS_U32 u32Id,MS_U32 u32Cmd,MS_U32 u32CmdArg)2045*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_SendCmd(MS_U32 u32Id, MS_U32 u32Cmd, MS_U32 u32CmdArg)
2046*53ee8cc1Swenshuai.xi {
2047*53ee8cc1Swenshuai.xi     MS_U32 u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
2048*53ee8cc1Swenshuai.xi #ifdef VDEC3
2049*53ee8cc1Swenshuai.xi     HVD_DRAM_COMMAND_QUEUE_SEND_STATUS SentRet = E_HVD_COMMAND_QUEUE_SEND_FAIL;
2050*53ee8cc1Swenshuai.xi     MS_BOOL IsSent = FALSE;
2051*53ee8cc1Swenshuai.xi     MS_BOOL IsMailBox = FALSE;
2052*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2053*53ee8cc1Swenshuai.xi 
2054*53ee8cc1Swenshuai.xi     if (HAL_VPU_EX_IsDisplayQueueCMD(u32Cmd))
2055*53ee8cc1Swenshuai.xi     {
2056*53ee8cc1Swenshuai.xi         do {
2057*53ee8cc1Swenshuai.xi             SentRet = HAL_VPU_EX_DRAMStreamDispCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_ARG, u32CmdArg);
2058*53ee8cc1Swenshuai.xi             if (!SentRet)
2059*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("^^^Display command ARG return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
2060*53ee8cc1Swenshuai.xi             if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
2061*53ee8cc1Swenshuai.xi                 break;
2062*53ee8cc1Swenshuai.xi             else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL) {
2063*53ee8cc1Swenshuai.xi                 IsSent = TRUE;
2064*53ee8cc1Swenshuai.xi                 break;
2065*53ee8cc1Swenshuai.xi             }
2066*53ee8cc1Swenshuai.xi             else if (HVD_GetSysTime_ms() > u32timeout)
2067*53ee8cc1Swenshuai.xi             {
2068*53ee8cc1Swenshuai.xi                  HVD_EX_MSG_ERR("^^^Display command ARG timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
2069*53ee8cc1Swenshuai.xi                  break;
2070*53ee8cc1Swenshuai.xi             }
2071*53ee8cc1Swenshuai.xi         }while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
2072*53ee8cc1Swenshuai.xi     }
2073*53ee8cc1Swenshuai.xi     else if (!HAL_VPU_EX_IsMailBoxCMD(u32Cmd))
2074*53ee8cc1Swenshuai.xi     {
2075*53ee8cc1Swenshuai.xi         do {
2076*53ee8cc1Swenshuai.xi             SentRet = HAL_VPU_EX_DRAMStreamCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_ARG, u32CmdArg);
2077*53ee8cc1Swenshuai.xi             if (!SentRet)
2078*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("^^^Dram command ARG return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
2079*53ee8cc1Swenshuai.xi             if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
2080*53ee8cc1Swenshuai.xi                 break;
2081*53ee8cc1Swenshuai.xi             else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL) {
2082*53ee8cc1Swenshuai.xi                 IsSent = TRUE;
2083*53ee8cc1Swenshuai.xi                 break;
2084*53ee8cc1Swenshuai.xi             }
2085*53ee8cc1Swenshuai.xi             else if (HVD_GetSysTime_ms() > u32timeout)
2086*53ee8cc1Swenshuai.xi             {
2087*53ee8cc1Swenshuai.xi                  HVD_EX_MSG_ERR("^^^Dram command ARG timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
2088*53ee8cc1Swenshuai.xi                  break;
2089*53ee8cc1Swenshuai.xi             }
2090*53ee8cc1Swenshuai.xi         }while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
2091*53ee8cc1Swenshuai.xi     }
2092*53ee8cc1Swenshuai.xi     if (!IsSent) {
2093*53ee8cc1Swenshuai.xi         IsMailBox = TRUE;
2094*53ee8cc1Swenshuai.xi         u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
2095*53ee8cc1Swenshuai.xi         while (!_HVD_EX_SetCMDArg(u32Id, u32CmdArg))
2096*53ee8cc1Swenshuai.xi #else
2097*53ee8cc1Swenshuai.xi     while (!_HVD_EX_SetCMDArg(u32Id, u32CmdArg))
2098*53ee8cc1Swenshuai.xi #endif
2099*53ee8cc1Swenshuai.xi     {
2100*53ee8cc1Swenshuai.xi #ifndef VDEC3 // FIXME: workaround fw response time is slow sometimes in multiple stream case so far
2101*53ee8cc1Swenshuai.xi         if (HVD_GetSysTime_ms() > u32timeout)
2102*53ee8cc1Swenshuai.xi         {
2103*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("Timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
2104*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_TIMEOUT;
2105*53ee8cc1Swenshuai.xi         }
2106*53ee8cc1Swenshuai.xi #endif
2107*53ee8cc1Swenshuai.xi 
2108*53ee8cc1Swenshuai.xi #if 0
2109*53ee8cc1Swenshuai.xi         if (u32Cmd == E_HVD_CMD_STOP)
2110*53ee8cc1Swenshuai.xi         {
2111*53ee8cc1Swenshuai.xi             MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
2112*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2113*53ee8cc1Swenshuai.xi             if(E_HAL_VPU_MVC_STREAM_BASE == u8TaskId)
2114*53ee8cc1Swenshuai.xi             {
2115*53ee8cc1Swenshuai.xi                 u8TaskId = E_HAL_VPU_MAIN_STREAM_BASE;
2116*53ee8cc1Swenshuai.xi             }
2117*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
2118*53ee8cc1Swenshuai.xi             MS_U32 u32Cmdtmp = (u8TaskId << 24) | E_HVD_CMD_STOP;
2119*53ee8cc1Swenshuai.xi 
2120*53ee8cc1Swenshuai.xi             _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_MBOX, u32Cmdtmp);
2121*53ee8cc1Swenshuai.xi             _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_ARG_MBOX, 0);
2122*53ee8cc1Swenshuai.xi 
2123*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_SUCCESS;
2124*53ee8cc1Swenshuai.xi         }
2125*53ee8cc1Swenshuai.xi #endif
2126*53ee8cc1Swenshuai.xi 
2127*53ee8cc1Swenshuai.xi         if(u32Cmd < E_DUAL_CMD_BASE)
2128*53ee8cc1Swenshuai.xi         {
2129*53ee8cc1Swenshuai.xi             //_HVD_EX_GetPC();
2130*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_FW_Status(u32Id);
2131*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_HW_Status(HVD_U32_MAX);
2132*53ee8cc1Swenshuai.xi         }
2133*53ee8cc1Swenshuai.xi     }
2134*53ee8cc1Swenshuai.xi 
2135*53ee8cc1Swenshuai.xi #ifdef VDEC3
2136*53ee8cc1Swenshuai.xi     }
2137*53ee8cc1Swenshuai.xi     IsSent = FALSE;
2138*53ee8cc1Swenshuai.xi     u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
2139*53ee8cc1Swenshuai.xi     if (HAL_VPU_EX_IsDisplayQueueCMD(u32Cmd) && !IsMailBox)
2140*53ee8cc1Swenshuai.xi     {
2141*53ee8cc1Swenshuai.xi         do {
2142*53ee8cc1Swenshuai.xi             SentRet = HAL_VPU_EX_DRAMStreamDispCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_CMD,u32Cmd);
2143*53ee8cc1Swenshuai.xi             if (!SentRet)
2144*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("^^^Display command CMD return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
2145*53ee8cc1Swenshuai.xi             if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
2146*53ee8cc1Swenshuai.xi                 break;
2147*53ee8cc1Swenshuai.xi             else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL){
2148*53ee8cc1Swenshuai.xi                 IsSent = TRUE;
2149*53ee8cc1Swenshuai.xi                 break;
2150*53ee8cc1Swenshuai.xi             }
2151*53ee8cc1Swenshuai.xi             else if (HVD_GetSysTime_ms() > u32timeout)
2152*53ee8cc1Swenshuai.xi              {
2153*53ee8cc1Swenshuai.xi                  HVD_EX_MSG_ERR("^^^Display command CMD timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
2154*53ee8cc1Swenshuai.xi                  break;
2155*53ee8cc1Swenshuai.xi              }
2156*53ee8cc1Swenshuai.xi         } while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
2157*53ee8cc1Swenshuai.xi     }
2158*53ee8cc1Swenshuai.xi     else if(!HAL_VPU_EX_IsMailBoxCMD(u32Cmd) && !IsMailBox)
2159*53ee8cc1Swenshuai.xi     {
2160*53ee8cc1Swenshuai.xi         do {
2161*53ee8cc1Swenshuai.xi             SentRet = HAL_VPU_EX_DRAMStreamCMDQueueSend(u32Id, &pShm->cmd_queue, E_HVD_CMDQ_CMD,u32Cmd);
2162*53ee8cc1Swenshuai.xi             if (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL) {
2163*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_ERR("^^^Dram command CMD return=0x%X cmd=0x%x arg=0x%x\n", SentRet,u32Cmd, u32CmdArg);
2164*53ee8cc1Swenshuai.xi             }
2165*53ee8cc1Swenshuai.xi             if (SentRet == E_HVD_COMMAND_QUEUE_NOT_INITIALED)
2166*53ee8cc1Swenshuai.xi                 break;
2167*53ee8cc1Swenshuai.xi             else if (SentRet == E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL){
2168*53ee8cc1Swenshuai.xi                 IsSent = TRUE;
2169*53ee8cc1Swenshuai.xi                 break;
2170*53ee8cc1Swenshuai.xi             }
2171*53ee8cc1Swenshuai.xi             else if (HVD_GetSysTime_ms() > u32timeout)
2172*53ee8cc1Swenshuai.xi              {
2173*53ee8cc1Swenshuai.xi                  HVD_EX_MSG_ERR("^^^Dram command CMD timeout: cmd=0x%x arg=0x%x\n", u32Cmd, u32CmdArg);
2174*53ee8cc1Swenshuai.xi                  break;
2175*53ee8cc1Swenshuai.xi              }
2176*53ee8cc1Swenshuai.xi         } while (SentRet != E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL);
2177*53ee8cc1Swenshuai.xi     }
2178*53ee8cc1Swenshuai.xi     if (!IsSent)
2179*53ee8cc1Swenshuai.xi     {
2180*53ee8cc1Swenshuai.xi         u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
2181*53ee8cc1Swenshuai.xi         while (!_HVD_EX_SetCMD(u32Id, u32Cmd))
2182*53ee8cc1Swenshuai.xi #else
2183*53ee8cc1Swenshuai.xi     u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
2184*53ee8cc1Swenshuai.xi 
2185*53ee8cc1Swenshuai.xi     while (!_HVD_EX_SetCMD(u32Id, u32Cmd))
2186*53ee8cc1Swenshuai.xi #endif
2187*53ee8cc1Swenshuai.xi     {
2188*53ee8cc1Swenshuai.xi     #ifndef VDEC3 // FIXME: workaround fw response time is slow sometimes in multiple stream case so far
2189*53ee8cc1Swenshuai.xi         if (HVD_GetSysTime_ms() > u32timeout)
2190*53ee8cc1Swenshuai.xi         {
2191*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("cmd timeout: %x\n", u32Cmd);
2192*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_TIMEOUT;
2193*53ee8cc1Swenshuai.xi         }
2194*53ee8cc1Swenshuai.xi     #endif
2195*53ee8cc1Swenshuai.xi         if(u32Cmd < E_DUAL_CMD_BASE)
2196*53ee8cc1Swenshuai.xi         {
2197*53ee8cc1Swenshuai.xi             //_HVD_EX_GetPC();
2198*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_FW_Status(u32Id);
2199*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_HW_Status(HVD_U32_MAX);
2200*53ee8cc1Swenshuai.xi         }
2201*53ee8cc1Swenshuai.xi     }
2202*53ee8cc1Swenshuai.xi #ifdef VDEC3
2203*53ee8cc1Swenshuai.xi     }
2204*53ee8cc1Swenshuai.xi     else
2205*53ee8cc1Swenshuai.xi     {
2206*53ee8cc1Swenshuai.xi         HAL_HVD_EX_FlushMemory();
2207*53ee8cc1Swenshuai.xi     }
2208*53ee8cc1Swenshuai.xi #endif
2209*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
2210*53ee8cc1Swenshuai.xi }
2211*53ee8cc1Swenshuai.xi 
_HVD_EX_SetMIUProtectMask(MS_BOOL bEnable)2212*53ee8cc1Swenshuai.xi static void _HVD_EX_SetMIUProtectMask(MS_BOOL bEnable)
2213*53ee8cc1Swenshuai.xi {
2214*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MIU_PROTECT
2215*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(MVD_RW, bEnable);
2216*53ee8cc1Swenshuai.xi     //_HVD_MIU_SetReqMask(MVD_RW_1, bEnable);
2217*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(MVD_BBU_R, bEnable);
2218*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2219*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(EVD_RW1, bEnable);
2220*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(EVD_RW2, bEnable);
2221*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(EVD_BBU_R, bEnable);
2222*53ee8cc1Swenshuai.xi #endif
2223*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(HVD_RW_MIF0, bEnable);
2224*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(HVD_RW_MIF1, bEnable);
2225*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(HVD_BBU_R, bEnable);
2226*53ee8cc1Swenshuai.xi     HAL_VPU_EX_MIU_RW_Protect(bEnable);
2227*53ee8cc1Swenshuai.xi     //HVD_Delay_ms(1);
2228*53ee8cc1Swenshuai.xi #endif
2229*53ee8cc1Swenshuai.xi     return;
2230*53ee8cc1Swenshuai.xi }
2231*53ee8cc1Swenshuai.xi 
_HVD_EX_SetBufferAddr(MS_U32 u32Id)2232*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBufferAddr(MS_U32 u32Id)
2233*53ee8cc1Swenshuai.xi {
2234*53ee8cc1Swenshuai.xi     MS_U16 u16Reg       = 0;
2235*53ee8cc1Swenshuai.xi     MS_VIRT u32StAddr   = 0;
2236*53ee8cc1Swenshuai.xi #ifdef VDEC3
2237*53ee8cc1Swenshuai.xi     MS_U32 u32Length    = 0;
2238*53ee8cc1Swenshuai.xi #endif
2239*53ee8cc1Swenshuai.xi     MS_U8  u8BitMiuSel  = 0;
2240*53ee8cc1Swenshuai.xi     MS_U8  u8CodeMiuSel = 0;
2241*53ee8cc1Swenshuai.xi     MS_U8  u8FBMiuSel   = 0;
2242*53ee8cc1Swenshuai.xi     MS_U8  u8TmpMiuSel  = 0;
2243*53ee8cc1Swenshuai.xi 
2244*53ee8cc1Swenshuai.xi     MS_U32 u32BitStartOffset;
2245*53ee8cc1Swenshuai.xi     MS_U32 u32CodeStartOffset;
2246*53ee8cc1Swenshuai.xi     MS_U32 u32FBStartOffset;
2247*53ee8cc1Swenshuai.xi 
2248*53ee8cc1Swenshuai.xi #ifndef VDEC3
2249*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
2250*53ee8cc1Swenshuai.xi #endif
2251*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2252*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2253*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
2254*53ee8cc1Swenshuai.xi 
2255*53ee8cc1Swenshuai.xi     _HAL_HVD_Entry();
2256*53ee8cc1Swenshuai.xi 
2257*53ee8cc1Swenshuai.xi     if (pCtrl == NULL)
2258*53ee8cc1Swenshuai.xi     {
2259*53ee8cc1Swenshuai.xi         _HAL_HVD_Return();
2260*53ee8cc1Swenshuai.xi     }
2261*53ee8cc1Swenshuai.xi 
2262*53ee8cc1Swenshuai.xi     MS_BOOL bIsEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
2263*53ee8cc1Swenshuai.xi     MS_BOOL bESBufferAlreadySet = FALSE;
2264*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo taskInfo;
2265*53ee8cc1Swenshuai.xi     memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
2266*53ee8cc1Swenshuai.xi 
2267*53ee8cc1Swenshuai.xi     HAL_HVD_EX_GetTaskInfo(u32Id, &taskInfo);
2268*53ee8cc1Swenshuai.xi 
2269*53ee8cc1Swenshuai.xi     bESBufferAlreadySet = HAL_VPU_EX_CheckBBUSetting(u32Id, pCtrl->u32BBUId, taskInfo.eDecType, VPU_BBU_ES_BUFFER);
2270*53ee8cc1Swenshuai.xi 
2271*53ee8cc1Swenshuai.xi 
2272*53ee8cc1Swenshuai.xi 
2273*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8BitMiuSel, u32BitStartOffset, pCtrl->MemMap.u32BitstreamBufAddr);
2274*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8CodeMiuSel, u32CodeStartOffset, pCtrl->MemMap.u32CodeBufAddr);
2275*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8FBMiuSel, u32FBStartOffset, pCtrl->MemMap.u32FrameBufAddr);
2276*53ee8cc1Swenshuai.xi 
2277*53ee8cc1Swenshuai.xi     HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_MIU_SEL,
2278*53ee8cc1Swenshuai.xi                         (u8BitMiuSel << VDEC_BS_MIUSEL) |
2279*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_LUMA8_MIUSEL) |
2280*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_LUMA2_MIUSEL) |
2281*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_CHROMA8_MIUSEL) |
2282*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_CHROMA2_MIUSEL) |
2283*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_HWBUF_MIUSEL) |
2284*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_BUF1_MIUSEL) |
2285*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_BUF2_MIUSEL) |
2286*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_PPIN_MIUSEL) |
2287*53ee8cc1Swenshuai.xi                         (u8FBMiuSel << VDEC_XCSHM_MIUSEL));
2288*53ee8cc1Swenshuai.xi 
2289*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2290*53ee8cc1Swenshuai.xi     {
2291*53ee8cc1Swenshuai.xi         // ES buffer
2292*53ee8cc1Swenshuai.xi #ifdef VDEC3
2293*53ee8cc1Swenshuai.xi         if(pCtrl->bShareBBU)
2294*53ee8cc1Swenshuai.xi             u32StAddr = pCtrl->MemMap.u32TotalBitstreamBufAddr; // NStream will share the same ES buffer
2295*53ee8cc1Swenshuai.xi         else
2296*53ee8cc1Swenshuai.xi #endif
2297*53ee8cc1Swenshuai.xi             u32StAddr = u32BitStartOffset;
2298*53ee8cc1Swenshuai.xi 
2299*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, u32StAddr);
2300*53ee8cc1Swenshuai.xi 
2301*53ee8cc1Swenshuai.xi #ifdef VDEC3
2302*53ee8cc1Swenshuai.xi         if (!_HAL_EX_BBU_VP8_InUsed())
2303*53ee8cc1Swenshuai.xi #endif
2304*53ee8cc1Swenshuai.xi         {
2305*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("ESB start addr=%lx\n", (unsigned long)u32StAddr);
2306*53ee8cc1Swenshuai.xi 
2307*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_L_BS34, HVD_LWORD(u32StAddr >> 3));
2308*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_H_BS34, HVD_HWORD(u32StAddr >> 3));
2309*53ee8cc1Swenshuai.xi 
2310*53ee8cc1Swenshuai.xi #ifdef VDEC3
2311*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32TotalBitstreamBufSize >> 3));
2312*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32TotalBitstreamBufSize >> 3));
2313*53ee8cc1Swenshuai.xi #else
2314*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2315*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2316*53ee8cc1Swenshuai.xi #endif
2317*53ee8cc1Swenshuai.xi 
2318*53ee8cc1Swenshuai.xi             u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BS34);
2319*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BS34_TSP_INPUT;
2320*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BS34_PASER_MASK;
2321*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BS34_PASER_DISABLE;
2322*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BS34_AUTO_NAL_TAB;
2323*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_MIF_BS34, u16Reg);
2324*53ee8cc1Swenshuai.xi         }
2325*53ee8cc1Swenshuai.xi 
2326*53ee8cc1Swenshuai.xi         _HAL_HVD_Return();
2327*53ee8cc1Swenshuai.xi     }
2328*53ee8cc1Swenshuai.xi 
2329*53ee8cc1Swenshuai.xi     // ES buffer
2330*53ee8cc1Swenshuai.xi #ifdef VDEC3
2331*53ee8cc1Swenshuai.xi     if(!pCtrl->bShareBBU || E_HVD_INIT_INPUT_TSP == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK))
2332*53ee8cc1Swenshuai.xi     {
2333*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
2334*53ee8cc1Swenshuai.xi         u32Length = pCtrl->MemMap.u32BitstreamBufSize >> 3;
2335*53ee8cc1Swenshuai.xi     }
2336*53ee8cc1Swenshuai.xi     else
2337*53ee8cc1Swenshuai.xi     {
2338*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32TotalBitstreamBufAddr;
2339*53ee8cc1Swenshuai.xi         u32Length = pCtrl->MemMap.u32TotalBitstreamBufSize >> 3;
2340*53ee8cc1Swenshuai.xi     }
2341*53ee8cc1Swenshuai.xi #else
2342*53ee8cc1Swenshuai.xi     u32StAddr = u32BitStartOffset;
2343*53ee8cc1Swenshuai.xi #endif
2344*53ee8cc1Swenshuai.xi 
2345*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, u32StAddr);
2346*53ee8cc1Swenshuai.xi 
2347*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("ESB start addr=%lx, len=%x\n", (unsigned long)u32StAddr, pCtrl->MemMap.u32BitstreamBufSize);
2348*53ee8cc1Swenshuai.xi 
2349*53ee8cc1Swenshuai.xi #ifdef VDEC3
2350*53ee8cc1Swenshuai.xi     if (!bESBufferAlreadySet)
2351*53ee8cc1Swenshuai.xi     {
2352*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(_HVD_EX_Get_ESB_ST_ADDR_L(u32Id), HVD_LWORD(u32StAddr >> 3));
2353*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(_HVD_EX_Get_ESB_ST_ADDR_H(u32Id), HVD_HWORD(u32StAddr >> 3));
2354*53ee8cc1Swenshuai.xi 
2355*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(_HVD_EX_Get_ESB_LENGTH_L(u32Id), HVD_LWORD(u32Length));
2356*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(_HVD_EX_Get_ESB_LENGTH_H(u32Id), HVD_HWORD(u32Length));
2357*53ee8cc1Swenshuai.xi     }
2358*53ee8cc1Swenshuai.xi #else
2359*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
2360*53ee8cc1Swenshuai.xi     {
2361*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
2362*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
2363*53ee8cc1Swenshuai.xi 
2364*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2365*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2366*53ee8cc1Swenshuai.xi     }
2367*53ee8cc1Swenshuai.xi     else
2368*53ee8cc1Swenshuai.xi     {
2369*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
2370*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
2371*53ee8cc1Swenshuai.xi 
2372*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2373*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2374*53ee8cc1Swenshuai.xi     }
2375*53ee8cc1Swenshuai.xi #endif
2376*53ee8cc1Swenshuai.xi 
2377*53ee8cc1Swenshuai.xi     // others
2378*53ee8cc1Swenshuai.xi #ifdef VDEC3
2379*53ee8cc1Swenshuai.xi     if (!bESBufferAlreadySet)
2380*53ee8cc1Swenshuai.xi     {
2381*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(_HVD_EX_Get_MIF_BBU(u32Id));
2382*53ee8cc1Swenshuai.xi 
2383*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
2384*53ee8cc1Swenshuai.xi         {
2385*53ee8cc1Swenshuai.xi             if (pCtrl->u32BBUId == 0)
2386*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_TSP_INPUT;
2387*53ee8cc1Swenshuai.xi             else if (pCtrl->u32BBUId == 1)
2388*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
2389*53ee8cc1Swenshuai.xi             else if (pCtrl->u32BBUId == 2)
2390*53ee8cc1Swenshuai.xi             {
2391*53ee8cc1Swenshuai.xi                 if(bIsEVD)
2392*53ee8cc1Swenshuai.xi                     u16Reg |= EVD_REG_BBU_TSP_INPUT_BS3;
2393*53ee8cc1Swenshuai.xi                 else
2394*53ee8cc1Swenshuai.xi                     u16Reg |= HVD_REG_BBU_TSP_INPUT_BS5;
2395*53ee8cc1Swenshuai.xi             }
2396*53ee8cc1Swenshuai.xi             else
2397*53ee8cc1Swenshuai.xi             {
2398*53ee8cc1Swenshuai.xi                 if(bIsEVD)
2399*53ee8cc1Swenshuai.xi                     u16Reg |= EVD_REG_BBU_TSP_INPUT_BS4;
2400*53ee8cc1Swenshuai.xi                 else
2401*53ee8cc1Swenshuai.xi                     u16Reg |= HVD_REG_BBU_TSP_INPUT_BS6;
2402*53ee8cc1Swenshuai.xi             }
2403*53ee8cc1Swenshuai.xi         }
2404*53ee8cc1Swenshuai.xi         else
2405*53ee8cc1Swenshuai.xi         {
2406*53ee8cc1Swenshuai.xi             if (pCtrl->u32BBUId == 0)
2407*53ee8cc1Swenshuai.xi                 u16Reg &= ~HVD_REG_BBU_TSP_INPUT;
2408*53ee8cc1Swenshuai.xi             else if (pCtrl->u32BBUId == 1)
2409*53ee8cc1Swenshuai.xi                 u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
2410*53ee8cc1Swenshuai.xi             else if (pCtrl->u32BBUId == 2)
2411*53ee8cc1Swenshuai.xi             {
2412*53ee8cc1Swenshuai.xi                 if(bIsEVD)
2413*53ee8cc1Swenshuai.xi                     u16Reg &= ~EVD_REG_BBU_TSP_INPUT_BS3;
2414*53ee8cc1Swenshuai.xi                 else
2415*53ee8cc1Swenshuai.xi                     u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS5;
2416*53ee8cc1Swenshuai.xi             }
2417*53ee8cc1Swenshuai.xi             else
2418*53ee8cc1Swenshuai.xi             {
2419*53ee8cc1Swenshuai.xi                 if(bIsEVD)
2420*53ee8cc1Swenshuai.xi                     u16Reg &= ~EVD_REG_BBU_TSP_INPUT_BS4;
2421*53ee8cc1Swenshuai.xi                 else
2422*53ee8cc1Swenshuai.xi                     u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS6;
2423*53ee8cc1Swenshuai.xi             }
2424*53ee8cc1Swenshuai.xi         }
2425*53ee8cc1Swenshuai.xi 
2426*53ee8cc1Swenshuai.xi         // do not set parsing setting in DRV, and we set it in FW (hvd_switch_bbu)
2427*53ee8cc1Swenshuai.xi         if (pCtrl->u32BBUId == 0)
2428*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_PASER_MASK;
2429*53ee8cc1Swenshuai.xi         else if(pCtrl->u32BBUId == 1)
2430*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
2431*53ee8cc1Swenshuai.xi         else if(pCtrl->u32BBUId == 2)
2432*53ee8cc1Swenshuai.xi         {
2433*53ee8cc1Swenshuai.xi             if(bIsEVD)
2434*53ee8cc1Swenshuai.xi                 u16Reg &= ~EVD_REG_BBU_PASER_MASK_BS3;
2435*53ee8cc1Swenshuai.xi             else
2436*53ee8cc1Swenshuai.xi                 u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS5;
2437*53ee8cc1Swenshuai.xi         }
2438*53ee8cc1Swenshuai.xi         else
2439*53ee8cc1Swenshuai.xi         {
2440*53ee8cc1Swenshuai.xi             if(bIsEVD)
2441*53ee8cc1Swenshuai.xi                 u16Reg &= ~EVD_REG_BBU_PASER_MASK_BS4;
2442*53ee8cc1Swenshuai.xi             else
2443*53ee8cc1Swenshuai.xi                 u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS6;
2444*53ee8cc1Swenshuai.xi         }
2445*53ee8cc1Swenshuai.xi 
2446*53ee8cc1Swenshuai.xi         if (pCtrl->u32BBUId == 0)
2447*53ee8cc1Swenshuai.xi         {
2448*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB;
2449*53ee8cc1Swenshuai.xi         }
2450*53ee8cc1Swenshuai.xi         else if (pCtrl->u32BBUId == 1)
2451*53ee8cc1Swenshuai.xi         {
2452*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
2453*53ee8cc1Swenshuai.xi         }
2454*53ee8cc1Swenshuai.xi         else if (pCtrl->u32BBUId == 2)
2455*53ee8cc1Swenshuai.xi         {
2456*53ee8cc1Swenshuai.xi             if(bIsEVD)
2457*53ee8cc1Swenshuai.xi                 u16Reg |= EVD_REG_BBU_AUTO_NAL_TAB_BS3;
2458*53ee8cc1Swenshuai.xi             else
2459*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS5;
2460*53ee8cc1Swenshuai.xi         }
2461*53ee8cc1Swenshuai.xi         else
2462*53ee8cc1Swenshuai.xi         {
2463*53ee8cc1Swenshuai.xi             if(bIsEVD)
2464*53ee8cc1Swenshuai.xi                 u16Reg |= EVD_REG_BBU_AUTO_NAL_TAB_BS4;
2465*53ee8cc1Swenshuai.xi             else
2466*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS6;
2467*53ee8cc1Swenshuai.xi         }
2468*53ee8cc1Swenshuai.xi 
2469*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(_HVD_EX_Get_MIF_BBU(u32Id), u16Reg);
2470*53ee8cc1Swenshuai.xi     }
2471*53ee8cc1Swenshuai.xi #else
2472*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
2473*53ee8cc1Swenshuai.xi     {
2474*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB));
2475*53ee8cc1Swenshuai.xi 
2476*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
2477*53ee8cc1Swenshuai.xi         {
2478*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_TSP_INPUT;
2479*53ee8cc1Swenshuai.xi         }
2480*53ee8cc1Swenshuai.xi         else
2481*53ee8cc1Swenshuai.xi         {
2482*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_TSP_INPUT;
2483*53ee8cc1Swenshuai.xi         }
2484*53ee8cc1Swenshuai.xi 
2485*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BBU_PASER_MASK;
2486*53ee8cc1Swenshuai.xi 
2487*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)        // RM
2488*53ee8cc1Swenshuai.xi         {
2489*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_PASER_DISABLE;    // force BBU to remove nothing, RM only
2490*53ee8cc1Swenshuai.xi         }
2491*53ee8cc1Swenshuai.xi         else                        // AVS or AVC
2492*53ee8cc1Swenshuai.xi         {
2493*53ee8cc1Swenshuai.xi             if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
2494*53ee8cc1Swenshuai.xi             {
2495*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_03;
2496*53ee8cc1Swenshuai.xi             }
2497*53ee8cc1Swenshuai.xi             else                    // start code remained
2498*53ee8cc1Swenshuai.xi             {
2499*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL;
2500*53ee8cc1Swenshuai.xi             }
2501*53ee8cc1Swenshuai.xi         }
2502*53ee8cc1Swenshuai.xi 
2503*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB;
2504*53ee8cc1Swenshuai.xi 
2505*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU(u32RB), u16Reg);
2506*53ee8cc1Swenshuai.xi     }
2507*53ee8cc1Swenshuai.xi     else
2508*53ee8cc1Swenshuai.xi     {
2509*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB));
2510*53ee8cc1Swenshuai.xi 
2511*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
2512*53ee8cc1Swenshuai.xi         {
2513*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
2514*53ee8cc1Swenshuai.xi         }
2515*53ee8cc1Swenshuai.xi         else
2516*53ee8cc1Swenshuai.xi         {
2517*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
2518*53ee8cc1Swenshuai.xi         }
2519*53ee8cc1Swenshuai.xi 
2520*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
2521*53ee8cc1Swenshuai.xi 
2522*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)        // RM
2523*53ee8cc1Swenshuai.xi         {
2524*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2;    // force BBU to remove nothing, RM only
2525*53ee8cc1Swenshuai.xi         }
2526*53ee8cc1Swenshuai.xi         else                        // AVS or AVC
2527*53ee8cc1Swenshuai.xi         {
2528*53ee8cc1Swenshuai.xi             if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
2529*53ee8cc1Swenshuai.xi             {
2530*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
2531*53ee8cc1Swenshuai.xi             }
2532*53ee8cc1Swenshuai.xi             else                    // start code remained
2533*53ee8cc1Swenshuai.xi             {
2534*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
2535*53ee8cc1Swenshuai.xi             }
2536*53ee8cc1Swenshuai.xi         }
2537*53ee8cc1Swenshuai.xi 
2538*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
2539*53ee8cc1Swenshuai.xi 
2540*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2(u32RB), u16Reg);
2541*53ee8cc1Swenshuai.xi     }
2542*53ee8cc1Swenshuai.xi #endif
2543*53ee8cc1Swenshuai.xi 
2544*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
2545*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
2546*53ee8cc1Swenshuai.xi     {
2547*53ee8cc1Swenshuai.xi         /// Used sub stream to record sub view data.
2548*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pDrvCtrl_Sub = _HVD_EX_GetDrvCtrl((u32Id+0x00011000));
2549*53ee8cc1Swenshuai.xi         //printf("**************** Buffer setting for MVC dual-BBU *************\n");
2550*53ee8cc1Swenshuai.xi 
2551*53ee8cc1Swenshuai.xi         // ES buffer
2552*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr));
2553*53ee8cc1Swenshuai.xi 
2554*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[MVC] 2nd ES _HAL_HVD_SetBuffer2Addr: ESb StAddr:%lx, len:%lx.\n", (unsigned long) u32StAddr, (unsigned long) pDrvCtrl_Sub->MemMap.u32BitstreamBufSize);
2555*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
2556*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
2557*53ee8cc1Swenshuai.xi 
2558*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(pDrvCtrl_Sub->MemMap.u32BitstreamBufSize >> 3));
2559*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(pDrvCtrl_Sub->MemMap.u32BitstreamBufSize >> 3));
2560*53ee8cc1Swenshuai.xi 
2561*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2(u32RB));
2562*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
2563*53ee8cc1Swenshuai.xi         {
2564*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
2565*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("[MVC] 2nd ES, TSP mode.\n");
2566*53ee8cc1Swenshuai.xi         }
2567*53ee8cc1Swenshuai.xi         else
2568*53ee8cc1Swenshuai.xi         {
2569*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
2570*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("[MVC] 2nd ES, BBU mode.\n");
2571*53ee8cc1Swenshuai.xi         }
2572*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
2573*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)   // RM
2574*53ee8cc1Swenshuai.xi         {
2575*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2;   // force BBU to remove nothing, RM only
2576*53ee8cc1Swenshuai.xi         }
2577*53ee8cc1Swenshuai.xi         else    // AVS or AVC
2578*53ee8cc1Swenshuai.xi         {
2579*53ee8cc1Swenshuai.xi             if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
2580*53ee8cc1Swenshuai.xi             {
2581*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
2582*53ee8cc1Swenshuai.xi             }
2583*53ee8cc1Swenshuai.xi             else    // start code remained
2584*53ee8cc1Swenshuai.xi             {
2585*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
2586*53ee8cc1Swenshuai.xi                 ///HVD_MSG_DBG("[MVC] BBU Paser all.\n");
2587*53ee8cc1Swenshuai.xi             }
2588*53ee8cc1Swenshuai.xi         }
2589*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
2590*53ee8cc1Swenshuai.xi         ///HVD_MSG_DBG("[MVC] 2nd MIF BBU 0x%lx.\n",(MS_U32)u16Reg);
2591*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2(u32RB), u16Reg);
2592*53ee8cc1Swenshuai.xi     }
2593*53ee8cc1Swenshuai.xi #endif
2594*53ee8cc1Swenshuai.xi 
2595*53ee8cc1Swenshuai.xi     // MIF offset
2596*53ee8cc1Swenshuai.xi #if 0
2597*53ee8cc1Swenshuai.xi     {
2598*53ee8cc1Swenshuai.xi         MS_U16 offaddr = 0;
2599*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32CodeBufAddr;
2600*53ee8cc1Swenshuai.xi         if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
2601*53ee8cc1Swenshuai.xi         {
2602*53ee8cc1Swenshuai.xi             u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
2603*53ee8cc1Swenshuai.xi         }
2604*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("MIF offset:%lx \n", u32StAddr);
2605*53ee8cc1Swenshuai.xi         offaddr = (MS_U16) ((u32StAddr) >> 20);
2606*53ee8cc1Swenshuai.xi       offaddr &= BMASK(HVD_REG_MIF_OFFSET_L_BITS:0);
2607*53ee8cc1Swenshuai.xi                                 //0x1FF;   // 9 bits(L + H)
2608*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU);
2609*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_MIF_OFFSET_H;
2610*53ee8cc1Swenshuai.xi       u16Reg &= ~(BMASK(HVD_REG_MIF_OFFSET_L_BITS:0));
2611*53ee8cc1Swenshuai.xi         if (offaddr & BIT(HVD_REG_MIF_OFFSET_L_BITS))
2612*53ee8cc1Swenshuai.xi         {
2613*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_MIF_OFFSET_H;
2614*53ee8cc1Swenshuai.xi         }
2615*53ee8cc1Swenshuai.xi       _HVD_Write2Byte(HVD_REG_MIF_BBU, (u16Reg | (offaddr & BMASK(HVD_REG_MIF_OFFSET_L_BITS:0))));
2616*53ee8cc1Swenshuai.xi     }
2617*53ee8cc1Swenshuai.xi #endif
2618*53ee8cc1Swenshuai.xi 
2619*53ee8cc1Swenshuai.xi     if (!bESBufferAlreadySet)
2620*53ee8cc1Swenshuai.xi     {
2621*53ee8cc1Swenshuai.xi         HAL_VPU_EX_SetBBUSetting(u32Id, pCtrl->u32BBUId, taskInfo.eDecType, VPU_BBU_ES_BUFFER);
2622*53ee8cc1Swenshuai.xi     }
2623*53ee8cc1Swenshuai.xi 
2624*53ee8cc1Swenshuai.xi     _HAL_HVD_Return();
2625*53ee8cc1Swenshuai.xi }
2626*53ee8cc1Swenshuai.xi 
2627*53ee8cc1Swenshuai.xi #if 0 //defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
2628*53ee8cc1Swenshuai.xi // Note: For VP8 only. MVC ES buffer address will be set when _HVD_EX_SetBufferAddr() is called
2629*53ee8cc1Swenshuai.xi static void _HVD_EX_SetESBufferAddr(MS_U32 u32Id)
2630*53ee8cc1Swenshuai.xi {
2631*53ee8cc1Swenshuai.xi     MS_U16 u16Reg = 0;
2632*53ee8cc1Swenshuai.xi     MS_U32 u32StAddr = 0;
2633*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2634*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2635*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
2636*53ee8cc1Swenshuai.xi 
2637*53ee8cc1Swenshuai.xi     if(pCtrl == NULL) return;
2638*53ee8cc1Swenshuai.xi 
2639*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2640*53ee8cc1Swenshuai.xi     {
2641*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
2642*53ee8cc1Swenshuai.xi 
2643*53ee8cc1Swenshuai.xi         // ES buffer
2644*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
2645*53ee8cc1Swenshuai.xi 
2646*53ee8cc1Swenshuai.xi         if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
2647*53ee8cc1Swenshuai.xi         {
2648*53ee8cc1Swenshuai.xi             u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
2649*53ee8cc1Swenshuai.xi         }
2650*53ee8cc1Swenshuai.xi 
2651*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_L_BS34, HVD_LWORD(u32StAddr >> 3));
2652*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_H_BS34, HVD_HWORD(u32StAddr >> 3));
2653*53ee8cc1Swenshuai.xi 
2654*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2655*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2656*53ee8cc1Swenshuai.xi 
2657*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BS34);
2658*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BS34_TSP_INPUT;
2659*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BS34_PASER_MASK;
2660*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BS34_PASER_DISABLE;
2661*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BS34_AUTO_NAL_TAB;
2662*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BS34, u16Reg);
2663*53ee8cc1Swenshuai.xi 
2664*53ee8cc1Swenshuai.xi         return;
2665*53ee8cc1Swenshuai.xi     }
2666*53ee8cc1Swenshuai.xi 
2667*53ee8cc1Swenshuai.xi     // ES buffer
2668*53ee8cc1Swenshuai.xi     u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
2669*53ee8cc1Swenshuai.xi 
2670*53ee8cc1Swenshuai.xi     if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
2671*53ee8cc1Swenshuai.xi     {
2672*53ee8cc1Swenshuai.xi         u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
2673*53ee8cc1Swenshuai.xi     }
2674*53ee8cc1Swenshuai.xi 
2675*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("ESB start addr=%lx, len=%lx\n", u32StAddr, pCtrl->MemMap.u32BitstreamBufSize);
2676*53ee8cc1Swenshuai.xi 
2677*53ee8cc1Swenshuai.xi     if (0 == HAL_VPU_EX_GetTaskId(u32Id))
2678*53ee8cc1Swenshuai.xi     {
2679*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
2680*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
2681*53ee8cc1Swenshuai.xi 
2682*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2683*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2684*53ee8cc1Swenshuai.xi     }
2685*53ee8cc1Swenshuai.xi     else
2686*53ee8cc1Swenshuai.xi     {
2687*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2(u32RB), HVD_LWORD(u32StAddr >> 3));
2688*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2(u32RB), HVD_HWORD(u32StAddr >> 3));
2689*53ee8cc1Swenshuai.xi 
2690*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2691*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
2692*53ee8cc1Swenshuai.xi     }
2693*53ee8cc1Swenshuai.xi }
2694*53ee8cc1Swenshuai.xi #endif
2695*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESLevel(MS_U32 u32Id)2696*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESLevel(MS_U32 u32Id)
2697*53ee8cc1Swenshuai.xi {
2698*53ee8cc1Swenshuai.xi     MS_U32 u32Wptr = 0;
2699*53ee8cc1Swenshuai.xi     MS_U32 u32Rptr = 0;
2700*53ee8cc1Swenshuai.xi     MS_U32 u32CurMBX = 0;
2701*53ee8cc1Swenshuai.xi     MS_U32 u32ESsize = 0;
2702*53ee8cc1Swenshuai.xi     MS_U32 u32Ret = E_HVD_ESB_LEVEL_NORMAL;
2703*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2704*53ee8cc1Swenshuai.xi 
2705*53ee8cc1Swenshuai.xi     u32Wptr = _HVD_EX_GetESWritePtr(u32Id);
2706*53ee8cc1Swenshuai.xi     u32Rptr = _HVD_EX_GetESReadPtr(u32Id, FALSE);
2707*53ee8cc1Swenshuai.xi     u32ESsize = pCtrl->MemMap.u32BitstreamBufSize;
2708*53ee8cc1Swenshuai.xi 
2709*53ee8cc1Swenshuai.xi     if (u32Rptr >= u32Wptr)
2710*53ee8cc1Swenshuai.xi     {
2711*53ee8cc1Swenshuai.xi         u32CurMBX = u32Rptr - u32Wptr;
2712*53ee8cc1Swenshuai.xi     }
2713*53ee8cc1Swenshuai.xi     else
2714*53ee8cc1Swenshuai.xi     {
2715*53ee8cc1Swenshuai.xi         u32CurMBX = u32ESsize - (u32Wptr - u32Rptr);
2716*53ee8cc1Swenshuai.xi     }
2717*53ee8cc1Swenshuai.xi 
2718*53ee8cc1Swenshuai.xi     if (u32CurMBX == 0)
2719*53ee8cc1Swenshuai.xi     {
2720*53ee8cc1Swenshuai.xi         u32Ret = E_HVD_ESB_LEVEL_UNDER;
2721*53ee8cc1Swenshuai.xi     }
2722*53ee8cc1Swenshuai.xi     else if (u32CurMBX < HVD_FW_AVC_ES_OVER_THRESHOLD)
2723*53ee8cc1Swenshuai.xi     {
2724*53ee8cc1Swenshuai.xi         u32Ret = E_HVD_ESB_LEVEL_OVER;
2725*53ee8cc1Swenshuai.xi     }
2726*53ee8cc1Swenshuai.xi     else
2727*53ee8cc1Swenshuai.xi     {
2728*53ee8cc1Swenshuai.xi         u32CurMBX = u32ESsize - u32CurMBX;
2729*53ee8cc1Swenshuai.xi         if (u32CurMBX < HVD_FW_AVC_ES_UNDER_THRESHOLD)
2730*53ee8cc1Swenshuai.xi         {
2731*53ee8cc1Swenshuai.xi             u32Ret = E_HVD_ESB_LEVEL_UNDER;
2732*53ee8cc1Swenshuai.xi         }
2733*53ee8cc1Swenshuai.xi     }
2734*53ee8cc1Swenshuai.xi 
2735*53ee8cc1Swenshuai.xi     return u32Ret;
2736*53ee8cc1Swenshuai.xi }
2737*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESQuantity(MS_U32 u32Id)2738*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESQuantity(MS_U32 u32Id)
2739*53ee8cc1Swenshuai.xi {
2740*53ee8cc1Swenshuai.xi     MS_U32 u32Wptr      = 0;
2741*53ee8cc1Swenshuai.xi     MS_U32 u32Rptr      = 0;
2742*53ee8cc1Swenshuai.xi     MS_U32 u32ESsize    = 0;
2743*53ee8cc1Swenshuai.xi     MS_U32 u32Ret       = 0;
2744*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2745*53ee8cc1Swenshuai.xi 
2746*53ee8cc1Swenshuai.xi     u32Wptr = _HVD_EX_GetESWritePtr(u32Id);
2747*53ee8cc1Swenshuai.xi     u32Rptr = _HVD_EX_GetESReadPtr(u32Id, FALSE);
2748*53ee8cc1Swenshuai.xi     u32ESsize = pCtrl->MemMap.u32BitstreamBufSize;
2749*53ee8cc1Swenshuai.xi 
2750*53ee8cc1Swenshuai.xi 
2751*53ee8cc1Swenshuai.xi     if(u32Wptr >= u32Rptr)
2752*53ee8cc1Swenshuai.xi     {
2753*53ee8cc1Swenshuai.xi         u32Ret = u32Wptr - u32Rptr;
2754*53ee8cc1Swenshuai.xi     }
2755*53ee8cc1Swenshuai.xi     else
2756*53ee8cc1Swenshuai.xi     {
2757*53ee8cc1Swenshuai.xi         u32Ret = u32ESsize - u32Rptr + u32Wptr;
2758*53ee8cc1Swenshuai.xi     }
2759*53ee8cc1Swenshuai.xi     //printf("ES Quantity <0x%lx> W:0x%lx, R:0x%lx, Q:0x%lx.\n",u32Id,u32Wptr,u32Rptr,u32Ret);
2760*53ee8cc1Swenshuai.xi     return u32Ret;
2761*53ee8cc1Swenshuai.xi }
2762*53ee8cc1Swenshuai.xi 
2763*53ee8cc1Swenshuai.xi #if 0//(HVD_ENABLE_IQMEM)
2764*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IQMem_Init(MS_U32 u32Id)
2765*53ee8cc1Swenshuai.xi {
2766*53ee8cc1Swenshuai.xi 
2767*53ee8cc1Swenshuai.xi     MS_U32 u32Timeout = 20000;
2768*53ee8cc1Swenshuai.xi 
2769*53ee8cc1Swenshuai.xi     if (HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_IQMEM_CTRL) == E_HVD_IQMEM_INIT_NONE)
2770*53ee8cc1Swenshuai.xi     {
2771*53ee8cc1Swenshuai.xi 
2772*53ee8cc1Swenshuai.xi         HAL_VPU_EX_IQMemSetDAMode(TRUE);
2773*53ee8cc1Swenshuai.xi 
2774*53ee8cc1Swenshuai.xi         HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_FW_IQMEM_CTRL, E_HVD_IQMEM_INIT_LOADING);
2775*53ee8cc1Swenshuai.xi 
2776*53ee8cc1Swenshuai.xi 
2777*53ee8cc1Swenshuai.xi         while (u32Timeout)
2778*53ee8cc1Swenshuai.xi         {
2779*53ee8cc1Swenshuai.xi 
2780*53ee8cc1Swenshuai.xi             if (HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_IQMEM_CTRL) == E_HVD_IQMEM_INIT_LOADED)
2781*53ee8cc1Swenshuai.xi             {
2782*53ee8cc1Swenshuai.xi                 break;
2783*53ee8cc1Swenshuai.xi             }
2784*53ee8cc1Swenshuai.xi             u32Timeout--;
2785*53ee8cc1Swenshuai.xi             HVD_Delay_ms(1);
2786*53ee8cc1Swenshuai.xi         }
2787*53ee8cc1Swenshuai.xi 
2788*53ee8cc1Swenshuai.xi         HAL_VPU_EX_IQMemSetDAMode(FALSE);
2789*53ee8cc1Swenshuai.xi 
2790*53ee8cc1Swenshuai.xi         HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_FW_IQMEM_CTRL, E_HVD_IQMEM_INIT_FINISH);
2791*53ee8cc1Swenshuai.xi 
2792*53ee8cc1Swenshuai.xi         if (u32Timeout==0)
2793*53ee8cc1Swenshuai.xi         {
2794*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("Wait E_HVD_IQMEM_INIT_LOADED timeout !!\n");
2795*53ee8cc1Swenshuai.xi             return FALSE;
2796*53ee8cc1Swenshuai.xi         }
2797*53ee8cc1Swenshuai.xi 
2798*53ee8cc1Swenshuai.xi 
2799*53ee8cc1Swenshuai.xi     }
2800*53ee8cc1Swenshuai.xi     return TRUE;
2801*53ee8cc1Swenshuai.xi }
2802*53ee8cc1Swenshuai.xi 
2803*53ee8cc1Swenshuai.xi #endif
2804*53ee8cc1Swenshuai.xi 
2805*53ee8cc1Swenshuai.xi #ifdef VDEC3
_HVD_EX_SetRegCPU(MS_U32 u32Id,MS_BOOL bFWdecideFB)2806*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetRegCPU(MS_U32 u32Id, MS_BOOL bFWdecideFB)
2807*53ee8cc1Swenshuai.xi #else
2808*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetRegCPU(MS_U32 u32Id)
2809*53ee8cc1Swenshuai.xi #endif
2810*53ee8cc1Swenshuai.xi {
2811*53ee8cc1Swenshuai.xi     MS_U32 u32FirmVer = 0;
2812*53ee8cc1Swenshuai.xi     MS_U32 u32Timeout = 20000;
2813*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2814*53ee8cc1Swenshuai.xi 
2815*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("HVD HW ver id: 0x%04x\n", HAL_HVD_EX_GetHWVersionID());
2816*53ee8cc1Swenshuai.xi 
2817*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
2818*53ee8cc1Swenshuai.xi     HVD_EX_MSG_MUST("HVD Time Measure:%d (%s %d) \n", HVD_GetSysTime_ms() - pHVDDrvContext->u32InitSysTimeBase, __FUNCTION__, __LINE__);
2819*53ee8cc1Swenshuai.xi #endif
2820*53ee8cc1Swenshuai.xi 
2821*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetFWReload(!pCtrl->bTurboFWMode);
2822*53ee8cc1Swenshuai.xi 
2823*53ee8cc1Swenshuai.xi     VPU_EX_FWCodeCfg    fwCfg;
2824*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo     taskInfo;
2825*53ee8cc1Swenshuai.xi     VPU_EX_VLCTblCfg    vlcCfg;
2826*53ee8cc1Swenshuai.xi #ifdef VDEC3
2827*53ee8cc1Swenshuai.xi     VPU_EX_FBCfg        fbCfg;
2828*53ee8cc1Swenshuai.xi #endif
2829*53ee8cc1Swenshuai.xi     VPU_EX_NDecInitPara nDecInitPara;
2830*53ee8cc1Swenshuai.xi 
2831*53ee8cc1Swenshuai.xi     memset(&fwCfg,          0, sizeof(VPU_EX_FWCodeCfg));
2832*53ee8cc1Swenshuai.xi     memset(&taskInfo,       0, sizeof(VPU_EX_TaskInfo));
2833*53ee8cc1Swenshuai.xi     memset(&vlcCfg,         0, sizeof(VPU_EX_VLCTblCfg));
2834*53ee8cc1Swenshuai.xi     memset(&nDecInitPara,   0, sizeof(VPU_EX_NDecInitPara));
2835*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
2836*53ee8cc1Swenshuai.xi     nDecInitPara.pVLCCfg        = NULL;
2837*53ee8cc1Swenshuai.xi #else
2838*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) //rm
2839*53ee8cc1Swenshuai.xi     {
2840*53ee8cc1Swenshuai.xi         vlcCfg.u32DstAddr           = MsOS_PA2KSEG0(pCtrl->MemMap.u32FrameBufAddr + pHVDHalContext->u32RV_VLCTableAddr);
2841*53ee8cc1Swenshuai.xi         vlcCfg.u32BinAddr           = pCtrl->MemMap.u32VLCBinaryVAddr;
2842*53ee8cc1Swenshuai.xi         vlcCfg.u32BinSize           = pCtrl->MemMap.u32VLCBinarySize;
2843*53ee8cc1Swenshuai.xi         vlcCfg.u32FrameBufAddr      = pCtrl->MemMap.u32FrameBufVAddr;
2844*53ee8cc1Swenshuai.xi         vlcCfg.u32VLCTableOffset    = pHVDHalContext->u32RV_VLCTableAddr;
2845*53ee8cc1Swenshuai.xi         nDecInitPara.pVLCCfg        = &vlcCfg;
2846*53ee8cc1Swenshuai.xi     }
2847*53ee8cc1Swenshuai.xi #endif
2848*53ee8cc1Swenshuai.xi     nDecInitPara.pFWCodeCfg = &fwCfg;
2849*53ee8cc1Swenshuai.xi     nDecInitPara.pTaskInfo  = &taskInfo;
2850*53ee8cc1Swenshuai.xi #ifdef VDEC3
2851*53ee8cc1Swenshuai.xi     fbCfg.u32FrameBufAddr = pCtrl->MemMap.u32FrameBufAddr;
2852*53ee8cc1Swenshuai.xi     fbCfg.u32FrameBufSize = pCtrl->MemMap.u32FrameBufSize;
2853*53ee8cc1Swenshuai.xi 
2854*53ee8cc1Swenshuai.xi     if (fbCfg.u32FrameBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
2855*53ee8cc1Swenshuai.xi     {
2856*53ee8cc1Swenshuai.xi         fbCfg.u32FrameBufAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
2857*53ee8cc1Swenshuai.xi     }
2858*53ee8cc1Swenshuai.xi 
2859*53ee8cc1Swenshuai.xi     nDecInitPara.pFBCfg = &fbCfg;
2860*53ee8cc1Swenshuai.xi #endif
2861*53ee8cc1Swenshuai.xi 
2862*53ee8cc1Swenshuai.xi     fwCfg.u8SrcType  = pCtrl->MemMap.eFWSourceType;
2863*53ee8cc1Swenshuai.xi     fwCfg.u32DstAddr = pCtrl->MemMap.u32CodeBufVAddr;
2864*53ee8cc1Swenshuai.xi     fwCfg.u32DstSize = pCtrl->MemMap.u32CodeBufSize;
2865*53ee8cc1Swenshuai.xi     fwCfg.u32BinAddr = pCtrl->MemMap.u32FWBinaryVAddr;
2866*53ee8cc1Swenshuai.xi     fwCfg.u32BinSize = pCtrl->MemMap.u32FWBinarySize;
2867*53ee8cc1Swenshuai.xi 
2868*53ee8cc1Swenshuai.xi     taskInfo.u32Id = u32Id;
2869*53ee8cc1Swenshuai.xi 
2870*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
2871*53ee8cc1Swenshuai.xi     {
2872*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_HVD; //E_VPU_EX_DECODER_MVC;
2873*53ee8cc1Swenshuai.xi     }
2874*53ee8cc1Swenshuai.xi #ifdef VDEC3
2875*53ee8cc1Swenshuai.xi     else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC ||
2876*53ee8cc1Swenshuai.xi         (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC_DV)
2877*53ee8cc1Swenshuai.xi     {
2878*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_EVD;
2879*53ee8cc1Swenshuai.xi     }
2880*53ee8cc1Swenshuai.xi     #if SUPPORT_MSVP9
2881*53ee8cc1Swenshuai.xi     else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
2882*53ee8cc1Swenshuai.xi     {
2883*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_EVD;
2884*53ee8cc1Swenshuai.xi     }
2885*53ee8cc1Swenshuai.xi     #endif
2886*53ee8cc1Swenshuai.xi     #if SUPPORT_G2VP9
2887*53ee8cc1Swenshuai.xi     else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
2888*53ee8cc1Swenshuai.xi     {
2889*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_G2VP9;
2890*53ee8cc1Swenshuai.xi     }
2891*53ee8cc1Swenshuai.xi     #endif
2892*53ee8cc1Swenshuai.xi #endif
2893*53ee8cc1Swenshuai.xi     else
2894*53ee8cc1Swenshuai.xi     {
2895*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_HVD;
2896*53ee8cc1Swenshuai.xi     }
2897*53ee8cc1Swenshuai.xi 
2898*53ee8cc1Swenshuai.xi     taskInfo.eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
2899*53ee8cc1Swenshuai.xi 
2900*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
2901*53ee8cc1Swenshuai.xi     {
2902*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_FILE;
2903*53ee8cc1Swenshuai.xi     }
2904*53ee8cc1Swenshuai.xi     else
2905*53ee8cc1Swenshuai.xi     {
2906*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_TSP;
2907*53ee8cc1Swenshuai.xi     }
2908*53ee8cc1Swenshuai.xi     taskInfo.u32HeapSize = HVD_DRAM_SIZE;
2909*53ee8cc1Swenshuai.xi 
2910*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
2911*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC ||
2912*53ee8cc1Swenshuai.xi         (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9 )
2913*53ee8cc1Swenshuai.xi         taskInfo.u32HeapSize = EVD_DRAM_SIZE;
2914*53ee8cc1Swenshuai.xi #endif
2915*53ee8cc1Swenshuai.xi 
2916*53ee8cc1Swenshuai.xi     if(TRUE == HVD_EX_GetRstFlag())
2917*53ee8cc1Swenshuai.xi     {
2918*53ee8cc1Swenshuai.xi         //Delete task for Rst
2919*53ee8cc1Swenshuai.xi         if(!HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara))
2920*53ee8cc1Swenshuai.xi         {
2921*53ee8cc1Swenshuai.xi            HVD_EX_MSG_ERR("HAL_VPU_EX_TaskDelete fail\n");
2922*53ee8cc1Swenshuai.xi         }
2923*53ee8cc1Swenshuai.xi         HVD_EX_SetRstFlag(FALSE);
2924*53ee8cc1Swenshuai.xi     }
2925*53ee8cc1Swenshuai.xi 
2926*53ee8cc1Swenshuai.xi     #if 0//(HVD_ENABLE_IQMEM)
2927*53ee8cc1Swenshuai.xi     HAL_HVD_EX_SetData(u32Id, E_HVD_SDATA_FW_IQMEM_ENABLE_IF_SUPPORT, (MS_U32)1);
2928*53ee8cc1Swenshuai.xi     #endif
2929*53ee8cc1Swenshuai.xi 
2930*53ee8cc1Swenshuai.xi #ifdef VDEC3
2931*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_TaskCreate(u32Id, &nDecInitPara, bFWdecideFB, pCtrl->u32BBUId))
2932*53ee8cc1Swenshuai.xi #else
2933*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_TaskCreate(u32Id, &nDecInitPara))
2934*53ee8cc1Swenshuai.xi #endif
2935*53ee8cc1Swenshuai.xi     {
2936*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Task create fail!\n");
2937*53ee8cc1Swenshuai.xi 
2938*53ee8cc1Swenshuai.xi         return FALSE;
2939*53ee8cc1Swenshuai.xi     }
2940*53ee8cc1Swenshuai.xi 
2941*53ee8cc1Swenshuai.xi     while (u32Timeout)
2942*53ee8cc1Swenshuai.xi     {
2943*53ee8cc1Swenshuai.xi         u32FirmVer = HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_INIT_DONE);
2944*53ee8cc1Swenshuai.xi 
2945*53ee8cc1Swenshuai.xi         if (u32FirmVer != 0)
2946*53ee8cc1Swenshuai.xi         {
2947*53ee8cc1Swenshuai.xi             u32FirmVer = HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_VERSION_ID);
2948*53ee8cc1Swenshuai.xi             break;
2949*53ee8cc1Swenshuai.xi         }
2950*53ee8cc1Swenshuai.xi         u32Timeout--;
2951*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
2952*53ee8cc1Swenshuai.xi     }
2953*53ee8cc1Swenshuai.xi 
2954*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
2955*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
2956*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2957*53ee8cc1Swenshuai.xi 
2958*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) //rm
2959*53ee8cc1Swenshuai.xi     {
2960*53ee8cc1Swenshuai.xi         if(pShm->u32RM_VLCTableAddr == 0) {
2961*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("[VDEC3_FB] Error!!!RM_VLCTableAddr is not ready\n");
2962*53ee8cc1Swenshuai.xi         }
2963*53ee8cc1Swenshuai.xi         else
2964*53ee8cc1Swenshuai.xi         {
2965*53ee8cc1Swenshuai.xi             vlcCfg.u32DstAddr           = MsOS_PA2KSEG1(MsOS_VA2PA(nDecInitPara.pFWCodeCfg->u32DstAddr + pShm->u32RM_VLCTableAddr));
2966*53ee8cc1Swenshuai.xi             vlcCfg.u32BinAddr           = pCtrl->MemMap.u32VLCBinaryVAddr;
2967*53ee8cc1Swenshuai.xi             vlcCfg.u32BinSize           = pCtrl->MemMap.u32VLCBinarySize;
2968*53ee8cc1Swenshuai.xi             vlcCfg.u32FrameBufAddr      = pCtrl->MemMap.u32FrameBufVAddr; //this is frame buffer address is decided by player. In VDEC3_FB path, this variable could be zero or the start address of overall Frame buffer.
2969*53ee8cc1Swenshuai.xi             vlcCfg.u32VLCTableOffset    = pShm->u32RM_VLCTableAddr; // offset from FW code  start address
2970*53ee8cc1Swenshuai.xi             nDecInitPara.pVLCCfg        = &vlcCfg;
2971*53ee8cc1Swenshuai.xi         }
2972*53ee8cc1Swenshuai.xi     }
2973*53ee8cc1Swenshuai.xi 
2974*53ee8cc1Swenshuai.xi     if (nDecInitPara.pVLCCfg)
2975*53ee8cc1Swenshuai.xi     {
2976*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[VDEC3_FB] Ready to load VLC Table DstAddr=0x%x FrameBufAddr=0x%x VLCTableOffset=0x%x\n", (unsigned int)vlcCfg.u32DstAddr, (unsigned int)vlcCfg.u32FrameBufAddr, (unsigned int)vlcCfg.u32VLCTableOffset);
2977*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_LoadVLCTable(nDecInitPara.pVLCCfg, nDecInitPara.pFWCodeCfg->u8SrcType))
2978*53ee8cc1Swenshuai.xi         {
2979*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("[VDEC3_FB] Error!!!Load VLC Table fail!\n");
2980*53ee8cc1Swenshuai.xi             return FALSE;
2981*53ee8cc1Swenshuai.xi         }
2982*53ee8cc1Swenshuai.xi     }
2983*53ee8cc1Swenshuai.xi #endif
2984*53ee8cc1Swenshuai.xi #endif
2985*53ee8cc1Swenshuai.xi     if (u32Timeout > 0)
2986*53ee8cc1Swenshuai.xi     {
2987*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2988*53ee8cc1Swenshuai.xi 
2989*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].bUsed = TRUE;
2990*53ee8cc1Swenshuai.xi 
2991*53ee8cc1Swenshuai.xi #ifdef VDEC3
2992*53ee8cc1Swenshuai.xi         switch (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)
2993*53ee8cc1Swenshuai.xi         {
2994*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_AVC:
2995*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_AVC;
2996*53ee8cc1Swenshuai.xi                 break;
2997*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_AVS:
2998*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_AVS;
2999*53ee8cc1Swenshuai.xi                 break;
3000*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_RM:
3001*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_RM;
3002*53ee8cc1Swenshuai.xi                 break;
3003*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_MVC:
3004*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_MVC;
3005*53ee8cc1Swenshuai.xi                 break;
3006*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_VP8:
3007*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_VP8;
3008*53ee8cc1Swenshuai.xi                 break;
3009*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_MJPEG:
3010*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_MJPEG;
3011*53ee8cc1Swenshuai.xi                 break;
3012*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_VP6:
3013*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_VP6;
3014*53ee8cc1Swenshuai.xi                 break;
3015*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_HEVC:
3016*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_HEVC;
3017*53ee8cc1Swenshuai.xi                 break;
3018*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_VP9:
3019*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_VP9;
3020*53ee8cc1Swenshuai.xi                 break;
3021*53ee8cc1Swenshuai.xi             case E_HVD_INIT_HW_HEVC_DV:
3022*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_HEVC_DV;
3023*53ee8cc1Swenshuai.xi                 break;
3024*53ee8cc1Swenshuai.xi             default:
3025*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32CodecType = E_HAL_HVD_NONE;
3026*53ee8cc1Swenshuai.xi                 break;
3027*53ee8cc1Swenshuai.xi         }
3028*53ee8cc1Swenshuai.xi #endif
3029*53ee8cc1Swenshuai.xi 
3030*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("FW version binary=0x%x, if=0x%x\n", u32FirmVer, (MS_U32) HVD_FW_VERSION);
3031*53ee8cc1Swenshuai.xi     }
3032*53ee8cc1Swenshuai.xi     else
3033*53ee8cc1Swenshuai.xi     {
3034*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Cannot get FW version !!0x%x 0x%lx \n", (MS_S16) _HVD_Read2Byte(HVD_REG_RESET),
3035*53ee8cc1Swenshuai.xi                     (unsigned long)HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_VERSION_ID));
3036*53ee8cc1Swenshuai.xi 
3037*53ee8cc1Swenshuai.xi         if (TRUE != HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara))
3038*53ee8cc1Swenshuai.xi         {
3039*53ee8cc1Swenshuai.xi            HVD_EX_MSG_ERR("Task delete fail!\n");
3040*53ee8cc1Swenshuai.xi         }
3041*53ee8cc1Swenshuai.xi 
3042*53ee8cc1Swenshuai.xi         return FALSE;
3043*53ee8cc1Swenshuai.xi     }
3044*53ee8cc1Swenshuai.xi 
3045*53ee8cc1Swenshuai.xi 
3046*53ee8cc1Swenshuai.xi 
3047*53ee8cc1Swenshuai.xi     #if 0//(HVD_ENABLE_IQMEM)
3048*53ee8cc1Swenshuai.xi 
3049*53ee8cc1Swenshuai.xi     if( HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_IS_IQMEM_SUPPORT))
3050*53ee8cc1Swenshuai.xi     {
3051*53ee8cc1Swenshuai.xi 
3052*53ee8cc1Swenshuai.xi         HAL_HVD_EX_IQMem_Init(u32Id);
3053*53ee8cc1Swenshuai.xi     }
3054*53ee8cc1Swenshuai.xi     else{
3055*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("not support IQMEM\n");
3056*53ee8cc1Swenshuai.xi     }
3057*53ee8cc1Swenshuai.xi     #endif
3058*53ee8cc1Swenshuai.xi 
3059*53ee8cc1Swenshuai.xi 
3060*53ee8cc1Swenshuai.xi 
3061*53ee8cc1Swenshuai.xi 
3062*53ee8cc1Swenshuai.xi 
3063*53ee8cc1Swenshuai.xi 
3064*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
3065*53ee8cc1Swenshuai.xi     HVD_EX_MSG_MUST("HVD Time Measure:%d (%s %d) \n", HVD_GetSysTime_ms() - pHVDDrvContext->u32InitSysTimeBase, __FUNCTION__, __LINE__);
3066*53ee8cc1Swenshuai.xi #endif
3067*53ee8cc1Swenshuai.xi 
3068*53ee8cc1Swenshuai.xi     return TRUE;
3069*53ee8cc1Swenshuai.xi }
3070*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPTSTableRptr(MS_U32 u32Id)3071*53ee8cc1Swenshuai.xi static MS_VIRT _HVD_EX_GetPTSTableRptr(MS_U32 u32Id)
3072*53ee8cc1Swenshuai.xi {
3073*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
3074*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3075*53ee8cc1Swenshuai.xi     if (pShm->u32PTStableRptrAddr & VPU_QMEM_BASE)
3076*53ee8cc1Swenshuai.xi     {
3077*53ee8cc1Swenshuai.xi         return HAL_VPU_EX_MemRead(pShm->u32PTStableRptrAddr);
3078*53ee8cc1Swenshuai.xi     }
3079*53ee8cc1Swenshuai.xi     else
3080*53ee8cc1Swenshuai.xi     {
3081*53ee8cc1Swenshuai.xi         //return *((MS_VIRT *) MsOS_PA2KSEG1((MS_PHY) pShm->u32PTStableRptrAddr + pCtrl->MemMap.u32CodeBufAddr));
3082*53ee8cc1Swenshuai.xi         return *((MS_U32 *) MsOS_PA2KSEG1((MS_PHY) pShm->u32PTStableRptrAddr + pCtrl->MemMap.u32CodeBufAddr));
3083*53ee8cc1Swenshuai.xi     }
3084*53ee8cc1Swenshuai.xi }
3085*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPTSTableWptr(MS_U32 u32Id)3086*53ee8cc1Swenshuai.xi static MS_VIRT _HVD_EX_GetPTSTableWptr(MS_U32 u32Id)
3087*53ee8cc1Swenshuai.xi {
3088*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
3089*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3090*53ee8cc1Swenshuai.xi 
3091*53ee8cc1Swenshuai.xi     if (pShm->u32PTStableWptrAddr & VPU_QMEM_BASE)
3092*53ee8cc1Swenshuai.xi     {
3093*53ee8cc1Swenshuai.xi         return HAL_VPU_EX_MemRead(pShm->u32PTStableWptrAddr);
3094*53ee8cc1Swenshuai.xi     }
3095*53ee8cc1Swenshuai.xi     else
3096*53ee8cc1Swenshuai.xi     {
3097*53ee8cc1Swenshuai.xi         //return *((MS_VIRT *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr));
3098*53ee8cc1Swenshuai.xi         return *((MS_U32 *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr));
3099*53ee8cc1Swenshuai.xi     }
3100*53ee8cc1Swenshuai.xi }
3101*53ee8cc1Swenshuai.xi 
_HVD_EX_SetPTSTableWptr(MS_U32 u32Id,MS_U32 u32Value)3102*53ee8cc1Swenshuai.xi static void _HVD_EX_SetPTSTableWptr(MS_U32 u32Id, MS_U32 u32Value)
3103*53ee8cc1Swenshuai.xi {
3104*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
3105*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3106*53ee8cc1Swenshuai.xi 
3107*53ee8cc1Swenshuai.xi     if (pShm->u32PTStableWptrAddr & VPU_QMEM_BASE)
3108*53ee8cc1Swenshuai.xi     {
3109*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_MemWrite(pShm->u32PTStableWptrAddr, u32Value))
3110*53ee8cc1Swenshuai.xi         {
3111*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("PTS table SRAM write failed\n");
3112*53ee8cc1Swenshuai.xi         }
3113*53ee8cc1Swenshuai.xi     }
3114*53ee8cc1Swenshuai.xi     else
3115*53ee8cc1Swenshuai.xi     {
3116*53ee8cc1Swenshuai.xi         //*((MS_VIRT *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr)) = u32Value;
3117*53ee8cc1Swenshuai.xi         *((MS_U32 *) MsOS_PA2KSEG1((MS_PHY)pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr)) = u32Value;
3118*53ee8cc1Swenshuai.xi     }
3119*53ee8cc1Swenshuai.xi }
3120*53ee8cc1Swenshuai.xi 
_HVD_EX_UpdatePTSTable(MS_U32 u32Id,HVD_BBU_Info * pInfo)3121*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdatePTSTable(MS_U32 u32Id, HVD_BBU_Info *pInfo)
3122*53ee8cc1Swenshuai.xi {
3123*53ee8cc1Swenshuai.xi     MS_VIRT u32PTSWptr = HVD_U32_MAX;
3124*53ee8cc1Swenshuai.xi     MS_VIRT u32PTSRptr = HVD_U32_MAX;
3125*53ee8cc1Swenshuai.xi     MS_VIRT u32DestAddr = 0;
3126*53ee8cc1Swenshuai.xi     HVD_PTS_Entry PTSEntry;
3127*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3128*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3129*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3130*53ee8cc1Swenshuai.xi 
3131*53ee8cc1Swenshuai.xi     // update R & W ptr
3132*53ee8cc1Swenshuai.xi     u32PTSRptr = _HVD_EX_GetPTSTableRptr(u32Id);
3133*53ee8cc1Swenshuai.xi 
3134*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("PTS table rptr:0x%lx, wptr=0x%lx\n", (unsigned long)u32PTSRptr, (unsigned long)_HVD_EX_GetPTSTableWptr(u32Id));
3135*53ee8cc1Swenshuai.xi 
3136*53ee8cc1Swenshuai.xi     if (u32PTSRptr >= MAX_PTS_TABLE_SIZE)
3137*53ee8cc1Swenshuai.xi     {
3138*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("PTS table Read Ptr(%lx) > max table size(%x) \n", (unsigned long)u32PTSRptr,
3139*53ee8cc1Swenshuai.xi                     (MS_U32) MAX_PTS_TABLE_SIZE);
3140*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
3141*53ee8cc1Swenshuai.xi     }
3142*53ee8cc1Swenshuai.xi 
3143*53ee8cc1Swenshuai.xi     // check queue is full or not
3144*53ee8cc1Swenshuai.xi     u32PTSWptr = pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr + 1;
3145*53ee8cc1Swenshuai.xi     u32PTSWptr %= MAX_PTS_TABLE_SIZE;
3146*53ee8cc1Swenshuai.xi 
3147*53ee8cc1Swenshuai.xi     if (u32PTSWptr == u32PTSRptr)
3148*53ee8cc1Swenshuai.xi     {
3149*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("PTS table full. Read Ptr(%lx) == new Write ptr(%lx) ,Pre Wptr(%lx) \n", (unsigned long)u32PTSRptr,
3150*53ee8cc1Swenshuai.xi                     (unsigned long)u32PTSWptr, (unsigned long)pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
3151*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
3152*53ee8cc1Swenshuai.xi     }
3153*53ee8cc1Swenshuai.xi 
3154*53ee8cc1Swenshuai.xi     // add one PTS entry
3155*53ee8cc1Swenshuai.xi     PTSEntry.u32ByteCnt = pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt & HVD_BYTE_COUNT_MASK;
3156*53ee8cc1Swenshuai.xi     PTSEntry.u32ID_L = pInfo->u32ID_L;
3157*53ee8cc1Swenshuai.xi     PTSEntry.u32ID_H = pInfo->u32ID_H;
3158*53ee8cc1Swenshuai.xi     PTSEntry.u32PTS = pInfo->u32TimeStamp;
3159*53ee8cc1Swenshuai.xi 
3160*53ee8cc1Swenshuai.xi     u32DestAddr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + (MS_PHY)pShm->u32HVD_PTS_TABLE_ST_OFFSET + (pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr * sizeof(HVD_PTS_Entry)));
3161*53ee8cc1Swenshuai.xi 
3162*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("PTS entry dst addr=0x%lx\n", (unsigned long)MsOS_VA2PA(u32DestAddr));
3163*53ee8cc1Swenshuai.xi 
3164*53ee8cc1Swenshuai.xi     HVD_memcpy((void *) u32DestAddr, &PTSEntry, sizeof(HVD_PTS_Entry));
3165*53ee8cc1Swenshuai.xi 
3166*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
3167*53ee8cc1Swenshuai.xi 
3168*53ee8cc1Swenshuai.xi     // update Write ptr
3169*53ee8cc1Swenshuai.xi     _HVD_EX_SetPTSTableWptr(u32Id, u32PTSWptr);
3170*53ee8cc1Swenshuai.xi 
3171*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = u32PTSWptr;
3172*53ee8cc1Swenshuai.xi 
3173*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
3174*53ee8cc1Swenshuai.xi }
3175*53ee8cc1Swenshuai.xi 
_HVD_EX_UpdateESWptr(MS_U32 u32Id,MS_U32 u32NalOffset,MS_U32 u32NalLen)3176*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen)
3177*53ee8cc1Swenshuai.xi {
3178*53ee8cc1Swenshuai.xi     //---------------------------------------------------
3179*53ee8cc1Swenshuai.xi     // item format in nal table:
3180*53ee8cc1Swenshuai.xi     // reserved |borken| u32NalOffset | u32NalLen
3181*53ee8cc1Swenshuai.xi     //    13 bits    |1bit     |  29 bits           | 21 bits   (total 8 bytes)
3182*53ee8cc1Swenshuai.xi     //---------------------------------------------------
3183*53ee8cc1Swenshuai.xi     MS_VIRT u32Adr = 0;
3184*53ee8cc1Swenshuai.xi     MS_U32 u32BBUNewWptr = 0;
3185*53ee8cc1Swenshuai.xi     MS_U8 item[8];
3186*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3187*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3188*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3189*53ee8cc1Swenshuai.xi     MS_PHY u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR;
3190*53ee8cc1Swenshuai.xi 
3191*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
3192*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
3193*53ee8cc1Swenshuai.xi     {
3194*53ee8cc1Swenshuai.xi         // if MVC_BBU_ADDR and HVD_BBU_ADDR are different, we need to add MVC_BBU_DRAM_ST_ADDR and MVC_BBU2_DRAM_ST_ADDR in share memory
3195*53ee8cc1Swenshuai.xi         u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR; //pShm->u32MVC_BBU_DRAM_ST_ADDR;
3196*53ee8cc1Swenshuai.xi         if(E_VDEC_EX_SUB_VIEW  == HAL_HVD_EX_GetView(u32Id))
3197*53ee8cc1Swenshuai.xi         {
3198*53ee8cc1Swenshuai.xi             u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU2_DRAM_ST_ADDR;  //pShm->u32MVC_BBU2_DRAM_ST_ADDR;
3199*53ee8cc1Swenshuai.xi         }
3200*53ee8cc1Swenshuai.xi     }
3201*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
3202*53ee8cc1Swenshuai.xi 
3203*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3204*53ee8cc1Swenshuai.xi     {
3205*53ee8cc1Swenshuai.xi         u32BBUNewWptr = pHVDHalContext->u32VP8BBUWptr;
3206*53ee8cc1Swenshuai.xi     }
3207*53ee8cc1Swenshuai.xi     else
3208*53ee8cc1Swenshuai.xi     {
3209*53ee8cc1Swenshuai.xi         u32BBUNewWptr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
3210*53ee8cc1Swenshuai.xi     }
3211*53ee8cc1Swenshuai.xi     u32BBUNewWptr++;
3212*53ee8cc1Swenshuai.xi     u32BBUNewWptr %= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
3213*53ee8cc1Swenshuai.xi 
3214*53ee8cc1Swenshuai.xi     // prepare nal entry
3215*53ee8cc1Swenshuai.xi 
3216*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) ||
3217*53ee8cc1Swenshuai.xi         E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3218*53ee8cc1Swenshuai.xi     {
3219*53ee8cc1Swenshuai.xi         // NAL len 22 bits  , HEVC level5 constrain
3220*53ee8cc1Swenshuai.xi         item[0] = u32NalLen & 0xff;
3221*53ee8cc1Swenshuai.xi         item[1] = (u32NalLen >> 8) & 0xff;
3222*53ee8cc1Swenshuai.xi         item[2] = ((u32NalLen >> 16) & 0x3f) | ((u32NalOffset << 6) & 0xc0);
3223*53ee8cc1Swenshuai.xi         item[3] = (u32NalOffset >> 2) & 0xff;
3224*53ee8cc1Swenshuai.xi         item[4] = (u32NalOffset >> 10) & 0xff;
3225*53ee8cc1Swenshuai.xi         item[5] = (u32NalOffset >> 18) & 0xff;
3226*53ee8cc1Swenshuai.xi         item[6] = (u32NalOffset >> 26) & 0x0f;        //including broken bit
3227*53ee8cc1Swenshuai.xi         item[7] = 0;
3228*53ee8cc1Swenshuai.xi     }
3229*53ee8cc1Swenshuai.xi     else
3230*53ee8cc1Swenshuai.xi     {
3231*53ee8cc1Swenshuai.xi         item[0] = u32NalLen & 0xff;
3232*53ee8cc1Swenshuai.xi         item[1] = (u32NalLen >> 8) & 0xff;
3233*53ee8cc1Swenshuai.xi         item[2] = ((u32NalLen >> 16) & 0x1f) | ((u32NalOffset << 5) & 0xe0);
3234*53ee8cc1Swenshuai.xi         item[3] = (u32NalOffset >> 3) & 0xff;
3235*53ee8cc1Swenshuai.xi         item[4] = (u32NalOffset >> 11) & 0xff;
3236*53ee8cc1Swenshuai.xi         item[5] = (u32NalOffset >> 19) & 0xff;
3237*53ee8cc1Swenshuai.xi         item[6] = (u32NalOffset >> 27) & 0x07;        //including broken bit
3238*53ee8cc1Swenshuai.xi         item[7] = 0;
3239*53ee8cc1Swenshuai.xi     }
3240*53ee8cc1Swenshuai.xi 
3241*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3242*53ee8cc1Swenshuai.xi     {
3243*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR + (pHVDHalContext->u32VP8BBUWptr << 3));
3244*53ee8cc1Swenshuai.xi     }
3245*53ee8cc1Swenshuai.xi     else
3246*53ee8cc1Swenshuai.xi     {
3247*53ee8cc1Swenshuai.xi         // add nal entry
3248*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR + (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr << 3));
3249*53ee8cc1Swenshuai.xi     }
3250*53ee8cc1Swenshuai.xi 
3251*53ee8cc1Swenshuai.xi     HVD_memcpy((void *) u32Adr, (void *) item, 8);
3252*53ee8cc1Swenshuai.xi 
3253*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
3254*53ee8cc1Swenshuai.xi 
3255*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("addr=0x%lx, bbu wptr=0x%x\n", (unsigned long)MsOS_VA2PA(u32Adr), pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr);
3256*53ee8cc1Swenshuai.xi 
3257*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3258*53ee8cc1Swenshuai.xi     {
3259*53ee8cc1Swenshuai.xi         pHVDHalContext->u32VP8BBUWptr = u32BBUNewWptr;
3260*53ee8cc1Swenshuai.xi     }
3261*53ee8cc1Swenshuai.xi     else
3262*53ee8cc1Swenshuai.xi     {
3263*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr = u32BBUNewWptr;
3264*53ee8cc1Swenshuai.xi     }
3265*53ee8cc1Swenshuai.xi 
3266*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
3267*53ee8cc1Swenshuai.xi }
3268*53ee8cc1Swenshuai.xi 
_HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id,MS_U32 u32NalOffset,MS_U32 u32NalLen,MS_U32 u32NalOffset2,MS_U32 u32NalLen2)3269*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen, MS_U32 u32NalOffset2, MS_U32 u32NalLen2)
3270*53ee8cc1Swenshuai.xi {
3271*53ee8cc1Swenshuai.xi     MS_U8 item[8];
3272*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3273*53ee8cc1Swenshuai.xi     MS_VIRT u32Adr = 0;
3274*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3275*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3276*53ee8cc1Swenshuai.xi     MS_PHY u32VP8_BBU_DRAM_ST_ADDR_BS4 = pShm->u32HVD_BBU2_DRAM_ST_ADDR;
3277*53ee8cc1Swenshuai.xi 
3278*53ee8cc1Swenshuai.xi     /*
3279*53ee8cc1Swenshuai.xi     printf("nal2 offset=0x%x, len=0x%x\n",
3280*53ee8cc1Swenshuai.xi         u32NalOffset2, u32NalLen2);
3281*53ee8cc1Swenshuai.xi     */
3282*53ee8cc1Swenshuai.xi 
3283*53ee8cc1Swenshuai.xi     item[0] = u32NalLen2 & 0xff;
3284*53ee8cc1Swenshuai.xi     item[1] = (u32NalLen2 >> 8) & 0xff;
3285*53ee8cc1Swenshuai.xi     item[2] = ((u32NalLen2 >> 16) & 0x1f) | ((u32NalOffset2 << 5) & 0xe0);
3286*53ee8cc1Swenshuai.xi     item[3] = (u32NalOffset2 >> 3) & 0xff;
3287*53ee8cc1Swenshuai.xi     item[4] = (u32NalOffset2 >> 11) & 0xff;
3288*53ee8cc1Swenshuai.xi     item[5] = (u32NalOffset2 >> 19) & 0xff;
3289*53ee8cc1Swenshuai.xi     item[6] = (u32NalOffset2 >> 27) & 0x07;
3290*53ee8cc1Swenshuai.xi     item[7] = 0;
3291*53ee8cc1Swenshuai.xi 
3292*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3293*53ee8cc1Swenshuai.xi     {
3294*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS4 + (pHVDHalContext->u32VP8BBUWptr << 3));
3295*53ee8cc1Swenshuai.xi     }
3296*53ee8cc1Swenshuai.xi     else
3297*53ee8cc1Swenshuai.xi     {
3298*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS4 + (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr << 3));
3299*53ee8cc1Swenshuai.xi     }
3300*53ee8cc1Swenshuai.xi 
3301*53ee8cc1Swenshuai.xi     HVD_memcpy((void *) u32Adr, (void *) item, 8);
3302*53ee8cc1Swenshuai.xi 
3303*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
3304*53ee8cc1Swenshuai.xi 
3305*53ee8cc1Swenshuai.xi     return _HVD_EX_UpdateESWptr(u32Id, u32NalOffset, u32NalLen);
3306*53ee8cc1Swenshuai.xi }
3307*53ee8cc1Swenshuai.xi 
_HVD_EX_GetVUIDispInfo(MS_U32 u32Id)3308*53ee8cc1Swenshuai.xi static MS_VIRT _HVD_EX_GetVUIDispInfo(MS_U32 u32Id)
3309*53ee8cc1Swenshuai.xi {
3310*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3311*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3312*53ee8cc1Swenshuai.xi 
3313*53ee8cc1Swenshuai.xi     if( ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC) ||
3314*53ee8cc1Swenshuai.xi         ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC) ||
3315*53ee8cc1Swenshuai.xi         ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC) )
3316*53ee8cc1Swenshuai.xi     {
3317*53ee8cc1Swenshuai.xi         MS_U16 i;
3318*53ee8cc1Swenshuai.xi         MS_PHY u32VUIAddr;
3319*53ee8cc1Swenshuai.xi         MS_U32 *pData = (MS_U32 *) &(pHVDHalContext->g_hvd_VUIINFO);
3320*53ee8cc1Swenshuai.xi 
3321*53ee8cc1Swenshuai.xi         HAL_HVD_EX_ReadMemory();
3322*53ee8cc1Swenshuai.xi         u32VUIAddr = pShm->u32AVC_VUIDispInfo_Addr;
3323*53ee8cc1Swenshuai.xi 
3324*53ee8cc1Swenshuai.xi         for (i = 0; i < sizeof(HVD_AVC_VUI_DISP_INFO); i += 4)
3325*53ee8cc1Swenshuai.xi         {
3326*53ee8cc1Swenshuai.xi             if (pShm->u32AVC_VUIDispInfo_Addr & VPU_QMEM_BASE)
3327*53ee8cc1Swenshuai.xi             {
3328*53ee8cc1Swenshuai.xi                 *pData = HAL_VPU_EX_MemRead(u32VUIAddr + i);
3329*53ee8cc1Swenshuai.xi             }
3330*53ee8cc1Swenshuai.xi             else
3331*53ee8cc1Swenshuai.xi             {
3332*53ee8cc1Swenshuai.xi                 *pData = *((MS_U32 *) MsOS_PA2KSEG1(u32VUIAddr + i + pCtrl->MemMap.u32CodeBufAddr));
3333*53ee8cc1Swenshuai.xi             }
3334*53ee8cc1Swenshuai.xi             pData++;
3335*53ee8cc1Swenshuai.xi         }
3336*53ee8cc1Swenshuai.xi     }
3337*53ee8cc1Swenshuai.xi     else
3338*53ee8cc1Swenshuai.xi     {
3339*53ee8cc1Swenshuai.xi         memset(&(pHVDHalContext->g_hvd_VUIINFO), 0, sizeof(HVD_AVC_VUI_DISP_INFO));
3340*53ee8cc1Swenshuai.xi     }
3341*53ee8cc1Swenshuai.xi 
3342*53ee8cc1Swenshuai.xi     return (MS_VIRT) &(pHVDHalContext->g_hvd_VUIINFO);
3343*53ee8cc1Swenshuai.xi }
3344*53ee8cc1Swenshuai.xi 
_HVD_EX_GetBBUQNumb(MS_U32 u32Id)3345*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetBBUQNumb(MS_U32 u32Id)
3346*53ee8cc1Swenshuai.xi {
3347*53ee8cc1Swenshuai.xi     MS_U32 u32ReadPtr = 0;
3348*53ee8cc1Swenshuai.xi     MS_U32 eRet = 0;
3349*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3350*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3351*53ee8cc1Swenshuai.xi 
3352*53ee8cc1Swenshuai.xi     u32ReadPtr = _HVD_EX_GetBBUReadptr(u32Id);
3353*53ee8cc1Swenshuai.xi     MS_U32 u32WritePtr = 0;
3354*53ee8cc1Swenshuai.xi 
3355*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3356*53ee8cc1Swenshuai.xi     {
3357*53ee8cc1Swenshuai.xi         u32WritePtr = pHVDHalContext->u32VP8BBUWptr;
3358*53ee8cc1Swenshuai.xi     }
3359*53ee8cc1Swenshuai.xi     else
3360*53ee8cc1Swenshuai.xi     {
3361*53ee8cc1Swenshuai.xi         u32WritePtr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
3362*53ee8cc1Swenshuai.xi     }
3363*53ee8cc1Swenshuai.xi 
3364*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("idx=%x, bbu rptr=%x, bbu wptr=%x\n", u8Idx, u32ReadPtr, u32WritePtr);
3365*53ee8cc1Swenshuai.xi 
3366*53ee8cc1Swenshuai.xi     if (u32WritePtr >= u32ReadPtr)
3367*53ee8cc1Swenshuai.xi     {
3368*53ee8cc1Swenshuai.xi         eRet = u32WritePtr - u32ReadPtr;
3369*53ee8cc1Swenshuai.xi     }
3370*53ee8cc1Swenshuai.xi     else
3371*53ee8cc1Swenshuai.xi     {
3372*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - (u32ReadPtr - u32WritePtr);
3373*53ee8cc1Swenshuai.xi     }
3374*53ee8cc1Swenshuai.xi 
3375*53ee8cc1Swenshuai.xi #if 0
3376*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr >= u32ReadPtr)
3377*53ee8cc1Swenshuai.xi     {
3378*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr - u32ReadPtr;
3379*53ee8cc1Swenshuai.xi     }
3380*53ee8cc1Swenshuai.xi     else
3381*53ee8cc1Swenshuai.xi     {
3382*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - (u32ReadPtr - pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr);
3383*53ee8cc1Swenshuai.xi     }
3384*53ee8cc1Swenshuai.xi 
3385*53ee8cc1Swenshuai.xi #endif
3386*53ee8cc1Swenshuai.xi     return eRet;
3387*53ee8cc1Swenshuai.xi }
3388*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPTSQNumb(MS_U32 u32Id)3389*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSQNumb(MS_U32 u32Id)
3390*53ee8cc1Swenshuai.xi {
3391*53ee8cc1Swenshuai.xi     MS_U32 u32ReadPtr = 0;
3392*53ee8cc1Swenshuai.xi     MS_U32 eRet = 0;
3393*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3394*53ee8cc1Swenshuai.xi 
3395*53ee8cc1Swenshuai.xi     u32ReadPtr = _HVD_EX_GetPTSTableRptr(u32Id);
3396*53ee8cc1Swenshuai.xi 
3397*53ee8cc1Swenshuai.xi     if (u32ReadPtr >= MAX_PTS_TABLE_SIZE)
3398*53ee8cc1Swenshuai.xi     {
3399*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("PTS table Read Ptr(%x) > max table size(%x) \n", u32ReadPtr,
3400*53ee8cc1Swenshuai.xi                     (MS_U32) MAX_PTS_TABLE_SIZE);
3401*53ee8cc1Swenshuai.xi         return 0;
3402*53ee8cc1Swenshuai.xi     }
3403*53ee8cc1Swenshuai.xi 
3404*53ee8cc1Swenshuai.xi     u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3405*53ee8cc1Swenshuai.xi 
3406*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr >= u32ReadPtr)
3407*53ee8cc1Swenshuai.xi     {
3408*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr - u32ReadPtr;
3409*53ee8cc1Swenshuai.xi     }
3410*53ee8cc1Swenshuai.xi     else
3411*53ee8cc1Swenshuai.xi     {
3412*53ee8cc1Swenshuai.xi         eRet = MAX_PTS_TABLE_SIZE - (u32ReadPtr - pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
3413*53ee8cc1Swenshuai.xi     }
3414*53ee8cc1Swenshuai.xi 
3415*53ee8cc1Swenshuai.xi     return eRet;
3416*53ee8cc1Swenshuai.xi }
3417*53ee8cc1Swenshuai.xi 
_HVD_EX_IsHevcInterlaceField(MS_U32 u32Id)3418*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_IsHevcInterlaceField(MS_U32 u32Id)
3419*53ee8cc1Swenshuai.xi {
3420*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3421*53ee8cc1Swenshuai.xi 
3422*53ee8cc1Swenshuai.xi     return pShm->u32CodecType == E_HVD_Codec_HEVC && pShm->DispInfo.u8Interlace == 1;
3423*53ee8cc1Swenshuai.xi }
3424*53ee8cc1Swenshuai.xi 
_HVD_EX_GetNextDispFrame(MS_U32 u32Id)3425*53ee8cc1Swenshuai.xi static HVD_Frm_Information *_HVD_EX_GetNextDispFrame(MS_U32 u32Id)
3426*53ee8cc1Swenshuai.xi {
3427*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3428*53ee8cc1Swenshuai.xi     MS_U16 u16QNum = pShm->u16DispQNumb;
3429*53ee8cc1Swenshuai.xi     MS_U16 u16QPtr = pShm->u16DispQPtr;
3430*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3431*53ee8cc1Swenshuai.xi 
3432*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3433*53ee8cc1Swenshuai.xi     MS_BOOL bDolbyVision = (E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
3434*53ee8cc1Swenshuai.xi 
3435*53ee8cc1Swenshuai.xi     volatile HVD_Frm_Information *pHvdFrm = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
3436*53ee8cc1Swenshuai.xi     static MS_BOOL bfirstTime = TRUE;
3437*53ee8cc1Swenshuai.xi     if (bDolbyVision)
3438*53ee8cc1Swenshuai.xi     {
3439*53ee8cc1Swenshuai.xi         if (bfirstTime && u16QNum < 4) // first time we need to wait 4 pic to ensure we got the correct layer type
3440*53ee8cc1Swenshuai.xi         {
3441*53ee8cc1Swenshuai.xi             return NULL;
3442*53ee8cc1Swenshuai.xi         }
3443*53ee8cc1Swenshuai.xi         else
3444*53ee8cc1Swenshuai.xi         {
3445*53ee8cc1Swenshuai.xi             bfirstTime = FALSE;
3446*53ee8cc1Swenshuai.xi         }
3447*53ee8cc1Swenshuai.xi     }
3448*53ee8cc1Swenshuai.xi 
3449*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
3450*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
3451*53ee8cc1Swenshuai.xi     if (bMVC || (bDolbyVision && !pShm->bSingleLayer))
3452*53ee8cc1Swenshuai.xi     {
3453*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
3454*53ee8cc1Swenshuai.xi         {
3455*53ee8cc1Swenshuai.xi             MS_U16 u16RealQPtr = pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex;
3456*53ee8cc1Swenshuai.xi             MS_U16 u16UsedFrm = 0;
3457*53ee8cc1Swenshuai.xi 
3458*53ee8cc1Swenshuai.xi             if (u16RealQPtr != u16QPtr)
3459*53ee8cc1Swenshuai.xi             {
3460*53ee8cc1Swenshuai.xi                 if (u16RealQPtr > u16QPtr)
3461*53ee8cc1Swenshuai.xi                 {
3462*53ee8cc1Swenshuai.xi                     u16UsedFrm = u16RealQPtr - u16QPtr;
3463*53ee8cc1Swenshuai.xi                 }
3464*53ee8cc1Swenshuai.xi                 else
3465*53ee8cc1Swenshuai.xi                 {
3466*53ee8cc1Swenshuai.xi                     u16UsedFrm = pShm->u16DispQSize - (u16QPtr - u16RealQPtr);
3467*53ee8cc1Swenshuai.xi                 }
3468*53ee8cc1Swenshuai.xi             }
3469*53ee8cc1Swenshuai.xi 
3470*53ee8cc1Swenshuai.xi             if (u16QNum > u16UsedFrm)
3471*53ee8cc1Swenshuai.xi             {
3472*53ee8cc1Swenshuai.xi                 u16QNum -= u16UsedFrm;
3473*53ee8cc1Swenshuai.xi                 u16QPtr = u16RealQPtr;
3474*53ee8cc1Swenshuai.xi                 pHvdFrm = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
3475*53ee8cc1Swenshuai.xi 
3476*53ee8cc1Swenshuai.xi                 if ((u16QPtr%2) == 0) //For MVC mode, we must check the pair of display entry is ready or not
3477*53ee8cc1Swenshuai.xi                 {
3478*53ee8cc1Swenshuai.xi                     volatile HVD_Frm_Information *pHvdFrmNext = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr+1];
3479*53ee8cc1Swenshuai.xi 
3480*53ee8cc1Swenshuai.xi                     if (pHvdFrmNext->u32Status != E_HVD_DISPQ_STATUS_INIT)
3481*53ee8cc1Swenshuai.xi                     {
3482*53ee8cc1Swenshuai.xi                         return NULL;
3483*53ee8cc1Swenshuai.xi                     }
3484*53ee8cc1Swenshuai.xi                 }
3485*53ee8cc1Swenshuai.xi 
3486*53ee8cc1Swenshuai.xi                 if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
3487*53ee8cc1Swenshuai.xi                 {
3488*53ee8cc1Swenshuai.xi                     pHVDHalContext->_u16DispOutSideQPtr[u8Idx] = u16QPtr;
3489*53ee8cc1Swenshuai.xi                     pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
3490*53ee8cc1Swenshuai.xi 
3491*53ee8cc1Swenshuai.xi                     if ((u16QPtr%2) == 0)
3492*53ee8cc1Swenshuai.xi                     {
3493*53ee8cc1Swenshuai.xi                         //ALOGE("G1: %x", pHvdFrm->u32PrivateData);
3494*53ee8cc1Swenshuai.xi                         if(bDolbyVision)
3495*53ee8cc1Swenshuai.xi                             HVD_PRINT("BL pts: %d, u16QPtr: %d, u16QNum:%d, u32PrivateData:%d\n",pHvdFrm->u32TimeStamp, u16QPtr, u16QNum, pHvdFrm->u32PrivateData);
3496*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData = pHvdFrm->u32PrivateData;
3497*53ee8cc1Swenshuai.xi                     }
3498*53ee8cc1Swenshuai.xi                     else
3499*53ee8cc1Swenshuai.xi                     {
3500*53ee8cc1Swenshuai.xi                         //ALOGE("G2: %x", (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData);
3501*53ee8cc1Swenshuai.xi                         //pShm->UpdateQueue[pShm->u16UpdateQWtPtr] = (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData;
3502*53ee8cc1Swenshuai.xi                         //pShm->u16UpdateQWtPtr = (pShm->u16UpdateQWtPtr + 1) % HVD_DISP_QUEUE_MAX_SIZE;
3503*53ee8cc1Swenshuai.xi                         if(bDolbyVision)
3504*53ee8cc1Swenshuai.xi                         {
3505*53ee8cc1Swenshuai.xi                             HVD_PRINT("EL pts: %d, u16QPtr: %d, u16QNum:%d, u32PrivateData:%d\n",pHvdFrm->u32TimeStamp, u16QPtr, u16QNum, pHvdFrm->u32PrivateData);
3506*53ee8cc1Swenshuai.xi 
3507*53ee8cc1Swenshuai.xi                             volatile HVD_Frm_Information *pPrevHvdFrm = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr-1];//BL
3508*53ee8cc1Swenshuai.xi                             if(DIFF(pPrevHvdFrm->u32TimeStamp, pHvdFrm->u32TimeStamp) > 1000)
3509*53ee8cc1Swenshuai.xi                                 HVD_EX_MSG_ERR("BL pts: %d, EL pts: %d matched failed!!\n",pPrevHvdFrm->u32TimeStamp, pHvdFrm->u32TimeStamp);
3510*53ee8cc1Swenshuai.xi                             }
3511*53ee8cc1Swenshuai.xi                         HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData);
3512*53ee8cc1Swenshuai.xi                     }
3513*53ee8cc1Swenshuai.xi 
3514*53ee8cc1Swenshuai.xi                     u16QPtr++;
3515*53ee8cc1Swenshuai.xi                     if (u16QPtr == pShm->u16DispQSize) u16QPtr = 0;
3516*53ee8cc1Swenshuai.xi                     pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = u16QPtr;
3517*53ee8cc1Swenshuai.xi 
3518*53ee8cc1Swenshuai.xi                     return (HVD_Frm_Information*)(MS_VIRT)pHvdFrm;
3519*53ee8cc1Swenshuai.xi                 }
3520*53ee8cc1Swenshuai.xi             }
3521*53ee8cc1Swenshuai.xi 
3522*53ee8cc1Swenshuai.xi             return NULL;
3523*53ee8cc1Swenshuai.xi         }
3524*53ee8cc1Swenshuai.xi 
3525*53ee8cc1Swenshuai.xi         //printf("OQ:%d,DQ:%d.\n",pShm->u16DispQNumb,pShm->u16DecQNumb);
3526*53ee8cc1Swenshuai.xi         //search the next frame to display
3527*53ee8cc1Swenshuai.xi         while (u16QNum > 0)
3528*53ee8cc1Swenshuai.xi         {
3529*53ee8cc1Swenshuai.xi             //printf("Pr:%d,%d.[%ld,%ld,%ld,%ld].\n",u16QPtr,u16QNum,pShm->DispQueue[u16QPtr].u32Status,pShm->DispQueue[u16QPtr+1].u32Status,
3530*53ee8cc1Swenshuai.xi             //                pShm->DispQueue[u16QPtr+2].u32Status,pShm->DispQueue[u16QPtr+3].u32Status);
3531*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
3532*53ee8cc1Swenshuai.xi 
3533*53ee8cc1Swenshuai.xi             //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
3534*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
3535*53ee8cc1Swenshuai.xi             {
3536*53ee8cc1Swenshuai.xi                 /// For MVC. Output views after the pair of (base and depend) views were decoded.
3537*53ee8cc1Swenshuai.xi                 /// Check the depned view was initial when Output the base view.
3538*53ee8cc1Swenshuai.xi                 if((u16QPtr%2) == 0)
3539*53ee8cc1Swenshuai.xi                 {
3540*53ee8cc1Swenshuai.xi                     volatile HVD_Frm_Information *pHvdFrm_sub = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr+1];
3541*53ee8cc1Swenshuai.xi                     //if(pHvdFrm_sub->u32Status != E_HVD_DISPQ_STATUS_INIT)
3542*53ee8cc1Swenshuai.xi                     if(pHvdFrm_sub->u32Status == E_HVD_DISPQ_STATUS_NONE)
3543*53ee8cc1Swenshuai.xi                     {
3544*53ee8cc1Swenshuai.xi                         ///printf("[MVC] %d is not E_HVD_DISPQ_STATUS_INIT (%ld).\n",u16QPtr+1,pHvdFrm_sub->u32Status);
3545*53ee8cc1Swenshuai.xi                         ///printf("Return NULL.\n");
3546*53ee8cc1Swenshuai.xi                         return NULL;
3547*53ee8cc1Swenshuai.xi                     }
3548*53ee8cc1Swenshuai.xi                 }
3549*53ee8cc1Swenshuai.xi 
3550*53ee8cc1Swenshuai.xi                 //printf("V:%d.\n",u16QPtr);
3551*53ee8cc1Swenshuai.xi                 pHVDHalContext->_u16DispQPtr = u16QPtr;
3552*53ee8cc1Swenshuai.xi                 pHVDHalContext->pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;       /////Change its state!!
3553*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("FrameDone: %d, pHvdFrm=0x%lx, timestamp=%d\n", u16QPtr,
3554*53ee8cc1Swenshuai.xi                            (unsigned long) pHVDHalContext->pHvdFrm, pShm->DispQueue[u16QPtr].u32TimeStamp);
3555*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_INF("<<< halHVD pts,idH = %lu, %lu [%x]\n", (unsigned long) pHVDHalContext->pHvdFrm->u32TimeStamp, (unsigned long) pHVDHalContext->pHvdFrm->u32ID_H, u16QPtr);     //STS output
3556*53ee8cc1Swenshuai.xi                 return (HVD_Frm_Information *)(MS_VIRT) pHVDHalContext->pHvdFrm;
3557*53ee8cc1Swenshuai.xi             }
3558*53ee8cc1Swenshuai.xi 
3559*53ee8cc1Swenshuai.xi             u16QNum--;
3560*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
3561*53ee8cc1Swenshuai.xi             u16QPtr++;
3562*53ee8cc1Swenshuai.xi 
3563*53ee8cc1Swenshuai.xi             if (u16QPtr >= pShm->u16DispQSize)
3564*53ee8cc1Swenshuai.xi             {
3565*53ee8cc1Swenshuai.xi                 u16QPtr -= pShm->u16DispQSize;        //wrap to the begin
3566*53ee8cc1Swenshuai.xi             }
3567*53ee8cc1Swenshuai.xi         }
3568*53ee8cc1Swenshuai.xi     }
3569*53ee8cc1Swenshuai.xi     else
3570*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
3571*53ee8cc1Swenshuai.xi     // pShm->DispInfo.u8Interlace : 0 = progressive, 1 = interlace field, 2 = interlace frame
3572*53ee8cc1Swenshuai.xi     if (_HVD_EX_IsHevcInterlaceField(u32Id))
3573*53ee8cc1Swenshuai.xi     {
3574*53ee8cc1Swenshuai.xi         MS_U32 first_field = pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex == 1 ? 0 : 1;
3575*53ee8cc1Swenshuai.xi         volatile HVD_Frm_Information *pHvdFrm_first = NULL;
3576*53ee8cc1Swenshuai.xi 
3577*53ee8cc1Swenshuai.xi         if ((first_field && u16QNum < 2) || (u16QNum == 0)) {
3578*53ee8cc1Swenshuai.xi             return NULL;
3579*53ee8cc1Swenshuai.xi         }
3580*53ee8cc1Swenshuai.xi 
3581*53ee8cc1Swenshuai.xi         while (u16QNum != 0)
3582*53ee8cc1Swenshuai.xi         {
3583*53ee8cc1Swenshuai.xi             pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
3584*53ee8cc1Swenshuai.xi             if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
3585*53ee8cc1Swenshuai.xi             {
3586*53ee8cc1Swenshuai.xi                 if (!first_field) // second get frame, we will check at least one paired in disp queue.
3587*53ee8cc1Swenshuai.xi                 {
3588*53ee8cc1Swenshuai.xi                     pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
3589*53ee8cc1Swenshuai.xi                     HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, pHvdFrm->u32PrivateData);
3590*53ee8cc1Swenshuai.xi                     pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 0;
3591*53ee8cc1Swenshuai.xi 
3592*53ee8cc1Swenshuai.xi                     if(pHvdFrm->u8FieldType == EVD_TOP_FIELD || pHvdFrm->u8FieldType == EVD_TOP_WITH_PREV || pHvdFrm->u8FieldType == EVD_TOP_WITH_NEXT)
3593*53ee8cc1Swenshuai.xi                         pHvdFrm->u8FieldType = 1; // 1 = E_VDEC_EX_FIELDTYPE_TOP
3594*53ee8cc1Swenshuai.xi                     else
3595*53ee8cc1Swenshuai.xi                         pHvdFrm->u8FieldType = 2; // 2 = E_VDEC_EX_FIELDTYPE_BOTTOM
3596*53ee8cc1Swenshuai.xi                     return (HVD_Frm_Information *)pHvdFrm;
3597*53ee8cc1Swenshuai.xi                 }
3598*53ee8cc1Swenshuai.xi                 else // first get frame, we will check at least one paired in disp queue.
3599*53ee8cc1Swenshuai.xi                 {
3600*53ee8cc1Swenshuai.xi                     if (pHvdFrm_first == NULL)
3601*53ee8cc1Swenshuai.xi                     {
3602*53ee8cc1Swenshuai.xi                         pHvdFrm_first = pHvdFrm;
3603*53ee8cc1Swenshuai.xi                     }
3604*53ee8cc1Swenshuai.xi                     else
3605*53ee8cc1Swenshuai.xi                     {
3606*53ee8cc1Swenshuai.xi                         pHvdFrm_first->u32Status = E_HVD_DISPQ_STATUS_VIEW;
3607*53ee8cc1Swenshuai.xi                         HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, pHvdFrm_first->u32PrivateData);
3608*53ee8cc1Swenshuai.xi 
3609*53ee8cc1Swenshuai.xi                         //After flush, we cannot get the correct field type of first field from sei, so we use second field type to decide first field type.
3610*53ee8cc1Swenshuai.xi                         if (pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex == 0xff)
3611*53ee8cc1Swenshuai.xi                         {
3612*53ee8cc1Swenshuai.xi                             if (pHvdFrm->u8FieldType == EVD_TOP_WITH_PREV)
3613*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u8FieldType = EVD_BOTTOM_WITH_NEXT;
3614*53ee8cc1Swenshuai.xi                             else if (pHvdFrm->u8FieldType == EVD_BOTTOM_WITH_PREV)
3615*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u8FieldType = EVD_TOP_WITH_NEXT;
3616*53ee8cc1Swenshuai.xi                             else if (pHvdFrm->u8FieldType == EVD_BOTTOM_WITH_PREV)
3617*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u8FieldType = EVD_TOP_WITH_NEXT;
3618*53ee8cc1Swenshuai.xi                             else if (pHvdFrm->u8FieldType == EVD_TOP_FIELD)
3619*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u8FieldType = EVD_BOTTOM_FIELD;
3620*53ee8cc1Swenshuai.xi                             else if (pHvdFrm->u8FieldType == EVD_BOTTOM_FIELD)
3621*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u8FieldType = EVD_TOP_FIELD;
3622*53ee8cc1Swenshuai.xi                             else
3623*53ee8cc1Swenshuai.xi                             {
3624*53ee8cc1Swenshuai.xi                                 HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, pHvdFrm_first->u32PrivateData);
3625*53ee8cc1Swenshuai.xi                                 return NULL;
3626*53ee8cc1Swenshuai.xi                             }
3627*53ee8cc1Swenshuai.xi                             if ((pHvdFrm_first->u32ID_L >> 16) & 0x1)
3628*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u32ID_L |= (1 << 16);
3629*53ee8cc1Swenshuai.xi                             else
3630*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u32ID_L &= (~(1 << 16));
3631*53ee8cc1Swenshuai.xi                         }
3632*53ee8cc1Swenshuai.xi                         else if (pHvdFrm_first->u8FieldType == EVD_TOP_WITH_PREV || pHvdFrm_first->u8FieldType == EVD_BOTTOM_WITH_PREV)
3633*53ee8cc1Swenshuai.xi                         {
3634*53ee8cc1Swenshuai.xi                             if (pHvdFrm_first->u8FieldType == EVD_TOP_WITH_PREV && pHvdFrm->u8FieldType == EVD_BOTTOM_WITH_NEXT)
3635*53ee8cc1Swenshuai.xi                             {
3636*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u32ID_L |= (1 << 16);
3637*53ee8cc1Swenshuai.xi                                 pHvdFrm->u32ID_L |= (1 << 16);
3638*53ee8cc1Swenshuai.xi                             }
3639*53ee8cc1Swenshuai.xi                             else if (pHvdFrm_first->u8FieldType == EVD_BOTTOM_WITH_PREV && pHvdFrm->u8FieldType == EVD_TOP_WITH_NEXT)
3640*53ee8cc1Swenshuai.xi                             {
3641*53ee8cc1Swenshuai.xi                                 pHvdFrm_first->u32ID_L &= (~(1 << 16));
3642*53ee8cc1Swenshuai.xi                                 pHvdFrm->u32ID_L &= (~(1 << 16));
3643*53ee8cc1Swenshuai.xi                             }
3644*53ee8cc1Swenshuai.xi                             else
3645*53ee8cc1Swenshuai.xi                             {
3646*53ee8cc1Swenshuai.xi                                 HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, pHvdFrm_first->u32PrivateData);
3647*53ee8cc1Swenshuai.xi                                 return NULL;
3648*53ee8cc1Swenshuai.xi                             }
3649*53ee8cc1Swenshuai.xi                         }
3650*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 1;
3651*53ee8cc1Swenshuai.xi                         if (pHvdFrm_first->u8FieldType == EVD_TOP_FIELD || pHvdFrm_first->u8FieldType == EVD_TOP_WITH_PREV || pHvdFrm_first->u8FieldType == EVD_TOP_WITH_NEXT)
3652*53ee8cc1Swenshuai.xi                             pHvdFrm_first->u8FieldType = 1; // 1 = E_VDEC_EX_FIELDTYPE_TOP
3653*53ee8cc1Swenshuai.xi                         else
3654*53ee8cc1Swenshuai.xi                             pHvdFrm_first->u8FieldType = 2; // 2 = E_VDEC_EX_FIELDTYPE_BOTTOM
3655*53ee8cc1Swenshuai.xi                         return (HVD_Frm_Information *)pHvdFrm_first;
3656*53ee8cc1Swenshuai.xi                     }
3657*53ee8cc1Swenshuai.xi                 }
3658*53ee8cc1Swenshuai.xi             }
3659*53ee8cc1Swenshuai.xi             u16QNum--;
3660*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
3661*53ee8cc1Swenshuai.xi             u16QPtr++;
3662*53ee8cc1Swenshuai.xi 
3663*53ee8cc1Swenshuai.xi             if (u16QPtr == pShm->u16DispQSize)
3664*53ee8cc1Swenshuai.xi             {
3665*53ee8cc1Swenshuai.xi                 u16QPtr = 0;        //wrap to the begin
3666*53ee8cc1Swenshuai.xi             }
3667*53ee8cc1Swenshuai.xi 
3668*53ee8cc1Swenshuai.xi         }
3669*53ee8cc1Swenshuai.xi         return NULL;
3670*53ee8cc1Swenshuai.xi     }
3671*53ee8cc1Swenshuai.xi     else
3672*53ee8cc1Swenshuai.xi     {
3673*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
3674*53ee8cc1Swenshuai.xi         {
3675*53ee8cc1Swenshuai.xi 
3676*53ee8cc1Swenshuai.xi             while (u16QNum != 0)
3677*53ee8cc1Swenshuai.xi             {
3678*53ee8cc1Swenshuai.xi                 pHvdFrm = (volatile HVD_Frm_Information*) &pShm->DispQueue[u16QPtr];
3679*53ee8cc1Swenshuai.xi 
3680*53ee8cc1Swenshuai.xi                 if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
3681*53ee8cc1Swenshuai.xi                 {
3682*53ee8cc1Swenshuai.xi                     pHVDHalContext->_u16DispOutSideQPtr[u8Idx] = u16QPtr;
3683*53ee8cc1Swenshuai.xi                     pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
3684*53ee8cc1Swenshuai.xi                     HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, pHvdFrm->u32PrivateData);
3685*53ee8cc1Swenshuai.xi                     return (HVD_Frm_Information*)(MS_VIRT)pHvdFrm;
3686*53ee8cc1Swenshuai.xi                 }
3687*53ee8cc1Swenshuai.xi                 u16QNum--;
3688*53ee8cc1Swenshuai.xi                 //go to next frame in the dispQ
3689*53ee8cc1Swenshuai.xi                 if (bDolbyVision)
3690*53ee8cc1Swenshuai.xi                     u16QPtr += 2; // single layer must in even ptr
3691*53ee8cc1Swenshuai.xi                 else
3692*53ee8cc1Swenshuai.xi                 u16QPtr++;
3693*53ee8cc1Swenshuai.xi 
3694*53ee8cc1Swenshuai.xi                 if (u16QPtr >= pShm->u16DispQSize)
3695*53ee8cc1Swenshuai.xi                 {
3696*53ee8cc1Swenshuai.xi                     u16QPtr = 0;        //wrap to the begin
3697*53ee8cc1Swenshuai.xi                 }
3698*53ee8cc1Swenshuai.xi             }
3699*53ee8cc1Swenshuai.xi 
3700*53ee8cc1Swenshuai.xi             return NULL;
3701*53ee8cc1Swenshuai.xi         }
3702*53ee8cc1Swenshuai.xi 
3703*53ee8cc1Swenshuai.xi         //printf("Q: %d %d\n", u16QNum, u16QPtr);
3704*53ee8cc1Swenshuai.xi         //search the next frame to display
3705*53ee8cc1Swenshuai.xi         while (u16QNum != 0)
3706*53ee8cc1Swenshuai.xi         {
3707*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
3708*53ee8cc1Swenshuai.xi 
3709*53ee8cc1Swenshuai.xi             //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
3710*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
3711*53ee8cc1Swenshuai.xi             {
3712*53ee8cc1Swenshuai.xi                 pHVDHalContext->_u16DispQPtr = u16QPtr;
3713*53ee8cc1Swenshuai.xi                 pHVDHalContext->pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;       /////Change its state!!
3714*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("FrameDone: %d, pHvdFrm=0x%lx, timestamp=%d\n", u16QPtr,
3715*53ee8cc1Swenshuai.xi                             (unsigned long) pHVDHalContext->pHvdFrm, pShm->DispQueue[u16QPtr].u32TimeStamp);
3716*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_INF("<<< halHVD pts,idH = %u, %u [%x]\n", pHVDHalContext->pHvdFrm->u32TimeStamp, pHVDHalContext->pHvdFrm->u32ID_H, u16QPtr);     //STS output
3717*53ee8cc1Swenshuai.xi                 return (HVD_Frm_Information *)(MS_VIRT) pHVDHalContext->pHvdFrm;
3718*53ee8cc1Swenshuai.xi             }
3719*53ee8cc1Swenshuai.xi 
3720*53ee8cc1Swenshuai.xi             u16QNum--;
3721*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
3722*53ee8cc1Swenshuai.xi             u16QPtr++;
3723*53ee8cc1Swenshuai.xi 
3724*53ee8cc1Swenshuai.xi             if (u16QPtr == pShm->u16DispQSize)
3725*53ee8cc1Swenshuai.xi             {
3726*53ee8cc1Swenshuai.xi                 u16QPtr = 0;        //wrap to the begin
3727*53ee8cc1Swenshuai.xi             }
3728*53ee8cc1Swenshuai.xi         }
3729*53ee8cc1Swenshuai.xi     }
3730*53ee8cc1Swenshuai.xi 
3731*53ee8cc1Swenshuai.xi     return NULL;
3732*53ee8cc1Swenshuai.xi }
3733*53ee8cc1Swenshuai.xi 
_HVD_EX_GetNextDispFrameExt(MS_U32 u32Id)3734*53ee8cc1Swenshuai.xi static HVD_Frm_Information_EXT_Entry *_HVD_EX_GetNextDispFrameExt(MS_U32 u32Id)
3735*53ee8cc1Swenshuai.xi {
3736*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3737*53ee8cc1Swenshuai.xi     HVD_Frm_Information_EXT_Entry *pFrmInfoExt = NULL;
3738*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
3739*53ee8cc1Swenshuai.xi     {
3740*53ee8cc1Swenshuai.xi         HVD_Frm_Information_EXT *pVsyncBridgeExt = (HVD_Frm_Information_EXT *)HAL_HVD_EX_GetDispQExtShmAddr(u32Id);
3741*53ee8cc1Swenshuai.xi         if(pVsyncBridgeExt != NULL)
3742*53ee8cc1Swenshuai.xi         {
3743*53ee8cc1Swenshuai.xi             pFrmInfoExt = &(pVsyncBridgeExt->stEntry[pHVDHalContext->_u16DispOutSideQPtr[u8Idx]]);
3744*53ee8cc1Swenshuai.xi         }
3745*53ee8cc1Swenshuai.xi     }
3746*53ee8cc1Swenshuai.xi     return pFrmInfoExt;
3747*53ee8cc1Swenshuai.xi }
3748*53ee8cc1Swenshuai.xi 
_HAL_EX_GetHwMaxPixel(MS_U32 u32Id)3749*53ee8cc1Swenshuai.xi static MS_U64 _HAL_EX_GetHwMaxPixel(MS_U32 u32Id)
3750*53ee8cc1Swenshuai.xi {
3751*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3752*53ee8cc1Swenshuai.xi     MS_U64 u64Ret = 0;
3753*53ee8cc1Swenshuai.xi 
3754*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
3755*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
3756*53ee8cc1Swenshuai.xi     if (isEVD)
3757*53ee8cc1Swenshuai.xi     {
3758*53ee8cc1Swenshuai.xi         u64Ret = (MS_U64)HEVC_HW_MAX_PIXEL;
3759*53ee8cc1Swenshuai.xi     }
3760*53ee8cc1Swenshuai.xi     else
3761*53ee8cc1Swenshuai.xi #endif
3762*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
3763*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3764*53ee8cc1Swenshuai.xi     {
3765*53ee8cc1Swenshuai.xi         u64Ret = (MS_U64)VP9_HW_MAX_PIXEL;
3766*53ee8cc1Swenshuai.xi     }
3767*53ee8cc1Swenshuai.xi     else
3768*53ee8cc1Swenshuai.xi #endif
3769*53ee8cc1Swenshuai.xi     {
3770*53ee8cc1Swenshuai.xi         u64Ret = (MS_U64)HVD_HW_MAX_PIXEL;
3771*53ee8cc1Swenshuai.xi     }
3772*53ee8cc1Swenshuai.xi 
3773*53ee8cc1Swenshuai.xi     return u64Ret;
3774*53ee8cc1Swenshuai.xi }
3775*53ee8cc1Swenshuai.xi 
3776*53ee8cc1Swenshuai.xi MS_BOOL
HAL_HVD_EX_DispFrameAllViewed(MS_U32 u32Id)3777*53ee8cc1Swenshuai.xi HAL_HVD_EX_DispFrameAllViewed(MS_U32 u32Id)
3778*53ee8cc1Swenshuai.xi {
3779*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3780*53ee8cc1Swenshuai.xi     MS_U16 u16QNum = pShm->u16DispQNumb;
3781*53ee8cc1Swenshuai.xi     MS_U16 u16QPtr = pShm->u16DispQPtr;
3782*53ee8cc1Swenshuai.xi     static volatile HVD_Frm_Information *pHvdFrm = NULL;
3783*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3784*53ee8cc1Swenshuai.xi     MS_BOOL bDolbyVision = (E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
3785*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = FALSE;
3786*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
3787*53ee8cc1Swenshuai.xi     bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
3788*53ee8cc1Swenshuai.xi #endif
3789*53ee8cc1Swenshuai.xi 
3790*53ee8cc1Swenshuai.xi 
3791*53ee8cc1Swenshuai.xi     if (bMVC || (bDolbyVision && !pShm->bSingleLayer) || _HVD_EX_IsHevcInterlaceField(u32Id))
3792*53ee8cc1Swenshuai.xi     {
3793*53ee8cc1Swenshuai.xi         if (u16QNum == 1) return TRUE;
3794*53ee8cc1Swenshuai.xi     }
3795*53ee8cc1Swenshuai.xi 
3796*53ee8cc1Swenshuai.xi     while (u16QNum != 0)
3797*53ee8cc1Swenshuai.xi     {
3798*53ee8cc1Swenshuai.xi         pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
3799*53ee8cc1Swenshuai.xi         if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
3800*53ee8cc1Swenshuai.xi         {
3801*53ee8cc1Swenshuai.xi             return FALSE;
3802*53ee8cc1Swenshuai.xi         }
3803*53ee8cc1Swenshuai.xi         u16QNum--;
3804*53ee8cc1Swenshuai.xi 
3805*53ee8cc1Swenshuai.xi         if (bDolbyVision)
3806*53ee8cc1Swenshuai.xi             u16QPtr += 2; // single layer must in even ptr
3807*53ee8cc1Swenshuai.xi         else
3808*53ee8cc1Swenshuai.xi         u16QPtr++;
3809*53ee8cc1Swenshuai.xi 
3810*53ee8cc1Swenshuai.xi         if (u16QPtr >= pShm->u16DispQSize)
3811*53ee8cc1Swenshuai.xi         {
3812*53ee8cc1Swenshuai.xi             u16QPtr = 0;        //wrap to the begin
3813*53ee8cc1Swenshuai.xi         }
3814*53ee8cc1Swenshuai.xi     }
3815*53ee8cc1Swenshuai.xi 
3816*53ee8cc1Swenshuai.xi     return TRUE;
3817*53ee8cc1Swenshuai.xi }
_HVD_EX_GetDrvCtrl(MS_U32 u32Id)3818*53ee8cc1Swenshuai.xi static HVD_EX_Drv_Ctrl *_HVD_EX_GetDrvCtrl(MS_U32 u32Id)
3819*53ee8cc1Swenshuai.xi {
3820*53ee8cc1Swenshuai.xi     MS_U8 u8DrvId = (0xFF & (u32Id >> 16));
3821*53ee8cc1Swenshuai.xi 
3822*53ee8cc1Swenshuai.xi     return &(_pHVDCtrls[u8DrvId]);
3823*53ee8cc1Swenshuai.xi }
3824*53ee8cc1Swenshuai.xi 
_HVD_EX_GetStreamIdx(MS_U32 u32Id)3825*53ee8cc1Swenshuai.xi MS_U8 _HVD_EX_GetStreamIdx(MS_U32 u32Id)
3826*53ee8cc1Swenshuai.xi {
3827*53ee8cc1Swenshuai.xi     MS_U8 u8OffsetIdx           = 0;
3828*53ee8cc1Swenshuai.xi     MS_U8 u8SidBaseMask         = 0xF0;
3829*53ee8cc1Swenshuai.xi     HAL_HVD_StreamId eSidBase   = (HAL_HVD_StreamId) (u32Id >> 8 & u8SidBaseMask);
3830*53ee8cc1Swenshuai.xi 
3831*53ee8cc1Swenshuai.xi     switch (eSidBase)
3832*53ee8cc1Swenshuai.xi     {
3833*53ee8cc1Swenshuai.xi         case E_HAL_HVD_MAIN_STREAM_BASE:
3834*53ee8cc1Swenshuai.xi         {
3835*53ee8cc1Swenshuai.xi             u8OffsetIdx = 0;
3836*53ee8cc1Swenshuai.xi             break;
3837*53ee8cc1Swenshuai.xi         }
3838*53ee8cc1Swenshuai.xi         case E_HAL_VPU_SUB_STREAM_BASE:
3839*53ee8cc1Swenshuai.xi         {
3840*53ee8cc1Swenshuai.xi             u8OffsetIdx = 1;
3841*53ee8cc1Swenshuai.xi             break;
3842*53ee8cc1Swenshuai.xi         }
3843*53ee8cc1Swenshuai.xi         case E_HAL_VPU_MVC_STREAM_BASE:
3844*53ee8cc1Swenshuai.xi         {
3845*53ee8cc1Swenshuai.xi             u8OffsetIdx = 0;
3846*53ee8cc1Swenshuai.xi             break;
3847*53ee8cc1Swenshuai.xi         }
3848*53ee8cc1Swenshuai.xi #ifdef VDEC3
3849*53ee8cc1Swenshuai.xi         case E_HAL_VPU_N_STREAM_BASE:
3850*53ee8cc1Swenshuai.xi         {
3851*53ee8cc1Swenshuai.xi             u8OffsetIdx = (u32Id>>8) & 0xF;
3852*53ee8cc1Swenshuai.xi             break;
3853*53ee8cc1Swenshuai.xi         }
3854*53ee8cc1Swenshuai.xi #endif
3855*53ee8cc1Swenshuai.xi         default:
3856*53ee8cc1Swenshuai.xi         {
3857*53ee8cc1Swenshuai.xi             u8OffsetIdx = 0;
3858*53ee8cc1Swenshuai.xi             break;
3859*53ee8cc1Swenshuai.xi         }
3860*53ee8cc1Swenshuai.xi     }
3861*53ee8cc1Swenshuai.xi 
3862*53ee8cc1Swenshuai.xi     return u8OffsetIdx;
3863*53ee8cc1Swenshuai.xi }
3864*53ee8cc1Swenshuai.xi /*
3865*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_HVDInUsed(void)
3866*53ee8cc1Swenshuai.xi {
3867*53ee8cc1Swenshuai.xi     MS_U32 i = 0;
3868*53ee8cc1Swenshuai.xi     for(i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
3869*53ee8cc1Swenshuai.xi     {
3870*53ee8cc1Swenshuai.xi         if(TRUE == pHVDHalContext->_stHVDStream[i].bUsed)
3871*53ee8cc1Swenshuai.xi         {
3872*53ee8cc1Swenshuai.xi             return TRUE;
3873*53ee8cc1Swenshuai.xi         }
3874*53ee8cc1Swenshuai.xi     }
3875*53ee8cc1Swenshuai.xi     return FALSE;
3876*53ee8cc1Swenshuai.xi }
3877*53ee8cc1Swenshuai.xi */
3878*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetShmAddr(MS_U32 u32Id)3879*53ee8cc1Swenshuai.xi MS_VIRT HAL_HVD_EX_GetShmAddr(MS_U32 u32Id)
3880*53ee8cc1Swenshuai.xi {
3881*53ee8cc1Swenshuai.xi     MS_PHY u32PhyAddr = 0x0;
3882*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3883*53ee8cc1Swenshuai.xi 
3884*53ee8cc1Swenshuai.xi     if (pCtrl->MemMap.u32CodeBufAddr == 0)
3885*53ee8cc1Swenshuai.xi     {
3886*53ee8cc1Swenshuai.xi         return 0;
3887*53ee8cc1Swenshuai.xi     }
3888*53ee8cc1Swenshuai.xi 
3889*53ee8cc1Swenshuai.xi     u32PhyAddr = HAL_VPU_EX_GetShareInfoAddr(u32Id);
3890*53ee8cc1Swenshuai.xi 
3891*53ee8cc1Swenshuai.xi     if (u32PhyAddr == 0xFFFFFFFF) //boris
3892*53ee8cc1Swenshuai.xi     {
3893*53ee8cc1Swenshuai.xi         u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr + (HAL_VPU_EX_GetTaskId(u32Id) * HVD_FW_MEM_OFFSET) + HVD_SHARE_MEM_ST_OFFSET;
3894*53ee8cc1Swenshuai.xi     }
3895*53ee8cc1Swenshuai.xi     else
3896*53ee8cc1Swenshuai.xi     {
3897*53ee8cc1Swenshuai.xi         // TEE, common + share_info
3898*53ee8cc1Swenshuai.xi         u32PhyAddr += COMMON_AREA_SIZE;
3899*53ee8cc1Swenshuai.xi     }
3900*53ee8cc1Swenshuai.xi 
3901*53ee8cc1Swenshuai.xi     return MsOS_PA2KSEG1(u32PhyAddr);
3902*53ee8cc1Swenshuai.xi }
3903*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetDispQExtShmAddr(MS_U32 u32Id)3904*53ee8cc1Swenshuai.xi MS_VIRT HAL_HVD_EX_GetDispQExtShmAddr(MS_U32 u32Id)
3905*53ee8cc1Swenshuai.xi {
3906*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3907*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3908*53ee8cc1Swenshuai.xi 
3909*53ee8cc1Swenshuai.xi     if (pCtrl->MemMap.u32CodeBufAddr == 0 || pShm == NULL)
3910*53ee8cc1Swenshuai.xi     {
3911*53ee8cc1Swenshuai.xi         return 0;
3912*53ee8cc1Swenshuai.xi     }
3913*53ee8cc1Swenshuai.xi 
3914*53ee8cc1Swenshuai.xi     MS_PHY u32PhyAddr = 0x0;
3915*53ee8cc1Swenshuai.xi #if 0
3916*53ee8cc1Swenshuai.xi     u32PhyAddr = HAL_VPU_EX_GetShareInfoAddr(u32Id);
3917*53ee8cc1Swenshuai.xi 
3918*53ee8cc1Swenshuai.xi     if (u32PhyAddr == 0xFFFFFFFF)
3919*53ee8cc1Swenshuai.xi     {
3920*53ee8cc1Swenshuai.xi         u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr + (HAL_VPU_EX_GetTaskId(u32Id) * HVD_FW_MEM_OFFSET);
3921*53ee8cc1Swenshuai.xi     }
3922*53ee8cc1Swenshuai.xi #endif
3923*53ee8cc1Swenshuai.xi     u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr;
3924*53ee8cc1Swenshuai.xi     u32PhyAddr += pShm->u32DISPQUEUE_EXT_ST_ADDR; //with HVD_FW_MEM_OFFSET
3925*53ee8cc1Swenshuai.xi 
3926*53ee8cc1Swenshuai.xi     return MsOS_PA2KSEG1(u32PhyAddr);
3927*53ee8cc1Swenshuai.xi }
3928*53ee8cc1Swenshuai.xi 
HAL_HVD_MIF1_MiuClientSel(MS_U8 u8MiuSel)3929*53ee8cc1Swenshuai.xi void HAL_HVD_MIF1_MiuClientSel(MS_U8 u8MiuSel)
3930*53ee8cc1Swenshuai.xi {
3931*53ee8cc1Swenshuai.xi 
3932*53ee8cc1Swenshuai.xi     if (u8MiuSel == E_CHIP_MIU_0)
3933*53ee8cc1Swenshuai.xi     {
3934*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(MIU0_CLIENT_SELECT_GP4, 0, MIU0_CLIENT_SELECT_GP4_HVD_MIF1);
3935*53ee8cc1Swenshuai.xi         //_HVD_WriteWordMask(MIU2_CLIENT_SELECT_GP4, 0, MIU2_CLIENT_SELECT_GP4_HVD_MIF1);
3936*53ee8cc1Swenshuai.xi     }
3937*53ee8cc1Swenshuai.xi     else if (u8MiuSel == E_CHIP_MIU_1)
3938*53ee8cc1Swenshuai.xi     {
3939*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(MIU0_CLIENT_SELECT_GP4, MIU0_CLIENT_SELECT_GP4_HVD_MIF1, MIU0_CLIENT_SELECT_GP4_HVD_MIF1);
3940*53ee8cc1Swenshuai.xi         //_HVD_WriteWordMask(MIU2_CLIENT_SELECT_GP4, 0, MIU2_CLIENT_SELECT_GP4_HVD_MIF1);
3941*53ee8cc1Swenshuai.xi     }
3942*53ee8cc1Swenshuai.xi     /*
3943*53ee8cc1Swenshuai.xi     else // 2
3944*53ee8cc1Swenshuai.xi     {
3945*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(MIU0_CLIENT_SELECT_GP4, 0, MIU0_CLIENT_SELECT_GP4_HVD_MIF1);
3946*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(MIU2_CLIENT_SELECT_GP4, MIU2_CLIENT_SELECT_GP4_HVD_MIF1, MIU2_CLIENT_SELECT_GP4_HVD_MIF1);
3947*53ee8cc1Swenshuai.xi     }*/
3948*53ee8cc1Swenshuai.xi 
3949*53ee8cc1Swenshuai.xi }
3950*53ee8cc1Swenshuai.xi 
3951*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
3952*53ee8cc1Swenshuai.xi #ifdef __ARM_NEON__
3953*53ee8cc1Swenshuai.xi #include <arm_neon.h>
tile4x4_to_raster_8(MS_U8 * raster,MS_U8 * tile,MS_U32 stride,MS_U32 tile_w,MS_U32 tile_h)3954*53ee8cc1Swenshuai.xi static void tile4x4_to_raster_8(MS_U8* raster, MS_U8* tile, MS_U32 stride, MS_U32 tile_w, MS_U32 tile_h)
3955*53ee8cc1Swenshuai.xi {
3956*53ee8cc1Swenshuai.xi     uint32x4x4_t data, data2;
3957*53ee8cc1Swenshuai.xi     MS_U8* raster2 = raster + tile_w * 4;
3958*53ee8cc1Swenshuai.xi 
3959*53ee8cc1Swenshuai.xi     data = vld4q_u32((const uint32_t *)tile);
3960*53ee8cc1Swenshuai.xi     data2 = vld4q_u32((const uint32_t *)(tile + tile_w * tile_h * 4));
3961*53ee8cc1Swenshuai.xi 
3962*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster, data.val[0]);
3963*53ee8cc1Swenshuai.xi     raster += stride;
3964*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster, data.val[1]);
3965*53ee8cc1Swenshuai.xi     raster += stride;
3966*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster, data.val[2]);
3967*53ee8cc1Swenshuai.xi     raster += stride;
3968*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster, data.val[3]);
3969*53ee8cc1Swenshuai.xi 
3970*53ee8cc1Swenshuai.xi 
3971*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster2, data2.val[0]);
3972*53ee8cc1Swenshuai.xi     raster2 += stride;
3973*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster2, data2.val[1]);
3974*53ee8cc1Swenshuai.xi     raster2 += stride;
3975*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster2, data2.val[2]);
3976*53ee8cc1Swenshuai.xi     raster2 += stride;
3977*53ee8cc1Swenshuai.xi     vst1q_u32((uint32_t *)raster2, data2.val[3]);
3978*53ee8cc1Swenshuai.xi }
3979*53ee8cc1Swenshuai.xi #else
tile4x4_to_raster_4(MS_U8 * raster,MS_U8 * tile,MS_U32 stride)3980*53ee8cc1Swenshuai.xi static void tile4x4_to_raster_4(MS_U8* raster, MS_U8* tile, MS_U32 stride)
3981*53ee8cc1Swenshuai.xi {
3982*53ee8cc1Swenshuai.xi     MS_U8* tile0 = tile;
3983*53ee8cc1Swenshuai.xi     MS_U8* tile1 = tile+16;
3984*53ee8cc1Swenshuai.xi     MS_U8* tile2 = tile+32;
3985*53ee8cc1Swenshuai.xi     MS_U8* tile3 = tile+48;
3986*53ee8cc1Swenshuai.xi     int i;
3987*53ee8cc1Swenshuai.xi 
3988*53ee8cc1Swenshuai.xi     for (i=0; i<4; i++) {
3989*53ee8cc1Swenshuai.xi         raster[i]              = tile0[i];
3990*53ee8cc1Swenshuai.xi         raster[4+i]            = tile1[i];
3991*53ee8cc1Swenshuai.xi         raster[8+i]            = tile2[i];
3992*53ee8cc1Swenshuai.xi         raster[12+i]           = tile3[i];
3993*53ee8cc1Swenshuai.xi     }
3994*53ee8cc1Swenshuai.xi 
3995*53ee8cc1Swenshuai.xi     for (i=0; i<4; i++) {
3996*53ee8cc1Swenshuai.xi         raster[stride+i]       = tile0[4+i];
3997*53ee8cc1Swenshuai.xi         raster[stride+4+i]     = tile1[4+i];
3998*53ee8cc1Swenshuai.xi         raster[stride+8+i]     = tile2[4+i];
3999*53ee8cc1Swenshuai.xi         raster[stride+12+i]    = tile3[4+i];
4000*53ee8cc1Swenshuai.xi     }
4001*53ee8cc1Swenshuai.xi 
4002*53ee8cc1Swenshuai.xi     for (i=0; i<4; i++) {
4003*53ee8cc1Swenshuai.xi         raster[2*stride+i]     = tile0[8+i];
4004*53ee8cc1Swenshuai.xi         raster[2*stride+4+i]   = tile1[8+i];
4005*53ee8cc1Swenshuai.xi         raster[2*stride+8+i]   = tile2[8+i];
4006*53ee8cc1Swenshuai.xi         raster[2*stride+12+i]   = tile3[8+i];
4007*53ee8cc1Swenshuai.xi     }
4008*53ee8cc1Swenshuai.xi 
4009*53ee8cc1Swenshuai.xi     for (i=0; i<4; i++) {
4010*53ee8cc1Swenshuai.xi         raster[3*stride+i]     = tile0[12+i];
4011*53ee8cc1Swenshuai.xi         raster[3*stride+4+i]   = tile1[12+i];
4012*53ee8cc1Swenshuai.xi         raster[3*stride+8+i]   = tile2[12+i];
4013*53ee8cc1Swenshuai.xi         raster[3*stride+12+i]   = tile3[12+i];
4014*53ee8cc1Swenshuai.xi     }
4015*53ee8cc1Swenshuai.xi }
4016*53ee8cc1Swenshuai.xi #endif // #ifdef __ARM_NEON__
4017*53ee8cc1Swenshuai.xi 
_HVD_EX_PpTask_Create(MS_U32 u32Id,HVD_EX_Stream * pstHVDStream)4018*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_PpTask_Create(MS_U32 u32Id, HVD_EX_Stream *pstHVDStream)
4019*53ee8cc1Swenshuai.xi {
4020*53ee8cc1Swenshuai.xi     MS_S32 s32HvdPpTaskId = MsOS_CreateTask((TaskEntry)_HAL_HVD_EX_PostProc_Task,
4021*53ee8cc1Swenshuai.xi                                             u32Id,
4022*53ee8cc1Swenshuai.xi                                             E_TASK_PRI_MEDIUM,
4023*53ee8cc1Swenshuai.xi                                             TRUE,
4024*53ee8cc1Swenshuai.xi                                             NULL,
4025*53ee8cc1Swenshuai.xi                                             32, // stack size..
4026*53ee8cc1Swenshuai.xi                                             "HVD_PostProcess_task");
4027*53ee8cc1Swenshuai.xi 
4028*53ee8cc1Swenshuai.xi     if (s32HvdPpTaskId < 0)
4029*53ee8cc1Swenshuai.xi     {
4030*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Pp Task create failed\n");
4031*53ee8cc1Swenshuai.xi 
4032*53ee8cc1Swenshuai.xi         return FALSE;
4033*53ee8cc1Swenshuai.xi     }
4034*53ee8cc1Swenshuai.xi 
4035*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Pp Task create success\n");
4036*53ee8cc1Swenshuai.xi     pstHVDStream->s32HvdPpTaskId = s32HvdPpTaskId;
4037*53ee8cc1Swenshuai.xi 
4038*53ee8cc1Swenshuai.xi     return TRUE;
4039*53ee8cc1Swenshuai.xi }
4040*53ee8cc1Swenshuai.xi 
tile_offset(MS_U32 x,MS_U32 y,MS_U32 w,MS_U32 h,MS_U32 stride)4041*53ee8cc1Swenshuai.xi static MS_U32 tile_offset(MS_U32 x, MS_U32 y, MS_U32 w, MS_U32 h, MS_U32 stride)
4042*53ee8cc1Swenshuai.xi {
4043*53ee8cc1Swenshuai.xi     return y * stride * h + x * w * h;
4044*53ee8cc1Swenshuai.xi }
4045*53ee8cc1Swenshuai.xi 
raster_offset(MS_U32 x,MS_U32 y,MS_U32 w,MS_U32 h,MS_U32 stride)4046*53ee8cc1Swenshuai.xi static MS_U32 raster_offset(MS_U32 x, MS_U32 y, MS_U32 w, MS_U32 h, MS_U32 stride)
4047*53ee8cc1Swenshuai.xi {
4048*53ee8cc1Swenshuai.xi     return y * stride * h + x * w;
4049*53ee8cc1Swenshuai.xi }
4050*53ee8cc1Swenshuai.xi 
tile4x4_to_raster(MS_U8 * raster,MS_U8 * tile,MS_U32 stride)4051*53ee8cc1Swenshuai.xi static void tile4x4_to_raster(MS_U8* raster, MS_U8* tile, MS_U32 stride)
4052*53ee8cc1Swenshuai.xi {
4053*53ee8cc1Swenshuai.xi     raster[0]              = tile[0];
4054*53ee8cc1Swenshuai.xi     raster[1]              = tile[1];
4055*53ee8cc1Swenshuai.xi     raster[2]              = tile[2];
4056*53ee8cc1Swenshuai.xi     raster[3]              = tile[3];
4057*53ee8cc1Swenshuai.xi     raster[stride]         = tile[4];
4058*53ee8cc1Swenshuai.xi     raster[stride + 1]     = tile[5];
4059*53ee8cc1Swenshuai.xi     raster[stride + 2]     = tile[6];
4060*53ee8cc1Swenshuai.xi     raster[stride + 3]     = tile[7];
4061*53ee8cc1Swenshuai.xi     raster[2 * stride]     = tile[8];
4062*53ee8cc1Swenshuai.xi     raster[2 * stride + 1] = tile[9];
4063*53ee8cc1Swenshuai.xi     raster[2 * stride + 2] = tile[10];
4064*53ee8cc1Swenshuai.xi     raster[2 * stride + 3] = tile[11];
4065*53ee8cc1Swenshuai.xi     raster[3 * stride]     = tile[12];
4066*53ee8cc1Swenshuai.xi     raster[3 * stride + 1] = tile[13];
4067*53ee8cc1Swenshuai.xi     raster[3 * stride + 2] = tile[14];
4068*53ee8cc1Swenshuai.xi     raster[3 * stride + 3] = tile[15];
4069*53ee8cc1Swenshuai.xi }
4070*53ee8cc1Swenshuai.xi 
tiled4x4pic_to_raster_new(MS_U8 * dst,MS_U8 * src,MS_U32 w,MS_U32 h,MS_U32 raster_stride)4071*53ee8cc1Swenshuai.xi static void tiled4x4pic_to_raster_new(MS_U8* dst, MS_U8* src, MS_U32 w, MS_U32 h, MS_U32 raster_stride)
4072*53ee8cc1Swenshuai.xi {
4073*53ee8cc1Swenshuai.xi     const MS_U32 tile_w = 4;
4074*53ee8cc1Swenshuai.xi     const MS_U32 tile_h = 4;
4075*53ee8cc1Swenshuai.xi     MS_U32 tile_stride = w;
4076*53ee8cc1Swenshuai.xi     MS_U32 x, y;
4077*53ee8cc1Swenshuai.xi     MS_U8 *dst1, *dst2;
4078*53ee8cc1Swenshuai.xi     MS_U8 *src1, *src2;
4079*53ee8cc1Swenshuai.xi 
4080*53ee8cc1Swenshuai.xi #ifdef __ARM_NEON__
4081*53ee8cc1Swenshuai.xi     // To overlap load and store, handle two blocks at the same time.
4082*53ee8cc1Swenshuai.xi     dst1 = dst;
4083*53ee8cc1Swenshuai.xi     src1 = src;
4084*53ee8cc1Swenshuai.xi     for (y = 0; y < h / tile_h; y++)
4085*53ee8cc1Swenshuai.xi     {
4086*53ee8cc1Swenshuai.xi         dst2 = dst1;
4087*53ee8cc1Swenshuai.xi         src2 = src1;
4088*53ee8cc1Swenshuai.xi         for (x = 0; x <= (w/tile_w - 8); x+=8)
4089*53ee8cc1Swenshuai.xi         {
4090*53ee8cc1Swenshuai.xi             tile4x4_to_raster_8(
4091*53ee8cc1Swenshuai.xi                                 dst2,
4092*53ee8cc1Swenshuai.xi                                 src2,
4093*53ee8cc1Swenshuai.xi                                 raster_stride, tile_w, tile_h);
4094*53ee8cc1Swenshuai.xi             dst2 += tile_w * 8;
4095*53ee8cc1Swenshuai.xi             src2 += tile_w * tile_h * 8;
4096*53ee8cc1Swenshuai.xi         }
4097*53ee8cc1Swenshuai.xi         dst1 += raster_stride * tile_h;
4098*53ee8cc1Swenshuai.xi         src1 += tile_stride * tile_h;
4099*53ee8cc1Swenshuai.xi         for (; x < w / tile_w; x++)
4100*53ee8cc1Swenshuai.xi         {
4101*53ee8cc1Swenshuai.xi             tile4x4_to_raster(
4102*53ee8cc1Swenshuai.xi                             dst + raster_offset(x, y, tile_w, tile_h, raster_stride),
4103*53ee8cc1Swenshuai.xi                             src + tile_offset(x, y, tile_w, tile_h, tile_stride),
4104*53ee8cc1Swenshuai.xi                             raster_stride);
4105*53ee8cc1Swenshuai.xi         }
4106*53ee8cc1Swenshuai.xi     }
4107*53ee8cc1Swenshuai.xi #else
4108*53ee8cc1Swenshuai.xi     dst1 = NULL;
4109*53ee8cc1Swenshuai.xi     src1 = NULL;
4110*53ee8cc1Swenshuai.xi     dst2 = NULL;
4111*53ee8cc1Swenshuai.xi     src2 = NULL;
4112*53ee8cc1Swenshuai.xi 
4113*53ee8cc1Swenshuai.xi     for (y = 0; y < h / tile_h; y++)
4114*53ee8cc1Swenshuai.xi     {
4115*53ee8cc1Swenshuai.xi         for (x = 0; x <= (w/tile_w - 4); x+=4)
4116*53ee8cc1Swenshuai.xi         {
4117*53ee8cc1Swenshuai.xi             tile4x4_to_raster_4(
4118*53ee8cc1Swenshuai.xi                                 dst + raster_offset(x, y, tile_w, tile_h, raster_stride),
4119*53ee8cc1Swenshuai.xi                                 src + tile_offset(x, y, tile_w, tile_h, tile_stride),
4120*53ee8cc1Swenshuai.xi                                 raster_stride);
4121*53ee8cc1Swenshuai.xi         }
4122*53ee8cc1Swenshuai.xi         for (; x < w / tile_w; x++)
4123*53ee8cc1Swenshuai.xi         {
4124*53ee8cc1Swenshuai.xi             tile4x4_to_raster(
4125*53ee8cc1Swenshuai.xi                             dst + raster_offset(x, y, tile_w, tile_h, raster_stride),
4126*53ee8cc1Swenshuai.xi                             src + tile_offset(x, y, tile_w, tile_h, tile_stride),
4127*53ee8cc1Swenshuai.xi                             raster_stride);
4128*53ee8cc1Swenshuai.xi         }
4129*53ee8cc1Swenshuai.xi     }
4130*53ee8cc1Swenshuai.xi #endif
4131*53ee8cc1Swenshuai.xi }
4132*53ee8cc1Swenshuai.xi 
4133*53ee8cc1Swenshuai.xi #define FLUSH_CACHE_SIZE (256 * 1024)
4134*53ee8cc1Swenshuai.xi 
_HAL_HVD_EX_Inv_Cache(void * pVA,MS_U32 u32Size)4135*53ee8cc1Swenshuai.xi static void _HAL_HVD_EX_Inv_Cache(void *pVA, MS_U32 u32Size)
4136*53ee8cc1Swenshuai.xi {
4137*53ee8cc1Swenshuai.xi     // To improve performance, just flush the first FLUSH_CACHE_SIZE bytes of data
4138*53ee8cc1Swenshuai.xi     if (u32Size > FLUSH_CACHE_SIZE)
4139*53ee8cc1Swenshuai.xi         u32Size = FLUSH_CACHE_SIZE;
4140*53ee8cc1Swenshuai.xi 
4141*53ee8cc1Swenshuai.xi     MsOS_MPool_Dcache_Flush((MS_VIRT)pVA, u32Size);
4142*53ee8cc1Swenshuai.xi }
4143*53ee8cc1Swenshuai.xi 
_HAL_HVD_EX_Flush_Cache(void * pVA,MS_U32 u32Size)4144*53ee8cc1Swenshuai.xi static void _HAL_HVD_EX_Flush_Cache(void *pVA, MS_U32 u32Size)
4145*53ee8cc1Swenshuai.xi {
4146*53ee8cc1Swenshuai.xi     MS_U32 u32SkipSize = 0;
4147*53ee8cc1Swenshuai.xi 
4148*53ee8cc1Swenshuai.xi     // To improve performance, just flush the last FLUSH_CACHE_SIZE bytes of data
4149*53ee8cc1Swenshuai.xi     if (u32Size > FLUSH_CACHE_SIZE)
4150*53ee8cc1Swenshuai.xi     {
4151*53ee8cc1Swenshuai.xi         u32SkipSize = u32Size - FLUSH_CACHE_SIZE;
4152*53ee8cc1Swenshuai.xi         u32Size = FLUSH_CACHE_SIZE;
4153*53ee8cc1Swenshuai.xi     }
4154*53ee8cc1Swenshuai.xi 
4155*53ee8cc1Swenshuai.xi     MsOS_MPool_Dcache_Flush(((MS_VIRT)pVA) + u32SkipSize, u32Size);
4156*53ee8cc1Swenshuai.xi }
4157*53ee8cc1Swenshuai.xi 
_HAL_HVD_EX_PostProc_Task(MS_U32 u32Id)4158*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_PostProc_Task(MS_U32 u32Id)
4159*53ee8cc1Swenshuai.xi {
4160*53ee8cc1Swenshuai.xi     HVD_EX_Stream *pstHVDStream = pHVDHalContext->_stHVDStream + _HVD_EX_GetStreamIdx(u32Id);
4161*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4162*53ee8cc1Swenshuai.xi     MS_U32 u32SrcMiuSel, u32DstMiuSel;
4163*53ee8cc1Swenshuai.xi     MS_U16 u16Width = 0, u16Height = 0, u16TileWidth = 0;
4164*53ee8cc1Swenshuai.xi 
4165*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("[%s-%d] Start\n", __FUNCTION__, __LINE__);
4166*53ee8cc1Swenshuai.xi 
4167*53ee8cc1Swenshuai.xi     pstHVDStream->ePpTaskState = E_HAL_HVD_STATE_RUNNING;
4168*53ee8cc1Swenshuai.xi 
4169*53ee8cc1Swenshuai.xi     while (pstHVDStream->ePpTaskState != E_HAL_HVD_STATE_STOP)
4170*53ee8cc1Swenshuai.xi     {
4171*53ee8cc1Swenshuai.xi         if (pstHVDStream->ePpTaskState == E_HAL_HVD_STATE_PAUSING)
4172*53ee8cc1Swenshuai.xi             pstHVDStream->ePpTaskState = E_HAL_HVD_STATE_PAUSE_DONE;
4173*53ee8cc1Swenshuai.xi 
4174*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1); // FIXME
4175*53ee8cc1Swenshuai.xi 
4176*53ee8cc1Swenshuai.xi         if (pstHVDStream->ePpTaskState != E_HAL_HVD_STATE_RUNNING)
4177*53ee8cc1Swenshuai.xi             continue;
4178*53ee8cc1Swenshuai.xi 
4179*53ee8cc1Swenshuai.xi         HAL_HVD_EX_ReadMemory();
4180*53ee8cc1Swenshuai.xi 
4181*53ee8cc1Swenshuai.xi         while (pShm->u8PpQueueRPtr != pShm->u8PpQueueWPtr)
4182*53ee8cc1Swenshuai.xi         {
4183*53ee8cc1Swenshuai.xi             MS_U8 *pSrcVA, *pDstVA;
4184*53ee8cc1Swenshuai.xi             MS_U32 u32SrcPA, u32DstPA;
4185*53ee8cc1Swenshuai.xi             HVD_Frm_Information *pFrmInfo = (HVD_Frm_Information *)&pShm->DispQueue[pShm->u8PpQueueRPtr];
4186*53ee8cc1Swenshuai.xi             //HVD_EX_MSG_DBG("[%s-%d] width: %d, height = %d, pitch = %d\n", __FUNCTION__, __LINE__, pFrmInfo->u16Width, pFrmInfo->u16Height, pFrmInfo->u16Pitch);
4187*53ee8cc1Swenshuai.xi 
4188*53ee8cc1Swenshuai.xi             if ((u16Width != pFrmInfo->u16Width) || (u16Height != pFrmInfo->u16Height))
4189*53ee8cc1Swenshuai.xi             {
4190*53ee8cc1Swenshuai.xi                 HVD_Display_Info *pDispInfo = (HVD_Display_Info *) HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_DISP_INFO_ADDR);
4191*53ee8cc1Swenshuai.xi 
4192*53ee8cc1Swenshuai.xi                 u16Width = pFrmInfo->u16Width;
4193*53ee8cc1Swenshuai.xi                 u16Height = pFrmInfo->u16Height;
4194*53ee8cc1Swenshuai.xi                 u16TileWidth = NEXT_MULTIPLE(pFrmInfo->u16Pitch - pDispInfo->u16CropRight, 8);
4195*53ee8cc1Swenshuai.xi             }
4196*53ee8cc1Swenshuai.xi 
4197*53ee8cc1Swenshuai.xi             // Luma
4198*53ee8cc1Swenshuai.xi             u32SrcMiuSel = (pShm->u32VDEC_MIU_SEL >> VDEC_PPIN_MIUSEL) & VDEC_MIUSEL_MASK;
4199*53ee8cc1Swenshuai.xi             u32DstMiuSel = (pShm->u32VDEC_MIU_SEL >> VDEC_LUMA8_MIUSEL) & VDEC_MIUSEL_MASK;
4200*53ee8cc1Swenshuai.xi 
4201*53ee8cc1Swenshuai.xi             _miu_offset_to_phy(u32SrcMiuSel, pFrmInfo->u32PpInLumaAddr, u32SrcPA);
4202*53ee8cc1Swenshuai.xi             _miu_offset_to_phy(u32DstMiuSel, pFrmInfo->u32LumaAddr, u32DstPA);
4203*53ee8cc1Swenshuai.xi 
4204*53ee8cc1Swenshuai.xi             pSrcVA = (MS_U8*) MS_PA2KSEG0(u32SrcPA);
4205*53ee8cc1Swenshuai.xi             pDstVA = (MS_U8*) MS_PA2KSEG0(u32DstPA);
4206*53ee8cc1Swenshuai.xi 
4207*53ee8cc1Swenshuai.xi             _HAL_HVD_EX_Inv_Cache(pSrcVA, u16TileWidth * pFrmInfo->u16Height);
4208*53ee8cc1Swenshuai.xi 
4209*53ee8cc1Swenshuai.xi             tiled4x4pic_to_raster_new(pDstVA, pSrcVA, u16TileWidth, pFrmInfo->u16Height, pFrmInfo->u16Pitch);
4210*53ee8cc1Swenshuai.xi 
4211*53ee8cc1Swenshuai.xi             _HAL_HVD_EX_Flush_Cache(pDstVA, pFrmInfo->u16Pitch * pFrmInfo->u16Height);
4212*53ee8cc1Swenshuai.xi 
4213*53ee8cc1Swenshuai.xi             // Chroma
4214*53ee8cc1Swenshuai.xi             u32SrcMiuSel = (pShm->u32VDEC_MIU_SEL >> VDEC_PPIN_MIUSEL) & VDEC_MIUSEL_MASK;
4215*53ee8cc1Swenshuai.xi             u32DstMiuSel = (pShm->u32VDEC_MIU_SEL >> VDEC_CHROMA8_MIUSEL) & VDEC_MIUSEL_MASK;
4216*53ee8cc1Swenshuai.xi 
4217*53ee8cc1Swenshuai.xi             _miu_offset_to_phy(u32SrcMiuSel, pFrmInfo->u32PpInChromaAddr, u32SrcPA);
4218*53ee8cc1Swenshuai.xi             _miu_offset_to_phy(u32DstMiuSel, pFrmInfo->u32ChromaAddr, u32DstPA);
4219*53ee8cc1Swenshuai.xi 
4220*53ee8cc1Swenshuai.xi             pSrcVA = (MS_U8*) MS_PA2KSEG0(u32SrcPA);
4221*53ee8cc1Swenshuai.xi             pDstVA = (MS_U8*) MS_PA2KSEG0(u32DstPA);
4222*53ee8cc1Swenshuai.xi 
4223*53ee8cc1Swenshuai.xi             _HAL_HVD_EX_Inv_Cache(pSrcVA, u16TileWidth * pFrmInfo->u16Height / 2);
4224*53ee8cc1Swenshuai.xi 
4225*53ee8cc1Swenshuai.xi             tiled4x4pic_to_raster_new(pDstVA, pSrcVA, u16TileWidth, pFrmInfo->u16Height/2, pFrmInfo->u16Pitch);
4226*53ee8cc1Swenshuai.xi 
4227*53ee8cc1Swenshuai.xi             _HAL_HVD_EX_Flush_Cache(pDstVA, pFrmInfo->u16Pitch * pFrmInfo->u16Height / 2);
4228*53ee8cc1Swenshuai.xi 
4229*53ee8cc1Swenshuai.xi             pShm->DispQueue[pShm->u8PpQueueRPtr].u32Status = E_HVD_DISPQ_STATUS_INIT;
4230*53ee8cc1Swenshuai.xi             HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_INC_DISPQ_NUM, 0);
4231*53ee8cc1Swenshuai.xi             INC_VALUE(pShm->u8PpQueueRPtr, pShm->u8PpQueueSize);
4232*53ee8cc1Swenshuai.xi 
4233*53ee8cc1Swenshuai.xi             HAL_HVD_EX_FlushMemory();
4234*53ee8cc1Swenshuai.xi 
4235*53ee8cc1Swenshuai.xi             if (pstHVDStream->ePpTaskState == E_HAL_HVD_STATE_PAUSING)
4236*53ee8cc1Swenshuai.xi                 break;
4237*53ee8cc1Swenshuai.xi 
4238*53ee8cc1Swenshuai.xi             HAL_HVD_EX_ReadMemory();
4239*53ee8cc1Swenshuai.xi         }
4240*53ee8cc1Swenshuai.xi     }
4241*53ee8cc1Swenshuai.xi 
4242*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("[%s-%d] End\n", __FUNCTION__, __LINE__);
4243*53ee8cc1Swenshuai.xi 
4244*53ee8cc1Swenshuai.xi     return TRUE;
4245*53ee8cc1Swenshuai.xi }
4246*53ee8cc1Swenshuai.xi #endif
4247*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_VP8AECInUsed(MS_U32 u32Id,MS_BOOL * isVP8Used,MS_BOOL * isAECUsed,MS_BOOL * isAVCUsed)4248*53ee8cc1Swenshuai.xi static void HAL_HVD_EX_VP8AECInUsed(MS_U32 u32Id, MS_BOOL *isVP8Used, MS_BOOL *isAECUsed , MS_BOOL *isAVCUsed)
4249*53ee8cc1Swenshuai.xi {
4250*53ee8cc1Swenshuai.xi     MS_U8 i ;
4251*53ee8cc1Swenshuai.xi     MS_U8 u8DrvId = (0xFF & (u32Id >> 16));
4252*53ee8cc1Swenshuai.xi 
4253*53ee8cc1Swenshuai.xi     for (i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM ; i++)
4254*53ee8cc1Swenshuai.xi     {
4255*53ee8cc1Swenshuai.xi         if( _pHVDCtrls[i].bUsed && (i != u8DrvId))
4256*53ee8cc1Swenshuai.xi         {
4257*53ee8cc1Swenshuai.xi             MS_U32 u32TempModeFlag = (_pHVDCtrls[i].InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) ;
4258*53ee8cc1Swenshuai.xi             if((E_HVD_INIT_HW_VP8 == u32TempModeFlag))
4259*53ee8cc1Swenshuai.xi             {
4260*53ee8cc1Swenshuai.xi                 *isVP8Used = TRUE ;
4261*53ee8cc1Swenshuai.xi             }
4262*53ee8cc1Swenshuai.xi             else if((E_HVD_INIT_HW_VP9 == u32TempModeFlag) || (E_HVD_INIT_HW_AVS == u32TempModeFlag))
4263*53ee8cc1Swenshuai.xi             {
4264*53ee8cc1Swenshuai.xi                 *isAECUsed = TRUE ;
4265*53ee8cc1Swenshuai.xi             }
4266*53ee8cc1Swenshuai.xi             else if((E_HVD_INIT_HW_AVC == u32TempModeFlag))
4267*53ee8cc1Swenshuai.xi             {
4268*53ee8cc1Swenshuai.xi                 *isAVCUsed = TRUE ;
4269*53ee8cc1Swenshuai.xi             }
4270*53ee8cc1Swenshuai.xi         }
4271*53ee8cc1Swenshuai.xi     }
4272*53ee8cc1Swenshuai.xi }
4273*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType)4274*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType)
4275*53ee8cc1Swenshuai.xi {
4276*53ee8cc1Swenshuai.xi #ifndef VDEC3
4277*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
4278*53ee8cc1Swenshuai.xi #endif
4279*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4280*53ee8cc1Swenshuai.xi     MS_BOOL isVP8Used = FALSE;
4281*53ee8cc1Swenshuai.xi     MS_BOOL isAECUsed = FALSE;
4282*53ee8cc1Swenshuai.xi     MS_BOOL isAVCUsed = FALSE;
4283*53ee8cc1Swenshuai.xi     HAL_HVD_EX_VP8AECInUsed(u32Id, &isVP8Used, &isAECUsed, &isAVCUsed);
4284*53ee8cc1Swenshuai.xi //    MS_U8 u8MiuSel;
4285*53ee8cc1Swenshuai.xi //    MS_U32 u32StartOffset;
4286*53ee8cc1Swenshuai.xi 
4287*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
4288*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = _HAL_EX_IS_EVD(pCtrl->InitParams.u32ModeFlag);
4289*53ee8cc1Swenshuai.xi #else
4290*53ee8cc1Swenshuai.xi     MS_BOOL isEVD = FALSE;
4291*53ee8cc1Swenshuai.xi #endif
4292*53ee8cc1Swenshuai.xi     MS_BOOL isHVD = !isEVD;
4293*53ee8cc1Swenshuai.xi 
4294*53ee8cc1Swenshuai.xi     //patch for enable evd in AVC because AVC may enable mf_codec which need evd registers
4295*53ee8cc1Swenshuai.xi     isEVD = isEVD || (E_HVD_INIT_HW_AVC== (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
4296*53ee8cc1Swenshuai.xi 
4297*53ee8cc1Swenshuai.xi     // power on / reset HVD; set nal, es rw, bbu parser, release HVD engine
4298*53ee8cc1Swenshuai.xi     // re-setup clock.
4299*53ee8cc1Swenshuai.xi     #if SUPPORT_G2VP9 && defined(VDEC3)
4300*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4301*53ee8cc1Swenshuai.xi     #endif
4302*53ee8cc1Swenshuai.xi 
4303*53ee8cc1Swenshuai.xi     if(isHVD)
4304*53ee8cc1Swenshuai.xi     {
4305*53ee8cc1Swenshuai.xi         if(!HAL_VPU_EX_HVDInUsed())
4306*53ee8cc1Swenshuai.xi         {
4307*53ee8cc1Swenshuai.xi             printf("HVD power on\n");
4308*53ee8cc1Swenshuai.xi             #ifdef CONFIG_MSTAR_CLKM
4309*53ee8cc1Swenshuai.xi             HAL_HVD_EX_PowerCtrl_CLKM(u32Id, TRUE);
4310*53ee8cc1Swenshuai.xi             #else
4311*53ee8cc1Swenshuai.xi             HAL_HVD_EX_PowerCtrl(u32Id, TRUE);
4312*53ee8cc1Swenshuai.xi             #endif
4313*53ee8cc1Swenshuai.xi         }
4314*53ee8cc1Swenshuai.xi 
4315*53ee8cc1Swenshuai.xi         if(!isVP8Used && E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4316*53ee8cc1Swenshuai.xi         {
4317*53ee8cc1Swenshuai.xi             HAL_VP8_PowerCtrl(TRUE);
4318*53ee8cc1Swenshuai.xi         }
4319*53ee8cc1Swenshuai.xi         else if(!isAECUsed &&( E_HVD_INIT_HW_AVS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
4320*53ee8cc1Swenshuai.xi         {
4321*53ee8cc1Swenshuai.xi             HAL_AEC_PowerCtrl(TRUE);
4322*53ee8cc1Swenshuai.xi         }
4323*53ee8cc1Swenshuai.xi 
4324*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_SRAMPD
4325*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask(REG_HICODEC_SRAM_SD_EN, HICODEC_SRAM_HICODEC1, HICODEC_SRAM_HICODEC1);
4326*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
4327*53ee8cc1Swenshuai.xi #endif
4328*53ee8cc1Swenshuai.xi     }
4329*53ee8cc1Swenshuai.xi 
4330*53ee8cc1Swenshuai.xi     #if SUPPORT_EVD
4331*53ee8cc1Swenshuai.xi     #ifdef VDEC3
4332*53ee8cc1Swenshuai.xi     if (isEVD)
4333*53ee8cc1Swenshuai.xi     {
4334*53ee8cc1Swenshuai.xi         if(!HAL_VPU_EX_EVDInUsed())
4335*53ee8cc1Swenshuai.xi         {
4336*53ee8cc1Swenshuai.xi             printf("EVD power on\n");
4337*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
4338*53ee8cc1Swenshuai.xi             HAL_EVD_EX_PowerCtrl_CLKM(u32Id, TRUE);
4339*53ee8cc1Swenshuai.xi #else
4340*53ee8cc1Swenshuai.xi             HAL_EVD_EX_PowerCtrl(u32Id, TRUE);
4341*53ee8cc1Swenshuai.xi #endif
4342*53ee8cc1Swenshuai.xi         }
4343*53ee8cc1Swenshuai.xi         if(!isAECUsed && (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
4344*53ee8cc1Swenshuai.xi         {
4345*53ee8cc1Swenshuai.xi             HAL_AEC_PowerCtrl(TRUE);
4346*53ee8cc1Swenshuai.xi         }
4347*53ee8cc1Swenshuai.xi     }
4348*53ee8cc1Swenshuai.xi     #endif
4349*53ee8cc1Swenshuai.xi     #endif
4350*53ee8cc1Swenshuai.xi 
4351*53ee8cc1Swenshuai.xi 
4352*53ee8cc1Swenshuai.xi 
4353*53ee8cc1Swenshuai.xi 
4354*53ee8cc1Swenshuai.xi     #if SUPPORT_G2VP9 && defined(VDEC3)
4355*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4356*53ee8cc1Swenshuai.xi     {
4357*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_G2VP9InUsed())
4358*53ee8cc1Swenshuai.xi         {
4359*53ee8cc1Swenshuai.xi             printf("G2 VP9 power on\n");
4360*53ee8cc1Swenshuai.xi             HAL_VP9_EX_PowerCtrl(TRUE);
4361*53ee8cc1Swenshuai.xi         }
4362*53ee8cc1Swenshuai.xi     }
4363*53ee8cc1Swenshuai.xi     #endif
4364*53ee8cc1Swenshuai.xi 
4365*53ee8cc1Swenshuai.xi     if ((!HAL_VPU_EX_HVDInUsed()) )
4366*53ee8cc1Swenshuai.xi     {
4367*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[0].u32BBUWptr = 0; //main
4368*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[1].u32BBUWptr = 0; //sub
4369*53ee8cc1Swenshuai.xi         pHVDHalContext->u32VP8BBUWptr = 0; //VP8
4370*53ee8cc1Swenshuai.xi         _HVD_EX_ResetMainSubBBUWptr(u32Id);
4371*53ee8cc1Swenshuai.xi 
4372*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_SWRST, HVD_REG_RESET_SWRST);
4373*53ee8cc1Swenshuai.xi 
4374*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_IDB_MIU_256 , HVD_REG_RESET_IDB_MIU_256);
4375*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_MC_MIU_256 , HVD_REG_MC_MIU_256);
4376*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_MIU_128 , HVD_REG_RESET_MIU_128);
4377*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_MIU1_128 , HVD_REG_RESET_MIU1_128 );
4378*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, 0 , HVD_REG_RESET_MIU_256 );
4379*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, 0 , HVD_REG_RESET_MIU1_256);
4380*53ee8cc1Swenshuai.xi         //BWA
4381*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_BWA_CLK, ((_HVD_Read2Byte(HVD_REG_BWA_CLK))&((~HVD_REG_CLK_HVD_SW_OV_EN & ~HVD_REG_CLK_HVD_IDB_SW_OV_EN))));
4382*53ee8cc1Swenshuai.xi 
4383*53ee8cc1Swenshuai.xi         #if 0
4384*53ee8cc1Swenshuai.xi         if((pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.bEnable) &&
4385*53ee8cc1Swenshuai.xi            ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC))
4386*53ee8cc1Swenshuai.xi         {
4387*53ee8cc1Swenshuai.xi             _phy_to_miu_offset(u8MiuSel, u32StartOffset, pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufAddr);
4388*53ee8cc1Swenshuai.xi 
4389*53ee8cc1Swenshuai.xi             _HAL_HVD_Entry();
4390*53ee8cc1Swenshuai.xi             HAL_HVD_MIF1_MiuClientSel(u8MiuSel);
4391*53ee8cc1Swenshuai.xi             _HAL_HVD_Release();
4392*53ee8cc1Swenshuai.xi 
4393*53ee8cc1Swenshuai.xi         }
4394*53ee8cc1Swenshuai.xi         #endif
4395*53ee8cc1Swenshuai.xi     }
4396*53ee8cc1Swenshuai.xi 
4397*53ee8cc1Swenshuai.xi     #if SUPPORT_EVD
4398*53ee8cc1Swenshuai.xi     if (isEVD)
4399*53ee8cc1Swenshuai.xi     {
4400*53ee8cc1Swenshuai.xi #ifdef VDEC3
4401*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_EVDInUsed())
4402*53ee8cc1Swenshuai.xi #endif
4403*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_SWRST, EVD_REG_RESET_SWRST);
4404*53ee8cc1Swenshuai.xi     }
4405*53ee8cc1Swenshuai.xi     #endif
4406*53ee8cc1Swenshuai.xi 
4407*53ee8cc1Swenshuai.xi     #if SUPPORT_G2VP9 && defined(VDEC3)
4408*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4409*53ee8cc1Swenshuai.xi     {
4410*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_G2VP9InUsed())
4411*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(VP9_REG_RESET, VP9_REG_RESET_SWRST, VP9_REG_RESET_SWRST);
4412*53ee8cc1Swenshuai.xi     }
4413*53ee8cc1Swenshuai.xi     #endif
4414*53ee8cc1Swenshuai.xi 
4415*53ee8cc1Swenshuai.xi 
4416*53ee8cc1Swenshuai.xi     if(pCtrl == NULL)
4417*53ee8cc1Swenshuai.xi     {
4418*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("HAL_HVD_EX_InitHW Ctrl is NULL.\n");
4419*53ee8cc1Swenshuai.xi         //return FALSE;
4420*53ee8cc1Swenshuai.xi         goto RESET;
4421*53ee8cc1Swenshuai.xi     }
4422*53ee8cc1Swenshuai.xi 
4423*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
4424*53ee8cc1Swenshuai.xi     if (isEVD && ((E_HVD_INIT_HW_AVC != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ))
4425*53ee8cc1Swenshuai.xi     {
4426*53ee8cc1Swenshuai.xi #ifdef VDEC3
4427*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_EVDInUsed())
4428*53ee8cc1Swenshuai.xi #endif
4429*53ee8cc1Swenshuai.xi         {
4430*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4431*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_HK_HEVC_MODE, EVD_REG_RESET_HK_HEVC_MODE);
4432*53ee8cc1Swenshuai.xi         }
4433*53ee8cc1Swenshuai.xi 
4434*53ee8cc1Swenshuai.xi         if ((E_HVD_INIT_MAIN_LIVE_STREAM == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK))
4435*53ee8cc1Swenshuai.xi             ||(E_HVD_INIT_MAIN_FILE_TS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK)))
4436*53ee8cc1Swenshuai.xi         {
4437*53ee8cc1Swenshuai.xi #ifdef VDEC3
4438*53ee8cc1Swenshuai.xi             if (0 == pCtrl->u32BBUId)
4439*53ee8cc1Swenshuai.xi #else
4440*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
4441*53ee8cc1Swenshuai.xi #endif
4442*53ee8cc1Swenshuai.xi             {
4443*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_HK_TSP2EVD_EN, EVD_REG_RESET_HK_TSP2EVD_EN); //for main-DTV mode
4444*53ee8cc1Swenshuai.xi             }
4445*53ee8cc1Swenshuai.xi #ifdef VDEC3
4446*53ee8cc1Swenshuai.xi             else if (1 == pCtrl->u32BBUId)
4447*53ee8cc1Swenshuai.xi #else
4448*53ee8cc1Swenshuai.xi             else if (1 == u8TaskId)
4449*53ee8cc1Swenshuai.xi #endif
4450*53ee8cc1Swenshuai.xi             {
4451*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_USE_HVD_MIU_EN, EVD_REG_RESET_USE_HVD_MIU_EN);  //for sub-DTV mode
4452*53ee8cc1Swenshuai.xi             }
4453*53ee8cc1Swenshuai.xi #ifdef VDEC3
4454*53ee8cc1Swenshuai.xi             else if (2 == pCtrl->u32BBUId)
4455*53ee8cc1Swenshuai.xi #else
4456*53ee8cc1Swenshuai.xi             else if (2 == u8TaskId)
4457*53ee8cc1Swenshuai.xi #endif
4458*53ee8cc1Swenshuai.xi             {
4459*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(EVD_BBU23_SETTING, REG_TSP2EVD_EN_BS3, REG_TSP2EVD_EN_BS3);
4460*53ee8cc1Swenshuai.xi             }
4461*53ee8cc1Swenshuai.xi             else
4462*53ee8cc1Swenshuai.xi             {
4463*53ee8cc1Swenshuai.xi #ifdef VDEC3
4464*53ee8cc1Swenshuai.xi                 if (pCtrl->u32BBUId > 3)
4465*53ee8cc1Swenshuai.xi                     printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
4466*53ee8cc1Swenshuai.xi #else
4467*53ee8cc1Swenshuai.xi                 if (u8TaskId > 3)
4468*53ee8cc1Swenshuai.xi                     printf("Error u8TaskId = %d , %s:%d\n",u8TaskId,__FUNCTION__,__LINE__);
4469*53ee8cc1Swenshuai.xi #endif
4470*53ee8cc1Swenshuai.xi 
4471*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(EVD_BBU23_SETTING, REG_TSP2EVD_EN_BS4, REG_TSP2EVD_EN_BS4);
4472*53ee8cc1Swenshuai.xi             }
4473*53ee8cc1Swenshuai.xi         }
4474*53ee8cc1Swenshuai.xi         goto RESET;
4475*53ee8cc1Swenshuai.xi     }
4476*53ee8cc1Swenshuai.xi #endif
4477*53ee8cc1Swenshuai.xi 
4478*53ee8cc1Swenshuai.xi     // HVD4, from JANUS and later chip
4479*53ee8cc1Swenshuai.xi     switch ((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK)
4480*53ee8cc1Swenshuai.xi     {
4481*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_AVS:
4482*53ee8cc1Swenshuai.xi         {
4483*53ee8cc1Swenshuai.xi #ifdef VDEC3
4484*53ee8cc1Swenshuai.xi             if (0 == pCtrl->u32BBUId)
4485*53ee8cc1Swenshuai.xi #else
4486*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
4487*53ee8cc1Swenshuai.xi #endif
4488*53ee8cc1Swenshuai.xi             {
4489*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_RESET, 0,
4490*53ee8cc1Swenshuai.xi                                HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
4491*53ee8cc1Swenshuai.xi             }
4492*53ee8cc1Swenshuai.xi             else
4493*53ee8cc1Swenshuai.xi             {
4494*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0,
4495*53ee8cc1Swenshuai.xi                                HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
4496*53ee8cc1Swenshuai.xi             }
4497*53ee8cc1Swenshuai.xi 
4498*53ee8cc1Swenshuai.xi             break;
4499*53ee8cc1Swenshuai.xi         }
4500*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_RM:
4501*53ee8cc1Swenshuai.xi         {
4502*53ee8cc1Swenshuai.xi #ifdef VDEC3
4503*53ee8cc1Swenshuai.xi             if (0 == pCtrl->u32BBUId)
4504*53ee8cc1Swenshuai.xi #else
4505*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
4506*53ee8cc1Swenshuai.xi #endif
4507*53ee8cc1Swenshuai.xi             {
4508*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_RESET, 0,
4509*53ee8cc1Swenshuai.xi                                    HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
4510*53ee8cc1Swenshuai.xi 
4511*53ee8cc1Swenshuai.xi                 if (pCtrl->InitParams.pRVFileInfo->RV_Version) // RV 9,10
4512*53ee8cc1Swenshuai.xi                 {
4513*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_RV9_DEC_MODE);
4514*53ee8cc1Swenshuai.xi                 }
4515*53ee8cc1Swenshuai.xi                 else // RV 8
4516*53ee8cc1Swenshuai.xi                 {
4517*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_RV9_DEC_MODE);
4518*53ee8cc1Swenshuai.xi                 }
4519*53ee8cc1Swenshuai.xi             }
4520*53ee8cc1Swenshuai.xi             else
4521*53ee8cc1Swenshuai.xi             {
4522*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0,
4523*53ee8cc1Swenshuai.xi                                    HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
4524*53ee8cc1Swenshuai.xi 
4525*53ee8cc1Swenshuai.xi                 if (pCtrl->InitParams.pRVFileInfo->RV_Version) // RV 9,10
4526*53ee8cc1Swenshuai.xi                 {
4527*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_RV9_DEC_MODE_BS2);
4528*53ee8cc1Swenshuai.xi                 }
4529*53ee8cc1Swenshuai.xi                 else // RV 8
4530*53ee8cc1Swenshuai.xi                 {
4531*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_RV9_DEC_MODE_BS2);
4532*53ee8cc1Swenshuai.xi                 }
4533*53ee8cc1Swenshuai.xi 
4534*53ee8cc1Swenshuai.xi             }
4535*53ee8cc1Swenshuai.xi 
4536*53ee8cc1Swenshuai.xi             break;
4537*53ee8cc1Swenshuai.xi         }
4538*53ee8cc1Swenshuai.xi         default:
4539*53ee8cc1Swenshuai.xi         {
4540*53ee8cc1Swenshuai.xi #ifdef VDEC3
4541*53ee8cc1Swenshuai.xi             if (0 == pCtrl->u32BBUId)
4542*53ee8cc1Swenshuai.xi #else
4543*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
4544*53ee8cc1Swenshuai.xi #endif
4545*53ee8cc1Swenshuai.xi             {
4546*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
4547*53ee8cc1Swenshuai.xi             }
4548*53ee8cc1Swenshuai.xi             else
4549*53ee8cc1Swenshuai.xi             {
4550*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
4551*53ee8cc1Swenshuai.xi             }
4552*53ee8cc1Swenshuai.xi             break;
4553*53ee8cc1Swenshuai.xi         }
4554*53ee8cc1Swenshuai.xi     }
4555*53ee8cc1Swenshuai.xi 
4556*53ee8cc1Swenshuai.xi RESET:
4557*53ee8cc1Swenshuai.xi 
4558*53ee8cc1Swenshuai.xi #if 0    //use miu256bit
4559*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("(be)Miu128 bits Status = %x <<<<<<<\n", _HVD_Read2Byte(HVD_REG_RESET));
4560*53ee8cc1Swenshuai.xi 
4561*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_HVDInUsed())
4562*53ee8cc1Swenshuai.xi     {
4563*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_RESET, (_HVD_Read2Byte(HVD_REG_RESET) | HVD_REG_RESET_MIU_128));
4564*53ee8cc1Swenshuai.xi     }
4565*53ee8cc1Swenshuai.xi 
4566*53ee8cc1Swenshuai.xi      HVD_EX_MSG_DBG("(af)Miu128 bits Status = %x <<<<<<<\n", _HVD_Read2Byte(HVD_REG_RESET));
4567*53ee8cc1Swenshuai.xi #endif
4568*53ee8cc1Swenshuai.xi 
4569*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
4570*53ee8cc1Swenshuai.xi     if (isEVD)
4571*53ee8cc1Swenshuai.xi     {
4572*53ee8cc1Swenshuai.xi #ifdef VDEC3
4573*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_EVDInUsed())
4574*53ee8cc1Swenshuai.xi #endif
4575*53ee8cc1Swenshuai.xi         {
4576*53ee8cc1Swenshuai.xi             printf("EVD miu 128 bits\n");
4577*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) & ~EVD_REG_RESET_MIU0_256 & ~EVD_REG_RESET_MIU1_256));
4578*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) | EVD_REG_RESET_MIU0_128 | EVD_REG_RESET_MIU1_128));
4579*53ee8cc1Swenshuai.xi             printf("EVD BBU 128 bits\n");
4580*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(EVD_BBU_MIU_SETTING, (_HVD_Read2Byte(EVD_BBU_MIU_SETTING) & ~REG_BBU_MIU_256));
4581*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(EVD_BBU_MIU_SETTING, (_HVD_Read2Byte(EVD_BBU_MIU_SETTING) | REG_BBU_MIU_128));
4582*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(REG_CLK_EVD, (_HVD_Read2Byte(REG_CLK_EVD) & ~REG_CLK_EVD_SW_OV_EN & ~REG_CLK_EVD_PPU_SW_OV_EN));//set 0 firmware
4583*53ee8cc1Swenshuai.xi         }
4584*53ee8cc1Swenshuai.xi     }
4585*53ee8cc1Swenshuai.xi #endif
4586*53ee8cc1Swenshuai.xi #if 0 //defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
4587*53ee8cc1Swenshuai.xi     // Only ES buffer addrress needs to be set for VP8
4588*53ee8cc1Swenshuai.xi     _HVD_EX_SetESBufferAddr(u32Id);
4589*53ee8cc1Swenshuai.xi #else
4590*53ee8cc1Swenshuai.xi     if(DecoderType != E_VPU_EX_DECODER_MVD)
4591*53ee8cc1Swenshuai.xi     {
4592*53ee8cc1Swenshuai.xi         _HVD_EX_SetBufferAddr(u32Id);
4593*53ee8cc1Swenshuai.xi     }
4594*53ee8cc1Swenshuai.xi #endif
4595*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_HVDInUsed())
4596*53ee8cc1Swenshuai.xi     {
4597*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_SWRST);
4598*53ee8cc1Swenshuai.xi     }
4599*53ee8cc1Swenshuai.xi 
4600*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
4601*53ee8cc1Swenshuai.xi     if (isEVD)
4602*53ee8cc1Swenshuai.xi     {
4603*53ee8cc1Swenshuai.xi #ifdef VDEC3
4604*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_EVDInUsed())
4605*53ee8cc1Swenshuai.xi #endif
4606*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(EVD_REG_RESET, 0, EVD_REG_RESET_SWRST);
4607*53ee8cc1Swenshuai.xi     }
4608*53ee8cc1Swenshuai.xi #endif
4609*53ee8cc1Swenshuai.xi 
4610*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
4611*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4612*53ee8cc1Swenshuai.xi     {
4613*53ee8cc1Swenshuai.xi         HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4614*53ee8cc1Swenshuai.xi 
4615*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_G2VP9InUsed())
4616*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(VP9_REG_RESET, 0, VP9_REG_RESET_SWRST);
4617*53ee8cc1Swenshuai.xi 
4618*53ee8cc1Swenshuai.xi         if (pShm->u8FrmPostProcSupport & E_HVD_POST_PROC_DETILE)
4619*53ee8cc1Swenshuai.xi             _HVD_EX_PpTask_Create(u32Id, &pHVDHalContext->_stHVDStream[_HVD_EX_GetStreamIdx(u32Id)]);
4620*53ee8cc1Swenshuai.xi     }
4621*53ee8cc1Swenshuai.xi #endif
4622*53ee8cc1Swenshuai.xi 
4623*53ee8cc1Swenshuai.xi     return TRUE;
4624*53ee8cc1Swenshuai.xi }
4625*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_DeinitHW(MS_U32 u32Id)4626*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_DeinitHW(MS_U32 u32Id)
4627*53ee8cc1Swenshuai.xi {
4628*53ee8cc1Swenshuai.xi     MS_U16 u16Timeout = 1000;
4629*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4630*53ee8cc1Swenshuai.xi     MS_BOOL isVP8Used = FALSE;
4631*53ee8cc1Swenshuai.xi     MS_BOOL isAECUsed = FALSE;
4632*53ee8cc1Swenshuai.xi     MS_BOOL isAVCUsed = FALSE;
4633*53ee8cc1Swenshuai.xi     HAL_HVD_EX_VP8AECInUsed(u32Id, &isVP8Used, &isAECUsed , &isAVCUsed);
4634*53ee8cc1Swenshuai.xi 
4635*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
4636*53ee8cc1Swenshuai.xi     if(!isAVCUsed && E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) && !HAL_VPU_EX_EVDInUsed())
4637*53ee8cc1Swenshuai.xi     {
4638*53ee8cc1Swenshuai.xi         HAL_EVD_EX_DeinitHW(u32Id);//no AVC/EVD use , close EVD power
4639*53ee8cc1Swenshuai.xi     }
4640*53ee8cc1Swenshuai.xi #endif
4641*53ee8cc1Swenshuai.xi 
4642*53ee8cc1Swenshuai.xi     if(TRUE == HAL_VPU_EX_HVDInUsed())
4643*53ee8cc1Swenshuai.xi     {
4644*53ee8cc1Swenshuai.xi         if(!isVP8Used && E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4645*53ee8cc1Swenshuai.xi         {
4646*53ee8cc1Swenshuai.xi             HAL_VP8_PowerCtrl(FALSE);
4647*53ee8cc1Swenshuai.xi         }
4648*53ee8cc1Swenshuai.xi         else if(!isAECUsed && E_HVD_INIT_HW_AVS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4649*53ee8cc1Swenshuai.xi         {
4650*53ee8cc1Swenshuai.xi             HAL_AEC_PowerCtrl(FALSE);
4651*53ee8cc1Swenshuai.xi         }
4652*53ee8cc1Swenshuai.xi         return FALSE;
4653*53ee8cc1Swenshuai.xi     }
4654*53ee8cc1Swenshuai.xi     else
4655*53ee8cc1Swenshuai.xi     {
4656*53ee8cc1Swenshuai.xi         _HVD_EX_SetMIUProtectMask(TRUE);
4657*53ee8cc1Swenshuai.xi 
4658*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_SWRST, HVD_REG_RESET_SWRST);
4659*53ee8cc1Swenshuai.xi 
4660*53ee8cc1Swenshuai.xi         while (u16Timeout)
4661*53ee8cc1Swenshuai.xi         {
4662*53ee8cc1Swenshuai.xi             if ((_HVD_Read2Byte(HVD_REG_RESET) & (HVD_REG_RESET_SWRST_FIN)) == (HVD_REG_RESET_SWRST_FIN))
4663*53ee8cc1Swenshuai.xi             {
4664*53ee8cc1Swenshuai.xi                 break;
4665*53ee8cc1Swenshuai.xi             }
4666*53ee8cc1Swenshuai.xi             u16Timeout--;
4667*53ee8cc1Swenshuai.xi         }
4668*53ee8cc1Swenshuai.xi 
4669*53ee8cc1Swenshuai.xi         #ifdef CONFIG_MSTAR_CLKM
4670*53ee8cc1Swenshuai.xi         HAL_HVD_EX_PowerCtrl_CLKM(u32Id, FALSE);
4671*53ee8cc1Swenshuai.xi         #else
4672*53ee8cc1Swenshuai.xi         HAL_HVD_EX_PowerCtrl(u32Id, FALSE);
4673*53ee8cc1Swenshuai.xi         #endif
4674*53ee8cc1Swenshuai.xi 
4675*53ee8cc1Swenshuai.xi         if(!isVP8Used && E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4676*53ee8cc1Swenshuai.xi         {
4677*53ee8cc1Swenshuai.xi             HAL_VP8_PowerCtrl(FALSE);
4678*53ee8cc1Swenshuai.xi         }
4679*53ee8cc1Swenshuai.xi         else if(!isAECUsed && E_HVD_INIT_HW_AVS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4680*53ee8cc1Swenshuai.xi         {
4681*53ee8cc1Swenshuai.xi             HAL_AEC_PowerCtrl(FALSE);
4682*53ee8cc1Swenshuai.xi         }
4683*53ee8cc1Swenshuai.xi 
4684*53ee8cc1Swenshuai.xi         #ifdef CONFIG_MSTAR_SRAMPD
4685*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask(REG_HICODEC_SRAM_SD_EN, ~HICODEC_SRAM_HICODEC1, HICODEC_SRAM_HICODEC1);
4686*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
4687*53ee8cc1Swenshuai.xi         #endif
4688*53ee8cc1Swenshuai.xi 
4689*53ee8cc1Swenshuai.xi         _HVD_EX_SetMIUProtectMask(FALSE);
4690*53ee8cc1Swenshuai.xi 
4691*53ee8cc1Swenshuai.xi         return TRUE;
4692*53ee8cc1Swenshuai.xi     }
4693*53ee8cc1Swenshuai.xi 
4694*53ee8cc1Swenshuai.xi     return FALSE;
4695*53ee8cc1Swenshuai.xi }
4696*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_FlushMemory(void)4697*53ee8cc1Swenshuai.xi void HAL_HVD_EX_FlushMemory(void)
4698*53ee8cc1Swenshuai.xi {
4699*53ee8cc1Swenshuai.xi     MsOS_FlushMemory();
4700*53ee8cc1Swenshuai.xi }
4701*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_ReadMemory(void)4702*53ee8cc1Swenshuai.xi void HAL_HVD_EX_ReadMemory(void)
4703*53ee8cc1Swenshuai.xi {
4704*53ee8cc1Swenshuai.xi     MsOS_ReadMemory();
4705*53ee8cc1Swenshuai.xi }
4706*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetDrvCtrlsBase(HVD_EX_Drv_Ctrl * pHVDCtrlsBase)4707*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetDrvCtrlsBase(HVD_EX_Drv_Ctrl *pHVDCtrlsBase)
4708*53ee8cc1Swenshuai.xi {
4709*53ee8cc1Swenshuai.xi     _pHVDCtrls = pHVDCtrlsBase;
4710*53ee8cc1Swenshuai.xi }
4711*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_CheckMIUSel(MS_BOOL bChange)4712*53ee8cc1Swenshuai.xi void HAL_HVD_EX_CheckMIUSel(MS_BOOL bChange)
4713*53ee8cc1Swenshuai.xi {
4714*53ee8cc1Swenshuai.xi     return;
4715*53ee8cc1Swenshuai.xi }
4716*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetHWVersionID(void)4717*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetHWVersionID(void)
4718*53ee8cc1Swenshuai.xi {
4719*53ee8cc1Swenshuai.xi     return _HVD_Read2Byte(HVD_REG_REV_ID);
4720*53ee8cc1Swenshuai.xi }
4721*53ee8cc1Swenshuai.xi 
4722*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Init_Share_Mem(void)4723*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_Init_Share_Mem(void)
4724*53ee8cc1Swenshuai.xi {
4725*53ee8cc1Swenshuai.xi #if (defined(MSOS_TYPE_LINUX) || defined(MSOS_TYPE_ECOS) || defined(MSOS_TYPE_LINUX_KERNEL))
4726*53ee8cc1Swenshuai.xi #if !defined(SUPPORT_X_MODEL_FEATURE)
4727*53ee8cc1Swenshuai.xi     MS_U32 u32ShmId;
4728*53ee8cc1Swenshuai.xi     MS_VIRT u32Addr;
4729*53ee8cc1Swenshuai.xi     MS_U32 u32BufSize;
4730*53ee8cc1Swenshuai.xi 
4731*53ee8cc1Swenshuai.xi 
4732*53ee8cc1Swenshuai.xi     if (FALSE == MsOS_SHM_GetId( (MS_U8*)"Linux HVD HAL",
4733*53ee8cc1Swenshuai.xi                                           sizeof(HVD_Hal_CTX),
4734*53ee8cc1Swenshuai.xi                                           &u32ShmId,
4735*53ee8cc1Swenshuai.xi                                           &u32Addr,
4736*53ee8cc1Swenshuai.xi                                           &u32BufSize,
4737*53ee8cc1Swenshuai.xi                                           MSOS_SHM_QUERY))
4738*53ee8cc1Swenshuai.xi     {
4739*53ee8cc1Swenshuai.xi         if (FALSE == MsOS_SHM_GetId((MS_U8*)"Linux HVD HAL",
4740*53ee8cc1Swenshuai.xi                                              sizeof(HVD_Hal_CTX),
4741*53ee8cc1Swenshuai.xi                                              &u32ShmId,
4742*53ee8cc1Swenshuai.xi                                              &u32Addr,
4743*53ee8cc1Swenshuai.xi                                              &u32BufSize,
4744*53ee8cc1Swenshuai.xi                                              MSOS_SHM_CREATE))
4745*53ee8cc1Swenshuai.xi         {
4746*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("[%s]SHM allocation failed!!!use global structure instead!!!\n",__FUNCTION__);
4747*53ee8cc1Swenshuai.xi             if(pHVDHalContext == NULL)
4748*53ee8cc1Swenshuai.xi             {
4749*53ee8cc1Swenshuai.xi                 pHVDHalContext = &gHVDHalContext;
4750*53ee8cc1Swenshuai.xi                 memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
4751*53ee8cc1Swenshuai.xi                 _HVD_EX_Context_Init_HAL();
4752*53ee8cc1Swenshuai.xi                 HVD_PRINT("[%s]Global structure init Success!!!\n",__FUNCTION__);
4753*53ee8cc1Swenshuai.xi             }
4754*53ee8cc1Swenshuai.xi             else
4755*53ee8cc1Swenshuai.xi             {
4756*53ee8cc1Swenshuai.xi                 HVD_PRINT("[%s]Global structure exists!!!\n",__FUNCTION__);
4757*53ee8cc1Swenshuai.xi             }
4758*53ee8cc1Swenshuai.xi             //return FALSE;
4759*53ee8cc1Swenshuai.xi         }
4760*53ee8cc1Swenshuai.xi         else
4761*53ee8cc1Swenshuai.xi         {
4762*53ee8cc1Swenshuai.xi             memset((MS_U8*)u32Addr,0,sizeof(HVD_Hal_CTX));
4763*53ee8cc1Swenshuai.xi             pHVDHalContext = (HVD_Hal_CTX*)u32Addr; // for one process
4764*53ee8cc1Swenshuai.xi             _HVD_EX_Context_Init_HAL();
4765*53ee8cc1Swenshuai.xi         }
4766*53ee8cc1Swenshuai.xi     }
4767*53ee8cc1Swenshuai.xi     else
4768*53ee8cc1Swenshuai.xi     {
4769*53ee8cc1Swenshuai.xi         pHVDHalContext = (HVD_Hal_CTX*)u32Addr; // for another process
4770*53ee8cc1Swenshuai.xi     }
4771*53ee8cc1Swenshuai.xi #else
4772*53ee8cc1Swenshuai.xi     if(pHVDHalContext == NULL)
4773*53ee8cc1Swenshuai.xi     {
4774*53ee8cc1Swenshuai.xi         pHVDHalContext = &gHVDHalContext;
4775*53ee8cc1Swenshuai.xi         memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
4776*53ee8cc1Swenshuai.xi         _HVD_EX_Context_Init_HAL();
4777*53ee8cc1Swenshuai.xi     }
4778*53ee8cc1Swenshuai.xi #endif
4779*53ee8cc1Swenshuai.xi     _HAL_HVD_MutexCreate();
4780*53ee8cc1Swenshuai.xi #else
4781*53ee8cc1Swenshuai.xi     if(pHVDHalContext == NULL)
4782*53ee8cc1Swenshuai.xi     {
4783*53ee8cc1Swenshuai.xi         pHVDHalContext = &gHVDHalContext;
4784*53ee8cc1Swenshuai.xi         memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
4785*53ee8cc1Swenshuai.xi         _HVD_EX_Context_Init_HAL();
4786*53ee8cc1Swenshuai.xi     }
4787*53ee8cc1Swenshuai.xi #endif
4788*53ee8cc1Swenshuai.xi 
4789*53ee8cc1Swenshuai.xi     return TRUE;
4790*53ee8cc1Swenshuai.xi }
4791*53ee8cc1Swenshuai.xi 
4792*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetFreeStream(HAL_HVD_StreamType eStreamType)4793*53ee8cc1Swenshuai.xi HAL_HVD_StreamId HAL_HVD_EX_GetFreeStream(HAL_HVD_StreamType eStreamType)
4794*53ee8cc1Swenshuai.xi {
4795*53ee8cc1Swenshuai.xi     MS_U32 i = 0;
4796*53ee8cc1Swenshuai.xi 
4797*53ee8cc1Swenshuai.xi     if (eStreamType == E_HAL_HVD_MVC_STREAM)
4798*53ee8cc1Swenshuai.xi     {
4799*53ee8cc1Swenshuai.xi         if ((FALSE == pHVDHalContext->_stHVDStream[0].bUsed) && (FALSE == pHVDHalContext->_stHVDStream[1].bUsed))
4800*53ee8cc1Swenshuai.xi             return pHVDHalContext->_stHVDStream[0].eStreamId;
4801*53ee8cc1Swenshuai.xi     }
4802*53ee8cc1Swenshuai.xi     else if (eStreamType == E_HAL_HVD_MAIN_STREAM)
4803*53ee8cc1Swenshuai.xi     {
4804*53ee8cc1Swenshuai.xi         for (i = 0;
4805*53ee8cc1Swenshuai.xi              i <
4806*53ee8cc1Swenshuai.xi              ((E_HAL_HVD_MAIN_STREAM_MAX - E_HAL_HVD_MAIN_STREAM_BASE) +
4807*53ee8cc1Swenshuai.xi               (E_HAL_HVD_SUB_STREAM_MAX - E_HAL_HVD_SUB_STREAM_BASE)); i++)
4808*53ee8cc1Swenshuai.xi         {
4809*53ee8cc1Swenshuai.xi             if ((E_HAL_HVD_MAIN_STREAM_BASE & pHVDHalContext->_stHVDStream[i].eStreamId) && (FALSE == pHVDHalContext->_stHVDStream[i].bUsed))
4810*53ee8cc1Swenshuai.xi             {
4811*53ee8cc1Swenshuai.xi                 return pHVDHalContext->_stHVDStream[i].eStreamId;
4812*53ee8cc1Swenshuai.xi             }
4813*53ee8cc1Swenshuai.xi         }
4814*53ee8cc1Swenshuai.xi     }
4815*53ee8cc1Swenshuai.xi     else if (eStreamType == E_HAL_HVD_SUB_STREAM)
4816*53ee8cc1Swenshuai.xi     {
4817*53ee8cc1Swenshuai.xi         for (i = 0;
4818*53ee8cc1Swenshuai.xi              i <
4819*53ee8cc1Swenshuai.xi              ((E_HAL_HVD_MAIN_STREAM_MAX - E_HAL_HVD_MAIN_STREAM_BASE) +
4820*53ee8cc1Swenshuai.xi               (E_HAL_HVD_SUB_STREAM_MAX - E_HAL_HVD_SUB_STREAM_BASE)); i++)
4821*53ee8cc1Swenshuai.xi         {
4822*53ee8cc1Swenshuai.xi             if ((E_HAL_HVD_SUB_STREAM_BASE & pHVDHalContext->_stHVDStream[i].eStreamId) && (FALSE == pHVDHalContext->_stHVDStream[i].bUsed))
4823*53ee8cc1Swenshuai.xi             {
4824*53ee8cc1Swenshuai.xi                 return pHVDHalContext->_stHVDStream[i].eStreamId;
4825*53ee8cc1Swenshuai.xi             }
4826*53ee8cc1Swenshuai.xi         }
4827*53ee8cc1Swenshuai.xi     }
4828*53ee8cc1Swenshuai.xi #ifdef VDEC3
4829*53ee8cc1Swenshuai.xi     else if ((eStreamType >= E_HAL_HVD_N_STREAM) && (eStreamType < E_HAL_HVD_N_STREAM + HAL_HVD_EX_MAX_SUPPORT_STREAM))
4830*53ee8cc1Swenshuai.xi     {
4831*53ee8cc1Swenshuai.xi         i = eStreamType - E_HAL_HVD_N_STREAM;
4832*53ee8cc1Swenshuai.xi         if (!pHVDHalContext->_stHVDStream[i].bUsed)
4833*53ee8cc1Swenshuai.xi             return pHVDHalContext->_stHVDStream[i].eStreamId;
4834*53ee8cc1Swenshuai.xi     }
4835*53ee8cc1Swenshuai.xi #endif
4836*53ee8cc1Swenshuai.xi 
4837*53ee8cc1Swenshuai.xi     return E_HAL_HVD_STREAM_NONE;
4838*53ee8cc1Swenshuai.xi }
4839*53ee8cc1Swenshuai.xi 
HAL_VP8_PowerCtrl(MS_BOOL bEnable)4840*53ee8cc1Swenshuai.xi static void HAL_VP8_PowerCtrl(MS_BOOL bEnable)
4841*53ee8cc1Swenshuai.xi {
4842*53ee8cc1Swenshuai.xi     if (bEnable)
4843*53ee8cc1Swenshuai.xi     {
4844*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VP8, ~TOP_CKG_VP8_DIS, TOP_CKG_VP8_DIS);
4845*53ee8cc1Swenshuai.xi 
4846*53ee8cc1Swenshuai.xi         switch (pHVDHalContext->u32HVDClockType)
4847*53ee8cc1Swenshuai.xi         {
4848*53ee8cc1Swenshuai.xi             case 384:
4849*53ee8cc1Swenshuai.xi             {
4850*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_240MHZ,     TOP_CKG_VP8_CLK_MASK);
4851*53ee8cc1Swenshuai.xi                 break;
4852*53ee8cc1Swenshuai.xi             }
4853*53ee8cc1Swenshuai.xi             case 288:
4854*53ee8cc1Swenshuai.xi             {
4855*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_240MHZ,     TOP_CKG_VP8_CLK_MASK);
4856*53ee8cc1Swenshuai.xi                 break;
4857*53ee8cc1Swenshuai.xi             }
4858*53ee8cc1Swenshuai.xi             default:
4859*53ee8cc1Swenshuai.xi             {
4860*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(REG_TOP_VP8,     TOP_CKG_VP8_240MHZ,     TOP_CKG_VP8_CLK_MASK);
4861*53ee8cc1Swenshuai.xi                 break;
4862*53ee8cc1Swenshuai.xi             }
4863*53ee8cc1Swenshuai.xi         }
4864*53ee8cc1Swenshuai.xi     }
4865*53ee8cc1Swenshuai.xi     else
4866*53ee8cc1Swenshuai.xi     {
4867*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VP8, TOP_CKG_VP8_DIS, TOP_CKG_VP8_DIS);
4868*53ee8cc1Swenshuai.xi     }
4869*53ee8cc1Swenshuai.xi 
4870*53ee8cc1Swenshuai.xi }
4871*53ee8cc1Swenshuai.xi 
HAL_AEC_PowerCtrl(MS_BOOL bEnable)4872*53ee8cc1Swenshuai.xi static void HAL_AEC_PowerCtrl(MS_BOOL bEnable)
4873*53ee8cc1Swenshuai.xi {
4874*53ee8cc1Swenshuai.xi     if (bEnable)
4875*53ee8cc1Swenshuai.xi     {
4876*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_AEC, ~TOP_CKG_HVD_AEC_DIS, TOP_CKG_HVD_AEC_DIS);
4877*53ee8cc1Swenshuai.xi 
4878*53ee8cc1Swenshuai.xi         switch (pHVDHalContext->u32HVDClockType)
4879*53ee8cc1Swenshuai.xi         {
4880*53ee8cc1Swenshuai.xi             case 384:
4881*53ee8cc1Swenshuai.xi             {
4882*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_288MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4883*53ee8cc1Swenshuai.xi                 break;
4884*53ee8cc1Swenshuai.xi             }
4885*53ee8cc1Swenshuai.xi             case 288:
4886*53ee8cc1Swenshuai.xi             {
4887*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_240MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4888*53ee8cc1Swenshuai.xi                 break;
4889*53ee8cc1Swenshuai.xi             }
4890*53ee8cc1Swenshuai.xi             default:
4891*53ee8cc1Swenshuai.xi             {
4892*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_288MHZ, TOP_CKG_HVD_AEC_CLK_MASK);
4893*53ee8cc1Swenshuai.xi                 break;
4894*53ee8cc1Swenshuai.xi             }
4895*53ee8cc1Swenshuai.xi         }
4896*53ee8cc1Swenshuai.xi     }
4897*53ee8cc1Swenshuai.xi     else
4898*53ee8cc1Swenshuai.xi     {
4899*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_AEC, TOP_CKG_HVD_AEC_DIS, TOP_CKG_HVD_AEC_DIS);
4900*53ee8cc1Swenshuai.xi     }
4901*53ee8cc1Swenshuai.xi 
4902*53ee8cc1Swenshuai.xi }
4903*53ee8cc1Swenshuai.xi 
4904*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_PowerCtrl(MS_U32 u32Id,MS_BOOL bEnable)4905*53ee8cc1Swenshuai.xi void HAL_HVD_EX_PowerCtrl(MS_U32 u32Id, MS_BOOL bEnable)
4906*53ee8cc1Swenshuai.xi {
4907*53ee8cc1Swenshuai.xi 
4908*53ee8cc1Swenshuai.xi     if (bEnable)
4909*53ee8cc1Swenshuai.xi     {
4910*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD, ~TOP_CKG_HVD_DIS, TOP_CKG_HVD_DIS);
4911*53ee8cc1Swenshuai.xi         //_HVD_WriteWordMask(REG_TOP_HVD_IDB, ~TOP_CKG_HVD_IDB_DIS, TOP_CKG_HVD_IDB_DIS);
4912*53ee8cc1Swenshuai.xi     }
4913*53ee8cc1Swenshuai.xi     else
4914*53ee8cc1Swenshuai.xi     {
4915*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_HVD_DIS, TOP_CKG_HVD_DIS);
4916*53ee8cc1Swenshuai.xi         //_HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_DIS, TOP_CKG_HVD_IDB_DIS);
4917*53ee8cc1Swenshuai.xi     }
4918*53ee8cc1Swenshuai.xi 
4919*53ee8cc1Swenshuai.xi     // fix to not inverse
4920*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(REG_TOP_HVD, ~TOP_CKG_HVD_INV, TOP_CKG_HVD_INV);
4921*53ee8cc1Swenshuai.xi 
4922*53ee8cc1Swenshuai.xi     switch (pHVDHalContext->u32HVDClockType)
4923*53ee8cc1Swenshuai.xi     {
4924*53ee8cc1Swenshuai.xi         #if 0  //for overclocking
4925*53ee8cc1Swenshuai.xi         case 432:
4926*53ee8cc1Swenshuai.xi         {
4927*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_432MHZ,     TOP_CKG_HVD_CLK_MASK);
4928*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_480MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4929*53ee8cc1Swenshuai.xi             break;
4930*53ee8cc1Swenshuai.xi         }
4931*53ee8cc1Swenshuai.xi         #endif
4932*53ee8cc1Swenshuai.xi         case 384:
4933*53ee8cc1Swenshuai.xi         {
4934*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_384MHZ,     TOP_CKG_HVD_CLK_MASK);
4935*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_432MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4936*53ee8cc1Swenshuai.xi             break;
4937*53ee8cc1Swenshuai.xi         }
4938*53ee8cc1Swenshuai.xi         case 288:
4939*53ee8cc1Swenshuai.xi         {
4940*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_288MHZ,     TOP_CKG_HVD_CLK_MASK);
4941*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_384MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4942*53ee8cc1Swenshuai.xi             break;
4943*53ee8cc1Swenshuai.xi         }
4944*53ee8cc1Swenshuai.xi         default:
4945*53ee8cc1Swenshuai.xi         {
4946*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD,     TOP_CKG_HVD_384MHZ,     TOP_CKG_HVD_CLK_MASK);
4947*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_432MHZ, TOP_CKG_HVD_IDB_CLK_MASK);
4948*53ee8cc1Swenshuai.xi             break;
4949*53ee8cc1Swenshuai.xi         }
4950*53ee8cc1Swenshuai.xi     }
4951*53ee8cc1Swenshuai.xi }
4952*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitRegBase(MS_VIRT u32RegBase)4953*53ee8cc1Swenshuai.xi void HAL_HVD_EX_InitRegBase(MS_VIRT u32RegBase)
4954*53ee8cc1Swenshuai.xi {
4955*53ee8cc1Swenshuai.xi     u32HVDRegOSBase = u32RegBase;
4956*53ee8cc1Swenshuai.xi     HAL_VPU_EX_InitRegBase(u32RegBase);
4957*53ee8cc1Swenshuai.xi }
4958*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetPreCtrlVariables(MS_U32 u32Id,MS_VIRT drvprectrl)4959*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetPreCtrlVariables(MS_U32 u32Id,MS_VIRT drvprectrl)
4960*53ee8cc1Swenshuai.xi {
4961*53ee8cc1Swenshuai.xi     HVD_Pre_Ctrl *pHVDPreCtrl_in = (HVD_Pre_Ctrl*)drvprectrl;
4962*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4963*53ee8cc1Swenshuai.xi     pHVDHalContext->pHVDPreCtrl_Hal[u8Idx] = pHVDPreCtrl_in;
4964*53ee8cc1Swenshuai.xi }
4965*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitVariables(MS_U32 u32Id)4966*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitVariables(MS_U32 u32Id)
4967*53ee8cc1Swenshuai.xi {
4968*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4969*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = NULL;
4970*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4971*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4972*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
4973*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
4974*53ee8cc1Swenshuai.xi 
4975*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr   = 0;
4976*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt   = 0;
4977*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum  = 0;
4978*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex   = 0;
4979*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32FreeData     = 0xFFFF;
4980*53ee8cc1Swenshuai.xi     int i;
4981*53ee8cc1Swenshuai.xi     for(i = 0; i<HAL_HVD_EX_MAX_SUPPORT_STREAM;i++)
4982*53ee8cc1Swenshuai.xi         pHVDHalContext->_s32VDEC_BBU_TaskId[i] = -1;
4983*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4984*53ee8cc1Swenshuai.xi     if(bMVC)
4985*53ee8cc1Swenshuai.xi     {
4986*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32PTSPreWptr   = 0;
4987*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32PTSByteCnt   = 0;
4988*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUWptr      = 0;
4989*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum  = 0;
4990*53ee8cc1Swenshuai.xi     }
4991*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
4992*53ee8cc1Swenshuai.xi 
4993*53ee8cc1Swenshuai.xi     // set a local copy of FW code address; assuming there is only one copy of FW,
4994*53ee8cc1Swenshuai.xi     // no matter how many task will be created.
4995*53ee8cc1Swenshuai.xi 
4996*53ee8cc1Swenshuai.xi     pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4997*53ee8cc1Swenshuai.xi 
4998*53ee8cc1Swenshuai.xi     memset((void *) (pHVDHalContext->g_hvd_nal_fill_pair), 0, 16);
4999*53ee8cc1Swenshuai.xi 
5000*53ee8cc1Swenshuai.xi     // global variables
5001*53ee8cc1Swenshuai.xi     pHVDHalContext->u32HVDCmdTimeout = pCtrl->u32CmdTimeout;
5002*53ee8cc1Swenshuai.xi 
5003*53ee8cc1Swenshuai.xi 
5004*53ee8cc1Swenshuai.xi //    pHVDHalContext->u32VPUClockType = (MS_U32) pCtrl->InitParams.u16DecoderClock;
5005*53ee8cc1Swenshuai.xi //    pHVDHalContext->u32HVDClockType = (MS_U32) pCtrl->InitParams.u16DecoderClock;
5006*53ee8cc1Swenshuai.xi     // Create mutex
5007*53ee8cc1Swenshuai.xi     //_HAL_HVD_MutexCreate();
5008*53ee8cc1Swenshuai.xi 
5009*53ee8cc1Swenshuai.xi     // fill HVD init variables
5010*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5011*53ee8cc1Swenshuai.xi     {
5012*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = VP8_BBU_DRAM_TBL_ENTRY;
5013*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = VP8_BBU_DRAM_TBL_ENTRY_TH;
5014*53ee8cc1Swenshuai.xi     }
5015*53ee8cc1Swenshuai.xi     else
5016*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
5017*53ee8cc1Swenshuai.xi     if (((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)
5018*53ee8cc1Swenshuai.xi     {
5019*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = RVD_BBU_DRAM_TBL_ENTRY;
5020*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = RVD_BBU_DRAM_TBL_ENTRY_TH;
5021*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
5022*53ee8cc1Swenshuai.xi         pHVDHalContext->u32RV_VLCTableAddr = 0;
5023*53ee8cc1Swenshuai.xi #else
5024*53ee8cc1Swenshuai.xi         if (pCtrl->MemMap.u32FrameBufSize > RV_VLC_TABLE_SIZE)
5025*53ee8cc1Swenshuai.xi         {
5026*53ee8cc1Swenshuai.xi             pHVDHalContext->u32RV_VLCTableAddr = pCtrl->MemMap.u32FrameBufSize - RV_VLC_TABLE_SIZE;
5027*53ee8cc1Swenshuai.xi             pCtrl->MemMap.u32FrameBufSize -= RV_VLC_TABLE_SIZE;
5028*53ee8cc1Swenshuai.xi         }
5029*53ee8cc1Swenshuai.xi         else
5030*53ee8cc1Swenshuai.xi         {
5031*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("HAL_HVD_EX_InitVariables failed: frame buffer size too small. FB:%x min:%x\n",
5032*53ee8cc1Swenshuai.xi                         (MS_U32) pCtrl->MemMap.u32FrameBufSize, (MS_U32) RV_VLC_TABLE_SIZE);
5033*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_INVALID_PARAMETER;
5034*53ee8cc1Swenshuai.xi         }
5035*53ee8cc1Swenshuai.xi #endif
5036*53ee8cc1Swenshuai.xi     }
5037*53ee8cc1Swenshuai.xi     else
5038*53ee8cc1Swenshuai.xi #endif
5039*53ee8cc1Swenshuai.xi     {
5040*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = HVD_BBU_DRAM_TBL_ENTRY;
5041*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = HVD_BBU_DRAM_TBL_ENTRY_TH;
5042*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
5043*53ee8cc1Swenshuai.xi         if(bMVC)
5044*53ee8cc1Swenshuai.xi         {
5045*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum = MVC_BBU_DRAM_TBL_ENTRY;
5046*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNumTH = MVC_BBU_DRAM_TBL_ENTRY_TH;
5047*53ee8cc1Swenshuai.xi         }
5048*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
5049*53ee8cc1Swenshuai.xi         pHVDHalContext->u32RV_VLCTableAddr = 0;
5050*53ee8cc1Swenshuai.xi     }
5051*53ee8cc1Swenshuai.xi 
5052*53ee8cc1Swenshuai.xi     if ((HAL_VPU_EX_GetShareInfoAddr(u32Id) != 0xFFFFFFFF)
5053*53ee8cc1Swenshuai.xi         || ((MS_VIRT) (pCtrl->MemMap.u32CodeBufVAddr <= (MS_VIRT) pShm) && ((MS_VIRT) pShm <= (pCtrl->MemMap.u32CodeBufVAddr + pCtrl->MemMap.u32CodeBufSize)))
5054*53ee8cc1Swenshuai.xi         || ((MS_VIRT) (pCtrl->MemMap.u32BitstreamBufVAddr <= (MS_VIRT) pShm) && ((MS_VIRT) pShm <= (pCtrl->MemMap.u32BitstreamBufVAddr + pCtrl->MemMap.u32BitstreamBufSize)))
5055*53ee8cc1Swenshuai.xi         || ((MS_VIRT) (pCtrl->MemMap.u32FrameBufVAddr <= (MS_VIRT) pShm) && ((MS_VIRT) pShm <= (pCtrl->MemMap.u32FrameBufVAddr + pCtrl->MemMap.u32FrameBufSize))))
5056*53ee8cc1Swenshuai.xi     {
5057*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("input memory: Code addr=0x%lx, Bits addr=0x%lx, FB addr=0x%lx, Miu1base=0x%lx, Miu2base=0x%lx\n",
5058*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32CodeBufAddr,
5059*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32FrameBufAddr,
5060*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32BitstreamBufAddr,
5061*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32MIU1BaseAddr,
5062*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32MIU2BaseAddr);
5063*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
5064*53ee8cc1Swenshuai.xi         if(bMVC)
5065*53ee8cc1Swenshuai.xi         {
5066*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pHVDCtrl_in_sub = _HVD_EX_GetDrvCtrl(u32Id+0x00011000);
5067*53ee8cc1Swenshuai.xi             if (( (pHVDCtrl_in_sub->MemMap.u32BitstreamBufVAddr) <=  (MS_VIRT)pShm)&& ( (MS_VIRT)pShm <= ((pHVDCtrl_in_sub->MemMap.u32BitstreamBufVAddr )+ pHVDCtrl_in_sub->MemMap.u32BitstreamBufSize)))
5068*53ee8cc1Swenshuai.xi             {
5069*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("[MVC] Bitstream2: 0x%lx.\n", (unsigned long) pCtrl->MemMap.u32BitstreamBufAddr);
5070*53ee8cc1Swenshuai.xi             }
5071*53ee8cc1Swenshuai.xi         }
5072*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
5073*53ee8cc1Swenshuai.xi 
5074*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_SUCCESS;
5075*53ee8cc1Swenshuai.xi     }
5076*53ee8cc1Swenshuai.xi     else
5077*53ee8cc1Swenshuai.xi     {
5078*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("failed: Shm addr=0x%lx, Code addr=0x%lx, Bits addr=0x%lx, FB addr=0x%lx, Miu1base=0x%lx, Miu2base=0x%lx\n",
5079*53ee8cc1Swenshuai.xi                     (unsigned long)MS_VA2PA((MS_VIRT)pShm),
5080*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32CodeBufAddr,
5081*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32FrameBufAddr,
5082*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32BitstreamBufAddr,
5083*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32MIU1BaseAddr,
5084*53ee8cc1Swenshuai.xi                     (unsigned long)pCtrl->MemMap.u32MIU2BaseAddr);
5085*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_INVALID_PARAMETER;
5086*53ee8cc1Swenshuai.xi     }
5087*53ee8cc1Swenshuai.xi }
5088*53ee8cc1Swenshuai.xi 
5089*53ee8cc1Swenshuai.xi #ifdef VDEC3
HAL_HVD_EX_InitShareMem(MS_U32 u32Id,MS_BOOL bFWdecideFB,MS_BOOL bCMAUsed)5090*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitShareMem(MS_U32 u32Id, MS_BOOL bFWdecideFB, MS_BOOL bCMAUsed)
5091*53ee8cc1Swenshuai.xi #else
5092*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitShareMem(MS_U32 u32Id)
5093*53ee8cc1Swenshuai.xi #endif
5094*53ee8cc1Swenshuai.xi {
5095*53ee8cc1Swenshuai.xi     MS_U32 u32Addr = 0;
5096*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5097*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5098*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5099*53ee8cc1Swenshuai.xi 
5100*53ee8cc1Swenshuai.xi     MS_U32 u32TmpStartOffset;
5101*53ee8cc1Swenshuai.xi     MS_U8  u8TmpMiuSel;
5102*53ee8cc1Swenshuai.xi 
5103*53ee8cc1Swenshuai.xi 
5104*53ee8cc1Swenshuai.xi     memset(pShm, 0, sizeof(HVD_ShareMem));
5105*53ee8cc1Swenshuai.xi 
5106*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8TmpMiuSel, u32Addr, pCtrl->MemMap.u32FrameBufAddr);
5107*53ee8cc1Swenshuai.xi 
5108*53ee8cc1Swenshuai.xi     pShm->u32FrameRate = pCtrl->InitParams.u32FrameRate;
5109*53ee8cc1Swenshuai.xi     pShm->u32FrameRateBase = pCtrl->InitParams.u32FrameRateBase;
5110*53ee8cc1Swenshuai.xi #ifdef VDEC3
5111*53ee8cc1Swenshuai.xi     if (bFWdecideFB || bCMAUsed)
5112*53ee8cc1Swenshuai.xi     {
5113*53ee8cc1Swenshuai.xi         pShm->u32FrameBufAddr = 0;
5114*53ee8cc1Swenshuai.xi         pShm->u32FrameBufSize = 0;
5115*53ee8cc1Swenshuai.xi     }
5116*53ee8cc1Swenshuai.xi     else
5117*53ee8cc1Swenshuai.xi #endif
5118*53ee8cc1Swenshuai.xi     {
5119*53ee8cc1Swenshuai.xi         pShm->u32FrameBufAddr = u32Addr;
5120*53ee8cc1Swenshuai.xi         pShm->u32FrameBufSize = pCtrl->MemMap.u32FrameBufSize;
5121*53ee8cc1Swenshuai.xi     }
5122*53ee8cc1Swenshuai.xi 
5123*53ee8cc1Swenshuai.xi     // FIXME: need to use the avaliable task resource instead of using next task resource
5124*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC_DV)
5125*53ee8cc1Swenshuai.xi         pShm->u8ExternalHeapIdx = u8Idx + 1;
5126*53ee8cc1Swenshuai.xi     else
5127*53ee8cc1Swenshuai.xi         pShm->u8ExternalHeapIdx = 0xFF;
5128*53ee8cc1Swenshuai.xi     pShm->DispInfo.u16DispWidth = 1;
5129*53ee8cc1Swenshuai.xi     pShm->DispInfo.u16DispHeight = 1;
5130*53ee8cc1Swenshuai.xi     pShm->u32CodecType = pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK;
5131*53ee8cc1Swenshuai.xi     pShm->u32CPUClock = pHVDHalContext->u32VPUClockType;
5132*53ee8cc1Swenshuai.xi     pShm->u32UserCCIdxWrtPtr = 0xFFFFFFFF;
5133*53ee8cc1Swenshuai.xi     pShm->DispFrmInfo.u32TimeStamp = 0xFFFFFFFF;
5134*53ee8cc1Swenshuai.xi     //Chip info
5135*53ee8cc1Swenshuai.xi     pShm->u16ChipID = E_MSTAR_CHIP_K6;
5136*53ee8cc1Swenshuai.xi     pShm->u16ChipECONum = pCtrl->InitParams.u16ChipECONum;
5137*53ee8cc1Swenshuai.xi     // PreSetControl
5138*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bOnePendingBuffer)
5139*53ee8cc1Swenshuai.xi     {
5140*53ee8cc1Swenshuai.xi         pShm->u32PreSetControl |= PRESET_ONE_PENDING_BUFFER;
5141*53ee8cc1Swenshuai.xi     }
5142*53ee8cc1Swenshuai.xi 
5143*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bCalFrameRate)
5144*53ee8cc1Swenshuai.xi     {
5145*53ee8cc1Swenshuai.xi         pShm->u32PreSetControl |= PRESET_CAL_FRAMERATE;
5146*53ee8cc1Swenshuai.xi     }
5147*53ee8cc1Swenshuai.xi 
5148*53ee8cc1Swenshuai.xi 
5149*53ee8cc1Swenshuai.xi     pShm->bUseTSPInBBUMode = FALSE;
5150*53ee8cc1Swenshuai.xi 
5151*53ee8cc1Swenshuai.xi 
5152*53ee8cc1Swenshuai.xi     if ((pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stIapGnShBWMode.bEnable) &&
5153*53ee8cc1Swenshuai.xi         ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC))
5154*53ee8cc1Swenshuai.xi     {
5155*53ee8cc1Swenshuai.xi         pShm->u32PreSetControl |= PRESET_IAP_GN_SHARE_BW_MODE;
5156*53ee8cc1Swenshuai.xi 
5157*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32Addr, pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stIapGnShBWMode.u32IapGnBufAddr);
5158*53ee8cc1Swenshuai.xi 
5159*53ee8cc1Swenshuai.xi         pShm->u32IapGnBufAddr = u32Addr;
5160*53ee8cc1Swenshuai.xi         pShm->u32IapGnBufSize = pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stIapGnShBWMode.u32IapGnBufSize;
5161*53ee8cc1Swenshuai.xi 
5162*53ee8cc1Swenshuai.xi     }
5163*53ee8cc1Swenshuai.xi 
5164*53ee8cc1Swenshuai.xi     pShm->u8CodecFeature &= ~E_VDEC_MFCODEC_MASK;
5165*53ee8cc1Swenshuai.xi     switch(pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->eMFCodecMode)
5166*53ee8cc1Swenshuai.xi     {
5167*53ee8cc1Swenshuai.xi         case E_HVD_DEF_MFCODEC_DEFAULT:
5168*53ee8cc1Swenshuai.xi             pShm->u8CodecFeature |= E_VDEC_MFCODEC_DEFAULT;
5169*53ee8cc1Swenshuai.xi             break;
5170*53ee8cc1Swenshuai.xi         case E_HVD_DEF_MFCODEC_FORCE_ENABLE:
5171*53ee8cc1Swenshuai.xi             pShm->u8CodecFeature |= E_VDEC_MFCODEC_FORCE_ENABLE;
5172*53ee8cc1Swenshuai.xi             break;
5173*53ee8cc1Swenshuai.xi         case E_HVD_DEF_MFCODEC_FORCE_DISABLE:
5174*53ee8cc1Swenshuai.xi             pShm->u8CodecFeature |= E_VDEC_MFCODEC_FORCE_DISABLE;
5175*53ee8cc1Swenshuai.xi             break;
5176*53ee8cc1Swenshuai.xi         default:
5177*53ee8cc1Swenshuai.xi             pShm->u8CodecFeature |= E_VDEC_MFCODEC_DEFAULT;
5178*53ee8cc1Swenshuai.xi     }
5179*53ee8cc1Swenshuai.xi 
5180*53ee8cc1Swenshuai.xi     pShm->u8CodecFeature &= ~E_VDEC_DOLBY_VISION_SINGLE_LAYER_MODE;
5181*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bDVSingleLayerMode)
5182*53ee8cc1Swenshuai.xi         pShm->u8CodecFeature |= E_VDEC_DOLBY_VISION_SINGLE_LAYER_MODE;
5183*53ee8cc1Swenshuai.xi 
5184*53ee8cc1Swenshuai.xi     pShm->u8CodecFeature &= ~E_VDEC_FORCE_8BITS_MASK;
5185*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bForce8BitMode)
5186*53ee8cc1Swenshuai.xi         pShm->u8CodecFeature |= E_VDEC_FORCE_8BITS_MODE;
5187*53ee8cc1Swenshuai.xi     pShm->u8CodecFeature &= ~E_VDEC_FORCE_MAIN_PROFILE_MASK;
5188*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->eVdecFeature & 1)
5189*53ee8cc1Swenshuai.xi         pShm->u8CodecFeature |= E_VDEC_FORCE_MAIN_PROFILE;
5190*53ee8cc1Swenshuai.xi 
5191*53ee8cc1Swenshuai.xi     if ((pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stPreConnectDispPath.bEnable))
5192*53ee8cc1Swenshuai.xi     {
5193*53ee8cc1Swenshuai.xi         pShm->u32PreSetControl |= PRESET_CONNECT_DISPLAY_PATH;
5194*53ee8cc1Swenshuai.xi 
5195*53ee8cc1Swenshuai.xi         pShm->stDynmcDispPath.u8Connect = pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stPreConnectDispPath.stDynmcDispPath.bConnect;
5196*53ee8cc1Swenshuai.xi         pShm->stDynmcDispPath.u8DispPath = (MS_U8)(pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stPreConnectDispPath.stDynmcDispPath.eMvopPath);
5197*53ee8cc1Swenshuai.xi         pShm->stDynmcDispPath.u8ConnectStatus = E_DISP_PATH_DYNMC_HANDLING;
5198*53ee8cc1Swenshuai.xi 
5199*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[NDec][0x%x][%d] preset mvop, connect %d, path 0x%x \n", u32Id, u8Idx, pShm->stDynmcDispPath.u8Connect, pShm->stDynmcDispPath.u8DispPath);
5200*53ee8cc1Swenshuai.xi     }
5201*53ee8cc1Swenshuai.xi     else
5202*53ee8cc1Swenshuai.xi     {
5203*53ee8cc1Swenshuai.xi         pShm->u32PreSetControl |= PRESET_CONNECT_DISPLAY_PATH;
5204*53ee8cc1Swenshuai.xi 
5205*53ee8cc1Swenshuai.xi         MS_U8 u8Connect = FALSE;
5206*53ee8cc1Swenshuai.xi         MS_U8 u8Path = E_CTL_DISPLAY_PATH_NONE;
5207*53ee8cc1Swenshuai.xi         switch (pCtrl->eStream)
5208*53ee8cc1Swenshuai.xi         {
5209*53ee8cc1Swenshuai.xi             case E_HVD_ORIGINAL_MAIN_STREAM:
5210*53ee8cc1Swenshuai.xi                 u8Connect = TRUE;
5211*53ee8cc1Swenshuai.xi                 u8Path = E_CTL_DISPLAY_PATH_MVOP_0;
5212*53ee8cc1Swenshuai.xi                 break;
5213*53ee8cc1Swenshuai.xi             case E_HVD_ORIGINAL_SUB_STREAM:
5214*53ee8cc1Swenshuai.xi                 u8Connect = TRUE;
5215*53ee8cc1Swenshuai.xi                 u8Path = E_CTL_DISPLAY_PATH_MVOP_1;
5216*53ee8cc1Swenshuai.xi                 break;
5217*53ee8cc1Swenshuai.xi             case E_HVD_ORIGINAL_N_STREAM:
5218*53ee8cc1Swenshuai.xi             default:
5219*53ee8cc1Swenshuai.xi                 u8Connect = FALSE;
5220*53ee8cc1Swenshuai.xi                 u8Path = E_CTL_DISPLAY_PATH_NONE;
5221*53ee8cc1Swenshuai.xi                 break;
5222*53ee8cc1Swenshuai.xi         }
5223*53ee8cc1Swenshuai.xi 
5224*53ee8cc1Swenshuai.xi         pShm->stDynmcDispPath.u8Connect = u8Connect;
5225*53ee8cc1Swenshuai.xi         pShm->stDynmcDispPath.u8DispPath = u8Path;
5226*53ee8cc1Swenshuai.xi         pShm->stDynmcDispPath.u8ConnectStatus = E_DISP_PATH_DYNMC_HANDLING;
5227*53ee8cc1Swenshuai.xi 
5228*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[NDec][0x%x][%d] no preset mvop, connect %d, path 0x%x \n", u32Id, u8Idx, pShm->stDynmcDispPath.u8Connect, u8Path);
5229*53ee8cc1Swenshuai.xi     }
5230*53ee8cc1Swenshuai.xi 
5231*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
5232*53ee8cc1Swenshuai.xi     {
5233*53ee8cc1Swenshuai.xi         if ((pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stPreConnectInputTsp.bEnable))
5234*53ee8cc1Swenshuai.xi         {
5235*53ee8cc1Swenshuai.xi             pShm->u32PreSetControl |= PRESET_CONNECT_INPUT_TSP;
5236*53ee8cc1Swenshuai.xi             pShm->u8InputTSP = pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->stPreConnectInputTsp.u8InputTsp;
5237*53ee8cc1Swenshuai.xi 
5238*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("[NDec][0x%x][%d] preset tsp, input %d \n", u32Id, u8Idx, pShm->u8InputTSP);
5239*53ee8cc1Swenshuai.xi         }
5240*53ee8cc1Swenshuai.xi         else
5241*53ee8cc1Swenshuai.xi         {
5242*53ee8cc1Swenshuai.xi             pShm->u32PreSetControl |= PRESET_CONNECT_INPUT_TSP;
5243*53ee8cc1Swenshuai.xi 
5244*53ee8cc1Swenshuai.xi             MS_U8 u8Input = E_CTL_INPUT_TSP_NONE;
5245*53ee8cc1Swenshuai.xi             switch (pCtrl->eStream)
5246*53ee8cc1Swenshuai.xi             {
5247*53ee8cc1Swenshuai.xi                 case E_HVD_ORIGINAL_MAIN_STREAM:
5248*53ee8cc1Swenshuai.xi                     u8Input = E_CTL_INPUT_TSP_0;
5249*53ee8cc1Swenshuai.xi                     break;
5250*53ee8cc1Swenshuai.xi                 case E_HVD_ORIGINAL_SUB_STREAM:
5251*53ee8cc1Swenshuai.xi                     u8Input = E_CTL_INPUT_TSP_1;
5252*53ee8cc1Swenshuai.xi                     break;
5253*53ee8cc1Swenshuai.xi                 case E_HVD_ORIGINAL_N_STREAM:
5254*53ee8cc1Swenshuai.xi                 default:
5255*53ee8cc1Swenshuai.xi                     u8Input = E_CTL_INPUT_TSP_NONE;
5256*53ee8cc1Swenshuai.xi                     break;
5257*53ee8cc1Swenshuai.xi             }
5258*53ee8cc1Swenshuai.xi 
5259*53ee8cc1Swenshuai.xi             pShm->u8InputTSP = u8Input;
5260*53ee8cc1Swenshuai.xi 
5261*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("[NDec][0x%x][%d] no preset tsp, input %d \n", u32Id, u8Idx, pShm->u8InputTSP);
5262*53ee8cc1Swenshuai.xi         }
5263*53ee8cc1Swenshuai.xi     }
5264*53ee8cc1Swenshuai.xi     else
5265*53ee8cc1Swenshuai.xi     {
5266*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[NDec][0x%x][%d] not TSP input, ignore PRESET_CONNECT_INPUT_TSP \n", u32Id, u8Idx);
5267*53ee8cc1Swenshuai.xi     }
5268*53ee8cc1Swenshuai.xi 
5269*53ee8cc1Swenshuai.xi     //pShm->bColocateBBUMode = pCtrl->InitParams.bColocateBBUMode;//johnny.ko
5270*53ee8cc1Swenshuai.xi     //pShm->bColocateBBUMode = _stHVDPreSet[u8Idx].bColocateBBUMode;//johnny.ko
5271*53ee8cc1Swenshuai.xi     if(_stHVDPreSet[u8Idx].bColocateBBUMode)
5272*53ee8cc1Swenshuai.xi         pShm->u8BBUMode = E_HVD_FW_AUTO_BBU_MODE;
5273*53ee8cc1Swenshuai.xi     else
5274*53ee8cc1Swenshuai.xi         pShm->u8BBUMode = E_HVD_DRV_AUTO_BBU_MODE;
5275*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK) == E_HVD_INIT_MAIN_FILE_RAW)
5276*53ee8cc1Swenshuai.xi     {
5277*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_DUAL_ES_MASK) == E_HVD_INIT_DUAL_ES_ENABLE)
5278*53ee8cc1Swenshuai.xi         {
5279*53ee8cc1Swenshuai.xi             pShm->u8SrcMode = E_HVD_SRC_MODE_FILE_DUAL_ES;
5280*53ee8cc1Swenshuai.xi         }
5281*53ee8cc1Swenshuai.xi         else
5282*53ee8cc1Swenshuai.xi         {
5283*53ee8cc1Swenshuai.xi             pShm->u8SrcMode = E_HVD_SRC_MODE_FILE;
5284*53ee8cc1Swenshuai.xi         }
5285*53ee8cc1Swenshuai.xi     }
5286*53ee8cc1Swenshuai.xi     else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK) == E_HVD_INIT_MAIN_FILE_TS)
5287*53ee8cc1Swenshuai.xi     {
5288*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_DUAL_ES_MASK) == E_HVD_INIT_DUAL_ES_ENABLE)
5289*53ee8cc1Swenshuai.xi         {
5290*53ee8cc1Swenshuai.xi             pShm->u8SrcMode = E_HVD_SRC_MODE_TS_FILE_DUAL_ES;
5291*53ee8cc1Swenshuai.xi         }
5292*53ee8cc1Swenshuai.xi         else
5293*53ee8cc1Swenshuai.xi         {
5294*53ee8cc1Swenshuai.xi         pShm->u8SrcMode = E_HVD_SRC_MODE_TS_FILE;
5295*53ee8cc1Swenshuai.xi     }
5296*53ee8cc1Swenshuai.xi     }
5297*53ee8cc1Swenshuai.xi     else
5298*53ee8cc1Swenshuai.xi     {
5299*53ee8cc1Swenshuai.xi         pShm->u8SrcMode = E_HVD_SRC_MODE_DTV;
5300*53ee8cc1Swenshuai.xi     }
5301*53ee8cc1Swenshuai.xi 
5302*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5303*53ee8cc1Swenshuai.xi     {
5304*53ee8cc1Swenshuai.xi        pShm->bHVDIMIEnable = TRUE;
5305*53ee8cc1Swenshuai.xi     }
5306*53ee8cc1Swenshuai.xi 
5307*53ee8cc1Swenshuai.xi     #if 0
5308*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[u8Idx]->bEnableDynamicCMA)
5309*53ee8cc1Swenshuai.xi     {
5310*53ee8cc1Swenshuai.xi         pShm->u8CodecFeature |= E_VDEC_DYNAMIC_CMA_MODE;
5311*53ee8cc1Swenshuai.xi     }
5312*53ee8cc1Swenshuai.xi     #endif
5313*53ee8cc1Swenshuai.xi 
5314*53ee8cc1Swenshuai.xi     if((E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))  ||
5315*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
5316*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))  ||
5317*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_AVS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))  ||
5318*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_RM == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))   ||
5319*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))  ||
5320*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_MJPEG== (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) ||
5321*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_MVC== (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))   ||
5322*53ee8cc1Swenshuai.xi        (E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
5323*53ee8cc1Swenshuai.xi     {
5324*53ee8cc1Swenshuai.xi         pShm->bUseWbMvop = 1;
5325*53ee8cc1Swenshuai.xi     }
5326*53ee8cc1Swenshuai.xi 
5327*53ee8cc1Swenshuai.xi 
5328*53ee8cc1Swenshuai.xi     // disable AVC fluidplay temporarily
5329*53ee8cc1Swenshuai.xi      if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)
5330*53ee8cc1Swenshuai.xi         || E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5331*53ee8cc1Swenshuai.xi     {
5332*53ee8cc1Swenshuai.xi         pShm->u8CodecFeature |= E_VDEC_TEMPORAL_SCALABILITY_MODE;
5333*53ee8cc1Swenshuai.xi     }
5334*53ee8cc1Swenshuai.xi 
5335*53ee8cc1Swenshuai.xi #if 1//From T4 and the later chips, QDMA can support the address more than MIU1 base.
5336*53ee8cc1Swenshuai.xi 
5337*53ee8cc1Swenshuai.xi     #if (VPU_FORCE_MIU_MODE)
5338*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8TmpMiuSel, u32TmpStartOffset, pCtrl->MemMap.u32CodeBufAddr);
5339*53ee8cc1Swenshuai.xi 
5340*53ee8cc1Swenshuai.xi     pShm->u32FWBaseAddr = u32TmpStartOffset;
5341*53ee8cc1Swenshuai.xi 
5342*53ee8cc1Swenshuai.xi     #else
5343*53ee8cc1Swenshuai.xi     ///TODO:
5344*53ee8cc1Swenshuai.xi     /*
5345*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8TmpMiuSel, u32TmpStartOffset, pCtrl->MemMap.u32CodeBufAddr);
5346*53ee8cc1Swenshuai.xi 
5347*53ee8cc1Swenshuai.xi     if(u8TmpMiuSel == E_CHIP_MIU_0)
5348*53ee8cc1Swenshuai.xi     {
5349*53ee8cc1Swenshuai.xi         pShm->u32FWBaseAddr = pCtrl->MemMap.u32CodeBufAddr;
5350*53ee8cc1Swenshuai.xi     }
5351*53ee8cc1Swenshuai.xi     else if(u8TmpMiuSel == E_CHIP_MIU_1)
5352*53ee8cc1Swenshuai.xi     {
5353*53ee8cc1Swenshuai.xi         pShm->u32FWBaseAddr = u32TmpStartOffset | 0x40000000; ///TODO:
5354*53ee8cc1Swenshuai.xi     }
5355*53ee8cc1Swenshuai.xi     else if(u8TmpMiuSel == E_CHIP_MIU_2)
5356*53ee8cc1Swenshuai.xi     {
5357*53ee8cc1Swenshuai.xi         pShm->u32FWBaseAddr = u32TmpStartOffset | 0x80000000; ///TODO:
5358*53ee8cc1Swenshuai.xi     }
5359*53ee8cc1Swenshuai.xi     */
5360*53ee8cc1Swenshuai.xi     #endif
5361*53ee8cc1Swenshuai.xi     //printf("<DBG>QDMA Addr = %lx <<<<<<<<<<<<<<<<<<<<<<<<\n",pShm->u32FWBaseAddr);
5362*53ee8cc1Swenshuai.xi #else
5363*53ee8cc1Swenshuai.xi     u32Addr = pCtrl->MemMap.u32CodeBufAddr;
5364*53ee8cc1Swenshuai.xi     if (u32Addr >= pCtrl->MemMap.u32MIU1BaseAddr)
5365*53ee8cc1Swenshuai.xi     {
5366*53ee8cc1Swenshuai.xi         u32Addr -= pCtrl->MemMap.u32MIU1BaseAddr;
5367*53ee8cc1Swenshuai.xi     }
5368*53ee8cc1Swenshuai.xi     pShm->u32FWBaseAddr = u32Addr;
5369*53ee8cc1Swenshuai.xi #endif
5370*53ee8cc1Swenshuai.xi 
5371*53ee8cc1Swenshuai.xi     // RM only
5372*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
5373*53ee8cc1Swenshuai.xi     if ((((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)
5374*53ee8cc1Swenshuai.xi         && (pCtrl->InitParams.pRVFileInfo != NULL))
5375*53ee8cc1Swenshuai.xi     {
5376*53ee8cc1Swenshuai.xi         MS_U32 i = 0;
5377*53ee8cc1Swenshuai.xi 
5378*53ee8cc1Swenshuai.xi         for (i = 0; i < HVD_RM_INIT_PICTURE_SIZE_NUMBER; i++)
5379*53ee8cc1Swenshuai.xi         {
5380*53ee8cc1Swenshuai.xi             pShm->pRM_PictureSize[i].u16Width = pCtrl->InitParams.pRVFileInfo->ulPicSizes_w[i];
5381*53ee8cc1Swenshuai.xi             pShm->pRM_PictureSize[i].u16Height = pCtrl->InitParams.pRVFileInfo->ulPicSizes_h[i];
5382*53ee8cc1Swenshuai.xi         }
5383*53ee8cc1Swenshuai.xi 
5384*53ee8cc1Swenshuai.xi         pShm->u8RM_Version = (MS_U8) pCtrl->InitParams.pRVFileInfo->RV_Version;
5385*53ee8cc1Swenshuai.xi         pShm->u8RM_NumSizes = (MS_U8) pCtrl->InitParams.pRVFileInfo->ulNumSizes;
5386*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
5387*53ee8cc1Swenshuai.xi         pShm->u32RM_VLCTableAddr = 0;
5388*53ee8cc1Swenshuai.xi //        HVD_EX_MSG_DBG("===== Set pShm->u32RM_VLCTableAddr = 0 in InitShareMem\n");
5389*53ee8cc1Swenshuai.xi #else
5390*53ee8cc1Swenshuai.xi         u32Addr = pCtrl->MemMap.u32FrameBufAddr + pHVDHalContext->u32RV_VLCTableAddr;
5391*53ee8cc1Swenshuai.xi 
5392*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32TmpStartOffset, u32Addr);
5393*53ee8cc1Swenshuai.xi         u32Addr = u32TmpStartOffset;
5394*53ee8cc1Swenshuai.xi 
5395*53ee8cc1Swenshuai.xi         pShm->u32RM_VLCTableAddr = u32Addr;
5396*53ee8cc1Swenshuai.xi #endif
5397*53ee8cc1Swenshuai.xi     }
5398*53ee8cc1Swenshuai.xi #endif
5399*53ee8cc1Swenshuai.xi 
5400*53ee8cc1Swenshuai.xi     if ((E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5401*53ee8cc1Swenshuai.xi      && (pCtrl->InitParams.pRVFileInfo != NULL))
5402*53ee8cc1Swenshuai.xi     {
5403*53ee8cc1Swenshuai.xi         pShm->pRM_PictureSize[0].u16Width = pCtrl->InitParams.pRVFileInfo->ulPicSizes_w[0];
5404*53ee8cc1Swenshuai.xi         pShm->pRM_PictureSize[0].u16Height = pCtrl->InitParams.pRVFileInfo->ulPicSizes_h[0];
5405*53ee8cc1Swenshuai.xi     }
5406*53ee8cc1Swenshuai.xi 
5407*53ee8cc1Swenshuai.xi     //if(pCtrl->InitParams.bColocateBBUMode)
5408*53ee8cc1Swenshuai.xi     if(_stHVDPreSet[u8Idx].bColocateBBUMode)
5409*53ee8cc1Swenshuai.xi     {
5410*53ee8cc1Swenshuai.xi           pShm->u32ColocateBBUWritePtr = pShm->u32ColocateBBUReadPtr =  pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
5411*53ee8cc1Swenshuai.xi     }
5412*53ee8cc1Swenshuai.xi 
5413*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
5414*53ee8cc1Swenshuai.xi     // Enable SW detile support for G2 VP9
5415*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
5416*53ee8cc1Swenshuai.xi     {
5417*53ee8cc1Swenshuai.xi         pShm->u8FrmPostProcSupport |= E_HVD_POST_PROC_DETILE;
5418*53ee8cc1Swenshuai.xi     }
5419*53ee8cc1Swenshuai.xi #endif
5420*53ee8cc1Swenshuai.xi 
5421*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
5422*53ee8cc1Swenshuai.xi 
5423*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
5424*53ee8cc1Swenshuai.xi }
5425*53ee8cc1Swenshuai.xi #ifdef VDEC3
HAL_HVD_EX_InitRegCPU(MS_U32 u32Id,MS_BOOL bFWdecideFB)5426*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitRegCPU(MS_U32 u32Id, MS_BOOL bFWdecideFB)
5427*53ee8cc1Swenshuai.xi #else
5428*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitRegCPU(MS_U32 u32Id)
5429*53ee8cc1Swenshuai.xi #endif
5430*53ee8cc1Swenshuai.xi {
5431*53ee8cc1Swenshuai.xi     MS_BOOL bInitRet = FALSE;
5432*53ee8cc1Swenshuai.xi 
5433*53ee8cc1Swenshuai.xi #if 0
5434*53ee8cc1Swenshuai.xi     // check MVD power on
5435*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(REG_TOP_MVD) & (TOP_CKG_MHVD_DIS))
5436*53ee8cc1Swenshuai.xi     {
5437*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("HVD warning: MVD is not power on before HVD init.\n");
5438*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD, 0, TOP_CKG_MHVD_DIS);
5439*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
5440*53ee8cc1Swenshuai.xi     }
5441*53ee8cc1Swenshuai.xi     // Check VPU power on
5442*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(REG_TOP_VPU) & (TOP_CKG_VPU_DIS))
5443*53ee8cc1Swenshuai.xi     {
5444*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("HVD warning: VPU is not power on before HVD init.\n");
5445*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VPU, 0, TOP_CKG_VPU_DIS);
5446*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
5447*53ee8cc1Swenshuai.xi     }
5448*53ee8cc1Swenshuai.xi     // check HVD power on
5449*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(REG_TOP_HVD) & (TOP_CKG_HVD_DIS))
5450*53ee8cc1Swenshuai.xi     {
5451*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("HVD warning: HVD is not power on before HVD init.\n");
5452*53ee8cc1Swenshuai.xi         HAL_HVD_EX_PowerCtrl(TRUE);
5453*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
5454*53ee8cc1Swenshuai.xi     }
5455*53ee8cc1Swenshuai.xi #endif
5456*53ee8cc1Swenshuai.xi #ifdef VDEC3
5457*53ee8cc1Swenshuai.xi     bInitRet = _HVD_EX_SetRegCPU(u32Id, bFWdecideFB);
5458*53ee8cc1Swenshuai.xi #else
5459*53ee8cc1Swenshuai.xi     bInitRet = _HVD_EX_SetRegCPU(u32Id);
5460*53ee8cc1Swenshuai.xi #endif
5461*53ee8cc1Swenshuai.xi     if (!bInitRet)
5462*53ee8cc1Swenshuai.xi     {
5463*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
5464*53ee8cc1Swenshuai.xi     }
5465*53ee8cc1Swenshuai.xi 
5466*53ee8cc1Swenshuai.xi     bInitRet = HAL_HVD_EX_RstPTSCtrlVariable(u32Id);
5467*53ee8cc1Swenshuai.xi 
5468*53ee8cc1Swenshuai.xi     if (!bInitRet)
5469*53ee8cc1Swenshuai.xi     {
5470*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
5471*53ee8cc1Swenshuai.xi     }
5472*53ee8cc1Swenshuai.xi 
5473*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
5474*53ee8cc1Swenshuai.xi }
5475*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetHVDColBBUMode(MS_U32 u32Id,MS_BOOL bEnable)5476*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetHVDColBBUMode(MS_U32 u32Id, MS_BOOL bEnable)
5477*53ee8cc1Swenshuai.xi {
5478*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5479*53ee8cc1Swenshuai.xi 
5480*53ee8cc1Swenshuai.xi     _stHVDPreSet[u8Idx].bColocateBBUMode = bEnable;
5481*53ee8cc1Swenshuai.xi 
5482*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
5483*53ee8cc1Swenshuai.xi }
5484*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetData(MS_U32 u32Id,HVD_SetData u32type,MS_VIRT u32Data)5485*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetData(MS_U32 u32Id, HVD_SetData u32type, MS_VIRT u32Data)
5486*53ee8cc1Swenshuai.xi {
5487*53ee8cc1Swenshuai.xi     HVD_Return eRet = E_HVD_RETURN_SUCCESS;
5488*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5489*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5490*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = FALSE;
5491*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
5492*53ee8cc1Swenshuai.xi     bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
5493*53ee8cc1Swenshuai.xi #endif
5494*53ee8cc1Swenshuai.xi 
5495*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
5496*53ee8cc1Swenshuai.xi     MS_BOOL bDolbyVision = (E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
5497*53ee8cc1Swenshuai.xi 
5498*53ee8cc1Swenshuai.xi     switch (u32type)
5499*53ee8cc1Swenshuai.xi     {
5500*53ee8cc1Swenshuai.xi     // share memory
5501*53ee8cc1Swenshuai.xi         // switch
5502*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FRAMEBUF_ADDR:
5503*53ee8cc1Swenshuai.xi         {
5504*53ee8cc1Swenshuai.xi             pShm->u32FrameBufAddr = u32Data;
5505*53ee8cc1Swenshuai.xi             break;
5506*53ee8cc1Swenshuai.xi         }
5507*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FRAMEBUF_SIZE:
5508*53ee8cc1Swenshuai.xi         {
5509*53ee8cc1Swenshuai.xi             pShm->u32FrameBufSize = u32Data;
5510*53ee8cc1Swenshuai.xi             break;
5511*53ee8cc1Swenshuai.xi         }
5512*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FRAMEBUF2_ADDR:
5513*53ee8cc1Swenshuai.xi         {
5514*53ee8cc1Swenshuai.xi             pShm->u32FrameBuf2Addr = u32Data;
5515*53ee8cc1Swenshuai.xi             break;
5516*53ee8cc1Swenshuai.xi         }
5517*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FRAMEBUF2_SIZE:
5518*53ee8cc1Swenshuai.xi         {
5519*53ee8cc1Swenshuai.xi             pShm->u32FrameBuf2Size = u32Data;
5520*53ee8cc1Swenshuai.xi             break;
5521*53ee8cc1Swenshuai.xi         }
5522*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_MAX_CMA_SIZE:
5523*53ee8cc1Swenshuai.xi         {
5524*53ee8cc1Swenshuai.xi             pShm->u32MaxCMAFrameBufSize = u32Data;
5525*53ee8cc1Swenshuai.xi             break;
5526*53ee8cc1Swenshuai.xi         }
5527*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_MAX_CMA_SIZE2:
5528*53ee8cc1Swenshuai.xi         {
5529*53ee8cc1Swenshuai.xi             pShm->u32MaxCMAFrameBuf2Size = u32Data;
5530*53ee8cc1Swenshuai.xi             break;
5531*53ee8cc1Swenshuai.xi         }
5532*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_CMA_USED:
5533*53ee8cc1Swenshuai.xi         {
5534*53ee8cc1Swenshuai.xi             pShm->bCMA_Use = u32Data;
5535*53ee8cc1Swenshuai.xi             break;
5536*53ee8cc1Swenshuai.xi         }
5537*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_CMA_ALLOC_DONE:
5538*53ee8cc1Swenshuai.xi         {
5539*53ee8cc1Swenshuai.xi             pShm->bCMA_AllocDone = u32Data;
5540*53ee8cc1Swenshuai.xi             break;
5541*53ee8cc1Swenshuai.xi         }
5542*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_CMA_TWO_MIU:
5543*53ee8cc1Swenshuai.xi         {
5544*53ee8cc1Swenshuai.xi             pShm->bCMA_TwoMIU = u32Data;
5545*53ee8cc1Swenshuai.xi             break;
5546*53ee8cc1Swenshuai.xi         }
5547*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_RM_PICTURE_SIZES:
5548*53ee8cc1Swenshuai.xi         {
5549*53ee8cc1Swenshuai.xi             HVD_memcpy((volatile void *) pShm->pRM_PictureSize, (void *) ((HVD_PictureSize *) u32Data),
5550*53ee8cc1Swenshuai.xi                        HVD_RM_INIT_PICTURE_SIZE_NUMBER * sizeof(HVD_PictureSize));
5551*53ee8cc1Swenshuai.xi             break;
5552*53ee8cc1Swenshuai.xi         }
5553*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_ERROR_CODE:
5554*53ee8cc1Swenshuai.xi         {
5555*53ee8cc1Swenshuai.xi             pShm->u16ErrCode = (MS_U16) u32Data;
5556*53ee8cc1Swenshuai.xi             break;
5557*53ee8cc1Swenshuai.xi         }
5558*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISP_INFO_TH:
5559*53ee8cc1Swenshuai.xi         {
5560*53ee8cc1Swenshuai.xi             HVD_memcpy((volatile void *) &(pShm->DispThreshold), (void *) ((HVD_DISP_THRESHOLD *) u32Data),
5561*53ee8cc1Swenshuai.xi                        sizeof(HVD_DISP_THRESHOLD));
5562*53ee8cc1Swenshuai.xi             break;
5563*53ee8cc1Swenshuai.xi         }
5564*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FW_FLUSH_STATUS:
5565*53ee8cc1Swenshuai.xi         {
5566*53ee8cc1Swenshuai.xi             pShm->u8FlushStatus = (MS_U8)u32Data;
5567*53ee8cc1Swenshuai.xi             break;
5568*53ee8cc1Swenshuai.xi         }
5569*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DMX_FRAMERATE:
5570*53ee8cc1Swenshuai.xi         {
5571*53ee8cc1Swenshuai.xi             pShm->u32DmxFrameRate = u32Data;
5572*53ee8cc1Swenshuai.xi             break;
5573*53ee8cc1Swenshuai.xi         }
5574*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DMX_FRAMERATEBASE:
5575*53ee8cc1Swenshuai.xi         {
5576*53ee8cc1Swenshuai.xi             pShm->u32DmxFrameRateBase = u32Data;
5577*53ee8cc1Swenshuai.xi             break;
5578*53ee8cc1Swenshuai.xi         }
5579*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_MIU_SEL:
5580*53ee8cc1Swenshuai.xi         {
5581*53ee8cc1Swenshuai.xi             pShm->u32VDEC_MIU_SEL = u32Data;
5582*53ee8cc1Swenshuai.xi             break;
5583*53ee8cc1Swenshuai.xi         }
5584*53ee8cc1Swenshuai.xi     // SRAM
5585*53ee8cc1Swenshuai.xi 
5586*53ee8cc1Swenshuai.xi     // Mailbox
5587*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_TRIGGER_DISP:     // HVD HI mbox 0
5588*53ee8cc1Swenshuai.xi         {
5589*53ee8cc1Swenshuai.xi             if (u32Data != 0)
5590*53ee8cc1Swenshuai.xi             {
5591*53ee8cc1Swenshuai.xi                 pShm->bEnableDispCtrl   = TRUE;
5592*53ee8cc1Swenshuai.xi                 pShm->bIsTrigDisp       = TRUE;
5593*53ee8cc1Swenshuai.xi             }
5594*53ee8cc1Swenshuai.xi             else
5595*53ee8cc1Swenshuai.xi             {
5596*53ee8cc1Swenshuai.xi                 pShm->bEnableDispCtrl   = FALSE;
5597*53ee8cc1Swenshuai.xi             }
5598*53ee8cc1Swenshuai.xi 
5599*53ee8cc1Swenshuai.xi             break;
5600*53ee8cc1Swenshuai.xi         }
5601*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_GET_DISP_INFO_START:
5602*53ee8cc1Swenshuai.xi         {
5603*53ee8cc1Swenshuai.xi             pShm->bSpsChange = FALSE;
5604*53ee8cc1Swenshuai.xi             break;
5605*53ee8cc1Swenshuai.xi         }
5606*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_VIRTUAL_BOX_WIDTH:
5607*53ee8cc1Swenshuai.xi         {
5608*53ee8cc1Swenshuai.xi             pShm->u32VirtualBoxWidth = u32Data;
5609*53ee8cc1Swenshuai.xi             break;
5610*53ee8cc1Swenshuai.xi         }
5611*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DV_INFO:
5612*53ee8cc1Swenshuai.xi         {
5613*53ee8cc1Swenshuai.xi             MS_U8 u8DVLevel = u32Data & 0x00ff;
5614*53ee8cc1Swenshuai.xi             MS_U8 u8DVProfile = (u32Data >> 8) & 0x00ff;
5615*53ee8cc1Swenshuai.xi 
5616*53ee8cc1Swenshuai.xi             pShm->u8DVLevelFromDriverAPI = u8DVLevel;
5617*53ee8cc1Swenshuai.xi             pShm->u8DVProfileFromDriverAPI = u8DVProfile;
5618*53ee8cc1Swenshuai.xi         }
5619*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_VIRTUAL_BOX_HEIGHT:
5620*53ee8cc1Swenshuai.xi         {
5621*53ee8cc1Swenshuai.xi             pShm->u32VirtualBoxHeight = u32Data;
5622*53ee8cc1Swenshuai.xi             break;
5623*53ee8cc1Swenshuai.xi         }
5624*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISPQ_STATUS_VIEW:
5625*53ee8cc1Swenshuai.xi         {
5626*53ee8cc1Swenshuai.xi             if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_INIT)
5627*53ee8cc1Swenshuai.xi             {
5628*53ee8cc1Swenshuai.xi                 //printf("DispFrame DqPtr: %d\n", u32Data);
5629*53ee8cc1Swenshuai.xi                 pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_VIEW;
5630*53ee8cc1Swenshuai.xi             }
5631*53ee8cc1Swenshuai.xi             break;
5632*53ee8cc1Swenshuai.xi         }
5633*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISPQ_STATUS_DISP:
5634*53ee8cc1Swenshuai.xi         {
5635*53ee8cc1Swenshuai.xi             if(!(pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide))
5636*53ee8cc1Swenshuai.xi             {
5637*53ee8cc1Swenshuai.xi                 if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_VIEW)
5638*53ee8cc1Swenshuai.xi                 {
5639*53ee8cc1Swenshuai.xi                     //printf("DispFrame DqPtr: %ld\n", u32Data);
5640*53ee8cc1Swenshuai.xi                     pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_DISP;
5641*53ee8cc1Swenshuai.xi                 }
5642*53ee8cc1Swenshuai.xi             }
5643*53ee8cc1Swenshuai.xi             break;
5644*53ee8cc1Swenshuai.xi         }
5645*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISPQ_STATUS_FREE:
5646*53ee8cc1Swenshuai.xi         {
5647*53ee8cc1Swenshuai.xi             if(pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
5648*53ee8cc1Swenshuai.xi             {
5649*53ee8cc1Swenshuai.xi                 if (bMVC || (bDolbyVision && !pShm->bSingleLayer))
5650*53ee8cc1Swenshuai.xi                 {
5651*53ee8cc1Swenshuai.xi                     if (pHVDHalContext->_stHVDStream[u8Idx].u32FreeData == 0xFFFF)
5652*53ee8cc1Swenshuai.xi                     {
5653*53ee8cc1Swenshuai.xi                         //ALOGE("R1: %x", u32Data);
5654*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = u32Data;
5655*53ee8cc1Swenshuai.xi                     }
5656*53ee8cc1Swenshuai.xi                     else
5657*53ee8cc1Swenshuai.xi                     {
5658*53ee8cc1Swenshuai.xi                         //ALOGE("R2: %x", (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData);
5659*53ee8cc1Swenshuai.xi                         HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData);
5660*53ee8cc1Swenshuai.xi                         //pShm->FreeQueue[pShm->u16FreeQWtPtr] = (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData;
5661*53ee8cc1Swenshuai.xi                         //pShm->u16FreeQWtPtr = (pShm->u16FreeQWtPtr + 1) % HVD_DISP_QUEUE_MAX_SIZE;
5662*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = 0xFFFF;
5663*53ee8cc1Swenshuai.xi                     }
5664*53ee8cc1Swenshuai.xi                 }
5665*53ee8cc1Swenshuai.xi                 else
5666*53ee8cc1Swenshuai.xi                 {
5667*53ee8cc1Swenshuai.xi                     HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, u32Data);
5668*53ee8cc1Swenshuai.xi                 }
5669*53ee8cc1Swenshuai.xi             }
5670*53ee8cc1Swenshuai.xi             else
5671*53ee8cc1Swenshuai.xi             {
5672*53ee8cc1Swenshuai.xi                 if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_VIEW)
5673*53ee8cc1Swenshuai.xi                 {
5674*53ee8cc1Swenshuai.xi                     pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_FREE;
5675*53ee8cc1Swenshuai.xi                 }
5676*53ee8cc1Swenshuai.xi             }
5677*53ee8cc1Swenshuai.xi             break;
5678*53ee8cc1Swenshuai.xi         }
5679*53ee8cc1Swenshuai.xi         #if 0//(HVD_ENABLE_IQMEM)
5680*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FW_IQMEM_CTRL:
5681*53ee8cc1Swenshuai.xi         {
5682*53ee8cc1Swenshuai.xi             pShm->u8IQmemCtrl= (MS_U8)u32Data;
5683*53ee8cc1Swenshuai.xi             break;
5684*53ee8cc1Swenshuai.xi 
5685*53ee8cc1Swenshuai.xi         }
5686*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FW_IQMEM_ENABLE_IF_SUPPORT:
5687*53ee8cc1Swenshuai.xi         {
5688*53ee8cc1Swenshuai.xi             if (u32Data != 0)
5689*53ee8cc1Swenshuai.xi             {
5690*53ee8cc1Swenshuai.xi                 pShm->bIQmemEnableIfSupport= TRUE;
5691*53ee8cc1Swenshuai.xi             }
5692*53ee8cc1Swenshuai.xi             else
5693*53ee8cc1Swenshuai.xi             {
5694*53ee8cc1Swenshuai.xi                 pShm->bIQmemEnableIfSupport= FALSE;
5695*53ee8cc1Swenshuai.xi             }
5696*53ee8cc1Swenshuai.xi 
5697*53ee8cc1Swenshuai.xi 
5698*53ee8cc1Swenshuai.xi             break;
5699*53ee8cc1Swenshuai.xi 
5700*53ee8cc1Swenshuai.xi         }
5701*53ee8cc1Swenshuai.xi         #endif
5702*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DYNMC_DISP_PATH_STATUS:
5703*53ee8cc1Swenshuai.xi         {
5704*53ee8cc1Swenshuai.xi             pShm->stDynmcDispPath.u8ConnectStatus = u32Data;
5705*53ee8cc1Swenshuai.xi             break;
5706*53ee8cc1Swenshuai.xi         }
5707*53ee8cc1Swenshuai.xi 
5708*53ee8cc1Swenshuai.xi         default:
5709*53ee8cc1Swenshuai.xi             break;
5710*53ee8cc1Swenshuai.xi     }
5711*53ee8cc1Swenshuai.xi 
5712*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
5713*53ee8cc1Swenshuai.xi 
5714*53ee8cc1Swenshuai.xi     return eRet;
5715*53ee8cc1Swenshuai.xi }
5716*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetData_EX(MS_U32 u32Id,HVD_GetData eType)5717*53ee8cc1Swenshuai.xi MS_S64 HAL_HVD_EX_GetData_EX(MS_U32 u32Id, HVD_GetData eType)
5718*53ee8cc1Swenshuai.xi {
5719*53ee8cc1Swenshuai.xi     MS_S64 s64Ret = 0;
5720*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5721*53ee8cc1Swenshuai.xi 
5722*53ee8cc1Swenshuai.xi     HAL_HVD_EX_ReadMemory();
5723*53ee8cc1Swenshuai.xi 
5724*53ee8cc1Swenshuai.xi     switch (eType)
5725*53ee8cc1Swenshuai.xi     {
5726*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_PTS_STC_DIFF:
5727*53ee8cc1Swenshuai.xi             s64Ret = pShm->s64PtsStcDiff;
5728*53ee8cc1Swenshuai.xi             break;
5729*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TS_SEAMLESS_TARGET_PTS:
5730*53ee8cc1Swenshuai.xi             s64Ret = (MS_S64)(pShm->u64SeamlessTargetPTS);  //33bit PTS is compatible in S64
5731*53ee8cc1Swenshuai.xi             break;
5732*53ee8cc1Swenshuai.xi         default:
5733*53ee8cc1Swenshuai.xi             break;
5734*53ee8cc1Swenshuai.xi     }
5735*53ee8cc1Swenshuai.xi 
5736*53ee8cc1Swenshuai.xi     return s64Ret;
5737*53ee8cc1Swenshuai.xi }
5738*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetData(MS_U32 u32Id,HVD_GetData eType)5739*53ee8cc1Swenshuai.xi MS_VIRT HAL_HVD_EX_GetData(MS_U32 u32Id, HVD_GetData eType)
5740*53ee8cc1Swenshuai.xi {
5741*53ee8cc1Swenshuai.xi     MS_VIRT u32Ret = 0;
5742*53ee8cc1Swenshuai.xi     //static MS_U64 u64pts_real = 0;
5743*53ee8cc1Swenshuai.xi     MS_U64 u64pts_low = 0;
5744*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
5745*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
5746*53ee8cc1Swenshuai.xi 
5747*53ee8cc1Swenshuai.xi     HAL_HVD_EX_ReadMemory();
5748*53ee8cc1Swenshuai.xi 
5749*53ee8cc1Swenshuai.xi     if(pShm == NULL)
5750*53ee8cc1Swenshuai.xi     {
5751*53ee8cc1Swenshuai.xi         printf("########## VDEC patch for Debug ###########\n");
5752*53ee8cc1Swenshuai.xi         return 0x0;
5753*53ee8cc1Swenshuai.xi     }
5754*53ee8cc1Swenshuai.xi 
5755*53ee8cc1Swenshuai.xi     switch (eType)
5756*53ee8cc1Swenshuai.xi     {
5757*53ee8cc1Swenshuai.xi     // share memory
5758*53ee8cc1Swenshuai.xi         // switch
5759*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_INFO_ADDR:
5760*53ee8cc1Swenshuai.xi         {
5761*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) (&pShm->DispInfo);
5762*53ee8cc1Swenshuai.xi             break;
5763*53ee8cc1Swenshuai.xi         }
5764*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_MIU_SEL:
5765*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32VDEC_MIU_SEL;
5766*53ee8cc1Swenshuai.xi             break;
5767*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRAMEBUF_ADDR:
5768*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FrameBufAddr;
5769*53ee8cc1Swenshuai.xi             break;
5770*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRAMEBUF_SIZE:
5771*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FrameBufSize;
5772*53ee8cc1Swenshuai.xi             break;
5773*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRAMEBUF2_ADDR:
5774*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FrameBuf2Addr;
5775*53ee8cc1Swenshuai.xi             break;
5776*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRAMEBUF2_SIZE:
5777*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FrameBuf2Size;
5778*53ee8cc1Swenshuai.xi             break;
5779*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_CMA_ALLOC_DONE:
5780*53ee8cc1Swenshuai.xi             u32Ret = pShm->bCMA_AllocDone;
5781*53ee8cc1Swenshuai.xi             break;
5782*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_CMA_USED:
5783*53ee8cc1Swenshuai.xi             u32Ret = pShm->bCMA_Use;
5784*53ee8cc1Swenshuai.xi             break;
5785*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DYNMC_DISP_PATH_STATUS:
5786*53ee8cc1Swenshuai.xi             u32Ret = pShm->stDynmcDispPath.u8ConnectStatus;//pShm->u8SetDynmcDispPathStatus;
5787*53ee8cc1Swenshuai.xi             break;
5788*53ee8cc1Swenshuai.xi         // report
5789*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_PTS:
5790*53ee8cc1Swenshuai.xi         {
5791*53ee8cc1Swenshuai.xi             u32Ret = pShm->DispFrmInfo.u32TimeStamp;
5792*53ee8cc1Swenshuai.xi             break;
5793*53ee8cc1Swenshuai.xi         }
5794*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_U64PTS:
5795*53ee8cc1Swenshuai.xi         {
5796*53ee8cc1Swenshuai.xi             u64pts_low = (MS_U64)(pShm->DispFrmInfo.u32TimeStamp);
5797*53ee8cc1Swenshuai.xi             pHVDHalContext->u64pts_real = (MS_U64)(pShm->DispFrmInfo.u32ID_H);
5798*53ee8cc1Swenshuai.xi             pHVDHalContext->u64pts_real = (pHVDHalContext->u64pts_real<<32)|u64pts_low;
5799*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT)(&(pHVDHalContext->u64pts_real));
5800*53ee8cc1Swenshuai.xi             break;
5801*53ee8cc1Swenshuai.xi         }
5802*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_U64PTS_PRE_PARSE:
5803*53ee8cc1Swenshuai.xi         {
5804*53ee8cc1Swenshuai.xi             u64pts_low = (MS_U64)(pShm->u32WRPTR_PTS_LOW);
5805*53ee8cc1Swenshuai.xi             pHVDHalContext->u64pts_real = (MS_U64)(pShm->u32WRPTR_PTS_HIGH);
5806*53ee8cc1Swenshuai.xi             pHVDHalContext->u64pts_real = (pHVDHalContext->u64pts_real<<32)|u64pts_low;
5807*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT)(&(pHVDHalContext->u64pts_real));
5808*53ee8cc1Swenshuai.xi             break;
5809*53ee8cc1Swenshuai.xi         }
5810*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DECODE_CNT:
5811*53ee8cc1Swenshuai.xi         {
5812*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DecodeCnt;
5813*53ee8cc1Swenshuai.xi             break;
5814*53ee8cc1Swenshuai.xi         }
5815*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DATA_ERROR_CNT:
5816*53ee8cc1Swenshuai.xi         {
5817*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DataErrCnt;
5818*53ee8cc1Swenshuai.xi             break;
5819*53ee8cc1Swenshuai.xi         }
5820*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_ERROR_CNT:
5821*53ee8cc1Swenshuai.xi         {
5822*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DecErrCnt;
5823*53ee8cc1Swenshuai.xi             break;
5824*53ee8cc1Swenshuai.xi         }
5825*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ERROR_CODE:
5826*53ee8cc1Swenshuai.xi         {
5827*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u16ErrCode);
5828*53ee8cc1Swenshuai.xi             break;
5829*53ee8cc1Swenshuai.xi         }
5830*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VPU_IDLE_CNT:
5831*53ee8cc1Swenshuai.xi         {
5832*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32VPUIdleCnt;
5833*53ee8cc1Swenshuai.xi             break;
5834*53ee8cc1Swenshuai.xi         }
5835*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_FRM_INFO:
5836*53ee8cc1Swenshuai.xi         {
5837*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) (&pShm->DispFrmInfo);
5838*53ee8cc1Swenshuai.xi             break;
5839*53ee8cc1Swenshuai.xi         }
5840*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_FRM_INFO:
5841*53ee8cc1Swenshuai.xi         {
5842*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) (&pShm->DecoFrmInfo);
5843*53ee8cc1Swenshuai.xi             break;
5844*53ee8cc1Swenshuai.xi         }
5845*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_LEVEL:
5846*53ee8cc1Swenshuai.xi         {
5847*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (_HVD_EX_GetESLevel(u32Id));
5848*53ee8cc1Swenshuai.xi             break;
5849*53ee8cc1Swenshuai.xi         }
5850*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
5851*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_FRM_INFO_SUB:
5852*53ee8cc1Swenshuai.xi         {
5853*53ee8cc1Swenshuai.xi             u32Ret=  (MS_VIRT) (&(pShm->DispFrmInfo_Sub));
5854*53ee8cc1Swenshuai.xi             break;
5855*53ee8cc1Swenshuai.xi         }
5856*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_FRM_INFO_SUB:
5857*53ee8cc1Swenshuai.xi         {
5858*53ee8cc1Swenshuai.xi             u32Ret=  (MS_VIRT) (&(pShm->DecoFrmInfo_Sub));
5859*53ee8cc1Swenshuai.xi             break;
5860*53ee8cc1Swenshuai.xi         }
5861*53ee8cc1Swenshuai.xi #endif
5862*53ee8cc1Swenshuai.xi 
5863*53ee8cc1Swenshuai.xi         // user data
5864*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_WPTR:
5865*53ee8cc1Swenshuai.xi         {
5866*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u32UserCCIdxWrtPtr);
5867*53ee8cc1Swenshuai.xi             break;
5868*53ee8cc1Swenshuai.xi         }
5869*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_IDX_TBL_ADDR:
5870*53ee8cc1Swenshuai.xi         {
5871*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) (pShm->u8UserCCIdx);
5872*53ee8cc1Swenshuai.xi             break;
5873*53ee8cc1Swenshuai.xi         }
5874*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_PACKET_TBL_ADDR:
5875*53ee8cc1Swenshuai.xi         {
5876*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) (pShm->u32UserCCBase);
5877*53ee8cc1Swenshuai.xi             break;
5878*53ee8cc1Swenshuai.xi         }
5879*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_PACKET_SIZE:
5880*53ee8cc1Swenshuai.xi         {
5881*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (sizeof(DTV_BUF_type));
5882*53ee8cc1Swenshuai.xi             break;
5883*53ee8cc1Swenshuai.xi         }
5884*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_IDX_TBL_SIZE:
5885*53ee8cc1Swenshuai.xi         {
5886*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (USER_CC_IDX_SIZE);
5887*53ee8cc1Swenshuai.xi             break;
5888*53ee8cc1Swenshuai.xi         }
5889*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_PACKET_TBL_SIZE:
5890*53ee8cc1Swenshuai.xi         {
5891*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (USER_CC_DATA_SIZE);
5892*53ee8cc1Swenshuai.xi             break;
5893*53ee8cc1Swenshuai.xi         }
5894*53ee8cc1Swenshuai.xi             // report - modes
5895*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SHOW_ERR_FRM:
5896*53ee8cc1Swenshuai.xi         {
5897*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsShowErrFrm;
5898*53ee8cc1Swenshuai.xi             break;
5899*53ee8cc1Swenshuai.xi         }
5900*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_REPEAT_LAST_FIELD:
5901*53ee8cc1Swenshuai.xi         {
5902*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsRepeatLastField;
5903*53ee8cc1Swenshuai.xi             break;
5904*53ee8cc1Swenshuai.xi         }
5905*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_ERR_CONCEAL:
5906*53ee8cc1Swenshuai.xi         {
5907*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsErrConceal;
5908*53ee8cc1Swenshuai.xi             break;
5909*53ee8cc1Swenshuai.xi         }
5910*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SYNC_ON:
5911*53ee8cc1Swenshuai.xi         {
5912*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsSyncOn;
5913*53ee8cc1Swenshuai.xi             break;
5914*53ee8cc1Swenshuai.xi         }
5915*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_PLAYBACK_FINISH:
5916*53ee8cc1Swenshuai.xi         {
5917*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsPlaybackFinish;
5918*53ee8cc1Swenshuai.xi             break;
5919*53ee8cc1Swenshuai.xi         }
5920*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SYNC_MODE:
5921*53ee8cc1Swenshuai.xi         {
5922*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8SyncType;
5923*53ee8cc1Swenshuai.xi             break;
5924*53ee8cc1Swenshuai.xi         }
5925*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SKIP_MODE:
5926*53ee8cc1Swenshuai.xi         {
5927*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8SkipMode;
5928*53ee8cc1Swenshuai.xi             break;
5929*53ee8cc1Swenshuai.xi         }
5930*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DROP_MODE:
5931*53ee8cc1Swenshuai.xi         {
5932*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8DropMode;
5933*53ee8cc1Swenshuai.xi             break;
5934*53ee8cc1Swenshuai.xi         }
5935*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISPLAY_DURATION:
5936*53ee8cc1Swenshuai.xi         {
5937*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.s8DisplaySpeed;
5938*53ee8cc1Swenshuai.xi             break;
5939*53ee8cc1Swenshuai.xi         }
5940*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRC_MODE:
5941*53ee8cc1Swenshuai.xi         {
5942*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8FrcMode;
5943*53ee8cc1Swenshuai.xi             break;
5944*53ee8cc1Swenshuai.xi         }
5945*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_NEXT_PTS:
5946*53ee8cc1Swenshuai.xi         {
5947*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32NextPTS;
5948*53ee8cc1Swenshuai.xi             break;
5949*53ee8cc1Swenshuai.xi         }
5950*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_Q_SIZE:
5951*53ee8cc1Swenshuai.xi         {
5952*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16DispQSize;
5953*53ee8cc1Swenshuai.xi             break;
5954*53ee8cc1Swenshuai.xi         }
5955*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_Q_PTR:
5956*53ee8cc1Swenshuai.xi         {
5957*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) pHVDHalContext->_u16DispQPtr;
5958*53ee8cc1Swenshuai.xi             break;
5959*53ee8cc1Swenshuai.xi         }
5960*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_NEXT_DISP_FRM_INFO:
5961*53ee8cc1Swenshuai.xi         {
5962*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) _HVD_EX_GetNextDispFrame(u32Id);
5963*53ee8cc1Swenshuai.xi             break;
5964*53ee8cc1Swenshuai.xi         }
5965*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_NEXT_DISP_FRM_INFO_EXT:
5966*53ee8cc1Swenshuai.xi         {
5967*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) _HVD_EX_GetNextDispFrameExt(u32Id);
5968*53ee8cc1Swenshuai.xi             break;
5969*53ee8cc1Swenshuai.xi         }
5970*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_REAL_FRAMERATE:
5971*53ee8cc1Swenshuai.xi         {
5972*53ee8cc1Swenshuai.xi             // return VPS/VUI timing info framerate, and 0 if timing info not exist
5973*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32RealFrameRate;
5974*53ee8cc1Swenshuai.xi             break;
5975*53ee8cc1Swenshuai.xi         }
5976*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_ORI_INTERLACE_MODE:
5977*53ee8cc1Swenshuai.xi             u32Ret=(MS_U32)pShm->DispInfo.u8IsOriginInterlace;
5978*53ee8cc1Swenshuai.xi             break;
5979*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRM_PACKING_SEI_DATA:
5980*53ee8cc1Swenshuai.xi             u32Ret=((MS_VIRT)(pShm->u32Frm_packing_arr_data_addr));
5981*53ee8cc1Swenshuai.xi             break;
5982*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISPLAY_COLOUR_VOLUME_SEI_DATA:
5983*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u32DisplayColourVolume_addr));
5984*53ee8cc1Swenshuai.xi             break;
5985*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_CONTENT_LIGHT_LEVEL_INFO:
5986*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u32ContentLightLevel_addr));
5987*53ee8cc1Swenshuai.xi             break;
5988*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TYPE_FRAME_MBS_ONLY_FLAG:
5989*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u8FrameMbsOnlyFlag));
5990*53ee8cc1Swenshuai.xi             break;
5991*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_STATUS_FLAG:
5992*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u32FWStatusFlag));
5993*53ee8cc1Swenshuai.xi             break;
5994*53ee8cc1Swenshuai.xi 
5995*53ee8cc1Swenshuai.xi         // internal control
5996*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_1ST_FRM_RDY:
5997*53ee8cc1Swenshuai.xi         {
5998*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIs1stFrameRdy;
5999*53ee8cc1Swenshuai.xi             break;
6000*53ee8cc1Swenshuai.xi         }
6001*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_I_FRM_FOUND:
6002*53ee8cc1Swenshuai.xi         {
6003*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIsIFrmFound;
6004*53ee8cc1Swenshuai.xi             break;
6005*53ee8cc1Swenshuai.xi         }
6006*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SYNC_START:
6007*53ee8cc1Swenshuai.xi         {
6008*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIsSyncStart;
6009*53ee8cc1Swenshuai.xi             break;
6010*53ee8cc1Swenshuai.xi         }
6011*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SYNC_REACH:
6012*53ee8cc1Swenshuai.xi         {
6013*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIsSyncReach;
6014*53ee8cc1Swenshuai.xi             break;
6015*53ee8cc1Swenshuai.xi         }
6016*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_VERSION_ID:
6017*53ee8cc1Swenshuai.xi         {
6018*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FWVersionID;
6019*53ee8cc1Swenshuai.xi             break;
6020*53ee8cc1Swenshuai.xi         }
6021*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_IF_VERSION_ID:
6022*53ee8cc1Swenshuai.xi         {
6023*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FWIfVersionID;
6024*53ee8cc1Swenshuai.xi             break;
6025*53ee8cc1Swenshuai.xi         }
6026*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_Q_NUMB:
6027*53ee8cc1Swenshuai.xi         {
6028*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetBBUQNumb(u32Id);
6029*53ee8cc1Swenshuai.xi             break;
6030*53ee8cc1Swenshuai.xi         }
6031*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_Q_NUMB:
6032*53ee8cc1Swenshuai.xi         {
6033*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16DecQNumb;
6034*53ee8cc1Swenshuai.xi             break;
6035*53ee8cc1Swenshuai.xi         }
6036*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_Q_NUMB:
6037*53ee8cc1Swenshuai.xi         {
6038*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16DispQNumb;
6039*53ee8cc1Swenshuai.xi             break;
6040*53ee8cc1Swenshuai.xi         }
6041*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_PTS_Q_NUMB:
6042*53ee8cc1Swenshuai.xi         {
6043*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetPTSQNumb(u32Id);
6044*53ee8cc1Swenshuai.xi             break;
6045*53ee8cc1Swenshuai.xi         }
6046*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_INIT_DONE:
6047*53ee8cc1Swenshuai.xi         {
6048*53ee8cc1Swenshuai.xi             u32Ret = pShm->bInitDone;
6049*53ee8cc1Swenshuai.xi             break;
6050*53ee8cc1Swenshuai.xi         }
6051*53ee8cc1Swenshuai.xi             // debug
6052*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SKIP_CNT:
6053*53ee8cc1Swenshuai.xi         {
6054*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32SkipCnt;
6055*53ee8cc1Swenshuai.xi             break;
6056*53ee8cc1Swenshuai.xi         }
6057*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_GOP_CNT:
6058*53ee8cc1Swenshuai.xi         {
6059*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DropCnt;
6060*53ee8cc1Swenshuai.xi             break;
6061*53ee8cc1Swenshuai.xi         }
6062*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_CNT:
6063*53ee8cc1Swenshuai.xi         {
6064*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DispCnt;
6065*53ee8cc1Swenshuai.xi             break;
6066*53ee8cc1Swenshuai.xi         }
6067*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DROP_CNT:
6068*53ee8cc1Swenshuai.xi         {
6069*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DropCnt;
6070*53ee8cc1Swenshuai.xi             break;
6071*53ee8cc1Swenshuai.xi         }
6072*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_STC:
6073*53ee8cc1Swenshuai.xi         {
6074*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DispSTC;
6075*53ee8cc1Swenshuai.xi             break;
6076*53ee8cc1Swenshuai.xi         }
6077*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VSYNC_CNT:
6078*53ee8cc1Swenshuai.xi         {
6079*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32VsyncCnt;
6080*53ee8cc1Swenshuai.xi             break;
6081*53ee8cc1Swenshuai.xi         }
6082*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_MAIN_LOOP_CNT:
6083*53ee8cc1Swenshuai.xi         {
6084*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32MainLoopCnt;
6085*53ee8cc1Swenshuai.xi             break;
6086*53ee8cc1Swenshuai.xi         }
6087*53ee8cc1Swenshuai.xi 
6088*53ee8cc1Swenshuai.xi             // AVC
6089*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_AVC_LEVEL_IDC:
6090*53ee8cc1Swenshuai.xi         {
6091*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16AVC_SPS_LevelIDC;
6092*53ee8cc1Swenshuai.xi             break;
6093*53ee8cc1Swenshuai.xi         }
6094*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_AVC_LOW_DELAY:
6095*53ee8cc1Swenshuai.xi         {
6096*53ee8cc1Swenshuai.xi             u32Ret = pShm->u8AVC_SPS_LowDelayHrdFlag;
6097*53ee8cc1Swenshuai.xi             break;
6098*53ee8cc1Swenshuai.xi         }
6099*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_AVC_VUI_DISP_INFO:
6100*53ee8cc1Swenshuai.xi         {
6101*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetVUIDispInfo(u32Id);
6102*53ee8cc1Swenshuai.xi             break;
6103*53ee8cc1Swenshuai.xi         }
6104*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_FLUSH_STATUS:
6105*53ee8cc1Swenshuai.xi         {
6106*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u8FlushStatus);
6107*53ee8cc1Swenshuai.xi             break;
6108*53ee8cc1Swenshuai.xi         }
6109*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_CODEC_TYPE:
6110*53ee8cc1Swenshuai.xi         {
6111*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32CodecType;
6112*53ee8cc1Swenshuai.xi             break;
6113*53ee8cc1Swenshuai.xi         }
6114*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_ES_BUF_STATUS:
6115*53ee8cc1Swenshuai.xi         {
6116*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)pShm->u8ESBufStatus;
6117*53ee8cc1Swenshuai.xi             break;
6118*53ee8cc1Swenshuai.xi         }
6119*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VIDEO_FULL_RANGE_FLAG:
6120*53ee8cc1Swenshuai.xi         {
6121*53ee8cc1Swenshuai.xi             if(pShm->u32CodecMiscInfo & E_VIDEO_FULL_RANGE)
6122*53ee8cc1Swenshuai.xi             {
6123*53ee8cc1Swenshuai.xi                 u32Ret = 1;
6124*53ee8cc1Swenshuai.xi             }
6125*53ee8cc1Swenshuai.xi             else
6126*53ee8cc1Swenshuai.xi             {
6127*53ee8cc1Swenshuai.xi                 u32Ret = 0;
6128*53ee8cc1Swenshuai.xi             }
6129*53ee8cc1Swenshuai.xi             break;
6130*53ee8cc1Swenshuai.xi         }
6131*53ee8cc1Swenshuai.xi 
6132*53ee8cc1Swenshuai.xi     // SRAM
6133*53ee8cc1Swenshuai.xi 
6134*53ee8cc1Swenshuai.xi     // Mailbox
6135*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_STATE: // HVD RISC MBOX 0 (esp. FW init done)
6136*53ee8cc1Swenshuai.xi         {
6137*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FwState;
6138*53ee8cc1Swenshuai.xi             break;
6139*53ee8cc1Swenshuai.xi         }
6140*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_DISP_INFO_UNCOPYED:
6141*53ee8cc1Swenshuai.xi         {
6142*53ee8cc1Swenshuai.xi             u32Ret = pShm->bSpsChange;
6143*53ee8cc1Swenshuai.xi             break;
6144*53ee8cc1Swenshuai.xi         }
6145*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_DISP_INFO_CHANGE:      // HVD RISC MBOX 1 (rdy only)
6146*53ee8cc1Swenshuai.xi         {
6147*53ee8cc1Swenshuai.xi             u32Ret = pShm->bSpsChange;
6148*53ee8cc1Swenshuai.xi 
6149*53ee8cc1Swenshuai.xi             if (pShm->bSpsChange &&
6150*53ee8cc1Swenshuai.xi                 !(pShm->u8FrmPostProcSupport & E_HVD_POST_PROC_DETILE) &&
6151*53ee8cc1Swenshuai.xi                 IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[_HVD_EX_GetStreamIdx(u32Id)].s32HvdPpTaskId))
6152*53ee8cc1Swenshuai.xi             {
6153*53ee8cc1Swenshuai.xi                 _HVD_EX_PpTask_Delete(&pHVDHalContext->_stHVDStream[_HVD_EX_GetStreamIdx(u32Id)]);
6154*53ee8cc1Swenshuai.xi             }
6155*53ee8cc1Swenshuai.xi 
6156*53ee8cc1Swenshuai.xi             break;
6157*53ee8cc1Swenshuai.xi         }
6158*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_HVD_ISR_STATUS:   // HVD RISC MBOX 1 (value only)
6159*53ee8cc1Swenshuai.xi         {
6160*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6161*53ee8cc1Swenshuai.xi 
6162*53ee8cc1Swenshuai.xi             if ((pCtrl->HVDISRCtrl.u32IntCount != pShm->u32IntCount) && pShm->u32FwInfo) // fetch ISR status
6163*53ee8cc1Swenshuai.xi             {
6164*53ee8cc1Swenshuai.xi                 u32Ret = pShm->u32FwInfo;
6165*53ee8cc1Swenshuai.xi                 pCtrl->HVDISRCtrl.u32IntCount = pShm->u32IntCount;
6166*53ee8cc1Swenshuai.xi             }
6167*53ee8cc1Swenshuai.xi             break;
6168*53ee8cc1Swenshuai.xi         }
6169*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_FRAME_SHOWED:  // HVD HI mbox 0 ( showed: rdy cleared ; not show: rdy enable )
6170*53ee8cc1Swenshuai.xi         {
6171*53ee8cc1Swenshuai.xi             if (pShm->bIsTrigDisp) // not clear yet
6172*53ee8cc1Swenshuai.xi             {
6173*53ee8cc1Swenshuai.xi                 u32Ret = FALSE;
6174*53ee8cc1Swenshuai.xi             }
6175*53ee8cc1Swenshuai.xi             else
6176*53ee8cc1Swenshuai.xi             {
6177*53ee8cc1Swenshuai.xi                 u32Ret = TRUE;
6178*53ee8cc1Swenshuai.xi             }
6179*53ee8cc1Swenshuai.xi             break;
6180*53ee8cc1Swenshuai.xi         }
6181*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_READ_PTR:
6182*53ee8cc1Swenshuai.xi         {
6183*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetESReadPtr(u32Id, FALSE);
6184*53ee8cc1Swenshuai.xi             break;
6185*53ee8cc1Swenshuai.xi         }
6186*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_WRITE_PTR:
6187*53ee8cc1Swenshuai.xi         {
6188*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetESWritePtr(u32Id);
6189*53ee8cc1Swenshuai.xi             break;
6190*53ee8cc1Swenshuai.xi         }
6191*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_READ_PTR:
6192*53ee8cc1Swenshuai.xi         {
6193*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetBBUReadptr(u32Id);
6194*53ee8cc1Swenshuai.xi             break;
6195*53ee8cc1Swenshuai.xi         }
6196*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_WRITE_PTR:
6197*53ee8cc1Swenshuai.xi         {
6198*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6199*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
6200*53ee8cc1Swenshuai.xi             {
6201*53ee8cc1Swenshuai.xi                 u32Ret = pHVDHalContext->u32VP8BBUWptr;
6202*53ee8cc1Swenshuai.xi             }
6203*53ee8cc1Swenshuai.xi             else
6204*53ee8cc1Swenshuai.xi             {
6205*53ee8cc1Swenshuai.xi                 u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
6206*53ee8cc1Swenshuai.xi             }
6207*53ee8cc1Swenshuai.xi             break;
6208*53ee8cc1Swenshuai.xi         }
6209*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_WRITE_PTR_FIRED:
6210*53ee8cc1Swenshuai.xi         {
6211*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6212*53ee8cc1Swenshuai.xi 
6213*53ee8cc1Swenshuai.xi             u32Ret = pCtrl->u32BBUWptr_Fired;
6214*53ee8cc1Swenshuai.xi 
6215*53ee8cc1Swenshuai.xi             break;
6216*53ee8cc1Swenshuai.xi         }
6217*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VPU_PC_CNT:
6218*53ee8cc1Swenshuai.xi         {
6219*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetPC();
6220*53ee8cc1Swenshuai.xi             break;
6221*53ee8cc1Swenshuai.xi         }
6222*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_QUANTITY:
6223*53ee8cc1Swenshuai.xi         {
6224*53ee8cc1Swenshuai.xi             u32Ret=_HVD_EX_GetESQuantity(u32Id);
6225*53ee8cc1Swenshuai.xi             break;
6226*53ee8cc1Swenshuai.xi         }
6227*53ee8cc1Swenshuai.xi 
6228*53ee8cc1Swenshuai.xi 
6229*53ee8cc1Swenshuai.xi     // FW def
6230*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_MAX_DUMMY_FIFO:        // AVC: 256Bytes AVS: 2kB RM:???
6231*53ee8cc1Swenshuai.xi             u32Ret = HVD_MAX3(HVD_FW_AVC_DUMMY_FIFO, HVD_FW_AVS_DUMMY_FIFO, HVD_FW_RM_DUMMY_FIFO);
6232*53ee8cc1Swenshuai.xi             break;
6233*53ee8cc1Swenshuai.xi 
6234*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_AVC_MAX_VIDEO_DELAY:
6235*53ee8cc1Swenshuai.xi             u32Ret = HVD_FW_AVC_MAX_VIDEO_DELAY;
6236*53ee8cc1Swenshuai.xi             break;
6237*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_BBU_TOTAL_TBL_ENTRY:
6238*53ee8cc1Swenshuai.xi             u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH;
6239*53ee8cc1Swenshuai.xi             break;
6240*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_BBU_TBL_ENTRY_NUMB:
6241*53ee8cc1Swenshuai.xi             u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
6242*53ee8cc1Swenshuai.xi             break;
6243*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_PTS_TOTAL_ENTRY_NUMB:
6244*53ee8cc1Swenshuai.xi             u32Ret = MAX_PTS_TABLE_SIZE;
6245*53ee8cc1Swenshuai.xi             break;
6246*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DUMMY_WRITE_ADDR:
6247*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) pShm->u32HVD_DUMMY_WRITE_ADDR;
6248*53ee8cc1Swenshuai.xi             break;
6249*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_BUF_ADDR:
6250*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) pShm->u32HVD_DYNAMIC_SCALING_ADDR;
6251*53ee8cc1Swenshuai.xi             break;
6252*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_BUF_SIZE:
6253*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DSBuffSize;  //3k or 6k
6254*53ee8cc1Swenshuai.xi             break;
6255*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_VECTOR_DEPTH:
6256*53ee8cc1Swenshuai.xi             u32Ret = pShm->u8DSBufferDepth;  //16 or 24 or 32
6257*53ee8cc1Swenshuai.xi             break;
6258*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_INFO_ADDR:
6259*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) pShm->u32HVD_SCALER_INFO_ADDR;
6260*53ee8cc1Swenshuai.xi             break;
6261*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_IS_ENABLED:
6262*53ee8cc1Swenshuai.xi         {
6263*53ee8cc1Swenshuai.xi             if (pShm->bDSIsRunning)
6264*53ee8cc1Swenshuai.xi             {
6265*53ee8cc1Swenshuai.xi                 u32Ret = TRUE;
6266*53ee8cc1Swenshuai.xi             }
6267*53ee8cc1Swenshuai.xi             else
6268*53ee8cc1Swenshuai.xi             {
6269*53ee8cc1Swenshuai.xi                 u32Ret = FALSE;
6270*53ee8cc1Swenshuai.xi             }
6271*53ee8cc1Swenshuai.xi             break;
6272*53ee8cc1Swenshuai.xi         }
6273*53ee8cc1Swenshuai.xi         #if 0//(HVD_ENABLE_IQMEM)
6274*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_IQMEM_CTRL:
6275*53ee8cc1Swenshuai.xi         {
6276*53ee8cc1Swenshuai.xi 
6277*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)pShm->u8IQmemCtrl;
6278*53ee8cc1Swenshuai.xi 
6279*53ee8cc1Swenshuai.xi             break;
6280*53ee8cc1Swenshuai.xi         }
6281*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_IS_IQMEM_SUPPORT:
6282*53ee8cc1Swenshuai.xi         {
6283*53ee8cc1Swenshuai.xi             if(pShm->bIsIQMEMSupport){
6284*53ee8cc1Swenshuai.xi                 u32Ret = TRUE;
6285*53ee8cc1Swenshuai.xi             }
6286*53ee8cc1Swenshuai.xi             else{
6287*53ee8cc1Swenshuai.xi 
6288*53ee8cc1Swenshuai.xi                 u32Ret = FALSE;
6289*53ee8cc1Swenshuai.xi             }
6290*53ee8cc1Swenshuai.xi 
6291*53ee8cc1Swenshuai.xi             break;
6292*53ee8cc1Swenshuai.xi         }
6293*53ee8cc1Swenshuai.xi         #endif
6294*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TYPE_IS_LEAST_DISPQ_SIZE:
6295*53ee8cc1Swenshuai.xi             u32Ret = ((MS_U32)(pShm->bIsLeastDispQSize));
6296*53ee8cc1Swenshuai.xi             break;
6297*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FIELD_PIC_FLAG:
6298*53ee8cc1Swenshuai.xi             u32Ret = ((MS_U32)(pShm->u8FieldPicFlag));
6299*53ee8cc1Swenshuai.xi             break;
6300*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TS_SEAMLESS_STATUS:
6301*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32SeamlessTSStatus;
6302*53ee8cc1Swenshuai.xi             break;
6303*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TS_SEAMLESS_TARGET_POC:
6304*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32SeamlessTargetPOC;
6305*53ee8cc1Swenshuai.xi             break;
6306*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_HVD_HW_MAX_PIXEL:
6307*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)(_HAL_EX_GetHwMaxPixel(u32Id)/1000);
6308*53ee8cc1Swenshuai.xi             break;
6309*53ee8cc1Swenshuai.xi #ifdef VDEC3
6310*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_VBBU_ADDR:
6311*53ee8cc1Swenshuai.xi             u32Ret = (MS_VIRT) pShm->u32HVD_VBBU_DRAM_ST_ADDR;
6312*53ee8cc1Swenshuai.xi             break;
6313*53ee8cc1Swenshuai.xi #endif
6314*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SEQ_CHANGE_INFO:
6315*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)pShm->u32SeqChangeInfo;
6316*53ee8cc1Swenshuai.xi             break;
6317*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_GET_NOT_SUPPORT_INFO:
6318*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32NotSupportInfo;
6319*53ee8cc1Swenshuai.xi             break;
6320*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_GET_MIN_TSP_DATA_SIZE:
6321*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32CurMinTspDataSize;
6322*53ee8cc1Swenshuai.xi             break;
6323*53ee8cc1Swenshuai.xi         default:
6324*53ee8cc1Swenshuai.xi             break;
6325*53ee8cc1Swenshuai.xi     }
6326*53ee8cc1Swenshuai.xi     return u32Ret;
6327*53ee8cc1Swenshuai.xi }
6328*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Get_DV_Support_Profiles(void)6329*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_Get_DV_Support_Profiles(void)
6330*53ee8cc1Swenshuai.xi {
6331*53ee8cc1Swenshuai.xi     return E_DV_STREAM_PROFILE_ID_DVAV_PER | E_DV_STREAM_PROFILE_ID_DVHE_DER | E_DV_STREAM_PROFILE_ID_DVHE_DTR | E_DV_STREAM_PROFILE_ID_DVHE_STN | E_DV_STREAM_PROFILE_ID_DVHE_DTH;
6332*53ee8cc1Swenshuai.xi }
6333*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Get_DV_Support_Highest_Level(DV_Stream_Profile pDV_Stream_Profile)6334*53ee8cc1Swenshuai.xi DV_Stream_Level HAL_HVD_EX_Get_DV_Support_Highest_Level(DV_Stream_Profile pDV_Stream_Profile)
6335*53ee8cc1Swenshuai.xi {
6336*53ee8cc1Swenshuai.xi     switch (pDV_Stream_Profile)
6337*53ee8cc1Swenshuai.xi     {
6338*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVAV_PER:
6339*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD24;// level 6
6340*53ee8cc1Swenshuai.xi 
6341*53ee8cc1Swenshuai.xi #if 0// unsupported profile
6342*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVAV_PEN:
6343*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
6344*53ee8cc1Swenshuai.xi #endif
6345*53ee8cc1Swenshuai.xi 
6346*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DER:
6347*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD48;// level 8
6348*53ee8cc1Swenshuai.xi 
6349*53ee8cc1Swenshuai.xi #if 0// unsupported profile
6350*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DEN:
6351*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
6352*53ee8cc1Swenshuai.xi #endif
6353*53ee8cc1Swenshuai.xi 
6354*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DTR:
6355*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD48;// level 8
6356*53ee8cc1Swenshuai.xi 
6357*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_STN:
6358*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD60;// level 9
6359*53ee8cc1Swenshuai.xi 
6360*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DTH:
6361*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD48;// level 8
6362*53ee8cc1Swenshuai.xi 
6363*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_UNSUPPORTED:
6364*53ee8cc1Swenshuai.xi         default:
6365*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
6366*53ee8cc1Swenshuai.xi     }
6367*53ee8cc1Swenshuai.xi }
6368*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetCmd(MS_U32 u32Id,HVD_User_Cmd eUsrCmd,MS_U32 u32CmdArg)6369*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetCmd(MS_U32 u32Id, HVD_User_Cmd eUsrCmd, MS_U32 u32CmdArg)
6370*53ee8cc1Swenshuai.xi {
6371*53ee8cc1Swenshuai.xi     HVD_Return eRet = E_HVD_RETURN_SUCCESS;
6372*53ee8cc1Swenshuai.xi     MS_U32 u32Cmd = (MS_U32) eUsrCmd;
6373*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6374*53ee8cc1Swenshuai.xi 
6375*53ee8cc1Swenshuai.xi     _HAL_HVD_Entry();
6376*53ee8cc1Swenshuai.xi 
6377*53ee8cc1Swenshuai.xi     // check if old SVD cmds
6378*53ee8cc1Swenshuai.xi     if (u32Cmd < E_HVD_CMD_SVD_BASE)
6379*53ee8cc1Swenshuai.xi     {
6380*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Old SVD FW cmd(%x %x) used in HVD.\n", u32Cmd, u32CmdArg);
6381*53ee8cc1Swenshuai.xi 
6382*53ee8cc1Swenshuai.xi         _HAL_HVD_Return(E_HVD_RETURN_INVALID_PARAMETER);
6383*53ee8cc1Swenshuai.xi     }
6384*53ee8cc1Swenshuai.xi 
6385*53ee8cc1Swenshuai.xi     if(u32Cmd == E_HVD_CMD_ENABLE_DISP_OUTSIDE)
6386*53ee8cc1Swenshuai.xi     {
6387*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide = (MS_BOOL)u32CmdArg;
6388*53ee8cc1Swenshuai.xi     }
6389*53ee8cc1Swenshuai.xi 
6390*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
6391*53ee8cc1Swenshuai.xi     {
6392*53ee8cc1Swenshuai.xi         if (u32Cmd == E_HVD_CMD_FLUSH)
6393*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 0;
6394*53ee8cc1Swenshuai.xi     }
6395*53ee8cc1Swenshuai.xi 
6396*53ee8cc1Swenshuai.xi     if (u32Cmd == E_HVD_CMD_FLUSH &&
6397*53ee8cc1Swenshuai.xi         IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[u8Idx].s32HvdPpTaskId) &&
6398*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState == E_HAL_HVD_STATE_RUNNING)
6399*53ee8cc1Swenshuai.xi     {
6400*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState = E_HAL_HVD_STATE_PAUSING;
6401*53ee8cc1Swenshuai.xi         while (pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState != E_HAL_HVD_STATE_PAUSE_DONE)
6402*53ee8cc1Swenshuai.xi         {
6403*53ee8cc1Swenshuai.xi             _HAL_HVD_Release();
6404*53ee8cc1Swenshuai.xi             HVD_Delay_ms(1);
6405*53ee8cc1Swenshuai.xi             _HAL_HVD_Entry();
6406*53ee8cc1Swenshuai.xi         }
6407*53ee8cc1Swenshuai.xi     }
6408*53ee8cc1Swenshuai.xi 
6409*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("cmd=0x%x, arg=0x%x\n", u32Cmd, u32CmdArg);
6410*53ee8cc1Swenshuai.xi 
6411*53ee8cc1Swenshuai.xi     eRet = _HVD_EX_SendCmd(u32Id, u32Cmd, u32CmdArg);
6412*53ee8cc1Swenshuai.xi 
6413*53ee8cc1Swenshuai.xi     _HAL_HVD_Return(eRet);
6414*53ee8cc1Swenshuai.xi }
6415*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_DeInit(MS_U32 u32Id)6416*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_DeInit(MS_U32 u32Id)
6417*53ee8cc1Swenshuai.xi {
6418*53ee8cc1Swenshuai.xi     HVD_Return eRet         = E_HVD_RETURN_FAIL;
6419*53ee8cc1Swenshuai.xi     MS_U8 u8Idx             = _HVD_EX_GetStreamIdx(u32Id);
6420*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
6421*53ee8cc1Swenshuai.xi     MS_U32 u32Timeout       = HVD_GetSysTime_ms() + 3000;
6422*53ee8cc1Swenshuai.xi     MS_U8 u8MiuSel;
6423*53ee8cc1Swenshuai.xi     MS_U32 u32StartOffset;
6424*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
6425*53ee8cc1Swenshuai.xi 
6426*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
6427*53ee8cc1Swenshuai.xi     MS_U32 ExitTimeCnt = 0;
6428*53ee8cc1Swenshuai.xi     ExitTimeCnt = HVD_GetSysTime_ms();
6429*53ee8cc1Swenshuai.xi #endif
6430*53ee8cc1Swenshuai.xi 
6431*53ee8cc1Swenshuai.xi     pCtrl->MemMap.u32CodeBufVAddr = MS_PA2KSEG1((MS_PHY)pCtrl->MemMap.u32CodeBufAddr);
6432*53ee8cc1Swenshuai.xi 
6433*53ee8cc1Swenshuai.xi     eRet = HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_PAUSE, 0);
6434*53ee8cc1Swenshuai.xi 
6435*53ee8cc1Swenshuai.xi     if (E_HVD_RETURN_SUCCESS != eRet)
6436*53ee8cc1Swenshuai.xi     {
6437*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("HVD fail to PAUSE %d\n", eRet);
6438*53ee8cc1Swenshuai.xi     }
6439*53ee8cc1Swenshuai.xi 
6440*53ee8cc1Swenshuai.xi     eRet = HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_STOP, 0);
6441*53ee8cc1Swenshuai.xi 
6442*53ee8cc1Swenshuai.xi     if (E_HVD_RETURN_SUCCESS != eRet)
6443*53ee8cc1Swenshuai.xi     {
6444*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("HVD fail to STOP %d\n", eRet);
6445*53ee8cc1Swenshuai.xi     }
6446*53ee8cc1Swenshuai.xi 
6447*53ee8cc1Swenshuai.xi     // check FW state to make sure it's STOP DONE
6448*53ee8cc1Swenshuai.xi     while (E_HVD_FW_STOP_DONE != (HVD_FW_State) HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_STATE))
6449*53ee8cc1Swenshuai.xi     {
6450*53ee8cc1Swenshuai.xi         if (HVD_GetSysTime_ms() > u32Timeout)
6451*53ee8cc1Swenshuai.xi         {
6452*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("FW stop timeout, pc = 0x%x\n", HAL_VPU_EX_GetProgCnt());
6453*53ee8cc1Swenshuai.xi 
6454*53ee8cc1Swenshuai.xi             //return E_HVD_RETURN_TIMEOUT;
6455*53ee8cc1Swenshuai.xi             eRet =  E_HVD_RETURN_TIMEOUT;
6456*53ee8cc1Swenshuai.xi             break;
6457*53ee8cc1Swenshuai.xi         }
6458*53ee8cc1Swenshuai.xi     }
6459*53ee8cc1Swenshuai.xi 
6460*53ee8cc1Swenshuai.xi     if (pShm->u32VdecPlusDecCnt+pShm->u32VdecPlusDropCnt)
6461*53ee8cc1Swenshuai.xi     {
6462*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("VDEC PLUS: DropRatio %d, Drop:0.%d (%d), Dec:0.%d (%d), Disp:0.%d\n",
6463*53ee8cc1Swenshuai.xi             pShm->u8VdecPlusDropRatio,
6464*53ee8cc1Swenshuai.xi             100*pShm->u32VdecPlusDropCnt/(pShm->u32VdecPlusDecCnt+pShm->u32VdecPlusDropCnt),
6465*53ee8cc1Swenshuai.xi             pShm->u32VdecPlusDropCnt,
6466*53ee8cc1Swenshuai.xi             100*pShm->u32VdecPlusDecCnt/(pShm->u32VdecPlusDecCnt+pShm->u32VdecPlusDropCnt),
6467*53ee8cc1Swenshuai.xi             pShm->u32VdecPlusDecCnt,
6468*53ee8cc1Swenshuai.xi             100*pShm->u32VdecPlusDispPicCnt/(pShm->u32VdecPlusDecCnt+pShm->u32VdecPlusDropCnt));
6469*53ee8cc1Swenshuai.xi     }
6470*53ee8cc1Swenshuai.xi     else
6471*53ee8cc1Swenshuai.xi     {
6472*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("VDEC PLUS DISABLE: DropRatio %d, Drop: %d, Dec: %d, Disp: %d\n",
6473*53ee8cc1Swenshuai.xi             pShm->u8VdecPlusDropRatio,
6474*53ee8cc1Swenshuai.xi             pShm->u32VdecPlusDropCnt,
6475*53ee8cc1Swenshuai.xi             pShm->u32VdecPlusDecCnt,
6476*53ee8cc1Swenshuai.xi             pShm->u32VdecPlusDispPicCnt);
6477*53ee8cc1Swenshuai.xi     }
6478*53ee8cc1Swenshuai.xi 
6479*53ee8cc1Swenshuai.xi     VPU_EX_FWCodeCfg       fwCfg;
6480*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo        taskInfo;
6481*53ee8cc1Swenshuai.xi     VPU_EX_NDecInitPara    nDecInitPara;
6482*53ee8cc1Swenshuai.xi 
6483*53ee8cc1Swenshuai.xi     nDecInitPara.pFWCodeCfg = &fwCfg;
6484*53ee8cc1Swenshuai.xi     nDecInitPara.pTaskInfo = &taskInfo;
6485*53ee8cc1Swenshuai.xi 
6486*53ee8cc1Swenshuai.xi     fwCfg.u32DstAddr = pCtrl->MemMap.u32CodeBufVAddr;
6487*53ee8cc1Swenshuai.xi     fwCfg.u8SrcType  = E_HVD_FW_INPUT_SOURCE_NONE;
6488*53ee8cc1Swenshuai.xi 
6489*53ee8cc1Swenshuai.xi     HAL_HVD_EX_GetTaskInfo(u32Id,&taskInfo);//power control
6490*53ee8cc1Swenshuai.xi     #if 0
6491*53ee8cc1Swenshuai.xi     taskInfo.u32Id = u32Id;
6492*53ee8cc1Swenshuai.xi     taskInfo.eDecType = E_VPU_EX_DECODER_HVD;
6493*53ee8cc1Swenshuai.xi     taskInfo.eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
6494*53ee8cc1Swenshuai.xi     #endif
6495*53ee8cc1Swenshuai.xi 
6496*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
6497*53ee8cc1Swenshuai.xi     {
6498*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_FILE;
6499*53ee8cc1Swenshuai.xi     }
6500*53ee8cc1Swenshuai.xi     else
6501*53ee8cc1Swenshuai.xi     {
6502*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_TSP;
6503*53ee8cc1Swenshuai.xi     }
6504*53ee8cc1Swenshuai.xi 
6505*53ee8cc1Swenshuai.xi     if(HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara) != TRUE)
6506*53ee8cc1Swenshuai.xi     {
6507*53ee8cc1Swenshuai.xi        HVD_EX_MSG_ERR("HAL_VPU_EX_TaskDelete fail\n");
6508*53ee8cc1Swenshuai.xi     }
6509*53ee8cc1Swenshuai.xi 
6510*53ee8cc1Swenshuai.xi     /* clear es buffer */
6511*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
6512*53ee8cc1Swenshuai.xi     {
6513*53ee8cc1Swenshuai.xi         //printf("Clear ES buffer\n");
6514*53ee8cc1Swenshuai.xi 
6515*53ee8cc1Swenshuai.xi         memset((void *) pCtrl->MemMap.u32BitstreamBufVAddr, 0, MIN(128, pCtrl->MemMap.u32BitstreamBufSize));
6516*53ee8cc1Swenshuai.xi     }
6517*53ee8cc1Swenshuai.xi 
6518*53ee8cc1Swenshuai.xi     //_HAL_HVD_MutexDelete();
6519*53ee8cc1Swenshuai.xi 
6520*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
6521*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("HVD Stop Time(Wait FW):%d\n", HVD_GetSysTime_ms() - ExitTimeCnt);
6522*53ee8cc1Swenshuai.xi #endif
6523*53ee8cc1Swenshuai.xi 
6524*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].bUsed = FALSE;
6525*53ee8cc1Swenshuai.xi #ifndef VDEC3
6526*53ee8cc1Swenshuai.xi     // reset bbu wptr
6527*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
6528*53ee8cc1Swenshuai.xi     {
6529*53ee8cc1Swenshuai.xi         if(TRUE == HAL_VPU_EX_HVDInUsed())
6530*53ee8cc1Swenshuai.xi         {
6531*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))//apple
6532*53ee8cc1Swenshuai.xi             {
6533*53ee8cc1Swenshuai.xi                 _HVD_EX_SetBBUWriteptr(u32Id, _HVD_EX_GetBBUReadptr(u32Id));
6534*53ee8cc1Swenshuai.xi                 pHVDHalContext->u32VP8BBUWptr = _HVD_EX_GetBBUReadptr(u32Id);
6535*53ee8cc1Swenshuai.xi             }
6536*53ee8cc1Swenshuai.xi             else
6537*53ee8cc1Swenshuai.xi             {
6538*53ee8cc1Swenshuai.xi                 if(!_stHVDPreSet[u8Idx].bColocateBBUMode)
6539*53ee8cc1Swenshuai.xi                 {
6540*53ee8cc1Swenshuai.xi                     _HVD_EX_SetBBUWriteptr(u32Id, _HVD_EX_GetBBUReadptr(u32Id));
6541*53ee8cc1Swenshuai.xi                 }
6542*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr = _HVD_EX_GetBBUReadptr(u32Id);
6543*53ee8cc1Swenshuai.xi             }
6544*53ee8cc1Swenshuai.xi         }
6545*53ee8cc1Swenshuai.xi         else
6546*53ee8cc1Swenshuai.xi         {
6547*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[0].u32BBUWptr = 0; //main
6548*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[1].u32BBUWptr = 0; //sub
6549*53ee8cc1Swenshuai.xi             pHVDHalContext->u32VP8BBUWptr = 0; //VP8
6550*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
6551*53ee8cc1Swenshuai.xi             {
6552*53ee8cc1Swenshuai.xi                 if(!_stHVDPreSet[u8Idx].bColocateBBUMode)
6553*53ee8cc1Swenshuai.xi                 {
6554*53ee8cc1Swenshuai.xi                     _HVD_EX_ResetMainSubBBUWptr(u32Id);
6555*53ee8cc1Swenshuai.xi                 }
6556*53ee8cc1Swenshuai.xi             }
6557*53ee8cc1Swenshuai.xi             else
6558*53ee8cc1Swenshuai.xi             {
6559*53ee8cc1Swenshuai.xi                 _HVD_EX_ResetMainSubBBUWptr(u32Id);
6560*53ee8cc1Swenshuai.xi             }
6561*53ee8cc1Swenshuai.xi         }
6562*53ee8cc1Swenshuai.xi     }
6563*53ee8cc1Swenshuai.xi #endif
6564*53ee8cc1Swenshuai.xi     _stHVDPreSet[u8Idx].bColocateBBUMode = FALSE;
6565*53ee8cc1Swenshuai.xi 
6566*53ee8cc1Swenshuai.xi     if (IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[u8Idx].s32HvdPpTaskId))
6567*53ee8cc1Swenshuai.xi     {
6568*53ee8cc1Swenshuai.xi         _HVD_EX_PpTask_Delete(&pHVDHalContext->_stHVDStream[u8Idx]);
6569*53ee8cc1Swenshuai.xi     }
6570*53ee8cc1Swenshuai.xi 
6571*53ee8cc1Swenshuai.xi     if(pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.bEnable)
6572*53ee8cc1Swenshuai.xi     {
6573*53ee8cc1Swenshuai.xi 
6574*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8MiuSel, u32StartOffset, pCtrl->MemMap.u32FrameBufAddr);
6575*53ee8cc1Swenshuai.xi 
6576*53ee8cc1Swenshuai.xi             _HAL_HVD_Entry();
6577*53ee8cc1Swenshuai.xi         HAL_HVD_MIF1_MiuClientSel(u8MiuSel);
6578*53ee8cc1Swenshuai.xi             _HAL_HVD_Release();
6579*53ee8cc1Swenshuai.xi 
6580*53ee8cc1Swenshuai.xi     }
6581*53ee8cc1Swenshuai.xi 
6582*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = 0;
6583*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("success\n");
6584*53ee8cc1Swenshuai.xi 
6585*53ee8cc1Swenshuai.xi     return eRet;
6586*53ee8cc1Swenshuai.xi }
6587*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_PushPacket(MS_U32 u32Id,HVD_BBU_Info * pInfo)6588*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_PushPacket(MS_U32 u32Id, HVD_BBU_Info *pInfo)
6589*53ee8cc1Swenshuai.xi {
6590*53ee8cc1Swenshuai.xi     HVD_Return eRet = E_HVD_RETURN_UNSUPPORTED;
6591*53ee8cc1Swenshuai.xi     MS_U32 u32Addr = 0;
6592*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = NULL;
6593*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6594*53ee8cc1Swenshuai.xi 
6595*53ee8cc1Swenshuai.xi     pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6596*53ee8cc1Swenshuai.xi 
6597*53ee8cc1Swenshuai.xi     //if (E_HVD_INIT_HW_VP8 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8 PTS table is not ready yet
6598*53ee8cc1Swenshuai.xi     {
6599*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdatePTSTable(u32Id, pInfo);
6600*53ee8cc1Swenshuai.xi 
6601*53ee8cc1Swenshuai.xi         if (E_HVD_RETURN_SUCCESS != eRet)
6602*53ee8cc1Swenshuai.xi         {
6603*53ee8cc1Swenshuai.xi             return eRet;
6604*53ee8cc1Swenshuai.xi         }
6605*53ee8cc1Swenshuai.xi     }
6606*53ee8cc1Swenshuai.xi 
6607*53ee8cc1Swenshuai.xi     //printf(">>> halHVD pts,idH = %lu, %lu\n", pInfo->u32TimeStamp, pInfo->u32ID_H);    //STS input
6608*53ee8cc1Swenshuai.xi 
6609*53ee8cc1Swenshuai.xi     //T9: for 128 bit memory. BBU need to get 2 entry at a time.
6610*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
6611*53ee8cc1Swenshuai.xi     {
6612*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr(u32Id, 0, 0);
6613*53ee8cc1Swenshuai.xi 
6614*53ee8cc1Swenshuai.xi         if (E_HVD_RETURN_SUCCESS != eRet)
6615*53ee8cc1Swenshuai.xi         {
6616*53ee8cc1Swenshuai.xi             return eRet;
6617*53ee8cc1Swenshuai.xi         }
6618*53ee8cc1Swenshuai.xi     }
6619*53ee8cc1Swenshuai.xi 
6620*53ee8cc1Swenshuai.xi     u32Addr = pInfo->u32Staddr;
6621*53ee8cc1Swenshuai.xi 
6622*53ee8cc1Swenshuai.xi     if (pInfo->bRVBrokenPacket)
6623*53ee8cc1Swenshuai.xi     {
6624*53ee8cc1Swenshuai.xi         u32Addr = pInfo->u32Staddr | BIT(HVD_RV_BROKENBYUS_BIT);
6625*53ee8cc1Swenshuai.xi     }
6626*53ee8cc1Swenshuai.xi 
6627*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))        // VP8
6628*53ee8cc1Swenshuai.xi     {
6629*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, pInfo->u32Staddr, pInfo->u32Length, pInfo->u32Staddr2, pInfo->u32Length2);
6630*53ee8cc1Swenshuai.xi     }
6631*53ee8cc1Swenshuai.xi     else
6632*53ee8cc1Swenshuai.xi     {
6633*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr(u32Id, u32Addr, pInfo->u32Length);
6634*53ee8cc1Swenshuai.xi     }
6635*53ee8cc1Swenshuai.xi 
6636*53ee8cc1Swenshuai.xi     if (E_HVD_RETURN_SUCCESS != eRet)
6637*53ee8cc1Swenshuai.xi     {
6638*53ee8cc1Swenshuai.xi         return eRet;
6639*53ee8cc1Swenshuai.xi     }
6640*53ee8cc1Swenshuai.xi 
6641*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
6642*53ee8cc1Swenshuai.xi     {
6643*53ee8cc1Swenshuai.xi         //eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, 0, 0, 0, 0);
6644*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, pInfo->u32Staddr, 0, pInfo->u32Staddr2, 0);
6645*53ee8cc1Swenshuai.xi 
6646*53ee8cc1Swenshuai.xi         if (E_HVD_RETURN_SUCCESS != eRet)
6647*53ee8cc1Swenshuai.xi         {
6648*53ee8cc1Swenshuai.xi             return eRet;
6649*53ee8cc1Swenshuai.xi         }
6650*53ee8cc1Swenshuai.xi     }
6651*53ee8cc1Swenshuai.xi 
6652*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt += pInfo->u32Length;
6653*53ee8cc1Swenshuai.xi 
6654*53ee8cc1Swenshuai.xi     // do not add local pointer
6655*53ee8cc1Swenshuai.xi     if ((pCtrl->MemMap.u32DrvProcessBufSize != 0) && (pCtrl->MemMap.u32DrvProcessBufAddr != 0))
6656*53ee8cc1Swenshuai.xi     {
6657*53ee8cc1Swenshuai.xi         MS_U32 u32PacketStAddr = pInfo->u32Staddr + pCtrl->MemMap.u32BitstreamBufAddr;
6658*53ee8cc1Swenshuai.xi 
6659*53ee8cc1Swenshuai.xi         if (!((pCtrl->MemMap.u32DrvProcessBufAddr <= u32PacketStAddr) &&
6660*53ee8cc1Swenshuai.xi               (u32PacketStAddr <
6661*53ee8cc1Swenshuai.xi                (pCtrl->MemMap.u32DrvProcessBufAddr + pCtrl->MemMap.u32DrvProcessBufSize))))
6662*53ee8cc1Swenshuai.xi         {
6663*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalAddr = pInfo->u32Staddr;
6664*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalSize = pInfo->u32AllocLength;
6665*53ee8cc1Swenshuai.xi         }
6666*53ee8cc1Swenshuai.xi         else
6667*53ee8cc1Swenshuai.xi         {
6668*53ee8cc1Swenshuai.xi             //null packet
6669*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalAddr = pInfo->u32OriPktAddr;
6670*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalSize = 0;
6671*53ee8cc1Swenshuai.xi         }
6672*53ee8cc1Swenshuai.xi     }
6673*53ee8cc1Swenshuai.xi     else
6674*53ee8cc1Swenshuai.xi     {
6675*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalAddr = pInfo->u32Staddr;
6676*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalSize = pInfo->u32AllocLength;
6677*53ee8cc1Swenshuai.xi     }
6678*53ee8cc1Swenshuai.xi 
6679*53ee8cc1Swenshuai.xi     pCtrl->LastNal.bRVBrokenPacket = pInfo->bRVBrokenPacket;
6680*53ee8cc1Swenshuai.xi     pCtrl->u32BBUPacketCnt++;
6681*53ee8cc1Swenshuai.xi 
6682*53ee8cc1Swenshuai.xi     return eRet;
6683*53ee8cc1Swenshuai.xi }
6684*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_EnableISR(MS_U32 u32Id,MS_BOOL bEnable)6685*53ee8cc1Swenshuai.xi void HAL_HVD_EX_EnableISR(MS_U32 u32Id, MS_BOOL bEnable)
6686*53ee8cc1Swenshuai.xi {
6687*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6688*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
6689*53ee8cc1Swenshuai.xi     MS_BOOL bCurrentStatus = HAL_HVD_EX_IsEnableISR(u32Id);
6690*53ee8cc1Swenshuai.xi     if(bCurrentStatus == bEnable)
6691*53ee8cc1Swenshuai.xi         return;
6692*53ee8cc1Swenshuai.xi 
6693*53ee8cc1Swenshuai.xi     if (bEnable)
6694*53ee8cc1Swenshuai.xi     {
6695*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), 0, HVD_REG_RISC_ISR_MSK);
6696*53ee8cc1Swenshuai.xi     }
6697*53ee8cc1Swenshuai.xi     else
6698*53ee8cc1Swenshuai.xi     {
6699*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_MSK, HVD_REG_RISC_ISR_MSK);
6700*53ee8cc1Swenshuai.xi     }
6701*53ee8cc1Swenshuai.xi }
6702*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetForceISR(MS_U32 u32Id,MS_BOOL bEnable)6703*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetForceISR(MS_U32 u32Id, MS_BOOL bEnable)
6704*53ee8cc1Swenshuai.xi {
6705*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6706*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
6707*53ee8cc1Swenshuai.xi 
6708*53ee8cc1Swenshuai.xi     if (bEnable)
6709*53ee8cc1Swenshuai.xi     {
6710*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_FORCE, HVD_REG_RISC_ISR_FORCE);
6711*53ee8cc1Swenshuai.xi     }
6712*53ee8cc1Swenshuai.xi     else
6713*53ee8cc1Swenshuai.xi     {
6714*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), 0, HVD_REG_RISC_ISR_FORCE);
6715*53ee8cc1Swenshuai.xi     }
6716*53ee8cc1Swenshuai.xi }
6717*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetClearISR(HWDEC_ISR_TYPE eISRType)6718*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetClearISR(HWDEC_ISR_TYPE eISRType)
6719*53ee8cc1Swenshuai.xi {
6720*53ee8cc1Swenshuai.xi     MS_U32 u32RB = 0;
6721*53ee8cc1Swenshuai.xi     switch(eISRType)
6722*53ee8cc1Swenshuai.xi     {
6723*53ee8cc1Swenshuai.xi         case E_HWDEC_ISR_HVD:
6724*53ee8cc1Swenshuai.xi             u32RB = REG_HVD_BASE;
6725*53ee8cc1Swenshuai.xi             break;
6726*53ee8cc1Swenshuai.xi         #if SUPPORT_EVD
6727*53ee8cc1Swenshuai.xi         case E_HWDEC_ISR_EVD:
6728*53ee8cc1Swenshuai.xi             u32RB = REG_EVD_BASE;
6729*53ee8cc1Swenshuai.xi             break;
6730*53ee8cc1Swenshuai.xi         #endif
6731*53ee8cc1Swenshuai.xi         #if SUPPORT_G2VP9
6732*53ee8cc1Swenshuai.xi         case E_HWDEC_ISR_G2VP9:
6733*53ee8cc1Swenshuai.xi             break;
6734*53ee8cc1Swenshuai.xi         #endif
6735*53ee8cc1Swenshuai.xi         default:
6736*53ee8cc1Swenshuai.xi             break;
6737*53ee8cc1Swenshuai.xi     }
6738*53ee8cc1Swenshuai.xi     if(u32RB)
6739*53ee8cc1Swenshuai.xi     {
6740*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_CLR, HVD_REG_RISC_ISR_CLR);
6741*53ee8cc1Swenshuai.xi     }
6742*53ee8cc1Swenshuai.xi }
6743*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_IsISROccured(MS_U32 u32Id)6744*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsISROccured(MS_U32 u32Id)
6745*53ee8cc1Swenshuai.xi {
6746*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6747*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
6748*53ee8cc1Swenshuai.xi 
6749*53ee8cc1Swenshuai.xi     return (MS_BOOL) (_HVD_Read2Byte(HVD_REG_RISC_MBOX_RDY(u32RB)) & HVD_REG_RISC_ISR_VALID);
6750*53ee8cc1Swenshuai.xi }
6751*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_IsEnableISR(MS_U32 u32Id)6752*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsEnableISR(MS_U32 u32Id)
6753*53ee8cc1Swenshuai.xi {
6754*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6755*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
6756*53ee8cc1Swenshuai.xi 
6757*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(HVD_REG_RISC_MBOX_CLR(u32RB)) & HVD_REG_RISC_ISR_MSK)
6758*53ee8cc1Swenshuai.xi     {
6759*53ee8cc1Swenshuai.xi         return FALSE;
6760*53ee8cc1Swenshuai.xi     }
6761*53ee8cc1Swenshuai.xi     else
6762*53ee8cc1Swenshuai.xi     {
6763*53ee8cc1Swenshuai.xi         return TRUE;
6764*53ee8cc1Swenshuai.xi     }
6765*53ee8cc1Swenshuai.xi }
6766*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_IsAlive(MS_U32 u32Id)6767*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsAlive(MS_U32 u32Id)
6768*53ee8cc1Swenshuai.xi {
6769*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6770*53ee8cc1Swenshuai.xi 
6771*53ee8cc1Swenshuai.xi     if (pCtrl)
6772*53ee8cc1Swenshuai.xi     {
6773*53ee8cc1Swenshuai.xi         if ((pCtrl->LivingStatus.u32DecCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_DECODE_CNT)) &&
6774*53ee8cc1Swenshuai.xi             (pCtrl->LivingStatus.u32SkipCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_SKIP_CNT)) &&
6775*53ee8cc1Swenshuai.xi             (pCtrl->LivingStatus.u32IdleCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_VPU_IDLE_CNT)) &&
6776*53ee8cc1Swenshuai.xi             (pCtrl->LivingStatus.u32MainLoopCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_MAIN_LOOP_CNT)))
6777*53ee8cc1Swenshuai.xi         {
6778*53ee8cc1Swenshuai.xi             return FALSE;
6779*53ee8cc1Swenshuai.xi         }
6780*53ee8cc1Swenshuai.xi         else
6781*53ee8cc1Swenshuai.xi         {
6782*53ee8cc1Swenshuai.xi             return TRUE;
6783*53ee8cc1Swenshuai.xi         }
6784*53ee8cc1Swenshuai.xi     }
6785*53ee8cc1Swenshuai.xi     else
6786*53ee8cc1Swenshuai.xi     {
6787*53ee8cc1Swenshuai.xi         return FALSE;
6788*53ee8cc1Swenshuai.xi     }
6789*53ee8cc1Swenshuai.xi }
6790*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_RstPTSCtrlVariable(MS_U32 u32Id)6791*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_RstPTSCtrlVariable(MS_U32 u32Id)
6792*53ee8cc1Swenshuai.xi {
6793*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
6794*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
6795*53ee8cc1Swenshuai.xi     MS_U8 u8Idx             = _HVD_EX_GetStreamIdx(u32Id);
6796*53ee8cc1Swenshuai.xi 
6797*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
6798*53ee8cc1Swenshuai.xi     {
6799*53ee8cc1Swenshuai.xi         HAL_HVD_EX_ReadMemory();
6800*53ee8cc1Swenshuai.xi 
6801*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt = pShm->u32PTStableByteCnt;
6802*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = _HVD_EX_GetPTSTableWptr(u32Id);
6803*53ee8cc1Swenshuai.xi 
6804*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("PTS table: WptrAddr:%x RptrAddr:%x ByteCnt:%x PreWptr:%lx\n",
6805*53ee8cc1Swenshuai.xi             pShm->u32PTStableWptrAddr, pShm->u32PTStableRptrAddr, pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt, (unsigned long)pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
6806*53ee8cc1Swenshuai.xi     }
6807*53ee8cc1Swenshuai.xi 
6808*53ee8cc1Swenshuai.xi     return TRUE;
6809*53ee8cc1Swenshuai.xi }
6810*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_FlushRstShareMem(MS_U32 u32Id)6811*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_FlushRstShareMem(MS_U32 u32Id)
6812*53ee8cc1Swenshuai.xi {
6813*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
6814*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = NULL;
6815*53ee8cc1Swenshuai.xi     MS_U8 u8Idx             = _HVD_EX_GetStreamIdx(u32Id);
6816*53ee8cc1Swenshuai.xi     MS_U32 u32Data;
6817*53ee8cc1Swenshuai.xi     pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6818*53ee8cc1Swenshuai.xi 
6819*53ee8cc1Swenshuai.xi     memset(&pShm->DecoFrmInfo, 0, sizeof(HVD_Frm_Information));
6820*53ee8cc1Swenshuai.xi 
6821*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
6822*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
6823*53ee8cc1Swenshuai.xi     {
6824*53ee8cc1Swenshuai.xi         u32Data = _HVD_EX_GetESReadPtr(u32Id, FALSE);
6825*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalAddr = u32Data;
6826*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalSize = 0;
6827*53ee8cc1Swenshuai.xi     }
6828*53ee8cc1Swenshuai.xi 
6829*53ee8cc1Swenshuai.xi     if (IS_TASK_ALIVE(pHVDHalContext->_stHVDStream[u8Idx].s32HvdPpTaskId))
6830*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].ePpTaskState = E_HAL_HVD_STATE_RUNNING;
6831*53ee8cc1Swenshuai.xi 
6832*53ee8cc1Swenshuai.xi     return TRUE;
6833*53ee8cc1Swenshuai.xi }
6834*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_UartSwitch2FW(MS_BOOL bEnable)6835*53ee8cc1Swenshuai.xi void HAL_HVD_EX_UartSwitch2FW(MS_BOOL bEnable)
6836*53ee8cc1Swenshuai.xi {
6837*53ee8cc1Swenshuai.xi     if (bEnable)
6838*53ee8cc1Swenshuai.xi     {
6839*53ee8cc1Swenshuai.xi         if (HAL_VPU_EX_IsEVDR2())
6840*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_MHEG5, REG_TOP_UART_SEL_0_MASK);
6841*53ee8cc1Swenshuai.xi         else
6842*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_VD_MHEG5, REG_TOP_UART_SEL_0_MASK);
6843*53ee8cc1Swenshuai.xi     }
6844*53ee8cc1Swenshuai.xi     else
6845*53ee8cc1Swenshuai.xi     {
6846*53ee8cc1Swenshuai.xi #if defined (__aeon__)
6847*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_MHEG5, REG_TOP_UART_SEL_0_MASK);
6848*53ee8cc1Swenshuai.xi #else // defined (__mips__)
6849*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_PIU_0, REG_TOP_UART_SEL_0_MASK);
6850*53ee8cc1Swenshuai.xi #endif
6851*53ee8cc1Swenshuai.xi     }
6852*53ee8cc1Swenshuai.xi }
6853*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetData_Dbg(MS_U32 u32Addr)6854*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetData_Dbg(MS_U32 u32Addr)
6855*53ee8cc1Swenshuai.xi {
6856*53ee8cc1Swenshuai.xi     return 0;
6857*53ee8cc1Swenshuai.xi }
6858*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetData_Dbg(MS_U32 u32Addr,MS_U32 u32Data)6859*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetData_Dbg(MS_U32 u32Addr, MS_U32 u32Data)
6860*53ee8cc1Swenshuai.xi {
6861*53ee8cc1Swenshuai.xi     return;
6862*53ee8cc1Swenshuai.xi }
6863*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetCorretClock(MS_U16 u16Clock)6864*53ee8cc1Swenshuai.xi MS_U16 HAL_HVD_EX_GetCorretClock(MS_U16 u16Clock)
6865*53ee8cc1Swenshuai.xi {
6866*53ee8cc1Swenshuai.xi     //if( u16Clock == 0 )
6867*53ee8cc1Swenshuai.xi     return 216;                 //140;
6868*53ee8cc1Swenshuai.xi     //if(  )
6869*53ee8cc1Swenshuai.xi }
6870*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_UpdateESWptr_Fire(MS_U32 u32Id)6871*53ee8cc1Swenshuai.xi void HAL_HVD_EX_UpdateESWptr_Fire(MS_U32 u32Id)
6872*53ee8cc1Swenshuai.xi {
6873*53ee8cc1Swenshuai.xi     //MS_BOOL bBitMIU1 = FALSE;
6874*53ee8cc1Swenshuai.xi     //MS_BOOL bCodeMIU1 = FALSE;
6875*53ee8cc1Swenshuai.xi     MS_U8 u8BitMiuSel = 0;
6876*53ee8cc1Swenshuai.xi     MS_U8 u8CodeMiuSel = 0;
6877*53ee8cc1Swenshuai.xi     MS_U32 u32BitStartOffset;
6878*53ee8cc1Swenshuai.xi     MS_U32 u32CodeStartOffset;
6879*53ee8cc1Swenshuai.xi     //MS_U8 u8MiuSel;
6880*53ee8cc1Swenshuai.xi     //MS_U32 u32StartOffset;
6881*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
6882*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
6883*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
6884*53ee8cc1Swenshuai.xi     MS_VIRT u32BBU_DRAM_ST_ADDR = (MS_VIRT) pShm->u32HVD_BBU_DRAM_ST_ADDR;
6885*53ee8cc1Swenshuai.xi 
6886*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
6887*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
6888*53ee8cc1Swenshuai.xi     {
6889*53ee8cc1Swenshuai.xi         // if MVC_BBU_ADDR and HVD_BBU_ADDR are different, we need to add MVC_BBU_DRAM_ST_ADDR and MVC_BBU2_DRAM_ST_ADDR in share memory
6890*53ee8cc1Swenshuai.xi         u32BBU_DRAM_ST_ADDR = (MS_VIRT) pShm->u32HVD_BBU_DRAM_ST_ADDR;  //pShm->u32MVC_BBU_DRAM_ST_ADDR;
6891*53ee8cc1Swenshuai.xi         if(E_VDEC_EX_SUB_VIEW == HAL_HVD_EX_GetView(u32Id))
6892*53ee8cc1Swenshuai.xi         {
6893*53ee8cc1Swenshuai.xi             u32BBU_DRAM_ST_ADDR = (MS_VIRT) pShm->u32HVD_BBU2_DRAM_ST_ADDR;  //pShm->u32MVC_BBU2_DRAM_ST_ADDR;
6894*53ee8cc1Swenshuai.xi         }
6895*53ee8cc1Swenshuai.xi     }
6896*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
6897*53ee8cc1Swenshuai.xi 
6898*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8BitMiuSel, u32BitStartOffset, pCtrl->MemMap.u32BitstreamBufAddr);
6899*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8CodeMiuSel, u32CodeStartOffset, pCtrl->MemMap.u32CodeBufAddr);
6900*53ee8cc1Swenshuai.xi 
6901*53ee8cc1Swenshuai.xi 
6902*53ee8cc1Swenshuai.xi 
6903*53ee8cc1Swenshuai.xi 
6904*53ee8cc1Swenshuai.xi     if (u8BitMiuSel != u8CodeMiuSel)
6905*53ee8cc1Swenshuai.xi     {
6906*53ee8cc1Swenshuai.xi #if HVD_ENABLE_BDMA_2_BITSTREAMBUF
6907*53ee8cc1Swenshuai.xi         BDMA_Result bdmaRlt;
6908*53ee8cc1Swenshuai.xi         MS_VIRT u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
6909*53ee8cc1Swenshuai.xi 
6910*53ee8cc1Swenshuai.xi         u32DstAdd = pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
6911*53ee8cc1Swenshuai.xi         u32SrcAdd = pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR;
6912*53ee8cc1Swenshuai.xi         u32tabsize = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum << 3;
6913*53ee8cc1Swenshuai.xi 
6914*53ee8cc1Swenshuai.xi         bdmaRlt = HVD_dmacpy(u32DstAdd, u32SrcAdd, u32tabsize);
6915*53ee8cc1Swenshuai.xi 
6916*53ee8cc1Swenshuai.xi         if (E_BDMA_OK != bdmaRlt)
6917*53ee8cc1Swenshuai.xi         {
6918*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("MDrv_BDMA_MemCopy fail ret=%x!\n", bdmaRlt);
6919*53ee8cc1Swenshuai.xi         }
6920*53ee8cc1Swenshuai.xi #else
6921*53ee8cc1Swenshuai.xi         MS_VIRT u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
6922*53ee8cc1Swenshuai.xi 
6923*53ee8cc1Swenshuai.xi         u32DstAdd = pCtrl->MemMap.u32BitstreamBufVAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
6924*53ee8cc1Swenshuai.xi         u32SrcAdd = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR);
6925*53ee8cc1Swenshuai.xi         u32tabsize = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum << 3;
6926*53ee8cc1Swenshuai.xi 
6927*53ee8cc1Swenshuai.xi         HVD_memcpy(u32DstAdd, u32SrcAdd, u32tabsize);
6928*53ee8cc1Swenshuai.xi #endif
6929*53ee8cc1Swenshuai.xi     }
6930*53ee8cc1Swenshuai.xi 
6931*53ee8cc1Swenshuai.xi     //HVD_EX_MSG_DBG("%lu st:%lx size:%lx BBU: %lu\n", pCtrl->u32BBUPacketCnt, pCtrl->LastNal.u32NalAddr, pCtrl->LastNal.u32NalSize, _stHVDStream[u8Idx].u32BBUWptr);
6932*53ee8cc1Swenshuai.xi 
6933*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
6934*53ee8cc1Swenshuai.xi 
6935*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
6936*53ee8cc1Swenshuai.xi     {
6937*53ee8cc1Swenshuai.xi         _HVD_EX_SetBBUWriteptr(u32Id, HVD_LWORD(pHVDHalContext->u32VP8BBUWptr));
6938*53ee8cc1Swenshuai.xi         pCtrl->u32BBUWptr_Fired = pHVDHalContext->u32VP8BBUWptr;
6939*53ee8cc1Swenshuai.xi     }
6940*53ee8cc1Swenshuai.xi     else
6941*53ee8cc1Swenshuai.xi     {
6942*53ee8cc1Swenshuai.xi     _HVD_EX_SetBBUWriteptr(u32Id, HVD_LWORD(pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr));
6943*53ee8cc1Swenshuai.xi 
6944*53ee8cc1Swenshuai.xi     pCtrl->u32BBUWptr_Fired = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
6945*53ee8cc1Swenshuai.xi     }
6946*53ee8cc1Swenshuai.xi }
6947*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_MVD_PowerCtrl(MS_BOOL bEnable)6948*53ee8cc1Swenshuai.xi void HAL_HVD_EX_MVD_PowerCtrl(MS_BOOL bEnable)
6949*53ee8cc1Swenshuai.xi {
6950*53ee8cc1Swenshuai.xi     if (bEnable)
6951*53ee8cc1Swenshuai.xi     {
6952*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD, 0, TOP_CKG_MHVD_DIS);
6953*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD2, 0, TOP_CKG_MHVD2_DIS);
6954*53ee8cc1Swenshuai.xi     }
6955*53ee8cc1Swenshuai.xi     else
6956*53ee8cc1Swenshuai.xi     {
6957*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD, TOP_CKG_MHVD_DIS, TOP_CKG_MHVD_DIS);
6958*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD2, TOP_CKG_MHVD2_DIS, TOP_CKG_MHVD2_DIS);
6959*53ee8cc1Swenshuai.xi     }
6960*53ee8cc1Swenshuai.xi }
6961*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Dump_FW_Status(MS_U32 u32Id)6962*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_FW_Status(MS_U32 u32Id)
6963*53ee8cc1Swenshuai.xi {
6964*53ee8cc1Swenshuai.xi     MS_U32 tmp1 = 0;
6965*53ee8cc1Swenshuai.xi     MS_U32 tmp2 = 0;
6966*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
6967*53ee8cc1Swenshuai.xi 
6968*53ee8cc1Swenshuai.xi     HAL_HVD_EX_ReadMemory();
6969*53ee8cc1Swenshuai.xi 
6970*53ee8cc1Swenshuai.xi     _HVD_EX_MBoxRead(u32Id, HAL_HVD_CMD_MBOX, &tmp1);
6971*53ee8cc1Swenshuai.xi     _HVD_EX_MBoxRead(u32Id, HAL_HVD_CMD_ARG_MBOX, &tmp2);
6972*53ee8cc1Swenshuai.xi 
6973*53ee8cc1Swenshuai.xi     if (u32UartCtrl & E_HVD_UART_CTRL_DBG)
6974*53ee8cc1Swenshuai.xi     {
6975*53ee8cc1Swenshuai.xi         MS_U32 u32Tmp = u32UartCtrl;
6976*53ee8cc1Swenshuai.xi 
6977*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("\n");
6978*53ee8cc1Swenshuai.xi         u32UartCtrl = 0; // turn off debug message to prevent other function prints
6979*53ee8cc1Swenshuai.xi         printf("\tSystime=%u, FWVersionID=0x%x, FwState=0x%x, ErrCode=0x%x, ProgCnt=0x%x\n",
6980*53ee8cc1Swenshuai.xi             HVD_GetSysTime_ms(), pShm->u32FWVersionID, pShm->u32FwState, (MS_U32) pShm->u16ErrCode, HAL_VPU_EX_GetProgCnt());
6981*53ee8cc1Swenshuai.xi 
6982*53ee8cc1Swenshuai.xi         printf("\tTime: DispSTC=%u, DispT=%u, DecT=%u, CurrentPts=%u, Last Cmd=0x%x, Arg=0x%x, Rdy1=0x%x, Rdy2=0x%x\n",
6983*53ee8cc1Swenshuai.xi                 pShm->u32DispSTC, pShm->DispFrmInfo.u32TimeStamp,
6984*53ee8cc1Swenshuai.xi                 pShm->DecoFrmInfo.u32TimeStamp, pShm->u32CurrentPts, tmp1, tmp2,
6985*53ee8cc1Swenshuai.xi                 (MS_U32) _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX), (MS_U32) _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_ARG_MBOX));
6986*53ee8cc1Swenshuai.xi 
6987*53ee8cc1Swenshuai.xi         printf("\tFlag: InitDone=%d, SpsChange=%d, IsIFrmFound=%d, 1stFrmRdy=%d, SyncStart=%d, SyncReach=%d\n",
6988*53ee8cc1Swenshuai.xi                     pShm->bInitDone, pShm->bSpsChange, pShm->bIsIFrmFound,
6989*53ee8cc1Swenshuai.xi                 pShm->bIs1stFrameRdy, pShm->bIsSyncStart, pShm->bIsSyncReach);
6990*53ee8cc1Swenshuai.xi 
6991*53ee8cc1Swenshuai.xi         printf("\tQueue: BBUQNumb=%u, DecQNumb=%d, DispQNumb=%d, ESR=%u, ESRfromFW=%u, ESW=%u, ESLevel=%u\n",
6992*53ee8cc1Swenshuai.xi                 _HVD_EX_GetBBUQNumb(u32Id), pShm->u16DecQNumb, pShm->u16DispQNumb,
6993*53ee8cc1Swenshuai.xi                 _HVD_EX_GetESReadPtr(u32Id, TRUE), pShm->u32ESReadPtr, _HVD_EX_GetESWritePtr(u32Id),
6994*53ee8cc1Swenshuai.xi                 _HVD_EX_GetESLevel(u32Id));
6995*53ee8cc1Swenshuai.xi 
6996*53ee8cc1Swenshuai.xi         printf("\tCounter: DecodeCnt=%u, DispCnt=%u, DataErrCnt=%u, DecErrCnt=%u, SkipCnt=%u, DropCnt=%u, idle=%u, MainLoopCnt=%u, VsyncCnt=%u\n",
6997*53ee8cc1Swenshuai.xi                 pShm->u32DecodeCnt, pShm->u32DispCnt, pShm->u32DataErrCnt,
6998*53ee8cc1Swenshuai.xi                 pShm->u32DecErrCnt, pShm->u32SkipCnt, pShm->u32DropCnt,
6999*53ee8cc1Swenshuai.xi                 pShm->u32VPUIdleCnt, pShm->u32MainLoopCnt, pShm->u32VsyncCnt);
7000*53ee8cc1Swenshuai.xi         printf
7001*53ee8cc1Swenshuai.xi             ("\tMode: ShowErr=%d, RepLastField=%d, SyncOn=%d, FileEnd=%d, Skip=%d, Drop=%d, DispSpeed=%d, FRC=%d, BlueScreen=%d, FreezeImg=%d, 1Field=%d\n",
7002*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bIsShowErrFrm, pShm->ModeStatus.bIsRepeatLastField,
7003*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bIsSyncOn, pShm->ModeStatus.bIsPlaybackFinish,
7004*53ee8cc1Swenshuai.xi          pShm->ModeStatus.u8SkipMode, pShm->ModeStatus.u8DropMode,
7005*53ee8cc1Swenshuai.xi          pShm->ModeStatus.s8DisplaySpeed, pShm->ModeStatus.u8FrcMode,
7006*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bIsBlueScreen, pShm->ModeStatus.bIsFreezeImg,
7007*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bShowOneField);
7008*53ee8cc1Swenshuai.xi 
7009*53ee8cc1Swenshuai.xi         u32UartCtrl = u32Tmp; // recover debug level
7010*53ee8cc1Swenshuai.xi     }
7011*53ee8cc1Swenshuai.xi }
7012*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetBBUEntry(MS_U32 u32Id,HVD_EX_Drv_Ctrl * pDrvCtrl,MS_U32 u32Idx,MS_U32 * u32NalOffset,MS_U32 * u32NalSize)7013*53ee8cc1Swenshuai.xi void HAL_HVD_EX_GetBBUEntry(MS_U32 u32Id, HVD_EX_Drv_Ctrl *pDrvCtrl, MS_U32 u32Idx, MS_U32 *u32NalOffset, MS_U32 *u32NalSize)
7014*53ee8cc1Swenshuai.xi {
7015*53ee8cc1Swenshuai.xi     MS_U8 *u32Addr = NULL;
7016*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
7017*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
7018*53ee8cc1Swenshuai.xi 
7019*53ee8cc1Swenshuai.xi     if (u32Idx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum)
7020*53ee8cc1Swenshuai.xi     {
7021*53ee8cc1Swenshuai.xi         return;
7022*53ee8cc1Swenshuai.xi     }
7023*53ee8cc1Swenshuai.xi 
7024*53ee8cc1Swenshuai.xi     u32Addr = (MS_U8 *)(MsOS_PA2KSEG1(pDrvCtrl->MemMap.u32CodeBufAddr + (MS_PHY)pShm->u32HVD_BBU_DRAM_ST_ADDR + (u32Idx << 3)));
7025*53ee8cc1Swenshuai.xi 
7026*53ee8cc1Swenshuai.xi     *u32NalSize = *(u32Addr + 2) & 0x1f;
7027*53ee8cc1Swenshuai.xi     *u32NalSize <<= 8;
7028*53ee8cc1Swenshuai.xi     *u32NalSize |= *(u32Addr + 1) & 0xff;
7029*53ee8cc1Swenshuai.xi     *u32NalSize <<= 8;
7030*53ee8cc1Swenshuai.xi     *u32NalSize |= *(u32Addr) & 0xff;
7031*53ee8cc1Swenshuai.xi 
7032*53ee8cc1Swenshuai.xi     *u32NalOffset = ((MS_U32) (*(u32Addr + 2) & 0xe0)) >> 5;
7033*53ee8cc1Swenshuai.xi     *u32NalOffset |= ((MS_U32) (*(u32Addr + 3) & 0xff)) << 3;
7034*53ee8cc1Swenshuai.xi     *u32NalOffset |= ((MS_U32) (*(u32Addr + 4) & 0xff)) << 11;
7035*53ee8cc1Swenshuai.xi     *u32NalOffset |= ((MS_U32) (*(u32Addr + 5) & 0xff)) << 19;
7036*53ee8cc1Swenshuai.xi }
7037*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Dump_BBUs(MS_U32 u32Id,HVD_EX_Drv_Ctrl * pDrvCtrl,MS_U32 u32StartIdx,MS_U32 u32EndIdx,MS_BOOL bShowEmptyEntry)7038*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_BBUs(MS_U32 u32Id, HVD_EX_Drv_Ctrl *pDrvCtrl, MS_U32 u32StartIdx, MS_U32 u32EndIdx, MS_BOOL bShowEmptyEntry)
7039*53ee8cc1Swenshuai.xi {
7040*53ee8cc1Swenshuai.xi     MS_U32 u32CurIdx = 0;
7041*53ee8cc1Swenshuai.xi     MS_BOOL bFinished = FALSE;
7042*53ee8cc1Swenshuai.xi     MS_U32 u32NalOffset = 0;
7043*53ee8cc1Swenshuai.xi     MS_U32 u32NalSize = 0;
7044*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
7045*53ee8cc1Swenshuai.xi 
7046*53ee8cc1Swenshuai.xi     if ((u32StartIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum) || (u32EndIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum))
7047*53ee8cc1Swenshuai.xi     {
7048*53ee8cc1Swenshuai.xi         return;
7049*53ee8cc1Swenshuai.xi     }
7050*53ee8cc1Swenshuai.xi 
7051*53ee8cc1Swenshuai.xi     u32CurIdx = u32StartIdx;
7052*53ee8cc1Swenshuai.xi 
7053*53ee8cc1Swenshuai.xi     do
7054*53ee8cc1Swenshuai.xi     {
7055*53ee8cc1Swenshuai.xi         if (u32CurIdx == u32EndIdx)
7056*53ee8cc1Swenshuai.xi         {
7057*53ee8cc1Swenshuai.xi             bFinished = TRUE;
7058*53ee8cc1Swenshuai.xi         }
7059*53ee8cc1Swenshuai.xi 
7060*53ee8cc1Swenshuai.xi         HAL_HVD_EX_GetBBUEntry(u32Id, pDrvCtrl, u32CurIdx, &u32NalOffset, &u32NalSize);
7061*53ee8cc1Swenshuai.xi 
7062*53ee8cc1Swenshuai.xi         if ((bShowEmptyEntry == FALSE) || (bShowEmptyEntry && (u32NalOffset == 0) && (u32NalSize == 0)))
7063*53ee8cc1Swenshuai.xi         {
7064*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("HVD BBU Entry: Idx:%u Offset:%x Size:%x\n", u32CurIdx, u32NalOffset, u32NalSize);
7065*53ee8cc1Swenshuai.xi         }
7066*53ee8cc1Swenshuai.xi 
7067*53ee8cc1Swenshuai.xi         u32CurIdx++;
7068*53ee8cc1Swenshuai.xi 
7069*53ee8cc1Swenshuai.xi         if (u32CurIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum)
7070*53ee8cc1Swenshuai.xi         {
7071*53ee8cc1Swenshuai.xi             u32CurIdx %= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
7072*53ee8cc1Swenshuai.xi         }
7073*53ee8cc1Swenshuai.xi     } while (bFinished == TRUE);
7074*53ee8cc1Swenshuai.xi }
7075*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Dump_HW_Status(MS_U32 u32Num)7076*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_HW_Status(MS_U32 u32Num)
7077*53ee8cc1Swenshuai.xi {
7078*53ee8cc1Swenshuai.xi     MS_U32 i = 0;
7079*53ee8cc1Swenshuai.xi     MS_U32 value = 0;
7080*53ee8cc1Swenshuai.xi 
7081*53ee8cc1Swenshuai.xi     if (u32UartCtrl & E_HVD_UART_CTRL_DBG)
7082*53ee8cc1Swenshuai.xi     {
7083*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("\n");
7084*53ee8cc1Swenshuai.xi 
7085*53ee8cc1Swenshuai.xi     for (i = 0; i <= u32Num; i++)
7086*53ee8cc1Swenshuai.xi     {
7087*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_DEBUG_SEL, i);
7088*53ee8cc1Swenshuai.xi         value = _HVD_Read2Byte(HVD_REG_DEBUG_DAT_L);
7089*53ee8cc1Swenshuai.xi         value |= ((MS_U32) _HVD_Read2Byte(HVD_REG_DEBUG_DAT_H)) << 16;
7090*53ee8cc1Swenshuai.xi 
7091*53ee8cc1Swenshuai.xi         if (value == 0)
7092*53ee8cc1Swenshuai.xi         {
7093*53ee8cc1Swenshuai.xi             break;
7094*53ee8cc1Swenshuai.xi         }
7095*53ee8cc1Swenshuai.xi 
7096*53ee8cc1Swenshuai.xi             printf(" %08x", value);
7097*53ee8cc1Swenshuai.xi 
7098*53ee8cc1Swenshuai.xi         if (((i % 8) + 1) == 8)
7099*53ee8cc1Swenshuai.xi         {
7100*53ee8cc1Swenshuai.xi                 printf(" |%u\n", i + 1);
7101*53ee8cc1Swenshuai.xi         }
7102*53ee8cc1Swenshuai.xi     }
7103*53ee8cc1Swenshuai.xi 
7104*53ee8cc1Swenshuai.xi         printf("\nHVD Dump HW status End: total number:%u\n", i);
7105*53ee8cc1Swenshuai.xi     }
7106*53ee8cc1Swenshuai.xi }
7107*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetDVSupportProfiles(void)7108*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDVSupportProfiles(void)
7109*53ee8cc1Swenshuai.xi {
7110*53ee8cc1Swenshuai.xi #if 0 // wait avc finish DV dual job
7111*53ee8cc1Swenshuai.xi     return E_DV_STREAM_PROFILE_ID_DVAV_PER | E_DV_STREAM_PROFILE_ID_DVHE_DER | E_DV_STREAM_PROFILE_ID_DVHE_DTR | E_DV_STREAM_PROFILE_ID_DVHE_STN | E_DV_STREAM_PROFILE_ID_DVHE_DTH;
7112*53ee8cc1Swenshuai.xi #else
7113*53ee8cc1Swenshuai.xi     return E_DV_STREAM_PROFILE_ID_DVHE_DER | E_DV_STREAM_PROFILE_ID_DVHE_DTR | E_DV_STREAM_PROFILE_ID_DVHE_STN | E_DV_STREAM_PROFILE_ID_DVHE_DTH;
7114*53ee8cc1Swenshuai.xi #endif
7115*53ee8cc1Swenshuai.xi }
7116*53ee8cc1Swenshuai.xi 
7117*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetDVSupportHighestLevel(MS_U32 u32DV_Stream_Profile)7118*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDVSupportHighestLevel(MS_U32 u32DV_Stream_Profile)
7119*53ee8cc1Swenshuai.xi {
7120*53ee8cc1Swenshuai.xi     switch (u32DV_Stream_Profile)
7121*53ee8cc1Swenshuai.xi     {
7122*53ee8cc1Swenshuai.xi #if 0 // wait avc finish DV dual job
7123*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVAV_PER:
7124*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD24;// level 6
7125*53ee8cc1Swenshuai.xi #endif
7126*53ee8cc1Swenshuai.xi 
7127*53ee8cc1Swenshuai.xi #if 0 // unsupported profile
7128*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVAV_PEN:
7129*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
7130*53ee8cc1Swenshuai.xi #endif
7131*53ee8cc1Swenshuai.xi 
7132*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DER:
7133*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD48;// level 8
7134*53ee8cc1Swenshuai.xi 
7135*53ee8cc1Swenshuai.xi #if 0 // unsupported profile
7136*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DEN:
7137*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
7138*53ee8cc1Swenshuai.xi #endif
7139*53ee8cc1Swenshuai.xi 
7140*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DTR:
7141*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD48;// level 8
7142*53ee8cc1Swenshuai.xi 
7143*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_STN:
7144*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD60;// level 9
7145*53ee8cc1Swenshuai.xi 
7146*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_DVHE_DTH:
7147*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UHD48;// level 8
7148*53ee8cc1Swenshuai.xi 
7149*53ee8cc1Swenshuai.xi         case E_DV_STREAM_PROFILE_ID_UNSUPPORTED:
7150*53ee8cc1Swenshuai.xi         default:
7151*53ee8cc1Swenshuai.xi             return E_DV_STREAM_LEVEL_ID_UNSUPPORTED;
7152*53ee8cc1Swenshuai.xi     }
7153*53ee8cc1Swenshuai.xi }
7154*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetMiuBurstLevel(HVD_EX_Drv_Ctrl * pDrvCtrl,HVD_MIU_Burst_Cnt_Ctrl eMiuBurstCntCtrl)7155*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetMiuBurstLevel(HVD_EX_Drv_Ctrl *pDrvCtrl, HVD_MIU_Burst_Cnt_Ctrl eMiuBurstCntCtrl)
7156*53ee8cc1Swenshuai.xi {
7157*53ee8cc1Swenshuai.xi     if (pDrvCtrl)
7158*53ee8cc1Swenshuai.xi     {
7159*53ee8cc1Swenshuai.xi         pDrvCtrl->Settings.u32MiuBurstLevel = (MS_U32) eMiuBurstCntCtrl;
7160*53ee8cc1Swenshuai.xi     }
7161*53ee8cc1Swenshuai.xi }
7162*53ee8cc1Swenshuai.xi 
7163*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
HAL_HVD_EX_CheckMVCID(MS_U32 u32Id)7164*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_CheckMVCID(MS_U32 u32Id)
7165*53ee8cc1Swenshuai.xi {
7166*53ee8cc1Swenshuai.xi     return  ( E_HAL_VPU_MVC_STREAM_BASE == (0xFF & u32Id) );
7167*53ee8cc1Swenshuai.xi }
7168*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetView(MS_U32 u32Id)7169*53ee8cc1Swenshuai.xi VDEC_EX_View HAL_HVD_EX_GetView(MS_U32 u32Id)
7170*53ee8cc1Swenshuai.xi {
7171*53ee8cc1Swenshuai.xi     if( (0xFF & (u32Id >> 8)) == 0x10)
7172*53ee8cc1Swenshuai.xi         return  E_VDEC_EX_MAIN_VIEW;
7173*53ee8cc1Swenshuai.xi     else
7174*53ee8cc1Swenshuai.xi         return E_VDEC_EX_SUB_VIEW;
7175*53ee8cc1Swenshuai.xi }
7176*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
7177*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SpareBandwidth(MS_U32 u32Id)7178*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SpareBandwidth(MS_U32 u32Id)    //// For MVC
7179*53ee8cc1Swenshuai.xi {
7180*53ee8cc1Swenshuai.xi     //HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_DIS_QUART_PIXEL, TRUE);
7181*53ee8cc1Swenshuai.xi     //HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_DIS_DBF, TRUE);
7182*53ee8cc1Swenshuai.xi     return;
7183*53ee8cc1Swenshuai.xi }
7184*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_PowerSaving(MS_U32 u32Id)7185*53ee8cc1Swenshuai.xi void HAL_HVD_EX_PowerSaving(MS_U32 u32Id)    //// turn on power saving mode for STB chips, ex. clippers, kano
7186*53ee8cc1Swenshuai.xi {
7187*53ee8cc1Swenshuai.xi     HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_POWER_SAVING, TRUE);
7188*53ee8cc1Swenshuai.xi     return;
7189*53ee8cc1Swenshuai.xi }
7190*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetFrmRateIsSupported(MS_U32 u32Id,MS_U16 u16HSize,MS_U16 u16VSize,MS_U32 u32FrmRate)7191*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_GetFrmRateIsSupported(MS_U32 u32Id, MS_U16 u16HSize, MS_U16 u16VSize, MS_U32 u32FrmRate)
7192*53ee8cc1Swenshuai.xi {
7193*53ee8cc1Swenshuai.xi     MS_U64 _hw_max_pixel = 0;
7194*53ee8cc1Swenshuai.xi     _hw_max_pixel = _HAL_EX_GetHwMaxPixel(u32Id);
7195*53ee8cc1Swenshuai.xi 
7196*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("%s w:%d, h:%d, fr:%d, MAX:%ld\n", __FUNCTION__,
7197*53ee8cc1Swenshuai.xi                     u16HSize, u16VSize, u32FrmRate, (unsigned long)_hw_max_pixel);
7198*53ee8cc1Swenshuai.xi     return (((MS_U64)u16HSize*(MS_U64)u16VSize*(MS_U64)u32FrmRate) <= _hw_max_pixel);
7199*53ee8cc1Swenshuai.xi }
7200*53ee8cc1Swenshuai.xi 
7201*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetDispFrmNum(MS_U32 u32Id)7202*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDispFrmNum(MS_U32 u32Id)
7203*53ee8cc1Swenshuai.xi {
7204*53ee8cc1Swenshuai.xi #if 1
7205*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
7206*53ee8cc1Swenshuai.xi     MS_U16 u16QNum = pShm->u16DispQNumb;
7207*53ee8cc1Swenshuai.xi     MS_U16 u16QPtr = pShm->u16DispQPtr;
7208*53ee8cc1Swenshuai.xi //    MS_U16 u16QSize = pShm->u16DispQSize;
7209*53ee8cc1Swenshuai.xi     //static volatile HVD_Frm_Information *pHvdFrm = NULL;
7210*53ee8cc1Swenshuai.xi     MS_U32 u32DispQNum = 0;
7211*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
7212*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
7213*53ee8cc1Swenshuai.xi 
7214*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
7215*53ee8cc1Swenshuai.xi     MS_BOOL bDolbyVision = (E_HVD_INIT_HW_HEVC_DV == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK));
7216*53ee8cc1Swenshuai.xi 
7217*53ee8cc1Swenshuai.xi     if(bMVC || bDolbyVision)
7218*53ee8cc1Swenshuai.xi     {
7219*53ee8cc1Swenshuai.xi #if 0
7220*53ee8cc1Swenshuai.xi         if (u16QNum > HVD_DISPQ_PREFETCH_COUNT*3)
7221*53ee8cc1Swenshuai.xi         {
7222*53ee8cc1Swenshuai.xi             u16QNum = HVD_DISPQ_PREFETCH_COUNT*3;
7223*53ee8cc1Swenshuai.xi         }
7224*53ee8cc1Swenshuai.xi #endif
7225*53ee8cc1Swenshuai.xi 
7226*53ee8cc1Swenshuai.xi         //printf("OQ:%d,DQ:%d.\n",pShm->u16DispQNumb,pShm->u16DecQNumb);
7227*53ee8cc1Swenshuai.xi         //search the next frame to display
7228*53ee8cc1Swenshuai.xi         while (u16QNum > 0)
7229*53ee8cc1Swenshuai.xi         {
7230*53ee8cc1Swenshuai.xi             //printf("Pr:%d,%d.[%ld,%ld,%ld,%ld].\n",u16QPtr,u16QNum,pShm->DispQueue[u16QPtr].u32Status,pShm->DispQueue[u16QPtr+1].u32Status,
7231*53ee8cc1Swenshuai.xi             //                pShm->DispQueue[u16QPtr+2].u32Status,pShm->DispQueue[u16QPtr+3].u32Status);
7232*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
7233*53ee8cc1Swenshuai.xi 
7234*53ee8cc1Swenshuai.xi             //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
7235*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
7236*53ee8cc1Swenshuai.xi             {
7237*53ee8cc1Swenshuai.xi                 /// For MVC. Output views after the pair of (base and depend) views were decoded.
7238*53ee8cc1Swenshuai.xi                 /// Check the depned view was initial when Output the base view.
7239*53ee8cc1Swenshuai.xi                 if((u16QPtr%2) == 0)
7240*53ee8cc1Swenshuai.xi                 {
7241*53ee8cc1Swenshuai.xi                     volatile HVD_Frm_Information *pHvdFrm_sub = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr+1];
7242*53ee8cc1Swenshuai.xi                     //if(pHvdFrm_sub->u32Status != E_HVD_DISPQ_STATUS_INIT)
7243*53ee8cc1Swenshuai.xi                     if(pHvdFrm_sub->u32Status == E_HVD_DISPQ_STATUS_NONE)
7244*53ee8cc1Swenshuai.xi                     {
7245*53ee8cc1Swenshuai.xi                         ///printf("[MVC] %d is not E_HVD_DISPQ_STATUS_INIT (%ld).\n",u16QPtr+1,pHvdFrm_sub->u32Status);
7246*53ee8cc1Swenshuai.xi                         ///printf("Return NULL.\n");
7247*53ee8cc1Swenshuai.xi                         continue;
7248*53ee8cc1Swenshuai.xi                     }
7249*53ee8cc1Swenshuai.xi                 }
7250*53ee8cc1Swenshuai.xi                 u32DispQNum++;
7251*53ee8cc1Swenshuai.xi             }
7252*53ee8cc1Swenshuai.xi 
7253*53ee8cc1Swenshuai.xi             u16QNum--;
7254*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
7255*53ee8cc1Swenshuai.xi             u16QPtr++;
7256*53ee8cc1Swenshuai.xi 
7257*53ee8cc1Swenshuai.xi             if (u16QPtr >= pShm->u16DispQSize)
7258*53ee8cc1Swenshuai.xi             {
7259*53ee8cc1Swenshuai.xi                 u16QPtr -= pShm->u16DispQSize;        //wrap to the begin
7260*53ee8cc1Swenshuai.xi             }
7261*53ee8cc1Swenshuai.xi         }
7262*53ee8cc1Swenshuai.xi     }
7263*53ee8cc1Swenshuai.xi     else
7264*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
7265*53ee8cc1Swenshuai.xi     {
7266*53ee8cc1Swenshuai.xi #if 0
7267*53ee8cc1Swenshuai.xi         if (u16QNum > HVD_DISPQ_PREFETCH_COUNT)
7268*53ee8cc1Swenshuai.xi         {
7269*53ee8cc1Swenshuai.xi             u16QNum = HVD_DISPQ_PREFETCH_COUNT;
7270*53ee8cc1Swenshuai.xi         }
7271*53ee8cc1Swenshuai.xi #endif
7272*53ee8cc1Swenshuai.xi //        printf("Q: %d %d %d\n", u16QNum, u16QPtr, u16QSize);
7273*53ee8cc1Swenshuai.xi         //search the next frame to display
7274*53ee8cc1Swenshuai.xi         while (u16QNum != 0)
7275*53ee8cc1Swenshuai.xi         {
7276*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
7277*53ee8cc1Swenshuai.xi 
7278*53ee8cc1Swenshuai.xi //            printf("Q2[%d]: %ld\n", u16QPtr, pShm->DispQueue[u16QPtr].u32Status);
7279*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
7280*53ee8cc1Swenshuai.xi             {
7281*53ee8cc1Swenshuai.xi                 u32DispQNum++;
7282*53ee8cc1Swenshuai.xi             }
7283*53ee8cc1Swenshuai.xi 
7284*53ee8cc1Swenshuai.xi             u16QNum--;
7285*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
7286*53ee8cc1Swenshuai.xi             u16QPtr++;
7287*53ee8cc1Swenshuai.xi 
7288*53ee8cc1Swenshuai.xi             if (u16QPtr == pShm->u16DispQSize)
7289*53ee8cc1Swenshuai.xi             {
7290*53ee8cc1Swenshuai.xi                 u16QPtr = 0;        //wrap to the begin
7291*53ee8cc1Swenshuai.xi             }
7292*53ee8cc1Swenshuai.xi         }
7293*53ee8cc1Swenshuai.xi     }
7294*53ee8cc1Swenshuai.xi 
7295*53ee8cc1Swenshuai.xi     //printf("dispQnum = %ld, pShm->u16DispQNumb = %d\n", u32DispQNum, pShm->u16DispQNumb);
7296*53ee8cc1Swenshuai.xi     return u32DispQNum;
7297*53ee8cc1Swenshuai.xi #else
7298*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) _HVD_EX_GetShmAddr(u32Id);
7299*53ee8cc1Swenshuai.xi     return pShm->u16DispQNumb;
7300*53ee8cc1Swenshuai.xi #endif
7301*53ee8cc1Swenshuai.xi }
7302*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetHwRegBase(MS_U32 u32Id,MS_U32 u32ModeFlag)7303*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetHwRegBase(MS_U32 u32Id, MS_U32 u32ModeFlag)
7304*53ee8cc1Swenshuai.xi {
7305*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
7306*53ee8cc1Swenshuai.xi     if ((u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC ||
7307*53ee8cc1Swenshuai.xi         (u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC_DV)
7308*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_EVD_BASE;
7309*53ee8cc1Swenshuai.xi     else if ((u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP9)
7310*53ee8cc1Swenshuai.xi         #if SUPPORT_G2VP9 && defined(VDEC3)
7311*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_G2VP9_BASE;
7312*53ee8cc1Swenshuai.xi         #else // Not using G2 VP9 implies using Mstar EVD VP9
7313*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_EVD_BASE;
7314*53ee8cc1Swenshuai.xi         #endif
7315*53ee8cc1Swenshuai.xi     else
7316*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32RegBase = REG_HVD_BASE;
7317*53ee8cc1Swenshuai.xi }
7318*53ee8cc1Swenshuai.xi 
7319*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
HAL_EVD_EX_PowerCtrl(MS_U32 u32Id,MS_BOOL bEnable)7320*53ee8cc1Swenshuai.xi static void HAL_EVD_EX_PowerCtrl(MS_U32 u32Id, MS_BOOL bEnable)
7321*53ee8cc1Swenshuai.xi {
7322*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
7323*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_EVD, bEnable);
7324*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_EVD_PPU, bEnable);
7325*53ee8cc1Swenshuai.xi #else
7326*53ee8cc1Swenshuai.xi     if (bEnable)
7327*53ee8cc1Swenshuai.xi     {
7328*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, ~TOP_CKG_EVD_PPU_DIS, TOP_CKG_EVD_PPU_DIS);
7329*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD, ~TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
7330*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_EVDPLL_PD, ~REG_EVDPLL_PD_DIS, REG_EVDPLL_PD_DIS);
7331*53ee8cc1Swenshuai.xi     }
7332*53ee8cc1Swenshuai.xi     else
7333*53ee8cc1Swenshuai.xi     {
7334*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_DIS, TOP_CKG_EVD_PPU_DIS);
7335*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
7336*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_EVDPLL_PD, REG_EVDPLL_PD_DIS, REG_EVDPLL_PD_DIS);
7337*53ee8cc1Swenshuai.xi     }
7338*53ee8cc1Swenshuai.xi 
7339*53ee8cc1Swenshuai.xi     switch (pHVDHalContext->u32EVDClockType)
7340*53ee8cc1Swenshuai.xi     {
7341*53ee8cc1Swenshuai.xi         case 576:
7342*53ee8cc1Swenshuai.xi         {
7343*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_PLL_BUF, TOP_CKG_EVD_PPU_MASK);
7344*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_480MHZ, TOP_CKG_EVD_MASK);
7345*53ee8cc1Swenshuai.xi             break;
7346*53ee8cc1Swenshuai.xi         }
7347*53ee8cc1Swenshuai.xi         case 532:
7348*53ee8cc1Swenshuai.xi         {
7349*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_MIU128PLL, TOP_CKG_EVD_PPU_MASK);
7350*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_MIU128PLL, TOP_CKG_EVD_MASK);
7351*53ee8cc1Swenshuai.xi             break;
7352*53ee8cc1Swenshuai.xi         }
7353*53ee8cc1Swenshuai.xi         case 456:
7354*53ee8cc1Swenshuai.xi         {
7355*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_MIU256PLL, TOP_CKG_EVD_PPU_MASK);
7356*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_PLL_BUF, TOP_CKG_EVD_MASK);
7357*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_EVDPLL_LOOP_DIV_SECOND, REG_EVDPLL_LOOP_DIV_SECOND_456MHZ, REG_EVDPLL_LOOP_DIV_SECOND_MASK);
7358*53ee8cc1Swenshuai.xi         }
7359*53ee8cc1Swenshuai.xi         case 466:
7360*53ee8cc1Swenshuai.xi         {
7361*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_MIU256PLL, TOP_CKG_EVD_PPU_MASK);
7362*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_MIU256PLL, TOP_CKG_EVD_MASK);
7363*53ee8cc1Swenshuai.xi             break;
7364*53ee8cc1Swenshuai.xi         }
7365*53ee8cc1Swenshuai.xi         case 480:
7366*53ee8cc1Swenshuai.xi         {
7367*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_480MHZ, TOP_CKG_EVD_PPU_MASK);
7368*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_480MHZ, TOP_CKG_EVD_MASK);
7369*53ee8cc1Swenshuai.xi             break;
7370*53ee8cc1Swenshuai.xi         }
7371*53ee8cc1Swenshuai.xi         case 384:
7372*53ee8cc1Swenshuai.xi         {
7373*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_384MHZ, TOP_CKG_EVD_PPU_MASK);
7374*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_384MHZ, TOP_CKG_EVD_MASK);
7375*53ee8cc1Swenshuai.xi             break;
7376*53ee8cc1Swenshuai.xi         }
7377*53ee8cc1Swenshuai.xi         case 320:
7378*53ee8cc1Swenshuai.xi         {
7379*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_320MHZ, TOP_CKG_EVD_PPU_MASK);
7380*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_320MHZ, TOP_CKG_EVD_MASK);
7381*53ee8cc1Swenshuai.xi             break;
7382*53ee8cc1Swenshuai.xi         }
7383*53ee8cc1Swenshuai.xi         case 240:
7384*53ee8cc1Swenshuai.xi         {
7385*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_240MHZ, TOP_CKG_EVD_PPU_MASK);
7386*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_240MHZ, TOP_CKG_EVD_MASK);
7387*53ee8cc1Swenshuai.xi             break;
7388*53ee8cc1Swenshuai.xi         }
7389*53ee8cc1Swenshuai.xi         case 192:
7390*53ee8cc1Swenshuai.xi         {
7391*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_192MHZ, TOP_CKG_EVD_PPU_MASK);
7392*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_192MHZ, TOP_CKG_EVD_MASK);
7393*53ee8cc1Swenshuai.xi             break;
7394*53ee8cc1Swenshuai.xi         }
7395*53ee8cc1Swenshuai.xi         default:
7396*53ee8cc1Swenshuai.xi         {
7397*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_PLL_BUF, TOP_CKG_EVD_PPU_MASK);
7398*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_PLL_BUF, TOP_CKG_EVD_MASK);
7399*53ee8cc1Swenshuai.xi             break;
7400*53ee8cc1Swenshuai.xi         }
7401*53ee8cc1Swenshuai.xi     }
7402*53ee8cc1Swenshuai.xi #endif
7403*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_SRAMPD
7404*53ee8cc1Swenshuai.xi     if (bEnable)
7405*53ee8cc1Swenshuai.xi     {
7406*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask(REG_HICODEC_SRAM_SD_EN, HICODEC_SRAM_HICODEC0, HICODEC_SRAM_HICODEC0);
7407*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
7408*53ee8cc1Swenshuai.xi     }
7409*53ee8cc1Swenshuai.xi     else
7410*53ee8cc1Swenshuai.xi     {
7411*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask(REG_HICODEC_SRAM_SD_EN, ~HICODEC_SRAM_HICODEC0, HICODEC_SRAM_HICODEC0);
7412*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
7413*53ee8cc1Swenshuai.xi     }
7414*53ee8cc1Swenshuai.xi #endif
7415*53ee8cc1Swenshuai.xi     return;
7416*53ee8cc1Swenshuai.xi }
7417*53ee8cc1Swenshuai.xi 
HAL_EVD_EX_ClearTSPInput(MS_U32 u32Id)7418*53ee8cc1Swenshuai.xi void HAL_EVD_EX_ClearTSPInput(MS_U32 u32Id)
7419*53ee8cc1Swenshuai.xi {
7420*53ee8cc1Swenshuai.xi     #ifndef VDEC3
7421*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
7422*53ee8cc1Swenshuai.xi     #endif
7423*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
7424*53ee8cc1Swenshuai.xi 
7425*53ee8cc1Swenshuai.xi #ifdef VDEC3
7426*53ee8cc1Swenshuai.xi     if (0 == pCtrl->u32BBUId)
7427*53ee8cc1Swenshuai.xi #else
7428*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
7429*53ee8cc1Swenshuai.xi #endif
7430*53ee8cc1Swenshuai.xi     {
7431*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) & ~EVD_REG_RESET_HK_TSP2EVD_EN)); //0: tsp2hvd, coz EVD & HVD use the same MVD parser for main-DTV mode
7432*53ee8cc1Swenshuai.xi     }
7433*53ee8cc1Swenshuai.xi #ifdef VDEC3
7434*53ee8cc1Swenshuai.xi     else if (1 == pCtrl->u32BBUId)
7435*53ee8cc1Swenshuai.xi #else
7436*53ee8cc1Swenshuai.xi     else if (1 == u8TaskId)
7437*53ee8cc1Swenshuai.xi #endif
7438*53ee8cc1Swenshuai.xi     {
7439*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) & ~EVD_REG_RESET_USE_HVD_MIU_EN)); //0: tsp2hvd, coz EVD & HVD use the same MVD parser for sub-DTV mode
7440*53ee8cc1Swenshuai.xi     }
7441*53ee8cc1Swenshuai.xi #ifdef VDEC3
7442*53ee8cc1Swenshuai.xi     else if (2 == pCtrl->u32BBUId)
7443*53ee8cc1Swenshuai.xi #else
7444*53ee8cc1Swenshuai.xi     else if (2 == u8TaskId)
7445*53ee8cc1Swenshuai.xi #endif
7446*53ee8cc1Swenshuai.xi     {
7447*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(EVD_BBU23_SETTING, (_HVD_Read2Byte(EVD_BBU23_SETTING) & ~REG_TSP2EVD_EN_BS3));  //0: tsp2hvd, coz EVD & HVD use the same MVD parser for bbu3-DTV mode
7448*53ee8cc1Swenshuai.xi     }
7449*53ee8cc1Swenshuai.xi     else
7450*53ee8cc1Swenshuai.xi     {
7451*53ee8cc1Swenshuai.xi #ifdef VDEC3
7452*53ee8cc1Swenshuai.xi         if (pCtrl->u32BBUId > 3)
7453*53ee8cc1Swenshuai.xi             printf("Error bbu_id = %d , %s:%d\n",pCtrl->u32BBUId,__FUNCTION__,__LINE__);
7454*53ee8cc1Swenshuai.xi #else
7455*53ee8cc1Swenshuai.xi         if (u8TaskId > 3)
7456*53ee8cc1Swenshuai.xi             printf("Error u8TaskId = %d , %s:%d\n",u8TaskId,__FUNCTION__,__LINE__);
7457*53ee8cc1Swenshuai.xi #endif
7458*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(EVD_BBU23_SETTING, (_HVD_Read2Byte(EVD_BBU23_SETTING) & ~REG_TSP2EVD_EN_BS4));  //0: tsp2hvd, coz EVD & HVD use the same MVD parser for bbu4-DTV mode
7459*53ee8cc1Swenshuai.xi     }
7460*53ee8cc1Swenshuai.xi     return;
7461*53ee8cc1Swenshuai.xi }
7462*53ee8cc1Swenshuai.xi 
HAL_EVD_EX_DeinitHW(MS_U32 u32Id)7463*53ee8cc1Swenshuai.xi MS_BOOL HAL_EVD_EX_DeinitHW(MS_U32 u32Id)
7464*53ee8cc1Swenshuai.xi {
7465*53ee8cc1Swenshuai.xi     MS_U16 u16Timeout = 1000;
7466*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
7467*53ee8cc1Swenshuai.xi     MS_BOOL isVP8Used = FALSE;
7468*53ee8cc1Swenshuai.xi     MS_BOOL isAECUsed = FALSE;
7469*53ee8cc1Swenshuai.xi     MS_BOOL isAVCUsed = FALSE;
7470*53ee8cc1Swenshuai.xi     HAL_HVD_EX_VP8AECInUsed(u32Id, &isVP8Used, &isAECUsed, &isAVCUsed);
7471*53ee8cc1Swenshuai.xi 
7472*53ee8cc1Swenshuai.xi     if(TRUE == HAL_VPU_EX_EVDInUsed())
7473*53ee8cc1Swenshuai.xi     {
7474*53ee8cc1Swenshuai.xi           if(!isAECUsed && E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
7475*53ee8cc1Swenshuai.xi           {
7476*53ee8cc1Swenshuai.xi               HAL_AEC_PowerCtrl(FALSE);
7477*53ee8cc1Swenshuai.xi           }
7478*53ee8cc1Swenshuai.xi           return FALSE;
7479*53ee8cc1Swenshuai.xi     }
7480*53ee8cc1Swenshuai.xi     else if(!isAVCUsed)
7481*53ee8cc1Swenshuai.xi     {
7482*53ee8cc1Swenshuai.xi         _HVD_EX_SetMIUProtectMask(TRUE);
7483*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_SWRST, EVD_REG_RESET_SWRST);
7484*53ee8cc1Swenshuai.xi 
7485*53ee8cc1Swenshuai.xi         while (u16Timeout)
7486*53ee8cc1Swenshuai.xi         {
7487*53ee8cc1Swenshuai.xi             if ((_HVD_Read2Byte(EVD_REG_RESET) & (EVD_REG_RESET_SWRST_FIN)) == (EVD_REG_RESET_SWRST_FIN))
7488*53ee8cc1Swenshuai.xi             {
7489*53ee8cc1Swenshuai.xi                 break;
7490*53ee8cc1Swenshuai.xi             }
7491*53ee8cc1Swenshuai.xi             u16Timeout--;
7492*53ee8cc1Swenshuai.xi         }
7493*53ee8cc1Swenshuai.xi         #ifdef CONFIG_MSTAR_CLKM
7494*53ee8cc1Swenshuai.xi         HAL_EVD_EX_PowerCtrl_CLKM(u32Id, FALSE);
7495*53ee8cc1Swenshuai.xi         #else
7496*53ee8cc1Swenshuai.xi         HAL_EVD_EX_PowerCtrl(u32Id, FALSE);
7497*53ee8cc1Swenshuai.xi         #endif
7498*53ee8cc1Swenshuai.xi 
7499*53ee8cc1Swenshuai.xi         if(!isAECUsed && E_HVD_INIT_HW_VP9 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
7500*53ee8cc1Swenshuai.xi         {
7501*53ee8cc1Swenshuai.xi           HAL_AEC_PowerCtrl(FALSE);
7502*53ee8cc1Swenshuai.xi         }
7503*53ee8cc1Swenshuai.xi 
7504*53ee8cc1Swenshuai.xi         _HVD_EX_SetMIUProtectMask(FALSE);
7505*53ee8cc1Swenshuai.xi         return TRUE;
7506*53ee8cc1Swenshuai.xi     }
7507*53ee8cc1Swenshuai.xi 
7508*53ee8cc1Swenshuai.xi     return FALSE;
7509*53ee8cc1Swenshuai.xi }
7510*53ee8cc1Swenshuai.xi #endif
7511*53ee8cc1Swenshuai.xi 
7512*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
HAL_VP9_EX_PowerCtrl(MS_BOOL bEnable)7513*53ee8cc1Swenshuai.xi static void HAL_VP9_EX_PowerCtrl(MS_BOOL bEnable)
7514*53ee8cc1Swenshuai.xi {
7515*53ee8cc1Swenshuai.xi     if (bEnable)
7516*53ee8cc1Swenshuai.xi     {
7517*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VP9, ~TOP_CKG_VP9_DIS, TOP_CKG_VP9_DIS);
7518*53ee8cc1Swenshuai.xi     }
7519*53ee8cc1Swenshuai.xi     else
7520*53ee8cc1Swenshuai.xi     {
7521*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_DIS, TOP_CKG_VP9_DIS);
7522*53ee8cc1Swenshuai.xi     }
7523*53ee8cc1Swenshuai.xi 
7524*53ee8cc1Swenshuai.xi     switch (pHVDHalContext->u32VP9ClockType)
7525*53ee8cc1Swenshuai.xi     {
7526*53ee8cc1Swenshuai.xi         case 432:
7527*53ee8cc1Swenshuai.xi         {
7528*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_432MHZ, TOP_CKG_VP9_CLK_MASK);
7529*53ee8cc1Swenshuai.xi             break;
7530*53ee8cc1Swenshuai.xi         }
7531*53ee8cc1Swenshuai.xi         case 384:
7532*53ee8cc1Swenshuai.xi         {
7533*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_384MHZ, TOP_CKG_VP9_CLK_MASK);
7534*53ee8cc1Swenshuai.xi             break;
7535*53ee8cc1Swenshuai.xi         }
7536*53ee8cc1Swenshuai.xi         case 345:
7537*53ee8cc1Swenshuai.xi         {
7538*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_345MHZ, TOP_CKG_VP9_CLK_MASK);
7539*53ee8cc1Swenshuai.xi             break;
7540*53ee8cc1Swenshuai.xi         }
7541*53ee8cc1Swenshuai.xi         case 320:
7542*53ee8cc1Swenshuai.xi         {
7543*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_320MHZ, TOP_CKG_VP9_CLK_MASK);
7544*53ee8cc1Swenshuai.xi             break;
7545*53ee8cc1Swenshuai.xi         }
7546*53ee8cc1Swenshuai.xi         case 288:
7547*53ee8cc1Swenshuai.xi         {
7548*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_288MHZ, TOP_CKG_VP9_CLK_MASK);
7549*53ee8cc1Swenshuai.xi             break;
7550*53ee8cc1Swenshuai.xi         }
7551*53ee8cc1Swenshuai.xi         case 240:
7552*53ee8cc1Swenshuai.xi         {
7553*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_240MHZ, TOP_CKG_VP9_CLK_MASK);
7554*53ee8cc1Swenshuai.xi             break;
7555*53ee8cc1Swenshuai.xi         }
7556*53ee8cc1Swenshuai.xi         case 216:
7557*53ee8cc1Swenshuai.xi         {
7558*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_216MHZ, TOP_CKG_VP9_CLK_MASK);
7559*53ee8cc1Swenshuai.xi             break;
7560*53ee8cc1Swenshuai.xi         }
7561*53ee8cc1Swenshuai.xi         case 172:
7562*53ee8cc1Swenshuai.xi         {
7563*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_172MHZ, TOP_CKG_VP9_CLK_MASK);
7564*53ee8cc1Swenshuai.xi             break;
7565*53ee8cc1Swenshuai.xi         }
7566*53ee8cc1Swenshuai.xi         default:
7567*53ee8cc1Swenshuai.xi         {
7568*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_VP9, TOP_CKG_VP9_432MHZ, TOP_CKG_VP9_CLK_MASK);
7569*53ee8cc1Swenshuai.xi             break;
7570*53ee8cc1Swenshuai.xi         }
7571*53ee8cc1Swenshuai.xi     }
7572*53ee8cc1Swenshuai.xi 
7573*53ee8cc1Swenshuai.xi     return;
7574*53ee8cc1Swenshuai.xi }
7575*53ee8cc1Swenshuai.xi 
HAL_VP9_EX_DeinitHW(void)7576*53ee8cc1Swenshuai.xi MS_BOOL HAL_VP9_EX_DeinitHW(void)
7577*53ee8cc1Swenshuai.xi {
7578*53ee8cc1Swenshuai.xi     MS_U16 u16Timeout = 1000;
7579*53ee8cc1Swenshuai.xi 
7580*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(VP9_REG_RESET, VP9_REG_RESET_SWRST, VP9_REG_RESET_SWRST);
7581*53ee8cc1Swenshuai.xi 
7582*53ee8cc1Swenshuai.xi     while (u16Timeout)
7583*53ee8cc1Swenshuai.xi     {
7584*53ee8cc1Swenshuai.xi         if ((_HVD_Read2Byte(VP9_REG_RESET) & (VP9_REG_RESET_SWRST_FIN)) == (VP9_REG_RESET_SWRST_FIN))
7585*53ee8cc1Swenshuai.xi         {
7586*53ee8cc1Swenshuai.xi             break;
7587*53ee8cc1Swenshuai.xi         }
7588*53ee8cc1Swenshuai.xi         u16Timeout--;
7589*53ee8cc1Swenshuai.xi     }
7590*53ee8cc1Swenshuai.xi 
7591*53ee8cc1Swenshuai.xi     HAL_VP9_EX_PowerCtrl(FALSE);
7592*53ee8cc1Swenshuai.xi 
7593*53ee8cc1Swenshuai.xi     return TRUE;
7594*53ee8cc1Swenshuai.xi }
7595*53ee8cc1Swenshuai.xi #endif
7596*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetSupport2ndMVOPInterface(void)7597*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_GetSupport2ndMVOPInterface(void)
7598*53ee8cc1Swenshuai.xi {
7599*53ee8cc1Swenshuai.xi     return TRUE;
7600*53ee8cc1Swenshuai.xi }
7601*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetNalTblAddr(MS_U32 u32Id)7602*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetNalTblAddr(MS_U32 u32Id)
7603*53ee8cc1Swenshuai.xi {
7604*53ee8cc1Swenshuai.xi     MS_VIRT u32StAddr   = 0;
7605*53ee8cc1Swenshuai.xi     MS_U8  u8BitMiuSel  = 0;
7606*53ee8cc1Swenshuai.xi     MS_U8  u8CodeMiuSel = 0;
7607*53ee8cc1Swenshuai.xi     MS_U8  u8TmpMiuSel  = 0;
7608*53ee8cc1Swenshuai.xi     MS_U32 u32BitStartOffset;
7609*53ee8cc1Swenshuai.xi     MS_U32 u32CodeStartOffset;
7610*53ee8cc1Swenshuai.xi 
7611*53ee8cc1Swenshuai.xi #ifndef VDEC3
7612*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
7613*53ee8cc1Swenshuai.xi #endif
7614*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
7615*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
7616*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
7617*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
7618*53ee8cc1Swenshuai.xi 
7619*53ee8cc1Swenshuai.xi     _HAL_HVD_Entry();
7620*53ee8cc1Swenshuai.xi 
7621*53ee8cc1Swenshuai.xi     if (pCtrl == NULL)
7622*53ee8cc1Swenshuai.xi     {
7623*53ee8cc1Swenshuai.xi         _HAL_HVD_Return();
7624*53ee8cc1Swenshuai.xi     }
7625*53ee8cc1Swenshuai.xi 
7626*53ee8cc1Swenshuai.xi     MS_BOOL bNalTblAlreadySet = FALSE;
7627*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo taskInfo;
7628*53ee8cc1Swenshuai.xi     memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
7629*53ee8cc1Swenshuai.xi     HAL_HVD_EX_GetTaskInfo(u32Id, &taskInfo);
7630*53ee8cc1Swenshuai.xi 
7631*53ee8cc1Swenshuai.xi     bNalTblAlreadySet = HAL_VPU_EX_CheckBBUSetting(u32Id, pCtrl->u32BBUId, taskInfo.eDecType, VPU_BBU_NAL_TBL);
7632*53ee8cc1Swenshuai.xi 
7633*53ee8cc1Swenshuai.xi 
7634*53ee8cc1Swenshuai.xi 
7635*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8BitMiuSel, u32BitStartOffset, pCtrl->MemMap.u32BitstreamBufAddr);
7636*53ee8cc1Swenshuai.xi     _phy_to_miu_offset(u8CodeMiuSel, u32CodeStartOffset, pCtrl->MemMap.u32CodeBufAddr);
7637*53ee8cc1Swenshuai.xi 
7638*53ee8cc1Swenshuai.xi     if (u8BitMiuSel != u8CodeMiuSel)
7639*53ee8cc1Swenshuai.xi     {
7640*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr));
7641*53ee8cc1Swenshuai.xi     }
7642*53ee8cc1Swenshuai.xi     else
7643*53ee8cc1Swenshuai.xi     {
7644*53ee8cc1Swenshuai.xi         _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pCtrl->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU_DRAM_ST_ADDR));
7645*53ee8cc1Swenshuai.xi     }
7646*53ee8cc1Swenshuai.xi 
7647*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
7648*53ee8cc1Swenshuai.xi     {
7649*53ee8cc1Swenshuai.xi #ifdef VDEC3
7650*53ee8cc1Swenshuai.xi         if (!_HAL_EX_BBU_VP8_InUsed())
7651*53ee8cc1Swenshuai.xi #endif
7652*53ee8cc1Swenshuai.xi         {
7653*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
7654*53ee8cc1Swenshuai.xi 
7655*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS3, (MS_U16)(u32StAddr >> 3));
7656*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS3, (MS_U16)(u32StAddr >> 19));
7657*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS3, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
7658*53ee8cc1Swenshuai.xi 
7659*53ee8cc1Swenshuai.xi             u32StAddr += VP8_BBU_TBL_SIZE;
7660*53ee8cc1Swenshuai.xi 
7661*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS4, (MS_U16)(u32StAddr >> 3));
7662*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS4, (MS_U16)(u32StAddr >> 19));
7663*53ee8cc1Swenshuai.xi             _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS4, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
7664*53ee8cc1Swenshuai.xi         }
7665*53ee8cc1Swenshuai.xi 
7666*53ee8cc1Swenshuai.xi         _HAL_HVD_Return();
7667*53ee8cc1Swenshuai.xi     }
7668*53ee8cc1Swenshuai.xi 
7669*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("NAL start addr=%lx\n", (unsigned long)u32StAddr);
7670*53ee8cc1Swenshuai.xi 
7671*53ee8cc1Swenshuai.xi #ifdef VDEC3
7672*53ee8cc1Swenshuai.xi     if (!bNalTblAlreadySet)
7673*53ee8cc1Swenshuai.xi     {
7674*53ee8cc1Swenshuai.xi          _HVD_Write2Byte(_HVD_EX_Get_NAL_TBL_ST_ADDR_L(u32Id), (MS_U16) (u32StAddr >> 3));
7675*53ee8cc1Swenshuai.xi          _HVD_Write2Byte(_HVD_EX_Get_NAL_TBL_ST_ADDR_H(u32Id), (MS_U16) (u32StAddr >> 19));
7676*53ee8cc1Swenshuai.xi          // -1 is for NAL_TAB_LEN counts from zero.
7677*53ee8cc1Swenshuai.xi          _HVD_Write2Byte(_HVD_EX_Get_NAL_TAB_LEN(u32Id), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
7678*53ee8cc1Swenshuai.xi     }
7679*53ee8cc1Swenshuai.xi #else
7680*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
7681*53ee8cc1Swenshuai.xi     {
7682*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L(u32RB), (MS_U16) (u32StAddr >> 3));
7683*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H(u32RB), (MS_U16) (u32StAddr >> 19));
7684*53ee8cc1Swenshuai.xi         // -1 is for NAL_TAB_LEN counts from zero.
7685*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
7686*53ee8cc1Swenshuai.xi     }
7687*53ee8cc1Swenshuai.xi     else
7688*53ee8cc1Swenshuai.xi     {
7689*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16) (u32StAddr >> 3));
7690*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16) (u32StAddr >> 19));
7691*53ee8cc1Swenshuai.xi         // -1 is for NAL_TAB_LEN counts from zero.
7692*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
7693*53ee8cc1Swenshuai.xi     }
7694*53ee8cc1Swenshuai.xi #endif
7695*53ee8cc1Swenshuai.xi 
7696*53ee8cc1Swenshuai.xi 
7697*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
7698*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
7699*53ee8cc1Swenshuai.xi     {
7700*53ee8cc1Swenshuai.xi         /// Used sub stream to record sub view data.
7701*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pDrvCtrl_Sub = _HVD_EX_GetDrvCtrl((u32Id+0x00011000));
7702*53ee8cc1Swenshuai.xi         //printf("**************** Buffer setting for MVC dual-BBU *************\n");
7703*53ee8cc1Swenshuai.xi 
7704*53ee8cc1Swenshuai.xi         if (u8BitMiuSel != u8CodeMiuSel)
7705*53ee8cc1Swenshuai.xi         {
7706*53ee8cc1Swenshuai.xi             _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr + pDrvCtrl_Sub->u32BBUTblInBitstreamBufAddr));
7707*53ee8cc1Swenshuai.xi         }
7708*53ee8cc1Swenshuai.xi         else
7709*53ee8cc1Swenshuai.xi         {
7710*53ee8cc1Swenshuai.xi             _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, (pDrvCtrl_Sub->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU2_DRAM_ST_ADDR));
7711*53ee8cc1Swenshuai.xi         }
7712*53ee8cc1Swenshuai.xi 
7713*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[MVC] _HAL_HVD_SetBuffer2Addr: nal StAddr:%lx \n", (unsigned long) u32StAddr);
7714*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2(u32RB), (MS_U16)(u32StAddr >> 3));
7715*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2(u32RB), (MS_U16)(u32StAddr >> 19));
7716*53ee8cc1Swenshuai.xi         // -1 is for NAL_TAB_LEN counts from zero.
7717*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2(u32RB), (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum - 1));
7718*53ee8cc1Swenshuai.xi     }
7719*53ee8cc1Swenshuai.xi #endif
7720*53ee8cc1Swenshuai.xi 
7721*53ee8cc1Swenshuai.xi     if (!bNalTblAlreadySet)
7722*53ee8cc1Swenshuai.xi     {
7723*53ee8cc1Swenshuai.xi         HAL_VPU_EX_SetBBUSetting(u32Id, pCtrl->u32BBUId, taskInfo.eDecType, VPU_BBU_NAL_TBL);
7724*53ee8cc1Swenshuai.xi     }
7725*53ee8cc1Swenshuai.xi 
7726*53ee8cc1Swenshuai.xi     _HAL_HVD_Return();
7727*53ee8cc1Swenshuai.xi }
7728*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Is_RM_Supported(MS_U32 u32Id)7729*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_Is_RM_Supported(MS_U32 u32Id)
7730*53ee8cc1Swenshuai.xi {
7731*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
7732*53ee8cc1Swenshuai.xi 
7733*53ee8cc1Swenshuai.xi     if(pCtrl->InitParams.u16ChipECONum == 0)
7734*53ee8cc1Swenshuai.xi         return FALSE;
7735*53ee8cc1Swenshuai.xi     else
7736*53ee8cc1Swenshuai.xi         return TRUE;
7737*53ee8cc1Swenshuai.xi }
7738*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_BBU_Proc(MS_U32 u32streamIdx)7739*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_Proc(MS_U32 u32streamIdx)
7740*53ee8cc1Swenshuai.xi {
7741*53ee8cc1Swenshuai.xi 
7742*53ee8cc1Swenshuai.xi }
7743*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_BBU_StopProc(MS_U32 u32streamIdx)7744*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_StopProc(MS_U32 u32streamIdx)
7745*53ee8cc1Swenshuai.xi {
7746*53ee8cc1Swenshuai.xi 
7747*53ee8cc1Swenshuai.xi }
7748*53ee8cc1Swenshuai.xi #endif
7749