1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi
96*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
97*53ee8cc1Swenshuai.xi // Include Files
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi // Common Definition
100*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
101*53ee8cc1Swenshuai.xi #include <linux/string.h>
102*53ee8cc1Swenshuai.xi #else
103*53ee8cc1Swenshuai.xi #include <string.h>
104*53ee8cc1Swenshuai.xi #endif
105*53ee8cc1Swenshuai.xi
106*53ee8cc1Swenshuai.xi #if defined(REDLION_LINUX_KERNEL_ENVI)
107*53ee8cc1Swenshuai.xi #include "drvHVD_Common.h"
108*53ee8cc1Swenshuai.xi #else
109*53ee8cc1Swenshuai.xi #include "MsCommon.h"
110*53ee8cc1Swenshuai.xi #endif
111*53ee8cc1Swenshuai.xi
112*53ee8cc1Swenshuai.xi #include "MsOS.h"
113*53ee8cc1Swenshuai.xi #include "asmCPU.h"
114*53ee8cc1Swenshuai.xi
115*53ee8cc1Swenshuai.xi
116*53ee8cc1Swenshuai.xi #if (!defined(MSOS_TYPE_NUTTX) && !defined(MSOS_TYPE_OPTEE)) || defined(SUPPORT_X_MODEL_FEATURE)
117*53ee8cc1Swenshuai.xi
118*53ee8cc1Swenshuai.xi // Internal Definition
119*53ee8cc1Swenshuai.xi #include "regVPU_EX.h"
120*53ee8cc1Swenshuai.xi #include "halVPU_EX.h"
121*53ee8cc1Swenshuai.xi #include "halCHIP.h"
122*53ee8cc1Swenshuai.xi #include "drvSYS.h"
123*53ee8cc1Swenshuai.xi #if defined(VDEC3)
124*53ee8cc1Swenshuai.xi #include "../../../drv/hvd_v3/drvHVD_def.h"
125*53ee8cc1Swenshuai.xi #include "../hvd_v3/fwHVD_if.h"
126*53ee8cc1Swenshuai.xi #include "../mvd_v3/mvd4_interface.h"
127*53ee8cc1Swenshuai.xi #include "halHVD_EX.h"
128*53ee8cc1Swenshuai.xi #else
129*53ee8cc1Swenshuai.xi #include "../../../drv/hvd_v3/drvHVD_def.h"
130*53ee8cc1Swenshuai.xi #include "../hvd_v3/fwHVD_if.h"
131*53ee8cc1Swenshuai.xi #include "../mvd_v3/mvd4_interface.h"
132*53ee8cc1Swenshuai.xi #endif
133*53ee8cc1Swenshuai.xi #include "controller.h"
134*53ee8cc1Swenshuai.xi
135*53ee8cc1Swenshuai.xi #if (ENABLE_DECOMPRESS_FUNCTION == TRUE)
136*53ee8cc1Swenshuai.xi #include "ms_decompress.h"
137*53ee8cc1Swenshuai.xi #include "ms_decompress_priv.h"
138*53ee8cc1Swenshuai.xi #endif
139*53ee8cc1Swenshuai.xi #include "../../drv/mbx/apiMBX_St.h"
140*53ee8cc1Swenshuai.xi #include "../../drv/mbx/apiMBX.h"
141*53ee8cc1Swenshuai.xi
142*53ee8cc1Swenshuai.xi #if VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM
143*53ee8cc1Swenshuai.xi #include "drvSERFLASH.h"
144*53ee8cc1Swenshuai.xi #define HVD_FLASHcpy(DESTADDR, SRCADDR, LEN, Flag) MDrv_SERFLASH_CopyHnd((MS_PHY)(SRCADDR), (MS_PHY)(DESTADDR), (LEN), (Flag), SPIDMA_OPCFG_DEF)
145*53ee8cc1Swenshuai.xi #endif
146*53ee8cc1Swenshuai.xi
147*53ee8cc1Swenshuai.xi #ifdef MSOS_TYPE_LINUX_KERNEL
148*53ee8cc1Swenshuai.xi #define VPRINTF printk
149*53ee8cc1Swenshuai.xi #else
150*53ee8cc1Swenshuai.xi #ifndef ANDROID
151*53ee8cc1Swenshuai.xi #define VPRINTF printf
152*53ee8cc1Swenshuai.xi #else
153*53ee8cc1Swenshuai.xi #include <sys/mman.h>
154*53ee8cc1Swenshuai.xi #include <cutils/ashmem.h>
155*53ee8cc1Swenshuai.xi #include <cutils/log.h>
156*53ee8cc1Swenshuai.xi #define VPRINTF ALOGD
157*53ee8cc1Swenshuai.xi #endif
158*53ee8cc1Swenshuai.xi #endif
159*53ee8cc1Swenshuai.xi
160*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
161*53ee8cc1Swenshuai.xi #include "drvCLKM.h"
162*53ee8cc1Swenshuai.xi #endif
163*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
164*53ee8cc1Swenshuai.xi // Driver Compiler Options
165*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
166*53ee8cc1Swenshuai.xi
167*53ee8cc1Swenshuai.xi
168*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
169*53ee8cc1Swenshuai.xi // Local Defines
170*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
171*53ee8cc1Swenshuai.xi #define VPU_CTL_INTERFACE_VER 0x00000001 //the interface version of VPU driver
172*53ee8cc1Swenshuai.xi
173*53ee8cc1Swenshuai.xi #define VPU_MIU1BASE_ADDR 0x40000000UL //Notice: this define must be comfirm with designer
174*53ee8cc1Swenshuai.xi #ifdef VDEC3
175*53ee8cc1Swenshuai.xi #define MAX_EVD_BBU_COUNT 2 // This definition is chip-dependent.
176*53ee8cc1Swenshuai.xi #define MAX_HVD_BBU_COUNT 2 // The Chip after Monaco(included) have two EVD BBU, must check this definition when bring up
177*53ee8cc1Swenshuai.xi #define MAX_MVD_SLQ_COUNT 2
178*53ee8cc1Swenshuai.xi #define MAX_SUPPORT_DECODER_NUM 16
179*53ee8cc1Swenshuai.xi #else
180*53ee8cc1Swenshuai.xi #define MAX_SUPPORT_DECODER_NUM 2
181*53ee8cc1Swenshuai.xi #endif
182*53ee8cc1Swenshuai.xi typedef enum
183*53ee8cc1Swenshuai.xi {
184*53ee8cc1Swenshuai.xi E_VDEC_EX_REE_TO_TEE_MBX_MSG_NULL,
185*53ee8cc1Swenshuai.xi E_VDEC_EX_REE_TO_TEE_MBX_MSG_FW_LoadCode,
186*53ee8cc1Swenshuai.xi E_VDEC_EX_REE_TO_TEE_MBX_MSG_GETSHMBASEADDR,
187*53ee8cc1Swenshuai.xi } VDEC_REE_TO_TEE_MBX_MSG_TYPE;
188*53ee8cc1Swenshuai.xi
189*53ee8cc1Swenshuai.xi
190*53ee8cc1Swenshuai.xi typedef enum
191*53ee8cc1Swenshuai.xi {
192*53ee8cc1Swenshuai.xi E_VDEC_EX_TEE_TO_REE_MBX_MSG_NULL,
193*53ee8cc1Swenshuai.xi E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_INVALID,
194*53ee8cc1Swenshuai.xi E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_NO_TEE,
195*53ee8cc1Swenshuai.xi E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_SUCCESS,
196*53ee8cc1Swenshuai.xi E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_FAIL
197*53ee8cc1Swenshuai.xi } VDEC_TEE_TO_REE_MBX_ACK_TYPE;
198*53ee8cc1Swenshuai.xi
199*53ee8cc1Swenshuai.xi typedef enum
200*53ee8cc1Swenshuai.xi {
201*53ee8cc1Swenshuai.xi E_VPU_UART_CTRL_DISABLE = BIT(4),
202*53ee8cc1Swenshuai.xi E_VPU_UART_CTRL_ERR = BIT(0),
203*53ee8cc1Swenshuai.xi E_VPU_UART_CTRL_INFO = BIT(1),
204*53ee8cc1Swenshuai.xi E_VPU_UART_CTRL_DBG = BIT(2),
205*53ee8cc1Swenshuai.xi E_VPU_UART_CTRL_FW = BIT(3),
206*53ee8cc1Swenshuai.xi E_VPU_UART_CTRL_MUST = BIT(4),
207*53ee8cc1Swenshuai.xi E_VPU_UART_CTRL_TRACE = BIT(5),
208*53ee8cc1Swenshuai.xi } VPU_EX_UartCtrl;
209*53ee8cc1Swenshuai.xi
210*53ee8cc1Swenshuai.xi typedef struct
211*53ee8cc1Swenshuai.xi {
212*53ee8cc1Swenshuai.xi HAL_VPU_StreamId eStreamId;
213*53ee8cc1Swenshuai.xi VPU_EX_DecoderType eDecodertype;
214*53ee8cc1Swenshuai.xi } VPU_EX_Stream;
215*53ee8cc1Swenshuai.xi
216*53ee8cc1Swenshuai.xi typedef struct
217*53ee8cc1Swenshuai.xi {
218*53ee8cc1Swenshuai.xi MS_BOOL bSTCSetMode;
219*53ee8cc1Swenshuai.xi MS_U32 u32STCIndex;
220*53ee8cc1Swenshuai.xi } VPU_EX_STC;
221*53ee8cc1Swenshuai.xi
222*53ee8cc1Swenshuai.xi #define VPU_MSG_ERR(format, args...) \
223*53ee8cc1Swenshuai.xi do \
224*53ee8cc1Swenshuai.xi { \
225*53ee8cc1Swenshuai.xi if (u32VpuUartCtrl & E_VPU_UART_CTRL_ERR) \
226*53ee8cc1Swenshuai.xi { \
227*53ee8cc1Swenshuai.xi printf("[VPU][ERR]%s:", __FUNCTION__); \
228*53ee8cc1Swenshuai.xi printf(format, ##args); \
229*53ee8cc1Swenshuai.xi } \
230*53ee8cc1Swenshuai.xi } while (0)
231*53ee8cc1Swenshuai.xi
232*53ee8cc1Swenshuai.xi #define VPU_MSG_DBG(format, args...) \
233*53ee8cc1Swenshuai.xi do \
234*53ee8cc1Swenshuai.xi { \
235*53ee8cc1Swenshuai.xi if (u32VpuUartCtrl & E_VPU_UART_CTRL_DBG) \
236*53ee8cc1Swenshuai.xi { \
237*53ee8cc1Swenshuai.xi printf("[VPU][DBG]%s:", __FUNCTION__); \
238*53ee8cc1Swenshuai.xi printf(format, ##args); \
239*53ee8cc1Swenshuai.xi } \
240*53ee8cc1Swenshuai.xi } while (0)
241*53ee8cc1Swenshuai.xi
242*53ee8cc1Swenshuai.xi #define VPU_MSG_INFO(format, args...) \
243*53ee8cc1Swenshuai.xi do \
244*53ee8cc1Swenshuai.xi { \
245*53ee8cc1Swenshuai.xi if (u32VpuUartCtrl & E_VPU_UART_CTRL_INFO) \
246*53ee8cc1Swenshuai.xi { \
247*53ee8cc1Swenshuai.xi printf("[VPU][INF]%s:", __FUNCTION__); \
248*53ee8cc1Swenshuai.xi printf(format, ##args); \
249*53ee8cc1Swenshuai.xi } \
250*53ee8cc1Swenshuai.xi } while (0)
251*53ee8cc1Swenshuai.xi
252*53ee8cc1Swenshuai.xi //------------------------------ MIU SETTINGS ----------------------------------
253*53ee8cc1Swenshuai.xi #ifdef EVDR2
254*53ee8cc1Swenshuai.xi #define _MaskMiuReq_VPU_D_RW(m) _VPU_WriteRegBit(MIU0_REG_RQ0_MASK, m, BIT(6))
255*53ee8cc1Swenshuai.xi #define _MaskMiuReq_VPU_Q_RW(m) _VPU_WriteRegBit(MIU0_REG_RQ0_MASK, m, BIT(6))
256*53ee8cc1Swenshuai.xi #define _MaskMiuReq_VPU_I_R(m) _VPU_WriteRegBit(MIU0_REG_RQ0_MASK+1, m, BIT(0))
257*53ee8cc1Swenshuai.xi
258*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_VPU_D_RW(m) _VPU_WriteRegBit(MIU1_REG_RQ0_MASK, m, BIT(6))
259*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_VPU_Q_RW(m) _VPU_WriteRegBit(MIU1_REG_RQ0_MASK, m, BIT(6))
260*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_VPU_I_R(m) _VPU_WriteRegBit(MIU1_REG_RQ0_MASK+1, m, BIT(0))
261*53ee8cc1Swenshuai.xi
262*53ee8cc1Swenshuai.xi #define _MaskMiu2Req_VPU_D_RW(m) _VPU_WriteRegBit(MIU2_REG_RQ0_MASK, m, BIT(6))
263*53ee8cc1Swenshuai.xi #define _MaskMiu2Req_VPU_Q_RW(m) _VPU_WriteRegBit(MIU2_REG_RQ0_MASK, m, BIT(6))
264*53ee8cc1Swenshuai.xi #define _MaskMiu2Req_VPU_I_R(m) _VPU_WriteRegBit(MIU2_REG_RQ0_MASK+1, m, BIT(0))
265*53ee8cc1Swenshuai.xi
266*53ee8cc1Swenshuai.xi
267*53ee8cc1Swenshuai.xi #define VPU_D_RW_ON_MIU0 (((_VPU_ReadByte(MIU0_REG_SEL0) & BIT(6)) == 0) && ((_VPU_ReadByte(MIU2_REG_SEL0) & BIT(6)) == 0))
268*53ee8cc1Swenshuai.xi #define VPU_Q_RW_ON_MIU0 (((_VPU_ReadByte(MIU0_REG_SEL0) & BIT(6)) == 0) && ((_VPU_ReadByte(MIU2_REG_SEL0) & BIT(6)) == 0))
269*53ee8cc1Swenshuai.xi #define VPU_I_R_ON_MIU0 (((_VPU_ReadByte(MIU0_REG_SEL0+1) & BIT(0)) == 0) && ((_VPU_ReadByte(MIU2_REG_SEL0+1) & BIT(0)) == 0)) //g08
270*53ee8cc1Swenshuai.xi #define VPU_D_RW_ON_MIU1 (((_VPU_ReadByte(MIU0_REG_SEL0) & BIT(6)) == BIT(6)) && ((_VPU_ReadByte(MIU2_REG_SEL0) & BIT(6)) == 0))
271*53ee8cc1Swenshuai.xi #define VPU_Q_RW_ON_MIU1 (((_VPU_ReadByte(MIU0_REG_SEL0) & BIT(6)) == BIT(6)) && ((_VPU_ReadByte(MIU2_REG_SEL0) & BIT(6)) == 0))
272*53ee8cc1Swenshuai.xi #define VPU_I_R_ON_MIU1 (((_VPU_ReadByte(MIU0_REG_SEL0+1) & BIT(0)) == BIT(0)) && ((_VPU_ReadByte(MIU2_REG_SEL0+1) & BIT(0)) == 0)) //g08
273*53ee8cc1Swenshuai.xi #define VPU_D_RW_ON_MIU2 (((_VPU_ReadByte(MIU0_REG_SEL0) & BIT(6)) == 0) && ((_VPU_ReadByte(MIU2_REG_SEL0) & BIT(6)) == BIT(6)))
274*53ee8cc1Swenshuai.xi #define VPU_Q_RW_ON_MIU2 (((_VPU_ReadByte(MIU0_REG_SEL0) & BIT(6)) == 0) && ((_VPU_ReadByte(MIU2_REG_SEL0) & BIT(6)) == BIT(6)))
275*53ee8cc1Swenshuai.xi #define VPU_I_R_ON_MIU2 (((_VPU_ReadByte(MIU0_REG_SEL0+1) & BIT(0)) == 0) && ((_VPU_ReadByte(MIU2_REG_SEL0+1) & BIT(0)) == BIT(0))) //g08
276*53ee8cc1Swenshuai.xi #endif
277*53ee8cc1Swenshuai.xi
278*53ee8cc1Swenshuai.xi
279*53ee8cc1Swenshuai.xi
280*53ee8cc1Swenshuai.xi #define _VPU_MIU_SetReqMask(miu_clients, mask) \
281*53ee8cc1Swenshuai.xi do \
282*53ee8cc1Swenshuai.xi { \
283*53ee8cc1Swenshuai.xi if (miu_clients##_ON_MIU0 == 1) \
284*53ee8cc1Swenshuai.xi { \
285*53ee8cc1Swenshuai.xi _MaskMiuReq_##miu_clients(mask); \
286*53ee8cc1Swenshuai.xi } \
287*53ee8cc1Swenshuai.xi else \
288*53ee8cc1Swenshuai.xi { \
289*53ee8cc1Swenshuai.xi if (miu_clients##_ON_MIU1 == 1) \
290*53ee8cc1Swenshuai.xi { \
291*53ee8cc1Swenshuai.xi _MaskMiu1Req_##miu_clients(mask); \
292*53ee8cc1Swenshuai.xi } \
293*53ee8cc1Swenshuai.xi else if (miu_clients##_ON_MIU2 == 1) \
294*53ee8cc1Swenshuai.xi { \
295*53ee8cc1Swenshuai.xi _MaskMiu2Req_##miu_clients(mask); \
296*53ee8cc1Swenshuai.xi } \
297*53ee8cc1Swenshuai.xi } \
298*53ee8cc1Swenshuai.xi } while(0)
299*53ee8cc1Swenshuai.xi
300*53ee8cc1Swenshuai.xi
301*53ee8cc1Swenshuai.xi
302*53ee8cc1Swenshuai.xi
303*53ee8cc1Swenshuai.xi #if ENABLE_VPU_MUTEX_PROTECTION
304*53ee8cc1Swenshuai.xi MS_S32 s32VPUMutexID = -1;
305*53ee8cc1Swenshuai.xi MS_U8 _u8VPU_Mutex[] = { "VPU_Mutex" };
306*53ee8cc1Swenshuai.xi
307*53ee8cc1Swenshuai.xi #define _HAL_VPU_MutexCreate() \
308*53ee8cc1Swenshuai.xi if (s32VPUMutexID < 0) \
309*53ee8cc1Swenshuai.xi { \
310*53ee8cc1Swenshuai.xi s32VPUMutexID = MsOS_CreateMutex(E_MSOS_FIFO,(char*)_u8VPU_Mutex, MSOS_PROCESS_SHARED); \
311*53ee8cc1Swenshuai.xi }
312*53ee8cc1Swenshuai.xi
313*53ee8cc1Swenshuai.xi #define _HAL_VPU_MutexDelete() \
314*53ee8cc1Swenshuai.xi if (s32VPUMutexID >= 0) \
315*53ee8cc1Swenshuai.xi { \
316*53ee8cc1Swenshuai.xi MsOS_DeleteMutex(s32VPUMutexID); \
317*53ee8cc1Swenshuai.xi s32VPUMutexID = -1; \
318*53ee8cc1Swenshuai.xi }
319*53ee8cc1Swenshuai.xi
320*53ee8cc1Swenshuai.xi #define _HAL_VPU_Entry() \
321*53ee8cc1Swenshuai.xi if (s32VPUMutexID >= 0) \
322*53ee8cc1Swenshuai.xi { \
323*53ee8cc1Swenshuai.xi if (!MsOS_ObtainMutex(s32VPUMutexID, VPU_DEFAULT_MUTEX_TIMEOUT)) \
324*53ee8cc1Swenshuai.xi { \
325*53ee8cc1Swenshuai.xi printf("[HAL VPU][%06d] Mutex taking timeout\n", __LINE__); \
326*53ee8cc1Swenshuai.xi } \
327*53ee8cc1Swenshuai.xi }
328*53ee8cc1Swenshuai.xi
329*53ee8cc1Swenshuai.xi #define _HAL_VPU_Return(_ret) \
330*53ee8cc1Swenshuai.xi { \
331*53ee8cc1Swenshuai.xi if (s32VPUMutexID >= 0) \
332*53ee8cc1Swenshuai.xi { \
333*53ee8cc1Swenshuai.xi MsOS_ReleaseMutex(s32VPUMutexID); \
334*53ee8cc1Swenshuai.xi } \
335*53ee8cc1Swenshuai.xi return _ret; \
336*53ee8cc1Swenshuai.xi }
337*53ee8cc1Swenshuai.xi
338*53ee8cc1Swenshuai.xi #define _HAL_VPU_Release() \
339*53ee8cc1Swenshuai.xi { \
340*53ee8cc1Swenshuai.xi if (s32VPUMutexID >= 0) \
341*53ee8cc1Swenshuai.xi { \
342*53ee8cc1Swenshuai.xi MsOS_ReleaseMutex(s32VPUMutexID); \
343*53ee8cc1Swenshuai.xi } \
344*53ee8cc1Swenshuai.xi }
345*53ee8cc1Swenshuai.xi #else
346*53ee8cc1Swenshuai.xi #define _HAL_VPU_MutexCreate()
347*53ee8cc1Swenshuai.xi #define _HAL_VPU_MutexDelete()
348*53ee8cc1Swenshuai.xi #define _HAL_VPU_Entry()
349*53ee8cc1Swenshuai.xi #define _HAL_VPU_Return(_ret) {return _ret;}
350*53ee8cc1Swenshuai.xi #define _HAL_VPU_Release()
351*53ee8cc1Swenshuai.xi #endif
352*53ee8cc1Swenshuai.xi
353*53ee8cc1Swenshuai.xi #define VPU_FW_MEM_OFFSET 0x100000UL // 1M
354*53ee8cc1Swenshuai.xi #define VPU_CMD_TIMEOUT 1000 // 1 sec
355*53ee8cc1Swenshuai.xi
356*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
357*53ee8cc1Swenshuai.xi // Local Structures
358*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
359*53ee8cc1Swenshuai.xi typedef struct _VPU_HWInitFunc
360*53ee8cc1Swenshuai.xi {
361*53ee8cc1Swenshuai.xi MS_BOOL (*pfMVDHW_Init)(void);
362*53ee8cc1Swenshuai.xi MS_BOOL (*pfMVDHW_Deinit)(void);
363*53ee8cc1Swenshuai.xi MS_BOOL (*pfHVDHW_Init)(MS_U32 u32Arg);
364*53ee8cc1Swenshuai.xi MS_BOOL (*pfHVDHW_Deinit)(void);
365*53ee8cc1Swenshuai.xi } VPU_HWInitFunc;
366*53ee8cc1Swenshuai.xi
367*53ee8cc1Swenshuai.xi typedef struct
368*53ee8cc1Swenshuai.xi {
369*53ee8cc1Swenshuai.xi MS_U32 u32ApiHW_Version; //<Version of current structure>
370*53ee8cc1Swenshuai.xi MS_U16 u16ApiHW_Length; //<Length of this structure>
371*53ee8cc1Swenshuai.xi
372*53ee8cc1Swenshuai.xi MS_U8 u8Cap_Support_Decoder_Num;
373*53ee8cc1Swenshuai.xi
374*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_MPEG2;
375*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_H263;
376*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_MPEG4;
377*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_DIVX311;
378*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_DIVX412;
379*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_FLV;
380*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_VC1ADV;
381*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_VC1MAIN;
382*53ee8cc1Swenshuai.xi
383*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_RV8;
384*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_RV9;
385*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_H264;
386*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_AVS;
387*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_AVS_PLUS;
388*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_MJPEG;
389*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_MVC;
390*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_VP8;
391*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_VP9;
392*53ee8cc1Swenshuai.xi MS_BOOL bCap_Support_HEVC;
393*53ee8cc1Swenshuai.xi
394*53ee8cc1Swenshuai.xi /*New HW Cap and Feature add in struct at the end*/
395*53ee8cc1Swenshuai.xi }VDEC_HwCap;
396*53ee8cc1Swenshuai.xi
397*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
398*53ee8cc1Swenshuai.xi // Local Functions Prototype
399*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
400*53ee8cc1Swenshuai.xi static MS_BOOL _VPU_EX_LoadVLCTable(VPU_EX_VLCTblCfg *pVlcCfg, MS_U8 u8FwSrcType);
401*53ee8cc1Swenshuai.xi MS_U8 _VPU_EX_GetOffsetIdx(MS_U32 u32Id);
402*53ee8cc1Swenshuai.xi static HVD_User_Cmd _VPU_EX_MapCtrlCmd(VPU_EX_TaskInfo *pTaskInfo);
403*53ee8cc1Swenshuai.xi
404*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
405*53ee8cc1Swenshuai.xi // Global Variables
406*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
407*53ee8cc1Swenshuai.xi extern HVD_Return HAL_HVD_EX_SetCmd(MS_U32 u32Id, HVD_User_Cmd eUsrCmd, MS_U32 u32CmdArg);
408*53ee8cc1Swenshuai.xi extern MS_BOOL HAL_MVD_InitHW(VPU_EX_SourceType SourceType,VPU_EX_DecoderType eDecType);
409*53ee8cc1Swenshuai.xi extern MS_BOOL HAL_MVD_DeinitHW(VPU_EX_SourceType SourceType, VPU_EX_DecoderType eDecType);
410*53ee8cc1Swenshuai.xi extern MS_BOOL HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType);
411*53ee8cc1Swenshuai.xi extern MS_BOOL HAL_HVD_EX_DeinitHW(MS_U32 u32Id);
412*53ee8cc1Swenshuai.xi extern MS_BOOL HAL_EVD_EX_DeinitHW(MS_U32 u32Id);
413*53ee8cc1Swenshuai.xi extern MS_VIRT HAL_HVD_EX_GetShmAddr(MS_U32 u32Id);
414*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
415*53ee8cc1Swenshuai.xi extern MS_BOOL HAL_VP9_EX_DeinitHW(void);
416*53ee8cc1Swenshuai.xi #endif
417*53ee8cc1Swenshuai.xi #if defined (__aeon__)
418*53ee8cc1Swenshuai.xi static MS_VIRT u32VPURegOSBase = 0xA0000000UL;
419*53ee8cc1Swenshuai.xi #else
420*53ee8cc1Swenshuai.xi static MS_VIRT u32VPURegOSBase = 0xBF200000UL;
421*53ee8cc1Swenshuai.xi #endif
422*53ee8cc1Swenshuai.xi
423*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
424*53ee8cc1Swenshuai.xi // Local Variables
425*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
426*53ee8cc1Swenshuai.xi #if 0
427*53ee8cc1Swenshuai.xi
428*53ee8cc1Swenshuai.xi static MS_BOOL _bVPUPowered = FALSE;
429*53ee8cc1Swenshuai.xi static MS_BOOL _bVPURsted = FALSE;
430*53ee8cc1Swenshuai.xi static MS_BOOL _bVPUSingleMode = FALSE;
431*53ee8cc1Swenshuai.xi static VPU_EX_DecModCfg _stVPUDecMode;
432*53ee8cc1Swenshuai.xi
433*53ee8cc1Swenshuai.xi static MS_U8 u8TaskCnt = 0;
434*53ee8cc1Swenshuai.xi
435*53ee8cc1Swenshuai.xi static MS_U32 u32VpuUartCtrl = (E_VPU_UART_CTRL_ERR | E_VPU_UART_CTRL_MUST);
436*53ee8cc1Swenshuai.xi
437*53ee8cc1Swenshuai.xi //Notice: this function must be consistent with _VPU_EX_GetOffsetIdx()
438*53ee8cc1Swenshuai.xi static VPU_EX_Stream _stVPUStream[] =
439*53ee8cc1Swenshuai.xi {
440*53ee8cc1Swenshuai.xi {E_HAL_VPU_MAIN_STREAM0, E_VPU_EX_DECODER_NONE},
441*53ee8cc1Swenshuai.xi {E_HAL_VPU_SUB_STREAM0, E_VPU_EX_DECODER_NONE},
442*53ee8cc1Swenshuai.xi };
443*53ee8cc1Swenshuai.xi static VPU_HWInitFunc stHWInitFunc =
444*53ee8cc1Swenshuai.xi {
445*53ee8cc1Swenshuai.xi &HAL_MVD_InitHW,
446*53ee8cc1Swenshuai.xi &HAL_MVD_DeinitHW,
447*53ee8cc1Swenshuai.xi &HAL_HVD_EX_InitHW,
448*53ee8cc1Swenshuai.xi &HAL_HVD_EX_DeinitHW,
449*53ee8cc1Swenshuai.xi };
450*53ee8cc1Swenshuai.xi
451*53ee8cc1Swenshuai.xi #endif
452*53ee8cc1Swenshuai.xi
453*53ee8cc1Swenshuai.xi #if VPU_ENABLE_EMBEDDED_FW_BINARY
454*53ee8cc1Swenshuai.xi static const MS_U8 u8HVD_FW_Binary[] = {
455*53ee8cc1Swenshuai.xi #include "fwVPU.dat"
456*53ee8cc1Swenshuai.xi };
457*53ee8cc1Swenshuai.xi
458*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
459*53ee8cc1Swenshuai.xi static const MS_U8 u8HVD_VLC_Binary[] = {
460*53ee8cc1Swenshuai.xi #include "fwVPU_VLC.dat"
461*53ee8cc1Swenshuai.xi };
462*53ee8cc1Swenshuai.xi #endif
463*53ee8cc1Swenshuai.xi #endif
464*53ee8cc1Swenshuai.xi
465*53ee8cc1Swenshuai.xi
466*53ee8cc1Swenshuai.xi #ifdef VDEC3
467*53ee8cc1Swenshuai.xi typedef struct
468*53ee8cc1Swenshuai.xi {
469*53ee8cc1Swenshuai.xi MS_BOOL bTSP;
470*53ee8cc1Swenshuai.xi MS_U8 u8RegSetting; //NAL_TBL: BIT(0), ES_BUFFER: BIT(1)
471*53ee8cc1Swenshuai.xi MS_U32 u32Used;
472*53ee8cc1Swenshuai.xi } BBU_STATE;
473*53ee8cc1Swenshuai.xi
474*53ee8cc1Swenshuai.xi typedef struct
475*53ee8cc1Swenshuai.xi {
476*53ee8cc1Swenshuai.xi MS_BOOL bTSP;
477*53ee8cc1Swenshuai.xi MS_BOOL bUsedbyMVD;
478*53ee8cc1Swenshuai.xi MS_U32 u32Used;
479*53ee8cc1Swenshuai.xi } SLQ_STATE;
480*53ee8cc1Swenshuai.xi #endif
481*53ee8cc1Swenshuai.xi
482*53ee8cc1Swenshuai.xi typedef struct
483*53ee8cc1Swenshuai.xi {
484*53ee8cc1Swenshuai.xi MS_BOOL _bVPUPowered;
485*53ee8cc1Swenshuai.xi MS_BOOL _bVPURsted;
486*53ee8cc1Swenshuai.xi MS_BOOL _bVPUSingleMode;
487*53ee8cc1Swenshuai.xi VPU_EX_DecModCfg _stVPUDecMode;
488*53ee8cc1Swenshuai.xi MS_U8 u8TaskCnt;
489*53ee8cc1Swenshuai.xi //Notice: this function must be consistent with _VPU_EX_GetOffsetIdx()
490*53ee8cc1Swenshuai.xi #ifdef VDEC3
491*53ee8cc1Swenshuai.xi VPU_EX_Stream _stVPUStream[MAX_SUPPORT_DECODER_NUM];
492*53ee8cc1Swenshuai.xi #else
493*53ee8cc1Swenshuai.xi VPU_EX_Stream _stVPUStream[2];
494*53ee8cc1Swenshuai.xi #endif
495*53ee8cc1Swenshuai.xi
496*53ee8cc1Swenshuai.xi VPU_HWInitFunc stHWInitFunc;
497*53ee8cc1Swenshuai.xi
498*53ee8cc1Swenshuai.xi MS_BOOL bVpuExReloadFW;
499*53ee8cc1Swenshuai.xi MS_BOOL bVpuExLoadFWRlt;
500*53ee8cc1Swenshuai.xi MS_VIRT u32VPUSHMAddr; //PA
501*53ee8cc1Swenshuai.xi MS_BOOL bEnableVPUSecureMode;
502*53ee8cc1Swenshuai.xi
503*53ee8cc1Swenshuai.xi MS_VIRT u32FWShareInfoAddr[MAX_SUPPORT_DECODER_NUM];
504*53ee8cc1Swenshuai.xi MS_BOOL bEnableDymanicFBMode;
505*53ee8cc1Swenshuai.xi MS_PHY u32DynamicFBAddress;
506*53ee8cc1Swenshuai.xi MS_U32 u32DynamicFBSize;
507*53ee8cc1Swenshuai.xi #ifdef VDEC3
508*53ee8cc1Swenshuai.xi MS_VIRT u32FWCodeAddr;
509*53ee8cc1Swenshuai.xi MS_VIRT u32BitstreamAddress[MAX_SUPPORT_DECODER_NUM];
510*53ee8cc1Swenshuai.xi
511*53ee8cc1Swenshuai.xi BBU_STATE stHVD_BBU_STATE[MAX_HVD_BBU_COUNT];
512*53ee8cc1Swenshuai.xi BBU_STATE stEVD_BBU_STATE[MAX_EVD_BBU_COUNT];
513*53ee8cc1Swenshuai.xi SLQ_STATE stMVD_SLQ_STATE[MAX_MVD_SLQ_COUNT];
514*53ee8cc1Swenshuai.xi
515*53ee8cc1Swenshuai.xi MS_U8 u8HALId[MAX_SUPPORT_DECODER_NUM];
516*53ee8cc1Swenshuai.xi #endif
517*53ee8cc1Swenshuai.xi MS_U8 u8ForceRst;
518*53ee8cc1Swenshuai.xi VPU_EX_STC _stVPUSTCMode[MAX_SUPPORT_DECODER_NUM];
519*53ee8cc1Swenshuai.xi } VPU_Hal_CTX;
520*53ee8cc1Swenshuai.xi
521*53ee8cc1Swenshuai.xi //global variables
522*53ee8cc1Swenshuai.xi VPU_Hal_CTX* pVPUHalContext = NULL;
523*53ee8cc1Swenshuai.xi VPU_Hal_CTX gVPUHalContext;
524*53ee8cc1Swenshuai.xi MS_U32 u32VpuUartCtrl = (E_VPU_UART_CTRL_ERR | E_VPU_UART_CTRL_MUST);
525*53ee8cc1Swenshuai.xi MS_BOOL bVPUMbxInitFlag = 0;
526*53ee8cc1Swenshuai.xi MS_U8 u8VPUMbxMsgClass = 0;
527*53ee8cc1Swenshuai.xi MBX_Msg VPUReeToTeeMbxMsg;
528*53ee8cc1Swenshuai.xi MBX_Msg VPUTeeToReeMbxMsg;
529*53ee8cc1Swenshuai.xi
530*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
531*53ee8cc1Swenshuai.xi // Debug Functions
532*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
533*53ee8cc1Swenshuai.xi
534*53ee8cc1Swenshuai.xi
535*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
536*53ee8cc1Swenshuai.xi // Local Functions
537*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
538*53ee8cc1Swenshuai.xi
_VPU_EX_LoadVLCTable(VPU_EX_VLCTblCfg * pVlcCfg,MS_U8 u8FwSrcType)539*53ee8cc1Swenshuai.xi static MS_BOOL _VPU_EX_LoadVLCTable(VPU_EX_VLCTblCfg *pVlcCfg, MS_U8 u8FwSrcType)
540*53ee8cc1Swenshuai.xi {
541*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
542*53ee8cc1Swenshuai.xi if (E_HVD_FW_INPUT_SOURCE_FLASH == u8FwSrcType)
543*53ee8cc1Swenshuai.xi {
544*53ee8cc1Swenshuai.xi #if VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM
545*53ee8cc1Swenshuai.xi VPU_MSG_DBG("Load VLC outF2D: dest:0x%lx source:%lx size:%lx\n",
546*53ee8cc1Swenshuai.xi pVlcCfg->u32DstAddr, pVlcCfg->u32BinAddr, pVlcCfg->u32BinSize);
547*53ee8cc1Swenshuai.xi
548*53ee8cc1Swenshuai.xi if (pVlcCfg->u32BinSize)
549*53ee8cc1Swenshuai.xi {
550*53ee8cc1Swenshuai.xi SPIDMA_Dev cpyflag = E_SPIDMA_DEV_MIU1;
551*53ee8cc1Swenshuai.xi
552*53ee8cc1Swenshuai.xi MS_U32 u32Start;
553*53ee8cc1Swenshuai.xi MS_U32 u32StartOffset;
554*53ee8cc1Swenshuai.xi MS_U8 u8MiuSel;
555*53ee8cc1Swenshuai.xi
556*53ee8cc1Swenshuai.xi // Get MIU selection and offset from physical address = 0x30000000
557*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8MiuSel, u32StartOffset, pVlcCfg->u32FrameBufAddr);
558*53ee8cc1Swenshuai.xi
559*53ee8cc1Swenshuai.xi
560*53ee8cc1Swenshuai.xi if(u8MiuSel == E_CHIP_MIU_0)
561*53ee8cc1Swenshuai.xi cpyflag = E_SPIDMA_DEV_MIU0;
562*53ee8cc1Swenshuai.xi else if(u8MiuSel == E_CHIP_MIU_1)
563*53ee8cc1Swenshuai.xi cpyflag = E_SPIDMA_DEV_MIU1;
564*53ee8cc1Swenshuai.xi else if(u8MiuSel == E_CHIP_MIU_2)
565*53ee8cc1Swenshuai.xi cpyflag = E_SPIDMA_DEV_MIU2;
566*53ee8cc1Swenshuai.xi
567*53ee8cc1Swenshuai.xi if (!HVD_FLASHcpy(MsOS_VA2PA(pVlcCfg->u32DstAddr), MsOS_VA2PA(pVlcCfg->u32BinAddr), pVlcCfg->u32BinSize, cpyflag))
568*53ee8cc1Swenshuai.xi {
569*53ee8cc1Swenshuai.xi VPU_MSG_ERR("HVD_BDMAcpy VLC table Flash 2 DRAM failed: dest:0x%lx src:0x%lx size:0x%lx flag:%lu\n",
570*53ee8cc1Swenshuai.xi pVlcCfg->u32DstAddr, pVlcCfg->u32BinAddr, pVlcCfg->u32BinSize, (MS_U32) cpyflag);
571*53ee8cc1Swenshuai.xi
572*53ee8cc1Swenshuai.xi return FALSE;
573*53ee8cc1Swenshuai.xi }
574*53ee8cc1Swenshuai.xi }
575*53ee8cc1Swenshuai.xi else
576*53ee8cc1Swenshuai.xi {
577*53ee8cc1Swenshuai.xi VPU_MSG_ERR("During copy VLC from Flash to Dram, the source size of FW is zero\n");
578*53ee8cc1Swenshuai.xi return FALSE;
579*53ee8cc1Swenshuai.xi }
580*53ee8cc1Swenshuai.xi #else
581*53ee8cc1Swenshuai.xi VPU_MSG_ERR("driver not enable to use BDMA copy VLC from flash 2 sdram.\n");
582*53ee8cc1Swenshuai.xi return FALSE;
583*53ee8cc1Swenshuai.xi #endif
584*53ee8cc1Swenshuai.xi }
585*53ee8cc1Swenshuai.xi else
586*53ee8cc1Swenshuai.xi {
587*53ee8cc1Swenshuai.xi if (E_HVD_FW_INPUT_SOURCE_DRAM == u8FwSrcType)
588*53ee8cc1Swenshuai.xi {
589*53ee8cc1Swenshuai.xi if ((pVlcCfg->u32BinAddr != 0) && (pVlcCfg->u32BinSize != 0))
590*53ee8cc1Swenshuai.xi {
591*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Load VLC outD2D: dest:0x%lx source:%lx size:%lx\n",
592*53ee8cc1Swenshuai.xi (unsigned long)pVlcCfg->u32DstAddr, (unsigned long)pVlcCfg->u32BinAddr, (unsigned long)pVlcCfg->u32BinSize);
593*53ee8cc1Swenshuai.xi
594*53ee8cc1Swenshuai.xi #if HVD_ENABLE_BDMA_2_BITSTREAMBUF
595*53ee8cc1Swenshuai.xi BDMA_Result bdmaRlt;
596*53ee8cc1Swenshuai.xi MS_VIRT u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
597*53ee8cc1Swenshuai.xi
598*53ee8cc1Swenshuai.xi u32DstAdd = pVlcCfg->u32FrameBufAddr + pVlcCfg->u32VLCTableOffset;
599*53ee8cc1Swenshuai.xi u32SrcAdd = pVlcCfg->u32BinAddr;
600*53ee8cc1Swenshuai.xi u32tabsize = pVlcCfg->u32BinSize;
601*53ee8cc1Swenshuai.xi //bdmaRlt = MDrv_BDMA_MemCopy(u32SrcAdd, u32DstAdd, SLQ_TBL_SIZE);
602*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
603*53ee8cc1Swenshuai.xi bdmaRlt = HVD_dmacpy(u32DstAdd, u32SrcAdd, u32tabsize);
604*53ee8cc1Swenshuai.xi
605*53ee8cc1Swenshuai.xi if (E_BDMA_OK != bdmaRlt)
606*53ee8cc1Swenshuai.xi {
607*53ee8cc1Swenshuai.xi VPU_MSG_ERR("MDrv_BDMA_MemCopy fail in %s(), ret=%x!\n", __FUNCTION__, bdmaRlt);
608*53ee8cc1Swenshuai.xi }
609*53ee8cc1Swenshuai.xi #else
610*53ee8cc1Swenshuai.xi HVD_memcpy(pVlcCfg->u32DstAddr, pVlcCfg->u32BinAddr, pVlcCfg->u32BinSize);
611*53ee8cc1Swenshuai.xi #endif
612*53ee8cc1Swenshuai.xi }
613*53ee8cc1Swenshuai.xi else
614*53ee8cc1Swenshuai.xi {
615*53ee8cc1Swenshuai.xi VPU_MSG_ERR
616*53ee8cc1Swenshuai.xi ("During copy VLC from out Dram to Dram, the source size or virtual address of VLC is zero\n");
617*53ee8cc1Swenshuai.xi return FALSE;
618*53ee8cc1Swenshuai.xi }
619*53ee8cc1Swenshuai.xi }
620*53ee8cc1Swenshuai.xi else
621*53ee8cc1Swenshuai.xi {
622*53ee8cc1Swenshuai.xi #if VPU_ENABLE_EMBEDDED_FW_BINARY
623*53ee8cc1Swenshuai.xi #ifdef HVD_CACHE_TO_UNCACHE_CONVERT
624*53ee8cc1Swenshuai.xi MS_U8 *pu8HVD_VLC_Binary;
625*53ee8cc1Swenshuai.xi
626*53ee8cc1Swenshuai.xi pu8HVD_VLC_Binary = (MS_U8 *) ((MS_U32) u8HVD_VLC_Binary | 0xA0000000);
627*53ee8cc1Swenshuai.xi
628*53ee8cc1Swenshuai.xi VPU_MSG_DBG("Load VLC inD2D: dest:0x%lx source:%lx size:%lx\n",
629*53ee8cc1Swenshuai.xi pVlcCfg->u32FrameBufAddr + pVlcCfg->u32VLCTableOffset, ((MS_U32) pu8HVD_VLC_Binary),
630*53ee8cc1Swenshuai.xi (MS_U32) sizeof(u8HVD_VLC_Binary));
631*53ee8cc1Swenshuai.xi
632*53ee8cc1Swenshuai.xi HVD_memcpy((void *) (pVlcCfg->u32FrameBufAddr + pVlcCfg->u32VLCTableOffset),
633*53ee8cc1Swenshuai.xi (void *) ((MS_U32) pu8HVD_VLC_Binary), sizeof(u8HVD_VLC_Binary));
634*53ee8cc1Swenshuai.xi #else
635*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Load VLC inD2D: dest:0x%lx source:%lx size:%x\n",
636*53ee8cc1Swenshuai.xi (unsigned long)MsOS_VA2PA(pVlcCfg->u32DstAddr), (unsigned long)u8HVD_VLC_Binary,
637*53ee8cc1Swenshuai.xi (MS_U32) sizeof(u8HVD_VLC_Binary));
638*53ee8cc1Swenshuai.xi
639*53ee8cc1Swenshuai.xi HVD_memcpy(pVlcCfg->u32DstAddr, ((unsigned long)u8HVD_VLC_Binary), sizeof(u8HVD_VLC_Binary));
640*53ee8cc1Swenshuai.xi #endif
641*53ee8cc1Swenshuai.xi #else
642*53ee8cc1Swenshuai.xi VPU_MSG_ERR("driver not enable to use embedded VLC binary.\n");
643*53ee8cc1Swenshuai.xi return FALSE;
644*53ee8cc1Swenshuai.xi #endif
645*53ee8cc1Swenshuai.xi }
646*53ee8cc1Swenshuai.xi }
647*53ee8cc1Swenshuai.xi #endif
648*53ee8cc1Swenshuai.xi
649*53ee8cc1Swenshuai.xi return TRUE;
650*53ee8cc1Swenshuai.xi }
651*53ee8cc1Swenshuai.xi
652*53ee8cc1Swenshuai.xi //Notice: this function must be consistent with _stVPUStream[]
_VPU_EX_GetOffsetIdx(MS_U32 u32Id)653*53ee8cc1Swenshuai.xi MS_U8 _VPU_EX_GetOffsetIdx(MS_U32 u32Id)
654*53ee8cc1Swenshuai.xi {
655*53ee8cc1Swenshuai.xi MS_U8 u8OffsetIdx = 0;
656*53ee8cc1Swenshuai.xi MS_U8 u8VSidBaseMask = 0xF0;
657*53ee8cc1Swenshuai.xi HAL_VPU_StreamId eVSidBase = (HAL_VPU_StreamId)(u32Id & u8VSidBaseMask);
658*53ee8cc1Swenshuai.xi
659*53ee8cc1Swenshuai.xi switch (eVSidBase)
660*53ee8cc1Swenshuai.xi {
661*53ee8cc1Swenshuai.xi case E_HAL_VPU_MAIN_STREAM_BASE:
662*53ee8cc1Swenshuai.xi {
663*53ee8cc1Swenshuai.xi u8OffsetIdx = 0;
664*53ee8cc1Swenshuai.xi break;
665*53ee8cc1Swenshuai.xi }
666*53ee8cc1Swenshuai.xi case E_HAL_VPU_SUB_STREAM_BASE:
667*53ee8cc1Swenshuai.xi {
668*53ee8cc1Swenshuai.xi u8OffsetIdx = 1;
669*53ee8cc1Swenshuai.xi break;
670*53ee8cc1Swenshuai.xi }
671*53ee8cc1Swenshuai.xi case E_HAL_VPU_MVC_STREAM_BASE:
672*53ee8cc1Swenshuai.xi {
673*53ee8cc1Swenshuai.xi u8OffsetIdx = 0;
674*53ee8cc1Swenshuai.xi break;
675*53ee8cc1Swenshuai.xi }
676*53ee8cc1Swenshuai.xi #ifdef VDEC3
677*53ee8cc1Swenshuai.xi case E_HAL_VPU_N_STREAM_BASE:
678*53ee8cc1Swenshuai.xi {
679*53ee8cc1Swenshuai.xi u8OffsetIdx = u32Id & 0x0F;
680*53ee8cc1Swenshuai.xi break;
681*53ee8cc1Swenshuai.xi }
682*53ee8cc1Swenshuai.xi #endif
683*53ee8cc1Swenshuai.xi default:
684*53ee8cc1Swenshuai.xi {
685*53ee8cc1Swenshuai.xi u8OffsetIdx = 0;
686*53ee8cc1Swenshuai.xi break;
687*53ee8cc1Swenshuai.xi }
688*53ee8cc1Swenshuai.xi }
689*53ee8cc1Swenshuai.xi
690*53ee8cc1Swenshuai.xi /*
691*53ee8cc1Swenshuai.xi VPU_MSG_DBG("u32Id=0x%lx, eVSidBase=0x%x, u8OffsetIdx=0x%x\n",
692*53ee8cc1Swenshuai.xi u32Id, eVSidBase, u8OffsetIdx);
693*53ee8cc1Swenshuai.xi */
694*53ee8cc1Swenshuai.xi return u8OffsetIdx;
695*53ee8cc1Swenshuai.xi }
696*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetOffsetIdx(MS_U32 u32Id)697*53ee8cc1Swenshuai.xi MS_U8 HAL_VPU_EX_GetOffsetIdx(MS_U32 u32Id)
698*53ee8cc1Swenshuai.xi {
699*53ee8cc1Swenshuai.xi return _VPU_EX_GetOffsetIdx(u32Id);
700*53ee8cc1Swenshuai.xi }
701*53ee8cc1Swenshuai.xi
_VPU_EX_Context_Init(void)702*53ee8cc1Swenshuai.xi static void _VPU_EX_Context_Init(void)
703*53ee8cc1Swenshuai.xi {
704*53ee8cc1Swenshuai.xi #ifdef VDEC3
705*53ee8cc1Swenshuai.xi MS_U8 i;
706*53ee8cc1Swenshuai.xi
707*53ee8cc1Swenshuai.xi for (i = 0; i < MAX_SUPPORT_DECODER_NUM; i++)
708*53ee8cc1Swenshuai.xi {
709*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[i].eStreamId = E_HAL_VPU_N_STREAM0 + i;
710*53ee8cc1Swenshuai.xi pVPUHalContext->u32FWShareInfoAddr[i] = 0xFFFFFFFFUL;
711*53ee8cc1Swenshuai.xi }
712*53ee8cc1Swenshuai.xi
713*53ee8cc1Swenshuai.xi for (i = 0; i < MAX_HVD_BBU_COUNT; i++)
714*53ee8cc1Swenshuai.xi {
715*53ee8cc1Swenshuai.xi pVPUHalContext->stHVD_BBU_STATE[i].bTSP = FALSE;
716*53ee8cc1Swenshuai.xi pVPUHalContext->stHVD_BBU_STATE[i].u32Used = 0;
717*53ee8cc1Swenshuai.xi }
718*53ee8cc1Swenshuai.xi
719*53ee8cc1Swenshuai.xi for (i = 0; i < MAX_EVD_BBU_COUNT; i++)
720*53ee8cc1Swenshuai.xi {
721*53ee8cc1Swenshuai.xi pVPUHalContext->stEVD_BBU_STATE[i].bTSP = FALSE;
722*53ee8cc1Swenshuai.xi pVPUHalContext->stEVD_BBU_STATE[i].u32Used = 0;
723*53ee8cc1Swenshuai.xi }
724*53ee8cc1Swenshuai.xi
725*53ee8cc1Swenshuai.xi for (i = 0; i < MAX_MVD_SLQ_COUNT; i++)
726*53ee8cc1Swenshuai.xi {
727*53ee8cc1Swenshuai.xi pVPUHalContext->stMVD_SLQ_STATE[i].bTSP = FALSE;
728*53ee8cc1Swenshuai.xi pVPUHalContext->stMVD_SLQ_STATE[i].bUsedbyMVD= FALSE;
729*53ee8cc1Swenshuai.xi pVPUHalContext->stMVD_SLQ_STATE[i].u32Used = 0;
730*53ee8cc1Swenshuai.xi }
731*53ee8cc1Swenshuai.xi #else
732*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[0].eStreamId = E_HAL_VPU_MAIN_STREAM0;
733*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[1].eStreamId = E_HAL_VPU_SUB_STREAM0;
734*53ee8cc1Swenshuai.xi #endif
735*53ee8cc1Swenshuai.xi pVPUHalContext->bVpuExReloadFW = TRUE;
736*53ee8cc1Swenshuai.xi pVPUHalContext->u8ForceRst = 0;
737*53ee8cc1Swenshuai.xi
738*53ee8cc1Swenshuai.xi }
739*53ee8cc1Swenshuai.xi
HAL_VPU_EX_ForceSwRst(void)740*53ee8cc1Swenshuai.xi void HAL_VPU_EX_ForceSwRst(void)
741*53ee8cc1Swenshuai.xi {
742*53ee8cc1Swenshuai.xi pVPUHalContext->u8ForceRst = 1;
743*53ee8cc1Swenshuai.xi }
744*53ee8cc1Swenshuai.xi
_VPU_EX_MapCtrlCmd(VPU_EX_TaskInfo * pTaskInfo)745*53ee8cc1Swenshuai.xi static HVD_User_Cmd _VPU_EX_MapCtrlCmd(VPU_EX_TaskInfo *pTaskInfo)
746*53ee8cc1Swenshuai.xi {
747*53ee8cc1Swenshuai.xi HVD_User_Cmd eCmd = E_HVD_CMD_INVALID_CMD;
748*53ee8cc1Swenshuai.xi MS_U8 u8OffsetIdx = 0;
749*53ee8cc1Swenshuai.xi
750*53ee8cc1Swenshuai.xi if (NULL == pTaskInfo)
751*53ee8cc1Swenshuai.xi {
752*53ee8cc1Swenshuai.xi return eCmd;
753*53ee8cc1Swenshuai.xi }
754*53ee8cc1Swenshuai.xi
755*53ee8cc1Swenshuai.xi u8OffsetIdx = _VPU_EX_GetOffsetIdx(pTaskInfo->u32Id);
756*53ee8cc1Swenshuai.xi
757*53ee8cc1Swenshuai.xi VPU_MSG_INFO("input TaskInfo u32Id=0x%08x eVpuId=0x%x src=0x%x dec=0x%x\n",
758*53ee8cc1Swenshuai.xi pTaskInfo->u32Id, pTaskInfo->eVpuId, pTaskInfo->eSrcType, pTaskInfo->eDecType);
759*53ee8cc1Swenshuai.xi
760*53ee8cc1Swenshuai.xi #ifdef VDEC3
761*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_MVD == pTaskInfo->eDecType)
762*53ee8cc1Swenshuai.xi {
763*53ee8cc1Swenshuai.xi if (E_VPU_EX_INPUT_TSP == pTaskInfo->eSrcType)
764*53ee8cc1Swenshuai.xi {
765*53ee8cc1Swenshuai.xi eCmd = E_NST_CMD_TASK_MVD_TSP;
766*53ee8cc1Swenshuai.xi }
767*53ee8cc1Swenshuai.xi else if (E_VPU_EX_INPUT_FILE == pTaskInfo->eSrcType)
768*53ee8cc1Swenshuai.xi {
769*53ee8cc1Swenshuai.xi eCmd = E_NST_CMD_TASK_MVD_SLQ;
770*53ee8cc1Swenshuai.xi }
771*53ee8cc1Swenshuai.xi }
772*53ee8cc1Swenshuai.xi #else
773*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_MVD == pTaskInfo->eDecType)
774*53ee8cc1Swenshuai.xi {
775*53ee8cc1Swenshuai.xi if (E_VPU_EX_INPUT_TSP == pTaskInfo->eSrcType)
776*53ee8cc1Swenshuai.xi {
777*53ee8cc1Swenshuai.xi eCmd = (u8OffsetIdx == 0) ? E_DUAL_CMD_TASK0_MVD_TSP : E_DUAL_CMD_TASK1_MVD_TSP;
778*53ee8cc1Swenshuai.xi }
779*53ee8cc1Swenshuai.xi else if (E_VPU_EX_INPUT_FILE == pTaskInfo->eSrcType)
780*53ee8cc1Swenshuai.xi {
781*53ee8cc1Swenshuai.xi eCmd = (u8OffsetIdx == 0) ? E_DUAL_CMD_TASK0_MVD_SLQ : E_DUAL_CMD_TASK1_MVD_SLQ;
782*53ee8cc1Swenshuai.xi }
783*53ee8cc1Swenshuai.xi }
784*53ee8cc1Swenshuai.xi #endif
785*53ee8cc1Swenshuai.xi #ifdef VDEC3
786*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
787*53ee8cc1Swenshuai.xi else if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_G2VP9 == pTaskInfo->eDecType)
788*53ee8cc1Swenshuai.xi #else
789*53ee8cc1Swenshuai.xi else if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType)
790*53ee8cc1Swenshuai.xi #endif
791*53ee8cc1Swenshuai.xi {
792*53ee8cc1Swenshuai.xi if (E_VPU_EX_INPUT_TSP == pTaskInfo->eSrcType)
793*53ee8cc1Swenshuai.xi {
794*53ee8cc1Swenshuai.xi eCmd = E_NST_CMD_TASK_HVD_TSP;
795*53ee8cc1Swenshuai.xi }
796*53ee8cc1Swenshuai.xi else if (E_VPU_EX_INPUT_FILE == pTaskInfo->eSrcType)
797*53ee8cc1Swenshuai.xi {
798*53ee8cc1Swenshuai.xi eCmd = E_NST_CMD_TASK_HVD_BBU;
799*53ee8cc1Swenshuai.xi }
800*53ee8cc1Swenshuai.xi }
801*53ee8cc1Swenshuai.xi #else
802*53ee8cc1Swenshuai.xi else if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType)
803*53ee8cc1Swenshuai.xi {
804*53ee8cc1Swenshuai.xi if (E_VPU_EX_INPUT_TSP == pTaskInfo->eSrcType)
805*53ee8cc1Swenshuai.xi {
806*53ee8cc1Swenshuai.xi eCmd = (u8OffsetIdx == 0) ? E_DUAL_CMD_TASK0_HVD_TSP : E_DUAL_CMD_TASK1_HVD_TSP;
807*53ee8cc1Swenshuai.xi }
808*53ee8cc1Swenshuai.xi else if (E_VPU_EX_INPUT_FILE == pTaskInfo->eSrcType)
809*53ee8cc1Swenshuai.xi {
810*53ee8cc1Swenshuai.xi eCmd = (u8OffsetIdx == 0) ? E_DUAL_CMD_TASK0_HVD_BBU : E_DUAL_CMD_TASK1_HVD_BBU;
811*53ee8cc1Swenshuai.xi }
812*53ee8cc1Swenshuai.xi }
813*53ee8cc1Swenshuai.xi #endif
814*53ee8cc1Swenshuai.xi
815*53ee8cc1Swenshuai.xi VPU_MSG_INFO("output: eCmd=0x%x offsetIdx=0x%x\n", eCmd, u8OffsetIdx);
816*53ee8cc1Swenshuai.xi return eCmd;
817*53ee8cc1Swenshuai.xi }
818*53ee8cc1Swenshuai.xi
_VPU_EX_InitHW(VPU_EX_TaskInfo * pTaskInfo)819*53ee8cc1Swenshuai.xi static MS_BOOL _VPU_EX_InitHW(VPU_EX_TaskInfo *pTaskInfo)
820*53ee8cc1Swenshuai.xi {
821*53ee8cc1Swenshuai.xi if (!pTaskInfo)
822*53ee8cc1Swenshuai.xi {
823*53ee8cc1Swenshuai.xi VPU_MSG_ERR("null input\n");
824*53ee8cc1Swenshuai.xi return FALSE;
825*53ee8cc1Swenshuai.xi }
826*53ee8cc1Swenshuai.xi
827*53ee8cc1Swenshuai.xi //Check if we need to init MVD HW
828*53ee8cc1Swenshuai.xi if ((E_VPU_EX_INPUT_TSP == pTaskInfo->eSrcType) ||
829*53ee8cc1Swenshuai.xi (E_VPU_EX_DECODER_MVD == pTaskInfo->eDecType))
830*53ee8cc1Swenshuai.xi {
831*53ee8cc1Swenshuai.xi //Init HW
832*53ee8cc1Swenshuai.xi if (FALSE == HAL_VPU_EX_MVDInUsed())
833*53ee8cc1Swenshuai.xi {
834*53ee8cc1Swenshuai.xi if (TRUE != HAL_MVD_InitHW(pTaskInfo->eSrcType,pTaskInfo->eDecType))
835*53ee8cc1Swenshuai.xi {
836*53ee8cc1Swenshuai.xi VPU_MSG_ERR("(%d):HAL_MVD_InitHW failed\n", __LINE__);
837*53ee8cc1Swenshuai.xi return FALSE;
838*53ee8cc1Swenshuai.xi }
839*53ee8cc1Swenshuai.xi }
840*53ee8cc1Swenshuai.xi else
841*53ee8cc1Swenshuai.xi {
842*53ee8cc1Swenshuai.xi VPU_MSG_ERR("(%d): do nothing\n", __LINE__);
843*53ee8cc1Swenshuai.xi }
844*53ee8cc1Swenshuai.xi }
845*53ee8cc1Swenshuai.xi
846*53ee8cc1Swenshuai.xi //MVD use sub mvop
847*53ee8cc1Swenshuai.xi if((E_VPU_EX_DECODER_MVD == pTaskInfo->eDecType) &&
848*53ee8cc1Swenshuai.xi #ifdef VDEC3
849*53ee8cc1Swenshuai.xi (pTaskInfo->u8HalId == 1) )
850*53ee8cc1Swenshuai.xi #else
851*53ee8cc1Swenshuai.xi (E_HAL_VPU_SUB_STREAM0 == pTaskInfo->eVpuId))
852*53ee8cc1Swenshuai.xi #endif
853*53ee8cc1Swenshuai.xi {
854*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Force turn on HVD\n");
855*53ee8cc1Swenshuai.xi if(!HAL_VPU_EX_HVDInUsed())
856*53ee8cc1Swenshuai.xi {
857*53ee8cc1Swenshuai.xi if(E_VPU_DEC_MODE_DUAL_INDIE == pVPUHalContext->_stVPUDecMode.u8DecMod)
858*53ee8cc1Swenshuai.xi {
859*53ee8cc1Swenshuai.xi if (!HAL_HVD_EX_InitHW(pTaskInfo->u32Id,pTaskInfo->eDecType))
860*53ee8cc1Swenshuai.xi {
861*53ee8cc1Swenshuai.xi VPU_MSG_ERR("(%d):HAL_HVD_EX_InitHW failed\n", __LINE__);
862*53ee8cc1Swenshuai.xi return FALSE;
863*53ee8cc1Swenshuai.xi }
864*53ee8cc1Swenshuai.xi }
865*53ee8cc1Swenshuai.xi else
866*53ee8cc1Swenshuai.xi {
867*53ee8cc1Swenshuai.xi VPU_MSG_INFO("%s MVD 3DTV sub\n",__FUNCTION__);
868*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
869*53ee8cc1Swenshuai.xi HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_HVD, TRUE);
870*53ee8cc1Swenshuai.xi #else
871*53ee8cc1Swenshuai.xi HAL_HVD_EX_PowerCtrl(pTaskInfo->u32Id, TRUE);
872*53ee8cc1Swenshuai.xi #endif
873*53ee8cc1Swenshuai.xi }
874*53ee8cc1Swenshuai.xi }
875*53ee8cc1Swenshuai.xi else
876*53ee8cc1Swenshuai.xi {
877*53ee8cc1Swenshuai.xi VPU_MSG_ERR("(%d): do nothing, HVD already init\n", __LINE__);
878*53ee8cc1Swenshuai.xi }
879*53ee8cc1Swenshuai.xi }
880*53ee8cc1Swenshuai.xi
881*53ee8cc1Swenshuai.xi //Check if we need to init HVD HW
882*53ee8cc1Swenshuai.xi #ifdef VDEC3
883*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType)
884*53ee8cc1Swenshuai.xi #else
885*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType)
886*53ee8cc1Swenshuai.xi #endif
887*53ee8cc1Swenshuai.xi {
888*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_MVDInUsed())
889*53ee8cc1Swenshuai.xi {
890*53ee8cc1Swenshuai.xi if (!HAL_MVD_InitHW(pTaskInfo->eSrcType,pTaskInfo->eDecType))
891*53ee8cc1Swenshuai.xi {
892*53ee8cc1Swenshuai.xi VPU_MSG_ERR("(%d):HAL_MVD_InitHW failed\n", __LINE__);
893*53ee8cc1Swenshuai.xi return FALSE;
894*53ee8cc1Swenshuai.xi }
895*53ee8cc1Swenshuai.xi }
896*53ee8cc1Swenshuai.xi
897*53ee8cc1Swenshuai.xi if (!HAL_HVD_EX_InitHW(pTaskInfo->u32Id,pTaskInfo->eDecType))
898*53ee8cc1Swenshuai.xi {
899*53ee8cc1Swenshuai.xi VPU_MSG_ERR("(%d):HAL_HVD_EX_InitHW failed\n", __LINE__);
900*53ee8cc1Swenshuai.xi return FALSE;
901*53ee8cc1Swenshuai.xi }
902*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
903*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType)
904*53ee8cc1Swenshuai.xi {
905*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_CLKGEN1_RESERVERD0, SELECT_CLK_HVD_AEC_P_216, SELECT_CLK_HVD_AEC_P_MASK); //for VP9 dqmem
906*53ee8cc1Swenshuai.xi }
907*53ee8cc1Swenshuai.xi #endif
908*53ee8cc1Swenshuai.xi }
909*53ee8cc1Swenshuai.xi
910*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
911*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_G2VP9 == pTaskInfo->eDecType)
912*53ee8cc1Swenshuai.xi {
913*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_MVDInUsed())
914*53ee8cc1Swenshuai.xi {
915*53ee8cc1Swenshuai.xi if (!HAL_MVD_InitHW(pTaskInfo->eSrcType,pTaskInfo->eDecType))
916*53ee8cc1Swenshuai.xi {
917*53ee8cc1Swenshuai.xi VPU_MSG_ERR("(%d):HAL_MVD_InitHW failed\n", __LINE__);
918*53ee8cc1Swenshuai.xi return FALSE;
919*53ee8cc1Swenshuai.xi }
920*53ee8cc1Swenshuai.xi }
921*53ee8cc1Swenshuai.xi if (!HAL_HVD_EX_InitHW(pTaskInfo->u32Id,pTaskInfo->eDecType))
922*53ee8cc1Swenshuai.xi {
923*53ee8cc1Swenshuai.xi VPU_MSG_ERR("(%d):HAL_HVD_EX_InitHW failed for VP9\n", __LINE__);
924*53ee8cc1Swenshuai.xi return FALSE;
925*53ee8cc1Swenshuai.xi }
926*53ee8cc1Swenshuai.xi }
927*53ee8cc1Swenshuai.xi #endif
928*53ee8cc1Swenshuai.xi
929*53ee8cc1Swenshuai.xi return TRUE;
930*53ee8cc1Swenshuai.xi }
931*53ee8cc1Swenshuai.xi
_VPU_EX_InClock(MS_U32 u32type)932*53ee8cc1Swenshuai.xi static MS_U32 _VPU_EX_InClock(MS_U32 u32type)
933*53ee8cc1Swenshuai.xi {
934*53ee8cc1Swenshuai.xi switch (u32type)
935*53ee8cc1Swenshuai.xi {
936*53ee8cc1Swenshuai.xi case VPU_CLOCK_240MHZ:
937*53ee8cc1Swenshuai.xi return 240000000UL;
938*53ee8cc1Swenshuai.xi case VPU_CLOCK_216MHZ:
939*53ee8cc1Swenshuai.xi return 216000000UL;
940*53ee8cc1Swenshuai.xi case VPU_CLOCK_192MHZ:
941*53ee8cc1Swenshuai.xi return 192000000UL;
942*53ee8cc1Swenshuai.xi case VPU_CLOCK_12MHZ:
943*53ee8cc1Swenshuai.xi return 12000000UL;
944*53ee8cc1Swenshuai.xi case VPU_CLOCK_320MHZ:
945*53ee8cc1Swenshuai.xi return 320000000UL;
946*53ee8cc1Swenshuai.xi case VPU_CLOCK_288MHZ:
947*53ee8cc1Swenshuai.xi return 288000000UL;
948*53ee8cc1Swenshuai.xi case VPU_CLOCK_432MHZ:
949*53ee8cc1Swenshuai.xi return 432000000UL;
950*53ee8cc1Swenshuai.xi default:
951*53ee8cc1Swenshuai.xi return 384000000UL;
952*53ee8cc1Swenshuai.xi }
953*53ee8cc1Swenshuai.xi }
954*53ee8cc1Swenshuai.xi
955*53ee8cc1Swenshuai.xi
956*53ee8cc1Swenshuai.xi #if defined(MSOS_TYPE_LINUX) || defined(MSOS_TYPE_LINUX_KERNEL)
957*53ee8cc1Swenshuai.xi //For REE
HAL_VPU_EX_REE_RegisterMBX(void)958*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_REE_RegisterMBX(void)
959*53ee8cc1Swenshuai.xi {
960*53ee8cc1Swenshuai.xi //#ifndef MSOS_TYPE_LINUX_KERNEL
961*53ee8cc1Swenshuai.xi #if 1
962*53ee8cc1Swenshuai.xi MS_U8 ClassNum = 0;
963*53ee8cc1Swenshuai.xi MBX_Result result;
964*53ee8cc1Swenshuai.xi
965*53ee8cc1Swenshuai.xi #if 0
966*53ee8cc1Swenshuai.xi if (bVPUMbxInitFlag == TRUE)
967*53ee8cc1Swenshuai.xi {
968*53ee8cc1Swenshuai.xi return TRUE;
969*53ee8cc1Swenshuai.xi }
970*53ee8cc1Swenshuai.xi #endif
971*53ee8cc1Swenshuai.xi
972*53ee8cc1Swenshuai.xi if (E_MBX_SUCCESS != MApi_MBX_Init(E_MBX_CPU_MIPS,E_MBX_ROLE_HK,1000))
973*53ee8cc1Swenshuai.xi {
974*53ee8cc1Swenshuai.xi VPU_MSG_ERR("VDEC_TEE MApi_MBX_Init fail\n");
975*53ee8cc1Swenshuai.xi return FALSE;
976*53ee8cc1Swenshuai.xi }
977*53ee8cc1Swenshuai.xi else
978*53ee8cc1Swenshuai.xi {
979*53ee8cc1Swenshuai.xi MApi_MBX_Enable(TRUE);
980*53ee8cc1Swenshuai.xi }
981*53ee8cc1Swenshuai.xi
982*53ee8cc1Swenshuai.xi result = MApi_MBX_QueryDynamicClass(E_MBX_CPU_MIPS_VPE1, "VDEC_TEE", (MS_U8 *)&ClassNum);
983*53ee8cc1Swenshuai.xi
984*53ee8cc1Swenshuai.xi if (E_MBX_SUCCESS != result)
985*53ee8cc1Swenshuai.xi {
986*53ee8cc1Swenshuai.xi VPU_MSG_ERR("VDEC_TEE MApi_MBX_QueryDynamicClass fail,result %d\n",(unsigned int)result);
987*53ee8cc1Swenshuai.xi return FALSE;
988*53ee8cc1Swenshuai.xi }
989*53ee8cc1Swenshuai.xi
990*53ee8cc1Swenshuai.xi result = MApi_MBX_RegisterMSG(ClassNum, 10);
991*53ee8cc1Swenshuai.xi
992*53ee8cc1Swenshuai.xi if (( E_MBX_SUCCESS != result) && ( E_MBX_ERR_SLOT_AREADY_OPENNED != result ))
993*53ee8cc1Swenshuai.xi {
994*53ee8cc1Swenshuai.xi VPU_MSG_ERR("%s fail\n",__FUNCTION__);
995*53ee8cc1Swenshuai.xi return FALSE;
996*53ee8cc1Swenshuai.xi }
997*53ee8cc1Swenshuai.xi else
998*53ee8cc1Swenshuai.xi {
999*53ee8cc1Swenshuai.xi bVPUMbxInitFlag = TRUE;
1000*53ee8cc1Swenshuai.xi u8VPUMbxMsgClass = ClassNum;
1001*53ee8cc1Swenshuai.xi return TRUE;
1002*53ee8cc1Swenshuai.xi }
1003*53ee8cc1Swenshuai.xi #else
1004*53ee8cc1Swenshuai.xi return FALSE;
1005*53ee8cc1Swenshuai.xi #endif
1006*53ee8cc1Swenshuai.xi }
1007*53ee8cc1Swenshuai.xi
1008*53ee8cc1Swenshuai.xi //#ifdef MBX_2K
1009*53ee8cc1Swenshuai.xi #if 1
_VPU_EX_REE_SendMBXMsg(VDEC_REE_TO_TEE_MBX_MSG_TYPE msg_type)1010*53ee8cc1Swenshuai.xi VDEC_TEE_TO_REE_MBX_ACK_TYPE _VPU_EX_REE_SendMBXMsg(VDEC_REE_TO_TEE_MBX_MSG_TYPE msg_type)
1011*53ee8cc1Swenshuai.xi {
1012*53ee8cc1Swenshuai.xi MBX_Result result;
1013*53ee8cc1Swenshuai.xi VDEC_TEE_TO_REE_MBX_ACK_TYPE u8Index;
1014*53ee8cc1Swenshuai.xi
1015*53ee8cc1Swenshuai.xi if (pVPUHalContext->bEnableVPUSecureMode == FALSE)
1016*53ee8cc1Swenshuai.xi {
1017*53ee8cc1Swenshuai.xi return E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_NO_TEE;
1018*53ee8cc1Swenshuai.xi }
1019*53ee8cc1Swenshuai.xi
1020*53ee8cc1Swenshuai.xi if (bVPUMbxInitFlag == FALSE)
1021*53ee8cc1Swenshuai.xi {
1022*53ee8cc1Swenshuai.xi return E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_INVALID;
1023*53ee8cc1Swenshuai.xi }
1024*53ee8cc1Swenshuai.xi
1025*53ee8cc1Swenshuai.xi VPUReeToTeeMbxMsg.eRoleID = E_MBX_CPU_MIPS_VPE1;
1026*53ee8cc1Swenshuai.xi VPUReeToTeeMbxMsg.u8Ctrl = 0;
1027*53ee8cc1Swenshuai.xi VPUReeToTeeMbxMsg.eMsgType = E_MBX_MSG_TYPE_INSTANT;
1028*53ee8cc1Swenshuai.xi VPUReeToTeeMbxMsg.u8MsgClass = u8VPUMbxMsgClass;
1029*53ee8cc1Swenshuai.xi VPUReeToTeeMbxMsg.u8Index = msg_type;
1030*53ee8cc1Swenshuai.xi
1031*53ee8cc1Swenshuai.xi result = MApi_MBX_SendMsg(&VPUReeToTeeMbxMsg);
1032*53ee8cc1Swenshuai.xi if (E_MBX_SUCCESS != result)
1033*53ee8cc1Swenshuai.xi {
1034*53ee8cc1Swenshuai.xi printf("VDEC_TEE Send MBX fail,result %d\n",(unsigned int)result);
1035*53ee8cc1Swenshuai.xi return E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_FAIL;
1036*53ee8cc1Swenshuai.xi }
1037*53ee8cc1Swenshuai.xi
1038*53ee8cc1Swenshuai.xi // Receive Reply ACK from TEE side.
1039*53ee8cc1Swenshuai.xi memset(&VPUTeeToReeMbxMsg, 0, sizeof(MBX_Msg));
1040*53ee8cc1Swenshuai.xi
1041*53ee8cc1Swenshuai.xi VPUTeeToReeMbxMsg.u8MsgClass = u8VPUMbxMsgClass;
1042*53ee8cc1Swenshuai.xi
1043*53ee8cc1Swenshuai.xi #if 0 // marked temperarily, wait kernel team to fix MApi_MBX_RecvMsg.
1044*53ee8cc1Swenshuai.xi if(E_MBX_SUCCESS != MApi_MBX_RecvMsg(TEE_MBX_MSG_CLASS, &(TEE_TO_REE_MBX_MSG), 20, MBX_CHECK_INSTANT_MSG))
1045*53ee8cc1Swenshuai.xi {
1046*53ee8cc1Swenshuai.xi VPU_MSG_ERR("VDEC get Secure world ACK fail\n");
1047*53ee8cc1Swenshuai.xi return E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_FAIL;
1048*53ee8cc1Swenshuai.xi }
1049*53ee8cc1Swenshuai.xi else
1050*53ee8cc1Swenshuai.xi #else
1051*53ee8cc1Swenshuai.xi do
1052*53ee8cc1Swenshuai.xi {
1053*53ee8cc1Swenshuai.xi result = MApi_MBX_RecvMsg(u8VPUMbxMsgClass, &VPUTeeToReeMbxMsg, 2000, MBX_CHECK_INSTANT_MSG);
1054*53ee8cc1Swenshuai.xi } while(E_MBX_SUCCESS != result);
1055*53ee8cc1Swenshuai.xi #endif
1056*53ee8cc1Swenshuai.xi {
1057*53ee8cc1Swenshuai.xi u8Index = VPUTeeToReeMbxMsg.u8Index;
1058*53ee8cc1Swenshuai.xi VPU_MSG_DBG("VDEC get ACK cmd:%x\n", u8Index);
1059*53ee8cc1Swenshuai.xi
1060*53ee8cc1Swenshuai.xi if (E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_FAIL == u8Index)
1061*53ee8cc1Swenshuai.xi {
1062*53ee8cc1Swenshuai.xi return E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_FAIL;
1063*53ee8cc1Swenshuai.xi }
1064*53ee8cc1Swenshuai.xi }
1065*53ee8cc1Swenshuai.xi
1066*53ee8cc1Swenshuai.xi return E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_SUCCESS;
1067*53ee8cc1Swenshuai.xi }
1068*53ee8cc1Swenshuai.xi #endif
1069*53ee8cc1Swenshuai.xi
HAL_VPU_EX_REE_SetSHMBaseAddr(MS_U32 U32Type,MS_PHY u32SHMAddr,MS_PHY u32SHMSize,MS_PHY u32MIU1Addr)1070*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_REE_SetSHMBaseAddr(MS_U32 U32Type,MS_PHY u32SHMAddr,MS_PHY u32SHMSize,MS_PHY u32MIU1Addr)
1071*53ee8cc1Swenshuai.xi {
1072*53ee8cc1Swenshuai.xi if(U32Type == SYS_TEEINFO_OSTYPE_NUTTX)
1073*53ee8cc1Swenshuai.xi {
1074*53ee8cc1Swenshuai.xi if(_VPU_EX_REE_SendMBXMsg(E_VDEC_EX_REE_TO_TEE_MBX_MSG_GETSHMBASEADDR) != E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_SUCCESS)
1075*53ee8cc1Swenshuai.xi {
1076*53ee8cc1Swenshuai.xi VPU_MSG_ERR("[Error] VDEC load code in Secure world fail!\n");
1077*53ee8cc1Swenshuai.xi return FALSE;
1078*53ee8cc1Swenshuai.xi }
1079*53ee8cc1Swenshuai.xi else
1080*53ee8cc1Swenshuai.xi {
1081*53ee8cc1Swenshuai.xi MS_VIRT u32VPUSHMoffset = (VPUTeeToReeMbxMsg.u8Parameters[0]&0xff) |
1082*53ee8cc1Swenshuai.xi ((VPUTeeToReeMbxMsg.u8Parameters[1]<<8)&0xff00)|
1083*53ee8cc1Swenshuai.xi ((VPUTeeToReeMbxMsg.u8Parameters[2]<<16)&0xff0000)|
1084*53ee8cc1Swenshuai.xi ((VPUTeeToReeMbxMsg.u8Parameters[3]<<24)&0xff000000);
1085*53ee8cc1Swenshuai.xi MS_U32 u32VPUSHMsize = (VPUTeeToReeMbxMsg.u8Parameters[4]&0xff) |
1086*53ee8cc1Swenshuai.xi ((VPUTeeToReeMbxMsg.u8Parameters[5]<<8)&0xff00)|
1087*53ee8cc1Swenshuai.xi ((VPUTeeToReeMbxMsg.u8Parameters[6]<<16)&0xff0000)|
1088*53ee8cc1Swenshuai.xi ((VPUTeeToReeMbxMsg.u8Parameters[7]<<24)&0xff000000);
1089*53ee8cc1Swenshuai.xi
1090*53ee8cc1Swenshuai.xi VPU_MSG_INFO("u32VPUSHMoffset %lx,u32VPUSHMsize %x,miu %d\n",(unsigned long)u32VPUSHMoffset,(unsigned int)u32VPUSHMsize,VPUTeeToReeMbxMsg.u8Parameters[8]);
1091*53ee8cc1Swenshuai.xi
1092*53ee8cc1Swenshuai.xi
1093*53ee8cc1Swenshuai.xi MS_U32 u32Start;
1094*53ee8cc1Swenshuai.xi
1095*53ee8cc1Swenshuai.xi if(VPUTeeToReeMbxMsg.u8Parameters[8] == 1)
1096*53ee8cc1Swenshuai.xi {
1097*53ee8cc1Swenshuai.xi _miu_offset_to_phy(E_CHIP_MIU_1, u32VPUSHMoffset, u32Start);
1098*53ee8cc1Swenshuai.xi pVPUHalContext->u32VPUSHMAddr = u32Start;
1099*53ee8cc1Swenshuai.xi }
1100*53ee8cc1Swenshuai.xi else if(VPUTeeToReeMbxMsg.u8Parameters[8] == 2)
1101*53ee8cc1Swenshuai.xi {
1102*53ee8cc1Swenshuai.xi _miu_offset_to_phy(E_CHIP_MIU_2, u32VPUSHMoffset, u32Start);
1103*53ee8cc1Swenshuai.xi pVPUHalContext->u32VPUSHMAddr = u32Start;
1104*53ee8cc1Swenshuai.xi
1105*53ee8cc1Swenshuai.xi }
1106*53ee8cc1Swenshuai.xi else // == 0
1107*53ee8cc1Swenshuai.xi {
1108*53ee8cc1Swenshuai.xi pVPUHalContext->u32VPUSHMAddr = u32VPUSHMoffset;
1109*53ee8cc1Swenshuai.xi }
1110*53ee8cc1Swenshuai.xi }
1111*53ee8cc1Swenshuai.xi }
1112*53ee8cc1Swenshuai.xi else if(U32Type == SYS_TEEINFO_OSTYPE_OPTEE)
1113*53ee8cc1Swenshuai.xi {
1114*53ee8cc1Swenshuai.xi MS_U32 u32Offset;
1115*53ee8cc1Swenshuai.xi if((u32SHMAddr >= u32MIU1Addr) && (u32MIU1Addr!=0))
1116*53ee8cc1Swenshuai.xi {
1117*53ee8cc1Swenshuai.xi u32Offset = u32SHMAddr-u32MIU1Addr;
1118*53ee8cc1Swenshuai.xi _miu_offset_to_phy(E_CHIP_MIU_1, u32Offset, pVPUHalContext->u32VPUSHMAddr);
1119*53ee8cc1Swenshuai.xi }
1120*53ee8cc1Swenshuai.xi else
1121*53ee8cc1Swenshuai.xi {
1122*53ee8cc1Swenshuai.xi pVPUHalContext->u32VPUSHMAddr = u32SHMAddr;
1123*53ee8cc1Swenshuai.xi }
1124*53ee8cc1Swenshuai.xi }
1125*53ee8cc1Swenshuai.xi return TRUE;
1126*53ee8cc1Swenshuai.xi }
1127*53ee8cc1Swenshuai.xi
HAL_VPU_Set_MBX_param(MS_U8 u8APIMbxMsgClass)1128*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_Set_MBX_param(MS_U8 u8APIMbxMsgClass)
1129*53ee8cc1Swenshuai.xi {
1130*53ee8cc1Swenshuai.xi bVPUMbxInitFlag = TRUE;
1131*53ee8cc1Swenshuai.xi u8VPUMbxMsgClass = u8APIMbxMsgClass;
1132*53ee8cc1Swenshuai.xi return TRUE;
1133*53ee8cc1Swenshuai.xi }
1134*53ee8cc1Swenshuai.xi
1135*53ee8cc1Swenshuai.xi #endif
1136*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetFWReload(void)1137*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_GetFWReload(void)
1138*53ee8cc1Swenshuai.xi {
1139*53ee8cc1Swenshuai.xi return pVPUHalContext->bVpuExReloadFW;
1140*53ee8cc1Swenshuai.xi }
1141*53ee8cc1Swenshuai.xi
_VPU_EX_IsNeedDecompress(MS_VIRT u32SrcAddr)1142*53ee8cc1Swenshuai.xi static MS_BOOL _VPU_EX_IsNeedDecompress(MS_VIRT u32SrcAddr)
1143*53ee8cc1Swenshuai.xi {
1144*53ee8cc1Swenshuai.xi if(*((MS_U8*)(u32SrcAddr))=='V' && *((MS_U8*)(u32SrcAddr+1))=='D'
1145*53ee8cc1Swenshuai.xi && *((MS_U8*)(u32SrcAddr+2))=='E' && *((MS_U8*)(u32SrcAddr+3))=='C'
1146*53ee8cc1Swenshuai.xi && *((MS_U8*)(u32SrcAddr+4))=='3' && *((MS_U8*)(u32SrcAddr+5))=='1'
1147*53ee8cc1Swenshuai.xi && *((MS_U8*)(u32SrcAddr+0xe8))=='V' && *((MS_U8*)(u32SrcAddr+0xe9))=='D'
1148*53ee8cc1Swenshuai.xi && *((MS_U8*)(u32SrcAddr+0xea))=='E' && *((MS_U8*)(u32SrcAddr+0xeb))=='C'
1149*53ee8cc1Swenshuai.xi && *((MS_U8*)(u32SrcAddr+0xec))=='3' && *((MS_U8*)(u32SrcAddr+0xed))=='0'
1150*53ee8cc1Swenshuai.xi )
1151*53ee8cc1Swenshuai.xi {
1152*53ee8cc1Swenshuai.xi return FALSE;
1153*53ee8cc1Swenshuai.xi }
1154*53ee8cc1Swenshuai.xi else
1155*53ee8cc1Swenshuai.xi {
1156*53ee8cc1Swenshuai.xi return TRUE;
1157*53ee8cc1Swenshuai.xi }
1158*53ee8cc1Swenshuai.xi }
1159*53ee8cc1Swenshuai.xi
_VPU_EX_InitAll(VPU_EX_NDecInitPara * pInitPara)1160*53ee8cc1Swenshuai.xi static MS_BOOL _VPU_EX_InitAll(VPU_EX_NDecInitPara *pInitPara)
1161*53ee8cc1Swenshuai.xi {
1162*53ee8cc1Swenshuai.xi MS_PHY u32fwPA = NULL; //physical address
1163*53ee8cc1Swenshuai.xi VPU_EX_ClockSpeed eClkSpeed = E_VPU_EX_CLOCK_432MHZ;
1164*53ee8cc1Swenshuai.xi
1165*53ee8cc1Swenshuai.xi if (TRUE == HAL_VPU_EX_IsPowered())
1166*53ee8cc1Swenshuai.xi {
1167*53ee8cc1Swenshuai.xi VPU_MSG_DBG("IsPowered\n");
1168*53ee8cc1Swenshuai.xi return TRUE;
1169*53ee8cc1Swenshuai.xi }
1170*53ee8cc1Swenshuai.xi else
1171*53ee8cc1Swenshuai.xi {
1172*53ee8cc1Swenshuai.xi //VPU hold
1173*53ee8cc1Swenshuai.xi HAL_VPU_EX_SwRst(FALSE);
1174*53ee8cc1Swenshuai.xi
1175*53ee8cc1Swenshuai.xi //VPU clock on
1176*53ee8cc1Swenshuai.xi VPU_EX_InitParam VPUInitParams = {eClkSpeed, FALSE, -1, VPU_DEFAULT_MUTEX_TIMEOUT, TRUE};
1177*53ee8cc1Swenshuai.xi
1178*53ee8cc1Swenshuai.xi if (VPU_I_R_ON_MIU0)
1179*53ee8cc1Swenshuai.xi VPUInitParams.u8MiuSel = 0;
1180*53ee8cc1Swenshuai.xi else if (VPU_I_R_ON_MIU1)
1181*53ee8cc1Swenshuai.xi VPUInitParams.u8MiuSel = 1;
1182*53ee8cc1Swenshuai.xi else if (VPU_I_R_ON_MIU2)
1183*53ee8cc1Swenshuai.xi VPUInitParams.u8MiuSel = 2;
1184*53ee8cc1Swenshuai.xi
1185*53ee8cc1Swenshuai.xi HAL_VPU_EX_Init(&VPUInitParams);
1186*53ee8cc1Swenshuai.xi }
1187*53ee8cc1Swenshuai.xi
1188*53ee8cc1Swenshuai.xi VPU_EX_FWCodeCfg *pFWCodeCfg = NULL;
1189*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo *pTaskInfo = NULL;
1190*53ee8cc1Swenshuai.xi VPU_EX_VLCTblCfg *pVlcCfg = NULL;
1191*53ee8cc1Swenshuai.xi
1192*53ee8cc1Swenshuai.xi if (pInitPara)
1193*53ee8cc1Swenshuai.xi {
1194*53ee8cc1Swenshuai.xi pFWCodeCfg = pInitPara->pFWCodeCfg;
1195*53ee8cc1Swenshuai.xi pTaskInfo = pInitPara->pTaskInfo;
1196*53ee8cc1Swenshuai.xi pVlcCfg = pInitPara->pVLCCfg;
1197*53ee8cc1Swenshuai.xi }
1198*53ee8cc1Swenshuai.xi else
1199*53ee8cc1Swenshuai.xi {
1200*53ee8cc1Swenshuai.xi VPU_MSG_DBG("(%d) NULL para\n", __LINE__);
1201*53ee8cc1Swenshuai.xi return FALSE;
1202*53ee8cc1Swenshuai.xi }
1203*53ee8cc1Swenshuai.xi
1204*53ee8cc1Swenshuai.xi u32fwPA = MsOS_VA2PA(pFWCodeCfg->u32DstAddr);
1205*53ee8cc1Swenshuai.xi //#ifdef MBX_2K
1206*53ee8cc1Swenshuai.xi #if 1
1207*53ee8cc1Swenshuai.xi #if (defined(MSOS_TYPE_LINUX)||defined(MSOS_TYPE_LINUX_KERNEL))
1208*53ee8cc1Swenshuai.xi if(pVPUHalContext->bEnableVPUSecureMode == TRUE)
1209*53ee8cc1Swenshuai.xi {
1210*53ee8cc1Swenshuai.xi SYS_TEEINFO teemode;
1211*53ee8cc1Swenshuai.xi MDrv_SYS_ReadKernelCmdLine();
1212*53ee8cc1Swenshuai.xi MDrv_SYS_GetTEEInfo(&teemode);
1213*53ee8cc1Swenshuai.xi if(teemode.OsType == SYS_TEEINFO_OSTYPE_NUTTX)
1214*53ee8cc1Swenshuai.xi {
1215*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Load VDEC f/w code in Secure World\n");
1216*53ee8cc1Swenshuai.xi
1217*53ee8cc1Swenshuai.xi if (FALSE == HAL_VPU_EX_GetFWReload())
1218*53ee8cc1Swenshuai.xi {
1219*53ee8cc1Swenshuai.xi if (FALSE == pVPUHalContext->bVpuExLoadFWRlt)
1220*53ee8cc1Swenshuai.xi {
1221*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Never load fw successfully, load it anyway!\n");
1222*53ee8cc1Swenshuai.xi if(_VPU_EX_REE_SendMBXMsg(E_VDEC_EX_REE_TO_TEE_MBX_MSG_FW_LoadCode) != E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_SUCCESS)
1223*53ee8cc1Swenshuai.xi {
1224*53ee8cc1Swenshuai.xi VPU_MSG_ERR("[Error] VDEC load code in Secure world fail!\n");
1225*53ee8cc1Swenshuai.xi return FALSE;
1226*53ee8cc1Swenshuai.xi }
1227*53ee8cc1Swenshuai.xi pVPUHalContext->bVpuExLoadFWRlt = TRUE;
1228*53ee8cc1Swenshuai.xi }
1229*53ee8cc1Swenshuai.xi else
1230*53ee8cc1Swenshuai.xi {
1231*53ee8cc1Swenshuai.xi //Check f/w prefix "VDEC30"
1232*53ee8cc1Swenshuai.xi if (_VPU_EX_IsNeedDecompress(pFWCodeCfg->u32DstAddr) != FALSE)
1233*53ee8cc1Swenshuai.xi {
1234*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Wrong prefix: reload fw!\n");
1235*53ee8cc1Swenshuai.xi if(_VPU_EX_REE_SendMBXMsg(E_VDEC_EX_REE_TO_TEE_MBX_MSG_FW_LoadCode) != E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_SUCCESS)
1236*53ee8cc1Swenshuai.xi {
1237*53ee8cc1Swenshuai.xi VPU_MSG_ERR("[Error] VDEC load code in Secure world fail!\n");
1238*53ee8cc1Swenshuai.xi pVPUHalContext->bVpuExLoadFWRlt = FALSE;
1239*53ee8cc1Swenshuai.xi return FALSE;
1240*53ee8cc1Swenshuai.xi }
1241*53ee8cc1Swenshuai.xi }
1242*53ee8cc1Swenshuai.xi else
1243*53ee8cc1Swenshuai.xi {
1244*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Skip loading fw this time!!!\n");
1245*53ee8cc1Swenshuai.xi }
1246*53ee8cc1Swenshuai.xi }
1247*53ee8cc1Swenshuai.xi }
1248*53ee8cc1Swenshuai.xi else
1249*53ee8cc1Swenshuai.xi {
1250*53ee8cc1Swenshuai.xi if(_VPU_EX_REE_SendMBXMsg(E_VDEC_EX_REE_TO_TEE_MBX_MSG_FW_LoadCode) != E_VDEC_EX_TEE_TO_REE_MBX_ACK_MSG_ACTION_SUCCESS)
1251*53ee8cc1Swenshuai.xi {
1252*53ee8cc1Swenshuai.xi VPU_MSG_ERR("[Error] VDEC load code in Secure world fail!\n");
1253*53ee8cc1Swenshuai.xi pVPUHalContext->bVpuExLoadFWRlt = FALSE;
1254*53ee8cc1Swenshuai.xi return FALSE;
1255*53ee8cc1Swenshuai.xi }
1256*53ee8cc1Swenshuai.xi pVPUHalContext->bVpuExLoadFWRlt = TRUE;
1257*53ee8cc1Swenshuai.xi }
1258*53ee8cc1Swenshuai.xi }
1259*53ee8cc1Swenshuai.xi }
1260*53ee8cc1Swenshuai.xi else
1261*53ee8cc1Swenshuai.xi #endif
1262*53ee8cc1Swenshuai.xi #endif
1263*53ee8cc1Swenshuai.xi {
1264*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Load VDEC f/w code in Normal World\n");
1265*53ee8cc1Swenshuai.xi
1266*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_LoadCode(pFWCodeCfg))
1267*53ee8cc1Swenshuai.xi {
1268*53ee8cc1Swenshuai.xi VPU_MSG_ERR("HAL_VPU_EX_LoadCode fail!\n");
1269*53ee8cc1Swenshuai.xi return FALSE;
1270*53ee8cc1Swenshuai.xi }
1271*53ee8cc1Swenshuai.xi }
1272*53ee8cc1Swenshuai.xi
1273*53ee8cc1Swenshuai.xi if (pVlcCfg)
1274*53ee8cc1Swenshuai.xi {
1275*53ee8cc1Swenshuai.xi if (!_VPU_EX_LoadVLCTable(pVlcCfg, pFWCodeCfg->u8SrcType))
1276*53ee8cc1Swenshuai.xi {
1277*53ee8cc1Swenshuai.xi VPU_MSG_ERR("HAL_VPU_LoadVLCTable fail!\n");
1278*53ee8cc1Swenshuai.xi return FALSE;
1279*53ee8cc1Swenshuai.xi }
1280*53ee8cc1Swenshuai.xi }
1281*53ee8cc1Swenshuai.xi
1282*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_CPUSetting(u32fwPA))
1283*53ee8cc1Swenshuai.xi {
1284*53ee8cc1Swenshuai.xi VPU_MSG_ERR("HAL_VPU_EX_CPUSetting fail!\n");
1285*53ee8cc1Swenshuai.xi return FALSE;
1286*53ee8cc1Swenshuai.xi }
1287*53ee8cc1Swenshuai.xi
1288*53ee8cc1Swenshuai.xi //Init HW
1289*53ee8cc1Swenshuai.xi if (FALSE == _VPU_EX_InitHW(pTaskInfo))
1290*53ee8cc1Swenshuai.xi {
1291*53ee8cc1Swenshuai.xi VPU_MSG_ERR("(%d): InitHW failed\n", __LINE__);
1292*53ee8cc1Swenshuai.xi //_MVD_INIT_FAIL_RET();
1293*53ee8cc1Swenshuai.xi return FALSE;
1294*53ee8cc1Swenshuai.xi }
1295*53ee8cc1Swenshuai.xi else
1296*53ee8cc1Swenshuai.xi {
1297*53ee8cc1Swenshuai.xi VPU_MSG_DBG("(%d): InitHW success\n", __LINE__);
1298*53ee8cc1Swenshuai.xi }
1299*53ee8cc1Swenshuai.xi
1300*53ee8cc1Swenshuai.xi //set vpu clock to FW
1301*53ee8cc1Swenshuai.xi struct _ctl_info *ctl_ptr = (struct _ctl_info *)
1302*53ee8cc1Swenshuai.xi MsOS_PA2KSEG1(MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr) + CTL_INFO_ADDR);
1303*53ee8cc1Swenshuai.xi
1304*53ee8cc1Swenshuai.xi ctl_ptr->statue = CTL_STU_NONE;
1305*53ee8cc1Swenshuai.xi //notify controller the interface version of VPU driver.
1306*53ee8cc1Swenshuai.xi ctl_ptr->ctl_interface = VPU_CTL_INTERFACE_VER;
1307*53ee8cc1Swenshuai.xi ctl_ptr->vpu_clk = _VPU_EX_InClock(eClkSpeed);
1308*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
1309*53ee8cc1Swenshuai.xi VPU_MSG_DBG("clock speed=0x%x\n", ctl_ptr->vpu_clk);
1310*53ee8cc1Swenshuai.xi
1311*53ee8cc1Swenshuai.xi //Release VPU: For dual decoder, we only release VPU if it is not released yet.
1312*53ee8cc1Swenshuai.xi if (TRUE == HAL_VPU_EX_IsRsted())
1313*53ee8cc1Swenshuai.xi {
1314*53ee8cc1Swenshuai.xi VPU_MSG_DBG("VPU_IsRsted\n");
1315*53ee8cc1Swenshuai.xi return TRUE;
1316*53ee8cc1Swenshuai.xi }
1317*53ee8cc1Swenshuai.xi else
1318*53ee8cc1Swenshuai.xi {
1319*53ee8cc1Swenshuai.xi HAL_VPU_EX_SwRstRelse();
1320*53ee8cc1Swenshuai.xi }
1321*53ee8cc1Swenshuai.xi
1322*53ee8cc1Swenshuai.xi return TRUE;
1323*53ee8cc1Swenshuai.xi }
1324*53ee8cc1Swenshuai.xi
_VPU_EX_DeinitHW(VPU_EX_TaskInfo * pTaskInfo)1325*53ee8cc1Swenshuai.xi static MS_BOOL _VPU_EX_DeinitHW(VPU_EX_TaskInfo *pTaskInfo)
1326*53ee8cc1Swenshuai.xi {
1327*53ee8cc1Swenshuai.xi MS_BOOL bRet = FALSE;
1328*53ee8cc1Swenshuai.xi #if defined(VDEC3)
1329*53ee8cc1Swenshuai.xi MS_BOOL isEVD = (E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType);
1330*53ee8cc1Swenshuai.xi #else
1331*53ee8cc1Swenshuai.xi MS_BOOL isEVD = FALSE ;
1332*53ee8cc1Swenshuai.xi #endif
1333*53ee8cc1Swenshuai.xi MS_BOOL isHVD = (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType)
1334*53ee8cc1Swenshuai.xi || (E_VPU_EX_DECODER_VP8 == pTaskInfo->eDecType)
1335*53ee8cc1Swenshuai.xi || (E_VPU_EX_DECODER_MVC == pTaskInfo->eDecType);
1336*53ee8cc1Swenshuai.xi
1337*53ee8cc1Swenshuai.xi if (FALSE == HAL_VPU_EX_MVDInUsed())
1338*53ee8cc1Swenshuai.xi {
1339*53ee8cc1Swenshuai.xi bRet = HAL_MVD_DeinitHW(pTaskInfo->eSrcType, pTaskInfo->eDecType);
1340*53ee8cc1Swenshuai.xi }
1341*53ee8cc1Swenshuai.xi
1342*53ee8cc1Swenshuai.xi if (TRUE == isHVD)
1343*53ee8cc1Swenshuai.xi {
1344*53ee8cc1Swenshuai.xi bRet = HAL_HVD_EX_DeinitHW(pTaskInfo->u32Id);
1345*53ee8cc1Swenshuai.xi }
1346*53ee8cc1Swenshuai.xi
1347*53ee8cc1Swenshuai.xi #if defined(VDEC3)
1348*53ee8cc1Swenshuai.xi if (TRUE == isEVD)
1349*53ee8cc1Swenshuai.xi {
1350*53ee8cc1Swenshuai.xi bRet = HAL_EVD_EX_DeinitHW(pTaskInfo->u32Id);
1351*53ee8cc1Swenshuai.xi }
1352*53ee8cc1Swenshuai.xi #endif
1353*53ee8cc1Swenshuai.xi
1354*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
1355*53ee8cc1Swenshuai.xi if (FALSE == HAL_VPU_EX_G2VP9InUsed())
1356*53ee8cc1Swenshuai.xi {
1357*53ee8cc1Swenshuai.xi bRet = HAL_VP9_EX_DeinitHW();
1358*53ee8cc1Swenshuai.xi }
1359*53ee8cc1Swenshuai.xi #endif
1360*53ee8cc1Swenshuai.xi return bRet;
1361*53ee8cc1Swenshuai.xi }
1362*53ee8cc1Swenshuai.xi
_VPU_EX_DeinitAll(VPU_EX_NDecInitPara * pInitPara)1363*53ee8cc1Swenshuai.xi static MS_BOOL _VPU_EX_DeinitAll(VPU_EX_NDecInitPara *pInitPara)
1364*53ee8cc1Swenshuai.xi {
1365*53ee8cc1Swenshuai.xi HAL_VPU_EX_SwRst(TRUE);
1366*53ee8cc1Swenshuai.xi _VPU_EX_DeinitHW(pInitPara->pTaskInfo);
1367*53ee8cc1Swenshuai.xi HAL_VPU_EX_DeInit();
1368*53ee8cc1Swenshuai.xi
1369*53ee8cc1Swenshuai.xi return TRUE;
1370*53ee8cc1Swenshuai.xi }
1371*53ee8cc1Swenshuai.xi
_VPU_EX_GetActiveCodecCnt(void)1372*53ee8cc1Swenshuai.xi static MS_U8 _VPU_EX_GetActiveCodecCnt(void)
1373*53ee8cc1Swenshuai.xi {
1374*53ee8cc1Swenshuai.xi MS_U32 i;
1375*53ee8cc1Swenshuai.xi MS_U8 u8ActiveCnt = 0;
1376*53ee8cc1Swenshuai.xi for (i = 0; i < sizeof(pVPUHalContext->_stVPUStream) / sizeof(pVPUHalContext->_stVPUStream[0]); i++)
1377*53ee8cc1Swenshuai.xi {
1378*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_NONE != pVPUHalContext->_stVPUStream[i].eDecodertype &&
1379*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_GET != pVPUHalContext->_stVPUStream[i].eDecodertype &&
1380*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_GET_MVC != pVPUHalContext->_stVPUStream[i].eDecodertype)
1381*53ee8cc1Swenshuai.xi {
1382*53ee8cc1Swenshuai.xi u8ActiveCnt++;
1383*53ee8cc1Swenshuai.xi }
1384*53ee8cc1Swenshuai.xi }
1385*53ee8cc1Swenshuai.xi if (pVPUHalContext->u8TaskCnt != u8ActiveCnt)
1386*53ee8cc1Swenshuai.xi {
1387*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Err u8TaskCnt(%d) != u8ActiveCnt(%d)\n", pVPUHalContext->u8TaskCnt, u8ActiveCnt);
1388*53ee8cc1Swenshuai.xi }
1389*53ee8cc1Swenshuai.xi VPU_MSG_DBG(" = %d\n", u8ActiveCnt);
1390*53ee8cc1Swenshuai.xi return u8ActiveCnt;
1391*53ee8cc1Swenshuai.xi }
_VPU_EX_ClockInv(MS_BOOL bEnable)1392*53ee8cc1Swenshuai.xi static void _VPU_EX_ClockInv(MS_BOOL bEnable)
1393*53ee8cc1Swenshuai.xi {
1394*53ee8cc1Swenshuai.xi if (TRUE)
1395*53ee8cc1Swenshuai.xi {
1396*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_TOP_VPU, 0, TOP_CKG_VPU_INV);
1397*53ee8cc1Swenshuai.xi }
1398*53ee8cc1Swenshuai.xi else
1399*53ee8cc1Swenshuai.xi {
1400*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_TOP_VPU, TOP_CKG_VPU_INV, TOP_CKG_VPU_INV);
1401*53ee8cc1Swenshuai.xi }
1402*53ee8cc1Swenshuai.xi }
1403*53ee8cc1Swenshuai.xi
_VPU_EX_ClockSpeed(MS_U32 u32type)1404*53ee8cc1Swenshuai.xi static void _VPU_EX_ClockSpeed(MS_U32 u32type)
1405*53ee8cc1Swenshuai.xi {
1406*53ee8cc1Swenshuai.xi switch (u32type)
1407*53ee8cc1Swenshuai.xi {
1408*53ee8cc1Swenshuai.xi case VPU_CLOCK_240MHZ:
1409*53ee8cc1Swenshuai.xi case VPU_CLOCK_216MHZ:
1410*53ee8cc1Swenshuai.xi case VPU_CLOCK_192MHZ:
1411*53ee8cc1Swenshuai.xi case VPU_CLOCK_12MHZ:
1412*53ee8cc1Swenshuai.xi case VPU_CLOCK_320MHZ:
1413*53ee8cc1Swenshuai.xi case VPU_CLOCK_288MHZ:
1414*53ee8cc1Swenshuai.xi case VPU_CLOCK_384MHZ:
1415*53ee8cc1Swenshuai.xi case VPU_CLOCK_432MHZ:
1416*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_TOP_VPU, u32type, TOP_CKG_VPU_CLK_MASK);
1417*53ee8cc1Swenshuai.xi break;
1418*53ee8cc1Swenshuai.xi default:
1419*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_TOP_VPU, VPU_CLOCK_384MHZ, TOP_CKG_VPU_CLK_MASK);
1420*53ee8cc1Swenshuai.xi break;
1421*53ee8cc1Swenshuai.xi }
1422*53ee8cc1Swenshuai.xi }
1423*53ee8cc1Swenshuai.xi #ifdef HAL_FEATURE_MAU
_VPU_EX_MAU_IDLE(void)1424*53ee8cc1Swenshuai.xi static MS_BOOL _VPU_EX_MAU_IDLE(void)
1425*53ee8cc1Swenshuai.xi {
1426*53ee8cc1Swenshuai.xi if (((_VPU_Read2Byte(MAU1_ARB0_DBG0) & MAU1_FSM_CS_MASK) == MAU1_FSM_CS_IDLE)
1427*53ee8cc1Swenshuai.xi && ((_VPU_Read2Byte(MAU1_ARB1_DBG0) & MAU1_FSM_CS_MASK) == MAU1_FSM_CS_IDLE))
1428*53ee8cc1Swenshuai.xi {
1429*53ee8cc1Swenshuai.xi return TRUE;
1430*53ee8cc1Swenshuai.xi }
1431*53ee8cc1Swenshuai.xi return FALSE;
1432*53ee8cc1Swenshuai.xi }
1433*53ee8cc1Swenshuai.xi #endif
1434*53ee8cc1Swenshuai.xi
1435*53ee8cc1Swenshuai.xi
1436*53ee8cc1Swenshuai.xi #if (ENABLE_DECOMPRESS_FUNCTION==TRUE)
_VPU_EX_DecompressBin(MS_VIRT u32SrcAddr,MS_U32 u32SrcSize,MS_VIRT u32DestAddr,MS_VIRT u32SlidingAddr)1437*53ee8cc1Swenshuai.xi static MS_BOOL _VPU_EX_DecompressBin(MS_VIRT u32SrcAddr, MS_U32 u32SrcSize, MS_VIRT u32DestAddr, MS_VIRT u32SlidingAddr)
1438*53ee8cc1Swenshuai.xi {
1439*53ee8cc1Swenshuai.xi if(_VPU_EX_IsNeedDecompress(u32SrcAddr))
1440*53ee8cc1Swenshuai.xi {
1441*53ee8cc1Swenshuai.xi ms_VDECDecompressInit((MS_U8*)u32SlidingAddr, (MS_U8*)u32DestAddr);
1442*53ee8cc1Swenshuai.xi ms_VDECDecompress((MS_U8*)u32SrcAddr, u32SrcSize);
1443*53ee8cc1Swenshuai.xi ms_VDECDecompressDeInit();
1444*53ee8cc1Swenshuai.xi return TRUE;
1445*53ee8cc1Swenshuai.xi }
1446*53ee8cc1Swenshuai.xi else
1447*53ee8cc1Swenshuai.xi {
1448*53ee8cc1Swenshuai.xi return FALSE;
1449*53ee8cc1Swenshuai.xi }
1450*53ee8cc1Swenshuai.xi }
1451*53ee8cc1Swenshuai.xi #endif
1452*53ee8cc1Swenshuai.xi
HAL_VPU_EX_SetSingleDecodeMode(MS_BOOL bEnable)1453*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetSingleDecodeMode(MS_BOOL bEnable)
1454*53ee8cc1Swenshuai.xi {
1455*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
1456*53ee8cc1Swenshuai.xi pVPUHalContext->_bVPUSingleMode = bEnable;
1457*53ee8cc1Swenshuai.xi return bRet;
1458*53ee8cc1Swenshuai.xi }
1459*53ee8cc1Swenshuai.xi
HAL_VPU_EX_SetSTCMode(MS_U32 u32Id,MS_U32 u32STCIndex)1460*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetSTCMode(MS_U32 u32Id, MS_U32 u32STCIndex)
1461*53ee8cc1Swenshuai.xi {
1462*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
1463*53ee8cc1Swenshuai.xi MS_U8 u8OffsetIdx = _VPU_EX_GetOffsetIdx(u32Id);
1464*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUSTCMode[u8OffsetIdx].bSTCSetMode = TRUE;
1465*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUSTCMode[u8OffsetIdx].u32STCIndex = u32STCIndex;
1466*53ee8cc1Swenshuai.xi
1467*53ee8cc1Swenshuai.xi return bRet;
1468*53ee8cc1Swenshuai.xi }
1469*53ee8cc1Swenshuai.xi
HAL_VPU_EX_SetDecodeMode(VPU_EX_DecModCfg * pstCfg)1470*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetDecodeMode(VPU_EX_DecModCfg *pstCfg)
1471*53ee8cc1Swenshuai.xi {
1472*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
1473*53ee8cc1Swenshuai.xi MS_U8 i=0;
1474*53ee8cc1Swenshuai.xi if (pstCfg != NULL)
1475*53ee8cc1Swenshuai.xi {
1476*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUDecMode.u8DecMod = pstCfg->u8DecMod;
1477*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUDecMode.u8CodecCnt = pstCfg->u8CodecCnt;
1478*53ee8cc1Swenshuai.xi for (i=0; ((i<pstCfg->u8CodecCnt)&&(i<VPU_MAX_DEC_NUM)); i++)
1479*53ee8cc1Swenshuai.xi {
1480*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUDecMode.u8CodecType[i] = pstCfg->u8CodecType[i];
1481*53ee8cc1Swenshuai.xi }
1482*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUDecMode.u8ArgSize = pstCfg->u8ArgSize;
1483*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUDecMode.u32Arg = pstCfg->u32Arg;
1484*53ee8cc1Swenshuai.xi }
1485*53ee8cc1Swenshuai.xi else
1486*53ee8cc1Swenshuai.xi {
1487*53ee8cc1Swenshuai.xi bRet = FALSE;
1488*53ee8cc1Swenshuai.xi }
1489*53ee8cc1Swenshuai.xi return bRet;
1490*53ee8cc1Swenshuai.xi }
1491*53ee8cc1Swenshuai.xi
1492*53ee8cc1Swenshuai.xi //static MS_BOOL bVpuExReloadFW = TRUE;
1493*53ee8cc1Swenshuai.xi //static MS_BOOL bVpuExLoadFWRlt = FALSE;
HAL_VPU_EX_SetFWReload(MS_BOOL bReload)1494*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetFWReload(MS_BOOL bReload)
1495*53ee8cc1Swenshuai.xi {
1496*53ee8cc1Swenshuai.xi pVPUHalContext->bVpuExReloadFW = bReload;
1497*53ee8cc1Swenshuai.xi //printf("%s bVpuExReloadFW = %x\n", __FUNCTION__, bVpuExReloadFW);
1498*53ee8cc1Swenshuai.xi return TRUE;
1499*53ee8cc1Swenshuai.xi }
1500*53ee8cc1Swenshuai.xi
1501*53ee8cc1Swenshuai.xi
1502*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
1503*53ee8cc1Swenshuai.xi // Global Functions
1504*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
1505*53ee8cc1Swenshuai.xi #ifdef VDEC3_FB
HAL_VPU_EX_LoadVLCTable(VPU_EX_VLCTblCfg * pVlcCfg,MS_U8 u8FwSrcType)1506*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_LoadVLCTable(VPU_EX_VLCTblCfg *pVlcCfg, MS_U8 u8FwSrcType)
1507*53ee8cc1Swenshuai.xi {
1508*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
1509*53ee8cc1Swenshuai.xi if (E_HVD_FW_INPUT_SOURCE_FLASH == u8FwSrcType)
1510*53ee8cc1Swenshuai.xi {
1511*53ee8cc1Swenshuai.xi #if VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM
1512*53ee8cc1Swenshuai.xi VPU_MSG_DBG("Load VLC outF2D: dest:0x%lx source:%lx size:%lx\n",
1513*53ee8cc1Swenshuai.xi pVlcCfg->u32DstAddr, pVlcCfg->u32BinAddr, pVlcCfg->u32BinSize);
1514*53ee8cc1Swenshuai.xi
1515*53ee8cc1Swenshuai.xi if (pVlcCfg->u32BinSize)
1516*53ee8cc1Swenshuai.xi {
1517*53ee8cc1Swenshuai.xi SPIDMA_Dev cpyflag = E_SPIDMA_DEV_MIU1;
1518*53ee8cc1Swenshuai.xi
1519*53ee8cc1Swenshuai.xi if (HAL_MIU1_BASE <= MsOS_VA2PA(pVlcCfg->u32DstAddr))
1520*53ee8cc1Swenshuai.xi {
1521*53ee8cc1Swenshuai.xi cpyflag = E_SPIDMA_DEV_MIU1;
1522*53ee8cc1Swenshuai.xi }
1523*53ee8cc1Swenshuai.xi else
1524*53ee8cc1Swenshuai.xi {
1525*53ee8cc1Swenshuai.xi cpyflag = E_SPIDMA_DEV_MIU0;
1526*53ee8cc1Swenshuai.xi }
1527*53ee8cc1Swenshuai.xi
1528*53ee8cc1Swenshuai.xi if (!HVD_FLASHcpy(MsOS_VA2PA(pVlcCfg->u32DstAddr), MsOS_VA2PA(pVlcCfg->u32BinAddr), pVlcCfg->u32BinSize, cpyflag))
1529*53ee8cc1Swenshuai.xi {
1530*53ee8cc1Swenshuai.xi VPU_MSG_ERR("HVD_BDMAcpy VLC table Flash 2 DRAM failed: dest:0x%lx src:0x%lx size:0x%lx flag:%lu\n",
1531*53ee8cc1Swenshuai.xi pVlcCfg->u32DstAddr, pVlcCfg->u32BinAddr, pVlcCfg->u32BinSize, (MS_U32) cpyflag);
1532*53ee8cc1Swenshuai.xi
1533*53ee8cc1Swenshuai.xi return FALSE;
1534*53ee8cc1Swenshuai.xi }
1535*53ee8cc1Swenshuai.xi }
1536*53ee8cc1Swenshuai.xi else
1537*53ee8cc1Swenshuai.xi {
1538*53ee8cc1Swenshuai.xi VPU_MSG_ERR("During copy VLC from Flash to Dram, the source size of FW is zero\n");
1539*53ee8cc1Swenshuai.xi return FALSE;
1540*53ee8cc1Swenshuai.xi }
1541*53ee8cc1Swenshuai.xi #else
1542*53ee8cc1Swenshuai.xi VPU_MSG_ERR("driver not enable to use BDMA copy VLC from flash 2 sdram.\n");
1543*53ee8cc1Swenshuai.xi return FALSE;
1544*53ee8cc1Swenshuai.xi #endif
1545*53ee8cc1Swenshuai.xi }
1546*53ee8cc1Swenshuai.xi else
1547*53ee8cc1Swenshuai.xi {
1548*53ee8cc1Swenshuai.xi if (E_HVD_FW_INPUT_SOURCE_DRAM == u8FwSrcType)
1549*53ee8cc1Swenshuai.xi {
1550*53ee8cc1Swenshuai.xi if ((pVlcCfg->u32BinAddr != 0) && (pVlcCfg->u32BinSize != 0))
1551*53ee8cc1Swenshuai.xi {
1552*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Load VLC outD2D: dest:0x%lx source:%lx size:%lx\n",
1553*53ee8cc1Swenshuai.xi (unsigned long)pVlcCfg->u32DstAddr, (unsigned long)pVlcCfg->u32BinAddr, (unsigned long)pVlcCfg->u32BinSize);
1554*53ee8cc1Swenshuai.xi
1555*53ee8cc1Swenshuai.xi #if HVD_ENABLE_BDMA_2_BITSTREAMBUF
1556*53ee8cc1Swenshuai.xi BDMA_Result bdmaRlt;
1557*53ee8cc1Swenshuai.xi
1558*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
1559*53ee8cc1Swenshuai.xi bdmaRlt = HVD_dmacpy(pVlcCfg->u32DstAddr, pVlcCfg->u32BinAddr, pVlcCfg->u32BinSize);
1560*53ee8cc1Swenshuai.xi
1561*53ee8cc1Swenshuai.xi if (E_BDMA_OK != bdmaRlt)
1562*53ee8cc1Swenshuai.xi {
1563*53ee8cc1Swenshuai.xi VPU_MSG_ERR("MDrv_BDMA_MemCopy fail in %s(), ret=%x!\n", __FUNCTION__, bdmaRlt);
1564*53ee8cc1Swenshuai.xi }
1565*53ee8cc1Swenshuai.xi #else
1566*53ee8cc1Swenshuai.xi HVD_memcpy(pVlcCfg->u32DstAddr, pVlcCfg->u32BinAddr, pVlcCfg->u32BinSize);
1567*53ee8cc1Swenshuai.xi #endif
1568*53ee8cc1Swenshuai.xi }
1569*53ee8cc1Swenshuai.xi else
1570*53ee8cc1Swenshuai.xi {
1571*53ee8cc1Swenshuai.xi VPU_MSG_ERR
1572*53ee8cc1Swenshuai.xi ("During copy VLC from out Dram to Dram, the source size or virtual address of VLC is zero\n");
1573*53ee8cc1Swenshuai.xi return FALSE;
1574*53ee8cc1Swenshuai.xi }
1575*53ee8cc1Swenshuai.xi }
1576*53ee8cc1Swenshuai.xi else
1577*53ee8cc1Swenshuai.xi {
1578*53ee8cc1Swenshuai.xi #if VPU_ENABLE_EMBEDDED_FW_BINARY
1579*53ee8cc1Swenshuai.xi #ifdef HVD_CACHE_TO_UNCACHE_CONVERT
1580*53ee8cc1Swenshuai.xi MS_U8 *pu8HVD_VLC_Binary;
1581*53ee8cc1Swenshuai.xi
1582*53ee8cc1Swenshuai.xi pu8HVD_VLC_Binary = (MS_U8 *) ((MS_U32) u8HVD_VLC_Binary | 0xA0000000);
1583*53ee8cc1Swenshuai.xi
1584*53ee8cc1Swenshuai.xi VPU_MSG_DBG("Load VLC inD2D: dest:0x%lx source:%lx size:%lx\n",
1585*53ee8cc1Swenshuai.xi (unsigned long)pVlcCfg->u32DstAddr, (unsigned long) pu8HVD_VLC_Binary),
1586*53ee8cc1Swenshuai.xi (MS_U32) sizeof(u8HVD_VLC_Binary));
1587*53ee8cc1Swenshuai.xi
1588*53ee8cc1Swenshuai.xi HVD_memcpy((void *) (pVlcCfg->u32DstAddr),
1589*53ee8cc1Swenshuai.xi (void *) ((MS_U32) pu8HVD_VLC_Binary), sizeof(u8HVD_VLC_Binary));
1590*53ee8cc1Swenshuai.xi #else
1591*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Load VLC inD2D: dest:0x%lx source:%lx size:%x\n",
1592*53ee8cc1Swenshuai.xi (unsigned long)MsOS_VA2PA(pVlcCfg->u32DstAddr), (unsigned long) u8HVD_VLC_Binary,
1593*53ee8cc1Swenshuai.xi (MS_U32) sizeof(u8HVD_VLC_Binary));
1594*53ee8cc1Swenshuai.xi
1595*53ee8cc1Swenshuai.xi HVD_memcpy(pVlcCfg->u32DstAddr, ((MS_VIRT) u8HVD_VLC_Binary), sizeof(u8HVD_VLC_Binary));
1596*53ee8cc1Swenshuai.xi #endif
1597*53ee8cc1Swenshuai.xi #else
1598*53ee8cc1Swenshuai.xi VPU_MSG_ERR("driver not enable to use embedded VLC binary.\n");
1599*53ee8cc1Swenshuai.xi return FALSE;
1600*53ee8cc1Swenshuai.xi #endif
1601*53ee8cc1Swenshuai.xi }
1602*53ee8cc1Swenshuai.xi }
1603*53ee8cc1Swenshuai.xi #endif
1604*53ee8cc1Swenshuai.xi
1605*53ee8cc1Swenshuai.xi return TRUE;
1606*53ee8cc1Swenshuai.xi }
1607*53ee8cc1Swenshuai.xi #endif
1608*53ee8cc1Swenshuai.xi #ifdef VDEC3
HAL_VPU_EX_TaskCreate(MS_U32 u32Id,VPU_EX_NDecInitPara * pInitPara,MS_BOOL bFWdecideFB,MS_U32 u32BBUId)1609*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_TaskCreate(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara, MS_BOOL bFWdecideFB, MS_U32 u32BBUId)
1610*53ee8cc1Swenshuai.xi #else
1611*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_TaskCreate(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara)
1612*53ee8cc1Swenshuai.xi #endif
1613*53ee8cc1Swenshuai.xi {
1614*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo *pTaskInfo = pInitPara->pTaskInfo;
1615*53ee8cc1Swenshuai.xi MS_U8 u8Offset = _VPU_EX_GetOffsetIdx(u32Id);
1616*53ee8cc1Swenshuai.xi HVD_User_Cmd eCmd = E_HVD_CMD_INVALID_CMD;
1617*53ee8cc1Swenshuai.xi VPU_EX_DecoderType eDecType = E_VPU_EX_DECODER_NONE;
1618*53ee8cc1Swenshuai.xi MS_U32 u32Arg = 0xFFFFFFFF;
1619*53ee8cc1Swenshuai.xi MS_U32 u32Timeout = 0;
1620*53ee8cc1Swenshuai.xi HVD_Return eCtrlRet = E_HVD_RETURN_FAIL;
1621*53ee8cc1Swenshuai.xi MS_U32 u32CmdArg = 0;
1622*53ee8cc1Swenshuai.xi struct _ctl_info *ctl_ptr = (struct _ctl_info *)
1623*53ee8cc1Swenshuai.xi MsOS_PA2KSEG1(MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr) + CTL_INFO_ADDR);
1624*53ee8cc1Swenshuai.xi
1625*53ee8cc1Swenshuai.xi _HAL_VPU_Entry();
1626*53ee8cc1Swenshuai.xi //Check FW buffer size
1627*53ee8cc1Swenshuai.xi if (1 == u8Offset)
1628*53ee8cc1Swenshuai.xi {
1629*53ee8cc1Swenshuai.xi MS_VIRT u32MinFWBuffSize = (u8Offset + 1) * VPU_FW_MEM_OFFSET;
1630*53ee8cc1Swenshuai.xi MS_VIRT u32CurFWBuffSize = pInitPara->pFWCodeCfg->u32DstSize;
1631*53ee8cc1Swenshuai.xi
1632*53ee8cc1Swenshuai.xi if (u32CurFWBuffSize < u32MinFWBuffSize)
1633*53ee8cc1Swenshuai.xi {
1634*53ee8cc1Swenshuai.xi VPU_MSG_ERR("FW BuffSize(0x%lx < 0x%lx) is too small!\n", (unsigned long)u32CurFWBuffSize, (unsigned long)u32MinFWBuffSize);
1635*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
1636*53ee8cc1Swenshuai.xi return FALSE;
1637*53ee8cc1Swenshuai.xi }
1638*53ee8cc1Swenshuai.xi }
1639*53ee8cc1Swenshuai.xi
1640*53ee8cc1Swenshuai.xi if(( E_HAL_VPU_MVC_STREAM_BASE == (0xFF & u32Id))
1641*53ee8cc1Swenshuai.xi &&(E_VPU_EX_DECODER_NONE == pVPUHalContext->_stVPUStream[0].eDecodertype)
1642*53ee8cc1Swenshuai.xi &&(E_VPU_EX_DECODER_NONE == pVPUHalContext->_stVPUStream[1].eDecodertype))
1643*53ee8cc1Swenshuai.xi {
1644*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[0].eStreamId = E_HAL_VPU_MVC_MAIN_VIEW;
1645*53ee8cc1Swenshuai.xi }
1646*53ee8cc1Swenshuai.xi #ifdef VDEC3
1647*53ee8cc1Swenshuai.xi pVPUHalContext->u32FWCodeAddr = MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr);
1648*53ee8cc1Swenshuai.xi #endif
1649*53ee8cc1Swenshuai.xi
1650*53ee8cc1Swenshuai.xi if (0 == pVPUHalContext->u8TaskCnt)
1651*53ee8cc1Swenshuai.xi {
1652*53ee8cc1Swenshuai.xi //No task is created, need to load f/w, etc.
1653*53ee8cc1Swenshuai.xi VPU_MSG_DBG("u8TaskCnt=%d\n", pVPUHalContext->u8TaskCnt);
1654*53ee8cc1Swenshuai.xi
1655*53ee8cc1Swenshuai.xi if (!_VPU_EX_InitAll(pInitPara))
1656*53ee8cc1Swenshuai.xi {
1657*53ee8cc1Swenshuai.xi VPU_MSG_DBG("(%d) fail to InitAll\n", __LINE__);
1658*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
1659*53ee8cc1Swenshuai.xi return FALSE;
1660*53ee8cc1Swenshuai.xi }
1661*53ee8cc1Swenshuai.xi
1662*53ee8cc1Swenshuai.xi //Check if controller finish initialization: clear mailbox, etc.
1663*53ee8cc1Swenshuai.xi //Need to check it before sending any controller commands!
1664*53ee8cc1Swenshuai.xi u32Timeout = HVD_GetSysTime_ms() + VPU_CMD_TIMEOUT;
1665*53ee8cc1Swenshuai.xi while (CTL_STU_NONE == ctl_ptr->statue)
1666*53ee8cc1Swenshuai.xi {
1667*53ee8cc1Swenshuai.xi if (HVD_GetSysTime_ms() > u32Timeout)
1668*53ee8cc1Swenshuai.xi {
1669*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Ctl init timeout, st=%x\n", ctl_ptr->statue);
1670*53ee8cc1Swenshuai.xi VPU_MSG_ERR("version=0x%x, statue=0x%x, last_ctl_cmd=0x%x, last_ctl_arg=0x%x, t0=%d, t1=%d\n",
1671*53ee8cc1Swenshuai.xi ctl_ptr->verion, ctl_ptr->statue, ctl_ptr->last_ctl_cmd, ctl_ptr->last_ctl_arg, ctl_ptr->task_statue[0], ctl_ptr->task_statue[1]);
1672*53ee8cc1Swenshuai.xi MS_U32 t=0;
1673*53ee8cc1Swenshuai.xi for (t=0; t<30; t++)
1674*53ee8cc1Swenshuai.xi {
1675*53ee8cc1Swenshuai.xi VPU_MSG_DBG("_pc=0x%x\n", HAL_VPU_EX_GetProgCnt());
1676*53ee8cc1Swenshuai.xi }
1677*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
1678*53ee8cc1Swenshuai.xi return FALSE;
1679*53ee8cc1Swenshuai.xi }
1680*53ee8cc1Swenshuai.xi
1681*53ee8cc1Swenshuai.xi MsOS_ReadMemory();
1682*53ee8cc1Swenshuai.xi }
1683*53ee8cc1Swenshuai.xi
1684*53ee8cc1Swenshuai.xi VPU_MSG_INFO("ctl_init_done: version=0x%x, statue=0x%x, last_ctl_cmd=0x%x, last_ctl_arg=0x%x, t0=%d, t1=%d\n",
1685*53ee8cc1Swenshuai.xi ctl_ptr->verion, ctl_ptr->statue, ctl_ptr->last_ctl_cmd, ctl_ptr->last_ctl_arg, ctl_ptr->task_statue[0], ctl_ptr->task_statue[1]);
1686*53ee8cc1Swenshuai.xi
1687*53ee8cc1Swenshuai.xi }
1688*53ee8cc1Swenshuai.xi else
1689*53ee8cc1Swenshuai.xi {
1690*53ee8cc1Swenshuai.xi if (pVPUHalContext->_bVPUSingleMode)
1691*53ee8cc1Swenshuai.xi {
1692*53ee8cc1Swenshuai.xi //Show error message
1693*53ee8cc1Swenshuai.xi printf("This task will use dram instead of sram!!!\n");
1694*53ee8cc1Swenshuai.xi VPU_MSG_INFO("VDEC warn: this task will use dram instead of sram!!!\n");
1695*53ee8cc1Swenshuai.xi }
1696*53ee8cc1Swenshuai.xi
1697*53ee8cc1Swenshuai.xi if (!_VPU_EX_InitHW(pInitPara->pTaskInfo))
1698*53ee8cc1Swenshuai.xi {
1699*53ee8cc1Swenshuai.xi VPU_MSG_DBG("(%d) fail to InitHW\n", __LINE__);
1700*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
1701*53ee8cc1Swenshuai.xi return FALSE;
1702*53ee8cc1Swenshuai.xi }
1703*53ee8cc1Swenshuai.xi if (pInitPara->pVLCCfg)
1704*53ee8cc1Swenshuai.xi {
1705*53ee8cc1Swenshuai.xi if (!_VPU_EX_LoadVLCTable(pInitPara->pVLCCfg, pInitPara->pFWCodeCfg->u8SrcType))
1706*53ee8cc1Swenshuai.xi {
1707*53ee8cc1Swenshuai.xi VPU_MSG_ERR("HAL_VPU_LoadVLCTable fail!\n");
1708*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
1709*53ee8cc1Swenshuai.xi return FALSE;
1710*53ee8cc1Swenshuai.xi }
1711*53ee8cc1Swenshuai.xi }
1712*53ee8cc1Swenshuai.xi }
1713*53ee8cc1Swenshuai.xi
1714*53ee8cc1Swenshuai.xi
1715*53ee8cc1Swenshuai.xi #ifdef VDEC3
1716*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_MVD == pTaskInfo->eDecType)
1717*53ee8cc1Swenshuai.xi {
1718*53ee8cc1Swenshuai.xi VDEC_VBBU *pTemp4 = (VDEC_VBBU *)MsOS_PA2KSEG1(MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr) + VBBU_TABLE_START + u8Offset*VPU_FW_MEM_OFFSET);
1719*53ee8cc1Swenshuai.xi
1720*53ee8cc1Swenshuai.xi memset(pTemp4,0,sizeof(VDEC_VBBU));
1721*53ee8cc1Swenshuai.xi
1722*53ee8cc1Swenshuai.xi *((unsigned int*)(pTemp4->u8Reserved)) = MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr)-HAL_MIU1_BASE;
1723*53ee8cc1Swenshuai.xi
1724*53ee8cc1Swenshuai.xi DISPQ_IN_DRAM *pTemp = (DISPQ_IN_DRAM *)MsOS_PA2KSEG1(MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr) + DISP_QUEUE_START + u8Offset*VPU_FW_MEM_OFFSET);
1725*53ee8cc1Swenshuai.xi
1726*53ee8cc1Swenshuai.xi memset(pTemp,0,sizeof(DISPQ_IN_DRAM));
1727*53ee8cc1Swenshuai.xi
1728*53ee8cc1Swenshuai.xi CMD_QUEUE *pTemp2 = (CMD_QUEUE *)MsOS_PA2KSEG1(MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr) + VCOMMANDQ_INFO_START + u8Offset*VPU_FW_MEM_OFFSET);
1729*53ee8cc1Swenshuai.xi
1730*53ee8cc1Swenshuai.xi memset(pTemp2,0,sizeof(CMD_QUEUE));
1731*53ee8cc1Swenshuai.xi
1732*53ee8cc1Swenshuai.xi pTemp2->u32HVD_DISPCMDQ_DRAM_ST_ADDR = VDISP_COMMANDQ_START + u8Offset*VPU_FW_MEM_OFFSET;
1733*53ee8cc1Swenshuai.xi
1734*53ee8cc1Swenshuai.xi pTemp2->u32HVD_CMDQ_DRAM_ST_ADDR = VNORMAL_COMMANDQ_START + u8Offset*VPU_FW_MEM_OFFSET;
1735*53ee8cc1Swenshuai.xi
1736*53ee8cc1Swenshuai.xi unsigned char* pTemp3 = (unsigned char*)MsOS_PA2KSEG1(MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr) + VDISP_COMMANDQ_START + u8Offset*VPU_FW_MEM_OFFSET);
1737*53ee8cc1Swenshuai.xi
1738*53ee8cc1Swenshuai.xi memset(pTemp3,0,0x2000);
1739*53ee8cc1Swenshuai.xi
1740*53ee8cc1Swenshuai.xi unsigned int* pVersion = (unsigned int*)MsOS_PA2KSEG1(MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr) + OFFSET_BASE + u8Offset*VPU_FW_MEM_OFFSET);
1741*53ee8cc1Swenshuai.xi
1742*53ee8cc1Swenshuai.xi memset((void*)pVersion,0,0x8);
1743*53ee8cc1Swenshuai.xi
1744*53ee8cc1Swenshuai.xi *pVersion = 1; //0:diu, 1:wb
1745*53ee8cc1Swenshuai.xi }
1746*53ee8cc1Swenshuai.xi
1747*53ee8cc1Swenshuai.xi #endif
1748*53ee8cc1Swenshuai.xi
1749*53ee8cc1Swenshuai.xi #if 1 // For TEE
1750*53ee8cc1Swenshuai.xi #ifdef VDEC3
1751*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
1752*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_MVD == pTaskInfo->eDecType ||
1753*53ee8cc1Swenshuai.xi E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_G2VP9 == pTaskInfo->eDecType)
1754*53ee8cc1Swenshuai.xi #else
1755*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_MVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType)
1756*53ee8cc1Swenshuai.xi #endif
1757*53ee8cc1Swenshuai.xi #else
1758*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_MVD == pTaskInfo->eDecType)
1759*53ee8cc1Swenshuai.xi #endif
1760*53ee8cc1Swenshuai.xi {
1761*53ee8cc1Swenshuai.xi MS_VIRT u32FWPhyAddr = MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr);
1762*53ee8cc1Swenshuai.xi
1763*53ee8cc1Swenshuai.xi if (pVPUHalContext->u32FWShareInfoAddr[u8Offset] == 0xFFFFFFFFUL)
1764*53ee8cc1Swenshuai.xi {
1765*53ee8cc1Swenshuai.xi ctl_ptr->u32TaskShareInfoAddr[u8Offset] = 0xFFFFFFFFUL;
1766*53ee8cc1Swenshuai.xi }
1767*53ee8cc1Swenshuai.xi else
1768*53ee8cc1Swenshuai.xi {
1769*53ee8cc1Swenshuai.xi ctl_ptr->u32TaskShareInfoAddr[u8Offset] = pVPUHalContext->u32FWShareInfoAddr[u8Offset] - u32FWPhyAddr;
1770*53ee8cc1Swenshuai.xi }
1771*53ee8cc1Swenshuai.xi
1772*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
1773*53ee8cc1Swenshuai.xi VPU_MSG_DBG("task share info offset = 0x%x\n", ctl_ptr->u32TaskShareInfoAddr[u8Offset]);
1774*53ee8cc1Swenshuai.xi
1775*53ee8cc1Swenshuai.xi ///printf("DRV side, share info offset = 0x%lx\n", pVPUHalContext->u32FWShareInfoAddr[u8Offset]);
1776*53ee8cc1Swenshuai.xi ///printf("FW side, task share info offset = 0x%x\n", ctl_ptr->u32TaskShareInfoAddr[u8Offset]);
1777*53ee8cc1Swenshuai.xi }
1778*53ee8cc1Swenshuai.xi #endif
1779*53ee8cc1Swenshuai.xi
1780*53ee8cc1Swenshuai.xi if ((pVPUHalContext->bEnableDymanicFBMode == TRUE) && (pVPUHalContext->u8TaskCnt == 0))
1781*53ee8cc1Swenshuai.xi {
1782*53ee8cc1Swenshuai.xi ctl_ptr->FB_ADDRESS = pVPUHalContext->u32DynamicFBAddress;
1783*53ee8cc1Swenshuai.xi ctl_ptr->FB_Total_SIZE = pVPUHalContext->u32DynamicFBSize;
1784*53ee8cc1Swenshuai.xi
1785*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_DUAL_CMD_COMMON, 0);
1786*53ee8cc1Swenshuai.xi
1787*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
1788*53ee8cc1Swenshuai.xi }
1789*53ee8cc1Swenshuai.xi
1790*53ee8cc1Swenshuai.xi if (pVPUHalContext->_stVPUSTCMode[u8Offset].bSTCSetMode)
1791*53ee8cc1Swenshuai.xi {
1792*53ee8cc1Swenshuai.xi eCtrlRet = HAL_HVD_EX_SetCmd(u32Id, E_DUAL_CMD_STC_MODE, pVPUHalContext->_stVPUSTCMode[u8Offset].u32STCIndex);
1793*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eCtrlRet)
1794*53ee8cc1Swenshuai.xi {
1795*53ee8cc1Swenshuai.xi VPU_MSG_ERR("E_HVD_CMD_STC_MODE NG eCtrlRet=%x\n", eCtrlRet);
1796*53ee8cc1Swenshuai.xi }
1797*53ee8cc1Swenshuai.xi }
1798*53ee8cc1Swenshuai.xi
1799*53ee8cc1Swenshuai.xi if ((TRUE==pVPUHalContext->_bVPUSingleMode) || (E_VPU_DEC_MODE_SINGLE==pVPUHalContext->_stVPUDecMode.u8DecMod))
1800*53ee8cc1Swenshuai.xi {
1801*53ee8cc1Swenshuai.xi //Issue E_DUAL_CMD_SINGLE_TASK to FW controller
1802*53ee8cc1Swenshuai.xi //arg=1 to get better performance for single task
1803*53ee8cc1Swenshuai.xi u32CmdArg = (pVPUHalContext->_bVPUSingleMode) ? 1 : 0;
1804*53ee8cc1Swenshuai.xi VPU_MSG_DBG("Issue E_DUAL_CMD_SINGLE_TASK to FW controller arg=%x\n", u32CmdArg);
1805*53ee8cc1Swenshuai.xi eCtrlRet = HAL_HVD_EX_SetCmd(u32Id, E_DUAL_CMD_SINGLE_TASK, u32CmdArg);
1806*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eCtrlRet)
1807*53ee8cc1Swenshuai.xi {
1808*53ee8cc1Swenshuai.xi VPU_MSG_ERR("E_DUAL_CMD_SINGLE_TASK NG eCtrlRet=%x\n", eCtrlRet);
1809*53ee8cc1Swenshuai.xi }
1810*53ee8cc1Swenshuai.xi }
1811*53ee8cc1Swenshuai.xi else if (E_VPU_DEC_MODE_DUAL_3D==pVPUHalContext->_stVPUDecMode.u8DecMod)
1812*53ee8cc1Swenshuai.xi {
1813*53ee8cc1Swenshuai.xi if(pVPUHalContext->_stVPUDecMode.u8CodecType[0] != pVPUHalContext->_stVPUDecMode.u8CodecType[1])
1814*53ee8cc1Swenshuai.xi {
1815*53ee8cc1Swenshuai.xi switch (pVPUHalContext->_stVPUDecMode.u32Arg)
1816*53ee8cc1Swenshuai.xi {
1817*53ee8cc1Swenshuai.xi case E_VPU_CMD_MODE_KR3D_INTERLACE:
1818*53ee8cc1Swenshuai.xi u32CmdArg = CTL_MODE_3DTV;
1819*53ee8cc1Swenshuai.xi break;
1820*53ee8cc1Swenshuai.xi case E_VPU_CMD_MODE_KR3D_FORCE_P:
1821*53ee8cc1Swenshuai.xi u32CmdArg = CTL_MODE_3DTV_PROG;
1822*53ee8cc1Swenshuai.xi break;
1823*53ee8cc1Swenshuai.xi case E_VPU_CMD_MODE_KR3D_INTERLACE_TWO_PITCH:
1824*53ee8cc1Swenshuai.xi u32CmdArg = CTL_MODE_3DTV_TWO_PITCH;
1825*53ee8cc1Swenshuai.xi break;
1826*53ee8cc1Swenshuai.xi case E_VPU_CMD_MODE_KR3D_FORCE_P_TWO_PITCH:
1827*53ee8cc1Swenshuai.xi u32CmdArg = CTL_MODE_3DTV_PROG_TWO_PITCH;
1828*53ee8cc1Swenshuai.xi break;
1829*53ee8cc1Swenshuai.xi default:
1830*53ee8cc1Swenshuai.xi u32CmdArg = CTL_MODE_3DTV;
1831*53ee8cc1Swenshuai.xi VPU_MSG_INFO("%x not defined, use CTL_MODE_3DTV for KR3D\n", pVPUHalContext->_stVPUDecMode.u32Arg);
1832*53ee8cc1Swenshuai.xi break;
1833*53ee8cc1Swenshuai.xi }
1834*53ee8cc1Swenshuai.xi }
1835*53ee8cc1Swenshuai.xi else
1836*53ee8cc1Swenshuai.xi {
1837*53ee8cc1Swenshuai.xi u32CmdArg = CTL_MODE_3DWMV;
1838*53ee8cc1Swenshuai.xi }
1839*53ee8cc1Swenshuai.xi VPU_MSG_DBG("Issue E_DUAL_CMD_MODE to FW controller arg=%x\n", u32CmdArg);
1840*53ee8cc1Swenshuai.xi eCtrlRet = HAL_HVD_EX_SetCmd(u32Id, E_DUAL_CMD_MODE, u32CmdArg);
1841*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eCtrlRet)
1842*53ee8cc1Swenshuai.xi {
1843*53ee8cc1Swenshuai.xi VPU_MSG_ERR("E_DUAL_CMD_MODE NG eCtrlRet=%x\n", eCtrlRet);
1844*53ee8cc1Swenshuai.xi }
1845*53ee8cc1Swenshuai.xi }
1846*53ee8cc1Swenshuai.xi else if(E_VPU_DEC_MODE_DUAL_INDIE == pVPUHalContext->_stVPUDecMode.u8DecMod)
1847*53ee8cc1Swenshuai.xi {
1848*53ee8cc1Swenshuai.xi if(E_VPU_CMD_MODE_PIP_SYNC_MAIN_STC == pVPUHalContext->_stVPUDecMode.u32Arg)
1849*53ee8cc1Swenshuai.xi {
1850*53ee8cc1Swenshuai.xi u32CmdArg = CTL_MODE_ONE_STC;
1851*53ee8cc1Swenshuai.xi }
1852*53ee8cc1Swenshuai.xi else
1853*53ee8cc1Swenshuai.xi {
1854*53ee8cc1Swenshuai.xi u32CmdArg = (pVPUHalContext->_stVPUDecMode.u32Arg==E_VPU_CMD_MODE_PIP_SYNC_SWITCH) ? CTL_MODE_SWITCH_STC : CTL_MODE_NORMAL;
1855*53ee8cc1Swenshuai.xi }
1856*53ee8cc1Swenshuai.xi VPU_MSG_DBG("Issue E_DUAL_CMD_MODE to FW controller arg=%x\n", u32CmdArg);
1857*53ee8cc1Swenshuai.xi eCtrlRet = HAL_HVD_EX_SetCmd(u32Id, E_DUAL_CMD_MODE, u32CmdArg);
1858*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eCtrlRet)
1859*53ee8cc1Swenshuai.xi {
1860*53ee8cc1Swenshuai.xi VPU_MSG_ERR("E_DUAL_CMD_MODE NG eCtrlRet=%x\n", eCtrlRet);
1861*53ee8cc1Swenshuai.xi }
1862*53ee8cc1Swenshuai.xi }
1863*53ee8cc1Swenshuai.xi
1864*53ee8cc1Swenshuai.xi eCmd = _VPU_EX_MapCtrlCmd(pTaskInfo);
1865*53ee8cc1Swenshuai.xi #if defined(SUPPORT_NEW_MEM_LAYOUT)
1866*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_MVD == pTaskInfo->eDecType)
1867*53ee8cc1Swenshuai.xi #ifdef VDEC3
1868*53ee8cc1Swenshuai.xi {
1869*53ee8cc1Swenshuai.xi u32Arg = (u32BBUId << VDEC_BBU_ID_SHIFT) + u8Offset * VPU_FW_MEM_OFFSET + OFFSET_BASE;
1870*53ee8cc1Swenshuai.xi }
1871*53ee8cc1Swenshuai.xi #else
1872*53ee8cc1Swenshuai.xi u32Arg = u8Offset * VPU_FW_MEM_OFFSET + OFFSET_BASE;
1873*53ee8cc1Swenshuai.xi #endif
1874*53ee8cc1Swenshuai.xi
1875*53ee8cc1Swenshuai.xi #ifdef VDEC3
1876*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
1877*53ee8cc1Swenshuai.xi else if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_G2VP9 == pTaskInfo->eDecType)
1878*53ee8cc1Swenshuai.xi #else
1879*53ee8cc1Swenshuai.xi else if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType)
1880*53ee8cc1Swenshuai.xi #endif
1881*53ee8cc1Swenshuai.xi {
1882*53ee8cc1Swenshuai.xi u32Arg = (u32BBUId << VDEC_BBU_ID_SHIFT) + (u8Offset * VPU_FW_MEM_OFFSET) + HVD_SHARE_MEM_ST_OFFSET;
1883*53ee8cc1Swenshuai.xi }
1884*53ee8cc1Swenshuai.xi #else
1885*53ee8cc1Swenshuai.xi else if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType)
1886*53ee8cc1Swenshuai.xi u32Arg = u8Offset * VPU_FW_MEM_OFFSET + HVD_SHARE_MEM_ST_OFFSET;
1887*53ee8cc1Swenshuai.xi #endif
1888*53ee8cc1Swenshuai.xi else
1889*53ee8cc1Swenshuai.xi {
1890*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Can't find eDecType! %d\n", pTaskInfo->eDecType);
1891*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
1892*53ee8cc1Swenshuai.xi return FALSE;
1893*53ee8cc1Swenshuai.xi }
1894*53ee8cc1Swenshuai.xi #else
1895*53ee8cc1Swenshuai.xi u32Arg = u8Offset * VPU_FW_MEM_OFFSET;
1896*53ee8cc1Swenshuai.xi #endif
1897*53ee8cc1Swenshuai.xi
1898*53ee8cc1Swenshuai.xi VPRINTF("[NDec][%s][%d] create task : id 0x%x, cmd 0x%x, arg 0x%x, bbuID %d, offset %d \n", __FUNCTION__, __LINE__, u32Id, eCmd, u32Arg, u32BBUId, u8Offset);
1899*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, eCmd, u32Arg);
1900*53ee8cc1Swenshuai.xi
1901*53ee8cc1Swenshuai.xi MsOS_ReadMemory();
1902*53ee8cc1Swenshuai.xi VPU_MSG_INFO("before: version=0x%x, statue=0x%x, last_ctl_cmd=0x%x, last_ctl_arg=0x%x, t0=%d, t1=%d\n",
1903*53ee8cc1Swenshuai.xi ctl_ptr->verion, ctl_ptr->statue, ctl_ptr->last_ctl_cmd, ctl_ptr->last_ctl_arg, ctl_ptr->task_statue[0], ctl_ptr->task_statue[1]);
1904*53ee8cc1Swenshuai.xi
1905*53ee8cc1Swenshuai.xi u32Timeout = HVD_GetSysTime_ms() + VPU_CMD_TIMEOUT;
1906*53ee8cc1Swenshuai.xi while (CTL_TASK_CMDRDY != ctl_ptr->task_statue[u8Offset])
1907*53ee8cc1Swenshuai.xi {
1908*53ee8cc1Swenshuai.xi if (HVD_GetSysTime_ms() > u32Timeout)
1909*53ee8cc1Swenshuai.xi {
1910*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Task %d creation timeout\n", u8Offset);
1911*53ee8cc1Swenshuai.xi MS_U32 t=0;
1912*53ee8cc1Swenshuai.xi for (t=0; t<30; t++)
1913*53ee8cc1Swenshuai.xi {
1914*53ee8cc1Swenshuai.xi VPU_MSG_DBG("_pc=0x%x\n", HAL_VPU_EX_GetProgCnt());
1915*53ee8cc1Swenshuai.xi }
1916*53ee8cc1Swenshuai.xi //#ifndef VDEC3 // FIXME: workaround fw response time is slow sometimes in multiple stream case so far
1917*53ee8cc1Swenshuai.xi pVPUHalContext->bVpuExLoadFWRlt = FALSE; ///error handling
1918*53ee8cc1Swenshuai.xi VPU_MSG_ERR("set bVpuExLoadFWRlt as FALSE\n\n");
1919*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
1920*53ee8cc1Swenshuai.xi return FALSE;
1921*53ee8cc1Swenshuai.xi //#endif
1922*53ee8cc1Swenshuai.xi }
1923*53ee8cc1Swenshuai.xi
1924*53ee8cc1Swenshuai.xi MsOS_ReadMemory();
1925*53ee8cc1Swenshuai.xi }
1926*53ee8cc1Swenshuai.xi
1927*53ee8cc1Swenshuai.xi VPU_MSG_INFO("after: version=0x%x, statue=0x%x, last_ctl_cmd=0x%x, last_ctl_arg=0x%x, t0=%d, t1=%d\n",
1928*53ee8cc1Swenshuai.xi ctl_ptr->verion, ctl_ptr->statue, ctl_ptr->last_ctl_cmd, ctl_ptr->last_ctl_arg, ctl_ptr->task_statue[0], ctl_ptr->task_statue[1]);
1929*53ee8cc1Swenshuai.xi
1930*53ee8cc1Swenshuai.xi #ifdef VDEC3
1931*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType || E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType)
1932*53ee8cc1Swenshuai.xi #else
1933*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType)
1934*53ee8cc1Swenshuai.xi #endif
1935*53ee8cc1Swenshuai.xi {
1936*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetNalTblAddr(u32Id);
1937*53ee8cc1Swenshuai.xi }
1938*53ee8cc1Swenshuai.xi
1939*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_MVD == pTaskInfo->eDecType)
1940*53ee8cc1Swenshuai.xi {
1941*53ee8cc1Swenshuai.xi eDecType = E_VPU_EX_DECODER_MVD;
1942*53ee8cc1Swenshuai.xi }
1943*53ee8cc1Swenshuai.xi else if (E_VPU_EX_DECODER_HVD == pTaskInfo->eDecType)
1944*53ee8cc1Swenshuai.xi {
1945*53ee8cc1Swenshuai.xi eDecType = E_VPU_EX_DECODER_HVD;
1946*53ee8cc1Swenshuai.xi }
1947*53ee8cc1Swenshuai.xi #ifdef VDEC3
1948*53ee8cc1Swenshuai.xi else if (E_VPU_EX_DECODER_EVD == pTaskInfo->eDecType)
1949*53ee8cc1Swenshuai.xi {
1950*53ee8cc1Swenshuai.xi eDecType = E_VPU_EX_DECODER_EVD;
1951*53ee8cc1Swenshuai.xi }
1952*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
1953*53ee8cc1Swenshuai.xi else if (E_VPU_EX_DECODER_G2VP9 == pTaskInfo->eDecType)
1954*53ee8cc1Swenshuai.xi {
1955*53ee8cc1Swenshuai.xi eDecType = E_VPU_EX_DECODER_G2VP9;
1956*53ee8cc1Swenshuai.xi }
1957*53ee8cc1Swenshuai.xi #endif
1958*53ee8cc1Swenshuai.xi #endif
1959*53ee8cc1Swenshuai.xi else
1960*53ee8cc1Swenshuai.xi {
1961*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Can't find eDecType! %d\n", pTaskInfo->eDecType);
1962*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
1963*53ee8cc1Swenshuai.xi return FALSE;
1964*53ee8cc1Swenshuai.xi }
1965*53ee8cc1Swenshuai.xi
1966*53ee8cc1Swenshuai.xi #ifdef VDEC3
1967*53ee8cc1Swenshuai.xi if ((bFWdecideFB == TRUE) && (pVPUHalContext->u8TaskCnt == 0))
1968*53ee8cc1Swenshuai.xi {
1969*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_DUAL_R2_CMD_FBADDR, pInitPara->pFBCfg->u32FrameBufAddr);
1970*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_DUAL_R2_CMD_FBSIZE, pInitPara->pFBCfg->u32FrameBufSize);
1971*53ee8cc1Swenshuai.xi }
1972*53ee8cc1Swenshuai.xi #endif
1973*53ee8cc1Swenshuai.xi
1974*53ee8cc1Swenshuai.xi if (pTaskInfo->eDecType != eDecType)
1975*53ee8cc1Swenshuai.xi {
1976*53ee8cc1Swenshuai.xi VPU_MSG_ERR("warning pTaskInfo->eDecType=%x not %x\n",
1977*53ee8cc1Swenshuai.xi pTaskInfo->eDecType, eDecType);
1978*53ee8cc1Swenshuai.xi }
1979*53ee8cc1Swenshuai.xi goto _SAVE_DEC_TYPE;
1980*53ee8cc1Swenshuai.xi
1981*53ee8cc1Swenshuai.xi _SAVE_DEC_TYPE:
1982*53ee8cc1Swenshuai.xi if (pVPUHalContext->_stVPUStream[u8Offset].eStreamId == (u32Id & 0xFF))
1983*53ee8cc1Swenshuai.xi {
1984*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[u8Offset].eDecodertype = eDecType;
1985*53ee8cc1Swenshuai.xi }
1986*53ee8cc1Swenshuai.xi else
1987*53ee8cc1Swenshuai.xi {
1988*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Cannot save eDecType!!\n");
1989*53ee8cc1Swenshuai.xi }
1990*53ee8cc1Swenshuai.xi
1991*53ee8cc1Swenshuai.xi (pVPUHalContext->u8TaskCnt)++;
1992*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
1993*53ee8cc1Swenshuai.xi return TRUE;
1994*53ee8cc1Swenshuai.xi }
1995*53ee8cc1Swenshuai.xi
HAL_VPU_EX_TaskDelete(MS_U32 u32Id,VPU_EX_NDecInitPara * pInitPara)1996*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_TaskDelete(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara)
1997*53ee8cc1Swenshuai.xi {
1998*53ee8cc1Swenshuai.xi HVD_Return eRet;
1999*53ee8cc1Swenshuai.xi #ifdef VDEC3
2000*53ee8cc1Swenshuai.xi HVD_User_Cmd eCmd = E_NST_CMD_DEL_TASK;
2001*53ee8cc1Swenshuai.xi #else
2002*53ee8cc1Swenshuai.xi HVD_User_Cmd eCmd = E_DUAL_CMD_DEL_TASK;
2003*53ee8cc1Swenshuai.xi #endif
2004*53ee8cc1Swenshuai.xi MS_U8 u8OffsetIdx = _VPU_EX_GetOffsetIdx(u32Id);
2005*53ee8cc1Swenshuai.xi MS_U32 u32Timeout = HVD_GetSysTime_ms() + 3000;
2006*53ee8cc1Swenshuai.xi
2007*53ee8cc1Swenshuai.xi _HAL_VPU_Entry();
2008*53ee8cc1Swenshuai.xi VPU_MSG_DBG("DecType=%d\n", pVPUHalContext->_stVPUStream[u8OffsetIdx].eDecodertype);
2009*53ee8cc1Swenshuai.xi
2010*53ee8cc1Swenshuai.xi eRet = HAL_HVD_EX_SetCmd(u32Id, eCmd, u8OffsetIdx);
2011*53ee8cc1Swenshuai.xi if(eRet != E_HVD_RETURN_SUCCESS)
2012*53ee8cc1Swenshuai.xi {
2013*53ee8cc1Swenshuai.xi VPU_MSG_ERR("VPU fail to DEL Task %d\n", eRet);
2014*53ee8cc1Swenshuai.xi }
2015*53ee8cc1Swenshuai.xi
2016*53ee8cc1Swenshuai.xi {
2017*53ee8cc1Swenshuai.xi struct _ctl_info *ctl_ptr = (struct _ctl_info *)
2018*53ee8cc1Swenshuai.xi MsOS_PA2KSEG1(MsOS_VA2PA(pInitPara->pFWCodeCfg->u32DstAddr) + CTL_INFO_ADDR);
2019*53ee8cc1Swenshuai.xi u32Timeout = HVD_GetSysTime_ms() + VPU_CMD_TIMEOUT;
2020*53ee8cc1Swenshuai.xi
2021*53ee8cc1Swenshuai.xi MsOS_ReadMemory();
2022*53ee8cc1Swenshuai.xi
2023*53ee8cc1Swenshuai.xi VPU_MSG_DBG("before: version=0x%x, statue=0x%x, last_ctl_cmd=0x%x, last_ctl_arg=0x%x, t0=%d, t1=%d\n",
2024*53ee8cc1Swenshuai.xi ctl_ptr->verion, ctl_ptr->statue, ctl_ptr->last_ctl_cmd, ctl_ptr->last_ctl_arg, ctl_ptr->task_statue[0], ctl_ptr->task_statue[1]);
2025*53ee8cc1Swenshuai.xi
2026*53ee8cc1Swenshuai.xi while (CTL_TASK_NONE != ctl_ptr->task_statue[u8OffsetIdx])
2027*53ee8cc1Swenshuai.xi {
2028*53ee8cc1Swenshuai.xi if (HVD_GetSysTime_ms() > u32Timeout)
2029*53ee8cc1Swenshuai.xi {
2030*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Task %u deletion timeout\n", u8OffsetIdx);
2031*53ee8cc1Swenshuai.xi pVPUHalContext->bVpuExLoadFWRlt = FALSE; ///error handling
2032*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Set bVpuExLoadFWRlt as FALSE\n");
2033*53ee8cc1Swenshuai.xi
2034*53ee8cc1Swenshuai.xi if(pVPUHalContext->u8TaskCnt == 1)
2035*53ee8cc1Swenshuai.xi {
2036*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Due to one task remain, driver can force delete task\n");
2037*53ee8cc1Swenshuai.xi break;
2038*53ee8cc1Swenshuai.xi }
2039*53ee8cc1Swenshuai.xi else if(pVPUHalContext->u8TaskCnt == 2)
2040*53ee8cc1Swenshuai.xi {
2041*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Due to two tasks remain, driver can't force delete task\n");
2042*53ee8cc1Swenshuai.xi break;
2043*53ee8cc1Swenshuai.xi }
2044*53ee8cc1Swenshuai.xi else
2045*53ee8cc1Swenshuai.xi {
2046*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Task number is not correct\n");
2047*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
2048*53ee8cc1Swenshuai.xi return FALSE;
2049*53ee8cc1Swenshuai.xi }
2050*53ee8cc1Swenshuai.xi }
2051*53ee8cc1Swenshuai.xi
2052*53ee8cc1Swenshuai.xi MsOS_ReadMemory();
2053*53ee8cc1Swenshuai.xi }
2054*53ee8cc1Swenshuai.xi
2055*53ee8cc1Swenshuai.xi VPU_MSG_DBG("after: version=0x%x, statue=0x%x, last_ctl_cmd=0x%x, last_ctl_arg=0x%x, t0=%d, t1=%d\n",
2056*53ee8cc1Swenshuai.xi ctl_ptr->verion, ctl_ptr->statue, ctl_ptr->last_ctl_cmd, ctl_ptr->last_ctl_arg, ctl_ptr->task_statue[0], ctl_ptr->task_statue[1]);
2057*53ee8cc1Swenshuai.xi }
2058*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2059*53ee8cc1Swenshuai.xi if (pVPUHalContext->_stVPUStream[u8OffsetIdx].eDecodertype == E_VPU_EX_DECODER_EVD)
2060*53ee8cc1Swenshuai.xi {
2061*53ee8cc1Swenshuai.xi HAL_EVD_EX_ClearTSPInput(u32Id);
2062*53ee8cc1Swenshuai.xi }
2063*53ee8cc1Swenshuai.xi #endif
2064*53ee8cc1Swenshuai.xi
2065*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[u8OffsetIdx].eDecodertype = E_VPU_EX_DECODER_NONE;
2066*53ee8cc1Swenshuai.xi if( (u8OffsetIdx == 0) && (pVPUHalContext->_stVPUStream[u8OffsetIdx].eStreamId == E_HAL_VPU_MVC_MAIN_VIEW))
2067*53ee8cc1Swenshuai.xi {
2068*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[u8OffsetIdx].eStreamId = E_HAL_VPU_N_STREAM0;
2069*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[0].eDecodertype = E_VPU_EX_DECODER_NONE;
2070*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[1].eDecodertype = E_VPU_EX_DECODER_NONE;
2071*53ee8cc1Swenshuai.xi }
2072*53ee8cc1Swenshuai.xi
2073*53ee8cc1Swenshuai.xi if (pVPUHalContext->u8TaskCnt)
2074*53ee8cc1Swenshuai.xi {
2075*53ee8cc1Swenshuai.xi (pVPUHalContext->u8TaskCnt)--;
2076*53ee8cc1Swenshuai.xi }
2077*53ee8cc1Swenshuai.xi else
2078*53ee8cc1Swenshuai.xi {
2079*53ee8cc1Swenshuai.xi VPU_MSG_DBG("Warning: u8TaskCnt=0\n");
2080*53ee8cc1Swenshuai.xi }
2081*53ee8cc1Swenshuai.xi
2082*53ee8cc1Swenshuai.xi if (0 == pVPUHalContext->u8TaskCnt)
2083*53ee8cc1Swenshuai.xi {
2084*53ee8cc1Swenshuai.xi int i;
2085*53ee8cc1Swenshuai.xi VPU_MSG_DBG("u8TaskCnt=%d time to terminate\n", pVPUHalContext->u8TaskCnt);
2086*53ee8cc1Swenshuai.xi _VPU_EX_DeinitAll(pInitPara);
2087*53ee8cc1Swenshuai.xi HAL_VPU_EX_SetSingleDecodeMode(FALSE);
2088*53ee8cc1Swenshuai.xi pVPUHalContext->u32VPUSHMAddr = 0;
2089*53ee8cc1Swenshuai.xi
2090*53ee8cc1Swenshuai.xi for (i = 0; i < MAX_SUPPORT_DECODER_NUM; i++)
2091*53ee8cc1Swenshuai.xi pVPUHalContext->u32FWShareInfoAddr[i] = 0xFFFFFFFFUL;
2092*53ee8cc1Swenshuai.xi }
2093*53ee8cc1Swenshuai.xi else
2094*53ee8cc1Swenshuai.xi {
2095*53ee8cc1Swenshuai.xi pVPUHalContext->u32FWShareInfoAddr[u8OffsetIdx] = 0xFFFFFFFFUL;
2096*53ee8cc1Swenshuai.xi _VPU_EX_DeinitHW(pInitPara->pTaskInfo);
2097*53ee8cc1Swenshuai.xi }
2098*53ee8cc1Swenshuai.xi
2099*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
2100*53ee8cc1Swenshuai.xi return TRUE;
2101*53ee8cc1Swenshuai.xi }
2102*53ee8cc1Swenshuai.xi
HAL_VPU_EX_LoadCode(VPU_EX_FWCodeCfg * pFWCodeCfg)2103*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_LoadCode(VPU_EX_FWCodeCfg *pFWCodeCfg)
2104*53ee8cc1Swenshuai.xi {
2105*53ee8cc1Swenshuai.xi MS_VIRT u32DestAddr = pFWCodeCfg->u32DstAddr;
2106*53ee8cc1Swenshuai.xi MS_VIRT u32BinAddr = pFWCodeCfg->u32BinAddr;
2107*53ee8cc1Swenshuai.xi MS_U32 u32Size = pFWCodeCfg->u32BinSize;
2108*53ee8cc1Swenshuai.xi #if (ENABLE_DECOMPRESS_FUNCTION==TRUE)
2109*53ee8cc1Swenshuai.xi MS_U32 u32DestSize = pFWCodeCfg->u32DstSize;
2110*53ee8cc1Swenshuai.xi #endif
2111*53ee8cc1Swenshuai.xi
2112*53ee8cc1Swenshuai.xi if (FALSE == HAL_VPU_EX_GetFWReload())
2113*53ee8cc1Swenshuai.xi {
2114*53ee8cc1Swenshuai.xi //printf("%s bFWReload FALSE!!!\n", __FUNCTION__);
2115*53ee8cc1Swenshuai.xi if (FALSE == pVPUHalContext->bVpuExLoadFWRlt)
2116*53ee8cc1Swenshuai.xi {
2117*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Never load fw successfully, load it anyway!\n");
2118*53ee8cc1Swenshuai.xi }
2119*53ee8cc1Swenshuai.xi else
2120*53ee8cc1Swenshuai.xi {
2121*53ee8cc1Swenshuai.xi //Check f/w prefix "VDEC30"
2122*53ee8cc1Swenshuai.xi if (_VPU_EX_IsNeedDecompress(u32DestAddr)!=FALSE)
2123*53ee8cc1Swenshuai.xi {
2124*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Wrong prefix: reload fw!\n");
2125*53ee8cc1Swenshuai.xi }
2126*53ee8cc1Swenshuai.xi else
2127*53ee8cc1Swenshuai.xi {
2128*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Skip loading fw this time!!!\n");
2129*53ee8cc1Swenshuai.xi return TRUE;
2130*53ee8cc1Swenshuai.xi }
2131*53ee8cc1Swenshuai.xi }
2132*53ee8cc1Swenshuai.xi }
2133*53ee8cc1Swenshuai.xi
2134*53ee8cc1Swenshuai.xi if (E_HVD_FW_INPUT_SOURCE_FLASH == pFWCodeCfg->u8SrcType)
2135*53ee8cc1Swenshuai.xi {
2136*53ee8cc1Swenshuai.xi #if VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM
2137*53ee8cc1Swenshuai.xi if (u32Size != 0)
2138*53ee8cc1Swenshuai.xi {
2139*53ee8cc1Swenshuai.xi SPIDMA_Dev cpyflag = E_SPIDMA_DEV_MIU1;
2140*53ee8cc1Swenshuai.xi
2141*53ee8cc1Swenshuai.xi
2142*53ee8cc1Swenshuai.xi MS_U32 u32Start;
2143*53ee8cc1Swenshuai.xi MS_U32 u32StartOffset;
2144*53ee8cc1Swenshuai.xi MS_U8 u8MiuSel;
2145*53ee8cc1Swenshuai.xi
2146*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8MiuSel, u32StartOffset, u32DestAddr);
2147*53ee8cc1Swenshuai.xi
2148*53ee8cc1Swenshuai.xi
2149*53ee8cc1Swenshuai.xi if(u8MiuSel == E_CHIP_MIU_0)
2150*53ee8cc1Swenshuai.xi cpyflag = E_SPIDMA_DEV_MIU0;
2151*53ee8cc1Swenshuai.xi else if(u8MiuSel == E_CHIP_MIU_1)
2152*53ee8cc1Swenshuai.xi cpyflag = E_SPIDMA_DEV_MIU1;
2153*53ee8cc1Swenshuai.xi else if(u8MiuSel == E_CHIP_MIU_2)
2154*53ee8cc1Swenshuai.xi ; ///TODO: cpyflag = E_SPIDMA_DEV_MIU2;
2155*53ee8cc1Swenshuai.xi
2156*53ee8cc1Swenshuai.xi if (!HVD_FLASHcpy(MsOS_VA2PA(u32DestAddr), MsOS_VA2PA(u32BinAddr), u32Size, cpyflag))
2157*53ee8cc1Swenshuai.xi {
2158*53ee8cc1Swenshuai.xi goto _load_code_fail;
2159*53ee8cc1Swenshuai.xi }
2160*53ee8cc1Swenshuai.xi }
2161*53ee8cc1Swenshuai.xi else
2162*53ee8cc1Swenshuai.xi {
2163*53ee8cc1Swenshuai.xi goto _load_code_fail;
2164*53ee8cc1Swenshuai.xi }
2165*53ee8cc1Swenshuai.xi #else
2166*53ee8cc1Swenshuai.xi goto _load_code_fail;
2167*53ee8cc1Swenshuai.xi #endif
2168*53ee8cc1Swenshuai.xi }
2169*53ee8cc1Swenshuai.xi else if (E_HVD_FW_INPUT_SOURCE_DRAM == pFWCodeCfg->u8SrcType)
2170*53ee8cc1Swenshuai.xi {
2171*53ee8cc1Swenshuai.xi if (u32BinAddr != 0 && u32Size != 0)
2172*53ee8cc1Swenshuai.xi {
2173*53ee8cc1Swenshuai.xi #if (ENABLE_DECOMPRESS_FUNCTION==TRUE)
2174*53ee8cc1Swenshuai.xi if(_VPU_EX_DecompressBin(u32BinAddr, u32Size, u32DestAddr, u32DestAddr+u32DestSize-WINDOW_SIZE)==TRUE)
2175*53ee8cc1Swenshuai.xi {
2176*53ee8cc1Swenshuai.xi if(_VPU_EX_IsNeedDecompress(u32DestAddr)==FALSE)
2177*53ee8cc1Swenshuai.xi {
2178*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Decompress ok!!!\n");
2179*53ee8cc1Swenshuai.xi }
2180*53ee8cc1Swenshuai.xi else
2181*53ee8cc1Swenshuai.xi {
2182*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Decompress fail!!!\n");
2183*53ee8cc1Swenshuai.xi }
2184*53ee8cc1Swenshuai.xi }
2185*53ee8cc1Swenshuai.xi else
2186*53ee8cc1Swenshuai.xi #endif
2187*53ee8cc1Swenshuai.xi {
2188*53ee8cc1Swenshuai.xi HVD_memcpy(u32DestAddr, u32BinAddr, u32Size);
2189*53ee8cc1Swenshuai.xi }
2190*53ee8cc1Swenshuai.xi }
2191*53ee8cc1Swenshuai.xi else
2192*53ee8cc1Swenshuai.xi {
2193*53ee8cc1Swenshuai.xi goto _load_code_fail;
2194*53ee8cc1Swenshuai.xi }
2195*53ee8cc1Swenshuai.xi }
2196*53ee8cc1Swenshuai.xi else
2197*53ee8cc1Swenshuai.xi {
2198*53ee8cc1Swenshuai.xi #if VPU_ENABLE_EMBEDDED_FW_BINARY
2199*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Load FW inD2D: dest=0x%lx, source=0x%lx, size=%d\n",
2200*53ee8cc1Swenshuai.xi (unsigned long)u32DestAddr, ((unsigned long) u8HVD_FW_Binary),
2201*53ee8cc1Swenshuai.xi (MS_U32) sizeof(u8HVD_FW_Binary));
2202*53ee8cc1Swenshuai.xi
2203*53ee8cc1Swenshuai.xi #if (ENABLE_DECOMPRESS_FUNCTION==TRUE)
2204*53ee8cc1Swenshuai.xi if(_VPU_EX_DecompressBin((MS_VIRT)u8HVD_FW_Binary, (MS_U32)sizeof(u8HVD_FW_Binary), u32DestAddr, u32DestAddr+u32DestSize-WINDOW_SIZE)==TRUE)
2205*53ee8cc1Swenshuai.xi {
2206*53ee8cc1Swenshuai.xi if(_VPU_EX_IsNeedDecompress(u32DestAddr)==FALSE)
2207*53ee8cc1Swenshuai.xi {
2208*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Decompress ok!!!\n");
2209*53ee8cc1Swenshuai.xi }
2210*53ee8cc1Swenshuai.xi else
2211*53ee8cc1Swenshuai.xi {
2212*53ee8cc1Swenshuai.xi VPU_MSG_INFO("Decompress fail!!!\n");
2213*53ee8cc1Swenshuai.xi }
2214*53ee8cc1Swenshuai.xi }
2215*53ee8cc1Swenshuai.xi else
2216*53ee8cc1Swenshuai.xi #endif
2217*53ee8cc1Swenshuai.xi {
2218*53ee8cc1Swenshuai.xi HVD_memcpy(u32DestAddr, (MS_VIRT)u8HVD_FW_Binary, sizeof(u8HVD_FW_Binary));
2219*53ee8cc1Swenshuai.xi }
2220*53ee8cc1Swenshuai.xi #else
2221*53ee8cc1Swenshuai.xi goto _load_code_fail;
2222*53ee8cc1Swenshuai.xi #endif
2223*53ee8cc1Swenshuai.xi }
2224*53ee8cc1Swenshuai.xi
2225*53ee8cc1Swenshuai.xi MAsm_CPU_Sync();
2226*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
2227*53ee8cc1Swenshuai.xi
2228*53ee8cc1Swenshuai.xi if (FALSE == (*((MS_U8*)(u32DestAddr+6))=='R' && *((MS_U8*)(u32DestAddr+7))=='2'))
2229*53ee8cc1Swenshuai.xi {
2230*53ee8cc1Swenshuai.xi VPU_MSG_ERR("FW is not R2 version! _%x_ _%x_\n", *(MS_U8*)(u32DestAddr+6), *(MS_U8*)(u32DestAddr+7));
2231*53ee8cc1Swenshuai.xi goto _load_code_fail;
2232*53ee8cc1Swenshuai.xi }
2233*53ee8cc1Swenshuai.xi
2234*53ee8cc1Swenshuai.xi pVPUHalContext->bVpuExLoadFWRlt = TRUE;
2235*53ee8cc1Swenshuai.xi return TRUE;
2236*53ee8cc1Swenshuai.xi
2237*53ee8cc1Swenshuai.xi _load_code_fail:
2238*53ee8cc1Swenshuai.xi pVPUHalContext->bVpuExLoadFWRlt = FALSE;
2239*53ee8cc1Swenshuai.xi return FALSE;
2240*53ee8cc1Swenshuai.xi }
2241*53ee8cc1Swenshuai.xi
HAL_VPU_EX_InitRegBase(MS_VIRT u32RegBase)2242*53ee8cc1Swenshuai.xi void HAL_VPU_EX_InitRegBase(MS_VIRT u32RegBase)
2243*53ee8cc1Swenshuai.xi {
2244*53ee8cc1Swenshuai.xi u32VPURegOSBase = u32RegBase;
2245*53ee8cc1Swenshuai.xi }
2246*53ee8cc1Swenshuai.xi
HAL_VPU_EX_Init_Share_Mem(void)2247*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_Init_Share_Mem(void)
2248*53ee8cc1Swenshuai.xi {
2249*53ee8cc1Swenshuai.xi #if ((defined(MSOS_TYPE_LINUX) || defined(MSOS_TYPE_ECOS)) && (!defined(SUPPORT_X_MODEL_FEATURE)))
2250*53ee8cc1Swenshuai.xi
2251*53ee8cc1Swenshuai.xi MS_U32 u32ShmId;
2252*53ee8cc1Swenshuai.xi MS_VIRT u32Addr;
2253*53ee8cc1Swenshuai.xi MS_U32 u32BufSize;
2254*53ee8cc1Swenshuai.xi
2255*53ee8cc1Swenshuai.xi
2256*53ee8cc1Swenshuai.xi if (FALSE == MsOS_SHM_GetId( (MS_U8*)"Linux HAL VPU",
2257*53ee8cc1Swenshuai.xi sizeof(VPU_Hal_CTX),
2258*53ee8cc1Swenshuai.xi &u32ShmId,
2259*53ee8cc1Swenshuai.xi &u32Addr,
2260*53ee8cc1Swenshuai.xi &u32BufSize,
2261*53ee8cc1Swenshuai.xi MSOS_SHM_QUERY))
2262*53ee8cc1Swenshuai.xi {
2263*53ee8cc1Swenshuai.xi if (FALSE == MsOS_SHM_GetId((MS_U8*)"Linux HAL VPU",
2264*53ee8cc1Swenshuai.xi sizeof(VPU_Hal_CTX),
2265*53ee8cc1Swenshuai.xi &u32ShmId,
2266*53ee8cc1Swenshuai.xi &u32Addr,
2267*53ee8cc1Swenshuai.xi &u32BufSize,
2268*53ee8cc1Swenshuai.xi MSOS_SHM_CREATE))
2269*53ee8cc1Swenshuai.xi {
2270*53ee8cc1Swenshuai.xi VPU_MSG_ERR("[%s]SHM allocation failed!!!use global structure instead!!!\n",__FUNCTION__);
2271*53ee8cc1Swenshuai.xi if(pVPUHalContext == NULL)
2272*53ee8cc1Swenshuai.xi {
2273*53ee8cc1Swenshuai.xi pVPUHalContext = &gVPUHalContext;
2274*53ee8cc1Swenshuai.xi memset(pVPUHalContext,0,sizeof(VPU_Hal_CTX));
2275*53ee8cc1Swenshuai.xi _VPU_EX_Context_Init();
2276*53ee8cc1Swenshuai.xi printf("[%s]Global structure init Success!!!\n",__FUNCTION__);
2277*53ee8cc1Swenshuai.xi }
2278*53ee8cc1Swenshuai.xi else
2279*53ee8cc1Swenshuai.xi {
2280*53ee8cc1Swenshuai.xi printf("[%s]Global structure exists!!!\n",__FUNCTION__);
2281*53ee8cc1Swenshuai.xi }
2282*53ee8cc1Swenshuai.xi //return FALSE;
2283*53ee8cc1Swenshuai.xi }
2284*53ee8cc1Swenshuai.xi else
2285*53ee8cc1Swenshuai.xi {
2286*53ee8cc1Swenshuai.xi memset((MS_U8*)u32Addr,0,sizeof(VPU_Hal_CTX));
2287*53ee8cc1Swenshuai.xi pVPUHalContext = (VPU_Hal_CTX*)u32Addr; // for one process
2288*53ee8cc1Swenshuai.xi _VPU_EX_Context_Init();
2289*53ee8cc1Swenshuai.xi }
2290*53ee8cc1Swenshuai.xi }
2291*53ee8cc1Swenshuai.xi else
2292*53ee8cc1Swenshuai.xi {
2293*53ee8cc1Swenshuai.xi pVPUHalContext = (VPU_Hal_CTX*)u32Addr; // for another process
2294*53ee8cc1Swenshuai.xi }
2295*53ee8cc1Swenshuai.xi #else
2296*53ee8cc1Swenshuai.xi if(pVPUHalContext == NULL)
2297*53ee8cc1Swenshuai.xi {
2298*53ee8cc1Swenshuai.xi pVPUHalContext = &gVPUHalContext;
2299*53ee8cc1Swenshuai.xi memset(pVPUHalContext,0,sizeof(VPU_Hal_CTX));
2300*53ee8cc1Swenshuai.xi _VPU_EX_Context_Init();
2301*53ee8cc1Swenshuai.xi }
2302*53ee8cc1Swenshuai.xi #endif
2303*53ee8cc1Swenshuai.xi
2304*53ee8cc1Swenshuai.xi return TRUE;
2305*53ee8cc1Swenshuai.xi
2306*53ee8cc1Swenshuai.xi }
2307*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetFreeStream(HAL_VPU_StreamType eStreamType)2308*53ee8cc1Swenshuai.xi HAL_VPU_StreamId HAL_VPU_EX_GetFreeStream(HAL_VPU_StreamType eStreamType)
2309*53ee8cc1Swenshuai.xi {
2310*53ee8cc1Swenshuai.xi MS_U32 i = 0;
2311*53ee8cc1Swenshuai.xi
2312*53ee8cc1Swenshuai.xi _HAL_VPU_MutexCreate();
2313*53ee8cc1Swenshuai.xi
2314*53ee8cc1Swenshuai.xi _HAL_VPU_Entry();
2315*53ee8cc1Swenshuai.xi
2316*53ee8cc1Swenshuai.xi if (E_HAL_VPU_MVC_STREAM == eStreamType)
2317*53ee8cc1Swenshuai.xi {
2318*53ee8cc1Swenshuai.xi if((E_VPU_EX_DECODER_NONE == pVPUHalContext->_stVPUStream[0].eDecodertype) && (E_VPU_EX_DECODER_NONE == pVPUHalContext->_stVPUStream[1].eDecodertype))
2319*53ee8cc1Swenshuai.xi {
2320*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[0].eStreamId = E_HAL_VPU_MVC_MAIN_VIEW;
2321*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[0].eDecodertype = E_VPU_EX_DECODER_GET_MVC;
2322*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[1].eDecodertype = E_VPU_EX_DECODER_GET_MVC;
2323*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
2324*53ee8cc1Swenshuai.xi return pVPUHalContext->_stVPUStream[0].eStreamId; /// Need to check
2325*53ee8cc1Swenshuai.xi }
2326*53ee8cc1Swenshuai.xi }
2327*53ee8cc1Swenshuai.xi else if (E_HAL_VPU_MAIN_STREAM == eStreamType)
2328*53ee8cc1Swenshuai.xi {
2329*53ee8cc1Swenshuai.xi for (i = 0;i < MAX_SUPPORT_DECODER_NUM; i++)
2330*53ee8cc1Swenshuai.xi {
2331*53ee8cc1Swenshuai.xi if ((E_HAL_VPU_MAIN_STREAM_BASE & pVPUHalContext->_stVPUStream[i].eStreamId)
2332*53ee8cc1Swenshuai.xi && (E_VPU_EX_DECODER_NONE == pVPUHalContext->_stVPUStream[i].eDecodertype))
2333*53ee8cc1Swenshuai.xi {
2334*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[i].eDecodertype = E_VPU_EX_DECODER_GET;
2335*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
2336*53ee8cc1Swenshuai.xi return pVPUHalContext->_stVPUStream[i].eStreamId;
2337*53ee8cc1Swenshuai.xi }
2338*53ee8cc1Swenshuai.xi }
2339*53ee8cc1Swenshuai.xi }
2340*53ee8cc1Swenshuai.xi else if (E_HAL_VPU_SUB_STREAM == eStreamType)
2341*53ee8cc1Swenshuai.xi {
2342*53ee8cc1Swenshuai.xi for (i = 0;i < MAX_SUPPORT_DECODER_NUM; i++)
2343*53ee8cc1Swenshuai.xi {
2344*53ee8cc1Swenshuai.xi if ((E_HAL_VPU_SUB_STREAM_BASE & pVPUHalContext->_stVPUStream[i].eStreamId)
2345*53ee8cc1Swenshuai.xi && (E_VPU_EX_DECODER_NONE == pVPUHalContext->_stVPUStream[i].eDecodertype))
2346*53ee8cc1Swenshuai.xi {
2347*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[i].eDecodertype = E_VPU_EX_DECODER_GET;
2348*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
2349*53ee8cc1Swenshuai.xi return pVPUHalContext->_stVPUStream[i].eStreamId;
2350*53ee8cc1Swenshuai.xi }
2351*53ee8cc1Swenshuai.xi }
2352*53ee8cc1Swenshuai.xi }
2353*53ee8cc1Swenshuai.xi #ifdef VDEC3
2354*53ee8cc1Swenshuai.xi else if (eStreamType >= E_HAL_VPU_N_STREAM && eStreamType < (E_HAL_VPU_N_STREAM + VPU_MAX_DEC_NUM))
2355*53ee8cc1Swenshuai.xi {
2356*53ee8cc1Swenshuai.xi #if 1 // bound FW task to main/sub stream
2357*53ee8cc1Swenshuai.xi i = eStreamType - E_HAL_VPU_N_STREAM;
2358*53ee8cc1Swenshuai.xi if (pVPUHalContext->_stVPUStream[i].eDecodertype == E_VPU_EX_DECODER_NONE)
2359*53ee8cc1Swenshuai.xi {
2360*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[i].eDecodertype = E_VPU_EX_DECODER_GET;
2361*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
2362*53ee8cc1Swenshuai.xi return pVPUHalContext->_stVPUStream[i].eStreamId;
2363*53ee8cc1Swenshuai.xi }
2364*53ee8cc1Swenshuai.xi #else // dynamic select FW task id
2365*53ee8cc1Swenshuai.xi for (i = 0;i < MAX_SUPPORT_DECODER_NUM; i++)
2366*53ee8cc1Swenshuai.xi {
2367*53ee8cc1Swenshuai.xi if ((E_HAL_VPU_N_STREAM_BASE & pVPUHalContext->_stVPUStream[i].eStreamId)
2368*53ee8cc1Swenshuai.xi && (E_VPU_EX_DECODER_NONE == pVPUHalContext->_stVPUStream[i].eDecodertype))
2369*53ee8cc1Swenshuai.xi {
2370*53ee8cc1Swenshuai.xi return pVPUHalContext->_stVPUStream[i].eStreamId;
2371*53ee8cc1Swenshuai.xi }
2372*53ee8cc1Swenshuai.xi }
2373*53ee8cc1Swenshuai.xi #endif
2374*53ee8cc1Swenshuai.xi }
2375*53ee8cc1Swenshuai.xi #endif
2376*53ee8cc1Swenshuai.xi
2377*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
2378*53ee8cc1Swenshuai.xi
2379*53ee8cc1Swenshuai.xi return E_HAL_VPU_STREAM_NONE;
2380*53ee8cc1Swenshuai.xi }
2381*53ee8cc1Swenshuai.xi
HAL_VPU_EX_ReleaseFreeStream(MS_U8 u8Idx)2382*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_ReleaseFreeStream(MS_U8 u8Idx)
2383*53ee8cc1Swenshuai.xi {
2384*53ee8cc1Swenshuai.xi _HAL_VPU_Entry();
2385*53ee8cc1Swenshuai.xi
2386*53ee8cc1Swenshuai.xi if(pVPUHalContext->_stVPUStream[u8Idx].eDecodertype == E_VPU_EX_DECODER_GET_MVC)
2387*53ee8cc1Swenshuai.xi {
2388*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[0].eDecodertype = E_VPU_EX_DECODER_NONE;
2389*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[1].eDecodertype = E_VPU_EX_DECODER_NONE;
2390*53ee8cc1Swenshuai.xi }
2391*53ee8cc1Swenshuai.xi else if(pVPUHalContext->_stVPUStream[u8Idx].eDecodertype == E_VPU_EX_DECODER_GET)
2392*53ee8cc1Swenshuai.xi {
2393*53ee8cc1Swenshuai.xi pVPUHalContext->_stVPUStream[u8Idx].eDecodertype = E_VPU_EX_DECODER_NONE;
2394*53ee8cc1Swenshuai.xi }
2395*53ee8cc1Swenshuai.xi
2396*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
2397*53ee8cc1Swenshuai.xi
2398*53ee8cc1Swenshuai.xi return TRUE;
2399*53ee8cc1Swenshuai.xi }
2400*53ee8cc1Swenshuai.xi
HAL_VPU_EX_CheckFreeStream(VPU_EX_Original_Stream eStream)2401*53ee8cc1Swenshuai.xi MS_U8 HAL_VPU_EX_CheckFreeStream(VPU_EX_Original_Stream eStream)
2402*53ee8cc1Swenshuai.xi {
2403*53ee8cc1Swenshuai.xi MS_U8 u8Idx = 0;
2404*53ee8cc1Swenshuai.xi
2405*53ee8cc1Swenshuai.xi //VPRINTF("[NDec][%s][%d] eStream = %d\n", __FUNCTION__, __LINE__, eStream);
2406*53ee8cc1Swenshuai.xi
2407*53ee8cc1Swenshuai.xi if(eStream == E_VPU_ORIGINAL_MAIN_STREAM)
2408*53ee8cc1Swenshuai.xi {
2409*53ee8cc1Swenshuai.xi if(pVPUHalContext->_stVPUStream[0].eDecodertype == E_VPU_EX_DECODER_NONE)
2410*53ee8cc1Swenshuai.xi {
2411*53ee8cc1Swenshuai.xi //VPRINTF("[NDec][%s][%d] main stream using u8Idx = 0\n", __FUNCTION__, __LINE__);
2412*53ee8cc1Swenshuai.xi return 0;
2413*53ee8cc1Swenshuai.xi }
2414*53ee8cc1Swenshuai.xi }
2415*53ee8cc1Swenshuai.xi else if(eStream == E_VPU_ORIGINAL_SUB_STREAM)
2416*53ee8cc1Swenshuai.xi {
2417*53ee8cc1Swenshuai.xi if(pVPUHalContext->_stVPUStream[1].eDecodertype == E_VPU_EX_DECODER_NONE)
2418*53ee8cc1Swenshuai.xi {
2419*53ee8cc1Swenshuai.xi //VPRINTF("[NDec][%s][%d] sub stream using u8Idx = 1\n", __FUNCTION__, __LINE__);
2420*53ee8cc1Swenshuai.xi return 1;
2421*53ee8cc1Swenshuai.xi }
2422*53ee8cc1Swenshuai.xi }
2423*53ee8cc1Swenshuai.xi
2424*53ee8cc1Swenshuai.xi for (u8Idx = 0; u8Idx < MAX_SUPPORT_DECODER_NUM; u8Idx++)
2425*53ee8cc1Swenshuai.xi {
2426*53ee8cc1Swenshuai.xi if (pVPUHalContext->_stVPUStream[u8Idx].eDecodertype == E_VPU_EX_DECODER_NONE)
2427*53ee8cc1Swenshuai.xi break;
2428*53ee8cc1Swenshuai.xi }
2429*53ee8cc1Swenshuai.xi
2430*53ee8cc1Swenshuai.xi if (u8Idx >= MAX_SUPPORT_DECODER_NUM)
2431*53ee8cc1Swenshuai.xi {
2432*53ee8cc1Swenshuai.xi VPU_MSG_ERR("all vpu free streams are occupied \n");
2433*53ee8cc1Swenshuai.xi return -1;
2434*53ee8cc1Swenshuai.xi }
2435*53ee8cc1Swenshuai.xi
2436*53ee8cc1Swenshuai.xi VPU_MSG_DBG("available vpu free stream %d \n", u8Idx);
2437*53ee8cc1Swenshuai.xi return u8Idx;
2438*53ee8cc1Swenshuai.xi }
2439*53ee8cc1Swenshuai.xi
HAL_VPU_EX_Init(VPU_EX_InitParam * InitParams)2440*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_Init(VPU_EX_InitParam *InitParams)
2441*53ee8cc1Swenshuai.xi {
2442*53ee8cc1Swenshuai.xi VPU_MSG_DBG("Inv=%d, clk=%d\n", InitParams->bClockInv, InitParams->eClockSpeed);
2443*53ee8cc1Swenshuai.xi
2444*53ee8cc1Swenshuai.xi // enable module
2445*53ee8cc1Swenshuai.xi _VPU_EX_ClockInv(InitParams->bClockInv);
2446*53ee8cc1Swenshuai.xi _VPU_EX_ClockSpeed(InitParams->eClockSpeed);
2447*53ee8cc1Swenshuai.xi HAL_VPU_EX_PowerCtrl(TRUE);
2448*53ee8cc1Swenshuai.xi
2449*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
2450*53ee8cc1Swenshuai.xi HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_VD_MHEG5, TRUE);
2451*53ee8cc1Swenshuai.xi #endif
2452*53ee8cc1Swenshuai.xi
2453*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_SRAMPD
2454*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_CODEC_SRAM_SD_EN, CODEC_SRAM_HVD_R2, CODEC_SRAM_HVD_R2);
2455*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2456*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_CODEC_SRAM_SD_EN, CODEC_SRAM_HVD_R2_MIU0_BWP, CODEC_SRAM_HVD_R2_MIU0_BWP);
2457*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2458*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_CODEC_SRAM_SD_EN, CODEC_SRAM_HVD_R2_MIU1_BWP, CODEC_SRAM_HVD_R2_MIU1_BWP);
2459*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2460*53ee8cc1Swenshuai.xi #endif
2461*53ee8cc1Swenshuai.xi #if 1 //Create VPU's own mutex
2462*53ee8cc1Swenshuai.xi //_HAL_VPU_MutexCreate();
2463*53ee8cc1Swenshuai.xi #else
2464*53ee8cc1Swenshuai.xi pVPUHalContext->s32VPUMutexID = InitParams->s32VPUMutexID;
2465*53ee8cc1Swenshuai.xi pVPUHalContext->u32VPUMutexTimeOut = InitParams->u32VPUMutexTimeout;
2466*53ee8cc1Swenshuai.xi #endif
2467*53ee8cc1Swenshuai.xi
2468*53ee8cc1Swenshuai.xi return TRUE;
2469*53ee8cc1Swenshuai.xi }
2470*53ee8cc1Swenshuai.xi
HAL_VPU_EX_DeInit(void)2471*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DeInit(void)
2472*53ee8cc1Swenshuai.xi {
2473*53ee8cc1Swenshuai.xi if (0 != _VPU_EX_GetActiveCodecCnt())
2474*53ee8cc1Swenshuai.xi {
2475*53ee8cc1Swenshuai.xi VPU_MSG_DBG("do nothing since codec is active.\n");
2476*53ee8cc1Swenshuai.xi return TRUE;
2477*53ee8cc1Swenshuai.xi }
2478*53ee8cc1Swenshuai.xi
2479*53ee8cc1Swenshuai.xi memset(&(pVPUHalContext->_stVPUDecMode),0,sizeof(VPU_EX_DecModCfg));
2480*53ee8cc1Swenshuai.xi
2481*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
2482*53ee8cc1Swenshuai.xi HAL_VPU_EX_SetClkManagement(E_VPU_EX_CLKPORT_VD_MHEG5, FALSE);
2483*53ee8cc1Swenshuai.xi #else
2484*53ee8cc1Swenshuai.xi HAL_VPU_EX_PowerCtrl(FALSE);
2485*53ee8cc1Swenshuai.xi #endif
2486*53ee8cc1Swenshuai.xi
2487*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_SRAMPD
2488*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_CODEC_SRAM_SD_EN, ~CODEC_SRAM_HVD_R2, CODEC_SRAM_HVD_R2);
2489*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2490*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_CODEC_SRAM_SD_EN, ~CODEC_SRAM_HVD_R2_MIU0_BWP, CODEC_SRAM_HVD_R2_MIU0_BWP);
2491*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2492*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_CODEC_SRAM_SD_EN, ~CODEC_SRAM_HVD_R2_MIU1_BWP, CODEC_SRAM_HVD_R2_MIU1_BWP);
2493*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2494*53ee8cc1Swenshuai.xi #endif
2495*53ee8cc1Swenshuai.xi
2496*53ee8cc1Swenshuai.xi HAL_VPU_EX_SwRelseMAU();
2497*53ee8cc1Swenshuai.xi //_HAL_VPU_MutexDelete();
2498*53ee8cc1Swenshuai.xi
2499*53ee8cc1Swenshuai.xi return TRUE;
2500*53ee8cc1Swenshuai.xi }
2501*53ee8cc1Swenshuai.xi
HAL_VPU_EX_PowerCtrl(MS_BOOL bEnable)2502*53ee8cc1Swenshuai.xi void HAL_VPU_EX_PowerCtrl(MS_BOOL bEnable)
2503*53ee8cc1Swenshuai.xi {
2504*53ee8cc1Swenshuai.xi if (bEnable)
2505*53ee8cc1Swenshuai.xi {
2506*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_TOP_VPU, 0, TOP_CKG_VPU_DIS);
2507*53ee8cc1Swenshuai.xi _VPU_WriteWordMask( REG_CHIPTOP_DUMMY_CODEC, REG_CHIPTOP_DUMMY_CODEC_ENABLE, REG_CHIPTOP_DUMMY_CODEC_ENABLE);
2508*53ee8cc1Swenshuai.xi pVPUHalContext->_bVPUPowered = TRUE;
2509*53ee8cc1Swenshuai.xi }
2510*53ee8cc1Swenshuai.xi else
2511*53ee8cc1Swenshuai.xi {
2512*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(REG_TOP_VPU, TOP_CKG_VPU_DIS, TOP_CKG_VPU_DIS);
2513*53ee8cc1Swenshuai.xi _VPU_WriteWordMask( REG_CHIPTOP_DUMMY_CODEC, 0, REG_CHIPTOP_DUMMY_CODEC_ENABLE);
2514*53ee8cc1Swenshuai.xi pVPUHalContext->_bVPUPowered = FALSE;
2515*53ee8cc1Swenshuai.xi }
2516*53ee8cc1Swenshuai.xi }
2517*53ee8cc1Swenshuai.xi
HAL_VPU_EX_MIU_RW_Protect(MS_BOOL bEnable)2518*53ee8cc1Swenshuai.xi void HAL_VPU_EX_MIU_RW_Protect(MS_BOOL bEnable)
2519*53ee8cc1Swenshuai.xi {
2520*53ee8cc1Swenshuai.xi _VPU_MIU_SetReqMask(VPU_D_RW, bEnable);
2521*53ee8cc1Swenshuai.xi _VPU_MIU_SetReqMask(VPU_Q_RW, bEnable);
2522*53ee8cc1Swenshuai.xi _VPU_MIU_SetReqMask(VPU_I_R, bEnable);
2523*53ee8cc1Swenshuai.xi VPU_EX_TimerDelayMS(1);
2524*53ee8cc1Swenshuai.xi }
2525*53ee8cc1Swenshuai.xi
2526*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
2527*53ee8cc1Swenshuai.xi /// config AVCH264 CPU
2528*53ee8cc1Swenshuai.xi /// @param u32StAddr \b IN: CPU binary code base address in DRAM.
2529*53ee8cc1Swenshuai.xi /// @param u8dlend_en \b IN: endian
2530*53ee8cc1Swenshuai.xi /// - 1, little endian
2531*53ee8cc1Swenshuai.xi /// - 0, big endian
2532*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_CPUSetting(MS_PHY u32StAddr)2533*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_CPUSetting(MS_PHY u32StAddr)
2534*53ee8cc1Swenshuai.xi {
2535*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
2536*53ee8cc1Swenshuai.xi MS_U32 u32Offset = 0;
2537*53ee8cc1Swenshuai.xi MS_U16 tempreg = 0;
2538*53ee8cc1Swenshuai.xi MS_U8 u8MiuSel;
2539*53ee8cc1Swenshuai.xi //MS_U32 u32TmpStartOffset;
2540*53ee8cc1Swenshuai.xi
2541*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8MiuSel, u32Offset, u32StAddr);
2542*53ee8cc1Swenshuai.xi
2543*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_SPI_BASE, 0xC000);
2544*53ee8cc1Swenshuai.xi _VPU_WriteWordMask( VPU_REG_MIU_LAST , 0 , VPU_REG_MIU_LAST_EN );
2545*53ee8cc1Swenshuai.xi _VPU_WriteWordMask( VPU_REG_CPU_SETTING , 0 , VPU_REG_CPU_SPI_BOOT );
2546*53ee8cc1Swenshuai.xi _VPU_WriteWordMask( VPU_REG_CPU_SETTING , 0 , VPU_REG_CPU_SDRAM_BOOT );
2547*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_DQMEM_MASK_L, 0xc000);
2548*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_DQMEM_MASK_H, 0xffff);
2549*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_IO1_BASE, 0xf900); // UART BASE
2550*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_IO2_BASE, 0xf000);
2551*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_DQMEM_BASE_L, 0x0000);
2552*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_DQMEM_BASE_H, 0xf200);
2553*53ee8cc1Swenshuai.xi
2554*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_IQMEM)
2555*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_IQMEM_BASE_L, (MS_U16)(VPU_IQMEM_BASE & 0x0000ffff));
2556*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_IQMEM_BASE_H, (MS_U16)((VPU_IQMEM_BASE>>16) & 0xffff));
2557*53ee8cc1Swenshuai.xi #endif
2558*53ee8cc1Swenshuai.xi
2559*53ee8cc1Swenshuai.xi #if (VPU_FORCE_MIU_MODE)
2560*53ee8cc1Swenshuai.xi // Data sram base Unit: byte address
2561*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_DCU_SDR_BASE_L, (MS_U16)(u32Offset & 0x0000ffff)) ;
2562*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_DCU_SDR_BASE_H, (MS_U16)((u32Offset >>16) & 0xffff));
2563*53ee8cc1Swenshuai.xi // Instruction sram base Unit: byte address
2564*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_ICU_SDR_BASE_L, (MS_U16)(u32Offset & 0x0000ffff)) ;
2565*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_ICU_SDR_BASE_H, (MS_U16)((u32Offset >>16) & 0xffff));
2566*53ee8cc1Swenshuai.xi
2567*53ee8cc1Swenshuai.xi #ifndef HAL_FEATURE_MAU
2568*53ee8cc1Swenshuai.xi MS_U16 r2_miu_sel = (_VPU_Read2Byte(VPU_REG_R2_MI_SEL_BASE) & 0xfff);
2569*53ee8cc1Swenshuai.xi #endif
2570*53ee8cc1Swenshuai.xi VPRINTF("\033[1;32m[%s] %d u8MiuSel = %d r2_miu_sel = 0x%x \033[m\n",__FUNCTION__,__LINE__,u8MiuSel,r2_miu_sel);
2571*53ee8cc1Swenshuai.xi
2572*53ee8cc1Swenshuai.xi //use force miu mode
2573*53ee8cc1Swenshuai.xi if(u8MiuSel == E_CHIP_MIU_0)
2574*53ee8cc1Swenshuai.xi {
2575*53ee8cc1Swenshuai.xi #ifdef HAL_FEATURE_MAU
2576*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_MIU_SEL, 0x8900);
2577*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_LV2_0_MIU_SEL, 0x8900);
2578*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_LV2_1_MIU_SEL, 0x8900);
2579*53ee8cc1Swenshuai.xi #else
2580*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_R2_MI_SEL_BASE, r2_miu_sel);//1 Manhattan has no MAU, use this register to select miu
2581*53ee8cc1Swenshuai.xi #endif
2582*53ee8cc1Swenshuai.xi }
2583*53ee8cc1Swenshuai.xi else if(u8MiuSel == E_CHIP_MIU_1)
2584*53ee8cc1Swenshuai.xi {
2585*53ee8cc1Swenshuai.xi #ifdef HAL_FEATURE_MAU
2586*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_MIU_SEL, 0x8900);
2587*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_LV2_0_MIU_SEL, 0x8b00);
2588*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_LV2_1_MIU_SEL, 0x8900);
2589*53ee8cc1Swenshuai.xi #else
2590*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_R2_MI_SEL_BASE, r2_miu_sel|0x5000);
2591*53ee8cc1Swenshuai.xi #endif
2592*53ee8cc1Swenshuai.xi }
2593*53ee8cc1Swenshuai.xi else //miu 2
2594*53ee8cc1Swenshuai.xi {
2595*53ee8cc1Swenshuai.xi #ifdef HAL_FEATURE_MAU
2596*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_MIU_SEL, 0x8b00);
2597*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_LV2_0_MIU_SEL, 0x8900);
2598*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_LV2_1_MIU_SEL, 0x8900);
2599*53ee8cc1Swenshuai.xi #else
2600*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_R2_MI_SEL_BASE, r2_miu_sel|0xa000);
2601*53ee8cc1Swenshuai.xi #endif
2602*53ee8cc1Swenshuai.xi }
2603*53ee8cc1Swenshuai.xi #else
2604*53ee8cc1Swenshuai.xi ///TODO:
2605*53ee8cc1Swenshuai.xi #endif
2606*53ee8cc1Swenshuai.xi
2607*53ee8cc1Swenshuai.xi
2608*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_CONTROL_SET);
2609*53ee8cc1Swenshuai.xi tempreg |= VPU_REG_IO2_EN;
2610*53ee8cc1Swenshuai.xi tempreg |= VPU_REG_QMEM_SPACE_EN;
2611*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CONTROL_SET, tempreg);
2612*53ee8cc1Swenshuai.xi
2613*53ee8cc1Swenshuai.xi return bRet;
2614*53ee8cc1Swenshuai.xi }
2615*53ee8cc1Swenshuai.xi
2616*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
2617*53ee8cc1Swenshuai.xi /// Set IQMem data access mode or instruction fetch mode
2618*53ee8cc1Swenshuai.xi /// @param u8dlend_en \b IN: endian
2619*53ee8cc1Swenshuai.xi /// - 1, switch to data access mode
2620*53ee8cc1Swenshuai.xi /// - 0, switch to instruction fetch mode
2621*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_IQMemSetDAMode(MS_BOOL bEnable)2622*53ee8cc1Swenshuai.xi void HAL_VPU_EX_IQMemSetDAMode(MS_BOOL bEnable)
2623*53ee8cc1Swenshuai.xi {
2624*53ee8cc1Swenshuai.xi
2625*53ee8cc1Swenshuai.xi if(bEnable){
2626*53ee8cc1Swenshuai.xi
2627*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_IQMEM_SETTING, _VPU_Read2Byte(VPU_REG_IQMEM_SETTING)|0x10);
2628*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_QMEM_OWNER, _VPU_Read2Byte(VPU_REG_QMEM_OWNER)&0xFFDE);
2629*53ee8cc1Swenshuai.xi
2630*53ee8cc1Swenshuai.xi }
2631*53ee8cc1Swenshuai.xi else{
2632*53ee8cc1Swenshuai.xi
2633*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_IQMEM_SETTING, _VPU_Read2Byte(VPU_REG_IQMEM_SETTING)& 0xFFEF);
2634*53ee8cc1Swenshuai.xi
2635*53ee8cc1Swenshuai.xi }
2636*53ee8cc1Swenshuai.xi }
2637*53ee8cc1Swenshuai.xi
2638*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
2639*53ee8cc1Swenshuai.xi /// H.264 SW reset
2640*53ee8cc1Swenshuai.xi /// @return TRUE or FALSE
2641*53ee8cc1Swenshuai.xi /// - TRUE, Success
2642*53ee8cc1Swenshuai.xi /// - FALSE, Failed
2643*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_SwRst(MS_BOOL bCheckMauIdle)2644*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SwRst(MS_BOOL bCheckMauIdle)
2645*53ee8cc1Swenshuai.xi {
2646*53ee8cc1Swenshuai.xi MS_U16 tempreg = 0, tempreg1 = 0;
2647*53ee8cc1Swenshuai.xi MS_U16 idle_cnt;
2648*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_CPU_CONFIG);
2649*53ee8cc1Swenshuai.xi tempreg |= VPU_REG_CPU_STALL_EN;
2650*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_CONFIG, tempreg);
2651*53ee8cc1Swenshuai.xi
2652*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_CPU_SETTING);
2653*53ee8cc1Swenshuai.xi // 0xf means VPU is not stalled
2654*53ee8cc1Swenshuai.xi if (tempreg & 0xf || pVPUHalContext->u8ForceRst == 1) {
2655*53ee8cc1Swenshuai.xi pVPUHalContext->u8ForceRst = 0;
2656*53ee8cc1Swenshuai.xi // write R2 RIU registers to select DCU/ICU debug data
2657*53ee8cc1Swenshuai.xi // Writing these registers here provides enough time for them to
2658*53ee8cc1Swenshuai.xi // take effect.
2659*53ee8cc1Swenshuai.xi tempreg1 = _VPU_Read2Byte(VPU_REG_DCU_DBG_SEL);
2660*53ee8cc1Swenshuai.xi tempreg1 |= VPU_REG_DCU_DBG_SEL_0 | VPU_REG_DCU_DBG_SEL_1;
2661*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_DCU_DBG_SEL, tempreg1);
2662*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_ICU_DBG_SEL, 0);
2663*53ee8cc1Swenshuai.xi
2664*53ee8cc1Swenshuai.xi // wait at least 1ms for VPU_REG_CPU_STALL_EN to take effect
2665*53ee8cc1Swenshuai.xi // This step is important because in the next step we want to make
2666*53ee8cc1Swenshuai.xi // sure "DCU is not replaying when R2 is stalled".
2667*53ee8cc1Swenshuai.xi idle_cnt = 100;
2668*53ee8cc1Swenshuai.xi do
2669*53ee8cc1Swenshuai.xi {
2670*53ee8cc1Swenshuai.xi if (--idle_cnt == 0)
2671*53ee8cc1Swenshuai.xi {
2672*53ee8cc1Swenshuai.xi printf("VPU_REG_CPU_STALL_EN is not set\n");
2673*53ee8cc1Swenshuai.xi break;
2674*53ee8cc1Swenshuai.xi }
2675*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2676*53ee8cc1Swenshuai.xi } while ((_VPU_Read2Byte(VPU_REG_CPU_CONFIG) & VPU_REG_CPU_STALL_EN) == 0);
2677*53ee8cc1Swenshuai.xi // check CPU status: DCU should NOT be replaying
2678*53ee8cc1Swenshuai.xi // If R2 has been stalled, we can guarantee that if we found DCU is
2679*53ee8cc1Swenshuai.xi // NOT replaying, it will NOT replay later even CPU is going to issue
2680*53ee8cc1Swenshuai.xi // a load/store instruction.
2681*53ee8cc1Swenshuai.xi idle_cnt = 100;
2682*53ee8cc1Swenshuai.xi while (_VPU_Read2Byte(VPU_REG_CPU_STATUS) & VPU_REG_CPU_D_REPLAY)
2683*53ee8cc1Swenshuai.xi {
2684*53ee8cc1Swenshuai.xi if (--idle_cnt == 0)
2685*53ee8cc1Swenshuai.xi {
2686*53ee8cc1Swenshuai.xi printf("DCU is replaying\n");
2687*53ee8cc1Swenshuai.xi break;
2688*53ee8cc1Swenshuai.xi }
2689*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2690*53ee8cc1Swenshuai.xi }
2691*53ee8cc1Swenshuai.xi // wait 1ms to prevent race condition between (1) DCU is not
2692*53ee8cc1Swenshuai.xi // replaying, and (2) BIU start to doing new job or ICU start to
2693*53ee8cc1Swenshuai.xi // fetch new instruction
2694*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2695*53ee8cc1Swenshuai.xi
2696*53ee8cc1Swenshuai.xi // check BIU should be empty
2697*53ee8cc1Swenshuai.xi idle_cnt = 100;
2698*53ee8cc1Swenshuai.xi while ( (_VPU_Read2Byte(VPU_REG_DCU_STATUS) & VPU_REG_BIU_EMPTY) == 0 )
2699*53ee8cc1Swenshuai.xi {
2700*53ee8cc1Swenshuai.xi if (--idle_cnt == 0)
2701*53ee8cc1Swenshuai.xi {
2702*53ee8cc1Swenshuai.xi printf("BIU DCU idle time out~~~~~\n");
2703*53ee8cc1Swenshuai.xi break;
2704*53ee8cc1Swenshuai.xi }
2705*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2706*53ee8cc1Swenshuai.xi }
2707*53ee8cc1Swenshuai.xi
2708*53ee8cc1Swenshuai.xi // check CPU is not requesting ICU
2709*53ee8cc1Swenshuai.xi idle_cnt = 100;
2710*53ee8cc1Swenshuai.xi while (_VPU_Read2Byte(VPU_REG_ICU_DBG_DAT0) & VPU_REG_ICPU_REQ)
2711*53ee8cc1Swenshuai.xi {
2712*53ee8cc1Swenshuai.xi if (--idle_cnt == 0)
2713*53ee8cc1Swenshuai.xi {
2714*53ee8cc1Swenshuai.xi printf("CPU keeps requesting ICU\n");
2715*53ee8cc1Swenshuai.xi break;
2716*53ee8cc1Swenshuai.xi }
2717*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2718*53ee8cc1Swenshuai.xi }
2719*53ee8cc1Swenshuai.xi
2720*53ee8cc1Swenshuai.xi // wait 1ms to avoid race condition of (1) CPU stop requesting ICU, and
2721*53ee8cc1Swenshuai.xi // (2) ISB start to fetch
2722*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2723*53ee8cc1Swenshuai.xi
2724*53ee8cc1Swenshuai.xi // check ISB should be idle
2725*53ee8cc1Swenshuai.xi idle_cnt = 100;
2726*53ee8cc1Swenshuai.xi while ( (_VPU_Read2Byte(VPU_REG_ICU_STATUS) & VPU_REG_ISB_IDLE) == 0 )
2727*53ee8cc1Swenshuai.xi {
2728*53ee8cc1Swenshuai.xi if (--idle_cnt == 0)
2729*53ee8cc1Swenshuai.xi {
2730*53ee8cc1Swenshuai.xi printf("ISB is busy\n");
2731*53ee8cc1Swenshuai.xi break;
2732*53ee8cc1Swenshuai.xi }
2733*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2734*53ee8cc1Swenshuai.xi }
2735*53ee8cc1Swenshuai.xi }
2736*53ee8cc1Swenshuai.xi #ifdef HAL_FEATURE_MAU
2737*53ee8cc1Swenshuai.xi //MAU has been removed since manhattan, so it is not necessary to check MAU status
2738*53ee8cc1Swenshuai.xi if (bCheckMauIdle)
2739*53ee8cc1Swenshuai.xi {
2740*53ee8cc1Swenshuai.xi MS_U32 mau_idle_cnt = 100;// ms
2741*53ee8cc1Swenshuai.xi while (mau_idle_cnt)
2742*53ee8cc1Swenshuai.xi {
2743*53ee8cc1Swenshuai.xi if (TRUE == _VPU_EX_MAU_IDLE())
2744*53ee8cc1Swenshuai.xi {
2745*53ee8cc1Swenshuai.xi break;
2746*53ee8cc1Swenshuai.xi }
2747*53ee8cc1Swenshuai.xi mau_idle_cnt--;
2748*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2749*53ee8cc1Swenshuai.xi }
2750*53ee8cc1Swenshuai.xi
2751*53ee8cc1Swenshuai.xi if (mau_idle_cnt == 0)
2752*53ee8cc1Swenshuai.xi {
2753*53ee8cc1Swenshuai.xi printf("MAU idle time out~~~~~\n");
2754*53ee8cc1Swenshuai.xi }
2755*53ee8cc1Swenshuai.xi }
2756*53ee8cc1Swenshuai.xi #endif
2757*53ee8cc1Swenshuai.xi
2758*53ee8cc1Swenshuai.xi // this command set MIU to block R2 (does not ack R2's request)
2759*53ee8cc1Swenshuai.xi HAL_VPU_EX_MIU_RW_Protect(TRUE);
2760*53ee8cc1Swenshuai.xi
2761*53ee8cc1Swenshuai.xi #ifdef HAL_FEATURE_MAU
2762*53ee8cc1Swenshuai.xi // reset MAU
2763*53ee8cc1Swenshuai.xi tempreg1 = _VPU_Read2Byte(MAU1_CPU_RST);
2764*53ee8cc1Swenshuai.xi tempreg1 |= MAU1_REG_SW_RESET;
2765*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_CPU_RST, tempreg1);
2766*53ee8cc1Swenshuai.xi #if defined(UDMA_FPGA_ENVI)
2767*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_RESET);
2768*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_RESET, (tempreg& 0xfffd));
2769*53ee8cc1Swenshuai.xi #endif
2770*53ee8cc1Swenshuai.xi #endif
2771*53ee8cc1Swenshuai.xi
2772*53ee8cc1Swenshuai.xi // reset R2
2773*53ee8cc1Swenshuai.xi // We should trigger MIU reset before R2 reset. If we set MIU/R2 reset
2774*53ee8cc1Swenshuai.xi // by the same RIU write, the R2 reset signal may reach afifo eralier
2775*53ee8cc1Swenshuai.xi // than MIU reset and afifo write pointer will be reset to position 0.
2776*53ee8cc1Swenshuai.xi // In this case, afifo consider it is not empty because read/write
2777*53ee8cc1Swenshuai.xi // pointer are mismatch and then BIU sends out unpredicted MIU request.
2778*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_CPU_SETTING);
2779*53ee8cc1Swenshuai.xi tempreg &= ~VPU_REG_CPU_MIU_SW_RSTZ;
2780*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_SETTING, tempreg);
2781*53ee8cc1Swenshuai.xi VPU_EX_TimerDelayMS(1);
2782*53ee8cc1Swenshuai.xi tempreg &= ~VPU_REG_CPU_R2_EN;
2783*53ee8cc1Swenshuai.xi tempreg &= ~VPU_REG_CPU_SW_RSTZ;
2784*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_SETTING, tempreg);
2785*53ee8cc1Swenshuai.xi
2786*53ee8cc1Swenshuai.xi VPU_EX_TimerDelayMS(1);
2787*53ee8cc1Swenshuai.xi
2788*53ee8cc1Swenshuai.xi // this command set MIU to accept R2 (can ack R2's request)
2789*53ee8cc1Swenshuai.xi HAL_VPU_EX_MIU_RW_Protect(FALSE);
2790*53ee8cc1Swenshuai.xi
2791*53ee8cc1Swenshuai.xi pVPUHalContext->_bVPURsted = FALSE;
2792*53ee8cc1Swenshuai.xi return TRUE;
2793*53ee8cc1Swenshuai.xi }
2794*53ee8cc1Swenshuai.xi /*
2795*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SwRst(MS_BOOL bCheckMauIdle)
2796*53ee8cc1Swenshuai.xi {
2797*53ee8cc1Swenshuai.xi MS_U16 tempreg = 0, tempreg1 = 0;
2798*53ee8cc1Swenshuai.xi #ifndef HAL_FEATURE_MAU
2799*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_CPU_CONFIG);
2800*53ee8cc1Swenshuai.xi tempreg |= VPU_REG_CPU_STALL_EN;
2801*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_CONFIG, tempreg);
2802*53ee8cc1Swenshuai.xi
2803*53ee8cc1Swenshuai.xi MS_U32 idle_cnt = 100;// ms
2804*53ee8cc1Swenshuai.xi while (idle_cnt)
2805*53ee8cc1Swenshuai.xi {
2806*53ee8cc1Swenshuai.xi if (_VPU_Read2Byte(VPU_REG_ICU_STATUS) & (VPU_REG_ISB_IDLE | VPU_REG_ICU_IDLE))
2807*53ee8cc1Swenshuai.xi {
2808*53ee8cc1Swenshuai.xi break;
2809*53ee8cc1Swenshuai.xi }
2810*53ee8cc1Swenshuai.xi idle_cnt--;
2811*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2812*53ee8cc1Swenshuai.xi }
2813*53ee8cc1Swenshuai.xi
2814*53ee8cc1Swenshuai.xi if (idle_cnt == 0)
2815*53ee8cc1Swenshuai.xi {
2816*53ee8cc1Swenshuai.xi printf("ISB ICU idle time out~~~~~\n");
2817*53ee8cc1Swenshuai.xi }
2818*53ee8cc1Swenshuai.xi
2819*53ee8cc1Swenshuai.xi tempreg1 = _VPU_Read2Byte(VPU_REG_DCU_DBG_SEL);
2820*53ee8cc1Swenshuai.xi tempreg1 |= VPU_REG_DCU_DBG_SEL_0;
2821*53ee8cc1Swenshuai.xi tempreg1 |= VPU_REG_DCU_DBG_SEL_1;
2822*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_DCU_DBG_SEL, tempreg1);
2823*53ee8cc1Swenshuai.xi
2824*53ee8cc1Swenshuai.xi MS_U32 idle_cnt_1 = 100;// ms
2825*53ee8cc1Swenshuai.xi while (idle_cnt_1)
2826*53ee8cc1Swenshuai.xi {
2827*53ee8cc1Swenshuai.xi if (_VPU_Read2Byte(VPU_REG_DCU_STATUS) & (VPU_REG_BIU_EMPTY))
2828*53ee8cc1Swenshuai.xi {
2829*53ee8cc1Swenshuai.xi break;
2830*53ee8cc1Swenshuai.xi }
2831*53ee8cc1Swenshuai.xi idle_cnt_1--;
2832*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2833*53ee8cc1Swenshuai.xi }
2834*53ee8cc1Swenshuai.xi
2835*53ee8cc1Swenshuai.xi if (idle_cnt_1 == 0)
2836*53ee8cc1Swenshuai.xi {
2837*53ee8cc1Swenshuai.xi printf("BIU DCU idle time out~~~~~\n");
2838*53ee8cc1Swenshuai.xi }
2839*53ee8cc1Swenshuai.xi
2840*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_CPU_SETTING);
2841*53ee8cc1Swenshuai.xi tempreg &= ~VPU_REG_CPU_MIU_SW_RSTZ;
2842*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_SETTING, tempreg);
2843*53ee8cc1Swenshuai.xi VPU_EX_TimerDelayMS(1);
2844*53ee8cc1Swenshuai.xi tempreg &= ~VPU_REG_CPU_R2_EN;
2845*53ee8cc1Swenshuai.xi tempreg &= ~VPU_REG_CPU_SW_RSTZ;
2846*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_SETTING, tempreg);
2847*53ee8cc1Swenshuai.xi
2848*53ee8cc1Swenshuai.xi #else
2849*53ee8cc1Swenshuai.xi //MAU has been removed since manhattan, so it is not necessary to check MAU status
2850*53ee8cc1Swenshuai.xi
2851*53ee8cc1Swenshuai.xi if (bCheckMauIdle)
2852*53ee8cc1Swenshuai.xi {
2853*53ee8cc1Swenshuai.xi MS_U32 mau_idle_cnt = 100;// ms
2854*53ee8cc1Swenshuai.xi while (mau_idle_cnt)
2855*53ee8cc1Swenshuai.xi {
2856*53ee8cc1Swenshuai.xi if (TRUE == _VPU_EX_MAU_IDLE())
2857*53ee8cc1Swenshuai.xi {
2858*53ee8cc1Swenshuai.xi break;
2859*53ee8cc1Swenshuai.xi }
2860*53ee8cc1Swenshuai.xi mau_idle_cnt--;
2861*53ee8cc1Swenshuai.xi MsOS_DelayTask(1);
2862*53ee8cc1Swenshuai.xi }
2863*53ee8cc1Swenshuai.xi
2864*53ee8cc1Swenshuai.xi if (mau_idle_cnt == 0)
2865*53ee8cc1Swenshuai.xi {
2866*53ee8cc1Swenshuai.xi printf("MAU idle time out~~~~~\n");
2867*53ee8cc1Swenshuai.xi }
2868*53ee8cc1Swenshuai.xi }
2869*53ee8cc1Swenshuai.xi
2870*53ee8cc1Swenshuai.xi
2871*53ee8cc1Swenshuai.xi HAL_VPU_EX_MIU_RW_Protect(TRUE);
2872*53ee8cc1Swenshuai.xi
2873*53ee8cc1Swenshuai.xi tempreg1 = _VPU_Read2Byte(MAU1_CPU_RST);
2874*53ee8cc1Swenshuai.xi tempreg1 |= MAU1_REG_SW_RESET;
2875*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_CPU_RST, tempreg1);
2876*53ee8cc1Swenshuai.xi
2877*53ee8cc1Swenshuai.xi #if defined(UDMA_FPGA_ENVI)
2878*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_RESET);
2879*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_RESET, (tempreg& 0xfffd));
2880*53ee8cc1Swenshuai.xi #endif
2881*53ee8cc1Swenshuai.xi
2882*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_CPU_SETTING);
2883*53ee8cc1Swenshuai.xi tempreg &= ~VPU_REG_CPU_R2_EN;
2884*53ee8cc1Swenshuai.xi tempreg &= ~VPU_REG_CPU_SW_RSTZ;
2885*53ee8cc1Swenshuai.xi tempreg &= ~VPU_REG_CPU_MIU_SW_RSTZ;
2886*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_SETTING, tempreg);
2887*53ee8cc1Swenshuai.xi #endif
2888*53ee8cc1Swenshuai.xi VPU_EX_TimerDelayMS(1);
2889*53ee8cc1Swenshuai.xi HAL_VPU_EX_MIU_RW_Protect(FALSE);
2890*53ee8cc1Swenshuai.xi
2891*53ee8cc1Swenshuai.xi pVPUHalContext->_bVPURsted = FALSE;
2892*53ee8cc1Swenshuai.xi return TRUE;
2893*53ee8cc1Swenshuai.xi }
2894*53ee8cc1Swenshuai.xi */
2895*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
2896*53ee8cc1Swenshuai.xi /// CPU reset release
2897*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_SwRstRelse(void)2898*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SwRstRelse(void)
2899*53ee8cc1Swenshuai.xi {
2900*53ee8cc1Swenshuai.xi MS_U16 tempreg = 0;
2901*53ee8cc1Swenshuai.xi
2902*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_CPU_CONFIG);
2903*53ee8cc1Swenshuai.xi tempreg &= ~VPU_REG_CPU_STALL_EN;
2904*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_CONFIG, tempreg);
2905*53ee8cc1Swenshuai.xi
2906*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(VPU_REG_CPU_SETTING);
2907*53ee8cc1Swenshuai.xi tempreg |= VPU_REG_CPU_MIU_SW_RSTZ;
2908*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_SETTING, tempreg);
2909*53ee8cc1Swenshuai.xi VPU_EX_TimerDelayMS(1);
2910*53ee8cc1Swenshuai.xi tempreg |= VPU_REG_CPU_SW_RSTZ;
2911*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_SETTING, tempreg);
2912*53ee8cc1Swenshuai.xi VPU_EX_TimerDelayMS(1);
2913*53ee8cc1Swenshuai.xi tempreg |= VPU_REG_CPU_R2_EN;
2914*53ee8cc1Swenshuai.xi _VPU_Write2Byte(VPU_REG_CPU_SETTING, tempreg);
2915*53ee8cc1Swenshuai.xi #ifdef HAL_FEATURE_MAU
2916*53ee8cc1Swenshuai.xi MS_U16 tempreg1 = 0;
2917*53ee8cc1Swenshuai.xi tempreg1 = _VPU_Read2Byte(MAU1_CPU_RST);
2918*53ee8cc1Swenshuai.xi tempreg1 &= ~MAU1_REG_SW_RESET;
2919*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_CPU_RST, tempreg1);
2920*53ee8cc1Swenshuai.xi #endif
2921*53ee8cc1Swenshuai.xi pVPUHalContext->_bVPURsted = TRUE;
2922*53ee8cc1Swenshuai.xi }
2923*53ee8cc1Swenshuai.xi
HAL_VPU_EX_SwRelseMAU(void)2924*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SwRelseMAU(void)
2925*53ee8cc1Swenshuai.xi {
2926*53ee8cc1Swenshuai.xi
2927*53ee8cc1Swenshuai.xi #ifdef HAL_FEATURE_MAU
2928*53ee8cc1Swenshuai.xi MS_U16 tempreg = 0;
2929*53ee8cc1Swenshuai.xi tempreg = _VPU_Read2Byte(MAU1_CPU_RST);
2930*53ee8cc1Swenshuai.xi tempreg &= ~MAU1_REG_SW_RESET;
2931*53ee8cc1Swenshuai.xi _VPU_Write2Byte(MAU1_CPU_RST, tempreg);
2932*53ee8cc1Swenshuai.xi #endif
2933*53ee8cc1Swenshuai.xi }
2934*53ee8cc1Swenshuai.xi
HAL_VPU_EX_MemRead(MS_VIRT u32Addr)2935*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_MemRead(MS_VIRT u32Addr)
2936*53ee8cc1Swenshuai.xi {
2937*53ee8cc1Swenshuai.xi MS_U32 u32value = 0;
2938*53ee8cc1Swenshuai.xi
2939*53ee8cc1Swenshuai.xi return u32value;
2940*53ee8cc1Swenshuai.xi }
2941*53ee8cc1Swenshuai.xi
HAL_VPU_EX_MemWrite(MS_VIRT u32Addr,MS_U32 u32value)2942*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_MemWrite(MS_VIRT u32Addr, MS_U32 u32value)
2943*53ee8cc1Swenshuai.xi {
2944*53ee8cc1Swenshuai.xi MS_BOOL bRet = TRUE;
2945*53ee8cc1Swenshuai.xi
2946*53ee8cc1Swenshuai.xi return bRet;
2947*53ee8cc1Swenshuai.xi }
2948*53ee8cc1Swenshuai.xi
2949*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
2950*53ee8cc1Swenshuai.xi /// Check AVCH264 Ready or not
2951*53ee8cc1Swenshuai.xi /// @return TRUE or FALSE
2952*53ee8cc1Swenshuai.xi /// - TRUE, MailBox is free
2953*53ee8cc1Swenshuai.xi /// - FALSE, MailBox is busy
2954*53ee8cc1Swenshuai.xi /// @param u8MBox \b IN: MailBox to check
2955*53ee8cc1Swenshuai.xi /// - AVCH264_HI_MBOX0,
2956*53ee8cc1Swenshuai.xi /// - AVCH264_HI_MBOX1,
2957*53ee8cc1Swenshuai.xi /// - AVCH264_RISC_MBOX0,
2958*53ee8cc1Swenshuai.xi /// - AVCH264_RISC_MBOX1,
2959*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_MBoxRdy(MS_U32 u32type)2960*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_MBoxRdy(MS_U32 u32type)
2961*53ee8cc1Swenshuai.xi {
2962*53ee8cc1Swenshuai.xi MS_BOOL bResult = FALSE;
2963*53ee8cc1Swenshuai.xi
2964*53ee8cc1Swenshuai.xi switch (u32type)
2965*53ee8cc1Swenshuai.xi {
2966*53ee8cc1Swenshuai.xi case VPU_HI_MBOX0:
2967*53ee8cc1Swenshuai.xi bResult = (_VPU_Read2Byte(VPU_REG_HI_MBOX_RDY) & VPU_REG_HI_MBOX0_RDY) ? FALSE : TRUE;
2968*53ee8cc1Swenshuai.xi break;
2969*53ee8cc1Swenshuai.xi case VPU_HI_MBOX1:
2970*53ee8cc1Swenshuai.xi bResult = (_VPU_Read2Byte(VPU_REG_HI_MBOX_RDY) & VPU_REG_HI_MBOX1_RDY) ? FALSE : TRUE;
2971*53ee8cc1Swenshuai.xi break;
2972*53ee8cc1Swenshuai.xi case VPU_RISC_MBOX0:
2973*53ee8cc1Swenshuai.xi bResult = (_VPU_Read2Byte(VPU_REG_RISC_MBOX_RDY) & VPU_REG_RISC_MBOX0_RDY) ? TRUE : FALSE;
2974*53ee8cc1Swenshuai.xi break;
2975*53ee8cc1Swenshuai.xi case VPU_RISC_MBOX1:
2976*53ee8cc1Swenshuai.xi bResult = (_VPU_Read2Byte(VPU_REG_RISC_MBOX_RDY) & VPU_REG_RISC_MBOX1_RDY) ? TRUE : FALSE;
2977*53ee8cc1Swenshuai.xi break;
2978*53ee8cc1Swenshuai.xi default:
2979*53ee8cc1Swenshuai.xi break;
2980*53ee8cc1Swenshuai.xi }
2981*53ee8cc1Swenshuai.xi return bResult;
2982*53ee8cc1Swenshuai.xi }
2983*53ee8cc1Swenshuai.xi
2984*53ee8cc1Swenshuai.xi
2985*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
2986*53ee8cc1Swenshuai.xi /// Read message from AVCH264
2987*53ee8cc1Swenshuai.xi /// @return TRUE or FALSE
2988*53ee8cc1Swenshuai.xi /// - TRUE, success
2989*53ee8cc1Swenshuai.xi /// - FALSE, failed
2990*53ee8cc1Swenshuai.xi /// @param u8MBox \b IN: MailBox to read
2991*53ee8cc1Swenshuai.xi /// - AVCH264_RISC_MBOX0
2992*53ee8cc1Swenshuai.xi /// - AVCH264_RISC_MBOX1
2993*53ee8cc1Swenshuai.xi /// @param u32Msg \b OUT: message read
2994*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_MBoxRead(MS_U32 u32type,MS_U32 * u32Msg)2995*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_MBoxRead(MS_U32 u32type, MS_U32 * u32Msg)
2996*53ee8cc1Swenshuai.xi {
2997*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
2998*53ee8cc1Swenshuai.xi
2999*53ee8cc1Swenshuai.xi switch (u32type)
3000*53ee8cc1Swenshuai.xi {
3001*53ee8cc1Swenshuai.xi case VPU_HI_MBOX0:
3002*53ee8cc1Swenshuai.xi *u32Msg = ((MS_U32) (_VPU_Read2Byte(VPU_REG_HI_MBOX0_H)) << 16) |
3003*53ee8cc1Swenshuai.xi ((MS_U32) (_VPU_Read2Byte(VPU_REG_HI_MBOX0_L)));
3004*53ee8cc1Swenshuai.xi break;
3005*53ee8cc1Swenshuai.xi case VPU_HI_MBOX1:
3006*53ee8cc1Swenshuai.xi *u32Msg = ((MS_U32) (_VPU_Read2Byte(VPU_REG_HI_MBOX1_H)) << 16) |
3007*53ee8cc1Swenshuai.xi ((MS_U32) (_VPU_Read2Byte(VPU_REG_HI_MBOX1_L)));
3008*53ee8cc1Swenshuai.xi break;
3009*53ee8cc1Swenshuai.xi case VPU_RISC_MBOX0:
3010*53ee8cc1Swenshuai.xi *u32Msg = ((MS_U32) (_VPU_Read2Byte(VPU_REG_RISC_MBOX0_H)) << 16) |
3011*53ee8cc1Swenshuai.xi ((MS_U32) (_VPU_Read2Byte(VPU_REG_RISC_MBOX0_L)));
3012*53ee8cc1Swenshuai.xi break;
3013*53ee8cc1Swenshuai.xi case VPU_RISC_MBOX1:
3014*53ee8cc1Swenshuai.xi *u32Msg = ((MS_U32) (_VPU_Read2Byte(VPU_REG_RISC_MBOX1_H)) << 16) |
3015*53ee8cc1Swenshuai.xi ((MS_U32) (_VPU_Read2Byte(VPU_REG_RISC_MBOX1_L)));
3016*53ee8cc1Swenshuai.xi break;
3017*53ee8cc1Swenshuai.xi default:
3018*53ee8cc1Swenshuai.xi *u32Msg = 0;
3019*53ee8cc1Swenshuai.xi bResult = FALSE;
3020*53ee8cc1Swenshuai.xi break;
3021*53ee8cc1Swenshuai.xi }
3022*53ee8cc1Swenshuai.xi return bResult;
3023*53ee8cc1Swenshuai.xi }
3024*53ee8cc1Swenshuai.xi
3025*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
3026*53ee8cc1Swenshuai.xi /// Mailbox from AVCH264 clear bit resest
3027*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_MBoxClear(MS_U32 u32type)3028*53ee8cc1Swenshuai.xi void HAL_VPU_EX_MBoxClear(MS_U32 u32type)
3029*53ee8cc1Swenshuai.xi {
3030*53ee8cc1Swenshuai.xi switch (u32type)
3031*53ee8cc1Swenshuai.xi {
3032*53ee8cc1Swenshuai.xi case VPU_RISC_MBOX0:
3033*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(VPU_REG_RISC_MBOX_CLR, VPU_REG_RISC_MBOX0_CLR, VPU_REG_RISC_MBOX0_CLR);
3034*53ee8cc1Swenshuai.xi break;
3035*53ee8cc1Swenshuai.xi case VPU_RISC_MBOX1:
3036*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(VPU_REG_RISC_MBOX_CLR, VPU_REG_RISC_MBOX1_CLR, VPU_REG_RISC_MBOX1_CLR);
3037*53ee8cc1Swenshuai.xi break;
3038*53ee8cc1Swenshuai.xi default:
3039*53ee8cc1Swenshuai.xi break;
3040*53ee8cc1Swenshuai.xi }
3041*53ee8cc1Swenshuai.xi }
3042*53ee8cc1Swenshuai.xi
3043*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
3044*53ee8cc1Swenshuai.xi /// Send message to AVCH264
3045*53ee8cc1Swenshuai.xi /// @return TRUE or FALSE
3046*53ee8cc1Swenshuai.xi /// - TRUE, Success
3047*53ee8cc1Swenshuai.xi /// - FALSE, Failed
3048*53ee8cc1Swenshuai.xi /// @param u8MBox \b IN: MailBox
3049*53ee8cc1Swenshuai.xi /// - AVCH264_HI_MBOX0,
3050*53ee8cc1Swenshuai.xi /// - AVCH264_HI_MBOX1,
3051*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_MBoxSend(MS_U32 u32type,MS_U32 u32Msg)3052*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_MBoxSend(MS_U32 u32type, MS_U32 u32Msg)
3053*53ee8cc1Swenshuai.xi {
3054*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
3055*53ee8cc1Swenshuai.xi
3056*53ee8cc1Swenshuai.xi VPU_MSG_DBG("type=%u, msg=0x%x\n", u32type, u32Msg);
3057*53ee8cc1Swenshuai.xi
3058*53ee8cc1Swenshuai.xi switch (u32type)
3059*53ee8cc1Swenshuai.xi {
3060*53ee8cc1Swenshuai.xi case VPU_HI_MBOX0:
3061*53ee8cc1Swenshuai.xi {
3062*53ee8cc1Swenshuai.xi _VPU_Write4Byte(VPU_REG_HI_MBOX0_L, u32Msg);
3063*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(VPU_REG_HI_MBOX_SET, VPU_REG_HI_MBOX0_SET, VPU_REG_HI_MBOX0_SET);
3064*53ee8cc1Swenshuai.xi break;
3065*53ee8cc1Swenshuai.xi }
3066*53ee8cc1Swenshuai.xi case VPU_HI_MBOX1:
3067*53ee8cc1Swenshuai.xi {
3068*53ee8cc1Swenshuai.xi _VPU_Write4Byte(VPU_REG_HI_MBOX1_L, u32Msg);
3069*53ee8cc1Swenshuai.xi _VPU_WriteWordMask(VPU_REG_HI_MBOX_SET, VPU_REG_HI_MBOX1_SET, VPU_REG_HI_MBOX1_SET);
3070*53ee8cc1Swenshuai.xi break;
3071*53ee8cc1Swenshuai.xi }
3072*53ee8cc1Swenshuai.xi default:
3073*53ee8cc1Swenshuai.xi {
3074*53ee8cc1Swenshuai.xi bResult = FALSE;
3075*53ee8cc1Swenshuai.xi break;
3076*53ee8cc1Swenshuai.xi }
3077*53ee8cc1Swenshuai.xi }
3078*53ee8cc1Swenshuai.xi
3079*53ee8cc1Swenshuai.xi return bResult;
3080*53ee8cc1Swenshuai.xi }
3081*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetProgCnt(void)3082*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_GetProgCnt(void)
3083*53ee8cc1Swenshuai.xi {
3084*53ee8cc1Swenshuai.xi
3085*53ee8cc1Swenshuai.xi MS_U16 expc_l=0;
3086*53ee8cc1Swenshuai.xi MS_U16 expc_h=0;
3087*53ee8cc1Swenshuai.xi expc_l = _VPU_Read2Byte(VPU_REG_EXPC_L) & 0xFFFF;
3088*53ee8cc1Swenshuai.xi expc_h = _VPU_Read2Byte(VPU_REG_EXPC_H) & 0xFFFF;
3089*53ee8cc1Swenshuai.xi return (((MS_U32)expc_h) << 16) | (MS_U32)expc_l;
3090*53ee8cc1Swenshuai.xi }
3091*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetTaskId(MS_U32 u32Id)3092*53ee8cc1Swenshuai.xi MS_U8 HAL_VPU_EX_GetTaskId(MS_U32 u32Id)
3093*53ee8cc1Swenshuai.xi {
3094*53ee8cc1Swenshuai.xi return _VPU_EX_GetOffsetIdx(u32Id);
3095*53ee8cc1Swenshuai.xi }
3096*53ee8cc1Swenshuai.xi
HAL_VPU_EX_SetShareInfoAddr(MS_U32 u32Id,MS_VIRT u32ShmAddr)3097*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SetShareInfoAddr(MS_U32 u32Id, MS_VIRT u32ShmAddr)
3098*53ee8cc1Swenshuai.xi {
3099*53ee8cc1Swenshuai.xi MS_U8 u8Offset = _VPU_EX_GetOffsetIdx(u32Id);
3100*53ee8cc1Swenshuai.xi
3101*53ee8cc1Swenshuai.xi if (u32ShmAddr == 0)
3102*53ee8cc1Swenshuai.xi {
3103*53ee8cc1Swenshuai.xi pVPUHalContext->u32FWShareInfoAddr[u8Offset] = 0xFFFFFFFFUL;
3104*53ee8cc1Swenshuai.xi }
3105*53ee8cc1Swenshuai.xi else
3106*53ee8cc1Swenshuai.xi {
3107*53ee8cc1Swenshuai.xi if (u8Offset == 0)
3108*53ee8cc1Swenshuai.xi {
3109*53ee8cc1Swenshuai.xi pVPUHalContext->u32FWShareInfoAddr[u8Offset] = u32ShmAddr;
3110*53ee8cc1Swenshuai.xi }
3111*53ee8cc1Swenshuai.xi else if (u8Offset == 1)
3112*53ee8cc1Swenshuai.xi {
3113*53ee8cc1Swenshuai.xi pVPUHalContext->u32FWShareInfoAddr[u8Offset] = u32ShmAddr + TEE_ONE_TASK_SHM_SIZE;
3114*53ee8cc1Swenshuai.xi }
3115*53ee8cc1Swenshuai.xi }
3116*53ee8cc1Swenshuai.xi
3117*53ee8cc1Swenshuai.xi VPU_MSG_DBG("set PA ShareInfoAddr[%d] = 0x%lx \n", u8Offset, (unsigned long)pVPUHalContext->u32FWShareInfoAddr[u8Offset]);
3118*53ee8cc1Swenshuai.xi return;
3119*53ee8cc1Swenshuai.xi }
3120*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetShareInfoAddr(MS_U32 u32Id)3121*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetShareInfoAddr(MS_U32 u32Id)
3122*53ee8cc1Swenshuai.xi {
3123*53ee8cc1Swenshuai.xi MS_U8 u8Offset = _VPU_EX_GetOffsetIdx(u32Id);
3124*53ee8cc1Swenshuai.xi
3125*53ee8cc1Swenshuai.xi return pVPUHalContext->u32FWShareInfoAddr[u8Offset];
3126*53ee8cc1Swenshuai.xi }
3127*53ee8cc1Swenshuai.xi
3128*53ee8cc1Swenshuai.xi #if defined(VDEC_FW31)
HAL_VPU_EX_GetVsyncAddrOffset(MS_U32 u32Id)3129*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetVsyncAddrOffset(MS_U32 u32Id)
3130*53ee8cc1Swenshuai.xi {
3131*53ee8cc1Swenshuai.xi MS_U8 u8Offset = _VPU_EX_GetOffsetIdx(u32Id);
3132*53ee8cc1Swenshuai.xi MS_VIRT VPUSHMAddr = HAL_VPU_EX_GetSHMAddr();
3133*53ee8cc1Swenshuai.xi MS_VIRT VsyncBridgeOffset = 0;
3134*53ee8cc1Swenshuai.xi
3135*53ee8cc1Swenshuai.xi if (VPUSHMAddr != 0) // TEE project
3136*53ee8cc1Swenshuai.xi {
3137*53ee8cc1Swenshuai.xi if ((u8Offset == 0) || (u8Offset == 1))
3138*53ee8cc1Swenshuai.xi {
3139*53ee8cc1Swenshuai.xi VsyncBridgeOffset = VSYNC_BRIDGE_OFFSET;
3140*53ee8cc1Swenshuai.xi }
3141*53ee8cc1Swenshuai.xi else
3142*53ee8cc1Swenshuai.xi {
3143*53ee8cc1Swenshuai.xi VsyncBridgeOffset = VSYNC_BRIDGE_NWAY_OFFSET + (u8Offset - 2) * VSYNC_BRIDGE_INFO_SIZE;
3144*53ee8cc1Swenshuai.xi }
3145*53ee8cc1Swenshuai.xi }
3146*53ee8cc1Swenshuai.xi else // normal project
3147*53ee8cc1Swenshuai.xi {
3148*53ee8cc1Swenshuai.xi if ((u8Offset == 0) || (u8Offset == 1))
3149*53ee8cc1Swenshuai.xi {
3150*53ee8cc1Swenshuai.xi VsyncBridgeOffset = COMMON_AREA_START + VSYNC_BRIDGE_OFFSET;
3151*53ee8cc1Swenshuai.xi }
3152*53ee8cc1Swenshuai.xi else
3153*53ee8cc1Swenshuai.xi {
3154*53ee8cc1Swenshuai.xi VsyncBridgeOffset = COMMON_AREA_START + VSYNC_BRIDGE_NWAY_OFFSET + (u8Offset - 2) * VSYNC_BRIDGE_INFO_SIZE;
3155*53ee8cc1Swenshuai.xi }
3156*53ee8cc1Swenshuai.xi }
3157*53ee8cc1Swenshuai.xi
3158*53ee8cc1Swenshuai.xi return VsyncBridgeOffset;
3159*53ee8cc1Swenshuai.xi }
3160*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetVsyncExtAddrOffset(MS_U32 u32Id)3161*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetVsyncExtAddrOffset(MS_U32 u32Id)
3162*53ee8cc1Swenshuai.xi {
3163*53ee8cc1Swenshuai.xi MS_U8 u8Offset = _VPU_EX_GetOffsetIdx(u32Id);
3164*53ee8cc1Swenshuai.xi MS_VIRT VPUSHMAddr = HAL_VPU_EX_GetSHMAddr();
3165*53ee8cc1Swenshuai.xi MS_VIRT VsyncBridgeExtOffset = 0;
3166*53ee8cc1Swenshuai.xi
3167*53ee8cc1Swenshuai.xi if (VPUSHMAddr != 0) // TEE project
3168*53ee8cc1Swenshuai.xi {
3169*53ee8cc1Swenshuai.xi if ((u8Offset == 0) || (u8Offset == 1))
3170*53ee8cc1Swenshuai.xi {
3171*53ee8cc1Swenshuai.xi VsyncBridgeExtOffset = VSYNC_BRIDGE_EXT_OFFSET;
3172*53ee8cc1Swenshuai.xi }
3173*53ee8cc1Swenshuai.xi else
3174*53ee8cc1Swenshuai.xi {
3175*53ee8cc1Swenshuai.xi VsyncBridgeExtOffset = VSYNC_BRIDGE_EXT_NWAY_OFFSET + (u8Offset - 2) * VSYNC_BRIDGE_INFO_SIZE;
3176*53ee8cc1Swenshuai.xi }
3177*53ee8cc1Swenshuai.xi }
3178*53ee8cc1Swenshuai.xi else // normal project
3179*53ee8cc1Swenshuai.xi {
3180*53ee8cc1Swenshuai.xi if ((u8Offset == 0) || (u8Offset == 1))
3181*53ee8cc1Swenshuai.xi {
3182*53ee8cc1Swenshuai.xi VsyncBridgeExtOffset = COMMON_AREA_START + VSYNC_BRIDGE_EXT_OFFSET;
3183*53ee8cc1Swenshuai.xi }
3184*53ee8cc1Swenshuai.xi else
3185*53ee8cc1Swenshuai.xi {
3186*53ee8cc1Swenshuai.xi VsyncBridgeExtOffset = COMMON_AREA_START + VSYNC_BRIDGE_EXT_NWAY_OFFSET + (u8Offset - 2) * VSYNC_BRIDGE_INFO_SIZE;
3187*53ee8cc1Swenshuai.xi }
3188*53ee8cc1Swenshuai.xi }
3189*53ee8cc1Swenshuai.xi
3190*53ee8cc1Swenshuai.xi return VsyncBridgeExtOffset;
3191*53ee8cc1Swenshuai.xi }
3192*53ee8cc1Swenshuai.xi #endif
3193*53ee8cc1Swenshuai.xi
HAL_VPU_EX_IsPowered(void)3194*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsPowered(void)
3195*53ee8cc1Swenshuai.xi {
3196*53ee8cc1Swenshuai.xi return pVPUHalContext->_bVPUPowered;
3197*53ee8cc1Swenshuai.xi }
3198*53ee8cc1Swenshuai.xi
HAL_VPU_EX_IsRsted(void)3199*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsRsted(void)
3200*53ee8cc1Swenshuai.xi {
3201*53ee8cc1Swenshuai.xi return pVPUHalContext->_bVPURsted;
3202*53ee8cc1Swenshuai.xi }
3203*53ee8cc1Swenshuai.xi
HAL_VPU_EX_IsEVDR2(void)3204*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsEVDR2(void)
3205*53ee8cc1Swenshuai.xi {
3206*53ee8cc1Swenshuai.xi #ifdef EVDR2
3207*53ee8cc1Swenshuai.xi return TRUE;
3208*53ee8cc1Swenshuai.xi #else
3209*53ee8cc1Swenshuai.xi return FALSE;
3210*53ee8cc1Swenshuai.xi #endif
3211*53ee8cc1Swenshuai.xi }
3212*53ee8cc1Swenshuai.xi
HAL_VPU_EX_MVDInUsed(void)3213*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_MVDInUsed(void)
3214*53ee8cc1Swenshuai.xi {
3215*53ee8cc1Swenshuai.xi //MVD is in used for MVD or HVD_TSP mode.
3216*53ee8cc1Swenshuai.xi MS_U8 i;
3217*53ee8cc1Swenshuai.xi MS_U8 u8UseCnt = 0;
3218*53ee8cc1Swenshuai.xi
3219*53ee8cc1Swenshuai.xi for (i = 0; i < sizeof(pVPUHalContext->_stVPUStream) / sizeof(pVPUHalContext->_stVPUStream[0]); i++)
3220*53ee8cc1Swenshuai.xi {
3221*53ee8cc1Swenshuai.xi if ((pVPUHalContext->_stVPUStream[i].eDecodertype == E_VPU_EX_DECODER_MVD) ||
3222*53ee8cc1Swenshuai.xi #ifdef VDEC3
3223*53ee8cc1Swenshuai.xi (pVPUHalContext->_stVPUStream[i].eDecodertype == E_VPU_EX_DECODER_EVD) ||
3224*53ee8cc1Swenshuai.xi #endif
3225*53ee8cc1Swenshuai.xi (pVPUHalContext->_stVPUStream[i].eDecodertype == E_VPU_EX_DECODER_HVD) )
3226*53ee8cc1Swenshuai.xi {
3227*53ee8cc1Swenshuai.xi u8UseCnt++;
3228*53ee8cc1Swenshuai.xi }
3229*53ee8cc1Swenshuai.xi }
3230*53ee8cc1Swenshuai.xi
3231*53ee8cc1Swenshuai.xi VPU_MSG_DBG("MVD u8UseCnt=%d\n", u8UseCnt);
3232*53ee8cc1Swenshuai.xi
3233*53ee8cc1Swenshuai.xi if (u8UseCnt != 0)
3234*53ee8cc1Swenshuai.xi {
3235*53ee8cc1Swenshuai.xi return TRUE;
3236*53ee8cc1Swenshuai.xi }
3237*53ee8cc1Swenshuai.xi else
3238*53ee8cc1Swenshuai.xi {
3239*53ee8cc1Swenshuai.xi return FALSE;
3240*53ee8cc1Swenshuai.xi }
3241*53ee8cc1Swenshuai.xi }
3242*53ee8cc1Swenshuai.xi
HAL_VPU_EX_HVDInUsed(void)3243*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_HVDInUsed(void)
3244*53ee8cc1Swenshuai.xi {
3245*53ee8cc1Swenshuai.xi //HVD is in used for HVD or MVD in sub stream.
3246*53ee8cc1Swenshuai.xi MS_U8 i;
3247*53ee8cc1Swenshuai.xi MS_U8 u8UseCnt = 0;
3248*53ee8cc1Swenshuai.xi for (i = 0; i < sizeof(pVPUHalContext->_stVPUStream) / sizeof(pVPUHalContext->_stVPUStream[0]); i++)
3249*53ee8cc1Swenshuai.xi {
3250*53ee8cc1Swenshuai.xi if ((E_VPU_EX_DECODER_HVD == pVPUHalContext->_stVPUStream[i].eDecodertype))
3251*53ee8cc1Swenshuai.xi {
3252*53ee8cc1Swenshuai.xi u8UseCnt++;
3253*53ee8cc1Swenshuai.xi }
3254*53ee8cc1Swenshuai.xi }
3255*53ee8cc1Swenshuai.xi
3256*53ee8cc1Swenshuai.xi VPU_MSG_DBG("HVD u8UseCnt=%d\n", u8UseCnt);
3257*53ee8cc1Swenshuai.xi
3258*53ee8cc1Swenshuai.xi if (u8UseCnt != 0)
3259*53ee8cc1Swenshuai.xi {
3260*53ee8cc1Swenshuai.xi return TRUE;
3261*53ee8cc1Swenshuai.xi }
3262*53ee8cc1Swenshuai.xi else
3263*53ee8cc1Swenshuai.xi {
3264*53ee8cc1Swenshuai.xi return FALSE;
3265*53ee8cc1Swenshuai.xi }
3266*53ee8cc1Swenshuai.xi }
3267*53ee8cc1Swenshuai.xi
HAL_VPU_EX_Mutex_Lock(void)3268*53ee8cc1Swenshuai.xi void HAL_VPU_EX_Mutex_Lock(void)
3269*53ee8cc1Swenshuai.xi {
3270*53ee8cc1Swenshuai.xi _HAL_VPU_Entry();
3271*53ee8cc1Swenshuai.xi }
3272*53ee8cc1Swenshuai.xi
HAL_VPU_EX_Mutex_UnLock(void)3273*53ee8cc1Swenshuai.xi void HAL_VPU_EX_Mutex_UnLock(void)
3274*53ee8cc1Swenshuai.xi {
3275*53ee8cc1Swenshuai.xi _HAL_VPU_Release();
3276*53ee8cc1Swenshuai.xi }
3277*53ee8cc1Swenshuai.xi
3278*53ee8cc1Swenshuai.xi #ifdef VDEC3
HAL_VPU_EX_EVDInUsed(void)3279*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_EVDInUsed(void)
3280*53ee8cc1Swenshuai.xi {
3281*53ee8cc1Swenshuai.xi MS_U8 i;
3282*53ee8cc1Swenshuai.xi MS_U8 u8UseCnt = 0;
3283*53ee8cc1Swenshuai.xi
3284*53ee8cc1Swenshuai.xi for (i = 0; i < sizeof(pVPUHalContext->_stVPUStream) / sizeof(pVPUHalContext->_stVPUStream[0]); i++)
3285*53ee8cc1Swenshuai.xi {
3286*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_EVD == pVPUHalContext->_stVPUStream[i].eDecodertype)
3287*53ee8cc1Swenshuai.xi {
3288*53ee8cc1Swenshuai.xi u8UseCnt++;
3289*53ee8cc1Swenshuai.xi }
3290*53ee8cc1Swenshuai.xi }
3291*53ee8cc1Swenshuai.xi
3292*53ee8cc1Swenshuai.xi VPU_MSG_DBG("EVD u8UseCnt=%d\n", u8UseCnt);
3293*53ee8cc1Swenshuai.xi
3294*53ee8cc1Swenshuai.xi if (u8UseCnt != 0)
3295*53ee8cc1Swenshuai.xi {
3296*53ee8cc1Swenshuai.xi return TRUE;
3297*53ee8cc1Swenshuai.xi }
3298*53ee8cc1Swenshuai.xi else
3299*53ee8cc1Swenshuai.xi {
3300*53ee8cc1Swenshuai.xi return FALSE;
3301*53ee8cc1Swenshuai.xi }
3302*53ee8cc1Swenshuai.xi }
3303*53ee8cc1Swenshuai.xi
3304*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9 && defined(VDEC3)
HAL_VPU_EX_G2VP9InUsed(void)3305*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_G2VP9InUsed(void)
3306*53ee8cc1Swenshuai.xi {
3307*53ee8cc1Swenshuai.xi MS_U8 i;
3308*53ee8cc1Swenshuai.xi MS_U8 u8UseCnt = 0;
3309*53ee8cc1Swenshuai.xi
3310*53ee8cc1Swenshuai.xi for (i = 0; i < sizeof(pVPUHalContext->_stVPUStream) / sizeof(pVPUHalContext->_stVPUStream[0]); i++)
3311*53ee8cc1Swenshuai.xi {
3312*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_G2VP9 == pVPUHalContext->_stVPUStream[i].eDecodertype)
3313*53ee8cc1Swenshuai.xi {
3314*53ee8cc1Swenshuai.xi u8UseCnt++;
3315*53ee8cc1Swenshuai.xi }
3316*53ee8cc1Swenshuai.xi }
3317*53ee8cc1Swenshuai.xi
3318*53ee8cc1Swenshuai.xi VPU_MSG_DBG("G2 VP9 u8UseCnt=%d\n", u8UseCnt);
3319*53ee8cc1Swenshuai.xi
3320*53ee8cc1Swenshuai.xi if (u8UseCnt != 0)
3321*53ee8cc1Swenshuai.xi {
3322*53ee8cc1Swenshuai.xi return TRUE;
3323*53ee8cc1Swenshuai.xi }
3324*53ee8cc1Swenshuai.xi else
3325*53ee8cc1Swenshuai.xi {
3326*53ee8cc1Swenshuai.xi return FALSE;
3327*53ee8cc1Swenshuai.xi }
3328*53ee8cc1Swenshuai.xi }
3329*53ee8cc1Swenshuai.xi #endif
3330*53ee8cc1Swenshuai.xi #endif
3331*53ee8cc1Swenshuai.xi
3332*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------------
3333*53ee8cc1Swenshuai.xi /// @brief \b Function \b Name: MDrv_HVD_EX_SetDbgLevel()
3334*53ee8cc1Swenshuai.xi /// @brief \b Function \b Description: Set debug level
3335*53ee8cc1Swenshuai.xi /// @param -elevel \b IN : debug level
3336*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------------
HAL_VPU_EX_SetDbgLevel(VPU_EX_UartLevel eLevel)3337*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SetDbgLevel(VPU_EX_UartLevel eLevel)
3338*53ee8cc1Swenshuai.xi {
3339*53ee8cc1Swenshuai.xi printf("%s eLevel=0x%x\n", __FUNCTION__, eLevel);
3340*53ee8cc1Swenshuai.xi
3341*53ee8cc1Swenshuai.xi switch (eLevel)
3342*53ee8cc1Swenshuai.xi {
3343*53ee8cc1Swenshuai.xi case E_VPU_EX_UART_LEVEL_ERR:
3344*53ee8cc1Swenshuai.xi {
3345*53ee8cc1Swenshuai.xi u32VpuUartCtrl = E_VPU_UART_CTRL_ERR;
3346*53ee8cc1Swenshuai.xi break;
3347*53ee8cc1Swenshuai.xi }
3348*53ee8cc1Swenshuai.xi case E_VPU_EX_UART_LEVEL_INFO:
3349*53ee8cc1Swenshuai.xi {
3350*53ee8cc1Swenshuai.xi u32VpuUartCtrl = E_VPU_UART_CTRL_INFO | E_VPU_UART_CTRL_ERR;
3351*53ee8cc1Swenshuai.xi break;
3352*53ee8cc1Swenshuai.xi }
3353*53ee8cc1Swenshuai.xi case E_VPU_EX_UART_LEVEL_DBG:
3354*53ee8cc1Swenshuai.xi {
3355*53ee8cc1Swenshuai.xi u32VpuUartCtrl = E_VPU_UART_CTRL_DBG | E_VPU_UART_CTRL_ERR | E_VPU_UART_CTRL_INFO;
3356*53ee8cc1Swenshuai.xi break;
3357*53ee8cc1Swenshuai.xi }
3358*53ee8cc1Swenshuai.xi case E_VPU_EX_UART_LEVEL_TRACE:
3359*53ee8cc1Swenshuai.xi {
3360*53ee8cc1Swenshuai.xi u32VpuUartCtrl = E_VPU_UART_CTRL_TRACE | E_VPU_UART_CTRL_ERR | E_VPU_UART_CTRL_INFO | E_VPU_UART_CTRL_DBG;
3361*53ee8cc1Swenshuai.xi break;
3362*53ee8cc1Swenshuai.xi }
3363*53ee8cc1Swenshuai.xi case E_VPU_EX_UART_LEVEL_FW:
3364*53ee8cc1Swenshuai.xi {
3365*53ee8cc1Swenshuai.xi u32VpuUartCtrl = E_VPU_UART_CTRL_DISABLE;
3366*53ee8cc1Swenshuai.xi break;
3367*53ee8cc1Swenshuai.xi }
3368*53ee8cc1Swenshuai.xi default:
3369*53ee8cc1Swenshuai.xi {
3370*53ee8cc1Swenshuai.xi u32VpuUartCtrl = E_VPU_UART_CTRL_DISABLE;
3371*53ee8cc1Swenshuai.xi break;
3372*53ee8cc1Swenshuai.xi }
3373*53ee8cc1Swenshuai.xi }
3374*53ee8cc1Swenshuai.xi }
3375*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetFWVer(MS_U32 u32Id,VPU_EX_FWVerType eVerType)3376*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_GetFWVer(MS_U32 u32Id, VPU_EX_FWVerType eVerType)
3377*53ee8cc1Swenshuai.xi {
3378*53ee8cc1Swenshuai.xi HVD_Return eCtrlRet = E_HVD_RETURN_FAIL;
3379*53ee8cc1Swenshuai.xi MS_U32 u32CmdArg = (MS_U32)eVerType;
3380*53ee8cc1Swenshuai.xi MS_U32 u32Version = 0xFFFFFFFF;
3381*53ee8cc1Swenshuai.xi eCtrlRet = HAL_HVD_EX_SetCmd(u32Id, E_DUAL_VERSION, u32CmdArg);
3382*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eCtrlRet)
3383*53ee8cc1Swenshuai.xi {
3384*53ee8cc1Swenshuai.xi VPU_MSG_ERR("E_DUAL_VERSION NG eCtrlRet=%x\n", eCtrlRet);
3385*53ee8cc1Swenshuai.xi return u32Version;
3386*53ee8cc1Swenshuai.xi }
3387*53ee8cc1Swenshuai.xi
3388*53ee8cc1Swenshuai.xi MS_BOOL bRet = false;
3389*53ee8cc1Swenshuai.xi MS_U32 u32TimeOut = 0xFFFFFFFF;
3390*53ee8cc1Swenshuai.xi
3391*53ee8cc1Swenshuai.xi while(--u32TimeOut)
3392*53ee8cc1Swenshuai.xi {
3393*53ee8cc1Swenshuai.xi if(HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX0))
3394*53ee8cc1Swenshuai.xi {
3395*53ee8cc1Swenshuai.xi bRet = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX0, &u32Version);
3396*53ee8cc1Swenshuai.xi if (false == bRet)
3397*53ee8cc1Swenshuai.xi {
3398*53ee8cc1Swenshuai.xi VPU_MSG_ERR("E_DUAL_VERSION NG bRet=%x\n", bRet);
3399*53ee8cc1Swenshuai.xi return u32Version;
3400*53ee8cc1Swenshuai.xi }
3401*53ee8cc1Swenshuai.xi
3402*53ee8cc1Swenshuai.xi _VPU_WriteWordMask( VPU_REG_RISC_MBOX_CLR , VPU_REG_RISC_MBOX0_CLR , VPU_REG_RISC_MBOX0_CLR);
3403*53ee8cc1Swenshuai.xi VPU_MSG_DBG("E_DUAL_VERSION arg=%x u32Version = 0x%x\n", u32CmdArg, u32Version);
3404*53ee8cc1Swenshuai.xi return u32Version;
3405*53ee8cc1Swenshuai.xi }
3406*53ee8cc1Swenshuai.xi }
3407*53ee8cc1Swenshuai.xi
3408*53ee8cc1Swenshuai.xi VPU_MSG_ERR("get E_DUAL_VERSION=%x timeout", eVerType);
3409*53ee8cc1Swenshuai.xi
3410*53ee8cc1Swenshuai.xi return u32Version;
3411*53ee8cc1Swenshuai.xi }
3412*53ee8cc1Swenshuai.xi
HAL_VPU_EX_NotSupportDS(void)3413*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_NotSupportDS(void)
3414*53ee8cc1Swenshuai.xi {
3415*53ee8cc1Swenshuai.xi return TRUE;// maserati disable SN DS
3416*53ee8cc1Swenshuai.xi }
3417*53ee8cc1Swenshuai.xi
3418*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------------
3419*53ee8cc1Swenshuai.xi /// @brief \b Function \b Name: HAL_VPU_EX_MIU1BASE()
3420*53ee8cc1Swenshuai.xi /// @brief \b Function \b Description: Get VPU MIU base address
3421*53ee8cc1Swenshuai.xi /// @return - vpu MIU1 base
3422*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------------
HAL_VPU_EX_MIU1BASE(void)3423*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_MIU1BASE(void)
3424*53ee8cc1Swenshuai.xi {
3425*53ee8cc1Swenshuai.xi return VPU_MIU1BASE_ADDR;
3426*53ee8cc1Swenshuai.xi }
3427*53ee8cc1Swenshuai.xi
3428*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetSHMAddr(void)3429*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetSHMAddr(void)
3430*53ee8cc1Swenshuai.xi {
3431*53ee8cc1Swenshuai.xi if(pVPUHalContext->bEnableVPUSecureMode == FALSE)
3432*53ee8cc1Swenshuai.xi {
3433*53ee8cc1Swenshuai.xi return 0;
3434*53ee8cc1Swenshuai.xi }
3435*53ee8cc1Swenshuai.xi return pVPUHalContext->u32VPUSHMAddr;
3436*53ee8cc1Swenshuai.xi }
HAL_VPU_EX_EnableSecurityMode(MS_BOOL enable)3437*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_EnableSecurityMode(MS_BOOL enable)
3438*53ee8cc1Swenshuai.xi {
3439*53ee8cc1Swenshuai.xi pVPUHalContext->bEnableVPUSecureMode = enable;
3440*53ee8cc1Swenshuai.xi return TRUE;
3441*53ee8cc1Swenshuai.xi }
3442*53ee8cc1Swenshuai.xi
HAL_VPU_EX_CHIP_Capability(void * pHWCap)3443*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_CHIP_Capability(void* pHWCap)
3444*53ee8cc1Swenshuai.xi {
3445*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->u8Cap_Support_Decoder_Num = 2;
3446*53ee8cc1Swenshuai.xi
3447*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_MPEG2 = TRUE;
3448*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_H263 = TRUE;
3449*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_MPEG4 = TRUE;
3450*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_DIVX311 = TRUE;
3451*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_DIVX412 = TRUE;
3452*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_FLV = TRUE;
3453*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_VC1ADV = TRUE;
3454*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_VC1MAIN = TRUE;
3455*53ee8cc1Swenshuai.xi
3456*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_RV8 = TRUE;
3457*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_RV9 = TRUE;
3458*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_H264 = TRUE;
3459*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_AVS = TRUE;
3460*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_MJPEG = TRUE;
3461*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_MVC = TRUE;
3462*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_VP8 = TRUE;
3463*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_HEVC = TRUE;
3464*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_VP9 = TRUE;
3465*53ee8cc1Swenshuai.xi ((VDEC_HwCap*)pHWCap)->bCap_Support_AVS_PLUS = TRUE;
3466*53ee8cc1Swenshuai.xi
3467*53ee8cc1Swenshuai.xi return TRUE;
3468*53ee8cc1Swenshuai.xi }
3469*53ee8cc1Swenshuai.xi
3470*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------------
3471*53ee8cc1Swenshuai.xi /// @brief \b Function \b Name: HAL_VPU_EX_GetCodecCapInfo()
3472*53ee8cc1Swenshuai.xi /// @brief \b Function \b Description: Get chip codec capability (for vudu)
3473*53ee8cc1Swenshuai.xi /// @return - success/fail
3474*53ee8cc1Swenshuai.xi //-----------------------------------------------------------------------------
HAL_VPU_EX_GetCodecCapInfo(int eCodecType,VDEC_EX_CODEC_CAP_INFO * pCodecCapInfo)3475*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_GetCodecCapInfo( int eCodecType, VDEC_EX_CODEC_CAP_INFO *pCodecCapInfo)
3476*53ee8cc1Swenshuai.xi {
3477*53ee8cc1Swenshuai.xi #define MAX_CAPABILITY_INFO_NUM 8
3478*53ee8cc1Swenshuai.xi #define MAX_CODEC_TYPE_NUM 18
3479*53ee8cc1Swenshuai.xi
3480*53ee8cc1Swenshuai.xi unsigned int capability[MAX_CODEC_TYPE_NUM][MAX_CAPABILITY_INFO_NUM] =
3481*53ee8cc1Swenshuai.xi {
3482*53ee8cc1Swenshuai.xi //width, height , frmrate, profile, level, version bit rate reserved2
3483*53ee8cc1Swenshuai.xi { 0, 0, 0, E_VDEC_EX_CODEC_PROFILE_NONE, E_VDEC_EX_CODEC_LEVEL_NONE, E_VDEC_EX_CODEC_VERSION_NONE, 0, 0},//E_HVD_EX_CODEC_TYPE_NONE
3484*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_MP2_MAIN, E_VDEC_EX_CODEC_LEVEL_MP2_HIGH, E_VDEC_EX_CODEC_VERSION_NONE, 40, 0},//E_HVD_EX_CODEC_TYPE_MPEG2
3485*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_H263_BASELINE, E_VDEC_EX_CODEC_LEVEL_NONE, E_VDEC_EX_CODEC_VERSION_H263_1, 40, 0},//E_HVD_EX_CODEC_TYPE_H263
3486*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_MP4_ASP, E_VDEC_EX_CODEC_LEVEL_MP4_L5, E_VDEC_EX_CODEC_VERSION_NONE, 40, 0},//E_HVD_EX_CODEC_TYPE_MPEG4
3487*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_NONE, E_VDEC_EX_CODEC_LEVEL_NONE, E_VDEC_EX_CODEC_VERSION_DIVX_311, 40, 0},//E_HVD_EX_CODEC_TYPE_DIVX311
3488*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_NONE, E_VDEC_EX_CODEC_LEVEL_NONE, E_VDEC_EX_CODEC_VERSION_DIVX_6, 40, 0},//E_HVD_EX_CODEC_TYPE_DIVX412
3489*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_NONE, E_VDEC_EX_CODEC_LEVEL_NONE, E_VDEC_EX_CODEC_VERSION_FLV_1, 40, 0},//E_HVD_EX_CODEC_TYPE_FLV
3490*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_VC1_AP, E_VDEC_EX_CODEC_LEVEL_VC1_L3, E_VDEC_EX_CODEC_VERSION_NONE, 40, 0},//E_HVD_EX_CODEC_TYPE_VC1_ADV
3491*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_RCV_MAIN, E_VDEC_EX_CODEC_LEVEL_RCV_HIGH, E_VDEC_EX_CODEC_VERSION_NONE, 40, 0},//E_HVD_EX_CODEC_TYPE_VC1_MAIN (RCV)
3492*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_NONE, E_VDEC_EX_CODEC_LEVEL_NONE, E_VDEC_EX_CODEC_VERSION_NONE, 40, 0},//E_HVD_EX_CODEC_TYPE_RV8
3493*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_NONE, E_VDEC_EX_CODEC_LEVEL_NONE, E_VDEC_EX_CODEC_VERSION_NONE, 40, 0},//E_HVD_EX_CODEC_TYPE_RV9
3494*53ee8cc1Swenshuai.xi { 4096, 2160, 30, E_VDEC_EX_CODEC_PROFILE_H264_HIP, E_VDEC_EX_CODEC_LEVEL_H264_5_1, E_VDEC_EX_CODEC_VERSION_NONE, 135, 0},//E_HVD_EX_CODEC_TYPE_H264
3495*53ee8cc1Swenshuai.xi { 1920, 1080, 60, E_VDEC_EX_CODEC_PROFILE_AVS_BROADCASTING, E_VDEC_EX_CODEC_LEVEL_AVS_6010860, E_VDEC_EX_CODEC_VERSION_NONE, 50, 0},//E_HVD_EX_CODEC_TYPE_AVS
3496*53ee8cc1Swenshuai.xi { 1920, 1080, 30, E_VDEC_EX_CODEC_PROFILE_NONE, E_VDEC_EX_CODEC_LEVEL_NONE, E_VDEC_EX_CODEC_VERSION_NONE, 10, 0},//E_HVD_EX_CODEC_TYPE_MJPEG
3497*53ee8cc1Swenshuai.xi { 1920, 1080, 30, E_VDEC_EX_CODEC_PROFILE_H264_HIP, E_VDEC_EX_CODEC_LEVEL_H264_5_1, E_VDEC_EX_CODEC_VERSION_NONE, 80, 0},//E_HVD_EX_CODEC_TYPE_MVC
3498*53ee8cc1Swenshuai.xi { 1920, 1080, 30, E_VDEC_EX_CODEC_PROFILE_NONE, E_VDEC_EX_CODEC_LEVEL_NONE, E_VDEC_EX_CODEC_VERSION_NONE, 20, 0},//E_HVD_EX_CODEC_TYPE_VP8
3499*53ee8cc1Swenshuai.xi { 4096, 2160, 60, E_VDEC_EX_CODEC_PROFILE_H265_MAIN_10, E_VDEC_EX_CODEC_LEVEL_H265_5_1_HT, E_VDEC_EX_CODEC_VERSION_NONE, 160, 0},//E_HVD_EX_CODEC_TYPE_HEVC
3500*53ee8cc1Swenshuai.xi { 4096, 2160, 60, E_VDEC_EX_CODEC_PROFILE_VP9_2, E_VDEC_EX_CODEC_LEVEL_NONE, E_VDEC_EX_CODEC_VERSION_NONE, 160, 0},//E_HVD_EX_CODEC_TYPE_VP9
3501*53ee8cc1Swenshuai.xi };
3502*53ee8cc1Swenshuai.xi
3503*53ee8cc1Swenshuai.xi if(eCodecType < MAX_CODEC_TYPE_NUM)
3504*53ee8cc1Swenshuai.xi {
3505*53ee8cc1Swenshuai.xi pCodecCapInfo->u16CodecCapWidth = capability[eCodecType][0];
3506*53ee8cc1Swenshuai.xi pCodecCapInfo->u16CodecCapHeight = capability[eCodecType][1];
3507*53ee8cc1Swenshuai.xi pCodecCapInfo->u8CodecCapFrameRate = capability[eCodecType][2];
3508*53ee8cc1Swenshuai.xi pCodecCapInfo->u8CodecCapProfile = capability[eCodecType][3];
3509*53ee8cc1Swenshuai.xi pCodecCapInfo->u8CodecCapLevel = capability[eCodecType][4];
3510*53ee8cc1Swenshuai.xi pCodecCapInfo->u8CodecCapVersion = capability[eCodecType][5];
3511*53ee8cc1Swenshuai.xi return TRUE;
3512*53ee8cc1Swenshuai.xi }
3513*53ee8cc1Swenshuai.xi else
3514*53ee8cc1Swenshuai.xi {
3515*53ee8cc1Swenshuai.xi return FALSE;
3516*53ee8cc1Swenshuai.xi }
3517*53ee8cc1Swenshuai.xi }
3518*53ee8cc1Swenshuai.xi
3519*53ee8cc1Swenshuai.xi #ifdef VDEC3
HAL_VPU_EX_SetBBUSetting(MS_U32 u32Id,MS_U32 u32BBUId,VPU_EX_DecoderType eDecType,MS_U8 u8TypeBit)3520*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SetBBUSetting(MS_U32 u32Id, MS_U32 u32BBUId, VPU_EX_DecoderType eDecType, MS_U8 u8TypeBit)
3521*53ee8cc1Swenshuai.xi {
3522*53ee8cc1Swenshuai.xi (void) u32Id;
3523*53ee8cc1Swenshuai.xi BBU_STATE *bbu_state;
3524*53ee8cc1Swenshuai.xi
3525*53ee8cc1Swenshuai.xi if ( (eDecType == E_VPU_EX_DECODER_MVD)
3526*53ee8cc1Swenshuai.xi || (eDecType == E_VPU_EX_DECODER_VP8)
3527*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
3528*53ee8cc1Swenshuai.xi || (eDecType == E_VPU_EX_DECODER_G2VP9)
3529*53ee8cc1Swenshuai.xi #endif
3530*53ee8cc1Swenshuai.xi )
3531*53ee8cc1Swenshuai.xi {
3532*53ee8cc1Swenshuai.xi // MVD should not call this function.
3533*53ee8cc1Swenshuai.xi // VP8 and G2_VP9 don't have the concept of BBU, so we just return.
3534*53ee8cc1Swenshuai.xi return;
3535*53ee8cc1Swenshuai.xi }
3536*53ee8cc1Swenshuai.xi
3537*53ee8cc1Swenshuai.xi switch (eDecType)
3538*53ee8cc1Swenshuai.xi {
3539*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_EVD:
3540*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stEVD_BBU_STATE[0];
3541*53ee8cc1Swenshuai.xi break;
3542*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_HVD:
3543*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_RVD:
3544*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_MVC:
3545*53ee8cc1Swenshuai.xi default:
3546*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stHVD_BBU_STATE[0];
3547*53ee8cc1Swenshuai.xi break;
3548*53ee8cc1Swenshuai.xi }
3549*53ee8cc1Swenshuai.xi
3550*53ee8cc1Swenshuai.xi bbu_state[u32BBUId].u8RegSetting |= u8TypeBit;
3551*53ee8cc1Swenshuai.xi return;
3552*53ee8cc1Swenshuai.xi }
3553*53ee8cc1Swenshuai.xi
HAL_VPU_EX_CheckBBUSetting(MS_U32 u32Id,MS_U32 u32BBUId,VPU_EX_DecoderType eDecType,MS_U8 u8TypeBit)3554*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_CheckBBUSetting(MS_U32 u32Id, MS_U32 u32BBUId, VPU_EX_DecoderType eDecType, MS_U8 u8TypeBit)
3555*53ee8cc1Swenshuai.xi {
3556*53ee8cc1Swenshuai.xi (void) u32Id;
3557*53ee8cc1Swenshuai.xi BBU_STATE *bbu_state;
3558*53ee8cc1Swenshuai.xi
3559*53ee8cc1Swenshuai.xi if ( (eDecType == E_VPU_EX_DECODER_MVD)
3560*53ee8cc1Swenshuai.xi || (eDecType == E_VPU_EX_DECODER_VP8)
3561*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
3562*53ee8cc1Swenshuai.xi || (eDecType == E_VPU_EX_DECODER_G2VP9)
3563*53ee8cc1Swenshuai.xi #endif
3564*53ee8cc1Swenshuai.xi )
3565*53ee8cc1Swenshuai.xi {
3566*53ee8cc1Swenshuai.xi // MVD should not call this function.
3567*53ee8cc1Swenshuai.xi // VP8 and G2_VP9 don't have the concept of BBU, so we just return TRUE and not set related registers.
3568*53ee8cc1Swenshuai.xi return TRUE;
3569*53ee8cc1Swenshuai.xi }
3570*53ee8cc1Swenshuai.xi
3571*53ee8cc1Swenshuai.xi switch (eDecType)
3572*53ee8cc1Swenshuai.xi {
3573*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_EVD:
3574*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stEVD_BBU_STATE[0];
3575*53ee8cc1Swenshuai.xi break;
3576*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_HVD:
3577*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_RVD:
3578*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_MVC:
3579*53ee8cc1Swenshuai.xi default:
3580*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stHVD_BBU_STATE[0];
3581*53ee8cc1Swenshuai.xi break;
3582*53ee8cc1Swenshuai.xi }
3583*53ee8cc1Swenshuai.xi
3584*53ee8cc1Swenshuai.xi return (bbu_state[u32BBUId].u8RegSetting & u8TypeBit);
3585*53ee8cc1Swenshuai.xi }
3586*53ee8cc1Swenshuai.xi
HAL_VPU_EX_ClearBBUSetting(MS_U32 u32Id,MS_U32 u32BBUId,VPU_EX_DecoderType eDecType)3587*53ee8cc1Swenshuai.xi void HAL_VPU_EX_ClearBBUSetting(MS_U32 u32Id, MS_U32 u32BBUId, VPU_EX_DecoderType eDecType)
3588*53ee8cc1Swenshuai.xi {
3589*53ee8cc1Swenshuai.xi (void) u32Id;
3590*53ee8cc1Swenshuai.xi BBU_STATE *bbu_state;
3591*53ee8cc1Swenshuai.xi
3592*53ee8cc1Swenshuai.xi if ( (eDecType == E_VPU_EX_DECODER_MVD)
3593*53ee8cc1Swenshuai.xi || (eDecType == E_VPU_EX_DECODER_VP8)
3594*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
3595*53ee8cc1Swenshuai.xi || (eDecType == E_VPU_EX_DECODER_G2VP9)
3596*53ee8cc1Swenshuai.xi #endif
3597*53ee8cc1Swenshuai.xi )
3598*53ee8cc1Swenshuai.xi {
3599*53ee8cc1Swenshuai.xi // MVD should not call this function.
3600*53ee8cc1Swenshuai.xi // VP8 and G2_VP9 don't have the concept of BBU, so we just return.
3601*53ee8cc1Swenshuai.xi return;
3602*53ee8cc1Swenshuai.xi }
3603*53ee8cc1Swenshuai.xi
3604*53ee8cc1Swenshuai.xi switch (eDecType)
3605*53ee8cc1Swenshuai.xi {
3606*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_EVD:
3607*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stEVD_BBU_STATE[0];
3608*53ee8cc1Swenshuai.xi break;
3609*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_HVD:
3610*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_RVD:
3611*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_MVC:
3612*53ee8cc1Swenshuai.xi default:
3613*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stHVD_BBU_STATE[0];
3614*53ee8cc1Swenshuai.xi break;
3615*53ee8cc1Swenshuai.xi }
3616*53ee8cc1Swenshuai.xi
3617*53ee8cc1Swenshuai.xi if (bbu_state[u32BBUId].u32Used == 0)
3618*53ee8cc1Swenshuai.xi {
3619*53ee8cc1Swenshuai.xi bbu_state[u32BBUId].u8RegSetting = 0;
3620*53ee8cc1Swenshuai.xi }
3621*53ee8cc1Swenshuai.xi
3622*53ee8cc1Swenshuai.xi return;
3623*53ee8cc1Swenshuai.xi }
3624*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetBBUId(MS_U32 u32Id,VPU_EX_TaskInfo * pTaskInfo,MS_BOOL bShareBBU)3625*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_GetBBUId(MS_U32 u32Id, VPU_EX_TaskInfo *pTaskInfo, MS_BOOL bShareBBU)
3626*53ee8cc1Swenshuai.xi {
3627*53ee8cc1Swenshuai.xi MS_U32 i, max_bbu_cnt;
3628*53ee8cc1Swenshuai.xi MS_U32 retBBUId = HAL_VPU_INVALID_BBU_ID;
3629*53ee8cc1Swenshuai.xi
3630*53ee8cc1Swenshuai.xi if(pTaskInfo == NULL)
3631*53ee8cc1Swenshuai.xi return retBBUId;
3632*53ee8cc1Swenshuai.xi
3633*53ee8cc1Swenshuai.xi BBU_STATE *bbu_state;
3634*53ee8cc1Swenshuai.xi SLQ_STATE *slq_state = &pVPUHalContext->stMVD_SLQ_STATE[0];
3635*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
3636*53ee8cc1Swenshuai.xi
3637*53ee8cc1Swenshuai.xi MS_BOOL bTSP = (pTaskInfo->eSrcType == E_VPU_EX_INPUT_TSP);
3638*53ee8cc1Swenshuai.xi
3639*53ee8cc1Swenshuai.xi pVPUHalContext->u8HALId[u8TaskId] = pTaskInfo->u8HalId;
3640*53ee8cc1Swenshuai.xi
3641*53ee8cc1Swenshuai.xi /* HVD_EX_MSG_ERR("[%d] DecType=0x%x \n", u32Id & 0xFF, pTaskInfo->eDecType);
3642*53ee8cc1Swenshuai.xi for(i = 0; i < MAX_MVD_SLQ_COUNT; i++)
3643*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("slq_state[%d] u32Used=0x%x bTSP=%x bUsedbyMVD=%x\n",i,slq_state[i].u32Used,slq_state[i].bTSP,slq_state[i].bUsedbyMVD);
3644*53ee8cc1Swenshuai.xi
3645*53ee8cc1Swenshuai.xi for(i = 0; i < MAX_EVD_BBU_COUNT; i++)
3646*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("EVD_BBU_state[%d] u32Used=0x%x bTSP=%x\n",i,pVPUHalContext->stEVD_BBU_STATE[i].u32Used,pVPUHalContext->stEVD_BBU_STATE[i].bTSP);
3647*53ee8cc1Swenshuai.xi
3648*53ee8cc1Swenshuai.xi for(i = 0; i < MAX_HVD_BBU_COUNT; i++)
3649*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HVD_BBU_state[%d] u32Used=0x%x bTSP=%x\n",i,pVPUHalContext->stHVD_BBU_STATE[i].u32Used,pVPUHalContext->stHVD_BBU_STATE[i].bTSP);
3650*53ee8cc1Swenshuai.xi */
3651*53ee8cc1Swenshuai.xi #if 1
3652*53ee8cc1Swenshuai.xi if(pTaskInfo->eDecType == E_VPU_EX_DECODER_MVD) // MVD case
3653*53ee8cc1Swenshuai.xi {
3654*53ee8cc1Swenshuai.xi max_bbu_cnt = MAX_MVD_SLQ_COUNT;
3655*53ee8cc1Swenshuai.xi if (bTSP)
3656*53ee8cc1Swenshuai.xi {
3657*53ee8cc1Swenshuai.xi if ((u8TaskId < MAX_MVD_SLQ_COUNT) && (slq_state[u8TaskId].u32Used == 0))
3658*53ee8cc1Swenshuai.xi {
3659*53ee8cc1Swenshuai.xi VPRINTF("[NDec][0x%x][%d] MVD bTSP, use bbu %d \n", u32Id, u8TaskId, u8TaskId);
3660*53ee8cc1Swenshuai.xi slq_state[u8TaskId].u32Used |= (1 << u8TaskId); // Record the HVD use the TSP parser
3661*53ee8cc1Swenshuai.xi slq_state[u8TaskId].bTSP = TRUE;
3662*53ee8cc1Swenshuai.xi slq_state[u8TaskId].bUsedbyMVD = TRUE;
3663*53ee8cc1Swenshuai.xi return u8TaskId;
3664*53ee8cc1Swenshuai.xi }
3665*53ee8cc1Swenshuai.xi }
3666*53ee8cc1Swenshuai.xi else
3667*53ee8cc1Swenshuai.xi {
3668*53ee8cc1Swenshuai.xi MS_U32 shared_bbu_idx = HAL_VPU_INVALID_BBU_ID;
3669*53ee8cc1Swenshuai.xi MS_U32 avaliable_bbu_idx = HAL_VPU_INVALID_BBU_ID;
3670*53ee8cc1Swenshuai.xi for (i = 0; i < MAX_MVD_SLQ_COUNT; i++)
3671*53ee8cc1Swenshuai.xi {
3672*53ee8cc1Swenshuai.xi if (slq_state[i].u32Used != 0)
3673*53ee8cc1Swenshuai.xi {
3674*53ee8cc1Swenshuai.xi if (shared_bbu_idx == HAL_VPU_INVALID_BBU_ID && slq_state[i].bTSP == FALSE)
3675*53ee8cc1Swenshuai.xi {
3676*53ee8cc1Swenshuai.xi shared_bbu_idx = i; // recored the first used MM bbu for sharing
3677*53ee8cc1Swenshuai.xi }
3678*53ee8cc1Swenshuai.xi }
3679*53ee8cc1Swenshuai.xi else if (avaliable_bbu_idx == HAL_VPU_INVALID_BBU_ID)
3680*53ee8cc1Swenshuai.xi {
3681*53ee8cc1Swenshuai.xi avaliable_bbu_idx = i; // recored the first empty bbu
3682*53ee8cc1Swenshuai.xi }
3683*53ee8cc1Swenshuai.xi }
3684*53ee8cc1Swenshuai.xi
3685*53ee8cc1Swenshuai.xi VPRINTF("[NDec][0x%x][%d] MVD bShareBBU %d, shared_bbu %d, avail_bbu %d \n", u32Id, u8TaskId, bShareBBU, shared_bbu_idx, avaliable_bbu_idx);
3686*53ee8cc1Swenshuai.xi
3687*53ee8cc1Swenshuai.xi if ((bShareBBU == TRUE) && (shared_bbu_idx != HAL_VPU_INVALID_BBU_ID)) { // In Nstream mode, first priority is sharing bbu
3688*53ee8cc1Swenshuai.xi slq_state[shared_bbu_idx].u32Used |= (1 << u8TaskId);
3689*53ee8cc1Swenshuai.xi slq_state[shared_bbu_idx].bTSP = FALSE;
3690*53ee8cc1Swenshuai.xi slq_state[shared_bbu_idx].bUsedbyMVD = TRUE;
3691*53ee8cc1Swenshuai.xi VPRINTF("[NDec][0x%x][%d] MVD shared_bbu %d \n", u32Id, u8TaskId, shared_bbu_idx);
3692*53ee8cc1Swenshuai.xi return shared_bbu_idx;
3693*53ee8cc1Swenshuai.xi }
3694*53ee8cc1Swenshuai.xi else if (slq_state[u8TaskId].u32Used == FALSE && u8TaskId < max_bbu_cnt) { // 2nd priority is task id
3695*53ee8cc1Swenshuai.xi slq_state[u8TaskId].u32Used |= (1 << u8TaskId);
3696*53ee8cc1Swenshuai.xi slq_state[u8TaskId].bTSP = FALSE;
3697*53ee8cc1Swenshuai.xi slq_state[u8TaskId].bUsedbyMVD = TRUE;
3698*53ee8cc1Swenshuai.xi
3699*53ee8cc1Swenshuai.xi if (bShareBBU == FALSE)
3700*53ee8cc1Swenshuai.xi {
3701*53ee8cc1Swenshuai.xi slq_state[u8TaskId].bTSP = TRUE;
3702*53ee8cc1Swenshuai.xi VPRINTF("[NDec] MVD occupy one BBU_ID \n");
3703*53ee8cc1Swenshuai.xi }
3704*53ee8cc1Swenshuai.xi VPRINTF("[NDec][0x%x][%d] MVD u8TaskId %d \n", u32Id, u8TaskId, u8TaskId);
3705*53ee8cc1Swenshuai.xi return u8TaskId;
3706*53ee8cc1Swenshuai.xi }
3707*53ee8cc1Swenshuai.xi else if (avaliable_bbu_idx != HAL_VPU_INVALID_BBU_ID && avaliable_bbu_idx < max_bbu_cnt) { // 3rd priority is avaliable bbu id
3708*53ee8cc1Swenshuai.xi slq_state[avaliable_bbu_idx].u32Used |= (1 << u8TaskId);
3709*53ee8cc1Swenshuai.xi slq_state[avaliable_bbu_idx].bTSP = FALSE;
3710*53ee8cc1Swenshuai.xi slq_state[avaliable_bbu_idx].bUsedbyMVD = TRUE;
3711*53ee8cc1Swenshuai.xi
3712*53ee8cc1Swenshuai.xi if (bShareBBU == FALSE)
3713*53ee8cc1Swenshuai.xi {
3714*53ee8cc1Swenshuai.xi slq_state[avaliable_bbu_idx].bTSP = TRUE;
3715*53ee8cc1Swenshuai.xi VPRINTF("[NDec] MVD occupy one BBU_ID \n");
3716*53ee8cc1Swenshuai.xi }
3717*53ee8cc1Swenshuai.xi VPRINTF("[NDec][0x%x][%d] MVD avaliable_bbu_idx %d \n", u32Id, u8TaskId, avaliable_bbu_idx);
3718*53ee8cc1Swenshuai.xi return avaliable_bbu_idx;
3719*53ee8cc1Swenshuai.xi }
3720*53ee8cc1Swenshuai.xi else {
3721*53ee8cc1Swenshuai.xi VPU_MSG_ERR("ERROR!!! MVD can't get avaliable BBU ID taskId=%d at %s\n", u8TaskId, __FUNCTION__);
3722*53ee8cc1Swenshuai.xi }
3723*53ee8cc1Swenshuai.xi }
3724*53ee8cc1Swenshuai.xi }
3725*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
3726*53ee8cc1Swenshuai.xi else if(pTaskInfo->eDecType == E_VPU_EX_DECODER_G2VP9) // G2_VP9 case
3727*53ee8cc1Swenshuai.xi {
3728*53ee8cc1Swenshuai.xi // G2_VP9 don't have the concept of BBU, so we don't need to record the hardware BBU usage situation
3729*53ee8cc1Swenshuai.xi // Don't care the return value, G2_VP9 will not use it.
3730*53ee8cc1Swenshuai.xi return 0;
3731*53ee8cc1Swenshuai.xi }
3732*53ee8cc1Swenshuai.xi #endif
3733*53ee8cc1Swenshuai.xi else if(pTaskInfo->eDecType == E_VPU_EX_DECODER_VP8) // VP8 case
3734*53ee8cc1Swenshuai.xi {
3735*53ee8cc1Swenshuai.xi // G2_VP8 always use the same BBU, so we don't need to record the hardware BBU usage situation
3736*53ee8cc1Swenshuai.xi // Don't care the return value, VP8 will not use it.
3737*53ee8cc1Swenshuai.xi MS_U8 u8Offset = _VPU_EX_GetOffsetIdx(u32Id);
3738*53ee8cc1Swenshuai.xi return u8Offset;
3739*53ee8cc1Swenshuai.xi //return 0;
3740*53ee8cc1Swenshuai.xi }
3741*53ee8cc1Swenshuai.xi else
3742*53ee8cc1Swenshuai.xi {
3743*53ee8cc1Swenshuai.xi switch (pTaskInfo->eDecType)
3744*53ee8cc1Swenshuai.xi {
3745*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_EVD:
3746*53ee8cc1Swenshuai.xi max_bbu_cnt = MAX_EVD_BBU_COUNT;
3747*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stEVD_BBU_STATE[0];
3748*53ee8cc1Swenshuai.xi break;
3749*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_HVD:
3750*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_RVD:
3751*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_MVC:
3752*53ee8cc1Swenshuai.xi default:
3753*53ee8cc1Swenshuai.xi max_bbu_cnt = MAX_HVD_BBU_COUNT;
3754*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stHVD_BBU_STATE[0];
3755*53ee8cc1Swenshuai.xi break;
3756*53ee8cc1Swenshuai.xi }
3757*53ee8cc1Swenshuai.xi
3758*53ee8cc1Swenshuai.xi // FIXME: TSP assume bbu id = u8TaskId, so it does not support N decode. Use the same logic with MM to support it
3759*53ee8cc1Swenshuai.xi if (bTSP)
3760*53ee8cc1Swenshuai.xi {
3761*53ee8cc1Swenshuai.xi if ((u8TaskId < max_bbu_cnt) && (bbu_state[u8TaskId].u32Used == 0) && (slq_state[u8TaskId].u32Used == 0))
3762*53ee8cc1Swenshuai.xi {
3763*53ee8cc1Swenshuai.xi VPRINTF("[NDec][0x%x][%d] bTSP, use bbu %d \n", u32Id, u8TaskId, u8TaskId);
3764*53ee8cc1Swenshuai.xi bbu_state[u8TaskId].u32Used |= (1 << u8TaskId);
3765*53ee8cc1Swenshuai.xi bbu_state[u8TaskId].bTSP = TRUE;
3766*53ee8cc1Swenshuai.xi slq_state[u8TaskId].u32Used |= (1 << u8TaskId); // Record the HVD use the TSP parser
3767*53ee8cc1Swenshuai.xi slq_state[u8TaskId].bTSP = TRUE;
3768*53ee8cc1Swenshuai.xi slq_state[u8TaskId].bUsedbyMVD = FALSE;
3769*53ee8cc1Swenshuai.xi return u8TaskId;
3770*53ee8cc1Swenshuai.xi }
3771*53ee8cc1Swenshuai.xi }
3772*53ee8cc1Swenshuai.xi else
3773*53ee8cc1Swenshuai.xi {
3774*53ee8cc1Swenshuai.xi MS_U32 shared_bbu_idx = HAL_VPU_INVALID_BBU_ID;
3775*53ee8cc1Swenshuai.xi MS_U32 avaliable_bbu_idx = HAL_VPU_INVALID_BBU_ID;
3776*53ee8cc1Swenshuai.xi for (i = 0; i < max_bbu_cnt; i++)
3777*53ee8cc1Swenshuai.xi {
3778*53ee8cc1Swenshuai.xi if (shared_bbu_idx == HAL_VPU_INVALID_BBU_ID && bbu_state[i].u32Used != 0)
3779*53ee8cc1Swenshuai.xi {
3780*53ee8cc1Swenshuai.xi if (bbu_state[i].bTSP == FALSE)
3781*53ee8cc1Swenshuai.xi {
3782*53ee8cc1Swenshuai.xi shared_bbu_idx = i;
3783*53ee8cc1Swenshuai.xi }
3784*53ee8cc1Swenshuai.xi }
3785*53ee8cc1Swenshuai.xi else if (avaliable_bbu_idx == HAL_VPU_INVALID_BBU_ID)
3786*53ee8cc1Swenshuai.xi {
3787*53ee8cc1Swenshuai.xi avaliable_bbu_idx = i;
3788*53ee8cc1Swenshuai.xi }
3789*53ee8cc1Swenshuai.xi }
3790*53ee8cc1Swenshuai.xi
3791*53ee8cc1Swenshuai.xi VPRINTF("[NDec][0x%x][%d] bShareBBU %d, shared_bbu %d, avail_bbu %d \n", u32Id, u8TaskId, bShareBBU, shared_bbu_idx, avaliable_bbu_idx);
3792*53ee8cc1Swenshuai.xi
3793*53ee8cc1Swenshuai.xi if ((bShareBBU == TRUE) && (shared_bbu_idx != HAL_VPU_INVALID_BBU_ID)) { // // In Nstream mode, first priority is sharing bbu
3794*53ee8cc1Swenshuai.xi bbu_state[shared_bbu_idx].u32Used |= (1 << u8TaskId);
3795*53ee8cc1Swenshuai.xi VPRINTF("[NDec][0x%x][%d] shared_bbu %d \n", u32Id, u8TaskId, shared_bbu_idx);
3796*53ee8cc1Swenshuai.xi return shared_bbu_idx;
3797*53ee8cc1Swenshuai.xi }
3798*53ee8cc1Swenshuai.xi else if (bbu_state[u8TaskId].u32Used == FALSE && u8TaskId < max_bbu_cnt) { // 2nd priority is task id
3799*53ee8cc1Swenshuai.xi bbu_state[u8TaskId].u32Used |= (1 << u8TaskId);
3800*53ee8cc1Swenshuai.xi
3801*53ee8cc1Swenshuai.xi if (bShareBBU == FALSE)
3802*53ee8cc1Swenshuai.xi {
3803*53ee8cc1Swenshuai.xi bbu_state[u8TaskId].bTSP = TRUE;
3804*53ee8cc1Swenshuai.xi VPRINTF("[NDec] occupy one BBU_ID \n");
3805*53ee8cc1Swenshuai.xi }
3806*53ee8cc1Swenshuai.xi VPRINTF("[NDec][0x%x][%d] u8TaskId %d \n", u32Id, u8TaskId, u8TaskId);
3807*53ee8cc1Swenshuai.xi return u8TaskId;
3808*53ee8cc1Swenshuai.xi }
3809*53ee8cc1Swenshuai.xi else if (avaliable_bbu_idx != HAL_VPU_INVALID_BBU_ID && avaliable_bbu_idx < max_bbu_cnt) { // 3rd priority is avaliable bbu id
3810*53ee8cc1Swenshuai.xi bbu_state[avaliable_bbu_idx].u32Used |= (1 << u8TaskId);
3811*53ee8cc1Swenshuai.xi
3812*53ee8cc1Swenshuai.xi if (bShareBBU == FALSE)
3813*53ee8cc1Swenshuai.xi {
3814*53ee8cc1Swenshuai.xi bbu_state[avaliable_bbu_idx].bTSP = TRUE;
3815*53ee8cc1Swenshuai.xi VPRINTF("[NDec] occupy one BBU_ID \n");
3816*53ee8cc1Swenshuai.xi }
3817*53ee8cc1Swenshuai.xi VPRINTF("[NDec][0x%x][%d] avaliable_bbu_idx %d \n", u32Id, u8TaskId, avaliable_bbu_idx);
3818*53ee8cc1Swenshuai.xi return avaliable_bbu_idx;
3819*53ee8cc1Swenshuai.xi }
3820*53ee8cc1Swenshuai.xi else {
3821*53ee8cc1Swenshuai.xi VPU_MSG_ERR("ERROR!!! can't get avaliable BBU ID taskId=%d at %s\n", u8TaskId, __FUNCTION__);
3822*53ee8cc1Swenshuai.xi }
3823*53ee8cc1Swenshuai.xi }
3824*53ee8cc1Swenshuai.xi }
3825*53ee8cc1Swenshuai.xi #else // The following source code is wiser selecting BBU id. Howerver, it need HW to support and we mark it temporarily.
3826*53ee8cc1Swenshuai.xi MS_U32 j;
3827*53ee8cc1Swenshuai.xi MS_BOOL Got = FALSE;
3828*53ee8cc1Swenshuai.xi if(pTaskInfo->eDecType == E_VPU_EX_DECODER_MVD) // MVD case
3829*53ee8cc1Swenshuai.xi {
3830*53ee8cc1Swenshuai.xi for (i = 0; i < MAX_MVD_SLQ_COUNT; i++)
3831*53ee8cc1Swenshuai.xi {
3832*53ee8cc1Swenshuai.xi if(slq_state[i].u32Used != 0)
3833*53ee8cc1Swenshuai.xi {
3834*53ee8cc1Swenshuai.xi if(!bTSP && slq_state[i].bTSP == FALSE) // MVD non-first MM case
3835*53ee8cc1Swenshuai.xi {
3836*53ee8cc1Swenshuai.xi retBBUId = i;
3837*53ee8cc1Swenshuai.xi slq_state[retBBUId].u32Used |= (1 << u8TaskId);
3838*53ee8cc1Swenshuai.xi slq_state[retBBUId].bTSP = bTSP;
3839*53ee8cc1Swenshuai.xi slq_state[retBBUId].bUsedbyMVD = TRUE;
3840*53ee8cc1Swenshuai.xi return retBBUId;
3841*53ee8cc1Swenshuai.xi }
3842*53ee8cc1Swenshuai.xi }
3843*53ee8cc1Swenshuai.xi else if(!Got && slq_state[i].u32Used == 0) // MVD first MM or TS case
3844*53ee8cc1Swenshuai.xi {
3845*53ee8cc1Swenshuai.xi if(i < MAX_EVD_BBU_COUNT) // Trend to select used EVD BBU id
3846*53ee8cc1Swenshuai.xi {
3847*53ee8cc1Swenshuai.xi if(pVPUHalContext->stEVD_BBU_STATE[i].u32Used != 0 && pVPUHalContext->stEVD_BBU_STATE[i].bTSP == FALSE)
3848*53ee8cc1Swenshuai.xi {
3849*53ee8cc1Swenshuai.xi Got = TRUE;
3850*53ee8cc1Swenshuai.xi retBBUId = i;
3851*53ee8cc1Swenshuai.xi }
3852*53ee8cc1Swenshuai.xi }
3853*53ee8cc1Swenshuai.xi
3854*53ee8cc1Swenshuai.xi if(!Got && i < MAX_HVD_BBU_COUNT) // Trend to select used HVD BBU id
3855*53ee8cc1Swenshuai.xi {
3856*53ee8cc1Swenshuai.xi if(pVPUHalContext->stHVD_BBU_STATE[i].u32Used != 0 && pVPUHalContext->stHVD_BBU_STATE[i].bTSP == FALSE)
3857*53ee8cc1Swenshuai.xi {
3858*53ee8cc1Swenshuai.xi Got = TRUE;
3859*53ee8cc1Swenshuai.xi retBBUId = i;
3860*53ee8cc1Swenshuai.xi }
3861*53ee8cc1Swenshuai.xi }
3862*53ee8cc1Swenshuai.xi
3863*53ee8cc1Swenshuai.xi if(!Got && retBBUId == HAL_VPU_INVALID_BBU_ID) // if no used EVD BBU id, select the first BBU_ID
3864*53ee8cc1Swenshuai.xi retBBUId = i;
3865*53ee8cc1Swenshuai.xi }
3866*53ee8cc1Swenshuai.xi }
3867*53ee8cc1Swenshuai.xi if(retBBUId != HAL_VPU_INVALID_BBU_ID)
3868*53ee8cc1Swenshuai.xi {
3869*53ee8cc1Swenshuai.xi slq_state[retBBUId].u32Used |= (1 << u8TaskId);
3870*53ee8cc1Swenshuai.xi slq_state[retBBUId].bTSP = bTSP;
3871*53ee8cc1Swenshuai.xi slq_state[retBBUId].bUsedbyMVD = TRUE;
3872*53ee8cc1Swenshuai.xi }
3873*53ee8cc1Swenshuai.xi }
3874*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
3875*53ee8cc1Swenshuai.xi else if(pTaskInfo->eDecType == E_VPU_EX_DECODER_G2VP9) // G2_VP9 case
3876*53ee8cc1Swenshuai.xi {
3877*53ee8cc1Swenshuai.xi // G2_VP9 don't have the concept of BBU, so we don't need to record the hardware BBU usage situation
3878*53ee8cc1Swenshuai.xi // Don't care the return value, G2_VP9 will not use it.
3879*53ee8cc1Swenshuai.xi return 0;
3880*53ee8cc1Swenshuai.xi }
3881*53ee8cc1Swenshuai.xi #endif
3882*53ee8cc1Swenshuai.xi else if(pTaskInfo->eDecType == E_VPU_EX_DECODER_VP8) // VP8 case
3883*53ee8cc1Swenshuai.xi {
3884*53ee8cc1Swenshuai.xi // G2_VP8 always use the same BBU, so we don't need to record the hardware BBU usage situation
3885*53ee8cc1Swenshuai.xi // Don't care the return value, VP8 will not use it.
3886*53ee8cc1Swenshuai.xi return 0;
3887*53ee8cc1Swenshuai.xi }
3888*53ee8cc1Swenshuai.xi else // HVD/EVD case
3889*53ee8cc1Swenshuai.xi {
3890*53ee8cc1Swenshuai.xi switch (pTaskInfo->eDecType)
3891*53ee8cc1Swenshuai.xi {
3892*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_EVD:
3893*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_G2VP9:
3894*53ee8cc1Swenshuai.xi max_bbu_cnt = MAX_EVD_BBU_COUNT;
3895*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stEVD_BBU_STATE[0];
3896*53ee8cc1Swenshuai.xi break;
3897*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_HVD:
3898*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_RVD:
3899*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_MVC:
3900*53ee8cc1Swenshuai.xi default:
3901*53ee8cc1Swenshuai.xi max_bbu_cnt = MAX_HVD_BBU_COUNT;
3902*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stHVD_BBU_STATE[0];
3903*53ee8cc1Swenshuai.xi break;
3904*53ee8cc1Swenshuai.xi }
3905*53ee8cc1Swenshuai.xi
3906*53ee8cc1Swenshuai.xi for (i = 0; i < max_bbu_cnt; i++)
3907*53ee8cc1Swenshuai.xi {
3908*53ee8cc1Swenshuai.xi if(bbu_state[i].u32Used != 0)
3909*53ee8cc1Swenshuai.xi {
3910*53ee8cc1Swenshuai.xi if(!bTSP && bbu_state[i].bTSP == FALSE) // HVD/EVD non-first MM case
3911*53ee8cc1Swenshuai.xi {
3912*53ee8cc1Swenshuai.xi retBBUId = i;
3913*53ee8cc1Swenshuai.xi bbu_state[retBBUId].u32Used |= (1 << u8TaskId);
3914*53ee8cc1Swenshuai.xi bbu_state[retBBUId].bTSP = bTSP;
3915*53ee8cc1Swenshuai.xi return retBBUId;
3916*53ee8cc1Swenshuai.xi }
3917*53ee8cc1Swenshuai.xi }
3918*53ee8cc1Swenshuai.xi else if(bbu_state[i].u32Used == 0) // HVD/EVD first MM or TS case
3919*53ee8cc1Swenshuai.xi {
3920*53ee8cc1Swenshuai.xi if(i < MAX_MVD_SLQ_COUNT)
3921*53ee8cc1Swenshuai.xi {
3922*53ee8cc1Swenshuai.xi if(!bTSP) //HVD/EVD first MM case
3923*53ee8cc1Swenshuai.xi {
3924*53ee8cc1Swenshuai.xi if( slq_state[i].u32Used != 0 && slq_state[i].bUsedbyMVD== TRUE) // HVD/EVD MM will trend to select used MVD SLQ id
3925*53ee8cc1Swenshuai.xi {
3926*53ee8cc1Swenshuai.xi retBBUId = i;
3927*53ee8cc1Swenshuai.xi bbu_state[retBBUId].u32Used |= (1 << u8TaskId);
3928*53ee8cc1Swenshuai.xi bbu_state[retBBUId].bTSP = bTSP;
3929*53ee8cc1Swenshuai.xi return retBBUId;
3930*53ee8cc1Swenshuai.xi }
3931*53ee8cc1Swenshuai.xi
3932*53ee8cc1Swenshuai.xi if(retBBUId == HAL_VPU_INVALID_BBU_ID) // if no used MVD SLQ id, select the first BBU_ID
3933*53ee8cc1Swenshuai.xi retBBUId = i;
3934*53ee8cc1Swenshuai.xi }
3935*53ee8cc1Swenshuai.xi else if(slq_state[i].u32Used == 0) //HVD/EVD TSP case, just find a empty slq id
3936*53ee8cc1Swenshuai.xi {
3937*53ee8cc1Swenshuai.xi retBBUId = i;
3938*53ee8cc1Swenshuai.xi bbu_state[retBBUId].u32Used |= (1 << u8TaskId);
3939*53ee8cc1Swenshuai.xi bbu_state[retBBUId].bTSP = bTSP;
3940*53ee8cc1Swenshuai.xi slq_state[retBBUId].bUsedbyMVD = FALSE;
3941*53ee8cc1Swenshuai.xi slq_state[retBBUId].u32Used |= (1 << u8TaskId);
3942*53ee8cc1Swenshuai.xi slq_state[retBBUId].bTSP = bTSP;
3943*53ee8cc1Swenshuai.xi return retBBUId;
3944*53ee8cc1Swenshuai.xi }
3945*53ee8cc1Swenshuai.xi }
3946*53ee8cc1Swenshuai.xi }
3947*53ee8cc1Swenshuai.xi }
3948*53ee8cc1Swenshuai.xi if(retBBUId != HAL_VPU_INVALID_BBU_ID)
3949*53ee8cc1Swenshuai.xi {
3950*53ee8cc1Swenshuai.xi bbu_state[retBBUId].u32Used |= (1 << u8TaskId);
3951*53ee8cc1Swenshuai.xi bbu_state[retBBUId].bTSP = bTSP;
3952*53ee8cc1Swenshuai.xi if(bTSP)
3953*53ee8cc1Swenshuai.xi {
3954*53ee8cc1Swenshuai.xi slq_state[retBBUId].bUsedbyMVD = FALSE;
3955*53ee8cc1Swenshuai.xi slq_state[retBBUId].u32Used |= (1 << u8TaskId);
3956*53ee8cc1Swenshuai.xi slq_state[retBBUId].bTSP = bTSP;
3957*53ee8cc1Swenshuai.xi }
3958*53ee8cc1Swenshuai.xi }
3959*53ee8cc1Swenshuai.xi }
3960*53ee8cc1Swenshuai.xi #endif
3961*53ee8cc1Swenshuai.xi return retBBUId;
3962*53ee8cc1Swenshuai.xi }
3963*53ee8cc1Swenshuai.xi
HAL_VPU_EX_FreeBBUId(MS_U32 u32Id,MS_U32 u32BBUId,VPU_EX_TaskInfo * pTaskInfo)3964*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_FreeBBUId(MS_U32 u32Id, MS_U32 u32BBUId, VPU_EX_TaskInfo *pTaskInfo)
3965*53ee8cc1Swenshuai.xi {
3966*53ee8cc1Swenshuai.xi MS_U32 max_bbu_cnt;
3967*53ee8cc1Swenshuai.xi BBU_STATE *bbu_state;
3968*53ee8cc1Swenshuai.xi SLQ_STATE *slq_state = &pVPUHalContext->stMVD_SLQ_STATE[0];
3969*53ee8cc1Swenshuai.xi
3970*53ee8cc1Swenshuai.xi if(pTaskInfo == NULL)
3971*53ee8cc1Swenshuai.xi return FALSE;
3972*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
3973*53ee8cc1Swenshuai.xi MS_BOOL bTSP = (pTaskInfo->eSrcType == E_VPU_EX_INPUT_TSP);
3974*53ee8cc1Swenshuai.xi
3975*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[%d] DecType=0x%x \n", (int)(u32Id & 0xFF), pTaskInfo->eDecType);
3976*53ee8cc1Swenshuai.xi /* MS_U32 i;
3977*53ee8cc1Swenshuai.xi for(i = 0; i < MAX_MVD_SLQ_COUNT; i++)
3978*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("slq_state[%d] u32Used=0x%x bTSP=%x bUsedbyMVD=%x\n",i,slq_state[i].u32Used,slq_state[i].bTSP,slq_state[i].bUsedbyMVD);
3979*53ee8cc1Swenshuai.xi
3980*53ee8cc1Swenshuai.xi for(i = 0; i < MAX_EVD_BBU_COUNT; i++)
3981*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("EVD_BBU_state[%d] u32Used=0x%x bTSP=%x\n",i,pVPUHalContext->stEVD_BBU_STATE[i].u32Used,pVPUHalContext->stEVD_BBU_STATE[i].bTSP);
3982*53ee8cc1Swenshuai.xi
3983*53ee8cc1Swenshuai.xi for(i = 0; i < MAX_HVD_BBU_COUNT; i++)
3984*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HVD_BBU_state[%d] u32Used=0x%x bTSP=%x\n",i,pVPUHalContext->stHVD_BBU_STATE[i].u32Used,pVPUHalContext->stHVD_BBU_STATE[i].bTSP);
3985*53ee8cc1Swenshuai.xi */
3986*53ee8cc1Swenshuai.xi if(pTaskInfo->eDecType == E_VPU_EX_DECODER_MVD) // MVD case
3987*53ee8cc1Swenshuai.xi {
3988*53ee8cc1Swenshuai.xi // TO DO
3989*53ee8cc1Swenshuai.xi if(u32BBUId < MAX_MVD_SLQ_COUNT)
3990*53ee8cc1Swenshuai.xi {
3991*53ee8cc1Swenshuai.xi slq_state[u32BBUId].u32Used &= ~(1 << u8TaskId); // Record the HVD use the TSP parser
3992*53ee8cc1Swenshuai.xi slq_state[u32BBUId].bTSP = FALSE;
3993*53ee8cc1Swenshuai.xi slq_state[u32BBUId].bUsedbyMVD = FALSE;
3994*53ee8cc1Swenshuai.xi return TRUE;
3995*53ee8cc1Swenshuai.xi }
3996*53ee8cc1Swenshuai.xi }
3997*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
3998*53ee8cc1Swenshuai.xi else if(pTaskInfo->eDecType == E_VPU_EX_DECODER_G2VP9) // G2_VP9 case
3999*53ee8cc1Swenshuai.xi {
4000*53ee8cc1Swenshuai.xi // G2_VP9 don't have the concept of BBU, so we don't need to record the hardware BBU usage situation
4001*53ee8cc1Swenshuai.xi return TRUE;
4002*53ee8cc1Swenshuai.xi }
4003*53ee8cc1Swenshuai.xi #endif
4004*53ee8cc1Swenshuai.xi else if(pTaskInfo->eDecType == E_VPU_EX_DECODER_VP8) // VP8 case
4005*53ee8cc1Swenshuai.xi {
4006*53ee8cc1Swenshuai.xi // G2_VP8 always use the same BBU, so we don't need to record the hardware BBU usage situation
4007*53ee8cc1Swenshuai.xi return TRUE;
4008*53ee8cc1Swenshuai.xi }
4009*53ee8cc1Swenshuai.xi else
4010*53ee8cc1Swenshuai.xi {
4011*53ee8cc1Swenshuai.xi switch (pTaskInfo->eDecType)
4012*53ee8cc1Swenshuai.xi {
4013*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_EVD:
4014*53ee8cc1Swenshuai.xi max_bbu_cnt = MAX_EVD_BBU_COUNT;
4015*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stEVD_BBU_STATE[0];
4016*53ee8cc1Swenshuai.xi break;
4017*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_HVD:
4018*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_RVD:
4019*53ee8cc1Swenshuai.xi case E_VPU_EX_DECODER_MVC:
4020*53ee8cc1Swenshuai.xi default:
4021*53ee8cc1Swenshuai.xi max_bbu_cnt = MAX_HVD_BBU_COUNT;
4022*53ee8cc1Swenshuai.xi bbu_state = &pVPUHalContext->stHVD_BBU_STATE[0];
4023*53ee8cc1Swenshuai.xi break;
4024*53ee8cc1Swenshuai.xi }
4025*53ee8cc1Swenshuai.xi
4026*53ee8cc1Swenshuai.xi if (u32BBUId < max_bbu_cnt)
4027*53ee8cc1Swenshuai.xi {
4028*53ee8cc1Swenshuai.xi bbu_state[u32BBUId].u32Used &= ~(1 << u8TaskId);
4029*53ee8cc1Swenshuai.xi bbu_state[u32BBUId].bTSP = FALSE;
4030*53ee8cc1Swenshuai.xi
4031*53ee8cc1Swenshuai.xi if (bTSP)
4032*53ee8cc1Swenshuai.xi {
4033*53ee8cc1Swenshuai.xi slq_state[u32BBUId].u32Used &= ~(1 << u8TaskId); // Record the HVD use the TSP parser
4034*53ee8cc1Swenshuai.xi slq_state[u32BBUId].bTSP = FALSE;
4035*53ee8cc1Swenshuai.xi slq_state[u32BBUId].bUsedbyMVD = FALSE;
4036*53ee8cc1Swenshuai.xi }
4037*53ee8cc1Swenshuai.xi
4038*53ee8cc1Swenshuai.xi #if 1
4039*53ee8cc1Swenshuai.xi HAL_VPU_EX_ClearBBUSetting(u32Id, u32BBUId, pTaskInfo->eDecType);
4040*53ee8cc1Swenshuai.xi #else
4041*53ee8cc1Swenshuai.xi if (bbu_state[u32BBUId].u32Used == 0)
4042*53ee8cc1Swenshuai.xi {
4043*53ee8cc1Swenshuai.xi bbu_state[u32BBUId].u8RegSetting = 0; // clear record of both NAL_TBL and ES_BUFFER
4044*53ee8cc1Swenshuai.xi }
4045*53ee8cc1Swenshuai.xi #endif
4046*53ee8cc1Swenshuai.xi
4047*53ee8cc1Swenshuai.xi return TRUE;
4048*53ee8cc1Swenshuai.xi }
4049*53ee8cc1Swenshuai.xi }
4050*53ee8cc1Swenshuai.xi return FALSE;
4051*53ee8cc1Swenshuai.xi }
4052*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetVBBUVacancy(MS_VIRT u32VBBUAddr)4053*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_GetVBBUVacancy(MS_VIRT u32VBBUAddr)
4054*53ee8cc1Swenshuai.xi {
4055*53ee8cc1Swenshuai.xi VDEC_VBBU *pstVBBU = (VDEC_VBBU *)MsOS_PA2KSEG1(pVPUHalContext->u32FWCodeAddr + u32VBBUAddr);
4056*53ee8cc1Swenshuai.xi
4057*53ee8cc1Swenshuai.xi if (CHECK_NULL_PTR(pstVBBU))
4058*53ee8cc1Swenshuai.xi return 0;
4059*53ee8cc1Swenshuai.xi MS_U32 u32WrPtr = pstVBBU->u32WrPtr;
4060*53ee8cc1Swenshuai.xi MS_U32 u32RdPtr = pstVBBU->u32RdPtr;
4061*53ee8cc1Swenshuai.xi MS_U32 u32Vacancy = 0;
4062*53ee8cc1Swenshuai.xi
4063*53ee8cc1Swenshuai.xi if (u32WrPtr == u32RdPtr)
4064*53ee8cc1Swenshuai.xi {
4065*53ee8cc1Swenshuai.xi u32Vacancy = MAX_VDEC_VBBU_ENTRY_COUNT;
4066*53ee8cc1Swenshuai.xi }
4067*53ee8cc1Swenshuai.xi else if (u32WrPtr > u32RdPtr)
4068*53ee8cc1Swenshuai.xi {
4069*53ee8cc1Swenshuai.xi u32Vacancy = MAX_VDEC_VBBU_ENTRY_COUNT - (u32WrPtr - u32RdPtr);
4070*53ee8cc1Swenshuai.xi }
4071*53ee8cc1Swenshuai.xi else
4072*53ee8cc1Swenshuai.xi {
4073*53ee8cc1Swenshuai.xi u32Vacancy = u32RdPtr - u32WrPtr - 1;
4074*53ee8cc1Swenshuai.xi }
4075*53ee8cc1Swenshuai.xi
4076*53ee8cc1Swenshuai.xi return u32Vacancy;
4077*53ee8cc1Swenshuai.xi }
4078*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetInputQueueNum(MS_U32 u32Id)4079*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_GetInputQueueNum(MS_U32 u32Id)
4080*53ee8cc1Swenshuai.xi {
4081*53ee8cc1Swenshuai.xi return MAX_VDEC_VBBU_ENTRY_COUNT;
4082*53ee8cc1Swenshuai.xi }
4083*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetFWCodeAddr(MS_U32 u32Id)4084*53ee8cc1Swenshuai.xi MS_PHY HAL_VPU_EX_GetFWCodeAddr(MS_U32 u32Id)
4085*53ee8cc1Swenshuai.xi {
4086*53ee8cc1Swenshuai.xi return pVPUHalContext->u32FWCodeAddr;
4087*53ee8cc1Swenshuai.xi }
4088*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetESReadPtr(MS_U32 u32Id,MS_VIRT u32VBBUAddr)4089*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetESReadPtr(MS_U32 u32Id, MS_VIRT u32VBBUAddr)
4090*53ee8cc1Swenshuai.xi {
4091*53ee8cc1Swenshuai.xi VDEC_VBBU *pstVBBU = (VDEC_VBBU *)MsOS_PA2KSEG1(pVPUHalContext->u32FWCodeAddr + u32VBBUAddr);
4092*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
4093*53ee8cc1Swenshuai.xi MS_U8 u8OffsetIdx = _VPU_EX_GetOffsetIdx(u32Id);
4094*53ee8cc1Swenshuai.xi #endif
4095*53ee8cc1Swenshuai.xi
4096*53ee8cc1Swenshuai.xi if (CHECK_NULL_PTR(pstVBBU))
4097*53ee8cc1Swenshuai.xi return FALSE;
4098*53ee8cc1Swenshuai.xi MsOS_ReadMemory();
4099*53ee8cc1Swenshuai.xi VDEC_VBBU_Entry *stEntry = (VDEC_VBBU_Entry *) &pstVBBU->stEntry[pstVBBU->u32RdPtr];
4100*53ee8cc1Swenshuai.xi
4101*53ee8cc1Swenshuai.xi if(NULL == stEntry)
4102*53ee8cc1Swenshuai.xi {
4103*53ee8cc1Swenshuai.xi return 0;
4104*53ee8cc1Swenshuai.xi }
4105*53ee8cc1Swenshuai.xi
4106*53ee8cc1Swenshuai.xi // ALOGE("JJJ1: %d %d %d", pstVBBU->u32RdPtr, pstVBBU->u32WrPtr, stEntry->u32Offset);
4107*53ee8cc1Swenshuai.xi if (pstVBBU->u32RdPtr == pstVBBU->u32WrPtr)
4108*53ee8cc1Swenshuai.xi {
4109*53ee8cc1Swenshuai.xi return HAL_VPU_EX_GetESWritePtr(u32Id, u32VBBUAddr);
4110*53ee8cc1Swenshuai.xi }
4111*53ee8cc1Swenshuai.xi else
4112*53ee8cc1Swenshuai.xi {
4113*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
4114*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_G2VP9 == pVPUHalContext->_stVPUStream[u8OffsetIdx].eDecodertype)
4115*53ee8cc1Swenshuai.xi {
4116*53ee8cc1Swenshuai.xi if (stEntry->u32Offset == 0)
4117*53ee8cc1Swenshuai.xi return 0;
4118*53ee8cc1Swenshuai.xi else
4119*53ee8cc1Swenshuai.xi return stEntry->u32Offset - pVPUHalContext->u32BitstreamAddress[u8OffsetIdx];
4120*53ee8cc1Swenshuai.xi }
4121*53ee8cc1Swenshuai.xi else
4122*53ee8cc1Swenshuai.xi #endif
4123*53ee8cc1Swenshuai.xi {
4124*53ee8cc1Swenshuai.xi return stEntry->u32Offset;
4125*53ee8cc1Swenshuai.xi }
4126*53ee8cc1Swenshuai.xi }
4127*53ee8cc1Swenshuai.xi }
4128*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetESWritePtr(MS_U32 u32Id,MS_VIRT u32VBBUAddr)4129*53ee8cc1Swenshuai.xi MS_VIRT HAL_VPU_EX_GetESWritePtr(MS_U32 u32Id, MS_VIRT u32VBBUAddr)
4130*53ee8cc1Swenshuai.xi {
4131*53ee8cc1Swenshuai.xi VDEC_VBBU *pstVBBU = (VDEC_VBBU *)MsOS_PA2KSEG1(pVPUHalContext->u32FWCodeAddr + u32VBBUAddr);
4132*53ee8cc1Swenshuai.xi VDEC_VBBU_Entry *stEntry;
4133*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
4134*53ee8cc1Swenshuai.xi MS_U8 u8OffsetIdx = _VPU_EX_GetOffsetIdx(u32Id);
4135*53ee8cc1Swenshuai.xi #endif
4136*53ee8cc1Swenshuai.xi
4137*53ee8cc1Swenshuai.xi MsOS_ReadMemory();
4138*53ee8cc1Swenshuai.xi if (CHECK_NULL_PTR(pstVBBU))
4139*53ee8cc1Swenshuai.xi return 0;
4140*53ee8cc1Swenshuai.xi MS_U32 u32WrPtr = pstVBBU->u32WrPtr;
4141*53ee8cc1Swenshuai.xi
4142*53ee8cc1Swenshuai.xi if (u32WrPtr == 0)
4143*53ee8cc1Swenshuai.xi u32WrPtr = MAX_VDEC_VBBU_ENTRY_COUNT;
4144*53ee8cc1Swenshuai.xi else
4145*53ee8cc1Swenshuai.xi u32WrPtr--;
4146*53ee8cc1Swenshuai.xi
4147*53ee8cc1Swenshuai.xi stEntry = (VDEC_VBBU_Entry*) &pstVBBU->stEntry[u32WrPtr];
4148*53ee8cc1Swenshuai.xi
4149*53ee8cc1Swenshuai.xi if(NULL == stEntry)
4150*53ee8cc1Swenshuai.xi {
4151*53ee8cc1Swenshuai.xi return 0;
4152*53ee8cc1Swenshuai.xi }
4153*53ee8cc1Swenshuai.xi
4154*53ee8cc1Swenshuai.xi //ALOGE("JJJ2: %d %d %d %d", pstVBBU->u32RdPtr, u32WrPtr, stEntry->u32Offset, stEntry->u32Length);
4155*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
4156*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_G2VP9 == pVPUHalContext->_stVPUStream[u8OffsetIdx].eDecodertype)
4157*53ee8cc1Swenshuai.xi {
4158*53ee8cc1Swenshuai.xi if (stEntry->u32Offset == 0)
4159*53ee8cc1Swenshuai.xi return 0;
4160*53ee8cc1Swenshuai.xi else
4161*53ee8cc1Swenshuai.xi return stEntry->u32Offset + stEntry->u32Length - pVPUHalContext->u32BitstreamAddress[u8OffsetIdx];
4162*53ee8cc1Swenshuai.xi }
4163*53ee8cc1Swenshuai.xi else
4164*53ee8cc1Swenshuai.xi #endif
4165*53ee8cc1Swenshuai.xi {
4166*53ee8cc1Swenshuai.xi return stEntry->u32Offset + stEntry->u32Length;
4167*53ee8cc1Swenshuai.xi }
4168*53ee8cc1Swenshuai.xi }
4169*53ee8cc1Swenshuai.xi
HAL_VPU_EX_Push2VBBU(MS_U32 u32Id,HAL_VPU_EX_PacketInfo * stVpuPkt,MS_VIRT u32VBBUAddr)4170*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_Push2VBBU(MS_U32 u32Id, HAL_VPU_EX_PacketInfo *stVpuPkt, MS_VIRT u32VBBUAddr)
4171*53ee8cc1Swenshuai.xi {
4172*53ee8cc1Swenshuai.xi VDEC_VBBU *pstVBBU = (VDEC_VBBU *)MsOS_PA2KSEG1(pVPUHalContext->u32FWCodeAddr + u32VBBUAddr);
4173*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
4174*53ee8cc1Swenshuai.xi MS_U8 u8OffsetIdx = _VPU_EX_GetOffsetIdx(u32Id);
4175*53ee8cc1Swenshuai.xi #endif
4176*53ee8cc1Swenshuai.xi
4177*53ee8cc1Swenshuai.xi if (CHECK_NULL_PTR(pstVBBU) || CHECK_NULL_PTR(stVpuPkt))
4178*53ee8cc1Swenshuai.xi return FALSE;
4179*53ee8cc1Swenshuai.xi MsOS_ReadMemory();
4180*53ee8cc1Swenshuai.xi VDEC_VBBU_Entry *stEntry = (VDEC_VBBU_Entry*) &pstVBBU->stEntry[pstVBBU->u32WrPtr];
4181*53ee8cc1Swenshuai.xi MS_U32 u32NewWrPtr;
4182*53ee8cc1Swenshuai.xi
4183*53ee8cc1Swenshuai.xi u32NewWrPtr = pstVBBU->u32WrPtr + 1;
4184*53ee8cc1Swenshuai.xi if (u32NewWrPtr == (MAX_VDEC_VBBU_ENTRY_COUNT + 1))
4185*53ee8cc1Swenshuai.xi {
4186*53ee8cc1Swenshuai.xi u32NewWrPtr = 0;
4187*53ee8cc1Swenshuai.xi }
4188*53ee8cc1Swenshuai.xi
4189*53ee8cc1Swenshuai.xi if (u32NewWrPtr == pstVBBU->u32RdPtr) return FALSE;
4190*53ee8cc1Swenshuai.xi
4191*53ee8cc1Swenshuai.xi stEntry->u32Offset = stVpuPkt->u32Offset;
4192*53ee8cc1Swenshuai.xi
4193*53ee8cc1Swenshuai.xi #if SUPPORT_G2VP9
4194*53ee8cc1Swenshuai.xi if (E_VPU_EX_DECODER_G2VP9 == pVPUHalContext->_stVPUStream[u8OffsetIdx].eDecodertype)
4195*53ee8cc1Swenshuai.xi {
4196*53ee8cc1Swenshuai.xi stEntry->u32Offset += pVPUHalContext->u32BitstreamAddress[u8OffsetIdx];
4197*53ee8cc1Swenshuai.xi }
4198*53ee8cc1Swenshuai.xi #endif
4199*53ee8cc1Swenshuai.xi
4200*53ee8cc1Swenshuai.xi stEntry->u32Length = stVpuPkt->u32Length;
4201*53ee8cc1Swenshuai.xi stEntry->u64TimeStamp = stVpuPkt->u64TimeStamp;
4202*53ee8cc1Swenshuai.xi stEntry->u32ID_H = stVpuPkt->u32ID_H;
4203*53ee8cc1Swenshuai.xi stEntry->u32ID_L = stVpuPkt->u32ID_L;
4204*53ee8cc1Swenshuai.xi
4205*53ee8cc1Swenshuai.xi MsOS_FlushMemory();//make sure vbbu offset/length already flushed to memory before vbbu wptr advancing
4206*53ee8cc1Swenshuai.xi
4207*53ee8cc1Swenshuai.xi pstVBBU->u32WrPtr = u32NewWrPtr;
4208*53ee8cc1Swenshuai.xi
4209*53ee8cc1Swenshuai.xi //ALOGE("JJJ3: %d", pstVBBU->u32WrPtr);
4210*53ee8cc1Swenshuai.xi
4211*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
4212*53ee8cc1Swenshuai.xi
4213*53ee8cc1Swenshuai.xi return TRUE;
4214*53ee8cc1Swenshuai.xi }
4215*53ee8cc1Swenshuai.xi
HAL_VPU_EX_IsVBBUEmpty(MS_VIRT u32VBBUAddr)4216*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsVBBUEmpty(MS_VIRT u32VBBUAddr)
4217*53ee8cc1Swenshuai.xi {
4218*53ee8cc1Swenshuai.xi VDEC_VBBU *pstVBBU = (VDEC_VBBU *)MsOS_PA2KSEG1(pVPUHalContext->u32FWCodeAddr + u32VBBUAddr);
4219*53ee8cc1Swenshuai.xi
4220*53ee8cc1Swenshuai.xi if (CHECK_NULL_PTR(pstVBBU))
4221*53ee8cc1Swenshuai.xi return FALSE;
4222*53ee8cc1Swenshuai.xi return pstVBBU->u32RdPtr == pstVBBU->u32WrPtr;
4223*53ee8cc1Swenshuai.xi }
4224*53ee8cc1Swenshuai.xi
4225*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
4226*53ee8cc1Swenshuai.xi /// specify the command send to Mail box or DRAM
4227*53ee8cc1Swenshuai.xi /// @return TRUE or FALSE
4228*53ee8cc1Swenshuai.xi /// - TRUE, Mail box
4229*53ee8cc1Swenshuai.xi /// - FALSE, Dram
4230*53ee8cc1Swenshuai.xi /// @param u32Cmd \b IN: Command is going to be sned
4231*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_IsMailBoxCMD(MS_U32 u32Cmd)4232*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsMailBoxCMD(MS_U32 u32Cmd)
4233*53ee8cc1Swenshuai.xi {
4234*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
4235*53ee8cc1Swenshuai.xi
4236*53ee8cc1Swenshuai.xi switch (u32Cmd)
4237*53ee8cc1Swenshuai.xi {
4238*53ee8cc1Swenshuai.xi // *********** Runtime action Command
4239*53ee8cc1Swenshuai.xi /* case E_HVD_CMD_RELEASE_DISPQ:
4240*53ee8cc1Swenshuai.xi case E_HVD_CMD_UPDATE_DISPQ:
4241*53ee8cc1Swenshuai.xi case E_HVD_CMD_FLUSH_DEC_Q:
4242*53ee8cc1Swenshuai.xi case E_HVD_CMD_FLUSH:
4243*53ee8cc1Swenshuai.xi case E_HVD_CMD_PLAY:
4244*53ee8cc1Swenshuai.xi case E_HVD_CMD_PAUSE:
4245*53ee8cc1Swenshuai.xi case E_HVD_CMD_STOP:
4246*53ee8cc1Swenshuai.xi case E_HVD_CMD_STEP_DECODE:
4247*53ee8cc1Swenshuai.xi case E_HVD_CMD_SKIP_DEC:
4248*53ee8cc1Swenshuai.xi case E_HVD_CMD_DISP_I_DIRECT:*/
4249*53ee8cc1Swenshuai.xi // *********** Dual-Stream Create Task Command
4250*53ee8cc1Swenshuai.xi case E_DUAL_CMD_TASK0_HVD_BBU:
4251*53ee8cc1Swenshuai.xi case E_DUAL_CMD_TASK0_HVD_TSP:
4252*53ee8cc1Swenshuai.xi case E_DUAL_CMD_TASK0_MVD_SLQ:
4253*53ee8cc1Swenshuai.xi case E_DUAL_CMD_TASK0_MVD_TSP:
4254*53ee8cc1Swenshuai.xi case E_DUAL_CMD_TASK1_HVD_BBU:
4255*53ee8cc1Swenshuai.xi case E_DUAL_CMD_TASK1_HVD_TSP:
4256*53ee8cc1Swenshuai.xi case E_DUAL_CMD_MODE:
4257*53ee8cc1Swenshuai.xi #ifndef _WIN32
4258*53ee8cc1Swenshuai.xi case E_DUAL_CMD_TASK1_MVD_SLQ:
4259*53ee8cc1Swenshuai.xi case E_DUAL_CMD_TASK1_MVD_TSP:
4260*53ee8cc1Swenshuai.xi #endif
4261*53ee8cc1Swenshuai.xi case E_DUAL_CMD_DEL_TASK:
4262*53ee8cc1Swenshuai.xi case E_DUAL_CMD_SINGLE_TASK:
4263*53ee8cc1Swenshuai.xi case E_DUAL_VERSION:
4264*53ee8cc1Swenshuai.xi case E_DUAL_R2_CMD_EXIT:
4265*53ee8cc1Swenshuai.xi case E_DUAL_CMD_STC_MODE:
4266*53ee8cc1Swenshuai.xi #ifdef VDEC3
4267*53ee8cc1Swenshuai.xi case E_DUAL_R2_CMD_FBADDR:
4268*53ee8cc1Swenshuai.xi case E_DUAL_R2_CMD_FBSIZE:
4269*53ee8cc1Swenshuai.xi // *********** N-Streams
4270*53ee8cc1Swenshuai.xi case E_NST_CMD_TASK_HVD_TSP:
4271*53ee8cc1Swenshuai.xi case E_NST_CMD_TASK_HVD_BBU:
4272*53ee8cc1Swenshuai.xi case E_NST_CMD_TASK_MVD_TSP:
4273*53ee8cc1Swenshuai.xi case E_NST_CMD_TASK_MVD_SLQ:
4274*53ee8cc1Swenshuai.xi case E_NST_CMD_DEL_TASK:
4275*53ee8cc1Swenshuai.xi case E_NST_CMD_COMMON_MASK:
4276*53ee8cc1Swenshuai.xi case E_NST_CMD_COMMON_CMD1:
4277*53ee8cc1Swenshuai.xi #endif
4278*53ee8cc1Swenshuai.xi case E_DUAL_CMD_COMMON:
4279*53ee8cc1Swenshuai.xi {
4280*53ee8cc1Swenshuai.xi bResult = TRUE;
4281*53ee8cc1Swenshuai.xi }
4282*53ee8cc1Swenshuai.xi break;
4283*53ee8cc1Swenshuai.xi default:
4284*53ee8cc1Swenshuai.xi {
4285*53ee8cc1Swenshuai.xi bResult = FALSE;
4286*53ee8cc1Swenshuai.xi }
4287*53ee8cc1Swenshuai.xi break;
4288*53ee8cc1Swenshuai.xi }
4289*53ee8cc1Swenshuai.xi
4290*53ee8cc1Swenshuai.xi return bResult;
4291*53ee8cc1Swenshuai.xi }
4292*53ee8cc1Swenshuai.xi
4293*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
4294*53ee8cc1Swenshuai.xi /// specify the command send to Mail box or DRAM
4295*53ee8cc1Swenshuai.xi /// @return TRUE or FALSE
4296*53ee8cc1Swenshuai.xi /// - TRUE, Mail box
4297*53ee8cc1Swenshuai.xi /// - FALSE, Dram
4298*53ee8cc1Swenshuai.xi /// @param u32Cmd \b IN: Command is going to be sned
4299*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_IsDisplayQueueCMD(MS_U32 u32Cmd)4300*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_IsDisplayQueueCMD(MS_U32 u32Cmd)
4301*53ee8cc1Swenshuai.xi {
4302*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
4303*53ee8cc1Swenshuai.xi
4304*53ee8cc1Swenshuai.xi switch (u32Cmd)
4305*53ee8cc1Swenshuai.xi {
4306*53ee8cc1Swenshuai.xi // *********** Runtime action Command
4307*53ee8cc1Swenshuai.xi case E_HVD_CMD_RELEASE_DISPQ:
4308*53ee8cc1Swenshuai.xi case E_HVD_CMD_UPDATE_DISPQ:
4309*53ee8cc1Swenshuai.xi case E_HVD_CMD_FLUSH_DEC_Q:
4310*53ee8cc1Swenshuai.xi case E_HVD_CMD_PAUSE:
4311*53ee8cc1Swenshuai.xi case E_HVD_CMD_FLUSH:
4312*53ee8cc1Swenshuai.xi case E_HVD_CMD_PLAY:
4313*53ee8cc1Swenshuai.xi case E_HVD_CMD_STOP:
4314*53ee8cc1Swenshuai.xi case E_HVD_CMD_SKIP_DEC:
4315*53ee8cc1Swenshuai.xi case E_HVD_CMD_DISP_I_DIRECT:
4316*53ee8cc1Swenshuai.xi case E_HVD_CMD_STEP_DECODE:
4317*53ee8cc1Swenshuai.xi case E_HVD_CMD_INC_DISPQ_NUM:
4318*53ee8cc1Swenshuai.xi case E_HVD_CMD_DYNAMIC_CONNECT_DISP_PATH:
4319*53ee8cc1Swenshuai.xi {
4320*53ee8cc1Swenshuai.xi bResult = TRUE;
4321*53ee8cc1Swenshuai.xi }
4322*53ee8cc1Swenshuai.xi break;
4323*53ee8cc1Swenshuai.xi default:
4324*53ee8cc1Swenshuai.xi {
4325*53ee8cc1Swenshuai.xi bResult = FALSE;
4326*53ee8cc1Swenshuai.xi }
4327*53ee8cc1Swenshuai.xi break;
4328*53ee8cc1Swenshuai.xi }
4329*53ee8cc1Swenshuai.xi
4330*53ee8cc1Swenshuai.xi return bResult;
4331*53ee8cc1Swenshuai.xi }
4332*53ee8cc1Swenshuai.xi
4333*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
4334*53ee8cc1Swenshuai.xi /// Send message to HVD stream command queue
4335*53ee8cc1Swenshuai.xi /// @return TRUE or FALSE
4336*53ee8cc1Swenshuai.xi /// - TRUE, Success
4337*53ee8cc1Swenshuai.xi /// - FALSE, Failed
4338*53ee8cc1Swenshuai.xi /// @param u32DramAddr \b IN: address to be writen
4339*53ee8cc1Swenshuai.xi /// @param u32Msg \b IN: data to be writen
4340*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_DRAMCMDQueueSend(MS_VIRT u32DramAddr,MS_U32 u32Msg)4341*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DRAMCMDQueueSend(MS_VIRT u32DramAddr, MS_U32 u32Msg)
4342*53ee8cc1Swenshuai.xi {
4343*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
4344*53ee8cc1Swenshuai.xi
4345*53ee8cc1Swenshuai.xi VPU_MSG_DBG("Send to Command Queue Address=0x%lx, msg=0x%x\n", (unsigned long)u32DramAddr, u32Msg);
4346*53ee8cc1Swenshuai.xi
4347*53ee8cc1Swenshuai.xi WRITE_LONG(u32DramAddr,u32Msg);
4348*53ee8cc1Swenshuai.xi
4349*53ee8cc1Swenshuai.xi return bResult;
4350*53ee8cc1Swenshuai.xi }
4351*53ee8cc1Swenshuai.xi
4352*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
4353*53ee8cc1Swenshuai.xi /// Read task share memory to specify that task command queue is empty or not
4354*53ee8cc1Swenshuai.xi /// @return TRUE or FALSE
4355*53ee8cc1Swenshuai.xi /// - TRUE, Empty
4356*53ee8cc1Swenshuai.xi /// - FALSE, Non empty
4357*53ee8cc1Swenshuai.xi /// @param u32Id \b IN: Task information
4358*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_DRAMCMDQueueIsEmpty(void * cmd_queue)4359*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DRAMCMDQueueIsEmpty(void *cmd_queue)
4360*53ee8cc1Swenshuai.xi {
4361*53ee8cc1Swenshuai.xi // HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4362*53ee8cc1Swenshuai.xi CMD_QUEUE *cmd_q = (CMD_QUEUE *)cmd_queue;
4363*53ee8cc1Swenshuai.xi if (!cmd_q)
4364*53ee8cc1Swenshuai.xi {
4365*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Invalid parameter with share memory address=0x%lx %s:%d \n", (unsigned long)cmd_q, __FUNCTION__, __LINE__);
4366*53ee8cc1Swenshuai.xi return FALSE;
4367*53ee8cc1Swenshuai.xi }
4368*53ee8cc1Swenshuai.xi
4369*53ee8cc1Swenshuai.xi return cmd_q->u32HVD_STREAM_CMDQ_WD == cmd_q->u32HVD_STREAM_CMDQ_RD;
4370*53ee8cc1Swenshuai.xi }
4371*53ee8cc1Swenshuai.xi
4372*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
4373*53ee8cc1Swenshuai.xi /// Read task share memory to specify that task command queue is full or not
4374*53ee8cc1Swenshuai.xi /// @return TRUE or FALSE
4375*53ee8cc1Swenshuai.xi /// - TRUE, Full
4376*53ee8cc1Swenshuai.xi /// - FALSE, Non full
4377*53ee8cc1Swenshuai.xi /// @param u32Id \b IN: Task information
4378*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_DRAMCMDQueueIsFull(void * cmd_queue)4379*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DRAMCMDQueueIsFull(void *cmd_queue)
4380*53ee8cc1Swenshuai.xi {
4381*53ee8cc1Swenshuai.xi // HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4382*53ee8cc1Swenshuai.xi CMD_QUEUE *cmd_q = (CMD_QUEUE *)cmd_queue;
4383*53ee8cc1Swenshuai.xi if (!cmd_q)
4384*53ee8cc1Swenshuai.xi {
4385*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Invalid parameter with share memory address=0x%lx %s:%d \n", (unsigned long)cmd_q, __FUNCTION__, __LINE__);
4386*53ee8cc1Swenshuai.xi return TRUE;
4387*53ee8cc1Swenshuai.xi }
4388*53ee8cc1Swenshuai.xi MS_U32 NewWD = cmd_q->u32HVD_STREAM_CMDQ_WD + (HVD_DRAM_CMDQ_CMD_SIZE + HVD_DRAM_CMDQ_ARG_SIZE); //preserve one slot
4389*53ee8cc1Swenshuai.xi
4390*53ee8cc1Swenshuai.xi if(NewWD >= HVD_CMDQ_DRAM_ST_SIZE)
4391*53ee8cc1Swenshuai.xi NewWD -= HVD_CMDQ_DRAM_ST_SIZE;
4392*53ee8cc1Swenshuai.xi
4393*53ee8cc1Swenshuai.xi return NewWD == cmd_q->u32HVD_STREAM_CMDQ_RD;
4394*53ee8cc1Swenshuai.xi }
4395*53ee8cc1Swenshuai.xi
HAL_VPU_EX_DRAMStreamCMDQueueSend(MS_U32 u32Id,void * cmd_queue,MS_U8 u8CmdType,MS_U32 u32Msg)4396*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_DRAMStreamCMDQueueSend(MS_U32 u32Id, void *cmd_queue, MS_U8 u8CmdType, MS_U32 u32Msg)
4397*53ee8cc1Swenshuai.xi {
4398*53ee8cc1Swenshuai.xi MS_U32 bResult = E_HVD_COMMAND_QUEUE_SEND_FAIL;
4399*53ee8cc1Swenshuai.xi CMD_QUEUE *cmd_q = (CMD_QUEUE *)cmd_queue;
4400*53ee8cc1Swenshuai.xi MS_U8 u8TaskID = HAL_VPU_EX_GetTaskId(u32Id);
4401*53ee8cc1Swenshuai.xi
4402*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4403*53ee8cc1Swenshuai.xi if (E_HAL_VPU_MVC_STREAM_BASE == u8TaskID)
4404*53ee8cc1Swenshuai.xi {
4405*53ee8cc1Swenshuai.xi u8TaskID = E_HAL_VPU_MAIN_STREAM_BASE;
4406*53ee8cc1Swenshuai.xi }
4407*53ee8cc1Swenshuai.xi #endif
4408*53ee8cc1Swenshuai.xi
4409*53ee8cc1Swenshuai.xi if (CHECK_NULL_PTR(cmd_q))
4410*53ee8cc1Swenshuai.xi {
4411*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Invalid parameter with share memory address=0x%lx %s:%d \n", (unsigned long)cmd_q, __FUNCTION__, __LINE__);
4412*53ee8cc1Swenshuai.xi return bResult;
4413*53ee8cc1Swenshuai.xi }
4414*53ee8cc1Swenshuai.xi MS_VIRT u32CmdQWdPtr;
4415*53ee8cc1Swenshuai.xi
4416*53ee8cc1Swenshuai.xi if (CHECK_NULL_PTR((MS_VIRT)cmd_q->u32HVD_CMDQ_DRAM_ST_ADDR))
4417*53ee8cc1Swenshuai.xi return E_HVD_COMMAND_QUEUE_NOT_INITIALED;
4418*53ee8cc1Swenshuai.xi
4419*53ee8cc1Swenshuai.xi if (HAL_VPU_EX_DRAMCMDQueueIsFull(cmd_q))
4420*53ee8cc1Swenshuai.xi return E_HVD_COMMAND_QUEUE_FULL;
4421*53ee8cc1Swenshuai.xi else
4422*53ee8cc1Swenshuai.xi {
4423*53ee8cc1Swenshuai.xi u32CmdQWdPtr = MsOS_PA2KSEG1(pVPUHalContext->u32FWCodeAddr + cmd_q->u32HVD_CMDQ_DRAM_ST_ADDR + cmd_q->u32HVD_STREAM_CMDQ_WD);
4424*53ee8cc1Swenshuai.xi }
4425*53ee8cc1Swenshuai.xi
4426*53ee8cc1Swenshuai.xi switch (u8CmdType)
4427*53ee8cc1Swenshuai.xi {
4428*53ee8cc1Swenshuai.xi case E_HVD_CMDQ_CMD:
4429*53ee8cc1Swenshuai.xi {
4430*53ee8cc1Swenshuai.xi u32Msg |= (u8TaskID << 24);
4431*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_DRAMCMDQueueSend(u32CmdQWdPtr, u32Msg);
4432*53ee8cc1Swenshuai.xi
4433*53ee8cc1Swenshuai.xi MsOS_FlushMemory();//make sure u32DISPCMDQWdPtr already flushed to memory
4434*53ee8cc1Swenshuai.xi
4435*53ee8cc1Swenshuai.xi if (bResult)
4436*53ee8cc1Swenshuai.xi {
4437*53ee8cc1Swenshuai.xi cmd_q->u32HVD_STREAM_CMDQ_WD += (HVD_DRAM_CMDQ_CMD_SIZE + HVD_DRAM_CMDQ_ARG_SIZE);
4438*53ee8cc1Swenshuai.xi
4439*53ee8cc1Swenshuai.xi if (cmd_q->u32HVD_STREAM_CMDQ_WD == HVD_CMDQ_DRAM_ST_SIZE)
4440*53ee8cc1Swenshuai.xi cmd_q->u32HVD_STREAM_CMDQ_WD = 0;
4441*53ee8cc1Swenshuai.xi
4442*53ee8cc1Swenshuai.xi bResult = E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL;
4443*53ee8cc1Swenshuai.xi }
4444*53ee8cc1Swenshuai.xi break;
4445*53ee8cc1Swenshuai.xi }
4446*53ee8cc1Swenshuai.xi case E_HVD_CMDQ_ARG:
4447*53ee8cc1Swenshuai.xi {
4448*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_DRAMCMDQueueSend(u32CmdQWdPtr + HVD_DRAM_CMDQ_CMD_SIZE, u32Msg);
4449*53ee8cc1Swenshuai.xi if (bResult)
4450*53ee8cc1Swenshuai.xi bResult = E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL;
4451*53ee8cc1Swenshuai.xi break;
4452*53ee8cc1Swenshuai.xi }
4453*53ee8cc1Swenshuai.xi default:
4454*53ee8cc1Swenshuai.xi {
4455*53ee8cc1Swenshuai.xi bResult = E_HVD_COMMAND_QUEUE_SEND_FAIL;
4456*53ee8cc1Swenshuai.xi break;
4457*53ee8cc1Swenshuai.xi }
4458*53ee8cc1Swenshuai.xi }
4459*53ee8cc1Swenshuai.xi
4460*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
4461*53ee8cc1Swenshuai.xi
4462*53ee8cc1Swenshuai.xi return bResult;
4463*53ee8cc1Swenshuai.xi }
4464*53ee8cc1Swenshuai.xi
4465*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
4466*53ee8cc1Swenshuai.xi /// Read task share memory to specify that task display command queue is empty or not
4467*53ee8cc1Swenshuai.xi /// @return TRUE or FALSE
4468*53ee8cc1Swenshuai.xi /// - TRUE, Empty
4469*53ee8cc1Swenshuai.xi /// - FALSE, Non empty
4470*53ee8cc1Swenshuai.xi /// @param u32Id \b IN: Task information
4471*53ee8cc1Swenshuai.xi ///-----------------------------------------------------------------------------
HAL_VPU_EX_DRAMDispCMDQueueIsEmpty(void * cmd_queue)4472*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DRAMDispCMDQueueIsEmpty(void *cmd_queue)
4473*53ee8cc1Swenshuai.xi {
4474*53ee8cc1Swenshuai.xi // HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4475*53ee8cc1Swenshuai.xi CMD_QUEUE *cmd_q = (CMD_QUEUE *) cmd_queue;
4476*53ee8cc1Swenshuai.xi if (!cmd_q)
4477*53ee8cc1Swenshuai.xi {
4478*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Invalid parameter with share memory address=0x%lx %s:%d \n", (unsigned long)cmd_q, __FUNCTION__, __LINE__);
4479*53ee8cc1Swenshuai.xi return FALSE;
4480*53ee8cc1Swenshuai.xi }
4481*53ee8cc1Swenshuai.xi
4482*53ee8cc1Swenshuai.xi return cmd_q->u32HVD_STREAM_DISPCMDQ_WD == cmd_q->u32HVD_STREAM_DISPCMDQ_RD;
4483*53ee8cc1Swenshuai.xi }
4484*53ee8cc1Swenshuai.xi
HAL_VPU_EX_DRAMDispCMDQueueIsFull(void * cmd_queue)4485*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_DRAMDispCMDQueueIsFull(void *cmd_queue)
4486*53ee8cc1Swenshuai.xi {
4487*53ee8cc1Swenshuai.xi // HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4488*53ee8cc1Swenshuai.xi CMD_QUEUE *cmd_q = (CMD_QUEUE *) cmd_queue;
4489*53ee8cc1Swenshuai.xi if (!cmd_q)
4490*53ee8cc1Swenshuai.xi {
4491*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Invalid parameter with share memory address=0x%lx %s:%d \n", (unsigned long)cmd_q, __FUNCTION__, __LINE__);
4492*53ee8cc1Swenshuai.xi return TRUE;
4493*53ee8cc1Swenshuai.xi }
4494*53ee8cc1Swenshuai.xi
4495*53ee8cc1Swenshuai.xi MS_U32 NewWD = cmd_q->u32HVD_STREAM_DISPCMDQ_WD + (HVD_DRAM_CMDQ_CMD_SIZE + HVD_DRAM_CMDQ_ARG_SIZE); //preserve one slot
4496*53ee8cc1Swenshuai.xi
4497*53ee8cc1Swenshuai.xi if(NewWD >= HVD_DISPCMDQ_DRAM_ST_SIZE)
4498*53ee8cc1Swenshuai.xi NewWD -= HVD_DISPCMDQ_DRAM_ST_SIZE;
4499*53ee8cc1Swenshuai.xi
4500*53ee8cc1Swenshuai.xi return NewWD == cmd_q->u32HVD_STREAM_DISPCMDQ_RD;
4501*53ee8cc1Swenshuai.xi }
4502*53ee8cc1Swenshuai.xi
HAL_VPU_EX_DRAMStreamDispCMDQueueSend(MS_U32 u32Id,void * cmd_queue,MS_U8 u8CmdType,MS_U32 u32Msg)4503*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_DRAMStreamDispCMDQueueSend(MS_U32 u32Id, void *cmd_queue, MS_U8 u8CmdType, MS_U32 u32Msg)
4504*53ee8cc1Swenshuai.xi {
4505*53ee8cc1Swenshuai.xi HVD_DRAM_COMMAND_QUEUE_SEND_STATUS bResult = E_HVD_COMMAND_QUEUE_SEND_FAIL;
4506*53ee8cc1Swenshuai.xi CMD_QUEUE *cmd_q = (CMD_QUEUE *)cmd_queue;
4507*53ee8cc1Swenshuai.xi MS_U8 u8TaskID = HAL_VPU_EX_GetTaskId(u32Id);
4508*53ee8cc1Swenshuai.xi
4509*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4510*53ee8cc1Swenshuai.xi if (E_HAL_VPU_MVC_STREAM_BASE == u8TaskID)
4511*53ee8cc1Swenshuai.xi {
4512*53ee8cc1Swenshuai.xi u8TaskID = E_HAL_VPU_MAIN_STREAM_BASE;
4513*53ee8cc1Swenshuai.xi }
4514*53ee8cc1Swenshuai.xi #endif
4515*53ee8cc1Swenshuai.xi
4516*53ee8cc1Swenshuai.xi // HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4517*53ee8cc1Swenshuai.xi //HVD_EX_MSG_DBG("DP shmAddr=%X u8TaskID = %X u8CmdType = %X u32Msg = %X\n", pShm, u8TaskID, u8CmdType, u32Msg);
4518*53ee8cc1Swenshuai.xi
4519*53ee8cc1Swenshuai.xi if (CHECK_NULL_PTR(cmd_q))
4520*53ee8cc1Swenshuai.xi {
4521*53ee8cc1Swenshuai.xi VPU_MSG_ERR("Invalid parameter with share memory address=0x%lx %s:%d \n", (unsigned long)cmd_q, __FUNCTION__, __LINE__);
4522*53ee8cc1Swenshuai.xi return bResult;
4523*53ee8cc1Swenshuai.xi }
4524*53ee8cc1Swenshuai.xi
4525*53ee8cc1Swenshuai.xi MS_VIRT u32DISPCMDQWdPtr;
4526*53ee8cc1Swenshuai.xi
4527*53ee8cc1Swenshuai.xi if (CHECK_NULL_PTR((MS_VIRT)cmd_q->u32HVD_DISPCMDQ_DRAM_ST_ADDR))
4528*53ee8cc1Swenshuai.xi return E_HVD_COMMAND_QUEUE_NOT_INITIALED;
4529*53ee8cc1Swenshuai.xi
4530*53ee8cc1Swenshuai.xi if (HAL_VPU_EX_DRAMDispCMDQueueIsFull(cmd_q))
4531*53ee8cc1Swenshuai.xi return E_HVD_COMMAND_QUEUE_FULL;
4532*53ee8cc1Swenshuai.xi else
4533*53ee8cc1Swenshuai.xi {
4534*53ee8cc1Swenshuai.xi u32DISPCMDQWdPtr = MsOS_PA2KSEG1(pVPUHalContext->u32FWCodeAddr + cmd_q->u32HVD_DISPCMDQ_DRAM_ST_ADDR + cmd_q->u32HVD_STREAM_DISPCMDQ_WD);
4535*53ee8cc1Swenshuai.xi }
4536*53ee8cc1Swenshuai.xi
4537*53ee8cc1Swenshuai.xi // HVD_EX_MSG_DBG("VDispCmdQ_BASE_ADDR=%X PDispCmsQ_BASE_ADDR=%X u32DISPCMDQWdPtr=%X DISPCMDQ_TOTAL_SIZE = %X\n", cmd_q->u32HVD_DISPCMDQ_DRAM_ST_ADDR, pVPUHalContext->u32FWCodeVAddr + cmd_q->u32HVD_DISPCMDQ_DRAM_ST_ADDR, u32DISPCMDQWdPtr,HVD_DISPCMDQ_DRAM_ST_SIZE);
4538*53ee8cc1Swenshuai.xi
4539*53ee8cc1Swenshuai.xi switch (u8CmdType)
4540*53ee8cc1Swenshuai.xi {
4541*53ee8cc1Swenshuai.xi case E_HVD_CMDQ_CMD:
4542*53ee8cc1Swenshuai.xi {
4543*53ee8cc1Swenshuai.xi u32Msg |= (u8TaskID << 24);
4544*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_DRAMCMDQueueSend(u32DISPCMDQWdPtr, u32Msg);
4545*53ee8cc1Swenshuai.xi
4546*53ee8cc1Swenshuai.xi MsOS_FlushMemory();//make sure u32DISPCMDQWdPtr already flushed to memory
4547*53ee8cc1Swenshuai.xi
4548*53ee8cc1Swenshuai.xi if (bResult)
4549*53ee8cc1Swenshuai.xi {
4550*53ee8cc1Swenshuai.xi cmd_q->u32HVD_STREAM_DISPCMDQ_WD += (HVD_DRAM_CMDQ_CMD_SIZE + HVD_DRAM_CMDQ_ARG_SIZE);
4551*53ee8cc1Swenshuai.xi
4552*53ee8cc1Swenshuai.xi if (cmd_q->u32HVD_STREAM_DISPCMDQ_WD == HVD_DISPCMDQ_DRAM_ST_SIZE)
4553*53ee8cc1Swenshuai.xi cmd_q->u32HVD_STREAM_DISPCMDQ_WD = 0;
4554*53ee8cc1Swenshuai.xi
4555*53ee8cc1Swenshuai.xi bResult = E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL;
4556*53ee8cc1Swenshuai.xi }
4557*53ee8cc1Swenshuai.xi break;
4558*53ee8cc1Swenshuai.xi }
4559*53ee8cc1Swenshuai.xi case E_HVD_CMDQ_ARG:
4560*53ee8cc1Swenshuai.xi {
4561*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_DRAMCMDQueueSend(u32DISPCMDQWdPtr + HVD_DRAM_CMDQ_CMD_SIZE, u32Msg);
4562*53ee8cc1Swenshuai.xi if (bResult)
4563*53ee8cc1Swenshuai.xi bResult = E_HVD_COMMAND_QUEUE_SEND_SUCCESSFUL;
4564*53ee8cc1Swenshuai.xi break;
4565*53ee8cc1Swenshuai.xi }
4566*53ee8cc1Swenshuai.xi default:
4567*53ee8cc1Swenshuai.xi {
4568*53ee8cc1Swenshuai.xi bResult = E_HVD_COMMAND_QUEUE_SEND_FAIL;
4569*53ee8cc1Swenshuai.xi break;
4570*53ee8cc1Swenshuai.xi }
4571*53ee8cc1Swenshuai.xi }
4572*53ee8cc1Swenshuai.xi
4573*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
4574*53ee8cc1Swenshuai.xi
4575*53ee8cc1Swenshuai.xi return bResult;
4576*53ee8cc1Swenshuai.xi }
4577*53ee8cc1Swenshuai.xi
HAL_VPU_EX_SetBitstreamBufAddress(MS_U32 u32Id,MS_VIRT u32BsAddr)4578*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetBitstreamBufAddress(MS_U32 u32Id, MS_VIRT u32BsAddr)
4579*53ee8cc1Swenshuai.xi {
4580*53ee8cc1Swenshuai.xi MS_U8 u8OffsetIdx = _VPU_EX_GetOffsetIdx(u32Id);
4581*53ee8cc1Swenshuai.xi MS_U32 u32StAddr;
4582*53ee8cc1Swenshuai.xi MS_U8 u8TmpMiuSel;
4583*53ee8cc1Swenshuai.xi
4584*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8TmpMiuSel, u32StAddr, u32BsAddr);
4585*53ee8cc1Swenshuai.xi
4586*53ee8cc1Swenshuai.xi pVPUHalContext->u32BitstreamAddress[u8OffsetIdx] = u32StAddr;
4587*53ee8cc1Swenshuai.xi
4588*53ee8cc1Swenshuai.xi return TRUE;
4589*53ee8cc1Swenshuai.xi }
4590*53ee8cc1Swenshuai.xi #endif
4591*53ee8cc1Swenshuai.xi
HAL_VPU_EX_DynamicFBMode(MS_BOOL bEnable,MS_PHY u32address,MS_U32 u32Size)4592*53ee8cc1Swenshuai.xi void HAL_VPU_EX_DynamicFBMode(MS_BOOL bEnable,MS_PHY u32address,MS_U32 u32Size)
4593*53ee8cc1Swenshuai.xi {
4594*53ee8cc1Swenshuai.xi pVPUHalContext->bEnableDymanicFBMode = bEnable;
4595*53ee8cc1Swenshuai.xi
4596*53ee8cc1Swenshuai.xi if(u32address >= HAL_MIU1_BASE)
4597*53ee8cc1Swenshuai.xi {
4598*53ee8cc1Swenshuai.xi pVPUHalContext->u32DynamicFBAddress = u32address-HAL_MIU1_BASE;
4599*53ee8cc1Swenshuai.xi }
4600*53ee8cc1Swenshuai.xi else
4601*53ee8cc1Swenshuai.xi {
4602*53ee8cc1Swenshuai.xi pVPUHalContext->u32DynamicFBAddress = u32address;
4603*53ee8cc1Swenshuai.xi }
4604*53ee8cc1Swenshuai.xi
4605*53ee8cc1Swenshuai.xi pVPUHalContext->u32DynamicFBSize = u32Size;
4606*53ee8cc1Swenshuai.xi }
4607*53ee8cc1Swenshuai.xi #ifdef CONFIG_MSTAR_CLKM
HAL_VPU_EX_SetClkManagement(VPU_EX_ClkPortType eClkPortType,MS_BOOL bEnable)4608*53ee8cc1Swenshuai.xi void HAL_VPU_EX_SetClkManagement(VPU_EX_ClkPortType eClkPortType, MS_BOOL bEnable)
4609*53ee8cc1Swenshuai.xi {
4610*53ee8cc1Swenshuai.xi MS_S32 handle;
4611*53ee8cc1Swenshuai.xi switch(eClkPortType)
4612*53ee8cc1Swenshuai.xi {
4613*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_MVD:
4614*53ee8cc1Swenshuai.xi {
4615*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_mvd");
4616*53ee8cc1Swenshuai.xi if(bEnable)
4617*53ee8cc1Swenshuai.xi {
4618*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "FAST_MODE");
4619*53ee8cc1Swenshuai.xi }
4620*53ee8cc1Swenshuai.xi else
4621*53ee8cc1Swenshuai.xi {
4622*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4623*53ee8cc1Swenshuai.xi }
4624*53ee8cc1Swenshuai.xi break;
4625*53ee8cc1Swenshuai.xi }
4626*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_MVD_CORE:
4627*53ee8cc1Swenshuai.xi {
4628*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_mvd_core");
4629*53ee8cc1Swenshuai.xi if(bEnable)
4630*53ee8cc1Swenshuai.xi {
4631*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "");
4632*53ee8cc1Swenshuai.xi }
4633*53ee8cc1Swenshuai.xi else
4634*53ee8cc1Swenshuai.xi {
4635*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4636*53ee8cc1Swenshuai.xi }
4637*53ee8cc1Swenshuai.xi break;
4638*53ee8cc1Swenshuai.xi }
4639*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_MVD_PAS:
4640*53ee8cc1Swenshuai.xi {
4641*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_mvd_pas");
4642*53ee8cc1Swenshuai.xi if(bEnable)
4643*53ee8cc1Swenshuai.xi {
4644*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "");
4645*53ee8cc1Swenshuai.xi }
4646*53ee8cc1Swenshuai.xi else
4647*53ee8cc1Swenshuai.xi {
4648*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4649*53ee8cc1Swenshuai.xi }
4650*53ee8cc1Swenshuai.xi break;
4651*53ee8cc1Swenshuai.xi }
4652*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_HVD:
4653*53ee8cc1Swenshuai.xi {
4654*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_hvd");
4655*53ee8cc1Swenshuai.xi if(bEnable)
4656*53ee8cc1Swenshuai.xi {
4657*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "FAST_MODE");
4658*53ee8cc1Swenshuai.xi }
4659*53ee8cc1Swenshuai.xi else
4660*53ee8cc1Swenshuai.xi {
4661*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4662*53ee8cc1Swenshuai.xi }
4663*53ee8cc1Swenshuai.xi break;
4664*53ee8cc1Swenshuai.xi }
4665*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_HVD_IDB:
4666*53ee8cc1Swenshuai.xi {
4667*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_hvd_idb");
4668*53ee8cc1Swenshuai.xi if(bEnable)
4669*53ee8cc1Swenshuai.xi {
4670*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "FAST_MODE");
4671*53ee8cc1Swenshuai.xi }
4672*53ee8cc1Swenshuai.xi else
4673*53ee8cc1Swenshuai.xi {
4674*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4675*53ee8cc1Swenshuai.xi }
4676*53ee8cc1Swenshuai.xi break;
4677*53ee8cc1Swenshuai.xi }
4678*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_HVD_AEC:
4679*53ee8cc1Swenshuai.xi {
4680*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_hvd_aec");
4681*53ee8cc1Swenshuai.xi if(bEnable)
4682*53ee8cc1Swenshuai.xi {
4683*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "FAST_MODE");
4684*53ee8cc1Swenshuai.xi }
4685*53ee8cc1Swenshuai.xi else
4686*53ee8cc1Swenshuai.xi {
4687*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4688*53ee8cc1Swenshuai.xi }
4689*53ee8cc1Swenshuai.xi break;
4690*53ee8cc1Swenshuai.xi }
4691*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_HVD_AEC_LITE:
4692*53ee8cc1Swenshuai.xi {
4693*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_hvd_aec_lite");
4694*53ee8cc1Swenshuai.xi if(bEnable)
4695*53ee8cc1Swenshuai.xi {
4696*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "FAST_MODE");
4697*53ee8cc1Swenshuai.xi }
4698*53ee8cc1Swenshuai.xi else
4699*53ee8cc1Swenshuai.xi {
4700*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4701*53ee8cc1Swenshuai.xi }
4702*53ee8cc1Swenshuai.xi break;
4703*53ee8cc1Swenshuai.xi }
4704*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_VP8:
4705*53ee8cc1Swenshuai.xi {
4706*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_vp8");
4707*53ee8cc1Swenshuai.xi if(bEnable)
4708*53ee8cc1Swenshuai.xi {
4709*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "FAST_MODE");
4710*53ee8cc1Swenshuai.xi }
4711*53ee8cc1Swenshuai.xi else
4712*53ee8cc1Swenshuai.xi {
4713*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4714*53ee8cc1Swenshuai.xi }
4715*53ee8cc1Swenshuai.xi break;
4716*53ee8cc1Swenshuai.xi }
4717*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_EVD:
4718*53ee8cc1Swenshuai.xi {
4719*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_evd");
4720*53ee8cc1Swenshuai.xi if(bEnable)
4721*53ee8cc1Swenshuai.xi {
4722*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "FAST_MODE");
4723*53ee8cc1Swenshuai.xi }
4724*53ee8cc1Swenshuai.xi else
4725*53ee8cc1Swenshuai.xi {
4726*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4727*53ee8cc1Swenshuai.xi }
4728*53ee8cc1Swenshuai.xi break;
4729*53ee8cc1Swenshuai.xi }
4730*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_EVD_PPU:
4731*53ee8cc1Swenshuai.xi {
4732*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_evd_ppu");
4733*53ee8cc1Swenshuai.xi if(bEnable)
4734*53ee8cc1Swenshuai.xi {
4735*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "FAST_MODE");
4736*53ee8cc1Swenshuai.xi }
4737*53ee8cc1Swenshuai.xi else
4738*53ee8cc1Swenshuai.xi {
4739*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4740*53ee8cc1Swenshuai.xi }
4741*53ee8cc1Swenshuai.xi break;
4742*53ee8cc1Swenshuai.xi }
4743*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_EVD_LITE:
4744*53ee8cc1Swenshuai.xi {
4745*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_evd_lite");
4746*53ee8cc1Swenshuai.xi if(bEnable)
4747*53ee8cc1Swenshuai.xi {
4748*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "FAST_MODE");
4749*53ee8cc1Swenshuai.xi }
4750*53ee8cc1Swenshuai.xi else
4751*53ee8cc1Swenshuai.xi {
4752*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4753*53ee8cc1Swenshuai.xi }
4754*53ee8cc1Swenshuai.xi break;
4755*53ee8cc1Swenshuai.xi }
4756*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_EVD_PPU_LITE:
4757*53ee8cc1Swenshuai.xi {
4758*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_evd_ppu_lite");
4759*53ee8cc1Swenshuai.xi if(bEnable)
4760*53ee8cc1Swenshuai.xi {
4761*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "FAST_MODE");
4762*53ee8cc1Swenshuai.xi }
4763*53ee8cc1Swenshuai.xi else
4764*53ee8cc1Swenshuai.xi {
4765*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4766*53ee8cc1Swenshuai.xi }
4767*53ee8cc1Swenshuai.xi break;
4768*53ee8cc1Swenshuai.xi }
4769*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_VD_MHEG5:
4770*53ee8cc1Swenshuai.xi {
4771*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_vd_mheg5");
4772*53ee8cc1Swenshuai.xi if(bEnable)
4773*53ee8cc1Swenshuai.xi {
4774*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "");
4775*53ee8cc1Swenshuai.xi }
4776*53ee8cc1Swenshuai.xi else
4777*53ee8cc1Swenshuai.xi {
4778*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4779*53ee8cc1Swenshuai.xi }
4780*53ee8cc1Swenshuai.xi break;
4781*53ee8cc1Swenshuai.xi }
4782*53ee8cc1Swenshuai.xi case E_VPU_EX_CLKPORT_VD_MHEG5_LITE:
4783*53ee8cc1Swenshuai.xi {
4784*53ee8cc1Swenshuai.xi handle = Drv_Clkm_Get_Handle("g_clk_vd_mheg5_lite");
4785*53ee8cc1Swenshuai.xi if(bEnable)
4786*53ee8cc1Swenshuai.xi {
4787*53ee8cc1Swenshuai.xi Drv_Clkm_Set_Clk_Source(handle, "");
4788*53ee8cc1Swenshuai.xi }
4789*53ee8cc1Swenshuai.xi else
4790*53ee8cc1Swenshuai.xi {
4791*53ee8cc1Swenshuai.xi Drv_Clkm_Clk_Gate_Disable(handle);
4792*53ee8cc1Swenshuai.xi }
4793*53ee8cc1Swenshuai.xi break;
4794*53ee8cc1Swenshuai.xi }
4795*53ee8cc1Swenshuai.xi }
4796*53ee8cc1Swenshuai.xi }
4797*53ee8cc1Swenshuai.xi #endif //#ifdef CONFIG_MSTAR_CLKM
_VPU_EX_GetFrameBufferDefaultSize(VPU_EX_CodecType eCodecType)4798*53ee8cc1Swenshuai.xi MS_SIZE _VPU_EX_GetFrameBufferDefaultSize(VPU_EX_CodecType eCodecType)
4799*53ee8cc1Swenshuai.xi {
4800*53ee8cc1Swenshuai.xi MS_SIZE FrameBufferSize = 0;
4801*53ee8cc1Swenshuai.xi
4802*53ee8cc1Swenshuai.xi switch(eCodecType)
4803*53ee8cc1Swenshuai.xi {
4804*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_MPEG2:
4805*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_H263:
4806*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_MPEG4:
4807*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_DIVX311:
4808*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_DIVX412:
4809*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_FLV:
4810*53ee8cc1Swenshuai.xi FrameBufferSize = 0x1E00000;
4811*53ee8cc1Swenshuai.xi break;
4812*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_VC1_ADV:
4813*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_VC1_MAIN:
4814*53ee8cc1Swenshuai.xi FrameBufferSize = 0x6C00000;
4815*53ee8cc1Swenshuai.xi break;
4816*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_RV8:
4817*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_RV9:
4818*53ee8cc1Swenshuai.xi FrameBufferSize = 0x1B00000;
4819*53ee8cc1Swenshuai.xi break;
4820*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_VP8:
4821*53ee8cc1Swenshuai.xi FrameBufferSize = 0x1500000;
4822*53ee8cc1Swenshuai.xi break;
4823*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_H264:
4824*53ee8cc1Swenshuai.xi FrameBufferSize = 0x8200000;
4825*53ee8cc1Swenshuai.xi //FrameBufferSize = 0x7A00000; //UHD 122MB ,5 ref frame
4826*53ee8cc1Swenshuai.xi //FrameBufferSize = 0x7A80000; //UHD 4K2K 16:19 126.5MB
4827*53ee8cc1Swenshuai.xi //FrameBufferSize = 0x8E00000; //UHD 4K2K 16:19 142MB
4828*53ee8cc1Swenshuai.xi break;
4829*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_AVS:
4830*53ee8cc1Swenshuai.xi FrameBufferSize = 0x1B00000;
4831*53ee8cc1Swenshuai.xi break;
4832*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_MJPEG:
4833*53ee8cc1Swenshuai.xi FrameBufferSize = 0x2800000;
4834*53ee8cc1Swenshuai.xi break;
4835*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_MVC:
4836*53ee8cc1Swenshuai.xi FrameBufferSize = 0x4200000;
4837*53ee8cc1Swenshuai.xi break;
4838*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_HEVC_DV:
4839*53ee8cc1Swenshuai.xi FrameBufferSize = 0xB000000;
4840*53ee8cc1Swenshuai.xi break;
4841*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_HEVC:
4842*53ee8cc1Swenshuai.xi #if SUPPORT_MSVP9
4843*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_VP9:
4844*53ee8cc1Swenshuai.xi #endif
4845*53ee8cc1Swenshuai.xi FrameBufferSize = 0xA000000;
4846*53ee8cc1Swenshuai.xi break;
4847*53ee8cc1Swenshuai.xi #if !SUPPORT_MSVP9
4848*53ee8cc1Swenshuai.xi case E_VPU_EX_CODEC_TYPE_VP9:
4849*53ee8cc1Swenshuai.xi FrameBufferSize = 0x7800000;
4850*53ee8cc1Swenshuai.xi break;
4851*53ee8cc1Swenshuai.xi #endif
4852*53ee8cc1Swenshuai.xi default:
4853*53ee8cc1Swenshuai.xi FrameBufferSize = 0;
4854*53ee8cc1Swenshuai.xi break;
4855*53ee8cc1Swenshuai.xi }
4856*53ee8cc1Swenshuai.xi
4857*53ee8cc1Swenshuai.xi return FrameBufferSize;
4858*53ee8cc1Swenshuai.xi }
4859*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetFrameBufferDefaultSize(VPU_EX_CodecType eCodecType)4860*53ee8cc1Swenshuai.xi MS_SIZE HAL_VPU_EX_GetFrameBufferDefaultSize(VPU_EX_CodecType eCodecType)
4861*53ee8cc1Swenshuai.xi {
4862*53ee8cc1Swenshuai.xi return _VPU_EX_GetFrameBufferDefaultSize(eCodecType);
4863*53ee8cc1Swenshuai.xi }
4864*53ee8cc1Swenshuai.xi
4865*53ee8cc1Swenshuai.xi // To-do: Taking the source type into consideration
HAL_VPU_EX_GetCMAMemSize(VPU_EX_CodecType eCodecType,VPU_EX_SrcMode eSrcMode,MS_U64 * offset,MS_SIZE * length,MS_U64 total_length,MS_SIZE unUseSize)4866*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_GetCMAMemSize(VPU_EX_CodecType eCodecType, VPU_EX_SrcMode eSrcMode,
4867*53ee8cc1Swenshuai.xi MS_U64 *offset, MS_SIZE *length, MS_U64 total_length, MS_SIZE unUseSize)
4868*53ee8cc1Swenshuai.xi {
4869*53ee8cc1Swenshuai.xi MS_SIZE FrameBufferSize = 0;
4870*53ee8cc1Swenshuai.xi
4871*53ee8cc1Swenshuai.xi if (!offset || !length)
4872*53ee8cc1Swenshuai.xi return FALSE;
4873*53ee8cc1Swenshuai.xi
4874*53ee8cc1Swenshuai.xi total_length -= unUseSize;
4875*53ee8cc1Swenshuai.xi VPRINTF("[HAL][%s]:[%d] total_length:%llu, cType:%d, sType:%d\n", __FUNCTION__, __LINE__,
4876*53ee8cc1Swenshuai.xi (unsigned long long)total_length, (int)eCodecType, (int)eSrcMode);
4877*53ee8cc1Swenshuai.xi
4878*53ee8cc1Swenshuai.xi FrameBufferSize = _VPU_EX_GetFrameBufferDefaultSize(eCodecType);
4879*53ee8cc1Swenshuai.xi
4880*53ee8cc1Swenshuai.xi if(FrameBufferSize == 0)
4881*53ee8cc1Swenshuai.xi {
4882*53ee8cc1Swenshuai.xi return FALSE;
4883*53ee8cc1Swenshuai.xi }
4884*53ee8cc1Swenshuai.xi VPRINTF("[HAL][%s]:[%d] FrameSize:%llu, offset:%llu, length:%llu ", __FUNCTION__, __LINE__,
4885*53ee8cc1Swenshuai.xi (unsigned long long)FrameBufferSize, (unsigned long long)*offset, (unsigned long long)*length);
4886*53ee8cc1Swenshuai.xi if (total_length < FrameBufferSize)
4887*53ee8cc1Swenshuai.xi {
4888*53ee8cc1Swenshuai.xi *offset = unUseSize;
4889*53ee8cc1Swenshuai.xi *length = total_length;
4890*53ee8cc1Swenshuai.xi }
4891*53ee8cc1Swenshuai.xi else // todo, dual decode case
4892*53ee8cc1Swenshuai.xi {
4893*53ee8cc1Swenshuai.xi *offset = unUseSize;
4894*53ee8cc1Swenshuai.xi *length = FrameBufferSize;
4895*53ee8cc1Swenshuai.xi }
4896*53ee8cc1Swenshuai.xi return TRUE;
4897*53ee8cc1Swenshuai.xi }
4898*53ee8cc1Swenshuai.xi
HAL_VPU_EX_strcmp(const char * string1,const char * string2)4899*53ee8cc1Swenshuai.xi static int HAL_VPU_EX_strcmp(const char *string1, const char *string2)
4900*53ee8cc1Swenshuai.xi {
4901*53ee8cc1Swenshuai.xi int iRet, i;
4902*53ee8cc1Swenshuai.xi
4903*53ee8cc1Swenshuai.xi i = 0;
4904*53ee8cc1Swenshuai.xi while(string1[i] || string2[i])
4905*53ee8cc1Swenshuai.xi {
4906*53ee8cc1Swenshuai.xi iRet = string1[i] - string2[i];
4907*53ee8cc1Swenshuai.xi if(iRet)
4908*53ee8cc1Swenshuai.xi {
4909*53ee8cc1Swenshuai.xi return iRet;
4910*53ee8cc1Swenshuai.xi }
4911*53ee8cc1Swenshuai.xi i++;
4912*53ee8cc1Swenshuai.xi }
4913*53ee8cc1Swenshuai.xi return 0;
4914*53ee8cc1Swenshuai.xi }
4915*53ee8cc1Swenshuai.xi
HAL_VPU_EX_GetCapability(MS_U8 * pu8CmdNameIn,void * pParamIn,void * pParamOut)4916*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_GetCapability(MS_U8 *pu8CmdNameIn, void *pParamIn, void *pParamOut)
4917*53ee8cc1Swenshuai.xi {
4918*53ee8cc1Swenshuai.xi typedef enum
4919*53ee8cc1Swenshuai.xi {
4920*53ee8cc1Swenshuai.xi E_CAP_NDEC_FB_MIU_SELECT,
4921*53ee8cc1Swenshuai.xi E_CAP_NDEC_NSTREAM_FB_SIZE,
4922*53ee8cc1Swenshuai.xi E_CAP_NDEC_NSTREAM_BS_SIZE,
4923*53ee8cc1Swenshuai.xi E_CAP_NDEC_SUPPORT_SHAREBBU,
4924*53ee8cc1Swenshuai.xi E_CAP_SUPPORT_ALLOCATOR,
4925*53ee8cc1Swenshuai.xi
4926*53ee8cc1Swenshuai.xi } VPU_EX_GetCapabilityCmdId;
4927*53ee8cc1Swenshuai.xi
4928*53ee8cc1Swenshuai.xi typedef struct
4929*53ee8cc1Swenshuai.xi {
4930*53ee8cc1Swenshuai.xi MS_U8 u8CmdId;
4931*53ee8cc1Swenshuai.xi MS_U8 u8CmdName[32];
4932*53ee8cc1Swenshuai.xi
4933*53ee8cc1Swenshuai.xi } VPU_EX_GetCapabilityCmd;
4934*53ee8cc1Swenshuai.xi
4935*53ee8cc1Swenshuai.xi static VPU_EX_GetCapabilityCmd stCapCmd[] =
4936*53ee8cc1Swenshuai.xi {
4937*53ee8cc1Swenshuai.xi {E_CAP_NDEC_FB_MIU_SELECT, "CAP_NDEC_FB_MIU_SELECT"},
4938*53ee8cc1Swenshuai.xi {E_CAP_NDEC_NSTREAM_FB_SIZE, "CAP_NDEC_NSTREAM_FB_SIZE"},
4939*53ee8cc1Swenshuai.xi {E_CAP_NDEC_NSTREAM_BS_SIZE, "CAP_NDEC_NSTREAM_BS_SIZE"},
4940*53ee8cc1Swenshuai.xi {E_CAP_NDEC_SUPPORT_SHAREBBU, "CAP_NDEC_SUPPORT_SHAREBBU"},
4941*53ee8cc1Swenshuai.xi {E_CAP_SUPPORT_ALLOCATOR, "CAP_SUPPORT_ALLOCATOR"},
4942*53ee8cc1Swenshuai.xi };
4943*53ee8cc1Swenshuai.xi
4944*53ee8cc1Swenshuai.xi MS_U32 bRet = FALSE;
4945*53ee8cc1Swenshuai.xi MS_U32 u32TotalCmdCnt = sizeof(stCapCmd) / sizeof(stCapCmd[0]);
4946*53ee8cc1Swenshuai.xi MS_U32 u32CmdCnt;
4947*53ee8cc1Swenshuai.xi
4948*53ee8cc1Swenshuai.xi for(u32CmdCnt = 0; u32CmdCnt < u32TotalCmdCnt; u32CmdCnt++)
4949*53ee8cc1Swenshuai.xi {
4950*53ee8cc1Swenshuai.xi if(HAL_VPU_EX_strcmp((const char *)(stCapCmd[u32CmdCnt].u8CmdName), (const char *)pu8CmdNameIn) == 0)
4951*53ee8cc1Swenshuai.xi {
4952*53ee8cc1Swenshuai.xi bRet = TRUE;
4953*53ee8cc1Swenshuai.xi switch(stCapCmd[u32CmdCnt].u8CmdId)
4954*53ee8cc1Swenshuai.xi {
4955*53ee8cc1Swenshuai.xi case E_CAP_NDEC_FB_MIU_SELECT:
4956*53ee8cc1Swenshuai.xi {
4957*53ee8cc1Swenshuai.xi VPU_EX_CodecType eCodecType = *((VPU_EX_CodecType *)pParamIn);
4958*53ee8cc1Swenshuai.xi MS_BOOL *pSupport = (MS_BOOL *)pParamOut;
4959*53ee8cc1Swenshuai.xi if((eCodecType == E_VPU_EX_CODEC_TYPE_HEVC) ||
4960*53ee8cc1Swenshuai.xi (eCodecType == E_VPU_EX_CODEC_TYPE_VP9) ||
4961*53ee8cc1Swenshuai.xi (eCodecType == E_VPU_EX_CODEC_TYPE_HEVC_DV))
4962*53ee8cc1Swenshuai.xi {
4963*53ee8cc1Swenshuai.xi *pSupport = TRUE;
4964*53ee8cc1Swenshuai.xi }
4965*53ee8cc1Swenshuai.xi else
4966*53ee8cc1Swenshuai.xi {
4967*53ee8cc1Swenshuai.xi *pSupport = FALSE;
4968*53ee8cc1Swenshuai.xi }
4969*53ee8cc1Swenshuai.xi }
4970*53ee8cc1Swenshuai.xi break;
4971*53ee8cc1Swenshuai.xi
4972*53ee8cc1Swenshuai.xi // FIXME: Patch for waiting dynamic frame buffer and preset task_spec
4973*53ee8cc1Swenshuai.xi case E_CAP_NDEC_NSTREAM_FB_SIZE:
4974*53ee8cc1Swenshuai.xi {
4975*53ee8cc1Swenshuai.xi MS_SIZE *pSize = (MS_SIZE *)pParamOut;
4976*53ee8cc1Swenshuai.xi *pSize = 0x1300000; // 19M
4977*53ee8cc1Swenshuai.xi }
4978*53ee8cc1Swenshuai.xi break;
4979*53ee8cc1Swenshuai.xi
4980*53ee8cc1Swenshuai.xi // FIXME: Patch for waiting dynamic bitstream buffer
4981*53ee8cc1Swenshuai.xi case E_CAP_NDEC_NSTREAM_BS_SIZE:
4982*53ee8cc1Swenshuai.xi {
4983*53ee8cc1Swenshuai.xi MS_SIZE *pSize = (MS_SIZE *)pParamOut;
4984*53ee8cc1Swenshuai.xi *pSize = 0x400000; // 4M
4985*53ee8cc1Swenshuai.xi }
4986*53ee8cc1Swenshuai.xi break;
4987*53ee8cc1Swenshuai.xi
4988*53ee8cc1Swenshuai.xi case E_CAP_NDEC_SUPPORT_SHAREBBU:
4989*53ee8cc1Swenshuai.xi {
4990*53ee8cc1Swenshuai.xi MS_BOOL *pbSupportShareBBU = (MS_BOOL *)pParamOut;
4991*53ee8cc1Swenshuai.xi *pbSupportShareBBU = TRUE;
4992*53ee8cc1Swenshuai.xi }
4993*53ee8cc1Swenshuai.xi break;
4994*53ee8cc1Swenshuai.xi
4995*53ee8cc1Swenshuai.xi case E_CAP_SUPPORT_ALLOCATOR:
4996*53ee8cc1Swenshuai.xi {
4997*53ee8cc1Swenshuai.xi MS_BOOL *pSupport = (MS_BOOL *)pParamOut;
4998*53ee8cc1Swenshuai.xi *pSupport = TRUE;
4999*53ee8cc1Swenshuai.xi }
5000*53ee8cc1Swenshuai.xi break;
5001*53ee8cc1Swenshuai.xi
5002*53ee8cc1Swenshuai.xi default:
5003*53ee8cc1Swenshuai.xi bRet = FALSE;
5004*53ee8cc1Swenshuai.xi break;
5005*53ee8cc1Swenshuai.xi }
5006*53ee8cc1Swenshuai.xi }
5007*53ee8cc1Swenshuai.xi }
5008*53ee8cc1Swenshuai.xi
5009*53ee8cc1Swenshuai.xi return bRet;
5010*53ee8cc1Swenshuai.xi }
5011*53ee8cc1Swenshuai.xi
5012*53ee8cc1Swenshuai.xi #else
5013*53ee8cc1Swenshuai.xi #include "halVPU_EX.h"
5014*53ee8cc1Swenshuai.xi #include "drvMMIO.h"
5015*53ee8cc1Swenshuai.xi #include "../../../../vdec_v2/hal/maserati/hvd_ex/regHVD_EX.h"
5016*53ee8cc1Swenshuai.xi #include "halCHIP.h"
5017*53ee8cc1Swenshuai.xi
5018*53ee8cc1Swenshuai.xi #if defined(MSOS_TYPE_NUTTX)
5019*53ee8cc1Swenshuai.xi extern int lib_lowprintf(const char *fmt, ...);
5020*53ee8cc1Swenshuai.xi #define PRINTF lib_lowprintf
5021*53ee8cc1Swenshuai.xi #elif defined(MSOS_TYPE_OPTEE)
5022*53ee8cc1Swenshuai.xi #define PRINTF printf
5023*53ee8cc1Swenshuai.xi #endif
5024*53ee8cc1Swenshuai.xi
5025*53ee8cc1Swenshuai.xi #define HVD_LWORD(x) (MS_U16)((x)&0xffff)
5026*53ee8cc1Swenshuai.xi #define HVD_HWORD(x) (MS_U16)(((x)>>16)&0xffff)
5027*53ee8cc1Swenshuai.xi
5028*53ee8cc1Swenshuai.xi MS_U8 u8FW_Binary[] = {
5029*53ee8cc1Swenshuai.xi #include "fwVPU.dat"
5030*53ee8cc1Swenshuai.xi };
5031*53ee8cc1Swenshuai.xi
5032*53ee8cc1Swenshuai.xi MS_U32 u32HVDRegOSBase;
5033*53ee8cc1Swenshuai.xi
HAL_VPU_EX_LoadCodeInSecure(MS_VIRT addr)5034*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_LoadCodeInSecure(MS_VIRT addr)
5035*53ee8cc1Swenshuai.xi {
5036*53ee8cc1Swenshuai.xi //PRINTF("do load code,u32DestAddr %x\n",addr);
5037*53ee8cc1Swenshuai.xi memcpy((void*)addr, (void*)u8FW_Binary, sizeof(u8FW_Binary));
5038*53ee8cc1Swenshuai.xi MAsm_CPU_Sync();
5039*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
5040*53ee8cc1Swenshuai.xi
5041*53ee8cc1Swenshuai.xi if (FALSE == (*((MS_U8*)(addr+6))=='R' && *((MS_U8*)(addr+7))=='2'))
5042*53ee8cc1Swenshuai.xi {
5043*53ee8cc1Swenshuai.xi PRINTF("FW is not R2 version! _%x_ _%x_\n", *(MS_U8*)(addr+6), *(MS_U8*)(addr+7));
5044*53ee8cc1Swenshuai.xi return FALSE;
5045*53ee8cc1Swenshuai.xi }
5046*53ee8cc1Swenshuai.xi return TRUE;
5047*53ee8cc1Swenshuai.xi }
5048*53ee8cc1Swenshuai.xi
HAL_VPU_EX_SetLockDownRegister(void * param)5049*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetLockDownRegister(void* param)
5050*53ee8cc1Swenshuai.xi {
5051*53ee8cc1Swenshuai.xi #if 1
5052*53ee8cc1Swenshuai.xi MS_PHY u32StAddr_main;
5053*53ee8cc1Swenshuai.xi MS_PHY u32StAddr_sub;
5054*53ee8cc1Swenshuai.xi MS_U32 u32NonPMBankSize = 0;
5055*53ee8cc1Swenshuai.xi VPU_EX_LOCK_DOWN_REGISTER* register_lockdown;
5056*53ee8cc1Swenshuai.xi
5057*53ee8cc1Swenshuai.xi if(param == NULL)
5058*53ee8cc1Swenshuai.xi {
5059*53ee8cc1Swenshuai.xi return FALSE;
5060*53ee8cc1Swenshuai.xi }
5061*53ee8cc1Swenshuai.xi
5062*53ee8cc1Swenshuai.xi register_lockdown = (VPU_EX_LOCK_DOWN_REGISTER*)param;
5063*53ee8cc1Swenshuai.xi
5064*53ee8cc1Swenshuai.xi MDrv_MMIO_GetBASE(&u32HVDRegOSBase, &u32NonPMBankSize, MS_MODULE_HW);
5065*53ee8cc1Swenshuai.xi
5066*53ee8cc1Swenshuai.xi // ES buffer
5067*53ee8cc1Swenshuai.xi u32StAddr_main = register_lockdown->Bitstream_Addr_Main;
5068*53ee8cc1Swenshuai.xi u32StAddr_sub = register_lockdown->Bitstream_Addr_Sub;
5069*53ee8cc1Swenshuai.xi
5070*53ee8cc1Swenshuai.xi
5071*53ee8cc1Swenshuai.xi MS_PHY u32StartOffset;
5072*53ee8cc1Swenshuai.xi MS_U8 u8MiuSel;
5073*53ee8cc1Swenshuai.xi
5074*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8MiuSel, u32StartOffset, u32StAddr_main);
5075*53ee8cc1Swenshuai.xi u32StAddr_main = u32StartOffset;
5076*53ee8cc1Swenshuai.xi
5077*53ee8cc1Swenshuai.xi _phy_to_miu_offset(u8MiuSel, u32StartOffset, u32StAddr_sub);
5078*53ee8cc1Swenshuai.xi u32StAddr_sub = u32StartOffset;
5079*53ee8cc1Swenshuai.xi
5080*53ee8cc1Swenshuai.xi //Lock down register
5081*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(REG_HVD_BASE), HVD_LWORD(u32StAddr_main >> 3));
5082*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(REG_HVD_BASE), HVD_HWORD(u32StAddr_main >> 3));
5083*53ee8cc1Swenshuai.xi
5084*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2, HVD_LWORD(u32StAddr_sub >> 3));
5085*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2, HVD_HWORD(u32StAddr_sub >> 3));
5086*53ee8cc1Swenshuai.xi //~
5087*53ee8cc1Swenshuai.xi
5088*53ee8cc1Swenshuai.xi // Lock Down
5089*53ee8cc1Swenshuai.xi //_HVD_Write2Byte(HVD_REG_HI_DUMMY_0, (_HVD_Read2Byte(HVD_REG_HI_DUMMY_0) | (HVD_REG_LOCK_REG_ESB_ST_ADR_L_H|HVD_REG_LOCK_REG_ESB_ST_ADR_L_H_BS2)));
5090*53ee8cc1Swenshuai.xi //~
5091*53ee8cc1Swenshuai.xi #endif
5092*53ee8cc1Swenshuai.xi return TRUE;
5093*53ee8cc1Swenshuai.xi }
5094*53ee8cc1Swenshuai.xi
5095*53ee8cc1Swenshuai.xi #endif
5096