xref: /utopia/UTPA2-700.0.x/modules/vdec_v3/hal/M7621/hvd_v3/regHVD_EX.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1 //<MStar Software>
2 //******************************************************************************
3 // MStar Software
4 // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5 // All software, firmware and related documentation herein ("MStar Software") are
6 // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7 // law, including, but not limited to, copyright law and international treaties.
8 // Any use, modification, reproduction, retransmission, or republication of all
9 // or part of MStar Software is expressly prohibited, unless prior written
10 // permission has been granted by MStar.
11 //
12 // By accessing, browsing and/or using MStar Software, you acknowledge that you
13 // have read, understood, and agree, to be bound by below terms ("Terms") and to
14 // comply with all applicable laws and regulations:
15 //
16 // 1. MStar shall retain any and all right, ownership and interest to MStar
17 //    Software and any modification/derivatives thereof.
18 //    No right, ownership, or interest to MStar Software and any
19 //    modification/derivatives thereof is transferred to you under Terms.
20 //
21 // 2. You understand that MStar Software might include, incorporate or be
22 //    supplied together with third party`s software and the use of MStar
23 //    Software may require additional licenses from third parties.
24 //    Therefore, you hereby agree it is your sole responsibility to separately
25 //    obtain any and all third party right and license necessary for your use of
26 //    such third party`s software.
27 //
28 // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29 //    MStar`s confidential information and you agree to keep MStar`s
30 //    confidential information in strictest confidence and not disclose to any
31 //    third party.
32 //
33 // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34 //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35 //    without limitation, any warranties of merchantability, non-infringement of
36 //    intellectual property rights, fitness for a particular purpose, error free
37 //    and in conformity with any international standard.  You agree to waive any
38 //    claim against MStar for any loss, damage, cost or expense that you may
39 //    incur related to your use of MStar Software.
40 //    In no event shall MStar be liable for any direct, indirect, incidental or
41 //    consequential damages, including without limitation, lost of profit or
42 //    revenues, lost or damage of data, and unauthorized system use.
43 //    You agree that this Section 4 shall still apply without being affected
44 //    even if MStar Software has been modified by MStar in accordance with your
45 //    request or instruction for your use, except otherwise agreed by both
46 //    parties in writing.
47 //
48 // 5. If requested, MStar may from time to time provide technical supports or
49 //    services in relation with MStar Software to you for your use of
50 //    MStar Software in conjunction with your or your customer`s product
51 //    ("Services").
52 //    You understand and agree that, except otherwise agreed by both parties in
53 //    writing, Services are provided on an "AS IS" basis and the warranty
54 //    disclaimer set forth in Section 4 above shall apply.
55 //
56 // 6. Nothing contained herein shall be construed as by implication, estoppels
57 //    or otherwise:
58 //    (a) conferring any license or right to use MStar name, trademark, service
59 //        mark, symbol or any other identification;
60 //    (b) obligating MStar or any of its affiliates to furnish any person,
61 //        including without limitation, you and your customers, any assistance
62 //        of any kind whatsoever, or any information; or
63 //    (c) conferring any license or right under any intellectual property right.
64 //
65 // 7. These terms shall be governed by and construed in accordance with the laws
66 //    of Taiwan, R.O.C., excluding its conflict of law rules.
67 //    Any and all dispute arising out hereof or related hereto shall be finally
68 //    settled by arbitration referred to the Chinese Arbitration Association,
69 //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70 //    Rules of the Association by three (3) arbitrators appointed in accordance
71 //    with the said Rules.
72 //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73 //    be English.
74 //    The arbitration award shall be final and binding to both parties.
75 //
76 //******************************************************************************
77 //<MStar Software>
78 ////////////////////////////////////////////////////////////////////////////////
79 //
80 // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81 // All rights reserved.
82 //
83 // Unless otherwise stipulated in writing, any and all information contained
84 // herein regardless in any format shall remain the sole proprietary of
85 // MStar Semiconductor Inc. and be kept in strict confidence
86 // ("MStar Confidential Information") by the recipient.
87 // Any unauthorized act including without limitation unauthorized disclosure,
88 // copying, use, reproduction, sale, distribution, modification, disassembling,
89 // reverse engineering and compiling of the contents of MStar Confidential
90 // Information is unlawful and strictly prohibited. MStar hereby reserves the
91 // rights to any and all damages, losses, costs and expenses resulting therefrom.
92 //
93 ////////////////////////////////////////////////////////////////////////////////
94 
95 ///////////////////////////////////////////////////////////////////////////////////////////////////
96 ///
97 /// file    regHVD.h
98 /// @brief  HVD Module Register Definition
99 /// @author MStar Semiconductor Inc.
100 ///////////////////////////////////////////////////////////////////////////////////////////////////
101 
102 #ifndef _REG_HVD_H_
103 #define _REG_HVD_H_
104 
105 
106 //-------------------------------------------------------------------------------------------------
107 //  Hardware Capability
108 //-------------------------------------------------------------------------------------------------
109 
110 
111 //-------------------------------------------------------------------------------------------------
112 //  Macro and Define
113 //-------------------------------------------------------------------------------------------------
114 
115 //*****************************************************************************
116 // RIU macro
117 #define HVD_MACRO_START     do {
118 #define HVD_MACRO_END       } while (0)
119 #define HVD_RIU_BASE        (u32HVDRegOSBase)
120 
121 #define HVD_HIGHBYTE(u16)               ((MS_U8)((u16) >> 8))
122 #define HVD_LOWBYTE(u16)                ((MS_U8)(u16))
123 #define HVD_RIU_READ_BYTE(addr)   ( READ_BYTE( HVD_RIU_BASE + (addr) ) )
124 #define HVD_RIU_READ_WORD(addr)   ( READ_WORD( HVD_RIU_BASE + (addr) ) )
125 #define HVD_RIU_WRITE_BYTE(addr, val)      { WRITE_BYTE( HVD_RIU_BASE+(addr), val); }
126 #define HVD_RIU_WRITE_WORD(addr, val)      { WRITE_WORD( HVD_RIU_BASE+(addr), val); }
127 
128 
129 #define _HVD_ReadByte( u32Reg )   HVD_RIU_READ_BYTE(((u32Reg) << 1) - ((u32Reg) & 1))
130 
131 #define _HVD_Read2Byte( u32Reg )    (HVD_RIU_READ_WORD((u32Reg)<<1))
132 
133 #define _HVD_Read4Byte( u32Reg )   ( (MS_U32)HVD_RIU_READ_WORD((u32Reg)<<1) | ((MS_U32)HVD_RIU_READ_WORD(((u32Reg)+2)<<1)<<16 )  )
134 
135 #define _HVD_ReadRegBit( u32Reg, u8Mask )   (HVD_RIU_READ_BYTE(((u32Reg)<<1) - ((u32Reg) & 1)) & (u8Mask))
136 
137 #define _HVD_ReadWordBit( u32Reg, u16Mask )   (_HVD_Read2Byte( u32Reg ) & (u16Mask))
138 
139 #define _HVD_WriteRegBit( u32Reg, bEnable, u8Mask )                                     \
140     HVD_MACRO_START                                                                     \
141     HVD_RIU_WRITE_BYTE( (((u32Reg) <<1) - ((u32Reg) & 1)) , (bEnable) ? (HVD_RIU_READ_BYTE(  (((u32Reg) <<1) - ((u32Reg) & 1))  ) |  (u8Mask)) :                           \
142                                 (HVD_RIU_READ_BYTE( (((u32Reg) <<1) - ((u32Reg) & 1)) ) & ~(u8Mask)));                            \
143     HVD_MACRO_END
144 
145 #define _HVD_WriteByte( u32Reg, u8Val )                                                 \
146     HVD_MACRO_START                                                                     \
147     HVD_RIU_WRITE_BYTE(((u32Reg) << 1) - ((u32Reg) & 1), u8Val);   \
148     HVD_MACRO_END
149 
150 #define _HVD_Write2Byte( u32Reg, u16Val )                                               \
151     HVD_MACRO_START                                                                     \
152     if ( ((u32Reg) & 0x01) )                                                        \
153     {                                                                               \
154         HVD_RIU_WRITE_BYTE(((u32Reg) << 1) - 1, (MS_U8)((u16Val)));                                  \
155         HVD_RIU_WRITE_BYTE(((u32Reg) + 1) << 1, (MS_U8)((u16Val) >> 8));                             \
156     }                                                                               \
157     else                                                                            \
158     {                                                                               \
159         HVD_RIU_WRITE_WORD( ((u32Reg)<<1) ,  u16Val);                                                       \
160     }                                                                               \
161     HVD_MACRO_END
162 
163 #define _HVD_Write3Byte( u32Reg, u32Val )   \
164     if ((u32Reg) & 0x01)                                                                \
165     {                                                                                               \
166         HVD_RIU_WRITE_BYTE((u32Reg << 1) - 1, u32Val);                                    \
167         HVD_RIU_WRITE_WORD( (u32Reg + 1)<<1 , ((u32Val) >> 8));                                      \
168     }                                                                                           \
169     else                                                                                        \
170     {                                                                                               \
171         HVD_RIU_WRITE_WORD( (u32Reg) << 1,  u32Val);                                                         \
172         HVD_RIU_WRITE_BYTE( (u32Reg + 2) << 1 ,  ((u32Val) >> 16));                             \
173     }
174 
175 #define _HVD_Write4Byte( u32Reg, u32Val )                                               \
176     HVD_MACRO_START                                                                     \
177     if ((u32Reg) & 0x01)                                                      \
178     {                                                                                               \
179         HVD_RIU_WRITE_BYTE( ((u32Reg) << 1) - 1 ,  u32Val);                                         \
180         HVD_RIU_WRITE_WORD( ((u32Reg) + 1)<<1 , ( (u32Val) >> 8));                                      \
181         HVD_RIU_WRITE_BYTE( (((u32Reg) + 3) << 1) ,  ((u32Val) >> 24));                           \
182     }                                                                                               \
183     else                                                                                                \
184     {                                                                                                   \
185         HVD_RIU_WRITE_WORD( (u32Reg) <<1 ,  u32Val);                                                             \
186         HVD_RIU_WRITE_WORD(  ((u32Reg) + 2)<<1 ,  ((u32Val) >> 16));                                             \
187     }                                                                     \
188     HVD_MACRO_END
189 
190 #define _HVD_WriteByteMask( u32Reg, u8Val, u8Msk )                                      \
191     HVD_MACRO_START                                                                     \
192     HVD_RIU_WRITE_BYTE( (((u32Reg) <<1) - ((u32Reg) & 1)), (HVD_RIU_READ_BYTE((((u32Reg) <<1) - ((u32Reg) & 1))) & ~(u8Msk)) | ((u8Val) & (u8Msk)));                   \
193     HVD_MACRO_END
194 
195 #define _HVD_WriteWordMask( u32Reg, u16Val , u16Msk)                                               \
196     HVD_MACRO_START                                                                     \
197     if ( ((u32Reg) & 0x01) )                                                        \
198     {                                                                                           \
199         _HVD_WriteByteMask( ((u32Reg)+1) , (((u16Val) & 0xff00)>>8) , (((u16Msk)&0xff00)>>8) );                                                                          \
200         _HVD_WriteByteMask( (u32Reg) , ((u16Val) & 0x00ff) , ((u16Msk)&0x00ff) );                                                                          \
201     }                                                                               \
202     else                                                                            \
203     {                                                                               \
204         HVD_RIU_WRITE_WORD( ((u32Reg)<<1) ,  (((u16Val) & (u16Msk))  | (_HVD_Read2Byte( u32Reg  ) & (~( u16Msk ))))  );                                                       \
205     }                                                                               \
206     HVD_MACRO_END
207 
208 //------------------------------------------------------------------------------
209 // MVD Reg
210 //------------------------------------------------------------------------------
211 #define REG_MVD_BASE                    (0x1100)
212 
213 #define MVD_REG_STAT_CTRL               (REG_MVD_BASE)
214     #define MVD_REG_CTRL_RST            BIT(0)
215     #define MVD_REG_CTRL_INIT           BIT(2)
216     #define MVD_REG_DISCONNECT_MIU      BIT(6)
217 
218 #if 1//Note: this setting should be set according client table of each chip
219 #define MIU0_REG_BASE                           0x1200
220 #define MIU1_REG_BASE                           0x0600
221 
222 #define MIU_CLIENT_SELECT_GP2          (MIU0_REG_BASE + (0x007A<<1))
223     #define MIU_CLIENT_SELECT_GP2_MVD   BIT(4)
224 #endif
225 
226 
227 
228 //------------------------------------------------------------------------------
229 // HVD Reg
230 //------------------------------------------------------------------------------
231 #define REG_HVD_BASE                            (0x1B00)
232 #define REG_EVD_BASE                            (0x60B00)
233 #define REG_G2VP9_BASE                          (0x60E00)
234 
235 #define HVD_REG_REV_ID                          (REG_HVD_BASE + ((0x0000) << 1))
236 #define HVD_REG_RESET                           (REG_HVD_BASE + ((0x0001) << 1))
237     #define HVD_REG_RESET_SWRST                 BIT(0)
238     #define HVD_REG_RESET_IDB_MIU_256           BIT(1)
239     #define HVD_REG_RESET_SWRST_FIN             BIT(2)
240     #define HVD_REG_RESET_STOP_BBU              BIT(3)
241     #define HVD_REG_RESET_MIU_RDY               BIT(4)
242     #define HVD_REG_RESET_MIU1_128              BIT(5)
243     #define HVD_REG_RESET_MIU1_256              BIT(6)
244     #define HVD_REG_MC_MIU_256                  BIT(7)
245     #define HVD_REG_RESET_HK_AVS_MODE           BIT(8)
246     #define HVD_REG_RESET_HK_RM_MODE            BIT(9)
247     #define HVD_REG_RESET_HK_RV9_DEC_MODE       BIT(10)
248     #define HVD_REG_RESET_MIU_128               BIT(11)
249     #define HVD_REG_RESET_CPUIF_SEL             BIT(12)
250     #define HVD_REG_RESET_ALL_SRAM_SD_EN        BIT(13)
251     #define HVD_REG_RESET_MIU_256               BIT(14)
252     #define HVD_REG_RESET_BOND_HD               BIT(15)
253 
254 #define HVD_REG_ESB_ST_ADDR_L(reg_base)                   (reg_base + ((0x0002) << 1))
255 #define HVD_REG_ESB_ST_ADDR_H(reg_base)                   (reg_base + ((0x0003) << 1))
256 
257 #define HVD_REG_ESB_LENGTH_L(reg_base)                    (reg_base + ((0x0004) << 1))
258 #define HVD_REG_ESB_LENGTH_H(reg_base)                    (reg_base + ((0x0005) << 1))
259 
260 #define HVD_REG_ESB_RPTR(reg_base)                        (reg_base + ((0x0006) << 1))
261     #define HVD_REG_ESB_RPTR_POLL               BIT(0)
262 
263 #define HVD_REG_ESB_RPTR_H(reg_base)                      (reg_base + ((0x0007) << 1))
264 
265 #define HVD_REG_MIF_BBU(reg_base)                         (reg_base + ((0x0008) << 1))
266     #define HVD_REG_MIF_OFFSET_L_BITS           7
267     #define HVD_REG_MIF_OFFSET_H                BIT(12)
268     #define HVD_REG_BBU_TSP_INPUT               BIT(8)
269     #define HVD_REG_BBU_PASER_MASK              (BIT(10) | BIT(9))
270     #define HVD_REG_BBU_PASER_DISABLE           0
271     #define HVD_REG_BBU_PASER_ENABLE_ALL        BIT(9)
272     #define HVD_REG_BBU_PASER_ENABLE_03         (BIT(9) | BIT(10))
273     #define HVD_REG_BBU_AUTO_NAL_TAB            BIT(11)
274 
275 #define HVD_REG_NAL_TBL_ST_ADDR_L(reg_base)               (reg_base + ((0x0009) << 1))
276 #define HVD_REG_NAL_TBL_ST_ADDR_H(reg_base)               (reg_base + ((0x000A) << 1))
277 
278 #define HVD_REG_HI_MBOX0_L(reg_base)                      (reg_base + ((0x000B) << 1))
279 #define HVD_REG_HI_MBOX0_H(reg_base)                      (reg_base + ((0x000C) << 1))
280 #define HVD_REG_HI_MBOX1_L(reg_base)                      (reg_base + ((0x000D) << 1))
281 #define HVD_REG_HI_MBOX1_H(reg_base)                      (reg_base + ((0x000E) << 1))
282 #define HVD_REG_HI_MBOX_SET(reg_base)                     (reg_base + ((0x000F) << 1))
283     #define HVD_REG_HI_MBOX0_SET                BIT(0)
284     #define HVD_REG_HI_MBOX1_SET                BIT(8)
285 
286 #define HVD_REG_RISC_MBOX_CLR(reg_base)                   (reg_base + ((0x0010) << 1))
287     #define HVD_REG_RISC_MBOX0_CLR              BIT(0)
288     #define HVD_REG_RISC_MBOX1_CLR              BIT(1)
289     #define HVD_REG_RISC_ISR_CLR                BIT(2)
290     #define HVD_REG_NAL_WPTR_SYNC               BIT(3)
291     #define HVD_REG_RISC_ISR_MSK                BIT(6)
292     #define HVD_REG_RISC_ISR_FORCE              BIT(10)
293 
294 #define HVD_REG_RISC_MBOX_RDY(reg_base)                   (reg_base + ((0x0011) << 1))
295     #define HVD_REG_RISC_MBOX0_RDY              BIT(0)
296     #define HVD_REG_RISC_MBOX1_RDY              BIT(4)
297     #define HVD_REG_RISC_ISR_VALID              BIT(8)
298 
299 #define HVD_REG_HI_MBOX_RDY(reg_base)                     (reg_base + ((0x0012) << 1))
300     #define HVD_REG_HI_MBOX0_RDY                BIT(0)
301     #define HVD_REG_HI_MBOX1_RDY                BIT(8)
302 
303 #define HVD_REG_RISC_MBOX0_L(reg_base)                    (reg_base + ((0x0013) << 1))
304 #define HVD_REG_RISC_MBOX0_H(reg_base)                    (reg_base + ((0x0014) << 1))
305 #define HVD_REG_RISC_MBOX1_L(reg_base)                    (reg_base + ((0x0015) << 1))
306 #define HVD_REG_RISC_MBOX1_H(reg_base)                    (reg_base + ((0x0016) << 1))
307 
308 #define HVD_REG_POLL_NAL_RPTR(reg_base)                   (reg_base + ((0x0017) << 1))
309     #define HVD_REG_POLL_NAL_RPTR_BIT           BIT(0)
310 #define HVD_REG_NAL_RPTR_HI(reg_base)                     (reg_base + ((0x0018) << 1))
311 #define HVD_REG_NAL_WPTR_HI(reg_base)                     (reg_base + ((0x0019) << 1))
312 #define HVD_REG_NAL_TAB_LEN(reg_base)                     (reg_base + ((0x0020) << 1))
313 
314 #define HVD_REG_DEBUG_DAT_L                     (REG_HVD_BASE + ((0x0023) << 1))
315 #define HVD_REG_DEBUG_DAT_H                     (REG_HVD_BASE + ((0x0024) << 1))
316 #define HVD_REG_DEBUG_SEL                       (REG_HVD_BASE + ((0x0025) << 1))
317 
318 /* Second bitstream registers definition */
319 #define HVD_REG_MODE_BS2                        (REG_HVD_BASE + ((0x0030) << 1))
320     #define HVD_REG_MODE_HK_AVS_MODE_BS2        BIT(8)
321     #define HVD_REG_MODE_HK_RM_MODE_BS2         BIT(9)
322     #define HVD_REG_MODE_HK_RV9_DEC_MODE_BS2    BIT(10)
323 
324 #define HVD_REG_ESB_ST_ADDR_L_BS2(reg_base)               (reg_base + ((0x0032) << 1))
325 #define HVD_REG_ESB_ST_ADDR_H_BS2(reg_base)               (reg_base + ((0x0033) << 1))
326 
327 #define HVD_REG_ESB_LENGTH_L_BS2(reg_base)                (reg_base + ((0x0034) << 1))
328 #define HVD_REG_ESB_LENGTH_H_BS2(reg_base)                (reg_base + ((0x0035) << 1))
329 
330 #define HVD_REG_ESB_RPTR_L_BS2(reg_base)                  (reg_base + ((0x0036) << 1))
331 #define HVD_REG_ESB_RPTR_H_BS2(reg_base)                  (reg_base + ((0x0037) << 1))
332 
333 #define HVD_REG_MIF_BBU_BS2(reg_base)                     (reg_base + ((0x0038) << 1))
334     #define HVD_REG_MIF_OFFSET_L_BITS_BS2       7
335     #define HVD_REG_MIF_OFFSET_H_BS2            BIT(12)
336     #define HVD_REG_BBU_TSP_INPUT_BS2           BIT(8)
337     #define HVD_REG_BBU_PASER_MASK_BS2          (BIT(10) | BIT(9))
338     #define HVD_REG_BBU_PASER_DISABLE_BS2       0
339     #define HVD_REG_BBU_PASER_ENABLE_ALL_BS2    BIT(9)
340     #define HVD_REG_BBU_PASER_ENABLE_03_BS2     (BIT(9) | BIT(10))
341     #define HVD_REG_BBU_AUTO_NAL_TAB_BS2        BIT(11)
342 
343 #define HVD_REG_NAL_TBL_ST_ADDR_L_BS2(reg_base)           (reg_base + ((0x0039) << 1))
344 #define HVD_REG_NAL_TBL_ST_ADDR_H_BS2(reg_base)           (reg_base + ((0x003A) << 1))
345 
346 #define HVD_REG_NAL_RPTR_HI_BS2(reg_base)                 (reg_base + ((0x003B) << 1))
347 #define HVD_REG_NAL_WPTR_HI_BS2(reg_base)                 (reg_base + ((0x003C) << 1))
348 #define HVD_REG_NAL_TAB_LEN_BS2(reg_base)                 (reg_base + ((0x003D) << 1))
349 
350 #define HVD_REG_ESB_WPTR_L_BS2                 (REG_HVD_BASE + ((0x003E) << 1))
351 #define HVD_REG_ESB_WPTR_H_BS2                 (REG_HVD_BASE + ((0x003F) << 1))
352 
353 /* VP8 Registers */
354 #define HVD_REG_HK_VP8                          (REG_HVD_BASE + ((0x0040) << 1))
355     #define HVD_REG_HK_VP8_DEC_MODE             BIT(0)
356     #define HVD_REG_HK_PLAYER_FM                BIT(1)
357 
358 #define HVD_REG_ESB_ST_ADR_L_BS34               (REG_HVD_BASE + ((0x0042) << 1))
359 #define HVD_REG_ESB_ST_ADR_H_BS34               (REG_HVD_BASE + ((0x0043) << 1))
360 #define HVD_REG_ESB_LENGTH_L_BS34               (REG_HVD_BASE + ((0x0044) << 1))
361 #define HVD_REG_ESB_LENGTH_H_BS34               (REG_HVD_BASE + ((0x0045) << 1))
362 
363 #define HVD_REG_MIF_BS34                        (REG_HVD_BASE + ((0x0048) << 1))
364     #define HVD_REG_BS34_MIF_OFFSET_L_BITS       7
365     #define HVD_REG_BS34_MIF_OFFSET_H            BIT(12)
366     #define HVD_REG_BS34_TSP_INPUT               BIT(8)
367     #define HVD_REG_BS34_PASER_MASK              (BIT(10) | BIT(9))
368     #define HVD_REG_BS34_PASER_DISABLE           0
369     #define HVD_REG_BS34_PASER_ENABLE_ALL        BIT(9)
370     #define HVD_REG_BS34_PASER_ENABLE_03         (BIT(9) | BIT(10))
371     #define HVD_REG_BS34_AUTO_NAL_TAB            BIT(11)
372     #define HVD_REG_BS34_NAL_BUF_SKIP            BIT(13)
373     #define HVD_REG_BS34_NAL_BUF_SKIP_RDY        BIT(14)
374 
375 #define HVD_REG_NAL_TAB_ST_L_BS3                 (REG_HVD_BASE + ((0x0049) << 1))
376 #define HVD_REG_NAL_TAB_ST_H_BS3                 (REG_HVD_BASE + ((0x004A) << 1))
377 #define HVD_REG_NAL_RPTR_HI_BS3                  (REG_HVD_BASE + ((0x004B) << 1))
378 #define HVD_REG_NAL_WPTR_HI_BS3                  (REG_HVD_BASE + ((0x004C) << 1))
379 #define HVD_REG_NAL_TAB_LEN_BS3                  (REG_HVD_BASE + ((0x004D) << 1))
380 #define HVD_REG_NAL_TAB_ST_L_BS4                 (REG_HVD_BASE + ((0x0059) << 1))
381 #define HVD_REG_NAL_TAB_ST_H_BS4                 (REG_HVD_BASE + ((0x005A) << 1))
382 #define HVD_REG_NAL_RPTR_HI_BS4                  (REG_HVD_BASE + ((0x005B) << 1))
383 #define HVD_REG_NAL_WPTR_HI_BS4                  (REG_HVD_BASE + ((0x005C) << 1))
384 #define HVD_REG_NAL_TAB_LEN_BS4                  (REG_HVD_BASE + ((0x005D) << 1))
385 
386 //------------------------------------------------------------------------------
387 // EVD Reg
388 //------------------------------------------------------------------------------
389 #define REG_EVDPLL_BASE                         (0x10B00)
390 #define REG_EVDPLL_PD                           (REG_EVDPLL_BASE + ((0x0041) << 1))
391     #define REG_EVDPLL_PD_DIS                   BIT(8)
392 
393 #define REG_EVDPLL_LOOP_DIV_SECOND                (REG_EVDPLL_BASE+(0x0043<<1))
394     #define REG_EVDPLL_LOOP_DIV_SECOND_MASK       BMASK(7:0)
395     #define REG_EVDPLL_LOOP_DIV_SECOND_456MHZ     BITS(7:0, 19)
396 
397 #define EVD_REG_RESET                           (REG_EVD_BASE + ((0x0001) << 1))
398     #define EVD_REG_RESET_SWRST                 BIT(0)
399     #define EVD_REG_RESET_SWRST_FIN             BIT(2)
400     #define EVD_REG_RESET_STOP_BBU              BIT(3)
401     #define EVD_REG_RESET_MIU_RDY               BIT(4)
402     #define EVD_REG_RESET_MIU1_128              BIT(5)
403     #define EVD_REG_RESET_MIU1_256              BIT(6)
404     #define EVD_REG_RESET_USE_HVD_MIU_EN        BIT(7)
405     #define EVD_REG_RESET_HK_HEVC_MODE          BIT(8)
406     #define EVD_REG_RESET_HK_TSP2EVD_EN         BIT(9)
407     #define EVD_REG_RESET_MIU0_256              BIT(10)
408     #define EVD_REG_RESET_MIU0_128              BIT(11)
409     #define EVD_REG_RESET_CPUIF_SEL             BIT(12)
410     #define EVD_REG_RESET_ALL_SRAM_SD_EN        BIT(13)
411     #define EVD_REG_RESET_BOND_UHD              BIT(14)
412     #define EVD_REG_RESET_BOND_HD               BIT(15)
413 
414 #define REG_CLK_EVD                             (REG_EVD_BASE + ((0x002d) << 1))
415     #define REG_CLK_EVD_SW_OV_EN                BIT(0)
416     #define REG_CLK_EVD_SW_UPD                  BIT(1)
417     #define REG_CLK_EVD_PPU_SW_OV_EN            BIT(2)
418     #define REG_CLK_EVD_PPU_SW_UPD              BIT(3)
419     #define REG_CLK_EVD_SW_DIV_MASK             BMASK(8:4)
420     #define REG_CLK_EVD_SW_DIV_10               BITS(8:4, 10)
421     #define REG_CLK_EVD_SW_DIV_30               BITS(8:4, 30)
422     #define REG_CLK_EVD_PPU_SW_DIV_MASK         BMASK(13:9)
423     #define REG_CLK_EVD_PPU_SW_DIV_10           BITS(13:9, 10)
424     #define REG_CLK_EVD_PPU_SW_DIV_30           BITS(13:9, 30)
425 
426 #define EVD_BBU_MIU_SETTING                    (REG_EVD_BASE + ((0x00040) << 1))
427     #define REG_BBU_MIU_128                    BIT(0)
428     #define REG_BBU_MIU_256                    BIT(1)
429 
430 //------------------------------------------------------------------------------
431 // G2 VP9 Reg
432 //------------------------------------------------------------------------------
433 #define VP9_REG_RESET                           (REG_G2VP9_BASE + ((0x0001) << 1))
434     #define VP9_REG_RESET_SWRST                 BIT(0)
435     #define VP9_REG_RESET_SWRST_FIN             BIT(2)
436     #define VP9_REG_RESET_MIU_RDY               BIT(4)
437     #define VP9_REG_RESET_ALL_SRAM_SD_EN        BIT(13)
438     #define VP9_REG_RESET_APB_SEL               BIT(15)
439 
440 #define EVD_REG_VP9_MODE                        (REG_EVD_BASE + ((0x001b) << 1))
441     #define EVD_REG_SET_VP9_MODE                BIT(0)
442 
443 
444 //------------------------------------------------------------------------------
445 // ChipTop Reg
446 //------------------------------------------------------------------------------
447 
448 #define CHIPTOP_REG_BASE               (0x1E00 )
449 #define CLKGEN0_REG_BASE               (0x0B00 )
450 
451 #define REG_TOP_PSRAM0_1_MIUMUX            (CHIPTOP_REG_BASE+(0x002D<<1))   //TODO
452     #define TOP_CKG_PSRAM0_MASK                 BMASK(1:0)
453     #define TOP_CKG_PSRAM0_DIS                  BIT(0)
454     #define TOP_CKG_PSRAM0_INV                  BIT(1)
455     #define TOP_CKG_PSRAM1_MASK                 BMASK(3:2)
456     #define TOP_CKG_PSRAM1_DIS                  BIT(0)
457     #define TOP_CKG_PSRAM1_INV                  BIT(1)
458     #define TOP_MIU_MUX_G07_MASK                BMASK(7:6)
459 	#define TOP_MIU_MUX_G07_OD_LSB_R            BITS(7:6,0)
460 	#define TOP_MIU_MUX_G07_GOP2_R              BITS(7:6,1)
461     #define TOP_MIU_MUX_G08_MASK                BMASK(9:8)
462 	#define TOP_MIU_MUX_G08_OD_LSB_W            BITS(9:8,0)
463 	#define TOP_MIU_MUX_G08_VE_W                BITS(9:8,1)
464     #define TOP_MIU_MUX_G15_MASK                BMASK(11:10)
465 	#define TOP_MIU_MUX_G15_GOP2_R              BITS(11:10,0)
466 	#define TOP_MIU_MUX_G15_OD_LSB_R            BITS(11:10,1)
467     #define TOP_MIU_MUX_G1A_MASK                BMASK(13:12)
468 	#define TOP_MIU_MUX_G1A_VE_W                BITS(13:12,0)
469 	#define TOP_MIU_MUX_G1A_OD_LSB_W            BITS(13:12,1)
470     #define TOP_MIU_MUX_G26_MASK                BMASK(15:14)
471 	#define TOP_MIU_MUX_G26_RVD_RW              BITS(15:14,0)
472 	#define TOP_MIU_MUX_G26_SVD_INTP_R          BITS(15:14,1)
473 	#define TOP_MIU_MUX_G26_MVD_R               BITS(15:14,2)
474 
475 #define REG_TOP_VPU             (CLKGEN0_REG_BASE+(0x0030<<1))
476     #define TOP_CKG_VPU_MASK                  BMASK(4:0)
477     #define TOP_CKG_VPU_DIS                   BIT(0)
478     #define TOP_CKG_VPU_INV                   BIT(1)
479     #define TOP_CKG_VPU_CLK_MASK              BMASK(4:2)
480     #define TOP_CKG_VPU_240MHZ                BITS(4:2, 0)
481     #define TOP_CKG_VPU_216MHZ                BITS(4:2, 1)
482     #define TOP_CKG_VPU_192MHZ                BITS(4:2, 2)
483     #define TOP_CKG_VPU_12MHZ                 BITS(4:2, 3)
484     #define TOP_CKG_VPU_320MHZ                BITS(4:2, 4)
485     #define TOP_CKG_VPU_288MHZ                BITS(4:2, 5)
486     #define TOP_CKG_VPU_432MHZ                BITS(4:2, 6)
487     #define TOP_CKG_VPU_384MHZ                BITS(4:2, 7)
488 
489 #define REG_TOP_HVD_IDB         (CLKGEN0_REG_BASE+(0x0030<<1))
490     #define TOP_CKG_HVD_IDB_CLK_MASK          BMASK(10:8)
491     #define TOP_CKG_HVD_IDB_432MHZ            BITS(10:8, 0)  // default use this
492     #define TOP_CKG_HVD_IDB_384MHZ            BITS(10:8, 1)
493     #define TOP_CKG_HVD_IDB_345MHZ            BITS(10:8, 2)
494     #define TOP_CKG_HVD_IDB_480MHZ            BITS(10:8, 3)  // for overclocking
495     #define TOP_CKG_HVD_IDB_320MHZ            BITS(10:8, 4)
496     #define TOP_CKG_HVD_IDB_288MHZ            BITS(10:8, 5)
497     #define TOP_CKG_HVD_IDB_240MHZ            BITS(10:8, 6)
498     #define TOP_CKG_HVD_IDB_216MHZ            BITS(10:8, 7)
499 
500 #define REG_TOP_HVD             (CLKGEN0_REG_BASE+(0x0031<<1))
501     #define TOP_CKG_HVD_MASK                  BMASK(4:0)
502     #define TOP_CKG_HVD_DIS                   BIT(0)
503     #define TOP_CKG_HVD_INV                   BIT(1)
504     #define TOP_CKG_HVD_CLK_MASK              BMASK(4:2)
505     #define TOP_CKG_HVD_384MHZ                BITS(4:2, 0)  // default use this
506     #define TOP_CKG_HVD_345MHZ                BITS(4:2, 1)
507     #define TOP_CKG_HVD_320MHZ                BITS(4:2, 2)
508     #define TOP_CKG_HVD_288MHZ                BITS(4:2, 3)
509     #define TOP_CKG_HVD_240MHZ                BITS(4:2, 4)
510     #define TOP_CKG_HVD_216MHZ                BITS(4:2, 5)
511     #define TOP_CKG_HVD_172MHZ                BITS(4:2, 6)
512     #define TOP_CKG_HVD_432MHZ                BITS(4:2, 7)  // for overclocking
513 
514 #define REG_TOP_VP8             (CLKGEN0_REG_BASE+(0x0031<<1))
515     #define TOP_CKG_VP8_MASK                  BMASK(11:8)
516     #define TOP_CKG_VP8_DIS                   BIT(8)
517     #define TOP_CKG_VP8_INV                   BIT(9)
518     #define TOP_CKG_VP8_CLK_MASK              BMASK(11:10)
519     #define TOP_CKG_VP8_288MHZ                BITS(11:10, 0)  // default use this
520     #define TOP_CKG_VP8_240MHZ                BITS(11:10, 1)
521     #define TOP_CKG_VP8_216MHZ                BITS(11:10, 2)
522     #define TOP_CKG_VP8_320MHZ                BITS(11:10, 3)  // for overclocking
523 
524 #define REG_TOP_HVD_AEC         (CLKGEN0_REG_BASE+(0x0034<<1))
525     #define TOP_CKG_HVD_AEC_MASK                  BMASK(4:0)
526     #define TOP_CKG_HVD_AEC_DIS                   BIT(0)
527     #define TOP_CKG_HVD_AEC_INV                   BIT(1)
528     #define TOP_CKG_HVD_AEC_CLK_MASK              BMASK(3:2)
529     #define TOP_CKG_HVD_AEC_288MHZ                BITS(3:2, 0) //default use this
530     #define TOP_CKG_HVD_AEC_240MHZ                BITS(3:2, 1)
531     #define TOP_CKG_HVD_AEC_216MHZ                BITS(3:2, 2)
532     #define TOP_CKG_HVD_AEC_320MHZ                BITS(3:2, 3)
533     #define TOP_CKG_HVD_AEC_CLK_FROM_HVD_AEC_NEW  BIT(4)  //no need to set; hw switch automatically
534 
535 #define REG_TOP_VP9             (CLKGEN0_REG_BASE+(0x0032<<1))
536     #define TOP_CKG_VP9_MASK                  BMASK(8:4)
537     #define TOP_CKG_VP9_DIS                   BIT(4)
538     #define TOP_CKG_VP9_INV                   BIT(5)
539     #define TOP_CKG_VP9_CLK_MASK              BMASK(8:6)
540     #define TOP_CKG_VP9_432MHZ                BITS(8:6,0)
541     #define TOP_CKG_VP9_384MHZ                BITS(8:6,1)
542     #define TOP_CKG_VP9_345MHZ                BITS(8:6,2)
543     #define TOP_CKG_VP9_320MHZ                BITS(8:6,3)
544     #define TOP_CKG_VP9_288MHZ                BITS(8:6,4)
545     #define TOP_CKG_VP9_240MHZ                BITS(8:6,5)
546     #define TOP_CKG_VP9_216MHZ                BITS(8:6,6)
547     #define TOP_CKG_VP9_172MHZ                BITS(8:6,7)
548 
549 #define REG_TOP_MVD             (CLKGEN0_REG_BASE+(0x0039<<1))
550     #define TOP_CKG_MVD_MASK                  BMASK(3:0)
551     #define TOP_CKG_MHVD_DIS                  BIT(0)
552     #define TOP_CKG_MVD_INV                   BIT(1)
553     #define TOP_CKG_MVD_CLK_MASK              BMASK(3:2)
554     #define TOP_CKG_MVD_144MHZ                BITS(3:2, 0)
555     #define TOP_CKG_MVD_123MHZ                BITS(3:2, 1)
556     #define TOP_CKG_MVD_MIU                   BITS(3:2, 2)
557     #define TOP_CKG_MVD_XTAL                  BITS(3:2, 3)
558 
559 #define REG_TOP_MVD2             (CLKGEN0_REG_BASE+(0x0039<<1))
560     #define TOP_CKG_MVD2_MASK                  BMASK(11:8)
561     #define TOP_CKG_MHVD2_DIS                  BIT(8)
562     #define TOP_CKG_MVD2_INV                   BIT(9)
563     #define TOP_CKG_MVD2_CLK_MASK              BMASK(11:10)
564     #define TOP_CKG_MVD2_170MHZ                BITS(11:10, 0)
565     #define TOP_CKG_MVD2_144MHZ                BITS(11:10, 1)
566     #define TOP_CKG_MVD2_160MHZ                BITS(11:10, 1)
567     #define TOP_CKG_MVD2_CLK_MIU_P             BITS(11:10, 1)
568 
569 #define REG_TOP_CKG_EVD_PPU             (CLKGEN0_REG_BASE+(0x0033<<1))
570     #define TOP_CKG_EVD_PPU_MASK                BMASK(13:10)
571     #define TOP_CKG_EVD_PPU_DIS                 BIT(8)
572     #define TOP_CKG_EVD_PPU_INV                 BIT(9)
573     #define TOP_CKG_EVD_PPU_PLL_BUF             BITS(13:10, 0)
574     #define TOP_CKG_EVD_PPU_MIU128PLL           BITS(13:10, 1)
575     #define TOP_CKG_EVD_PPU_MIU256PLL           BITS(13:10, 2)
576     #define TOP_CKG_EVD_PPU_480MHZ              BITS(13:10, 3)
577     #define TOP_CKG_EVD_PPU_384MHZ              BITS(13:10, 4)
578     #define TOP_CKG_EVD_PPU_320MHZ              BITS(13:10, 5)
579     #define TOP_CKG_EVD_PPU_240MHZ              BITS(13:10, 6)
580     #define TOP_CKG_EVD_PPU_192MHZ              BITS(13:10, 7)
581 
582 #define REG_TOP_CKG_EVD             (CLKGEN0_REG_BASE+(0x0034<<1))
583     #define TOP_CKG_EVD_MASK                    BMASK(13:10)
584     #define TOP_CKG_EVD_DIS                     BIT(8)
585     #define TOP_CKG_EVD_INV                     BIT(9)
586     #define TOP_CKG_EVD_PLL_BUF              BITS(13:10, 0)
587     #define TOP_CKG_EVD_MIU128PLL               BITS(13:10, 1)
588     #define TOP_CKG_EVD_MIU256PLL               BITS(13:10, 2)
589     #define TOP_CKG_EVD_480MHZ                  BITS(13:10, 3)
590     #define TOP_CKG_EVD_384MHZ                  BITS(13:10, 4)
591     #define TOP_CKG_EVD_320MHZ                  BITS(13:10, 5)
592     #define TOP_CKG_EVD_240MHZ                  BITS(13:10, 6)
593     #define TOP_CKG_EVD_192MHZ                  BITS(13:10, 7)
594 
595 #define REG_TOP_UART_SEL0             (CHIPTOP_REG_BASE+(0x0053<<1))
596     #define REG_TOP_UART_SEL_0_MASK            BMASK(3:0)
597     #define REG_TOP_UART_SEL_MHEG5             BITS(3:0, 1)
598     #define REG_TOP_UART_SEL_VD_MHEG5          BITS(3:0, 2)
599     #define REG_TOP_UART_SEL_TSP               BITS(3:0, 3)
600     #define REG_TOP_UART_SEL_PIU_0             BITS(3:0, 4)
601     #define REG_TOP_UART_SEL_PIU_1             BITS(3:0, 5)
602     #define REG_TOP_UART_SEL_PIU_FAST          BITS(3:0, 7)
603     #define REG_TOP_UART_SEL_VD_MCU_51_TXD0    BITS(3:0, 10)
604     #define REG_TOP_UART_SEL_VD_MCU_51_TXD1    BITS(3:0, 11)
605 
606 //------------------------------------------------------------------------------
607 // MIU Reg
608 //------------------------------------------------------------------------------
609 #define MIU0_REG_HVD_BASE             	(0x1200)
610 #define MIU0_REG_HVD_BASE2             	(0x61500)
611 
612 #define MIU1_REG_HVD_BASE             	(0x0600)
613 #define MIU1_REG_HVD_BASE2             	(0x62200)
614 
615 
616 #define MIU0_CLIENT_SELECT_GP4          (MIU0_REG_HVD_BASE + (0x007C<<1))
617     #define MIU0_CLIENT_SELECT_GP4_HVD_MIF0   BIT(2)
618     #define MIU0_CLIENT_SELECT_GP4_HVD_MIF1   BIT(3)
619     #define MIU0_CLIENT_SELECT_GP4_HVD_MALI   BIT(4)
620 
621 
622 #define MIU0_REG_RQ0_MASK                 (MIU0_REG_HVD_BASE+(( 0x0023)<<1))
623 #define MIU0_REG_RQ1_MASK                 (MIU0_REG_HVD_BASE+(( 0x0033)<<1))
624 #define MIU0_REG_RQ2_MASK                 (MIU0_REG_HVD_BASE+(( 0x0043)<<1))
625 #define MIU0_REG_RQ3_MASK                 (MIU0_REG_HVD_BASE+(( 0x0053)<<1))
626 #define MIU0_REG_RQ4_MASK                 (MIU0_REG_HVD_BASE2+(( 0x0003)<<1))
627 #define MIU0_REG_RQ5_MASK                 (MIU0_REG_HVD_BASE2+(( 0x0013)<<1))
628 
629 #define MIU1_REG_RQ0_MASK                 (MIU1_REG_HVD_BASE+(( 0x0023)<<1))
630 #define MIU1_REG_RQ1_MASK                 (MIU1_REG_HVD_BASE+(( 0x0033)<<1))
631 #define MIU1_REG_RQ2_MASK                 (MIU1_REG_HVD_BASE+(( 0x0043)<<1))
632 #define MIU1_REG_RQ3_MASK                 (MIU1_REG_HVD_BASE+(( 0x0053)<<1))
633 #define MIU1_REG_RQ4_MASK                 (MIU1_REG_HVD_BASE2+(( 0x0003)<<1))
634 #define MIU1_REG_RQ5_MASK                 (MIU1_REG_HVD_BASE2+(( 0x0013)<<1))
635 
636 
637 #define MIU0_REG_SEL0                 (MIU0_REG_HVD_BASE+(( 0x0078)<<1))
638 #define MIU0_REG_SEL1                 (MIU0_REG_HVD_BASE+(( 0x0079)<<1))
639 #define MIU0_REG_SEL2                 (MIU0_REG_HVD_BASE+(( 0x007A)<<1))
640 #define MIU0_REG_SEL3                 (MIU0_REG_HVD_BASE+(( 0x007B)<<1))
641 #define MIU0_REG_SEL4                 (MIU0_REG_HVD_BASE+(( 0x007C)<<1))
642 #define MIU0_REG_SEL5                 (MIU0_REG_HVD_BASE+(( 0x007D)<<1))
643 
644 
645 
646 //#define MIU1_REG_SEL0                 (MIU1_REG_HVD_BASE+(( 0x0078)<<1))
647 
648 
649 #define MIU_HVD_RW      (BIT(10)|BIT(11))
650 #define MIU_MVD_RW      (BIT(5)|BIT(6))
651 
652 //------------------------------------------------------------------------------
653 // SRAM Reg
654 //------------------------------------------------------------------------------
655 
656 #ifdef CONFIG_MSTAR_SRAMPD
657 #define REG_PATGEN_HI_BASE                      0x71300
658 #define REG_PATGEN_VP9_BASE                     0x71800
659 
660 #define REG_HICODEC_SRAM_SD_EN              (REG_PATGEN_HI_BASE+(( 0x0010)<<1))
661     #define HICODEC_SRAM_HICODEC0               BIT(0)
662     #define HICODEC_SRAM_HICODEC1               BIT(1)
663 
664 #define REG_HICODEC_LITE_SRAM_SD_EN         (REG_PATGEN_VP9_BASE+(( 0x0010)<<1))
665     #define HICODEC_LITE_SRAM_HICODEC0          BIT(0)
666     #define HICODEC_LITE_SRAM_HICODEC1          BIT(1)
667 #endif
668 
669 //-------------------------------------------------------------------------------------------------
670 //  Type and Structure
671 //-------------------------------------------------------------------------------------------------
672 
673 
674 #endif // _REG_HVD_H_
675 
676