1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi // Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi // No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi // modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi // supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi // Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi // Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi // obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi // such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi // MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi // confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi // third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi // kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi // without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi // intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi // and in conformity with any international standard. You agree to waive any
38*53ee8cc1Swenshuai.xi // claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi // incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi // In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi // consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi // revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi // You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi // even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi // request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi // parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi // services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi // MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi // ("Services").
52*53ee8cc1Swenshuai.xi // You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi // writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi // disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi // or otherwise:
58*53ee8cc1Swenshuai.xi // (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi // mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi // (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi // including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi // of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi // (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi // of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi // Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi // settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi // Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi // Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi // with the said Rules.
72*53ee8cc1Swenshuai.xi // The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi // be English.
74*53ee8cc1Swenshuai.xi // The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi
95*53ee8cc1Swenshuai.xi
96*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
97*53ee8cc1Swenshuai.xi // Include Files
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi // Common Definition
100*53ee8cc1Swenshuai.xi #include <string.h>
101*53ee8cc1Swenshuai.xi #include "drvHVD_Common.h"
102*53ee8cc1Swenshuai.xi
103*53ee8cc1Swenshuai.xi // Internal Definition
104*53ee8cc1Swenshuai.xi #include "drvHVD_def.h"
105*53ee8cc1Swenshuai.xi #include "fwHVD_if.h"
106*53ee8cc1Swenshuai.xi #include "halVPU_EX.h"
107*53ee8cc1Swenshuai.xi #include "halHVD_EX.h"
108*53ee8cc1Swenshuai.xi #include "regHVD_EX.h"
109*53ee8cc1Swenshuai.xi
110*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
111*53ee8cc1Swenshuai.xi // Driver Compiler Options
112*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
113*53ee8cc1Swenshuai.xi #if !defined(MSOS_TYPE_NUTTX) || defined(SUPPORT_X_MODEL_FEATURE)
114*53ee8cc1Swenshuai.xi
115*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
116*53ee8cc1Swenshuai.xi // Local Defines
117*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
118*53ee8cc1Swenshuai.xi #define RV_VLC_TABLE_SIZE 0x20000
119*53ee8cc1Swenshuai.xi /* Add for Mobile Platform by Ted Sun */
120*53ee8cc1Swenshuai.xi //#define HVD_DISPQ_PREFETCH_COUNT 2
121*53ee8cc1Swenshuai.xi #define HVD_FW_MEM_OFFSET 0x100000UL // 1M
122*53ee8cc1Swenshuai.xi #define VPU_QMEM_BASE 0x20000000UL
123*53ee8cc1Swenshuai.xi #define HVD_HW_MAX_PIXEL (3840*2160*31000ULL) // 4kx2k@30p
124*53ee8cc1Swenshuai.xi
125*53ee8cc1Swenshuai.xi #if 0
126*53ee8cc1Swenshuai.xi static HVD_AVC_VUI_DISP_INFO g_hvd_VUIINFO;
127*53ee8cc1Swenshuai.xi static MS_U8 g_hvd_nal_fill_pair[2][8] = { {0, 0, 0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0, 0, 0} };
128*53ee8cc1Swenshuai.xi static MS_U32 u32RV_VLCTableAddr = 0; // offset from Frame buffer start address
129*53ee8cc1Swenshuai.xi static MS_U16 _u16DispQPtr = 0;
130*53ee8cc1Swenshuai.xi #endif
131*53ee8cc1Swenshuai.xi
132*53ee8cc1Swenshuai.xi //---------------------------------- Mutex settings -----------------------------------------
133*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MUTEX_PROTECT
134*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexCreate() \
135*53ee8cc1Swenshuai.xi do \
136*53ee8cc1Swenshuai.xi { \
137*53ee8cc1Swenshuai.xi if (s32HVDMutexID < 0) \
138*53ee8cc1Swenshuai.xi { \
139*53ee8cc1Swenshuai.xi s32HVDMutexID = OSAL_HVD_MutexCreate((MS_U8*)(_u8HVD_Mutex)); \
140*53ee8cc1Swenshuai.xi } \
141*53ee8cc1Swenshuai.xi } while (0)
142*53ee8cc1Swenshuai.xi
143*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexDelete() \
144*53ee8cc1Swenshuai.xi do \
145*53ee8cc1Swenshuai.xi { \
146*53ee8cc1Swenshuai.xi if (s32HVDMutexID >= 0) \
147*53ee8cc1Swenshuai.xi { \
148*53ee8cc1Swenshuai.xi OSAL_HVD_MutexDelete(s32HVDMutexID); \
149*53ee8cc1Swenshuai.xi s32HVDMutexID = -1; \
150*53ee8cc1Swenshuai.xi } \
151*53ee8cc1Swenshuai.xi } while (0)
152*53ee8cc1Swenshuai.xi
153*53ee8cc1Swenshuai.xi #define _HAL_HVD_Entry() \
154*53ee8cc1Swenshuai.xi do \
155*53ee8cc1Swenshuai.xi { \
156*53ee8cc1Swenshuai.xi if (s32HVDMutexID >= 0) \
157*53ee8cc1Swenshuai.xi { \
158*53ee8cc1Swenshuai.xi if (!OSAL_HVD_MutexObtain(s32HVDMutexID, OSAL_HVD_MUTEX_TIMEOUT)) \
159*53ee8cc1Swenshuai.xi { \
160*53ee8cc1Swenshuai.xi printf("[HAL HVD][%06d] Mutex taking timeout\n", __LINE__); \
161*53ee8cc1Swenshuai.xi } \
162*53ee8cc1Swenshuai.xi } \
163*53ee8cc1Swenshuai.xi } while (0)
164*53ee8cc1Swenshuai.xi
165*53ee8cc1Swenshuai.xi #define _HAL_HVD_Return(_ret_) \
166*53ee8cc1Swenshuai.xi do \
167*53ee8cc1Swenshuai.xi { \
168*53ee8cc1Swenshuai.xi if (s32HVDMutexID >= 0) \
169*53ee8cc1Swenshuai.xi { \
170*53ee8cc1Swenshuai.xi OSAL_HVD_MutexRelease(s32HVDMutexID); \
171*53ee8cc1Swenshuai.xi } \
172*53ee8cc1Swenshuai.xi return _ret_; \
173*53ee8cc1Swenshuai.xi } while(0)
174*53ee8cc1Swenshuai.xi
175*53ee8cc1Swenshuai.xi #define _HAL_HVD_Release() \
176*53ee8cc1Swenshuai.xi do \
177*53ee8cc1Swenshuai.xi { \
178*53ee8cc1Swenshuai.xi if (s32HVDMutexID >= 0) \
179*53ee8cc1Swenshuai.xi { \
180*53ee8cc1Swenshuai.xi OSAL_HVD_MutexRelease(s32HVDMutexID); \
181*53ee8cc1Swenshuai.xi } \
182*53ee8cc1Swenshuai.xi } while (0)
183*53ee8cc1Swenshuai.xi
184*53ee8cc1Swenshuai.xi
185*53ee8cc1Swenshuai.xi #else // HAL_HVD_ENABLE_MUTEX_PROTECT
186*53ee8cc1Swenshuai.xi
187*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexCreate()
188*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexDelete()
189*53ee8cc1Swenshuai.xi #define _HAL_HVD_Entry()
190*53ee8cc1Swenshuai.xi #define _HAL_HVD_Return(_ret) {return _ret;}
191*53ee8cc1Swenshuai.xi #define _HAL_HVD_Release()
192*53ee8cc1Swenshuai.xi
193*53ee8cc1Swenshuai.xi #endif // HAL_HVD_ENABLE_MUTEX_PROTECT
194*53ee8cc1Swenshuai.xi
195*53ee8cc1Swenshuai.xi //------------------------------ MIU SETTINGS ----------------------------------
196*53ee8cc1Swenshuai.xi #define _MaskMiuReq_MVD_RW( m ) _HVD_WriteRegBit(MIU0_REG_RQ3_MASK, m, BIT(4))
197*53ee8cc1Swenshuai.xi #define _MaskMiuReq_MVD_BBU_R( m ) _HVD_WriteRegBit(MIU0_REG_RQ0_MASK+1, m, BIT(4))
198*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_RW( m ) _HVD_WriteRegBit(MIU0_REG_RQ3_MASK, m, BIT(2))
199*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_BBU_R( m ) _HVD_WriteRegBit(MIU0_REG_RQ3_MASK, m, BIT(1))
200*53ee8cc1Swenshuai.xi
201*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_MVD_RW( m ) _HVD_WriteRegBit(MIU1_REG_RQ3_MASK, m, BIT(4))
202*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_MVD_BBU_R( m ) _HVD_WriteRegBit(MIU1_REG_RQ0_MASK+1, m, BIT(4))
203*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_RW( m ) _HVD_WriteRegBit(MIU1_REG_RQ3_MASK, m, BIT(2))
204*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_BBU_R( m ) _HVD_WriteRegBit(MIU1_REG_RQ3_MASK, m, BIT(1))
205*53ee8cc1Swenshuai.xi
206*53ee8cc1Swenshuai.xi #define HVD_MVD_RW_ON_MIU1 ((_HVD_Read2Byte(MIU0_REG_SEL3) & BIT(4)) == BIT(4))
207*53ee8cc1Swenshuai.xi #define HVD_MVD_BBU_R_ON_MIU1 ((_HVD_Read2Byte(MIU0_REG_SEL0) & BIT(12)) == BIT(12))
208*53ee8cc1Swenshuai.xi #define HVD_HVD_RW_ON_MIU1 ((_HVD_Read2Byte(MIU0_REG_SEL3) & BIT(2)) == BIT(2))
209*53ee8cc1Swenshuai.xi #define HVD_HVD_BBU_R_ON_MIU1 ((_HVD_Read2Byte(MIU0_REG_SEL3) & BIT(1)) == BIT(1))
210*53ee8cc1Swenshuai.xi
211*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
212*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_RW( m ) _HVD_WriteRegBit(MIU0_REG_RQ2_MASK, m, BIT(2))
213*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_BBU_R( m ) _HVD_WriteRegBit(MIU0_REG_RQ2_MASK, m, BIT(3))
214*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_RW( m ) _HVD_WriteRegBit(MIU1_REG_RQ2_MASK, m, BIT(2))
215*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_BBU_R( m ) _HVD_WriteRegBit(MIU1_REG_RQ2_MASK, m, BIT(3))
216*53ee8cc1Swenshuai.xi #define HVD_EVD_RW_ON_MIU1 ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(2)) == BIT(2))
217*53ee8cc1Swenshuai.xi #define HVD_EVD_BBU_R_ON_MIU1 ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(3)) == BIT(3))
218*53ee8cc1Swenshuai.xi #endif
219*53ee8cc1Swenshuai.xi
220*53ee8cc1Swenshuai.xi #define _HVD_MIU_SetReqMask(miu_clients, mask) \
221*53ee8cc1Swenshuai.xi do \
222*53ee8cc1Swenshuai.xi { \
223*53ee8cc1Swenshuai.xi if (HVD_##miu_clients##_ON_MIU1 == 0) \
224*53ee8cc1Swenshuai.xi { \
225*53ee8cc1Swenshuai.xi _MaskMiuReq_##miu_clients(mask); \
226*53ee8cc1Swenshuai.xi } \
227*53ee8cc1Swenshuai.xi else \
228*53ee8cc1Swenshuai.xi { \
229*53ee8cc1Swenshuai.xi _MaskMiu1Req_##miu_clients(mask); \
230*53ee8cc1Swenshuai.xi } \
231*53ee8cc1Swenshuai.xi } while (0)
232*53ee8cc1Swenshuai.xi
233*53ee8cc1Swenshuai.xi // check RM is supported or not
234*53ee8cc1Swenshuai.xi #define HVD_HW_RUBBER3 (HAL_HVD_EX_GetHWVersionID()& BIT(14))
235*53ee8cc1Swenshuai.xi #define HAL_HVD_EX_MAX_SUPPORT_STREAM 3
236*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
237*53ee8cc1Swenshuai.xi // Local Structures
238*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
239*53ee8cc1Swenshuai.xi
240*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
241*53ee8cc1Swenshuai.xi // Local Functions Prototype
242*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
243*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUReadptr(MS_U32 u32Id);
244*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBBUWriteptr(MS_U32 u32Id, MS_U16 u16BBUNewWptr);
245*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxSend(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 u32Msg);
246*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxReady(MS_U32 u32Id, MS_U8 u8MBox);
247*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxRead(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 *u32Msg);
248*53ee8cc1Swenshuai.xi //static void _HVD_EX_MBoxClear(MS_U8 u8MBox);
249*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPC(void);
250*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESWritePtr(MS_U32 u32Id);
251*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESReadPtr(MS_U32 u32Id, MS_BOOL bDbug);
252*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMDArg(MS_U32 u32Id, MS_U32 u32Arg);
253*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMD(MS_U32 u32Id, MS_U32 u32Cmd);
254*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_SendCmd(MS_U32 u32Id, MS_U32 u32Cmd, MS_U32 u32CmdArg);
255*53ee8cc1Swenshuai.xi static void _HVD_EX_SetMIUProtectMask(MS_BOOL bEnable);
256*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBufferAddr(MS_U32 u32Id);
257*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESLevel(MS_U32 u32Id);
258*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESQuantity(MS_U32 u32Id);
259*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdatePTSTable(MS_U32 u32Id, HVD_BBU_Info *pInfo);
260*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen);
261*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen, MS_U32 u32NalOffset2, MS_U32 u32NalLen2);
262*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetVUIDispInfo(MS_U32 u32Id);
263*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetBBUQNumb(MS_U32 u32Id);
264*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSQNumb(MS_U32 u32Id);
265*53ee8cc1Swenshuai.xi static HVD_EX_Drv_Ctrl *_HVD_EX_GetDrvCtrl(MS_U32 u32Id);
266*53ee8cc1Swenshuai.xi static MS_U8 _HVD_EX_GetStreamIdx(MS_U32 u32Id);
267*53ee8cc1Swenshuai.xi static HVD_Frm_Information *_HVD_EX_GetNextDispFrame(MS_U32 u32Id);
268*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
269*53ee8cc1Swenshuai.xi static void HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable);
270*53ee8cc1Swenshuai.xi static MS_BOOL HAL_EVD_EX_DeinitHW(void);
271*53ee8cc1Swenshuai.xi #endif
272*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
273*53ee8cc1Swenshuai.xi // Global Variables
274*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
275*53ee8cc1Swenshuai.xi #if defined (__aeon__)
276*53ee8cc1Swenshuai.xi static MS_U32 u32HVDRegOSBase = 0xA0200000;
277*53ee8cc1Swenshuai.xi #else
278*53ee8cc1Swenshuai.xi static MS_U32 u32HVDRegOSBase = 0xBF200000;
279*53ee8cc1Swenshuai.xi #endif
280*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MUTEX_PROTECT
281*53ee8cc1Swenshuai.xi MS_S32 s32HVDMutexID = -1;
282*53ee8cc1Swenshuai.xi MS_U8 _u8HVD_Mutex[] = { "HVD_Mutex" };
283*53ee8cc1Swenshuai.xi #endif
284*53ee8cc1Swenshuai.xi
285*53ee8cc1Swenshuai.xi
286*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
287*53ee8cc1Swenshuai.xi // Local Variables
288*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
289*53ee8cc1Swenshuai.xi typedef struct
290*53ee8cc1Swenshuai.xi {
291*53ee8cc1Swenshuai.xi
292*53ee8cc1Swenshuai.xi HVD_AVC_VUI_DISP_INFO g_hvd_VUIINFO;
293*53ee8cc1Swenshuai.xi MS_U8 g_hvd_nal_fill_pair[2][8];
294*53ee8cc1Swenshuai.xi MS_U32 u32RV_VLCTableAddr; // offset from Frame buffer start address
295*53ee8cc1Swenshuai.xi MS_U16 _u16DispQPtr;
296*53ee8cc1Swenshuai.xi
297*53ee8cc1Swenshuai.xi //HVD_EX_Drv_Ctrl *_pHVDCtrls;
298*53ee8cc1Swenshuai.xi MS_U32 u32HVDCmdTimeout;//same as HVD_FW_CMD_TIMEOUT_DEFAULT
299*53ee8cc1Swenshuai.xi MS_U32 u32VPUClockType;
300*53ee8cc1Swenshuai.xi MS_U32 u32HVDClockType;//160
301*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
302*53ee8cc1Swenshuai.xi MS_U32 u32EVDClockType;
303*53ee8cc1Swenshuai.xi #endif
304*53ee8cc1Swenshuai.xi HVD_EX_Stream _stHVDStream[3];
305*53ee8cc1Swenshuai.xi
306*53ee8cc1Swenshuai.xi volatile HVD_Frm_Information *pHvdFrm;//_HVD_EX_GetNextDispFrame()
307*53ee8cc1Swenshuai.xi MS_BOOL g_RstFlag;
308*53ee8cc1Swenshuai.xi MS_U64 u64pts_real;
309*53ee8cc1Swenshuai.xi MS_U32 u32VP8BBUWptr;
310*53ee8cc1Swenshuai.xi //pre_set
311*53ee8cc1Swenshuai.xi HVD_Pre_Ctrl *pHVDPreCtrl_Hal[2];
312*53ee8cc1Swenshuai.xi
313*53ee8cc1Swenshuai.xi } HVD_Hal_CTX;
314*53ee8cc1Swenshuai.xi
315*53ee8cc1Swenshuai.xi HVD_Hal_CTX* pHVDHalContext = NULL;
316*53ee8cc1Swenshuai.xi HVD_Hal_CTX gHVDHalContext;
317*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *_pHVDCtrls = NULL;
318*53ee8cc1Swenshuai.xi
319*53ee8cc1Swenshuai.xi static HVD_EX_PreSet _stHVDPreSet[HAL_HVD_EX_MAX_SUPPORT_STREAM] =
320*53ee8cc1Swenshuai.xi {
321*53ee8cc1Swenshuai.xi {FALSE},
322*53ee8cc1Swenshuai.xi {FALSE},
323*53ee8cc1Swenshuai.xi {FALSE},
324*53ee8cc1Swenshuai.xi };
325*53ee8cc1Swenshuai.xi
326*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
327*53ee8cc1Swenshuai.xi // Debug Functions
328*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
HVD_EX_SetRstFlag(MS_BOOL bRst)329*53ee8cc1Swenshuai.xi void HVD_EX_SetRstFlag(MS_BOOL bRst)
330*53ee8cc1Swenshuai.xi {
331*53ee8cc1Swenshuai.xi pHVDHalContext->g_RstFlag = bRst;
332*53ee8cc1Swenshuai.xi }
HVD_EX_GetRstFlag(void)333*53ee8cc1Swenshuai.xi MS_BOOL HVD_EX_GetRstFlag(void)
334*53ee8cc1Swenshuai.xi {
335*53ee8cc1Swenshuai.xi return pHVDHalContext->g_RstFlag;
336*53ee8cc1Swenshuai.xi }
337*53ee8cc1Swenshuai.xi
338*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
339*53ee8cc1Swenshuai.xi // Local Functions
340*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
341*53ee8cc1Swenshuai.xi
_HVD_EX_Context_Init_HAL(void)342*53ee8cc1Swenshuai.xi static void _HVD_EX_Context_Init_HAL(void)
343*53ee8cc1Swenshuai.xi {
344*53ee8cc1Swenshuai.xi pHVDHalContext->u32HVDCmdTimeout = 100;//same as HVD_FW_CMD_TIMEOUT_DEFAULT
345*53ee8cc1Swenshuai.xi pHVDHalContext->u32VPUClockType = 240; //it should same as:_VPU_EX_InitAll() eClkSpeed
346*53ee8cc1Swenshuai.xi pHVDHalContext->u32HVDClockType = 240;//160;
347*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
348*53ee8cc1Swenshuai.xi pHVDHalContext->u32EVDClockType = 384;
349*53ee8cc1Swenshuai.xi #endif
350*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[0].eStreamId = E_HAL_HVD_MAIN_STREAM0;
351*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[1].eStreamId = E_HAL_HVD_SUB_STREAM0;
352*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[2].eStreamId = E_HAL_HVD_SUB_STREAM1;
353*53ee8cc1Swenshuai.xi }
354*53ee8cc1Swenshuai.xi
_HVD_EX_GetBBUReadptr(MS_U32 u32Id)355*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUReadptr(MS_U32 u32Id)
356*53ee8cc1Swenshuai.xi {
357*53ee8cc1Swenshuai.xi MS_U16 u16Ret = 0;
358*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
359*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
360*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
361*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
362*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
363*53ee8cc1Swenshuai.xi
364*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
365*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
366*53ee8cc1Swenshuai.xi {
367*53ee8cc1Swenshuai.xi u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
368*53ee8cc1Swenshuai.xi }
369*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
370*53ee8cc1Swenshuai.xi
371*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), 0, HVD_REG_POLL_NAL_RPTR_BIT);
372*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), HVD_REG_POLL_NAL_RPTR_BIT, HVD_REG_POLL_NAL_RPTR_BIT);
373*53ee8cc1Swenshuai.xi
374*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8
375*53ee8cc1Swenshuai.xi {
376*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS4);
377*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS3);
378*53ee8cc1Swenshuai.xi }
379*53ee8cc1Swenshuai.xi else
380*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
381*53ee8cc1Swenshuai.xi if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
382*53ee8cc1Swenshuai.xi #else
383*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
384*53ee8cc1Swenshuai.xi #endif
385*53ee8cc1Swenshuai.xi {
386*53ee8cc1Swenshuai.xi //if(pCtrl->InitParams.bColocateBBUMode)
387*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
388*53ee8cc1Swenshuai.xi u16Ret = pShm->u32ColocateBBUReadPtr;
389*53ee8cc1Swenshuai.xi else
390*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI(u32RB));
391*53ee8cc1Swenshuai.xi }
392*53ee8cc1Swenshuai.xi else
393*53ee8cc1Swenshuai.xi {
394*53ee8cc1Swenshuai.xi //if(pCtrl->InitParams.bColocateBBUMode)
395*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
396*53ee8cc1Swenshuai.xi u16Ret = pShm->u32ColocateBBUReadPtr;
397*53ee8cc1Swenshuai.xi else
398*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS2);
399*53ee8cc1Swenshuai.xi }
400*53ee8cc1Swenshuai.xi
401*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("Task0=%d, Task1=%d\n",
402*53ee8cc1Swenshuai.xi _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS2));
403*53ee8cc1Swenshuai.xi
404*53ee8cc1Swenshuai.xi return u16Ret;
405*53ee8cc1Swenshuai.xi }
406*53ee8cc1Swenshuai.xi
_HVD_EX_GetBBUWritedptr(MS_U32 u32Id)407*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUWritedptr(MS_U32 u32Id)
408*53ee8cc1Swenshuai.xi {
409*53ee8cc1Swenshuai.xi MS_U16 u16Ret = 0;
410*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
411*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pDrvCtrl = _HVD_EX_GetDrvCtrl(u32Id);
412*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
413*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
414*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
415*53ee8cc1Swenshuai.xi
416*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
417*53ee8cc1Swenshuai.xi if (HAL_HVD_EX_CheckMVCID(u32Id))
418*53ee8cc1Swenshuai.xi {
419*53ee8cc1Swenshuai.xi u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
420*53ee8cc1Swenshuai.xi }
421*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
422*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), 0, HVD_REG_POLL_NAL_RPTR_BIT);
423*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), HVD_REG_POLL_NAL_RPTR_BIT, HVD_REG_POLL_NAL_RPTR_BIT);
424*53ee8cc1Swenshuai.xi
425*53ee8cc1Swenshuai.xi if ((pDrvCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP8) // VP8
426*53ee8cc1Swenshuai.xi {
427*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS4);
428*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS3);
429*53ee8cc1Swenshuai.xi }
430*53ee8cc1Swenshuai.xi else
431*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
432*53ee8cc1Swenshuai.xi if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pDrvCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
433*53ee8cc1Swenshuai.xi #else
434*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
435*53ee8cc1Swenshuai.xi #endif
436*53ee8cc1Swenshuai.xi {
437*53ee8cc1Swenshuai.xi //if(pDrvCtrl->InitParams.bColocateBBUMode)
438*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
439*53ee8cc1Swenshuai.xi u16Ret = pShm->u32ColocateBBUWritePtr;
440*53ee8cc1Swenshuai.xi else
441*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI(u32RB));
442*53ee8cc1Swenshuai.xi }
443*53ee8cc1Swenshuai.xi else
444*53ee8cc1Swenshuai.xi {
445*53ee8cc1Swenshuai.xi //if(pDrvCtrl->InitParams.bColocateBBUMode)
446*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
447*53ee8cc1Swenshuai.xi u16Ret = pShm->u32ColocateBBUWritePtr;
448*53ee8cc1Swenshuai.xi else
449*53ee8cc1Swenshuai.xi u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS2);
450*53ee8cc1Swenshuai.xi }
451*53ee8cc1Swenshuai.xi
452*53ee8cc1Swenshuai.xi return u16Ret;
453*53ee8cc1Swenshuai.xi }
454*53ee8cc1Swenshuai.xi
_HVD_EX_ResetMainSubBBUWptr(MS_U32 u32Id)455*53ee8cc1Swenshuai.xi static void _HVD_EX_ResetMainSubBBUWptr(MS_U32 u32Id)
456*53ee8cc1Swenshuai.xi {
457*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
458*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
459*53ee8cc1Swenshuai.xi
460*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI(u32RB), 0);
461*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC); // set bit 3
462*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS2, 0);
463*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC); // set bit 3
464*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS3, 0);
465*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC); // set bit 3
466*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_RPTR_HI_BS4, 0);
467*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC); // set bit 3
468*53ee8cc1Swenshuai.xi }
469*53ee8cc1Swenshuai.xi
_HVD_EX_SetBBUWriteptr(MS_U32 u32Id,MS_U16 u16BBUNewWptr)470*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBBUWriteptr(MS_U32 u32Id, MS_U16 u16BBUNewWptr)
471*53ee8cc1Swenshuai.xi {
472*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
473*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
474*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
475*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
476*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
477*53ee8cc1Swenshuai.xi
478*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
479*53ee8cc1Swenshuai.xi if (HAL_HVD_EX_CheckMVCID(u32Id))
480*53ee8cc1Swenshuai.xi {
481*53ee8cc1Swenshuai.xi u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
482*53ee8cc1Swenshuai.xi }
483*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
484*53ee8cc1Swenshuai.xi
485*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8
486*53ee8cc1Swenshuai.xi {
487*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS3, u16BBUNewWptr);
488*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS4, u16BBUNewWptr);
489*53ee8cc1Swenshuai.xi }
490*53ee8cc1Swenshuai.xi else
491*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
492*53ee8cc1Swenshuai.xi if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
493*53ee8cc1Swenshuai.xi #else
494*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
495*53ee8cc1Swenshuai.xi #endif
496*53ee8cc1Swenshuai.xi {
497*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI(u32RB), u16BBUNewWptr);
498*53ee8cc1Swenshuai.xi //if(pCtrl->InitParams.bColocateBBUMode)
499*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
500*53ee8cc1Swenshuai.xi pShm->u32ColocateBBUWritePtr = u16BBUNewWptr;
501*53ee8cc1Swenshuai.xi }
502*53ee8cc1Swenshuai.xi else
503*53ee8cc1Swenshuai.xi {
504*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS2, u16BBUNewWptr);
505*53ee8cc1Swenshuai.xi //if(pCtrl->InitParams.bColocateBBUMode)
506*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
507*53ee8cc1Swenshuai.xi pShm->u32ColocateBBUWritePtr = u16BBUNewWptr;
508*53ee8cc1Swenshuai.xi }
509*53ee8cc1Swenshuai.xi
510*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("Task0=%d, Task1=%d\n",
511*53ee8cc1Swenshuai.xi _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS2));
512*53ee8cc1Swenshuai.xi
513*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC); // set bit 3
514*53ee8cc1Swenshuai.xi }
515*53ee8cc1Swenshuai.xi
_HVD_EX_MBoxSend(MS_U32 u32Id,MS_U8 u8MBox,MS_U32 u32Msg)516*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxSend(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 u32Msg)
517*53ee8cc1Swenshuai.xi {
518*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
519*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
520*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
521*53ee8cc1Swenshuai.xi
522*53ee8cc1Swenshuai.xi switch (u8MBox)
523*53ee8cc1Swenshuai.xi {
524*53ee8cc1Swenshuai.xi case E_HVD_HI_0:
525*53ee8cc1Swenshuai.xi {
526*53ee8cc1Swenshuai.xi _HVD_Write4Byte(HVD_REG_HI_MBOX0_L(u32RB), u32Msg);
527*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_HI_MBOX_SET(u32RB), HVD_REG_HI_MBOX0_SET, HVD_REG_HI_MBOX0_SET);
528*53ee8cc1Swenshuai.xi break;
529*53ee8cc1Swenshuai.xi }
530*53ee8cc1Swenshuai.xi case E_HVD_HI_1:
531*53ee8cc1Swenshuai.xi {
532*53ee8cc1Swenshuai.xi _HVD_Write4Byte(HVD_REG_HI_MBOX1_L(u32RB), u32Msg);
533*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_HI_MBOX_SET(u32RB), HVD_REG_HI_MBOX1_SET, HVD_REG_HI_MBOX1_SET);
534*53ee8cc1Swenshuai.xi break;
535*53ee8cc1Swenshuai.xi }
536*53ee8cc1Swenshuai.xi case E_HVD_VPU_HI_0:
537*53ee8cc1Swenshuai.xi {
538*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxSend(VPU_HI_MBOX0, u32Msg);
539*53ee8cc1Swenshuai.xi break;
540*53ee8cc1Swenshuai.xi }
541*53ee8cc1Swenshuai.xi case E_HVD_VPU_HI_1:
542*53ee8cc1Swenshuai.xi {
543*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxSend(VPU_HI_MBOX1, u32Msg);
544*53ee8cc1Swenshuai.xi break;
545*53ee8cc1Swenshuai.xi }
546*53ee8cc1Swenshuai.xi default:
547*53ee8cc1Swenshuai.xi {
548*53ee8cc1Swenshuai.xi bResult = FALSE;
549*53ee8cc1Swenshuai.xi break;
550*53ee8cc1Swenshuai.xi }
551*53ee8cc1Swenshuai.xi }
552*53ee8cc1Swenshuai.xi
553*53ee8cc1Swenshuai.xi return bResult;
554*53ee8cc1Swenshuai.xi }
555*53ee8cc1Swenshuai.xi
_HVD_EX_MBoxReady(MS_U32 u32Id,MS_U8 u8MBox)556*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxReady(MS_U32 u32Id, MS_U8 u8MBox)
557*53ee8cc1Swenshuai.xi {
558*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
559*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
560*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
561*53ee8cc1Swenshuai.xi
562*53ee8cc1Swenshuai.xi switch (u8MBox)
563*53ee8cc1Swenshuai.xi {
564*53ee8cc1Swenshuai.xi case E_HVD_HI_0:
565*53ee8cc1Swenshuai.xi bResult = _HVD_ReadWordBit(HVD_REG_HI_MBOX_RDY(u32RB), HVD_REG_HI_MBOX0_RDY) ? FALSE : TRUE;
566*53ee8cc1Swenshuai.xi break;
567*53ee8cc1Swenshuai.xi case E_HVD_HI_1:
568*53ee8cc1Swenshuai.xi bResult = _HVD_ReadWordBit(HVD_REG_HI_MBOX_RDY(u32RB), HVD_REG_HI_MBOX1_RDY) ? FALSE : TRUE;
569*53ee8cc1Swenshuai.xi break;
570*53ee8cc1Swenshuai.xi case E_HVD_RISC_0:
571*53ee8cc1Swenshuai.xi bResult = _HVD_ReadWordBit(HVD_REG_RISC_MBOX_RDY(u32RB), HVD_REG_RISC_MBOX0_RDY) ? TRUE : FALSE;
572*53ee8cc1Swenshuai.xi break;
573*53ee8cc1Swenshuai.xi case E_HVD_RISC_1:
574*53ee8cc1Swenshuai.xi bResult = _HVD_ReadWordBit(HVD_REG_RISC_MBOX_RDY(u32RB), HVD_REG_RISC_MBOX1_RDY) ? TRUE : FALSE;
575*53ee8cc1Swenshuai.xi break;
576*53ee8cc1Swenshuai.xi case E_HVD_VPU_HI_0:
577*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRdy(VPU_HI_MBOX0);
578*53ee8cc1Swenshuai.xi break;
579*53ee8cc1Swenshuai.xi case E_HVD_VPU_HI_1:
580*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRdy(VPU_HI_MBOX1);
581*53ee8cc1Swenshuai.xi break;
582*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_0:
583*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX0);
584*53ee8cc1Swenshuai.xi break;
585*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_1:
586*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX1);
587*53ee8cc1Swenshuai.xi break;
588*53ee8cc1Swenshuai.xi default:
589*53ee8cc1Swenshuai.xi break;
590*53ee8cc1Swenshuai.xi }
591*53ee8cc1Swenshuai.xi
592*53ee8cc1Swenshuai.xi return bResult;
593*53ee8cc1Swenshuai.xi }
594*53ee8cc1Swenshuai.xi
_HVD_EX_MBoxRead(MS_U32 u32Id,MS_U8 u8MBox,MS_U32 * u32Msg)595*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxRead(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 *u32Msg)
596*53ee8cc1Swenshuai.xi {
597*53ee8cc1Swenshuai.xi MS_BOOL bResult = TRUE;
598*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
599*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
600*53ee8cc1Swenshuai.xi
601*53ee8cc1Swenshuai.xi switch (u8MBox)
602*53ee8cc1Swenshuai.xi {
603*53ee8cc1Swenshuai.xi case E_HVD_HI_0:
604*53ee8cc1Swenshuai.xi {
605*53ee8cc1Swenshuai.xi *u32Msg = _HVD_Read4Byte(HVD_REG_HI_MBOX0_L(u32RB));
606*53ee8cc1Swenshuai.xi break;
607*53ee8cc1Swenshuai.xi }
608*53ee8cc1Swenshuai.xi case E_HVD_HI_1:
609*53ee8cc1Swenshuai.xi {
610*53ee8cc1Swenshuai.xi *u32Msg = _HVD_Read4Byte(HVD_REG_HI_MBOX1_L(u32RB));
611*53ee8cc1Swenshuai.xi break;
612*53ee8cc1Swenshuai.xi }
613*53ee8cc1Swenshuai.xi case E_HVD_RISC_0:
614*53ee8cc1Swenshuai.xi {
615*53ee8cc1Swenshuai.xi *u32Msg = _HVD_Read4Byte(HVD_REG_RISC_MBOX0_L(u32RB));
616*53ee8cc1Swenshuai.xi break;
617*53ee8cc1Swenshuai.xi }
618*53ee8cc1Swenshuai.xi case E_HVD_RISC_1:
619*53ee8cc1Swenshuai.xi {
620*53ee8cc1Swenshuai.xi *u32Msg = _HVD_Read4Byte(HVD_REG_RISC_MBOX1_L(u32RB));
621*53ee8cc1Swenshuai.xi break;
622*53ee8cc1Swenshuai.xi }
623*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_0:
624*53ee8cc1Swenshuai.xi {
625*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX0, u32Msg);
626*53ee8cc1Swenshuai.xi break;
627*53ee8cc1Swenshuai.xi }
628*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_1:
629*53ee8cc1Swenshuai.xi {
630*53ee8cc1Swenshuai.xi bResult = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX1, u32Msg);
631*53ee8cc1Swenshuai.xi break;
632*53ee8cc1Swenshuai.xi }
633*53ee8cc1Swenshuai.xi default:
634*53ee8cc1Swenshuai.xi {
635*53ee8cc1Swenshuai.xi bResult = FALSE;
636*53ee8cc1Swenshuai.xi break;
637*53ee8cc1Swenshuai.xi }
638*53ee8cc1Swenshuai.xi }
639*53ee8cc1Swenshuai.xi
640*53ee8cc1Swenshuai.xi return bResult;
641*53ee8cc1Swenshuai.xi }
642*53ee8cc1Swenshuai.xi
643*53ee8cc1Swenshuai.xi #if 0
644*53ee8cc1Swenshuai.xi static void _HVD_EX_MBoxClear(MS_U8 u8MBox)
645*53ee8cc1Swenshuai.xi {
646*53ee8cc1Swenshuai.xi switch (u8MBox)
647*53ee8cc1Swenshuai.xi {
648*53ee8cc1Swenshuai.xi case E_HVD_RISC_0:
649*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR, HVD_REG_RISC_MBOX0_CLR, HVD_REG_RISC_MBOX0_CLR);
650*53ee8cc1Swenshuai.xi break;
651*53ee8cc1Swenshuai.xi case E_HVD_RISC_1:
652*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR, HVD_REG_RISC_MBOX1_CLR, HVD_REG_RISC_MBOX1_CLR);
653*53ee8cc1Swenshuai.xi break;
654*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_0:
655*53ee8cc1Swenshuai.xi HAL_VPU_EX_MBoxClear(VPU_RISC_MBOX0);
656*53ee8cc1Swenshuai.xi break;
657*53ee8cc1Swenshuai.xi case E_HVD_VPU_RISC_1:
658*53ee8cc1Swenshuai.xi HAL_VPU_EX_MBoxClear(VPU_RISC_MBOX1);
659*53ee8cc1Swenshuai.xi break;
660*53ee8cc1Swenshuai.xi default:
661*53ee8cc1Swenshuai.xi break;
662*53ee8cc1Swenshuai.xi }
663*53ee8cc1Swenshuai.xi }
664*53ee8cc1Swenshuai.xi #endif
665*53ee8cc1Swenshuai.xi
_HVD_EX_GetPC(void)666*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPC(void)
667*53ee8cc1Swenshuai.xi {
668*53ee8cc1Swenshuai.xi MS_U32 u32PC = 0;
669*53ee8cc1Swenshuai.xi u32PC = HAL_VPU_EX_GetProgCnt();
670*53ee8cc1Swenshuai.xi // HVD_MSG_DBG("<gdbg>pc0 =0x%lx\n",u32PC);
671*53ee8cc1Swenshuai.xi return u32PC;
672*53ee8cc1Swenshuai.xi }
673*53ee8cc1Swenshuai.xi
_HVD_EX_GetESWritePtr(MS_U32 u32Id)674*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESWritePtr(MS_U32 u32Id)
675*53ee8cc1Swenshuai.xi {
676*53ee8cc1Swenshuai.xi MS_U32 u32Data = 0;
677*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
678*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
679*53ee8cc1Swenshuai.xi
680*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
681*53ee8cc1Swenshuai.xi {
682*53ee8cc1Swenshuai.xi u32Data = pCtrl->LastNal.u32NalAddr + pCtrl->LastNal.u32NalSize;
683*53ee8cc1Swenshuai.xi
684*53ee8cc1Swenshuai.xi if (u32Data > pCtrl->MemMap.u32BitstreamBufSize)
685*53ee8cc1Swenshuai.xi {
686*53ee8cc1Swenshuai.xi u32Data -= pCtrl->MemMap.u32BitstreamBufSize;
687*53ee8cc1Swenshuai.xi
688*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("app should not put this kind of packet\n");
689*53ee8cc1Swenshuai.xi }
690*53ee8cc1Swenshuai.xi }
691*53ee8cc1Swenshuai.xi else
692*53ee8cc1Swenshuai.xi {
693*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
694*53ee8cc1Swenshuai.xi MS_U8 u8ViewIdx = 0;
695*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
696*53ee8cc1Swenshuai.xi {
697*53ee8cc1Swenshuai.xi u8ViewIdx = (MS_U8) HAL_HVD_EX_GetView(u32Id);
698*53ee8cc1Swenshuai.xi }
699*53ee8cc1Swenshuai.xi if(u8ViewIdx != 0) /// 2nd ES ptr.
700*53ee8cc1Swenshuai.xi {
701*53ee8cc1Swenshuai.xi u32Data = pShm->u32ES2WritePtr;
702*53ee8cc1Swenshuai.xi }
703*53ee8cc1Swenshuai.xi else
704*53ee8cc1Swenshuai.xi {
705*53ee8cc1Swenshuai.xi u32Data = pShm->u32ESWritePtr;
706*53ee8cc1Swenshuai.xi }
707*53ee8cc1Swenshuai.xi #else
708*53ee8cc1Swenshuai.xi u32Data = pShm->u32ESWritePtr;
709*53ee8cc1Swenshuai.xi #endif
710*53ee8cc1Swenshuai.xi }
711*53ee8cc1Swenshuai.xi
712*53ee8cc1Swenshuai.xi return u32Data;
713*53ee8cc1Swenshuai.xi }
714*53ee8cc1Swenshuai.xi
715*53ee8cc1Swenshuai.xi #define NAL_UNIT_LEN_BITS 21
716*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_BITS 30
717*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_LOW_BITS (32-NAL_UNIT_LEN_BITS)
718*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_HIGH_BITS (NAL_UNIT_OFT_BITS-NAL_UNIT_OFT_LOW_BITS)
719*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_LOW_MASK (((unsigned int)0xFFFFFFFF)>>(32-NAL_UNIT_OFT_LOW_BITS))
720*53ee8cc1Swenshuai.xi
_HVD_EX_GetESReadPtr(MS_U32 u32Id,MS_BOOL bDbug)721*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESReadPtr(MS_U32 u32Id, MS_BOOL bDbug)
722*53ee8cc1Swenshuai.xi {
723*53ee8cc1Swenshuai.xi MS_U32 u32Data = 0;
724*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = 0;
725*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
726*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
727*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
728*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
729*53ee8cc1Swenshuai.xi MS_U32 u32VP8_BBU_DRAM_ST_ADDR_BS3 = pShm->u32HVD_BBU_DRAM_ST_ADDR;
730*53ee8cc1Swenshuai.xi
731*53ee8cc1Swenshuai.xi u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
732*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
733*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
734*53ee8cc1Swenshuai.xi {
735*53ee8cc1Swenshuai.xi u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
736*53ee8cc1Swenshuai.xi }
737*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
738*53ee8cc1Swenshuai.xi
739*53ee8cc1Swenshuai.xi if (((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV) || (TRUE == bDbug))
740*53ee8cc1Swenshuai.xi {
741*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP8)
742*53ee8cc1Swenshuai.xi {
743*53ee8cc1Swenshuai.xi // MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
744*53ee8cc1Swenshuai.xi MS_U16 u16ReadPtr = _HVD_EX_GetBBUReadptr(u32Id);
745*53ee8cc1Swenshuai.xi MS_U16 u16WritePtr = _HVD_EX_GetBBUWritedptr(u32Id);
746*53ee8cc1Swenshuai.xi MS_U32 *u32Adr;
747*53ee8cc1Swenshuai.xi MS_U32 u32Tmp;
748*53ee8cc1Swenshuai.xi
749*53ee8cc1Swenshuai.xi if (u16ReadPtr == u16WritePtr)
750*53ee8cc1Swenshuai.xi {
751*53ee8cc1Swenshuai.xi u32Data = _HVD_EX_GetESWritePtr(u32Id);
752*53ee8cc1Swenshuai.xi }
753*53ee8cc1Swenshuai.xi else
754*53ee8cc1Swenshuai.xi {
755*53ee8cc1Swenshuai.xi if (u16ReadPtr)
756*53ee8cc1Swenshuai.xi u16ReadPtr--;
757*53ee8cc1Swenshuai.xi else
758*53ee8cc1Swenshuai.xi u16ReadPtr = VP8_BBU_DRAM_TBL_ENTRY - 1;
759*53ee8cc1Swenshuai.xi
760*53ee8cc1Swenshuai.xi u32Adr = (MS_U32 *)(MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS3 + (u16ReadPtr << 3)));
761*53ee8cc1Swenshuai.xi
762*53ee8cc1Swenshuai.xi u32Data = (*u32Adr) >> NAL_UNIT_LEN_BITS;
763*53ee8cc1Swenshuai.xi u32Tmp = (*(u32Adr+1)) & (0xffffffff>>(32-(NAL_UNIT_OFT_BITS-(32-NAL_UNIT_LEN_BITS))));
764*53ee8cc1Swenshuai.xi u32Tmp = u32Tmp << (32-NAL_UNIT_LEN_BITS);
765*53ee8cc1Swenshuai.xi u32Data = u32Data | u32Tmp;
766*53ee8cc1Swenshuai.xi
767*53ee8cc1Swenshuai.xi //printf("[VP8] GetESRptr (%x,%x,%x,%x,%d,%d)\n", u32Adr, (*u32Adr), (*(u32Adr+1)) , u32Data, u16ReadPtr, u16WritePtr);
768*53ee8cc1Swenshuai.xi //while(1);
769*53ee8cc1Swenshuai.xi }
770*53ee8cc1Swenshuai.xi goto EXIT;
771*53ee8cc1Swenshuai.xi }
772*53ee8cc1Swenshuai.xi // set reg_poll_nal_rptr 0
773*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_ESB_RPTR(u32RB), 0, HVD_REG_ESB_RPTR_POLL);
774*53ee8cc1Swenshuai.xi // set reg_poll_nal_rptr 1
775*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_ESB_RPTR(u32RB), HVD_REG_ESB_RPTR_POLL, HVD_REG_ESB_RPTR_POLL);
776*53ee8cc1Swenshuai.xi
777*53ee8cc1Swenshuai.xi // read reg_nal_rptr_hi
778*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
779*53ee8cc1Swenshuai.xi if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
780*53ee8cc1Swenshuai.xi #else
781*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
782*53ee8cc1Swenshuai.xi #endif
783*53ee8cc1Swenshuai.xi {
784*53ee8cc1Swenshuai.xi u32Data = _HVD_Read2Byte(HVD_REG_ESB_RPTR(u32RB)) & 0xFFC0;
785*53ee8cc1Swenshuai.xi u32Data >>= 6;
786*53ee8cc1Swenshuai.xi u32Data |= _HVD_Read2Byte(HVD_REG_ESB_RPTR_H(u32RB)) << 10;
787*53ee8cc1Swenshuai.xi }
788*53ee8cc1Swenshuai.xi else
789*53ee8cc1Swenshuai.xi {
790*53ee8cc1Swenshuai.xi u32Data = _HVD_Read2Byte(HVD_REG_ESB_RPTR_L_BS2) & 0xFFC0;
791*53ee8cc1Swenshuai.xi u32Data >>= 6;
792*53ee8cc1Swenshuai.xi u32Data |= _HVD_Read2Byte(HVD_REG_ESB_RPTR_H_BS2) << 10;
793*53ee8cc1Swenshuai.xi }
794*53ee8cc1Swenshuai.xi
795*53ee8cc1Swenshuai.xi u32Data <<= 3; // unit
796*53ee8cc1Swenshuai.xi
797*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
798*53ee8cc1Swenshuai.xi {
799*53ee8cc1Swenshuai.xi MS_U32 u32ESWptr = _HVD_EX_GetESWritePtr(u32Id);
800*53ee8cc1Swenshuai.xi
801*53ee8cc1Swenshuai.xi if ((pCtrl->u32LastESRptr < u32ESWptr) && (u32Data > u32ESWptr))
802*53ee8cc1Swenshuai.xi {
803*53ee8cc1Swenshuai.xi //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" , u32Data , pCtrl->u32LastESRptr, u32ESWptr );
804*53ee8cc1Swenshuai.xi u32Data = u32ESWptr;
805*53ee8cc1Swenshuai.xi }
806*53ee8cc1Swenshuai.xi else if ((pCtrl->u32LastESRptr == u32ESWptr) && (u32Data > u32ESWptr))
807*53ee8cc1Swenshuai.xi {
808*53ee8cc1Swenshuai.xi //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" , u32Data , pCtrl->u32LastESRptr, u32ESWptr );
809*53ee8cc1Swenshuai.xi u32Data = u32ESWptr;
810*53ee8cc1Swenshuai.xi }
811*53ee8cc1Swenshuai.xi else if ((_HVD_EX_GetBBUQNumb(u32Id) == 0) && ((u32Data - u32ESWptr) < 32)
812*53ee8cc1Swenshuai.xi && ((pShm->u32FwState & E_HVD_FW_STATE_MASK) == E_HVD_FW_PLAY))
813*53ee8cc1Swenshuai.xi {
814*53ee8cc1Swenshuai.xi //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" , u32Data , pCtrl->u32LastESRptr, u32ESWptr );
815*53ee8cc1Swenshuai.xi u32Data = u32ESWptr;
816*53ee8cc1Swenshuai.xi }
817*53ee8cc1Swenshuai.xi else if (((u32Data > u32ESWptr) && (pCtrl->u32LastESRptr > u32Data))
818*53ee8cc1Swenshuai.xi && ((u32Data - u32ESWptr) < 32)
819*53ee8cc1Swenshuai.xi && (pCtrl->u32FlushRstPtr == 1))
820*53ee8cc1Swenshuai.xi {
821*53ee8cc1Swenshuai.xi //HVD_MSG_INFO("444HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" , u32Data , pCtrl->u32LastESRptr, u32ESWptr );
822*53ee8cc1Swenshuai.xi u32Data = u32ESWptr;
823*53ee8cc1Swenshuai.xi }
824*53ee8cc1Swenshuai.xi }
825*53ee8cc1Swenshuai.xi
826*53ee8cc1Swenshuai.xi // remove illegal pointer
827*53ee8cc1Swenshuai.xi #if 1
828*53ee8cc1Swenshuai.xi if ((pCtrl->MemMap.u32DrvProcessBufSize != 0) && (pCtrl->MemMap.u32DrvProcessBufAddr != 0))
829*53ee8cc1Swenshuai.xi {
830*53ee8cc1Swenshuai.xi MS_U32 u32PacketStaddr = u32Data + pCtrl->MemMap.u32BitstreamBufAddr;
831*53ee8cc1Swenshuai.xi
832*53ee8cc1Swenshuai.xi if (((pCtrl->MemMap.u32DrvProcessBufAddr <= u32PacketStaddr) &&
833*53ee8cc1Swenshuai.xi (u32PacketStaddr <
834*53ee8cc1Swenshuai.xi (pCtrl->MemMap.u32DrvProcessBufAddr + pCtrl->MemMap.u32DrvProcessBufSize))))
835*53ee8cc1Swenshuai.xi {
836*53ee8cc1Swenshuai.xi //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is located in drv process buffer(%lx %lx)\n" , u32Data , pCtrl->u32LastESRptr, pCtrl->MemMap.u32DrvProcessBufAddr , pCtrl->MemMap.u32DrvProcessBufSize );
837*53ee8cc1Swenshuai.xi u32Data = pCtrl->u32LastESRptr;
838*53ee8cc1Swenshuai.xi }
839*53ee8cc1Swenshuai.xi }
840*53ee8cc1Swenshuai.xi #endif
841*53ee8cc1Swenshuai.xi }
842*53ee8cc1Swenshuai.xi else
843*53ee8cc1Swenshuai.xi {
844*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
845*53ee8cc1Swenshuai.xi MS_U8 u8ViewIdx = 0;
846*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
847*53ee8cc1Swenshuai.xi {
848*53ee8cc1Swenshuai.xi u8ViewIdx = (MS_U8) HAL_HVD_EX_GetView(u32Id);
849*53ee8cc1Swenshuai.xi }
850*53ee8cc1Swenshuai.xi if(u8ViewIdx != 0) /// 2nd ES ptr.
851*53ee8cc1Swenshuai.xi {
852*53ee8cc1Swenshuai.xi u32Data = pShm->u32ES2ReadPtr;
853*53ee8cc1Swenshuai.xi }
854*53ee8cc1Swenshuai.xi else
855*53ee8cc1Swenshuai.xi {
856*53ee8cc1Swenshuai.xi u32Data = pShm->u32ESReadPtr;
857*53ee8cc1Swenshuai.xi }
858*53ee8cc1Swenshuai.xi #else
859*53ee8cc1Swenshuai.xi u32Data = pShm->u32ESReadPtr;
860*53ee8cc1Swenshuai.xi #endif
861*53ee8cc1Swenshuai.xi }
862*53ee8cc1Swenshuai.xi
863*53ee8cc1Swenshuai.xi EXIT:
864*53ee8cc1Swenshuai.xi
865*53ee8cc1Swenshuai.xi pCtrl->u32LastESRptr = u32Data;
866*53ee8cc1Swenshuai.xi
867*53ee8cc1Swenshuai.xi return u32Data;
868*53ee8cc1Swenshuai.xi }
869*53ee8cc1Swenshuai.xi
_HVD_EX_SetCMDArg(MS_U32 u32Id,MS_U32 u32Arg)870*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMDArg(MS_U32 u32Id, MS_U32 u32Arg)
871*53ee8cc1Swenshuai.xi {
872*53ee8cc1Swenshuai.xi MS_U16 u16TimeOut = 0xFFFF;
873*53ee8cc1Swenshuai.xi MS_BOOL bResult = FALSE;
874*53ee8cc1Swenshuai.xi
875*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("Send ARG 0x%lx to HVD\n", u32Arg);
876*53ee8cc1Swenshuai.xi
877*53ee8cc1Swenshuai.xi while (--u16TimeOut)
878*53ee8cc1Swenshuai.xi {
879*53ee8cc1Swenshuai.xi if (_HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX) && _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_ARG_MBOX))
880*53ee8cc1Swenshuai.xi {
881*53ee8cc1Swenshuai.xi bResult = _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_ARG_MBOX, u32Arg);
882*53ee8cc1Swenshuai.xi break;
883*53ee8cc1Swenshuai.xi }
884*53ee8cc1Swenshuai.xi }
885*53ee8cc1Swenshuai.xi
886*53ee8cc1Swenshuai.xi return bResult;
887*53ee8cc1Swenshuai.xi }
888*53ee8cc1Swenshuai.xi
_HVD_EX_SetCMD(MS_U32 u32Id,MS_U32 u32Cmd)889*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMD(MS_U32 u32Id, MS_U32 u32Cmd)
890*53ee8cc1Swenshuai.xi {
891*53ee8cc1Swenshuai.xi MS_U16 u16TimeOut = 0xFFFF;
892*53ee8cc1Swenshuai.xi MS_BOOL bResult = FALSE;
893*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
894*53ee8cc1Swenshuai.xi
895*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("Send CMD 0x%lx to HVD \n", u32Cmd);
896*53ee8cc1Swenshuai.xi
897*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
898*53ee8cc1Swenshuai.xi if(E_HAL_VPU_MVC_STREAM_BASE == u8TaskId)
899*53ee8cc1Swenshuai.xi {
900*53ee8cc1Swenshuai.xi u8TaskId = E_HAL_VPU_MAIN_STREAM_BASE;
901*53ee8cc1Swenshuai.xi }
902*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
903*53ee8cc1Swenshuai.xi
904*53ee8cc1Swenshuai.xi while (--u16TimeOut)
905*53ee8cc1Swenshuai.xi {
906*53ee8cc1Swenshuai.xi if (_HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX))
907*53ee8cc1Swenshuai.xi {
908*53ee8cc1Swenshuai.xi u32Cmd |= (u8TaskId << 24);
909*53ee8cc1Swenshuai.xi bResult = _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_MBOX, u32Cmd);
910*53ee8cc1Swenshuai.xi break;
911*53ee8cc1Swenshuai.xi }
912*53ee8cc1Swenshuai.xi }
913*53ee8cc1Swenshuai.xi return bResult;
914*53ee8cc1Swenshuai.xi }
915*53ee8cc1Swenshuai.xi
_HVD_EX_SendCmd(MS_U32 u32Id,MS_U32 u32Cmd,MS_U32 u32CmdArg)916*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_SendCmd(MS_U32 u32Id, MS_U32 u32Cmd, MS_U32 u32CmdArg)
917*53ee8cc1Swenshuai.xi {
918*53ee8cc1Swenshuai.xi MS_U32 u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
919*53ee8cc1Swenshuai.xi
920*53ee8cc1Swenshuai.xi while (!_HVD_EX_SetCMDArg(u32Id, u32CmdArg))
921*53ee8cc1Swenshuai.xi {
922*53ee8cc1Swenshuai.xi if (HVD_GetSysTime_ms() > u32timeout)
923*53ee8cc1Swenshuai.xi {
924*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Timeout: cmd=0x%lx arg=0x%lx\n", u32Cmd, u32CmdArg);
925*53ee8cc1Swenshuai.xi return E_HVD_RETURN_TIMEOUT;
926*53ee8cc1Swenshuai.xi }
927*53ee8cc1Swenshuai.xi
928*53ee8cc1Swenshuai.xi #if 0
929*53ee8cc1Swenshuai.xi if (u32Cmd == E_HVD_CMD_STOP)
930*53ee8cc1Swenshuai.xi {
931*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
932*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
933*53ee8cc1Swenshuai.xi if(E_HAL_VPU_MVC_STREAM_BASE == u8TaskId)
934*53ee8cc1Swenshuai.xi {
935*53ee8cc1Swenshuai.xi u8TaskId = E_HAL_VPU_MAIN_STREAM_BASE;
936*53ee8cc1Swenshuai.xi }
937*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
938*53ee8cc1Swenshuai.xi MS_U32 u32Cmdtmp = (u8TaskId << 24) | E_HVD_CMD_STOP;
939*53ee8cc1Swenshuai.xi
940*53ee8cc1Swenshuai.xi _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_MBOX, u32Cmdtmp);
941*53ee8cc1Swenshuai.xi _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_ARG_MBOX, 0);
942*53ee8cc1Swenshuai.xi
943*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
944*53ee8cc1Swenshuai.xi }
945*53ee8cc1Swenshuai.xi #endif
946*53ee8cc1Swenshuai.xi
947*53ee8cc1Swenshuai.xi if(u32Cmd < E_DUAL_CMD_BASE)
948*53ee8cc1Swenshuai.xi {
949*53ee8cc1Swenshuai.xi //_HVD_EX_GetPC();
950*53ee8cc1Swenshuai.xi HAL_HVD_EX_Dump_FW_Status(u32Id);
951*53ee8cc1Swenshuai.xi HAL_HVD_EX_Dump_HW_Status(HVD_U32_MAX);
952*53ee8cc1Swenshuai.xi }
953*53ee8cc1Swenshuai.xi }
954*53ee8cc1Swenshuai.xi
955*53ee8cc1Swenshuai.xi u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
956*53ee8cc1Swenshuai.xi
957*53ee8cc1Swenshuai.xi while (!_HVD_EX_SetCMD(u32Id, u32Cmd))
958*53ee8cc1Swenshuai.xi {
959*53ee8cc1Swenshuai.xi if (HVD_GetSysTime_ms() > u32timeout)
960*53ee8cc1Swenshuai.xi {
961*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("cmd timeout: %lx\n", u32Cmd);
962*53ee8cc1Swenshuai.xi return E_HVD_RETURN_TIMEOUT;
963*53ee8cc1Swenshuai.xi }
964*53ee8cc1Swenshuai.xi
965*53ee8cc1Swenshuai.xi if(u32Cmd < E_DUAL_CMD_BASE)
966*53ee8cc1Swenshuai.xi {
967*53ee8cc1Swenshuai.xi //_HVD_EX_GetPC();
968*53ee8cc1Swenshuai.xi HAL_HVD_EX_Dump_FW_Status(u32Id);
969*53ee8cc1Swenshuai.xi HAL_HVD_EX_Dump_HW_Status(HVD_U32_MAX);
970*53ee8cc1Swenshuai.xi }
971*53ee8cc1Swenshuai.xi }
972*53ee8cc1Swenshuai.xi
973*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
974*53ee8cc1Swenshuai.xi }
975*53ee8cc1Swenshuai.xi
_HVD_EX_SetMIUProtectMask(MS_BOOL bEnable)976*53ee8cc1Swenshuai.xi static void _HVD_EX_SetMIUProtectMask(MS_BOOL bEnable)
977*53ee8cc1Swenshuai.xi {
978*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MIU_PROTECT
979*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(MVD_RW, bEnable);
980*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(MVD_BBU_R, bEnable);
981*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
982*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(EVD_RW, bEnable);
983*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(EVD_BBU_R, bEnable);
984*53ee8cc1Swenshuai.xi #endif
985*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(HVD_RW, bEnable);
986*53ee8cc1Swenshuai.xi _HVD_MIU_SetReqMask(HVD_BBU_R, bEnable);
987*53ee8cc1Swenshuai.xi HAL_VPU_EX_MIU_RW_Protect(bEnable);
988*53ee8cc1Swenshuai.xi //HVD_Delay_ms(1);
989*53ee8cc1Swenshuai.xi #endif
990*53ee8cc1Swenshuai.xi return;
991*53ee8cc1Swenshuai.xi }
992*53ee8cc1Swenshuai.xi
_HVD_EX_SetBufferAddr(MS_U32 u32Id)993*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBufferAddr(MS_U32 u32Id)
994*53ee8cc1Swenshuai.xi {
995*53ee8cc1Swenshuai.xi MS_U16 u16Reg = 0;
996*53ee8cc1Swenshuai.xi MS_U32 u32StAddr = 0;
997*53ee8cc1Swenshuai.xi MS_BOOL bBitMIU1 = FALSE;
998*53ee8cc1Swenshuai.xi MS_BOOL bCodeMIU1 = FALSE;
999*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = 0;
1000*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1001*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1002*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1003*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1004*53ee8cc1Swenshuai.xi
1005*53ee8cc1Swenshuai.xi if(pCtrl == NULL) return;
1006*53ee8cc1Swenshuai.xi
1007*53ee8cc1Swenshuai.xi // nal table settngs
1008*53ee8cc1Swenshuai.xi if (pCtrl->MemMap.u32CodeBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1009*53ee8cc1Swenshuai.xi {
1010*53ee8cc1Swenshuai.xi bCodeMIU1 = TRUE;
1011*53ee8cc1Swenshuai.xi }
1012*53ee8cc1Swenshuai.xi
1013*53ee8cc1Swenshuai.xi if (pCtrl->MemMap.u32BitstreamBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1014*53ee8cc1Swenshuai.xi {
1015*53ee8cc1Swenshuai.xi bBitMIU1 = TRUE;
1016*53ee8cc1Swenshuai.xi }
1017*53ee8cc1Swenshuai.xi
1018*53ee8cc1Swenshuai.xi if (bBitMIU1 != bCodeMIU1)
1019*53ee8cc1Swenshuai.xi {
1020*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
1021*53ee8cc1Swenshuai.xi
1022*53ee8cc1Swenshuai.xi if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1023*53ee8cc1Swenshuai.xi {
1024*53ee8cc1Swenshuai.xi u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1025*53ee8cc1Swenshuai.xi }
1026*53ee8cc1Swenshuai.xi }
1027*53ee8cc1Swenshuai.xi else
1028*53ee8cc1Swenshuai.xi {
1029*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU_DRAM_ST_ADDR;
1030*53ee8cc1Swenshuai.xi
1031*53ee8cc1Swenshuai.xi if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1032*53ee8cc1Swenshuai.xi {
1033*53ee8cc1Swenshuai.xi u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1034*53ee8cc1Swenshuai.xi }
1035*53ee8cc1Swenshuai.xi }
1036*53ee8cc1Swenshuai.xi
1037*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1038*53ee8cc1Swenshuai.xi {
1039*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
1040*53ee8cc1Swenshuai.xi
1041*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS3, (MS_U16)(u32StAddr >> 3));
1042*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS3, (MS_U16)(u32StAddr >> 19));
1043*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS3, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1044*53ee8cc1Swenshuai.xi
1045*53ee8cc1Swenshuai.xi u32StAddr += 0x2000;
1046*53ee8cc1Swenshuai.xi
1047*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS4, (MS_U16)(u32StAddr >> 3));
1048*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS4, (MS_U16)(u32StAddr >> 19));
1049*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS4, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1050*53ee8cc1Swenshuai.xi
1051*53ee8cc1Swenshuai.xi // ES buffer
1052*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1053*53ee8cc1Swenshuai.xi
1054*53ee8cc1Swenshuai.xi if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1055*53ee8cc1Swenshuai.xi {
1056*53ee8cc1Swenshuai.xi u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1057*53ee8cc1Swenshuai.xi }
1058*53ee8cc1Swenshuai.xi
1059*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("ESB start addr=%lx\n", u32StAddr);
1060*53ee8cc1Swenshuai.xi
1061*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_L_BS34, HVD_LWORD(u32StAddr >> 3));
1062*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_H_BS34, HVD_HWORD(u32StAddr >> 3));
1063*53ee8cc1Swenshuai.xi
1064*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1065*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1066*53ee8cc1Swenshuai.xi
1067*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BS34);
1068*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BS34_TSP_INPUT;
1069*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BS34_PASER_MASK;
1070*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BS34_PASER_DISABLE;
1071*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BS34_AUTO_NAL_TAB;
1072*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BS34, u16Reg);
1073*53ee8cc1Swenshuai.xi
1074*53ee8cc1Swenshuai.xi return;
1075*53ee8cc1Swenshuai.xi }
1076*53ee8cc1Swenshuai.xi
1077*53ee8cc1Swenshuai.xi u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1078*53ee8cc1Swenshuai.xi
1079*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("NAL start addr=%lx\n", u32StAddr);
1080*53ee8cc1Swenshuai.xi
1081*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
1082*53ee8cc1Swenshuai.xi if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
1083*53ee8cc1Swenshuai.xi #else
1084*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
1085*53ee8cc1Swenshuai.xi #endif
1086*53ee8cc1Swenshuai.xi {
1087*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L(u32RB), (MS_U16) (u32StAddr >> 3));
1088*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H(u32RB), (MS_U16) (u32StAddr >> 19));
1089*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
1090*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1091*53ee8cc1Swenshuai.xi }
1092*53ee8cc1Swenshuai.xi else
1093*53ee8cc1Swenshuai.xi {
1094*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2, (MS_U16) (u32StAddr >> 3));
1095*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2, (MS_U16) (u32StAddr >> 19));
1096*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
1097*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2, (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1098*53ee8cc1Swenshuai.xi }
1099*53ee8cc1Swenshuai.xi
1100*53ee8cc1Swenshuai.xi // ES buffer
1101*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1102*53ee8cc1Swenshuai.xi
1103*53ee8cc1Swenshuai.xi if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1104*53ee8cc1Swenshuai.xi {
1105*53ee8cc1Swenshuai.xi u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1106*53ee8cc1Swenshuai.xi }
1107*53ee8cc1Swenshuai.xi
1108*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("ESB start addr=%lx, len=%lx\n", u32StAddr, pCtrl->MemMap.u32BitstreamBufSize);
1109*53ee8cc1Swenshuai.xi
1110*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
1111*53ee8cc1Swenshuai.xi if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
1112*53ee8cc1Swenshuai.xi #else
1113*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
1114*53ee8cc1Swenshuai.xi #endif
1115*53ee8cc1Swenshuai.xi {
1116*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
1117*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
1118*53ee8cc1Swenshuai.xi
1119*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1120*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1121*53ee8cc1Swenshuai.xi }
1122*53ee8cc1Swenshuai.xi else
1123*53ee8cc1Swenshuai.xi {
1124*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2, HVD_LWORD(u32StAddr >> 3));
1125*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2, HVD_HWORD(u32StAddr >> 3));
1126*53ee8cc1Swenshuai.xi
1127*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1128*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1129*53ee8cc1Swenshuai.xi }
1130*53ee8cc1Swenshuai.xi
1131*53ee8cc1Swenshuai.xi // others
1132*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
1133*53ee8cc1Swenshuai.xi if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
1134*53ee8cc1Swenshuai.xi #else
1135*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
1136*53ee8cc1Swenshuai.xi #endif
1137*53ee8cc1Swenshuai.xi {
1138*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB));
1139*53ee8cc1Swenshuai.xi
1140*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1141*53ee8cc1Swenshuai.xi {
1142*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_TSP_INPUT;
1143*53ee8cc1Swenshuai.xi }
1144*53ee8cc1Swenshuai.xi else
1145*53ee8cc1Swenshuai.xi {
1146*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_TSP_INPUT;
1147*53ee8cc1Swenshuai.xi }
1148*53ee8cc1Swenshuai.xi
1149*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_PASER_MASK;
1150*53ee8cc1Swenshuai.xi
1151*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) // RM
1152*53ee8cc1Swenshuai.xi {
1153*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_DISABLE; // force BBU to remove nothing, RM only
1154*53ee8cc1Swenshuai.xi }
1155*53ee8cc1Swenshuai.xi else // AVS or AVC
1156*53ee8cc1Swenshuai.xi {
1157*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1158*53ee8cc1Swenshuai.xi {
1159*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_03;
1160*53ee8cc1Swenshuai.xi }
1161*53ee8cc1Swenshuai.xi else // start code remained
1162*53ee8cc1Swenshuai.xi {
1163*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL;
1164*53ee8cc1Swenshuai.xi }
1165*53ee8cc1Swenshuai.xi }
1166*53ee8cc1Swenshuai.xi
1167*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB;
1168*53ee8cc1Swenshuai.xi
1169*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU(u32RB), u16Reg);
1170*53ee8cc1Swenshuai.xi }
1171*53ee8cc1Swenshuai.xi else
1172*53ee8cc1Swenshuai.xi {
1173*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2);
1174*53ee8cc1Swenshuai.xi
1175*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1176*53ee8cc1Swenshuai.xi {
1177*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
1178*53ee8cc1Swenshuai.xi }
1179*53ee8cc1Swenshuai.xi else
1180*53ee8cc1Swenshuai.xi {
1181*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
1182*53ee8cc1Swenshuai.xi }
1183*53ee8cc1Swenshuai.xi
1184*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
1185*53ee8cc1Swenshuai.xi
1186*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) // RM
1187*53ee8cc1Swenshuai.xi {
1188*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2; // force BBU to remove nothing, RM only
1189*53ee8cc1Swenshuai.xi }
1190*53ee8cc1Swenshuai.xi else // AVS or AVC
1191*53ee8cc1Swenshuai.xi {
1192*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1193*53ee8cc1Swenshuai.xi {
1194*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
1195*53ee8cc1Swenshuai.xi }
1196*53ee8cc1Swenshuai.xi else // start code remained
1197*53ee8cc1Swenshuai.xi {
1198*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
1199*53ee8cc1Swenshuai.xi }
1200*53ee8cc1Swenshuai.xi }
1201*53ee8cc1Swenshuai.xi
1202*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
1203*53ee8cc1Swenshuai.xi
1204*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2, u16Reg);
1205*53ee8cc1Swenshuai.xi }
1206*53ee8cc1Swenshuai.xi
1207*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
1208*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
1209*53ee8cc1Swenshuai.xi {
1210*53ee8cc1Swenshuai.xi /// Used sub stream to record sub view data.
1211*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pDrvCtrl_Sub = _HVD_EX_GetDrvCtrl((u32Id+0x00011000));
1212*53ee8cc1Swenshuai.xi //printf("**************** Buffer setting for MVC dual-BBU *************\n");
1213*53ee8cc1Swenshuai.xi
1214*53ee8cc1Swenshuai.xi if (bBitMIU1 != bCodeMIU1)
1215*53ee8cc1Swenshuai.xi {
1216*53ee8cc1Swenshuai.xi u32StAddr = pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr + pDrvCtrl_Sub->u32BBUTblInBitstreamBufAddr;
1217*53ee8cc1Swenshuai.xi
1218*53ee8cc1Swenshuai.xi if (u32StAddr >= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr)
1219*53ee8cc1Swenshuai.xi {
1220*53ee8cc1Swenshuai.xi u32StAddr -= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr;
1221*53ee8cc1Swenshuai.xi }
1222*53ee8cc1Swenshuai.xi }
1223*53ee8cc1Swenshuai.xi else
1224*53ee8cc1Swenshuai.xi {
1225*53ee8cc1Swenshuai.xi u32StAddr = pDrvCtrl_Sub->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU2_DRAM_ST_ADDR;
1226*53ee8cc1Swenshuai.xi
1227*53ee8cc1Swenshuai.xi if (u32StAddr >= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr)
1228*53ee8cc1Swenshuai.xi {
1229*53ee8cc1Swenshuai.xi u32StAddr -= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr;
1230*53ee8cc1Swenshuai.xi }
1231*53ee8cc1Swenshuai.xi }
1232*53ee8cc1Swenshuai.xi
1233*53ee8cc1Swenshuai.xi
1234*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] _HAL_HVD_SetBuffer2Addr: nal StAddr:%lx \n", u32StAddr);
1235*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2, (MS_U16)(u32StAddr >> 3));
1236*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2, (MS_U16)(u32StAddr >> 19));
1237*53ee8cc1Swenshuai.xi // -1 is for NAL_TAB_LEN counts from zero.
1238*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum - 1));
1239*53ee8cc1Swenshuai.xi
1240*53ee8cc1Swenshuai.xi // ES buffer
1241*53ee8cc1Swenshuai.xi u32StAddr = pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr;
1242*53ee8cc1Swenshuai.xi if(u32StAddr >= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr)
1243*53ee8cc1Swenshuai.xi {
1244*53ee8cc1Swenshuai.xi u32StAddr -= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr;
1245*53ee8cc1Swenshuai.xi }
1246*53ee8cc1Swenshuai.xi
1247*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] 2nd ES _HAL_HVD_SetBuffer2Addr: ESb StAddr:%lx, len:%lx.\n", u32StAddr, pDrvCtrl_Sub->MemMap.u32BitstreamBufSize);
1248*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2, HVD_LWORD(u32StAddr >> 3));
1249*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2, HVD_HWORD(u32StAddr >> 3));
1250*53ee8cc1Swenshuai.xi
1251*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2, HVD_LWORD(pDrvCtrl_Sub->MemMap.u32BitstreamBufSize >> 3));
1252*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2, HVD_HWORD(pDrvCtrl_Sub->MemMap.u32BitstreamBufSize >> 3));
1253*53ee8cc1Swenshuai.xi
1254*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2);
1255*53ee8cc1Swenshuai.xi if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1256*53ee8cc1Swenshuai.xi {
1257*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
1258*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] 2nd ES, TSP mode.\n");
1259*53ee8cc1Swenshuai.xi }
1260*53ee8cc1Swenshuai.xi else
1261*53ee8cc1Swenshuai.xi {
1262*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
1263*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] 2nd ES, BBU mode.\n");
1264*53ee8cc1Swenshuai.xi }
1265*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
1266*53ee8cc1Swenshuai.xi if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) // RM
1267*53ee8cc1Swenshuai.xi {
1268*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2; // force BBU to remove nothing, RM only
1269*53ee8cc1Swenshuai.xi }
1270*53ee8cc1Swenshuai.xi else // AVS or AVC
1271*53ee8cc1Swenshuai.xi {
1272*53ee8cc1Swenshuai.xi if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1273*53ee8cc1Swenshuai.xi {
1274*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
1275*53ee8cc1Swenshuai.xi }
1276*53ee8cc1Swenshuai.xi else // start code remained
1277*53ee8cc1Swenshuai.xi {
1278*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
1279*53ee8cc1Swenshuai.xi ///HVD_MSG_DBG("[MVC] BBU Paser all.\n");
1280*53ee8cc1Swenshuai.xi }
1281*53ee8cc1Swenshuai.xi }
1282*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
1283*53ee8cc1Swenshuai.xi ///HVD_MSG_DBG("[MVC] 2nd MIF BBU 0x%lx.\n",(MS_U32)u16Reg);
1284*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2, u16Reg);
1285*53ee8cc1Swenshuai.xi }
1286*53ee8cc1Swenshuai.xi #endif
1287*53ee8cc1Swenshuai.xi
1288*53ee8cc1Swenshuai.xi
1289*53ee8cc1Swenshuai.xi // MIF offset
1290*53ee8cc1Swenshuai.xi #if 0
1291*53ee8cc1Swenshuai.xi {
1292*53ee8cc1Swenshuai.xi MS_U16 offaddr = 0;
1293*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32CodeBufAddr;
1294*53ee8cc1Swenshuai.xi if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1295*53ee8cc1Swenshuai.xi {
1296*53ee8cc1Swenshuai.xi u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1297*53ee8cc1Swenshuai.xi }
1298*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("MIF offset:%lx \n", u32StAddr);
1299*53ee8cc1Swenshuai.xi offaddr = (MS_U16) ((u32StAddr) >> 20);
1300*53ee8cc1Swenshuai.xi offaddr &= BMASK(HVD_REG_MIF_OFFSET_L_BITS:0);
1301*53ee8cc1Swenshuai.xi //0x1FF; // 9 bits(L + H)
1302*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU);
1303*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_MIF_OFFSET_H;
1304*53ee8cc1Swenshuai.xi u16Reg &= ~(BMASK(HVD_REG_MIF_OFFSET_L_BITS:0));
1305*53ee8cc1Swenshuai.xi if (offaddr & BIT(HVD_REG_MIF_OFFSET_L_BITS))
1306*53ee8cc1Swenshuai.xi {
1307*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_MIF_OFFSET_H;
1308*53ee8cc1Swenshuai.xi }
1309*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BBU, (u16Reg | (offaddr & BMASK(HVD_REG_MIF_OFFSET_L_BITS:0))));
1310*53ee8cc1Swenshuai.xi }
1311*53ee8cc1Swenshuai.xi #endif
1312*53ee8cc1Swenshuai.xi }
1313*53ee8cc1Swenshuai.xi
1314*53ee8cc1Swenshuai.xi #if 0 //defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
1315*53ee8cc1Swenshuai.xi // Note: For VP8 only. MVC ES buffer address will be set when _HVD_EX_SetBufferAddr() is called
1316*53ee8cc1Swenshuai.xi static void _HVD_EX_SetESBufferAddr(MS_U32 u32Id)
1317*53ee8cc1Swenshuai.xi {
1318*53ee8cc1Swenshuai.xi MS_U16 u16Reg = 0;
1319*53ee8cc1Swenshuai.xi MS_U32 u32StAddr = 0;
1320*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1321*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1322*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1323*53ee8cc1Swenshuai.xi
1324*53ee8cc1Swenshuai.xi if(pCtrl == NULL) return;
1325*53ee8cc1Swenshuai.xi
1326*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1327*53ee8cc1Swenshuai.xi {
1328*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
1329*53ee8cc1Swenshuai.xi
1330*53ee8cc1Swenshuai.xi // ES buffer
1331*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1332*53ee8cc1Swenshuai.xi
1333*53ee8cc1Swenshuai.xi if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1334*53ee8cc1Swenshuai.xi {
1335*53ee8cc1Swenshuai.xi u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1336*53ee8cc1Swenshuai.xi }
1337*53ee8cc1Swenshuai.xi
1338*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_L_BS34, HVD_LWORD(u32StAddr >> 3));
1339*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_H_BS34, HVD_HWORD(u32StAddr >> 3));
1340*53ee8cc1Swenshuai.xi
1341*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1342*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1343*53ee8cc1Swenshuai.xi
1344*53ee8cc1Swenshuai.xi u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BS34);
1345*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BS34_TSP_INPUT;
1346*53ee8cc1Swenshuai.xi u16Reg &= ~HVD_REG_BS34_PASER_MASK;
1347*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BS34_PASER_DISABLE;
1348*53ee8cc1Swenshuai.xi u16Reg |= HVD_REG_BS34_AUTO_NAL_TAB;
1349*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_MIF_BS34, u16Reg);
1350*53ee8cc1Swenshuai.xi
1351*53ee8cc1Swenshuai.xi return;
1352*53ee8cc1Swenshuai.xi }
1353*53ee8cc1Swenshuai.xi
1354*53ee8cc1Swenshuai.xi // ES buffer
1355*53ee8cc1Swenshuai.xi u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1356*53ee8cc1Swenshuai.xi
1357*53ee8cc1Swenshuai.xi if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1358*53ee8cc1Swenshuai.xi {
1359*53ee8cc1Swenshuai.xi u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1360*53ee8cc1Swenshuai.xi }
1361*53ee8cc1Swenshuai.xi
1362*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("ESB start addr=%lx, len=%lx\n", u32StAddr, pCtrl->MemMap.u32BitstreamBufSize);
1363*53ee8cc1Swenshuai.xi
1364*53ee8cc1Swenshuai.xi if (0 == HAL_VPU_EX_GetTaskId(u32Id))
1365*53ee8cc1Swenshuai.xi {
1366*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
1367*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
1368*53ee8cc1Swenshuai.xi
1369*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1370*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1371*53ee8cc1Swenshuai.xi }
1372*53ee8cc1Swenshuai.xi else
1373*53ee8cc1Swenshuai.xi {
1374*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2, HVD_LWORD(u32StAddr >> 3));
1375*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2, HVD_HWORD(u32StAddr >> 3));
1376*53ee8cc1Swenshuai.xi
1377*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1378*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1379*53ee8cc1Swenshuai.xi }
1380*53ee8cc1Swenshuai.xi }
1381*53ee8cc1Swenshuai.xi #endif
1382*53ee8cc1Swenshuai.xi
_HVD_EX_GetESLevel(MS_U32 u32Id)1383*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESLevel(MS_U32 u32Id)
1384*53ee8cc1Swenshuai.xi {
1385*53ee8cc1Swenshuai.xi MS_U32 u32Wptr = 0;
1386*53ee8cc1Swenshuai.xi MS_U32 u32Rptr = 0;
1387*53ee8cc1Swenshuai.xi MS_U32 u32CurMBX = 0;
1388*53ee8cc1Swenshuai.xi MS_U32 u32ESsize = 0;
1389*53ee8cc1Swenshuai.xi MS_U32 u32Ret = E_HVD_ESB_LEVEL_NORMAL;
1390*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1391*53ee8cc1Swenshuai.xi
1392*53ee8cc1Swenshuai.xi u32Wptr = _HVD_EX_GetESWritePtr(u32Id);
1393*53ee8cc1Swenshuai.xi u32Rptr = _HVD_EX_GetESReadPtr(u32Id, FALSE);
1394*53ee8cc1Swenshuai.xi u32ESsize = pCtrl->MemMap.u32BitstreamBufSize;
1395*53ee8cc1Swenshuai.xi
1396*53ee8cc1Swenshuai.xi if (u32Rptr >= u32Wptr)
1397*53ee8cc1Swenshuai.xi {
1398*53ee8cc1Swenshuai.xi u32CurMBX = u32Rptr - u32Wptr;
1399*53ee8cc1Swenshuai.xi }
1400*53ee8cc1Swenshuai.xi else
1401*53ee8cc1Swenshuai.xi {
1402*53ee8cc1Swenshuai.xi u32CurMBX = u32ESsize - (u32Wptr - u32Rptr);
1403*53ee8cc1Swenshuai.xi }
1404*53ee8cc1Swenshuai.xi
1405*53ee8cc1Swenshuai.xi if (u32CurMBX == 0)
1406*53ee8cc1Swenshuai.xi {
1407*53ee8cc1Swenshuai.xi u32Ret = E_HVD_ESB_LEVEL_UNDER;
1408*53ee8cc1Swenshuai.xi }
1409*53ee8cc1Swenshuai.xi else if (u32CurMBX < HVD_FW_AVC_ES_OVER_THRESHOLD)
1410*53ee8cc1Swenshuai.xi {
1411*53ee8cc1Swenshuai.xi u32Ret = E_HVD_ESB_LEVEL_OVER;
1412*53ee8cc1Swenshuai.xi }
1413*53ee8cc1Swenshuai.xi else
1414*53ee8cc1Swenshuai.xi {
1415*53ee8cc1Swenshuai.xi u32CurMBX = u32ESsize - u32CurMBX;
1416*53ee8cc1Swenshuai.xi if (u32CurMBX < HVD_FW_AVC_ES_UNDER_THRESHOLD)
1417*53ee8cc1Swenshuai.xi {
1418*53ee8cc1Swenshuai.xi u32Ret = E_HVD_ESB_LEVEL_UNDER;
1419*53ee8cc1Swenshuai.xi }
1420*53ee8cc1Swenshuai.xi }
1421*53ee8cc1Swenshuai.xi
1422*53ee8cc1Swenshuai.xi return u32Ret;
1423*53ee8cc1Swenshuai.xi }
1424*53ee8cc1Swenshuai.xi
_HVD_EX_GetESQuantity(MS_U32 u32Id)1425*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESQuantity(MS_U32 u32Id)
1426*53ee8cc1Swenshuai.xi {
1427*53ee8cc1Swenshuai.xi MS_U32 u32Wptr = 0;
1428*53ee8cc1Swenshuai.xi MS_U32 u32Rptr = 0;
1429*53ee8cc1Swenshuai.xi MS_U32 u32ESsize = 0;
1430*53ee8cc1Swenshuai.xi MS_U32 u32Ret = 0;
1431*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1432*53ee8cc1Swenshuai.xi
1433*53ee8cc1Swenshuai.xi u32Wptr = _HVD_EX_GetESWritePtr(u32Id);
1434*53ee8cc1Swenshuai.xi u32Rptr = _HVD_EX_GetESReadPtr(u32Id, FALSE);
1435*53ee8cc1Swenshuai.xi u32ESsize = pCtrl->MemMap.u32BitstreamBufSize;
1436*53ee8cc1Swenshuai.xi
1437*53ee8cc1Swenshuai.xi
1438*53ee8cc1Swenshuai.xi if(u32Wptr >= u32Rptr)
1439*53ee8cc1Swenshuai.xi {
1440*53ee8cc1Swenshuai.xi u32Ret = u32Wptr - u32Rptr;
1441*53ee8cc1Swenshuai.xi }
1442*53ee8cc1Swenshuai.xi else
1443*53ee8cc1Swenshuai.xi {
1444*53ee8cc1Swenshuai.xi u32Ret = u32ESsize - u32Rptr + u32Wptr;
1445*53ee8cc1Swenshuai.xi }
1446*53ee8cc1Swenshuai.xi //printf("ES Quantity <0x%lx> W:0x%lx, R:0x%lx, Q:0x%lx.\n",u32Id,u32Wptr,u32Rptr,u32Ret);
1447*53ee8cc1Swenshuai.xi return u32Ret;
1448*53ee8cc1Swenshuai.xi }
1449*53ee8cc1Swenshuai.xi
_HVD_EX_SetRegCPU(MS_U32 u32Id)1450*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetRegCPU(MS_U32 u32Id)
1451*53ee8cc1Swenshuai.xi {
1452*53ee8cc1Swenshuai.xi MS_U32 u32FirmVer = 0;
1453*53ee8cc1Swenshuai.xi MS_U32 u32Timeout = 20000;
1454*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1455*53ee8cc1Swenshuai.xi
1456*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("HVD HW ver id: 0x%04lx\n", HAL_HVD_EX_GetHWVersionID());
1457*53ee8cc1Swenshuai.xi
1458*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
1459*53ee8cc1Swenshuai.xi HVD_EX_MSG_MUST("HVD Time Measure:%d (%s %d) \n", HVD_GetSysTime_ms() - pHVDDrvContext->u32InitSysTimeBase, __FUNCTION__, __LINE__);
1460*53ee8cc1Swenshuai.xi #endif
1461*53ee8cc1Swenshuai.xi
1462*53ee8cc1Swenshuai.xi HAL_VPU_EX_SetFWReload(!pCtrl->bTurboFWMode);
1463*53ee8cc1Swenshuai.xi
1464*53ee8cc1Swenshuai.xi VPU_EX_FWCodeCfg fwCfg;
1465*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo taskInfo;
1466*53ee8cc1Swenshuai.xi VPU_EX_VLCTblCfg vlcCfg;
1467*53ee8cc1Swenshuai.xi VPU_EX_NDecInitPara nDecInitPara;
1468*53ee8cc1Swenshuai.xi
1469*53ee8cc1Swenshuai.xi memset(&fwCfg, 0, sizeof(VPU_EX_FWCodeCfg));
1470*53ee8cc1Swenshuai.xi memset(&taskInfo, 0, sizeof(VPU_EX_TaskInfo));
1471*53ee8cc1Swenshuai.xi memset(&vlcCfg, 0, sizeof(VPU_EX_VLCTblCfg));
1472*53ee8cc1Swenshuai.xi memset(&nDecInitPara, 0, sizeof(VPU_EX_NDecInitPara));
1473*53ee8cc1Swenshuai.xi
1474*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) //rm
1475*53ee8cc1Swenshuai.xi {
1476*53ee8cc1Swenshuai.xi vlcCfg.u32DstAddr = MsOS_PA2KSEG1(pCtrl->MemMap.u32FrameBufAddr + pHVDHalContext->u32RV_VLCTableAddr);
1477*53ee8cc1Swenshuai.xi vlcCfg.u32BinAddr = pCtrl->MemMap.u32VLCBinaryVAddr;
1478*53ee8cc1Swenshuai.xi vlcCfg.u32BinSize = pCtrl->MemMap.u32VLCBinarySize;
1479*53ee8cc1Swenshuai.xi vlcCfg.u32FrameBufAddr = pCtrl->MemMap.u32FrameBufVAddr;
1480*53ee8cc1Swenshuai.xi vlcCfg.u32VLCTableOffset = pHVDHalContext->u32RV_VLCTableAddr;
1481*53ee8cc1Swenshuai.xi nDecInitPara.pVLCCfg = &vlcCfg;
1482*53ee8cc1Swenshuai.xi }
1483*53ee8cc1Swenshuai.xi
1484*53ee8cc1Swenshuai.xi nDecInitPara.pFWCodeCfg = &fwCfg;
1485*53ee8cc1Swenshuai.xi nDecInitPara.pTaskInfo = &taskInfo;
1486*53ee8cc1Swenshuai.xi
1487*53ee8cc1Swenshuai.xi fwCfg.u8SrcType = pCtrl->MemMap.eFWSourceType;
1488*53ee8cc1Swenshuai.xi fwCfg.u32DstAddr = pCtrl->MemMap.u32CodeBufVAddr;
1489*53ee8cc1Swenshuai.xi fwCfg.u32DstSize = pCtrl->MemMap.u32CodeBufSize;
1490*53ee8cc1Swenshuai.xi fwCfg.u32BinAddr = pCtrl->MemMap.u32FWBinaryVAddr;
1491*53ee8cc1Swenshuai.xi fwCfg.u32BinSize = pCtrl->MemMap.u32FWBinarySize;
1492*53ee8cc1Swenshuai.xi
1493*53ee8cc1Swenshuai.xi taskInfo.u32Id = u32Id;
1494*53ee8cc1Swenshuai.xi
1495*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
1496*53ee8cc1Swenshuai.xi {
1497*53ee8cc1Swenshuai.xi taskInfo.eDecType = E_VPU_EX_DECODER_HVD; //E_VPU_EX_DECODER_MVC;
1498*53ee8cc1Swenshuai.xi }
1499*53ee8cc1Swenshuai.xi else
1500*53ee8cc1Swenshuai.xi {
1501*53ee8cc1Swenshuai.xi taskInfo.eDecType = E_VPU_EX_DECODER_HVD;
1502*53ee8cc1Swenshuai.xi }
1503*53ee8cc1Swenshuai.xi
1504*53ee8cc1Swenshuai.xi taskInfo.eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
1505*53ee8cc1Swenshuai.xi
1506*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
1507*53ee8cc1Swenshuai.xi {
1508*53ee8cc1Swenshuai.xi taskInfo.eSrcType = E_VPU_EX_INPUT_FILE;
1509*53ee8cc1Swenshuai.xi }
1510*53ee8cc1Swenshuai.xi else
1511*53ee8cc1Swenshuai.xi {
1512*53ee8cc1Swenshuai.xi taskInfo.eSrcType = E_VPU_EX_INPUT_TSP;
1513*53ee8cc1Swenshuai.xi }
1514*53ee8cc1Swenshuai.xi taskInfo.u32HeapSize = HVD_DRAM_SIZE;
1515*53ee8cc1Swenshuai.xi
1516*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
1517*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC)
1518*53ee8cc1Swenshuai.xi taskInfo.u32HeapSize = EVD_DRAM_SIZE;
1519*53ee8cc1Swenshuai.xi #endif
1520*53ee8cc1Swenshuai.xi
1521*53ee8cc1Swenshuai.xi if(TRUE == HVD_EX_GetRstFlag())
1522*53ee8cc1Swenshuai.xi {
1523*53ee8cc1Swenshuai.xi //Delete task for Rst
1524*53ee8cc1Swenshuai.xi if(!HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara))
1525*53ee8cc1Swenshuai.xi {
1526*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HAL_VPU_EX_TaskDelete fail\n");
1527*53ee8cc1Swenshuai.xi }
1528*53ee8cc1Swenshuai.xi HVD_EX_SetRstFlag(FALSE);
1529*53ee8cc1Swenshuai.xi }
1530*53ee8cc1Swenshuai.xi
1531*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_TaskCreate(u32Id, &nDecInitPara))
1532*53ee8cc1Swenshuai.xi {
1533*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Task create fail!\n");
1534*53ee8cc1Swenshuai.xi
1535*53ee8cc1Swenshuai.xi return FALSE;
1536*53ee8cc1Swenshuai.xi }
1537*53ee8cc1Swenshuai.xi
1538*53ee8cc1Swenshuai.xi while (u32Timeout)
1539*53ee8cc1Swenshuai.xi {
1540*53ee8cc1Swenshuai.xi u32FirmVer = HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_INIT_DONE);
1541*53ee8cc1Swenshuai.xi
1542*53ee8cc1Swenshuai.xi if (u32FirmVer != 0)
1543*53ee8cc1Swenshuai.xi {
1544*53ee8cc1Swenshuai.xi u32FirmVer = HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_VERSION_ID);
1545*53ee8cc1Swenshuai.xi break;
1546*53ee8cc1Swenshuai.xi }
1547*53ee8cc1Swenshuai.xi u32Timeout--;
1548*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
1549*53ee8cc1Swenshuai.xi }
1550*53ee8cc1Swenshuai.xi
1551*53ee8cc1Swenshuai.xi if (u32Timeout > 0)
1552*53ee8cc1Swenshuai.xi {
1553*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1554*53ee8cc1Swenshuai.xi
1555*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].bUsed = TRUE;
1556*53ee8cc1Swenshuai.xi
1557*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("FW version binary=0x%lx, if=0x%lx\n", u32FirmVer, (MS_U32) HVD_FW_VERSION);
1558*53ee8cc1Swenshuai.xi }
1559*53ee8cc1Swenshuai.xi else
1560*53ee8cc1Swenshuai.xi {
1561*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Cannot get FW version !!0x%x 0x%lx \n", (MS_S16) _HVD_Read2Byte(HVD_REG_RESET),
1562*53ee8cc1Swenshuai.xi HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_VERSION_ID));
1563*53ee8cc1Swenshuai.xi
1564*53ee8cc1Swenshuai.xi if (TRUE != HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara))
1565*53ee8cc1Swenshuai.xi {
1566*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Task delete fail!\n");
1567*53ee8cc1Swenshuai.xi }
1568*53ee8cc1Swenshuai.xi
1569*53ee8cc1Swenshuai.xi return FALSE;
1570*53ee8cc1Swenshuai.xi }
1571*53ee8cc1Swenshuai.xi
1572*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
1573*53ee8cc1Swenshuai.xi HVD_EX_MSG_MUST("HVD Time Measure:%d (%s %d) \n", HVD_GetSysTime_ms() - pHVDDrvContext->u32InitSysTimeBase, __FUNCTION__, __LINE__);
1574*53ee8cc1Swenshuai.xi #endif
1575*53ee8cc1Swenshuai.xi
1576*53ee8cc1Swenshuai.xi return TRUE;
1577*53ee8cc1Swenshuai.xi }
1578*53ee8cc1Swenshuai.xi
_HVD_EX_GetPTSTableRptr(MS_U32 u32Id)1579*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSTableRptr(MS_U32 u32Id)
1580*53ee8cc1Swenshuai.xi {
1581*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1582*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1583*53ee8cc1Swenshuai.xi if (pShm->u32PTStableRptrAddr & VPU_QMEM_BASE)
1584*53ee8cc1Swenshuai.xi {
1585*53ee8cc1Swenshuai.xi return HAL_VPU_EX_MemRead(pShm->u32PTStableRptrAddr);
1586*53ee8cc1Swenshuai.xi }
1587*53ee8cc1Swenshuai.xi else
1588*53ee8cc1Swenshuai.xi {
1589*53ee8cc1Swenshuai.xi return *((MS_U32 *) MsOS_PA2KSEG1(pShm->u32PTStableRptrAddr + pCtrl->MemMap.u32CodeBufAddr));
1590*53ee8cc1Swenshuai.xi }
1591*53ee8cc1Swenshuai.xi }
1592*53ee8cc1Swenshuai.xi
_HVD_EX_GetPTSTableWptr(MS_U32 u32Id)1593*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSTableWptr(MS_U32 u32Id)
1594*53ee8cc1Swenshuai.xi {
1595*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1596*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1597*53ee8cc1Swenshuai.xi
1598*53ee8cc1Swenshuai.xi if (pShm->u32PTStableWptrAddr & VPU_QMEM_BASE)
1599*53ee8cc1Swenshuai.xi {
1600*53ee8cc1Swenshuai.xi return HAL_VPU_EX_MemRead(pShm->u32PTStableWptrAddr);
1601*53ee8cc1Swenshuai.xi }
1602*53ee8cc1Swenshuai.xi else
1603*53ee8cc1Swenshuai.xi {
1604*53ee8cc1Swenshuai.xi return *((MS_U32 *) MsOS_PA2KSEG1(pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr));
1605*53ee8cc1Swenshuai.xi }
1606*53ee8cc1Swenshuai.xi }
1607*53ee8cc1Swenshuai.xi
_HVD_EX_SetPTSTableWptr(MS_U32 u32Id,MS_U32 u32Value)1608*53ee8cc1Swenshuai.xi static void _HVD_EX_SetPTSTableWptr(MS_U32 u32Id, MS_U32 u32Value)
1609*53ee8cc1Swenshuai.xi {
1610*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1611*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1612*53ee8cc1Swenshuai.xi
1613*53ee8cc1Swenshuai.xi if (pShm->u32PTStableWptrAddr & VPU_QMEM_BASE)
1614*53ee8cc1Swenshuai.xi {
1615*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_MemWrite(pShm->u32PTStableWptrAddr, u32Value))
1616*53ee8cc1Swenshuai.xi {
1617*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("PTS table SRAM write failed\n");
1618*53ee8cc1Swenshuai.xi }
1619*53ee8cc1Swenshuai.xi }
1620*53ee8cc1Swenshuai.xi else
1621*53ee8cc1Swenshuai.xi {
1622*53ee8cc1Swenshuai.xi *((MS_U32 *) MsOS_PA2KSEG1(pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr)) = u32Value;
1623*53ee8cc1Swenshuai.xi }
1624*53ee8cc1Swenshuai.xi }
1625*53ee8cc1Swenshuai.xi
_HVD_EX_UpdatePTSTable(MS_U32 u32Id,HVD_BBU_Info * pInfo)1626*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdatePTSTable(MS_U32 u32Id, HVD_BBU_Info *pInfo)
1627*53ee8cc1Swenshuai.xi {
1628*53ee8cc1Swenshuai.xi MS_U32 u32PTSWptr = HVD_U32_MAX;
1629*53ee8cc1Swenshuai.xi MS_U32 u32PTSRptr = HVD_U32_MAX;
1630*53ee8cc1Swenshuai.xi MS_U32 u32DestAddr = 0;
1631*53ee8cc1Swenshuai.xi HVD_PTS_Entry PTSEntry;
1632*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1633*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1634*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1635*53ee8cc1Swenshuai.xi
1636*53ee8cc1Swenshuai.xi // update R & W ptr
1637*53ee8cc1Swenshuai.xi u32PTSRptr = _HVD_EX_GetPTSTableRptr(u32Id);
1638*53ee8cc1Swenshuai.xi
1639*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("PTS table rptr:0x%lx, wptr=0x%lx\n", u32PTSRptr, _HVD_EX_GetPTSTableWptr(u32Id));
1640*53ee8cc1Swenshuai.xi
1641*53ee8cc1Swenshuai.xi if (u32PTSRptr >= MAX_PTS_TABLE_SIZE)
1642*53ee8cc1Swenshuai.xi {
1643*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("PTS table Read Ptr(%lx) > max table size(%lx) \n", u32PTSRptr,
1644*53ee8cc1Swenshuai.xi (MS_U32) MAX_PTS_TABLE_SIZE);
1645*53ee8cc1Swenshuai.xi return E_HVD_RETURN_FAIL;
1646*53ee8cc1Swenshuai.xi }
1647*53ee8cc1Swenshuai.xi
1648*53ee8cc1Swenshuai.xi // check queue is full or not
1649*53ee8cc1Swenshuai.xi u32PTSWptr = pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr + 1;
1650*53ee8cc1Swenshuai.xi u32PTSWptr %= MAX_PTS_TABLE_SIZE;
1651*53ee8cc1Swenshuai.xi
1652*53ee8cc1Swenshuai.xi if (u32PTSWptr == u32PTSRptr)
1653*53ee8cc1Swenshuai.xi {
1654*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("PTS table full. Read Ptr(%lx) == new Write ptr(%lx) ,Pre Wptr(%lx) \n", u32PTSRptr,
1655*53ee8cc1Swenshuai.xi u32PTSWptr, pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
1656*53ee8cc1Swenshuai.xi return E_HVD_RETURN_FAIL;
1657*53ee8cc1Swenshuai.xi }
1658*53ee8cc1Swenshuai.xi
1659*53ee8cc1Swenshuai.xi // add one PTS entry
1660*53ee8cc1Swenshuai.xi PTSEntry.u32ByteCnt = pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt & HVD_BYTE_COUNT_MASK;
1661*53ee8cc1Swenshuai.xi PTSEntry.u32ID_L = pInfo->u32ID_L;
1662*53ee8cc1Swenshuai.xi PTSEntry.u32ID_H = pInfo->u32ID_H;
1663*53ee8cc1Swenshuai.xi PTSEntry.u32PTS = pInfo->u32TimeStamp;
1664*53ee8cc1Swenshuai.xi
1665*53ee8cc1Swenshuai.xi u32DestAddr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + pShm->u32HVD_PTS_TABLE_ST_OFFSET + (pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr * sizeof(HVD_PTS_Entry)));
1666*53ee8cc1Swenshuai.xi
1667*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("PTS entry dst addr=0x%lx\n", MsOS_VA2PA(u32DestAddr));
1668*53ee8cc1Swenshuai.xi
1669*53ee8cc1Swenshuai.xi HVD_memcpy((void *) u32DestAddr, &PTSEntry, sizeof(HVD_PTS_Entry));
1670*53ee8cc1Swenshuai.xi
1671*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
1672*53ee8cc1Swenshuai.xi
1673*53ee8cc1Swenshuai.xi // update Write ptr
1674*53ee8cc1Swenshuai.xi _HVD_EX_SetPTSTableWptr(u32Id, u32PTSWptr);
1675*53ee8cc1Swenshuai.xi
1676*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = u32PTSWptr;
1677*53ee8cc1Swenshuai.xi
1678*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
1679*53ee8cc1Swenshuai.xi }
1680*53ee8cc1Swenshuai.xi
_HVD_EX_UpdateESWptr(MS_U32 u32Id,MS_U32 u32NalOffset,MS_U32 u32NalLen)1681*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen)
1682*53ee8cc1Swenshuai.xi {
1683*53ee8cc1Swenshuai.xi //---------------------------------------------------
1684*53ee8cc1Swenshuai.xi // item format in nal table:
1685*53ee8cc1Swenshuai.xi // reserved |borken| u32NalOffset | u32NalLen
1686*53ee8cc1Swenshuai.xi // 13 bits |1bit | 29 bits | 21 bits (total 8 bytes)
1687*53ee8cc1Swenshuai.xi //---------------------------------------------------
1688*53ee8cc1Swenshuai.xi MS_U32 u32Adr = 0;
1689*53ee8cc1Swenshuai.xi MS_U32 u32BBUNewWptr = 0;
1690*53ee8cc1Swenshuai.xi MS_U8 item[8];
1691*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1692*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1693*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1694*53ee8cc1Swenshuai.xi MS_U32 u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR;
1695*53ee8cc1Swenshuai.xi
1696*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1697*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
1698*53ee8cc1Swenshuai.xi {
1699*53ee8cc1Swenshuai.xi // if MVC_BBU_ADDR and HVD_BBU_ADDR are different, we need to add MVC_BBU_DRAM_ST_ADDR and MVC_BBU2_DRAM_ST_ADDR in share memory
1700*53ee8cc1Swenshuai.xi u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR; //pShm->u32MVC_BBU_DRAM_ST_ADDR;
1701*53ee8cc1Swenshuai.xi if(E_VDEC_EX_SUB_VIEW == HAL_HVD_EX_GetView(u32Id))
1702*53ee8cc1Swenshuai.xi {
1703*53ee8cc1Swenshuai.xi u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU2_DRAM_ST_ADDR; //pShm->u32MVC_BBU2_DRAM_ST_ADDR;
1704*53ee8cc1Swenshuai.xi }
1705*53ee8cc1Swenshuai.xi }
1706*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1707*53ee8cc1Swenshuai.xi
1708*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1709*53ee8cc1Swenshuai.xi {
1710*53ee8cc1Swenshuai.xi u32BBUNewWptr = pHVDHalContext->u32VP8BBUWptr;
1711*53ee8cc1Swenshuai.xi }
1712*53ee8cc1Swenshuai.xi else
1713*53ee8cc1Swenshuai.xi {
1714*53ee8cc1Swenshuai.xi u32BBUNewWptr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
1715*53ee8cc1Swenshuai.xi }
1716*53ee8cc1Swenshuai.xi u32BBUNewWptr++;
1717*53ee8cc1Swenshuai.xi u32BBUNewWptr %= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
1718*53ee8cc1Swenshuai.xi
1719*53ee8cc1Swenshuai.xi // prepare nal entry
1720*53ee8cc1Swenshuai.xi
1721*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1722*53ee8cc1Swenshuai.xi {
1723*53ee8cc1Swenshuai.xi // NAL len 22 bits , HEVC level5 constrain
1724*53ee8cc1Swenshuai.xi item[0] = u32NalLen & 0xff;
1725*53ee8cc1Swenshuai.xi item[1] = (u32NalLen >> 8) & 0xff;
1726*53ee8cc1Swenshuai.xi item[2] = ((u32NalLen >> 16) & 0x3f) | ((u32NalOffset << 6) & 0xc0);
1727*53ee8cc1Swenshuai.xi item[3] = (u32NalOffset >> 2) & 0xff;
1728*53ee8cc1Swenshuai.xi item[4] = (u32NalOffset >> 10) & 0xff;
1729*53ee8cc1Swenshuai.xi item[5] = (u32NalOffset >> 18) & 0xff;
1730*53ee8cc1Swenshuai.xi item[6] = (u32NalOffset >> 26) & 0x0f; //including broken bit
1731*53ee8cc1Swenshuai.xi item[7] = 0;
1732*53ee8cc1Swenshuai.xi }
1733*53ee8cc1Swenshuai.xi else
1734*53ee8cc1Swenshuai.xi {
1735*53ee8cc1Swenshuai.xi item[0] = u32NalLen & 0xff;
1736*53ee8cc1Swenshuai.xi item[1] = (u32NalLen >> 8) & 0xff;
1737*53ee8cc1Swenshuai.xi item[2] = ((u32NalLen >> 16) & 0x1f) | ((u32NalOffset << 5) & 0xe0);
1738*53ee8cc1Swenshuai.xi item[3] = (u32NalOffset >> 3) & 0xff;
1739*53ee8cc1Swenshuai.xi item[4] = (u32NalOffset >> 11) & 0xff;
1740*53ee8cc1Swenshuai.xi item[5] = (u32NalOffset >> 19) & 0xff;
1741*53ee8cc1Swenshuai.xi item[6] = (u32NalOffset >> 27) & 0x07; //including broken bit
1742*53ee8cc1Swenshuai.xi item[7] = 0;
1743*53ee8cc1Swenshuai.xi }
1744*53ee8cc1Swenshuai.xi
1745*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1746*53ee8cc1Swenshuai.xi {
1747*53ee8cc1Swenshuai.xi u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR + (pHVDHalContext->u32VP8BBUWptr << 3));
1748*53ee8cc1Swenshuai.xi }
1749*53ee8cc1Swenshuai.xi else
1750*53ee8cc1Swenshuai.xi {
1751*53ee8cc1Swenshuai.xi // add nal entry
1752*53ee8cc1Swenshuai.xi u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR + (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr << 3));
1753*53ee8cc1Swenshuai.xi }
1754*53ee8cc1Swenshuai.xi
1755*53ee8cc1Swenshuai.xi HVD_memcpy((void *) u32Adr, (void *) item, 8);
1756*53ee8cc1Swenshuai.xi
1757*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
1758*53ee8cc1Swenshuai.xi
1759*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("addr=0x%lx, bbu wptr=0x%lx\n", MsOS_VA2PA(u32Adr), pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr);
1760*53ee8cc1Swenshuai.xi
1761*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1762*53ee8cc1Swenshuai.xi {
1763*53ee8cc1Swenshuai.xi pHVDHalContext->u32VP8BBUWptr = u32BBUNewWptr;
1764*53ee8cc1Swenshuai.xi }
1765*53ee8cc1Swenshuai.xi else
1766*53ee8cc1Swenshuai.xi {
1767*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr = u32BBUNewWptr;
1768*53ee8cc1Swenshuai.xi }
1769*53ee8cc1Swenshuai.xi
1770*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
1771*53ee8cc1Swenshuai.xi }
1772*53ee8cc1Swenshuai.xi
_HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id,MS_U32 u32NalOffset,MS_U32 u32NalLen,MS_U32 u32NalOffset2,MS_U32 u32NalLen2)1773*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen, MS_U32 u32NalOffset2, MS_U32 u32NalLen2)
1774*53ee8cc1Swenshuai.xi {
1775*53ee8cc1Swenshuai.xi MS_U8 item[8];
1776*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1777*53ee8cc1Swenshuai.xi MS_U32 u32Adr = 0;
1778*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1779*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1780*53ee8cc1Swenshuai.xi MS_U32 u32VP8_BBU_DRAM_ST_ADDR_BS4 = pShm->u32HVD_BBU2_DRAM_ST_ADDR;
1781*53ee8cc1Swenshuai.xi
1782*53ee8cc1Swenshuai.xi /*
1783*53ee8cc1Swenshuai.xi printf("nal2 offset=0x%x, len=0x%x\n",
1784*53ee8cc1Swenshuai.xi u32NalOffset2, u32NalLen2);
1785*53ee8cc1Swenshuai.xi */
1786*53ee8cc1Swenshuai.xi
1787*53ee8cc1Swenshuai.xi item[0] = u32NalLen2 & 0xff;
1788*53ee8cc1Swenshuai.xi item[1] = (u32NalLen2 >> 8) & 0xff;
1789*53ee8cc1Swenshuai.xi item[2] = ((u32NalLen2 >> 16) & 0x1f) | ((u32NalOffset2 << 5) & 0xe0);
1790*53ee8cc1Swenshuai.xi item[3] = (u32NalOffset2 >> 3) & 0xff;
1791*53ee8cc1Swenshuai.xi item[4] = (u32NalOffset2 >> 11) & 0xff;
1792*53ee8cc1Swenshuai.xi item[5] = (u32NalOffset2 >> 19) & 0xff;
1793*53ee8cc1Swenshuai.xi item[6] = (u32NalOffset2 >> 27) & 0x07;
1794*53ee8cc1Swenshuai.xi item[7] = 0;
1795*53ee8cc1Swenshuai.xi
1796*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1797*53ee8cc1Swenshuai.xi {
1798*53ee8cc1Swenshuai.xi u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS4 + (pHVDHalContext->u32VP8BBUWptr << 3));
1799*53ee8cc1Swenshuai.xi }
1800*53ee8cc1Swenshuai.xi else
1801*53ee8cc1Swenshuai.xi {
1802*53ee8cc1Swenshuai.xi u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS4 + (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr << 3));
1803*53ee8cc1Swenshuai.xi }
1804*53ee8cc1Swenshuai.xi
1805*53ee8cc1Swenshuai.xi HVD_memcpy((void *) u32Adr, (void *) item, 8);
1806*53ee8cc1Swenshuai.xi
1807*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
1808*53ee8cc1Swenshuai.xi
1809*53ee8cc1Swenshuai.xi return _HVD_EX_UpdateESWptr(u32Id, u32NalOffset, u32NalLen);
1810*53ee8cc1Swenshuai.xi }
1811*53ee8cc1Swenshuai.xi
_HVD_EX_GetVUIDispInfo(MS_U32 u32Id)1812*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetVUIDispInfo(MS_U32 u32Id)
1813*53ee8cc1Swenshuai.xi {
1814*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1815*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1816*53ee8cc1Swenshuai.xi
1817*53ee8cc1Swenshuai.xi if( ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC) ||
1818*53ee8cc1Swenshuai.xi ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC) )
1819*53ee8cc1Swenshuai.xi {
1820*53ee8cc1Swenshuai.xi MS_U16 i;
1821*53ee8cc1Swenshuai.xi MS_U32 u32VUIAddr;
1822*53ee8cc1Swenshuai.xi MS_U32 *pData = (MS_U32 *) &(pHVDHalContext->g_hvd_VUIINFO);
1823*53ee8cc1Swenshuai.xi
1824*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
1825*53ee8cc1Swenshuai.xi u32VUIAddr = pShm->u32AVC_VUIDispInfo_Addr;
1826*53ee8cc1Swenshuai.xi
1827*53ee8cc1Swenshuai.xi for (i = 0; i < sizeof(HVD_AVC_VUI_DISP_INFO); i += 4)
1828*53ee8cc1Swenshuai.xi {
1829*53ee8cc1Swenshuai.xi if (pShm->u32AVC_VUIDispInfo_Addr & VPU_QMEM_BASE)
1830*53ee8cc1Swenshuai.xi {
1831*53ee8cc1Swenshuai.xi *pData = HAL_VPU_EX_MemRead(u32VUIAddr + i);
1832*53ee8cc1Swenshuai.xi }
1833*53ee8cc1Swenshuai.xi else
1834*53ee8cc1Swenshuai.xi {
1835*53ee8cc1Swenshuai.xi *pData = *((MS_U32 *) MsOS_PA2KSEG1(u32VUIAddr + i + pCtrl->MemMap.u32CodeBufAddr));
1836*53ee8cc1Swenshuai.xi }
1837*53ee8cc1Swenshuai.xi pData++;
1838*53ee8cc1Swenshuai.xi }
1839*53ee8cc1Swenshuai.xi }
1840*53ee8cc1Swenshuai.xi else
1841*53ee8cc1Swenshuai.xi {
1842*53ee8cc1Swenshuai.xi memset(&(pHVDHalContext->g_hvd_VUIINFO), 0, sizeof(HVD_AVC_VUI_DISP_INFO));
1843*53ee8cc1Swenshuai.xi }
1844*53ee8cc1Swenshuai.xi
1845*53ee8cc1Swenshuai.xi return (MS_U32) &(pHVDHalContext->g_hvd_VUIINFO);
1846*53ee8cc1Swenshuai.xi }
1847*53ee8cc1Swenshuai.xi
_HVD_EX_GetBBUQNumb(MS_U32 u32Id)1848*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetBBUQNumb(MS_U32 u32Id)
1849*53ee8cc1Swenshuai.xi {
1850*53ee8cc1Swenshuai.xi MS_U32 u32ReadPtr = 0;
1851*53ee8cc1Swenshuai.xi MS_U32 eRet = 0;
1852*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1853*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1854*53ee8cc1Swenshuai.xi
1855*53ee8cc1Swenshuai.xi u32ReadPtr = _HVD_EX_GetBBUReadptr(u32Id);
1856*53ee8cc1Swenshuai.xi MS_U32 u32WritePtr = 0;
1857*53ee8cc1Swenshuai.xi
1858*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1859*53ee8cc1Swenshuai.xi {
1860*53ee8cc1Swenshuai.xi u32WritePtr = pHVDHalContext->u32VP8BBUWptr;
1861*53ee8cc1Swenshuai.xi }
1862*53ee8cc1Swenshuai.xi else
1863*53ee8cc1Swenshuai.xi {
1864*53ee8cc1Swenshuai.xi u32WritePtr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
1865*53ee8cc1Swenshuai.xi }
1866*53ee8cc1Swenshuai.xi
1867*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("idx=%x, bbu rptr=%lx, bbu wptr=%lx\n", u8Idx, u32ReadPtr, u32WritePtr);
1868*53ee8cc1Swenshuai.xi
1869*53ee8cc1Swenshuai.xi if (u32WritePtr >= u32ReadPtr)
1870*53ee8cc1Swenshuai.xi {
1871*53ee8cc1Swenshuai.xi eRet = u32WritePtr - u32ReadPtr;
1872*53ee8cc1Swenshuai.xi }
1873*53ee8cc1Swenshuai.xi else
1874*53ee8cc1Swenshuai.xi {
1875*53ee8cc1Swenshuai.xi eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - (u32ReadPtr - u32WritePtr);
1876*53ee8cc1Swenshuai.xi }
1877*53ee8cc1Swenshuai.xi
1878*53ee8cc1Swenshuai.xi #if 0
1879*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr >= u32ReadPtr)
1880*53ee8cc1Swenshuai.xi {
1881*53ee8cc1Swenshuai.xi eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr - u32ReadPtr;
1882*53ee8cc1Swenshuai.xi }
1883*53ee8cc1Swenshuai.xi else
1884*53ee8cc1Swenshuai.xi {
1885*53ee8cc1Swenshuai.xi eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - (u32ReadPtr - pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr);
1886*53ee8cc1Swenshuai.xi }
1887*53ee8cc1Swenshuai.xi
1888*53ee8cc1Swenshuai.xi #endif
1889*53ee8cc1Swenshuai.xi return eRet;
1890*53ee8cc1Swenshuai.xi }
1891*53ee8cc1Swenshuai.xi
_HVD_EX_GetPTSQNumb(MS_U32 u32Id)1892*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSQNumb(MS_U32 u32Id)
1893*53ee8cc1Swenshuai.xi {
1894*53ee8cc1Swenshuai.xi MS_U32 u32ReadPtr = 0;
1895*53ee8cc1Swenshuai.xi MS_U32 eRet = 0;
1896*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1897*53ee8cc1Swenshuai.xi
1898*53ee8cc1Swenshuai.xi u32ReadPtr = _HVD_EX_GetPTSTableRptr(u32Id);
1899*53ee8cc1Swenshuai.xi
1900*53ee8cc1Swenshuai.xi if (u32ReadPtr >= MAX_PTS_TABLE_SIZE)
1901*53ee8cc1Swenshuai.xi {
1902*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("PTS table Read Ptr(%lx) > max table size(%lx) \n", u32ReadPtr,
1903*53ee8cc1Swenshuai.xi (MS_U32) MAX_PTS_TABLE_SIZE);
1904*53ee8cc1Swenshuai.xi return 0;
1905*53ee8cc1Swenshuai.xi }
1906*53ee8cc1Swenshuai.xi
1907*53ee8cc1Swenshuai.xi u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1908*53ee8cc1Swenshuai.xi
1909*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr >= u32ReadPtr)
1910*53ee8cc1Swenshuai.xi {
1911*53ee8cc1Swenshuai.xi eRet = pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr - u32ReadPtr;
1912*53ee8cc1Swenshuai.xi }
1913*53ee8cc1Swenshuai.xi else
1914*53ee8cc1Swenshuai.xi {
1915*53ee8cc1Swenshuai.xi eRet = MAX_PTS_TABLE_SIZE - (u32ReadPtr - pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
1916*53ee8cc1Swenshuai.xi }
1917*53ee8cc1Swenshuai.xi
1918*53ee8cc1Swenshuai.xi return eRet;
1919*53ee8cc1Swenshuai.xi }
1920*53ee8cc1Swenshuai.xi
_HVD_EX_GetNextDispFrame(MS_U32 u32Id)1921*53ee8cc1Swenshuai.xi static HVD_Frm_Information *_HVD_EX_GetNextDispFrame(MS_U32 u32Id)
1922*53ee8cc1Swenshuai.xi {
1923*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1924*53ee8cc1Swenshuai.xi MS_U16 u16QNum = pShm->u16DispQNumb;
1925*53ee8cc1Swenshuai.xi MS_U16 u16QPtr = pShm->u16DispQPtr;
1926*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1927*53ee8cc1Swenshuai.xi
1928*53ee8cc1Swenshuai.xi //static volatile HVD_Frm_Information *pHvdFrm = NULL;
1929*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
1930*53ee8cc1Swenshuai.xi MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
1931*53ee8cc1Swenshuai.xi
1932*53ee8cc1Swenshuai.xi if(bMVC)
1933*53ee8cc1Swenshuai.xi {
1934*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
1935*53ee8cc1Swenshuai.xi {
1936*53ee8cc1Swenshuai.xi MS_U16 u16RealQPtr = pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex;
1937*53ee8cc1Swenshuai.xi MS_U16 u16UsedFrm = 0;
1938*53ee8cc1Swenshuai.xi
1939*53ee8cc1Swenshuai.xi if (u16RealQPtr != u16QPtr)
1940*53ee8cc1Swenshuai.xi {
1941*53ee8cc1Swenshuai.xi if (u16RealQPtr > u16QPtr)
1942*53ee8cc1Swenshuai.xi {
1943*53ee8cc1Swenshuai.xi u16UsedFrm = u16RealQPtr - u16QPtr;
1944*53ee8cc1Swenshuai.xi }
1945*53ee8cc1Swenshuai.xi else
1946*53ee8cc1Swenshuai.xi {
1947*53ee8cc1Swenshuai.xi u16UsedFrm = pShm->u16DispQSize - (u16QPtr - u16RealQPtr);
1948*53ee8cc1Swenshuai.xi }
1949*53ee8cc1Swenshuai.xi }
1950*53ee8cc1Swenshuai.xi
1951*53ee8cc1Swenshuai.xi if (u16QNum > u16UsedFrm)
1952*53ee8cc1Swenshuai.xi {
1953*53ee8cc1Swenshuai.xi volatile HVD_Frm_Information *pHvdFrm;
1954*53ee8cc1Swenshuai.xi
1955*53ee8cc1Swenshuai.xi u16QNum -= u16UsedFrm;
1956*53ee8cc1Swenshuai.xi u16QPtr = u16RealQPtr;
1957*53ee8cc1Swenshuai.xi pHvdFrm = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
1958*53ee8cc1Swenshuai.xi
1959*53ee8cc1Swenshuai.xi if ((u16QPtr%2) == 0) //For MVC mode, we must check the pair of display entry is ready or not
1960*53ee8cc1Swenshuai.xi {
1961*53ee8cc1Swenshuai.xi volatile HVD_Frm_Information *pHvdFrmNext = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr+1];
1962*53ee8cc1Swenshuai.xi
1963*53ee8cc1Swenshuai.xi if (pHvdFrmNext->u32Status != E_HVD_DISPQ_STATUS_INIT)
1964*53ee8cc1Swenshuai.xi {
1965*53ee8cc1Swenshuai.xi return NULL;
1966*53ee8cc1Swenshuai.xi }
1967*53ee8cc1Swenshuai.xi }
1968*53ee8cc1Swenshuai.xi
1969*53ee8cc1Swenshuai.xi if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
1970*53ee8cc1Swenshuai.xi {
1971*53ee8cc1Swenshuai.xi pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
1972*53ee8cc1Swenshuai.xi
1973*53ee8cc1Swenshuai.xi if ((u16QPtr%2) == 0)
1974*53ee8cc1Swenshuai.xi {
1975*53ee8cc1Swenshuai.xi //ALOGE("G1: %x", pHvdFrm->u32PrivateData);
1976*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData = pHvdFrm->u32PrivateData;
1977*53ee8cc1Swenshuai.xi }
1978*53ee8cc1Swenshuai.xi else
1979*53ee8cc1Swenshuai.xi {
1980*53ee8cc1Swenshuai.xi //ALOGE("G2: %x", (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData);
1981*53ee8cc1Swenshuai.xi //pShm->UpdateQueue[pShm->u16UpdateQWtPtr] = (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData;
1982*53ee8cc1Swenshuai.xi //pShm->u16UpdateQWtPtr = (pShm->u16UpdateQWtPtr + 1) % HVD_DISP_QUEUE_MAX_SIZE;
1983*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData);
1984*53ee8cc1Swenshuai.xi }
1985*53ee8cc1Swenshuai.xi
1986*53ee8cc1Swenshuai.xi u16QPtr++;
1987*53ee8cc1Swenshuai.xi if (u16QPtr == pShm->u16DispQSize) u16QPtr = 0;
1988*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = u16QPtr;
1989*53ee8cc1Swenshuai.xi
1990*53ee8cc1Swenshuai.xi return (HVD_Frm_Information*)(MS_U32)pHvdFrm;
1991*53ee8cc1Swenshuai.xi }
1992*53ee8cc1Swenshuai.xi }
1993*53ee8cc1Swenshuai.xi
1994*53ee8cc1Swenshuai.xi return NULL;
1995*53ee8cc1Swenshuai.xi }
1996*53ee8cc1Swenshuai.xi
1997*53ee8cc1Swenshuai.xi /* Add for Mobile Platform by Ted Sun */
1998*53ee8cc1Swenshuai.xi #if 0
1999*53ee8cc1Swenshuai.xi if (u16QNum > HVD_DISPQ_PREFETCH_COUNT*3)
2000*53ee8cc1Swenshuai.xi {
2001*53ee8cc1Swenshuai.xi u16QNum = HVD_DISPQ_PREFETCH_COUNT*3;
2002*53ee8cc1Swenshuai.xi }
2003*53ee8cc1Swenshuai.xi #endif
2004*53ee8cc1Swenshuai.xi
2005*53ee8cc1Swenshuai.xi //printf("OQ:%d,DQ:%d.\n",pShm->u16DispQNumb,pShm->u16DecQNumb);
2006*53ee8cc1Swenshuai.xi //search the next frame to display
2007*53ee8cc1Swenshuai.xi while (u16QNum > 0)
2008*53ee8cc1Swenshuai.xi {
2009*53ee8cc1Swenshuai.xi //printf("Pr:%d,%d.[%ld,%ld,%ld,%ld].\n",u16QPtr,u16QNum,pShm->DispQueue[u16QPtr].u32Status,pShm->DispQueue[u16QPtr+1].u32Status,
2010*53ee8cc1Swenshuai.xi // pShm->DispQueue[u16QPtr+2].u32Status,pShm->DispQueue[u16QPtr+3].u32Status);
2011*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2012*53ee8cc1Swenshuai.xi
2013*53ee8cc1Swenshuai.xi //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
2014*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2015*53ee8cc1Swenshuai.xi {
2016*53ee8cc1Swenshuai.xi /// For MVC. Output views after the pair of (base and depend) views were decoded.
2017*53ee8cc1Swenshuai.xi /// Check the depned view was initial when Output the base view.
2018*53ee8cc1Swenshuai.xi if((u16QPtr%2) == 0)
2019*53ee8cc1Swenshuai.xi {
2020*53ee8cc1Swenshuai.xi volatile HVD_Frm_Information *pHvdFrm_sub = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr+1];
2021*53ee8cc1Swenshuai.xi //if(pHvdFrm_sub->u32Status != E_HVD_DISPQ_STATUS_INIT)
2022*53ee8cc1Swenshuai.xi if(pHvdFrm_sub->u32Status == E_HVD_DISPQ_STATUS_NONE)
2023*53ee8cc1Swenshuai.xi {
2024*53ee8cc1Swenshuai.xi ///printf("[MVC] %d is not E_HVD_DISPQ_STATUS_INIT (%ld).\n",u16QPtr+1,pHvdFrm_sub->u32Status);
2025*53ee8cc1Swenshuai.xi ///printf("Return NULL.\n");
2026*53ee8cc1Swenshuai.xi return NULL;
2027*53ee8cc1Swenshuai.xi }
2028*53ee8cc1Swenshuai.xi }
2029*53ee8cc1Swenshuai.xi
2030*53ee8cc1Swenshuai.xi //printf("V:%d.\n",u16QPtr);
2031*53ee8cc1Swenshuai.xi pHVDHalContext->_u16DispQPtr = u16QPtr;
2032*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW; /////Change its state!!
2033*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("FrameDone: %d, pHvdFrm=0x%lx, timestamp=%ld\n", u16QPtr,
2034*53ee8cc1Swenshuai.xi (MS_U32) pHVDHalContext->pHvdFrm, pShm->DispQueue[u16QPtr].u32TimeStamp);
2035*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("<<< halHVD pts,idH = %lu, %lu [%x]\n", pHVDHalContext->pHvdFrm->u32TimeStamp, pHVDHalContext->pHvdFrm->u32ID_H, u16QPtr); //STS output
2036*53ee8cc1Swenshuai.xi return (HVD_Frm_Information *)(MS_U32) pHVDHalContext->pHvdFrm;
2037*53ee8cc1Swenshuai.xi }
2038*53ee8cc1Swenshuai.xi
2039*53ee8cc1Swenshuai.xi u16QNum--;
2040*53ee8cc1Swenshuai.xi //go to next frame in the dispQ
2041*53ee8cc1Swenshuai.xi u16QPtr++;
2042*53ee8cc1Swenshuai.xi
2043*53ee8cc1Swenshuai.xi if (u16QPtr >= pShm->u16DispQSize)
2044*53ee8cc1Swenshuai.xi {
2045*53ee8cc1Swenshuai.xi u16QPtr -= pShm->u16DispQSize; //wrap to the begin
2046*53ee8cc1Swenshuai.xi }
2047*53ee8cc1Swenshuai.xi }
2048*53ee8cc1Swenshuai.xi }
2049*53ee8cc1Swenshuai.xi else
2050*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
2051*53ee8cc1Swenshuai.xi {
2052*53ee8cc1Swenshuai.xi volatile HVD_Frm_Information *pHvdFrm = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
2053*53ee8cc1Swenshuai.xi
2054*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
2055*53ee8cc1Swenshuai.xi {
2056*53ee8cc1Swenshuai.xi
2057*53ee8cc1Swenshuai.xi while (u16QNum != 0)
2058*53ee8cc1Swenshuai.xi {
2059*53ee8cc1Swenshuai.xi pHvdFrm = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
2060*53ee8cc1Swenshuai.xi
2061*53ee8cc1Swenshuai.xi if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
2062*53ee8cc1Swenshuai.xi {
2063*53ee8cc1Swenshuai.xi pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
2064*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, pHvdFrm->u32PrivateData);
2065*53ee8cc1Swenshuai.xi
2066*53ee8cc1Swenshuai.xi return (HVD_Frm_Information*)(MS_U32)pHvdFrm;
2067*53ee8cc1Swenshuai.xi
2068*53ee8cc1Swenshuai.xi }
2069*53ee8cc1Swenshuai.xi u16QNum--;
2070*53ee8cc1Swenshuai.xi //go to next frame in the dispQ
2071*53ee8cc1Swenshuai.xi u16QPtr++;
2072*53ee8cc1Swenshuai.xi
2073*53ee8cc1Swenshuai.xi if (u16QPtr == pShm->u16DispQSize)
2074*53ee8cc1Swenshuai.xi {
2075*53ee8cc1Swenshuai.xi u16QPtr = 0; //wrap to the begin
2076*53ee8cc1Swenshuai.xi }
2077*53ee8cc1Swenshuai.xi
2078*53ee8cc1Swenshuai.xi }
2079*53ee8cc1Swenshuai.xi
2080*53ee8cc1Swenshuai.xi
2081*53ee8cc1Swenshuai.xi
2082*53ee8cc1Swenshuai.xi return NULL;
2083*53ee8cc1Swenshuai.xi }
2084*53ee8cc1Swenshuai.xi /* Add for Mobile Platform by Ted Sun */
2085*53ee8cc1Swenshuai.xi #if 0
2086*53ee8cc1Swenshuai.xi if (u16QNum > HVD_DISPQ_PREFETCH_COUNT)
2087*53ee8cc1Swenshuai.xi {
2088*53ee8cc1Swenshuai.xi u16QNum = HVD_DISPQ_PREFETCH_COUNT;
2089*53ee8cc1Swenshuai.xi }
2090*53ee8cc1Swenshuai.xi #endif
2091*53ee8cc1Swenshuai.xi //printf("Q: %d %d\n", u16QNum, u16QPtr);
2092*53ee8cc1Swenshuai.xi //search the next frame to display
2093*53ee8cc1Swenshuai.xi while (u16QNum != 0)
2094*53ee8cc1Swenshuai.xi {
2095*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2096*53ee8cc1Swenshuai.xi
2097*53ee8cc1Swenshuai.xi //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
2098*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2099*53ee8cc1Swenshuai.xi {
2100*53ee8cc1Swenshuai.xi pHVDHalContext->_u16DispQPtr = u16QPtr;
2101*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW; /////Change its state!!
2102*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("FrameDone: %d, pHvdFrm=0x%lx, timestamp=%ld\n", u16QPtr,
2103*53ee8cc1Swenshuai.xi (MS_U32) pHVDHalContext->pHvdFrm, pShm->DispQueue[u16QPtr].u32TimeStamp);
2104*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("<<< halHVD pts,idH = %lu, %lu [%x]\n", pHVDHalContext->pHvdFrm->u32TimeStamp, pHVDHalContext->pHvdFrm->u32ID_H, u16QPtr); //STS output
2105*53ee8cc1Swenshuai.xi return (HVD_Frm_Information *)(MS_U32) pHVDHalContext->pHvdFrm;
2106*53ee8cc1Swenshuai.xi }
2107*53ee8cc1Swenshuai.xi
2108*53ee8cc1Swenshuai.xi u16QNum--;
2109*53ee8cc1Swenshuai.xi //go to next frame in the dispQ
2110*53ee8cc1Swenshuai.xi u16QPtr++;
2111*53ee8cc1Swenshuai.xi
2112*53ee8cc1Swenshuai.xi if (u16QPtr == pShm->u16DispQSize)
2113*53ee8cc1Swenshuai.xi {
2114*53ee8cc1Swenshuai.xi u16QPtr = 0; //wrap to the begin
2115*53ee8cc1Swenshuai.xi }
2116*53ee8cc1Swenshuai.xi }
2117*53ee8cc1Swenshuai.xi }
2118*53ee8cc1Swenshuai.xi
2119*53ee8cc1Swenshuai.xi return NULL;
2120*53ee8cc1Swenshuai.xi }
2121*53ee8cc1Swenshuai.xi MS_BOOL
HAL_HVD_EX_DispFrameAllViewed(MS_U32 u32Id)2122*53ee8cc1Swenshuai.xi HAL_HVD_EX_DispFrameAllViewed(MS_U32 u32Id)
2123*53ee8cc1Swenshuai.xi {
2124*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2125*53ee8cc1Swenshuai.xi MS_U16 u16QNum = pShm->u16DispQNumb;
2126*53ee8cc1Swenshuai.xi MS_U16 u16QPtr = pShm->u16DispQPtr;
2127*53ee8cc1Swenshuai.xi static volatile HVD_Frm_Information *pHvdFrm = NULL;
2128*53ee8cc1Swenshuai.xi
2129*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
2130*53ee8cc1Swenshuai.xi if (HAL_HVD_EX_CheckMVCID(u32Id))
2131*53ee8cc1Swenshuai.xi {
2132*53ee8cc1Swenshuai.xi if (u16QNum == 1) return TRUE;
2133*53ee8cc1Swenshuai.xi }
2134*53ee8cc1Swenshuai.xi #endif
2135*53ee8cc1Swenshuai.xi
2136*53ee8cc1Swenshuai.xi while (u16QNum != 0)
2137*53ee8cc1Swenshuai.xi {
2138*53ee8cc1Swenshuai.xi pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2139*53ee8cc1Swenshuai.xi if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2140*53ee8cc1Swenshuai.xi {
2141*53ee8cc1Swenshuai.xi return FALSE;
2142*53ee8cc1Swenshuai.xi }
2143*53ee8cc1Swenshuai.xi u16QNum--;
2144*53ee8cc1Swenshuai.xi u16QPtr++;
2145*53ee8cc1Swenshuai.xi if (u16QPtr == pShm->u16DispQSize)
2146*53ee8cc1Swenshuai.xi {
2147*53ee8cc1Swenshuai.xi u16QPtr = 0; //wrap to the begin
2148*53ee8cc1Swenshuai.xi }
2149*53ee8cc1Swenshuai.xi }
2150*53ee8cc1Swenshuai.xi
2151*53ee8cc1Swenshuai.xi return TRUE;
2152*53ee8cc1Swenshuai.xi }
_HVD_EX_GetDrvCtrl(MS_U32 u32Id)2153*53ee8cc1Swenshuai.xi static HVD_EX_Drv_Ctrl *_HVD_EX_GetDrvCtrl(MS_U32 u32Id)
2154*53ee8cc1Swenshuai.xi {
2155*53ee8cc1Swenshuai.xi MS_U8 u8DrvId = (0xFF & (u32Id >> 16));
2156*53ee8cc1Swenshuai.xi
2157*53ee8cc1Swenshuai.xi return &(_pHVDCtrls[u8DrvId]);
2158*53ee8cc1Swenshuai.xi }
2159*53ee8cc1Swenshuai.xi
_HVD_EX_GetStreamIdx(MS_U32 u32Id)2160*53ee8cc1Swenshuai.xi static MS_U8 _HVD_EX_GetStreamIdx(MS_U32 u32Id)
2161*53ee8cc1Swenshuai.xi {
2162*53ee8cc1Swenshuai.xi MS_U8 u8OffsetIdx = 0;
2163*53ee8cc1Swenshuai.xi MS_U8 u8SidBaseMask = 0xF0;
2164*53ee8cc1Swenshuai.xi HAL_HVD_StreamId eSidBase = (HAL_HVD_StreamId) (u32Id >> 8 & u8SidBaseMask);
2165*53ee8cc1Swenshuai.xi
2166*53ee8cc1Swenshuai.xi switch (eSidBase)
2167*53ee8cc1Swenshuai.xi {
2168*53ee8cc1Swenshuai.xi case E_HAL_HVD_MAIN_STREAM_BASE:
2169*53ee8cc1Swenshuai.xi {
2170*53ee8cc1Swenshuai.xi u8OffsetIdx = 0;
2171*53ee8cc1Swenshuai.xi break;
2172*53ee8cc1Swenshuai.xi }
2173*53ee8cc1Swenshuai.xi case E_HAL_VPU_SUB_STREAM_BASE:
2174*53ee8cc1Swenshuai.xi {
2175*53ee8cc1Swenshuai.xi u8OffsetIdx = 1;
2176*53ee8cc1Swenshuai.xi break;
2177*53ee8cc1Swenshuai.xi }
2178*53ee8cc1Swenshuai.xi case E_HAL_VPU_MVC_STREAM_BASE:
2179*53ee8cc1Swenshuai.xi {
2180*53ee8cc1Swenshuai.xi u8OffsetIdx = 0;
2181*53ee8cc1Swenshuai.xi break;
2182*53ee8cc1Swenshuai.xi }
2183*53ee8cc1Swenshuai.xi default:
2184*53ee8cc1Swenshuai.xi {
2185*53ee8cc1Swenshuai.xi u8OffsetIdx = 0;
2186*53ee8cc1Swenshuai.xi break;
2187*53ee8cc1Swenshuai.xi }
2188*53ee8cc1Swenshuai.xi }
2189*53ee8cc1Swenshuai.xi
2190*53ee8cc1Swenshuai.xi return u8OffsetIdx;
2191*53ee8cc1Swenshuai.xi }
2192*53ee8cc1Swenshuai.xi /*
2193*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_HVDInUsed(void)
2194*53ee8cc1Swenshuai.xi {
2195*53ee8cc1Swenshuai.xi MS_U32 i = 0;
2196*53ee8cc1Swenshuai.xi for(i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
2197*53ee8cc1Swenshuai.xi {
2198*53ee8cc1Swenshuai.xi if(TRUE == pHVDHalContext->_stHVDStream[i].bUsed)
2199*53ee8cc1Swenshuai.xi {
2200*53ee8cc1Swenshuai.xi return TRUE;
2201*53ee8cc1Swenshuai.xi }
2202*53ee8cc1Swenshuai.xi }
2203*53ee8cc1Swenshuai.xi return FALSE;
2204*53ee8cc1Swenshuai.xi }
2205*53ee8cc1Swenshuai.xi */
2206*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetShmAddr(MS_U32 u32Id)2207*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetShmAddr(MS_U32 u32Id)
2208*53ee8cc1Swenshuai.xi {
2209*53ee8cc1Swenshuai.xi MS_U32 u32PhyAddr = 0x0;
2210*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2211*53ee8cc1Swenshuai.xi
2212*53ee8cc1Swenshuai.xi if (pCtrl->MemMap.u32CodeBufAddr == 0)
2213*53ee8cc1Swenshuai.xi {
2214*53ee8cc1Swenshuai.xi return 0;
2215*53ee8cc1Swenshuai.xi }
2216*53ee8cc1Swenshuai.xi
2217*53ee8cc1Swenshuai.xi u32PhyAddr = HAL_VPU_EX_GetShareInfoAddr(u32Id);
2218*53ee8cc1Swenshuai.xi
2219*53ee8cc1Swenshuai.xi if (u32PhyAddr == 0xFFFFFFFF)
2220*53ee8cc1Swenshuai.xi {
2221*53ee8cc1Swenshuai.xi u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr + (HAL_VPU_EX_GetTaskId(u32Id) * HVD_FW_MEM_OFFSET) + HVD_SHARE_MEM_ST_OFFSET;
2222*53ee8cc1Swenshuai.xi }
2223*53ee8cc1Swenshuai.xi else
2224*53ee8cc1Swenshuai.xi {
2225*53ee8cc1Swenshuai.xi #if defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
2226*53ee8cc1Swenshuai.xi //u32PhyAddr += 0; // if define HVD_OLD_LAYOUT_SHARE_MEM_BIAS under SUPPORT_NEW_MEM_LAYOUT, then we could refine the codes here
2227*53ee8cc1Swenshuai.xi #else
2228*53ee8cc1Swenshuai.xi u32PhyAddr += HVD_OLD_LAYOUT_SHARE_MEM_BIAS;
2229*53ee8cc1Swenshuai.xi #endif
2230*53ee8cc1Swenshuai.xi }
2231*53ee8cc1Swenshuai.xi
2232*53ee8cc1Swenshuai.xi return MsOS_PA2KSEG1(u32PhyAddr);
2233*53ee8cc1Swenshuai.xi }
2234*53ee8cc1Swenshuai.xi
2235*53ee8cc1Swenshuai.xi
HAL_HVD_MVDMiuClientSel(MS_U8 u8MiuSel)2236*53ee8cc1Swenshuai.xi void HAL_HVD_MVDMiuClientSel(MS_U8 u8MiuSel)
2237*53ee8cc1Swenshuai.xi {
2238*53ee8cc1Swenshuai.xi
2239*53ee8cc1Swenshuai.xi if (u8MiuSel == 0)
2240*53ee8cc1Swenshuai.xi {
2241*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(MIU_CLIENT_SELECT_GP2, 0, MIU_CLIENT_SELECT_GP2_MVD);
2242*53ee8cc1Swenshuai.xi }
2243*53ee8cc1Swenshuai.xi else
2244*53ee8cc1Swenshuai.xi {
2245*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(MIU_CLIENT_SELECT_GP2, MIU_CLIENT_SELECT_GP2_MVD, MIU_CLIENT_SELECT_GP2_MVD);
2246*53ee8cc1Swenshuai.xi }
2247*53ee8cc1Swenshuai.xi
2248*53ee8cc1Swenshuai.xi }
2249*53ee8cc1Swenshuai.xi
2250*53ee8cc1Swenshuai.xi
2251*53ee8cc1Swenshuai.xi
2252*53ee8cc1Swenshuai.xi
HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType)2253*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType)
2254*53ee8cc1Swenshuai.xi {
2255*53ee8cc1Swenshuai.xi MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
2256*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2257*53ee8cc1Swenshuai.xi
2258*53ee8cc1Swenshuai.xi // power on / reset HVD; set nal, es rw, bbu parser, release HVD engine
2259*53ee8cc1Swenshuai.xi // re-setup clock.
2260*53ee8cc1Swenshuai.xi
2261*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_HVDInUsed())
2262*53ee8cc1Swenshuai.xi {
2263*53ee8cc1Swenshuai.xi printf("HVD power on\n");
2264*53ee8cc1Swenshuai.xi HAL_HVD_EX_PowerCtrl(TRUE);
2265*53ee8cc1Swenshuai.xi }
2266*53ee8cc1Swenshuai.xi
2267*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2268*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2269*53ee8cc1Swenshuai.xi {
2270*53ee8cc1Swenshuai.xi printf("EVD power on\n");
2271*53ee8cc1Swenshuai.xi HAL_EVD_EX_PowerCtrl(TRUE);
2272*53ee8cc1Swenshuai.xi }
2273*53ee8cc1Swenshuai.xi #endif
2274*53ee8cc1Swenshuai.xi
2275*53ee8cc1Swenshuai.xi if ((!HAL_VPU_EX_HVDInUsed()) && (DecoderType != E_VPU_EX_DECODER_MVD))
2276*53ee8cc1Swenshuai.xi {
2277*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[0].u32BBUWptr = 0; //main
2278*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[1].u32BBUWptr = 0; //sub
2279*53ee8cc1Swenshuai.xi pHVDHalContext->u32VP8BBUWptr = 0; //VP8
2280*53ee8cc1Swenshuai.xi _HVD_EX_ResetMainSubBBUWptr(u32Id);
2281*53ee8cc1Swenshuai.xi
2282*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_SWRST, HVD_REG_RESET_SWRST);
2283*53ee8cc1Swenshuai.xi
2284*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_MC_MIU_256 , HVD_REG_MC_MIU_256);
2285*53ee8cc1Swenshuai.xi
2286*53ee8cc1Swenshuai.xi
2287*53ee8cc1Swenshuai.xi if((pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.bEnable) &&
2288*53ee8cc1Swenshuai.xi ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC))
2289*53ee8cc1Swenshuai.xi {
2290*53ee8cc1Swenshuai.xi if(pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufAddr >= HAL_MIU1_BASE)
2291*53ee8cc1Swenshuai.xi {
2292*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
2293*53ee8cc1Swenshuai.xi HAL_HVD_MVDMiuClientSel(1);
2294*53ee8cc1Swenshuai.xi _HAL_HVD_Release();
2295*53ee8cc1Swenshuai.xi }
2296*53ee8cc1Swenshuai.xi else
2297*53ee8cc1Swenshuai.xi {
2298*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
2299*53ee8cc1Swenshuai.xi HAL_HVD_MVDMiuClientSel(0);
2300*53ee8cc1Swenshuai.xi _HAL_HVD_Release();
2301*53ee8cc1Swenshuai.xi }
2302*53ee8cc1Swenshuai.xi }
2303*53ee8cc1Swenshuai.xi }
2304*53ee8cc1Swenshuai.xi
2305*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2306*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2307*53ee8cc1Swenshuai.xi {
2308*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_SWRST, EVD_REG_RESET_SWRST);
2309*53ee8cc1Swenshuai.xi }
2310*53ee8cc1Swenshuai.xi #endif
2311*53ee8cc1Swenshuai.xi
2312*53ee8cc1Swenshuai.xi if(pCtrl == NULL)
2313*53ee8cc1Swenshuai.xi {
2314*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HAL_HVD_EX_InitHW Ctrl is NULL.\n");
2315*53ee8cc1Swenshuai.xi //return FALSE;
2316*53ee8cc1Swenshuai.xi goto RESET;
2317*53ee8cc1Swenshuai.xi }
2318*53ee8cc1Swenshuai.xi
2319*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2320*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2321*53ee8cc1Swenshuai.xi {
2322*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_HK_HEVC_MODE, EVD_REG_RESET_HK_HEVC_MODE);
2323*53ee8cc1Swenshuai.xi
2324*53ee8cc1Swenshuai.xi if ((E_HVD_INIT_MAIN_LIVE_STREAM == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK))
2325*53ee8cc1Swenshuai.xi ||(E_HVD_INIT_MAIN_FILE_TS == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK)))
2326*53ee8cc1Swenshuai.xi {
2327*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_HK_TSP2EVD_EN, EVD_REG_RESET_HK_TSP2EVD_EN);
2328*53ee8cc1Swenshuai.xi }
2329*53ee8cc1Swenshuai.xi goto RESET;
2330*53ee8cc1Swenshuai.xi }
2331*53ee8cc1Swenshuai.xi #endif
2332*53ee8cc1Swenshuai.xi
2333*53ee8cc1Swenshuai.xi // HVD4, from JANUS and later chip
2334*53ee8cc1Swenshuai.xi switch ((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK)
2335*53ee8cc1Swenshuai.xi {
2336*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_AVS:
2337*53ee8cc1Swenshuai.xi {
2338*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
2339*53ee8cc1Swenshuai.xi {
2340*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0,
2341*53ee8cc1Swenshuai.xi HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
2342*53ee8cc1Swenshuai.xi }
2343*53ee8cc1Swenshuai.xi else
2344*53ee8cc1Swenshuai.xi {
2345*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0,
2346*53ee8cc1Swenshuai.xi HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
2347*53ee8cc1Swenshuai.xi }
2348*53ee8cc1Swenshuai.xi
2349*53ee8cc1Swenshuai.xi break;
2350*53ee8cc1Swenshuai.xi }
2351*53ee8cc1Swenshuai.xi case E_HVD_INIT_HW_RM:
2352*53ee8cc1Swenshuai.xi {
2353*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
2354*53ee8cc1Swenshuai.xi {
2355*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0,
2356*53ee8cc1Swenshuai.xi HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
2357*53ee8cc1Swenshuai.xi
2358*53ee8cc1Swenshuai.xi if (pCtrl->InitParams.pRVFileInfo->RV_Version) // RV 9,10
2359*53ee8cc1Swenshuai.xi {
2360*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_RV9_DEC_MODE);
2361*53ee8cc1Swenshuai.xi }
2362*53ee8cc1Swenshuai.xi else // RV 8
2363*53ee8cc1Swenshuai.xi {
2364*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_RV9_DEC_MODE);
2365*53ee8cc1Swenshuai.xi }
2366*53ee8cc1Swenshuai.xi }
2367*53ee8cc1Swenshuai.xi else
2368*53ee8cc1Swenshuai.xi {
2369*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0,
2370*53ee8cc1Swenshuai.xi HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
2371*53ee8cc1Swenshuai.xi
2372*53ee8cc1Swenshuai.xi if (pCtrl->InitParams.pRVFileInfo->RV_Version) // RV 9,10
2373*53ee8cc1Swenshuai.xi {
2374*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_RV9_DEC_MODE_BS2);
2375*53ee8cc1Swenshuai.xi }
2376*53ee8cc1Swenshuai.xi else // RV 8
2377*53ee8cc1Swenshuai.xi {
2378*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_RV9_DEC_MODE_BS2);
2379*53ee8cc1Swenshuai.xi }
2380*53ee8cc1Swenshuai.xi
2381*53ee8cc1Swenshuai.xi }
2382*53ee8cc1Swenshuai.xi
2383*53ee8cc1Swenshuai.xi break;
2384*53ee8cc1Swenshuai.xi }
2385*53ee8cc1Swenshuai.xi default:
2386*53ee8cc1Swenshuai.xi {
2387*53ee8cc1Swenshuai.xi if (0 == u8TaskId)
2388*53ee8cc1Swenshuai.xi {
2389*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
2390*53ee8cc1Swenshuai.xi }
2391*53ee8cc1Swenshuai.xi else
2392*53ee8cc1Swenshuai.xi {
2393*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
2394*53ee8cc1Swenshuai.xi }
2395*53ee8cc1Swenshuai.xi break;
2396*53ee8cc1Swenshuai.xi }
2397*53ee8cc1Swenshuai.xi }
2398*53ee8cc1Swenshuai.xi
2399*53ee8cc1Swenshuai.xi RESET:
2400*53ee8cc1Swenshuai.xi //T9: use miu128bit
2401*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("(be)Miu128 bits Status = %x <<<<<<<\n", _HVD_Read2Byte(HVD_REG_RESET));
2402*53ee8cc1Swenshuai.xi
2403*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_HVDInUsed())
2404*53ee8cc1Swenshuai.xi {
2405*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_RESET, (_HVD_Read2Byte(HVD_REG_RESET) | HVD_REG_RESET_MIU_128));
2406*53ee8cc1Swenshuai.xi }
2407*53ee8cc1Swenshuai.xi
2408*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("(af)Miu128 bits Status = %x <<<<<<<\n", _HVD_Read2Byte(HVD_REG_RESET));
2409*53ee8cc1Swenshuai.xi
2410*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2411*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2412*53ee8cc1Swenshuai.xi {
2413*53ee8cc1Swenshuai.xi printf("EVD miu 256 bits\n");
2414*53ee8cc1Swenshuai.xi _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) | EVD_REG_RESET_MIU_256));
2415*53ee8cc1Swenshuai.xi }
2416*53ee8cc1Swenshuai.xi #endif
2417*53ee8cc1Swenshuai.xi #if 0 //defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
2418*53ee8cc1Swenshuai.xi // Only ES buffer addrress needs to be set for VP8
2419*53ee8cc1Swenshuai.xi _HVD_EX_SetESBufferAddr(u32Id);
2420*53ee8cc1Swenshuai.xi #else
2421*53ee8cc1Swenshuai.xi if(DecoderType != E_VPU_EX_DECODER_MVD)
2422*53ee8cc1Swenshuai.xi {
2423*53ee8cc1Swenshuai.xi _HVD_EX_SetBufferAddr(u32Id);
2424*53ee8cc1Swenshuai.xi }
2425*53ee8cc1Swenshuai.xi #endif
2426*53ee8cc1Swenshuai.xi if (!HAL_VPU_EX_HVDInUsed())
2427*53ee8cc1Swenshuai.xi {
2428*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_SWRST);
2429*53ee8cc1Swenshuai.xi }
2430*53ee8cc1Swenshuai.xi
2431*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2432*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2433*53ee8cc1Swenshuai.xi {
2434*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, 0, EVD_REG_RESET_SWRST);
2435*53ee8cc1Swenshuai.xi }
2436*53ee8cc1Swenshuai.xi #endif
2437*53ee8cc1Swenshuai.xi
2438*53ee8cc1Swenshuai.xi return TRUE;
2439*53ee8cc1Swenshuai.xi }
2440*53ee8cc1Swenshuai.xi
HAL_HVD_EX_DeinitHW(void)2441*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_DeinitHW(void)
2442*53ee8cc1Swenshuai.xi {
2443*53ee8cc1Swenshuai.xi MS_U16 u16Timeout = 1000;
2444*53ee8cc1Swenshuai.xi
2445*53ee8cc1Swenshuai.xi _HVD_EX_SetMIUProtectMask(TRUE);
2446*53ee8cc1Swenshuai.xi
2447*53ee8cc1Swenshuai.xi #if SUPPORT_EVD //EVD using HVD DIU, it should be turn off EVD first
2448*53ee8cc1Swenshuai.xi //We assume HEVC belong to HVD, so we can disable EVD_REG_RESET_HK_TSP2EVD_EN in DeinitHW.
2449*53ee8cc1Swenshuai.xi _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) & ~EVD_REG_RESET_HK_TSP2EVD_EN)); //0: tsp2hvd, coz EVD & HVD use the same MVD parser
2450*53ee8cc1Swenshuai.xi HAL_EVD_EX_DeinitHW();
2451*53ee8cc1Swenshuai.xi #endif
2452*53ee8cc1Swenshuai.xi
2453*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_SWRST, HVD_REG_RESET_SWRST);
2454*53ee8cc1Swenshuai.xi
2455*53ee8cc1Swenshuai.xi while (u16Timeout)
2456*53ee8cc1Swenshuai.xi {
2457*53ee8cc1Swenshuai.xi if ((_HVD_Read2Byte(HVD_REG_RESET) & (HVD_REG_RESET_SWRST_FIN)) == (HVD_REG_RESET_SWRST_FIN))
2458*53ee8cc1Swenshuai.xi {
2459*53ee8cc1Swenshuai.xi break;
2460*53ee8cc1Swenshuai.xi }
2461*53ee8cc1Swenshuai.xi u16Timeout--;
2462*53ee8cc1Swenshuai.xi }
2463*53ee8cc1Swenshuai.xi
2464*53ee8cc1Swenshuai.xi HAL_HVD_EX_PowerCtrl(FALSE);
2465*53ee8cc1Swenshuai.xi
2466*53ee8cc1Swenshuai.xi _HVD_EX_SetMIUProtectMask(FALSE);
2467*53ee8cc1Swenshuai.xi
2468*53ee8cc1Swenshuai.xi return TRUE;
2469*53ee8cc1Swenshuai.xi }
2470*53ee8cc1Swenshuai.xi
HAL_HVD_EX_FlushMemory(void)2471*53ee8cc1Swenshuai.xi void HAL_HVD_EX_FlushMemory(void)
2472*53ee8cc1Swenshuai.xi {
2473*53ee8cc1Swenshuai.xi MsOS_FlushMemory();
2474*53ee8cc1Swenshuai.xi }
2475*53ee8cc1Swenshuai.xi
HAL_HVD_EX_ReadMemory(void)2476*53ee8cc1Swenshuai.xi void HAL_HVD_EX_ReadMemory(void)
2477*53ee8cc1Swenshuai.xi {
2478*53ee8cc1Swenshuai.xi MsOS_ReadMemory();
2479*53ee8cc1Swenshuai.xi }
2480*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetDrvCtrlsBase(HVD_EX_Drv_Ctrl * pHVDCtrlsBase)2481*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetDrvCtrlsBase(HVD_EX_Drv_Ctrl *pHVDCtrlsBase)
2482*53ee8cc1Swenshuai.xi {
2483*53ee8cc1Swenshuai.xi _pHVDCtrls = pHVDCtrlsBase;
2484*53ee8cc1Swenshuai.xi }
2485*53ee8cc1Swenshuai.xi
HAL_HVD_EX_CheckMIUSel(MS_BOOL bChange)2486*53ee8cc1Swenshuai.xi void HAL_HVD_EX_CheckMIUSel(MS_BOOL bChange)
2487*53ee8cc1Swenshuai.xi {
2488*53ee8cc1Swenshuai.xi return;
2489*53ee8cc1Swenshuai.xi }
2490*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetHWVersionID(void)2491*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetHWVersionID(void)
2492*53ee8cc1Swenshuai.xi {
2493*53ee8cc1Swenshuai.xi return _HVD_Read2Byte(HVD_REG_REV_ID);
2494*53ee8cc1Swenshuai.xi }
2495*53ee8cc1Swenshuai.xi
2496*53ee8cc1Swenshuai.xi
HAL_HVD_EX_Init_Share_Mem(void)2497*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_Init_Share_Mem(void)
2498*53ee8cc1Swenshuai.xi {
2499*53ee8cc1Swenshuai.xi #if (defined(MSOS_TYPE_LINUX) || defined(MSOS_TYPE_ECOS))
2500*53ee8cc1Swenshuai.xi #if !defined(SUPPORT_X_MODEL_FEATURE)
2501*53ee8cc1Swenshuai.xi MS_U32 u32ShmId;
2502*53ee8cc1Swenshuai.xi MS_U32 u32Addr;
2503*53ee8cc1Swenshuai.xi MS_U32 u32BufSize;
2504*53ee8cc1Swenshuai.xi
2505*53ee8cc1Swenshuai.xi
2506*53ee8cc1Swenshuai.xi if (FALSE == MsOS_SHM_GetId( (MS_U8*)"Linux HVD HAL",
2507*53ee8cc1Swenshuai.xi sizeof(HVD_Hal_CTX),
2508*53ee8cc1Swenshuai.xi &u32ShmId,
2509*53ee8cc1Swenshuai.xi &u32Addr,
2510*53ee8cc1Swenshuai.xi &u32BufSize,
2511*53ee8cc1Swenshuai.xi MSOS_SHM_QUERY))
2512*53ee8cc1Swenshuai.xi {
2513*53ee8cc1Swenshuai.xi if (FALSE == MsOS_SHM_GetId((MS_U8*)"Linux HVD HAL",
2514*53ee8cc1Swenshuai.xi sizeof(HVD_Hal_CTX),
2515*53ee8cc1Swenshuai.xi &u32ShmId,
2516*53ee8cc1Swenshuai.xi &u32Addr,
2517*53ee8cc1Swenshuai.xi &u32BufSize,
2518*53ee8cc1Swenshuai.xi MSOS_SHM_CREATE))
2519*53ee8cc1Swenshuai.xi {
2520*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("[%s]SHM allocation failed!!!use global structure instead!!!\n",__FUNCTION__);
2521*53ee8cc1Swenshuai.xi if(pHVDHalContext == NULL)
2522*53ee8cc1Swenshuai.xi {
2523*53ee8cc1Swenshuai.xi pHVDHalContext = &gHVDHalContext;
2524*53ee8cc1Swenshuai.xi memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
2525*53ee8cc1Swenshuai.xi _HVD_EX_Context_Init_HAL();
2526*53ee8cc1Swenshuai.xi HVD_PRINT("[%s]Global structure init Success!!!\n",__FUNCTION__);
2527*53ee8cc1Swenshuai.xi }
2528*53ee8cc1Swenshuai.xi else
2529*53ee8cc1Swenshuai.xi {
2530*53ee8cc1Swenshuai.xi HVD_PRINT("[%s]Global structure exists!!!\n",__FUNCTION__);
2531*53ee8cc1Swenshuai.xi }
2532*53ee8cc1Swenshuai.xi //return FALSE;
2533*53ee8cc1Swenshuai.xi }
2534*53ee8cc1Swenshuai.xi else
2535*53ee8cc1Swenshuai.xi {
2536*53ee8cc1Swenshuai.xi memset((MS_U8*)u32Addr,0,sizeof(HVD_Hal_CTX));
2537*53ee8cc1Swenshuai.xi pHVDHalContext = (HVD_Hal_CTX*)u32Addr; // for one process
2538*53ee8cc1Swenshuai.xi _HVD_EX_Context_Init_HAL();
2539*53ee8cc1Swenshuai.xi }
2540*53ee8cc1Swenshuai.xi }
2541*53ee8cc1Swenshuai.xi else
2542*53ee8cc1Swenshuai.xi {
2543*53ee8cc1Swenshuai.xi pHVDHalContext = (HVD_Hal_CTX*)u32Addr; // for another process
2544*53ee8cc1Swenshuai.xi }
2545*53ee8cc1Swenshuai.xi #else
2546*53ee8cc1Swenshuai.xi if(pHVDHalContext == NULL)
2547*53ee8cc1Swenshuai.xi {
2548*53ee8cc1Swenshuai.xi pHVDHalContext = &gHVDHalContext;
2549*53ee8cc1Swenshuai.xi memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
2550*53ee8cc1Swenshuai.xi _HVD_EX_Context_Init_HAL();
2551*53ee8cc1Swenshuai.xi }
2552*53ee8cc1Swenshuai.xi #endif
2553*53ee8cc1Swenshuai.xi _HAL_HVD_MutexCreate();
2554*53ee8cc1Swenshuai.xi #else
2555*53ee8cc1Swenshuai.xi if(pHVDHalContext == NULL)
2556*53ee8cc1Swenshuai.xi {
2557*53ee8cc1Swenshuai.xi pHVDHalContext = &gHVDHalContext;
2558*53ee8cc1Swenshuai.xi memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
2559*53ee8cc1Swenshuai.xi _HVD_EX_Context_Init_HAL();
2560*53ee8cc1Swenshuai.xi }
2561*53ee8cc1Swenshuai.xi #endif
2562*53ee8cc1Swenshuai.xi
2563*53ee8cc1Swenshuai.xi return TRUE;
2564*53ee8cc1Swenshuai.xi }
2565*53ee8cc1Swenshuai.xi
2566*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetFreeStream(HAL_HVD_StreamType eStreamType)2567*53ee8cc1Swenshuai.xi HAL_HVD_StreamId HAL_HVD_EX_GetFreeStream(HAL_HVD_StreamType eStreamType)
2568*53ee8cc1Swenshuai.xi {
2569*53ee8cc1Swenshuai.xi MS_U32 i = 0;
2570*53ee8cc1Swenshuai.xi
2571*53ee8cc1Swenshuai.xi if (eStreamType == E_HAL_HVD_MVC_STREAM)
2572*53ee8cc1Swenshuai.xi {
2573*53ee8cc1Swenshuai.xi if ((FALSE == pHVDHalContext->_stHVDStream[0].bUsed) && (FALSE == pHVDHalContext->_stHVDStream[1].bUsed))
2574*53ee8cc1Swenshuai.xi return pHVDHalContext->_stHVDStream[0].eStreamId;
2575*53ee8cc1Swenshuai.xi }
2576*53ee8cc1Swenshuai.xi else if (eStreamType == E_HAL_HVD_MAIN_STREAM)
2577*53ee8cc1Swenshuai.xi {
2578*53ee8cc1Swenshuai.xi for (i = 0;
2579*53ee8cc1Swenshuai.xi i <
2580*53ee8cc1Swenshuai.xi ((E_HAL_HVD_MAIN_STREAM_MAX - E_HAL_HVD_MAIN_STREAM_BASE) +
2581*53ee8cc1Swenshuai.xi (E_HAL_HVD_SUB_STREAM_MAX - E_HAL_HVD_SUB_STREAM_BASE)); i++)
2582*53ee8cc1Swenshuai.xi {
2583*53ee8cc1Swenshuai.xi if ((E_HAL_HVD_MAIN_STREAM_BASE & pHVDHalContext->_stHVDStream[i].eStreamId) && (FALSE == pHVDHalContext->_stHVDStream[i].bUsed))
2584*53ee8cc1Swenshuai.xi {
2585*53ee8cc1Swenshuai.xi return pHVDHalContext->_stHVDStream[i].eStreamId;
2586*53ee8cc1Swenshuai.xi }
2587*53ee8cc1Swenshuai.xi }
2588*53ee8cc1Swenshuai.xi }
2589*53ee8cc1Swenshuai.xi else if (eStreamType == E_HAL_HVD_SUB_STREAM)
2590*53ee8cc1Swenshuai.xi {
2591*53ee8cc1Swenshuai.xi for (i = 0;
2592*53ee8cc1Swenshuai.xi i <
2593*53ee8cc1Swenshuai.xi ((E_HAL_HVD_MAIN_STREAM_MAX - E_HAL_HVD_MAIN_STREAM_BASE) +
2594*53ee8cc1Swenshuai.xi (E_HAL_HVD_SUB_STREAM_MAX - E_HAL_HVD_SUB_STREAM_BASE)); i++)
2595*53ee8cc1Swenshuai.xi {
2596*53ee8cc1Swenshuai.xi if ((E_HAL_HVD_SUB_STREAM_BASE & pHVDHalContext->_stHVDStream[i].eStreamId) && (FALSE == pHVDHalContext->_stHVDStream[i].bUsed))
2597*53ee8cc1Swenshuai.xi {
2598*53ee8cc1Swenshuai.xi return pHVDHalContext->_stHVDStream[i].eStreamId;
2599*53ee8cc1Swenshuai.xi }
2600*53ee8cc1Swenshuai.xi }
2601*53ee8cc1Swenshuai.xi }
2602*53ee8cc1Swenshuai.xi
2603*53ee8cc1Swenshuai.xi return E_HAL_HVD_STREAM_NONE;
2604*53ee8cc1Swenshuai.xi }
2605*53ee8cc1Swenshuai.xi
HAL_HVD_EX_PowerCtrl(MS_BOOL bEnable)2606*53ee8cc1Swenshuai.xi void HAL_HVD_EX_PowerCtrl(MS_BOOL bEnable)
2607*53ee8cc1Swenshuai.xi {
2608*53ee8cc1Swenshuai.xi if (bEnable)
2609*53ee8cc1Swenshuai.xi {
2610*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, ~TOP_CKG_HVD_DIS, TOP_CKG_HVD_DIS);
2611*53ee8cc1Swenshuai.xi }
2612*53ee8cc1Swenshuai.xi else
2613*53ee8cc1Swenshuai.xi {
2614*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_DIS, TOP_CKG_HVD_DIS);
2615*53ee8cc1Swenshuai.xi }
2616*53ee8cc1Swenshuai.xi
2617*53ee8cc1Swenshuai.xi // fix to not inverse
2618*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, ~TOP_CKG_HVD_INV, TOP_CKG_HVD_INV);
2619*53ee8cc1Swenshuai.xi
2620*53ee8cc1Swenshuai.xi switch (pHVDHalContext->u32HVDClockType)
2621*53ee8cc1Swenshuai.xi {
2622*53ee8cc1Swenshuai.xi case 240:
2623*53ee8cc1Swenshuai.xi {
2624*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_240MHZ, TOP_CKG_HVD_CLK_MASK);
2625*53ee8cc1Swenshuai.xi
2626*53ee8cc1Swenshuai.xi break;
2627*53ee8cc1Swenshuai.xi }
2628*53ee8cc1Swenshuai.xi case 216:
2629*53ee8cc1Swenshuai.xi {
2630*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_216MHZ, TOP_CKG_HVD_CLK_MASK);
2631*53ee8cc1Swenshuai.xi
2632*53ee8cc1Swenshuai.xi break;
2633*53ee8cc1Swenshuai.xi }
2634*53ee8cc1Swenshuai.xi case 172:
2635*53ee8cc1Swenshuai.xi {
2636*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_172MHZ, TOP_CKG_HVD_CLK_MASK);
2637*53ee8cc1Swenshuai.xi
2638*53ee8cc1Swenshuai.xi break;
2639*53ee8cc1Swenshuai.xi }
2640*53ee8cc1Swenshuai.xi case 160:
2641*53ee8cc1Swenshuai.xi {
2642*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_160MHZ, TOP_CKG_HVD_CLK_MASK);
2643*53ee8cc1Swenshuai.xi
2644*53ee8cc1Swenshuai.xi break;
2645*53ee8cc1Swenshuai.xi }
2646*53ee8cc1Swenshuai.xi default:
2647*53ee8cc1Swenshuai.xi {
2648*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_240MHZ, TOP_CKG_HVD_CLK_MASK); // TODO://if(hvd_clk > miu_clk) set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 0
2649*53ee8cc1Swenshuai.xi // TODO://else set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 1
2650*53ee8cc1Swenshuai.xi break;
2651*53ee8cc1Swenshuai.xi }
2652*53ee8cc1Swenshuai.xi }
2653*53ee8cc1Swenshuai.xi
2654*53ee8cc1Swenshuai.xi return;
2655*53ee8cc1Swenshuai.xi }
2656*53ee8cc1Swenshuai.xi
HAL_HVD_EX_InitRegBase(MS_U32 u32RegBase)2657*53ee8cc1Swenshuai.xi void HAL_HVD_EX_InitRegBase(MS_U32 u32RegBase)
2658*53ee8cc1Swenshuai.xi {
2659*53ee8cc1Swenshuai.xi u32HVDRegOSBase = u32RegBase;
2660*53ee8cc1Swenshuai.xi HAL_VPU_EX_InitRegBase(u32RegBase);
2661*53ee8cc1Swenshuai.xi }
2662*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetPreCtrlVariables(MS_U32 u32Id,MS_U32 drvprectrl)2663*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetPreCtrlVariables(MS_U32 u32Id,MS_U32 drvprectrl)
2664*53ee8cc1Swenshuai.xi {
2665*53ee8cc1Swenshuai.xi HVD_Pre_Ctrl *pHVDPreCtrl_in = (HVD_Pre_Ctrl*)drvprectrl;
2666*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2667*53ee8cc1Swenshuai.xi pHVDHalContext->pHVDPreCtrl_Hal[u8Idx] = pHVDPreCtrl_in;
2668*53ee8cc1Swenshuai.xi }
2669*53ee8cc1Swenshuai.xi
HAL_HVD_EX_InitVariables(MS_U32 u32Id)2670*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitVariables(MS_U32 u32Id)
2671*53ee8cc1Swenshuai.xi {
2672*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2673*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = NULL;
2674*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2675*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2676*53ee8cc1Swenshuai.xi MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
2677*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
2678*53ee8cc1Swenshuai.xi
2679*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = 0;
2680*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt = 0;
2681*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = 0;
2682*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 0;
2683*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = 0xFFFF;
2684*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2685*53ee8cc1Swenshuai.xi if(bMVC)
2686*53ee8cc1Swenshuai.xi {
2687*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32PTSPreWptr = 0;
2688*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32PTSByteCnt = 0;
2689*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUWptr = 0;
2690*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum = 0;
2691*53ee8cc1Swenshuai.xi }
2692*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
2693*53ee8cc1Swenshuai.xi
2694*53ee8cc1Swenshuai.xi // set a local copy of FW code address; assuming there is only one copy of FW,
2695*53ee8cc1Swenshuai.xi // no matter how many task will be created.
2696*53ee8cc1Swenshuai.xi
2697*53ee8cc1Swenshuai.xi pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2698*53ee8cc1Swenshuai.xi
2699*53ee8cc1Swenshuai.xi memset((void *) (pHVDHalContext->g_hvd_nal_fill_pair), 0, 16);
2700*53ee8cc1Swenshuai.xi
2701*53ee8cc1Swenshuai.xi // global variables
2702*53ee8cc1Swenshuai.xi pHVDHalContext->u32HVDCmdTimeout = pCtrl->u32CmdTimeout;
2703*53ee8cc1Swenshuai.xi
2704*53ee8cc1Swenshuai.xi
2705*53ee8cc1Swenshuai.xi // pHVDHalContext->u32VPUClockType = (MS_U32) pCtrl->InitParams.u16DecoderClock;
2706*53ee8cc1Swenshuai.xi // pHVDHalContext->u32HVDClockType = (MS_U32) pCtrl->InitParams.u16DecoderClock;
2707*53ee8cc1Swenshuai.xi // Create mutex
2708*53ee8cc1Swenshuai.xi //_HAL_HVD_MutexCreate();
2709*53ee8cc1Swenshuai.xi
2710*53ee8cc1Swenshuai.xi // fill HVD init variables
2711*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2712*53ee8cc1Swenshuai.xi {
2713*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = VP8_BBU_DRAM_TBL_ENTRY;
2714*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = VP8_BBU_DRAM_TBL_ENTRY_TH;
2715*53ee8cc1Swenshuai.xi }
2716*53ee8cc1Swenshuai.xi else
2717*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
2718*53ee8cc1Swenshuai.xi if (((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)
2719*53ee8cc1Swenshuai.xi {
2720*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = RVD_BBU_DRAM_TBL_ENTRY;
2721*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = RVD_BBU_DRAM_TBL_ENTRY_TH;
2722*53ee8cc1Swenshuai.xi
2723*53ee8cc1Swenshuai.xi if (pCtrl->MemMap.u32FrameBufSize > RV_VLC_TABLE_SIZE)
2724*53ee8cc1Swenshuai.xi {
2725*53ee8cc1Swenshuai.xi pHVDHalContext->u32RV_VLCTableAddr = pCtrl->MemMap.u32FrameBufSize - RV_VLC_TABLE_SIZE;
2726*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32FrameBufSize -= RV_VLC_TABLE_SIZE;
2727*53ee8cc1Swenshuai.xi }
2728*53ee8cc1Swenshuai.xi else
2729*53ee8cc1Swenshuai.xi {
2730*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HAL_HVD_EX_InitVariables failed: frame buffer size too small. FB:%lx min:%lx\n",
2731*53ee8cc1Swenshuai.xi (MS_U32) pCtrl->MemMap.u32FrameBufSize, (MS_U32) RV_VLC_TABLE_SIZE);
2732*53ee8cc1Swenshuai.xi return E_HVD_RETURN_INVALID_PARAMETER;
2733*53ee8cc1Swenshuai.xi }
2734*53ee8cc1Swenshuai.xi }
2735*53ee8cc1Swenshuai.xi else
2736*53ee8cc1Swenshuai.xi #endif
2737*53ee8cc1Swenshuai.xi {
2738*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = HVD_BBU_DRAM_TBL_ENTRY;
2739*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = HVD_BBU_DRAM_TBL_ENTRY_TH;
2740*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2741*53ee8cc1Swenshuai.xi if(bMVC)
2742*53ee8cc1Swenshuai.xi {
2743*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum = MVC_BBU_DRAM_TBL_ENTRY;
2744*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNumTH = MVC_BBU_DRAM_TBL_ENTRY_TH;
2745*53ee8cc1Swenshuai.xi }
2746*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
2747*53ee8cc1Swenshuai.xi pHVDHalContext->u32RV_VLCTableAddr = 0;
2748*53ee8cc1Swenshuai.xi }
2749*53ee8cc1Swenshuai.xi
2750*53ee8cc1Swenshuai.xi if ((HAL_VPU_EX_GetShareInfoAddr(u32Id) != 0xFFFFFFFF)
2751*53ee8cc1Swenshuai.xi || ((pCtrl->MemMap.u32CodeBufVAddr <= (MS_U32) pShm) && ((MS_U32) pShm <= (pCtrl->MemMap.u32CodeBufVAddr + pCtrl->MemMap.u32CodeBufSize)))
2752*53ee8cc1Swenshuai.xi || ((pCtrl->MemMap.u32BitstreamBufVAddr <= (MS_U32) pShm) && ((MS_U32) pShm <= (pCtrl->MemMap.u32BitstreamBufVAddr + pCtrl->MemMap.u32BitstreamBufSize)))
2753*53ee8cc1Swenshuai.xi || ((pCtrl->MemMap.u32FrameBufVAddr <= (MS_U32) pShm) && ((MS_U32) pShm <= (pCtrl->MemMap.u32FrameBufVAddr + pCtrl->MemMap.u32FrameBufSize))))
2754*53ee8cc1Swenshuai.xi {
2755*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("input memory: Code addr=0x%lx, Bits addr=0x%lx, FB addr=0x%lx, Miubase=0x%lx\n",
2756*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32CodeBufAddr,
2757*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32FrameBufAddr,
2758*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32BitstreamBufAddr,
2759*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32MIU1BaseAddr);
2760*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2761*53ee8cc1Swenshuai.xi if(bMVC)
2762*53ee8cc1Swenshuai.xi {
2763*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pHVDCtrl_in_sub = _HVD_EX_GetDrvCtrl(u32Id+0x00011000);
2764*53ee8cc1Swenshuai.xi if (( (pHVDCtrl_in_sub->MemMap.u32BitstreamBufVAddr)<= (MS_U32)pShm)&& ( (MS_U32)pShm <= ((pHVDCtrl_in_sub->MemMap.u32BitstreamBufVAddr )+ pHVDCtrl_in_sub->MemMap.u32BitstreamBufSize)))
2765*53ee8cc1Swenshuai.xi {
2766*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("[MVC] Bitstream2: 0x%lx.\n", pCtrl->MemMap.u32BitstreamBufAddr);
2767*53ee8cc1Swenshuai.xi }
2768*53ee8cc1Swenshuai.xi }
2769*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
2770*53ee8cc1Swenshuai.xi
2771*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
2772*53ee8cc1Swenshuai.xi }
2773*53ee8cc1Swenshuai.xi else
2774*53ee8cc1Swenshuai.xi {
2775*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("failed: Shm addr=0x%lx, Code addr=0x%lx, Bits addr=0x%lx, FB addr=0x%lx, Miubase=0x%lx\n",
2776*53ee8cc1Swenshuai.xi MS_PA2KSEG1((MS_U32) pShm),
2777*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32CodeBufAddr,
2778*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32FrameBufAddr,
2779*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32BitstreamBufAddr,
2780*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32MIU1BaseAddr);
2781*53ee8cc1Swenshuai.xi return E_HVD_RETURN_INVALID_PARAMETER;
2782*53ee8cc1Swenshuai.xi }
2783*53ee8cc1Swenshuai.xi }
2784*53ee8cc1Swenshuai.xi
HAL_HVD_EX_InitShareMem(MS_U32 u32Id)2785*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitShareMem(MS_U32 u32Id)
2786*53ee8cc1Swenshuai.xi {
2787*53ee8cc1Swenshuai.xi MS_U32 u32Addr = 0;
2788*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2789*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2790*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2791*53ee8cc1Swenshuai.xi
2792*53ee8cc1Swenshuai.xi memset(pShm, 0, sizeof(HVD_ShareMem));
2793*53ee8cc1Swenshuai.xi
2794*53ee8cc1Swenshuai.xi u32Addr = pCtrl->MemMap.u32FrameBufAddr;
2795*53ee8cc1Swenshuai.xi
2796*53ee8cc1Swenshuai.xi if (u32Addr >= pCtrl->MemMap.u32MIU1BaseAddr)
2797*53ee8cc1Swenshuai.xi {
2798*53ee8cc1Swenshuai.xi u32Addr -= pCtrl->MemMap.u32MIU1BaseAddr;
2799*53ee8cc1Swenshuai.xi }
2800*53ee8cc1Swenshuai.xi
2801*53ee8cc1Swenshuai.xi pShm->u32FrameRate = pCtrl->InitParams.u32FrameRate;
2802*53ee8cc1Swenshuai.xi pShm->u32FrameRateBase = pCtrl->InitParams.u32FrameRateBase;
2803*53ee8cc1Swenshuai.xi pShm->u32FrameBufAddr = u32Addr;
2804*53ee8cc1Swenshuai.xi pShm->u32FrameBufSize = pCtrl->MemMap.u32FrameBufSize;
2805*53ee8cc1Swenshuai.xi pShm->DispInfo.u16DispWidth = 1;
2806*53ee8cc1Swenshuai.xi pShm->DispInfo.u16DispHeight = 1;
2807*53ee8cc1Swenshuai.xi pShm->u32CodecType = pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK;
2808*53ee8cc1Swenshuai.xi pShm->u32CPUClock = pHVDHalContext->u32VPUClockType;
2809*53ee8cc1Swenshuai.xi pShm->u32UserCCIdxWrtPtr = 0xFFFFFFFF;
2810*53ee8cc1Swenshuai.xi pShm->DispFrmInfo.u32TimeStamp = 0xFFFFFFFF;
2811*53ee8cc1Swenshuai.xi //Chip info
2812*53ee8cc1Swenshuai.xi pShm->u16ChipID = E_MSTAR_CHIP_MUSTANG;
2813*53ee8cc1Swenshuai.xi pShm->u16ChipECONum = pCtrl->InitParams.u16ChipECONum;
2814*53ee8cc1Swenshuai.xi // PreSetControl
2815*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->bOnePendingBuffer)
2816*53ee8cc1Swenshuai.xi {
2817*53ee8cc1Swenshuai.xi pShm->u32PreSetControl |= PRESET_ONE_PENDING_BUFFER;
2818*53ee8cc1Swenshuai.xi }
2819*53ee8cc1Swenshuai.xi
2820*53ee8cc1Swenshuai.xi
2821*53ee8cc1Swenshuai.xi if ((pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.bEnable) &&
2822*53ee8cc1Swenshuai.xi ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC))
2823*53ee8cc1Swenshuai.xi {
2824*53ee8cc1Swenshuai.xi pShm->u32PreSetControl |= PRESET_IAP_GN_SHARE_BW_MODE;
2825*53ee8cc1Swenshuai.xi
2826*53ee8cc1Swenshuai.xi if(pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufAddr >= HAL_MIU1_BASE)
2827*53ee8cc1Swenshuai.xi {
2828*53ee8cc1Swenshuai.xi pShm->u32IapGnBufAddr = pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufAddr - HAL_MIU1_BASE;
2829*53ee8cc1Swenshuai.xi pShm->u32IapGnBufSize = pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufSize;
2830*53ee8cc1Swenshuai.xi }
2831*53ee8cc1Swenshuai.xi else
2832*53ee8cc1Swenshuai.xi {
2833*53ee8cc1Swenshuai.xi pShm->u32IapGnBufAddr = pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufAddr;
2834*53ee8cc1Swenshuai.xi pShm->u32IapGnBufSize = pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.u32IapGnBufSize;
2835*53ee8cc1Swenshuai.xi }
2836*53ee8cc1Swenshuai.xi }
2837*53ee8cc1Swenshuai.xi
2838*53ee8cc1Swenshuai.xi
2839*53ee8cc1Swenshuai.xi //pShm->bColocateBBUMode = pCtrl->InitParams.bColocateBBUMode;//johnny.ko
2840*53ee8cc1Swenshuai.xi //pShm->bColocateBBUMode = _stHVDPreSet[u8Idx].bColocateBBUMode;//johnny.ko
2841*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
2842*53ee8cc1Swenshuai.xi pShm->u8BBUMode = E_HVD_FW_AUTO_BBU_MODE;
2843*53ee8cc1Swenshuai.xi else
2844*53ee8cc1Swenshuai.xi pShm->u8BBUMode = E_HVD_DRV_AUTO_BBU_MODE;
2845*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK) == E_HVD_INIT_MAIN_FILE_RAW)
2846*53ee8cc1Swenshuai.xi {
2847*53ee8cc1Swenshuai.xi if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_DUAL_ES_MASK) == E_HVD_INIT_DUAL_ES_ENABLE)
2848*53ee8cc1Swenshuai.xi {
2849*53ee8cc1Swenshuai.xi pShm->u8SrcMode = E_HVD_SRC_MODE_FILE_DUAL_ES;
2850*53ee8cc1Swenshuai.xi }
2851*53ee8cc1Swenshuai.xi else
2852*53ee8cc1Swenshuai.xi {
2853*53ee8cc1Swenshuai.xi pShm->u8SrcMode = E_HVD_SRC_MODE_FILE;
2854*53ee8cc1Swenshuai.xi }
2855*53ee8cc1Swenshuai.xi }
2856*53ee8cc1Swenshuai.xi else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK) == E_HVD_INIT_MAIN_FILE_TS)
2857*53ee8cc1Swenshuai.xi {
2858*53ee8cc1Swenshuai.xi if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_DUAL_ES_MASK) == E_HVD_INIT_DUAL_ES_ENABLE)
2859*53ee8cc1Swenshuai.xi {
2860*53ee8cc1Swenshuai.xi pShm->u8SrcMode = E_HVD_SRC_MODE_TS_FILE_DUAL_ES;
2861*53ee8cc1Swenshuai.xi }
2862*53ee8cc1Swenshuai.xi else
2863*53ee8cc1Swenshuai.xi {
2864*53ee8cc1Swenshuai.xi pShm->u8SrcMode = E_HVD_SRC_MODE_TS_FILE;
2865*53ee8cc1Swenshuai.xi }
2866*53ee8cc1Swenshuai.xi }
2867*53ee8cc1Swenshuai.xi else
2868*53ee8cc1Swenshuai.xi {
2869*53ee8cc1Swenshuai.xi pShm->u8SrcMode = E_HVD_SRC_MODE_DTV;
2870*53ee8cc1Swenshuai.xi }
2871*53ee8cc1Swenshuai.xi
2872*53ee8cc1Swenshuai.xi #if 1//From T4 and the later chips, QDMA can support the address more than MIU1 base.
2873*53ee8cc1Swenshuai.xi if(pCtrl->MemMap.u32CodeBufAddr >= HAL_MIU1_BASE)
2874*53ee8cc1Swenshuai.xi {
2875*53ee8cc1Swenshuai.xi pShm->u32FWBaseAddr = (pCtrl->MemMap.u32CodeBufAddr-HAL_MIU1_BASE) | 0x40000000; //Bit30 sel miu0/1
2876*53ee8cc1Swenshuai.xi }
2877*53ee8cc1Swenshuai.xi else
2878*53ee8cc1Swenshuai.xi {
2879*53ee8cc1Swenshuai.xi pShm->u32FWBaseAddr = pCtrl->MemMap.u32CodeBufAddr;
2880*53ee8cc1Swenshuai.xi }
2881*53ee8cc1Swenshuai.xi //printf("<DBG>QDMA Addr = %lx <<<<<<<<<<<<<<<<<<<<<<<<\n",pShm->u32FWBaseAddr);
2882*53ee8cc1Swenshuai.xi #else
2883*53ee8cc1Swenshuai.xi u32Addr = pCtrl->MemMap.u32CodeBufAddr;
2884*53ee8cc1Swenshuai.xi if (u32Addr >= pCtrl->MemMap.u32MIU1BaseAddr)
2885*53ee8cc1Swenshuai.xi {
2886*53ee8cc1Swenshuai.xi u32Addr -= pCtrl->MemMap.u32MIU1BaseAddr;
2887*53ee8cc1Swenshuai.xi }
2888*53ee8cc1Swenshuai.xi pShm->u32FWBaseAddr = u32Addr;
2889*53ee8cc1Swenshuai.xi #endif
2890*53ee8cc1Swenshuai.xi
2891*53ee8cc1Swenshuai.xi // RM only
2892*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
2893*53ee8cc1Swenshuai.xi if ((((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)
2894*53ee8cc1Swenshuai.xi && (pCtrl->InitParams.pRVFileInfo != NULL))
2895*53ee8cc1Swenshuai.xi {
2896*53ee8cc1Swenshuai.xi MS_U32 i = 0;
2897*53ee8cc1Swenshuai.xi
2898*53ee8cc1Swenshuai.xi for (i = 0; i < HVD_RM_INIT_PICTURE_SIZE_NUMBER; i++)
2899*53ee8cc1Swenshuai.xi {
2900*53ee8cc1Swenshuai.xi pShm->pRM_PictureSize[i].u16Width = pCtrl->InitParams.pRVFileInfo->ulPicSizes_w[i];
2901*53ee8cc1Swenshuai.xi pShm->pRM_PictureSize[i].u16Height = pCtrl->InitParams.pRVFileInfo->ulPicSizes_h[i];
2902*53ee8cc1Swenshuai.xi }
2903*53ee8cc1Swenshuai.xi
2904*53ee8cc1Swenshuai.xi pShm->u8RM_Version = (MS_U8) pCtrl->InitParams.pRVFileInfo->RV_Version;
2905*53ee8cc1Swenshuai.xi pShm->u8RM_NumSizes = (MS_U8) pCtrl->InitParams.pRVFileInfo->ulNumSizes;
2906*53ee8cc1Swenshuai.xi u32Addr = pCtrl->MemMap.u32FrameBufAddr + pHVDHalContext->u32RV_VLCTableAddr;
2907*53ee8cc1Swenshuai.xi
2908*53ee8cc1Swenshuai.xi if (u32Addr >= pCtrl->MemMap.u32MIU1BaseAddr)
2909*53ee8cc1Swenshuai.xi {
2910*53ee8cc1Swenshuai.xi u32Addr -= pCtrl->MemMap.u32MIU1BaseAddr;
2911*53ee8cc1Swenshuai.xi }
2912*53ee8cc1Swenshuai.xi
2913*53ee8cc1Swenshuai.xi pShm->u32RM_VLCTableAddr = u32Addr;
2914*53ee8cc1Swenshuai.xi }
2915*53ee8cc1Swenshuai.xi #endif
2916*53ee8cc1Swenshuai.xi
2917*53ee8cc1Swenshuai.xi if ((E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2918*53ee8cc1Swenshuai.xi && (pCtrl->InitParams.pRVFileInfo != NULL))
2919*53ee8cc1Swenshuai.xi {
2920*53ee8cc1Swenshuai.xi pShm->pRM_PictureSize[0].u16Width = pCtrl->InitParams.pRVFileInfo->ulPicSizes_w[0];
2921*53ee8cc1Swenshuai.xi pShm->pRM_PictureSize[0].u16Height = pCtrl->InitParams.pRVFileInfo->ulPicSizes_h[0];
2922*53ee8cc1Swenshuai.xi }
2923*53ee8cc1Swenshuai.xi
2924*53ee8cc1Swenshuai.xi //if(pCtrl->InitParams.bColocateBBUMode)
2925*53ee8cc1Swenshuai.xi if(_stHVDPreSet[u8Idx].bColocateBBUMode)
2926*53ee8cc1Swenshuai.xi {
2927*53ee8cc1Swenshuai.xi pShm->u32ColocateBBUWritePtr = pShm->u32ColocateBBUReadPtr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
2928*53ee8cc1Swenshuai.xi }
2929*53ee8cc1Swenshuai.xi
2930*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
2931*53ee8cc1Swenshuai.xi
2932*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
2933*53ee8cc1Swenshuai.xi }
2934*53ee8cc1Swenshuai.xi
HAL_HVD_EX_InitRegCPU(MS_U32 u32Id)2935*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitRegCPU(MS_U32 u32Id)
2936*53ee8cc1Swenshuai.xi {
2937*53ee8cc1Swenshuai.xi MS_BOOL bInitRet = FALSE;
2938*53ee8cc1Swenshuai.xi
2939*53ee8cc1Swenshuai.xi #if 0
2940*53ee8cc1Swenshuai.xi // check MVD power on
2941*53ee8cc1Swenshuai.xi if (_HVD_Read2Byte(REG_TOP_MVD) & (TOP_CKG_MHVD_DIS))
2942*53ee8cc1Swenshuai.xi {
2943*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("HVD warning: MVD is not power on before HVD init.\n");
2944*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_MVD, 0, TOP_CKG_MHVD_DIS);
2945*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2946*53ee8cc1Swenshuai.xi }
2947*53ee8cc1Swenshuai.xi // Check VPU power on
2948*53ee8cc1Swenshuai.xi if (_HVD_Read2Byte(REG_TOP_VPU) & (TOP_CKG_VPU_DIS))
2949*53ee8cc1Swenshuai.xi {
2950*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("HVD warning: VPU is not power on before HVD init.\n");
2951*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_VPU, 0, TOP_CKG_VPU_DIS);
2952*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2953*53ee8cc1Swenshuai.xi }
2954*53ee8cc1Swenshuai.xi // check HVD power on
2955*53ee8cc1Swenshuai.xi if (_HVD_Read2Byte(REG_TOP_HVD) & (TOP_CKG_HVD_DIS))
2956*53ee8cc1Swenshuai.xi {
2957*53ee8cc1Swenshuai.xi HVD_EX_MSG_INF("HVD warning: HVD is not power on before HVD init.\n");
2958*53ee8cc1Swenshuai.xi HAL_HVD_EX_PowerCtrl(TRUE);
2959*53ee8cc1Swenshuai.xi HVD_Delay_ms(1);
2960*53ee8cc1Swenshuai.xi }
2961*53ee8cc1Swenshuai.xi #endif
2962*53ee8cc1Swenshuai.xi
2963*53ee8cc1Swenshuai.xi bInitRet = _HVD_EX_SetRegCPU(u32Id);
2964*53ee8cc1Swenshuai.xi
2965*53ee8cc1Swenshuai.xi if (!bInitRet)
2966*53ee8cc1Swenshuai.xi {
2967*53ee8cc1Swenshuai.xi return E_HVD_RETURN_FAIL;
2968*53ee8cc1Swenshuai.xi }
2969*53ee8cc1Swenshuai.xi
2970*53ee8cc1Swenshuai.xi bInitRet = HAL_HVD_EX_RstPTSCtrlVariable(u32Id);
2971*53ee8cc1Swenshuai.xi
2972*53ee8cc1Swenshuai.xi if (!bInitRet)
2973*53ee8cc1Swenshuai.xi {
2974*53ee8cc1Swenshuai.xi return E_HVD_RETURN_FAIL;
2975*53ee8cc1Swenshuai.xi }
2976*53ee8cc1Swenshuai.xi
2977*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
2978*53ee8cc1Swenshuai.xi }
2979*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetHVDColBBUMode(MS_U32 u32Id,MS_BOOL bEnable)2980*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetHVDColBBUMode(MS_U32 u32Id, MS_BOOL bEnable)
2981*53ee8cc1Swenshuai.xi {
2982*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2983*53ee8cc1Swenshuai.xi
2984*53ee8cc1Swenshuai.xi _stHVDPreSet[u8Idx].bColocateBBUMode = bEnable;
2985*53ee8cc1Swenshuai.xi
2986*53ee8cc1Swenshuai.xi return E_HVD_RETURN_SUCCESS;
2987*53ee8cc1Swenshuai.xi }
2988*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetData(MS_U32 u32Id,HVD_SetData u32type,MS_U32 u32Data)2989*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetData(MS_U32 u32Id, HVD_SetData u32type, MS_U32 u32Data)
2990*53ee8cc1Swenshuai.xi {
2991*53ee8cc1Swenshuai.xi HVD_Return eRet = E_HVD_RETURN_SUCCESS;
2992*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2993*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2994*53ee8cc1Swenshuai.xi MS_BOOL bMVC = FALSE;
2995*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2996*53ee8cc1Swenshuai.xi bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
2997*53ee8cc1Swenshuai.xi #endif
2998*53ee8cc1Swenshuai.xi
2999*53ee8cc1Swenshuai.xi switch (u32type)
3000*53ee8cc1Swenshuai.xi {
3001*53ee8cc1Swenshuai.xi // share memory
3002*53ee8cc1Swenshuai.xi // switch
3003*53ee8cc1Swenshuai.xi case E_HVD_SDATA_FRAMEBUF_ADDR:
3004*53ee8cc1Swenshuai.xi {
3005*53ee8cc1Swenshuai.xi pShm->u32FrameBufAddr = u32Data;
3006*53ee8cc1Swenshuai.xi break;
3007*53ee8cc1Swenshuai.xi }
3008*53ee8cc1Swenshuai.xi case E_HVD_SDATA_FRAMEBUF_SIZE:
3009*53ee8cc1Swenshuai.xi {
3010*53ee8cc1Swenshuai.xi pShm->u32FrameBufSize = u32Data;
3011*53ee8cc1Swenshuai.xi break;
3012*53ee8cc1Swenshuai.xi }
3013*53ee8cc1Swenshuai.xi case E_HVD_SDATA_RM_PICTURE_SIZES:
3014*53ee8cc1Swenshuai.xi {
3015*53ee8cc1Swenshuai.xi HVD_memcpy((volatile void *) pShm->pRM_PictureSize, (void *) ((HVD_PictureSize *) u32Data),
3016*53ee8cc1Swenshuai.xi HVD_RM_INIT_PICTURE_SIZE_NUMBER * sizeof(HVD_PictureSize));
3017*53ee8cc1Swenshuai.xi break;
3018*53ee8cc1Swenshuai.xi }
3019*53ee8cc1Swenshuai.xi case E_HVD_SDATA_ERROR_CODE:
3020*53ee8cc1Swenshuai.xi {
3021*53ee8cc1Swenshuai.xi pShm->u16ErrCode = (MS_U16) u32Data;
3022*53ee8cc1Swenshuai.xi break;
3023*53ee8cc1Swenshuai.xi }
3024*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DISP_INFO_TH:
3025*53ee8cc1Swenshuai.xi {
3026*53ee8cc1Swenshuai.xi HVD_memcpy((volatile void *) &(pShm->DispThreshold), (void *) ((HVD_DISP_THRESHOLD *) u32Data),
3027*53ee8cc1Swenshuai.xi sizeof(HVD_DISP_THRESHOLD));
3028*53ee8cc1Swenshuai.xi break;
3029*53ee8cc1Swenshuai.xi }
3030*53ee8cc1Swenshuai.xi case E_HVD_SDATA_FW_FLUSH_STATUS:
3031*53ee8cc1Swenshuai.xi {
3032*53ee8cc1Swenshuai.xi pShm->u8FlushStatus = (MS_U8)u32Data;
3033*53ee8cc1Swenshuai.xi break;
3034*53ee8cc1Swenshuai.xi }
3035*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DMX_FRAMERATE:
3036*53ee8cc1Swenshuai.xi {
3037*53ee8cc1Swenshuai.xi pShm->u32DmxFrameRate = u32Data;
3038*53ee8cc1Swenshuai.xi break;
3039*53ee8cc1Swenshuai.xi }
3040*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DMX_FRAMERATEBASE:
3041*53ee8cc1Swenshuai.xi {
3042*53ee8cc1Swenshuai.xi pShm->u32DmxFrameRateBase = u32Data;
3043*53ee8cc1Swenshuai.xi break;
3044*53ee8cc1Swenshuai.xi }
3045*53ee8cc1Swenshuai.xi // SRAM
3046*53ee8cc1Swenshuai.xi
3047*53ee8cc1Swenshuai.xi // Mailbox
3048*53ee8cc1Swenshuai.xi case E_HVD_SDATA_TRIGGER_DISP: // HVD HI mbox 0
3049*53ee8cc1Swenshuai.xi {
3050*53ee8cc1Swenshuai.xi if (u32Data != 0)
3051*53ee8cc1Swenshuai.xi {
3052*53ee8cc1Swenshuai.xi pShm->bEnableDispCtrl = TRUE;
3053*53ee8cc1Swenshuai.xi pShm->bIsTrigDisp = TRUE;
3054*53ee8cc1Swenshuai.xi }
3055*53ee8cc1Swenshuai.xi else
3056*53ee8cc1Swenshuai.xi {
3057*53ee8cc1Swenshuai.xi pShm->bEnableDispCtrl = FALSE;
3058*53ee8cc1Swenshuai.xi }
3059*53ee8cc1Swenshuai.xi
3060*53ee8cc1Swenshuai.xi break;
3061*53ee8cc1Swenshuai.xi }
3062*53ee8cc1Swenshuai.xi case E_HVD_SDATA_GET_DISP_INFO_START:
3063*53ee8cc1Swenshuai.xi {
3064*53ee8cc1Swenshuai.xi pShm->bSpsChange = FALSE;
3065*53ee8cc1Swenshuai.xi break;
3066*53ee8cc1Swenshuai.xi }
3067*53ee8cc1Swenshuai.xi case E_HVD_SDATA_VIRTUAL_BOX_WIDTH:
3068*53ee8cc1Swenshuai.xi {
3069*53ee8cc1Swenshuai.xi pShm->u32VirtualBoxWidth = u32Data;
3070*53ee8cc1Swenshuai.xi break;
3071*53ee8cc1Swenshuai.xi }
3072*53ee8cc1Swenshuai.xi case E_HVD_SDATA_VIRTUAL_BOX_HEIGHT:
3073*53ee8cc1Swenshuai.xi {
3074*53ee8cc1Swenshuai.xi pShm->u32VirtualBoxHeight = u32Data;
3075*53ee8cc1Swenshuai.xi break;
3076*53ee8cc1Swenshuai.xi }
3077*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DISPQ_STATUS_VIEW:
3078*53ee8cc1Swenshuai.xi {
3079*53ee8cc1Swenshuai.xi if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_INIT)
3080*53ee8cc1Swenshuai.xi {
3081*53ee8cc1Swenshuai.xi //printf("DispFrame DqPtr: %d\n", u32Data);
3082*53ee8cc1Swenshuai.xi pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_VIEW;
3083*53ee8cc1Swenshuai.xi }
3084*53ee8cc1Swenshuai.xi break;
3085*53ee8cc1Swenshuai.xi }
3086*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DISPQ_STATUS_DISP:
3087*53ee8cc1Swenshuai.xi {
3088*53ee8cc1Swenshuai.xi if(!(pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide))
3089*53ee8cc1Swenshuai.xi {
3090*53ee8cc1Swenshuai.xi if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_VIEW)
3091*53ee8cc1Swenshuai.xi {
3092*53ee8cc1Swenshuai.xi //printf("DispFrame DqPtr: %ld\n", u32Data);
3093*53ee8cc1Swenshuai.xi pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_DISP;
3094*53ee8cc1Swenshuai.xi }
3095*53ee8cc1Swenshuai.xi }
3096*53ee8cc1Swenshuai.xi break;
3097*53ee8cc1Swenshuai.xi }
3098*53ee8cc1Swenshuai.xi case E_HVD_SDATA_DISPQ_STATUS_FREE:
3099*53ee8cc1Swenshuai.xi {
3100*53ee8cc1Swenshuai.xi if(pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
3101*53ee8cc1Swenshuai.xi {
3102*53ee8cc1Swenshuai.xi if (bMVC)
3103*53ee8cc1Swenshuai.xi {
3104*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].u32FreeData == 0xFFFF)
3105*53ee8cc1Swenshuai.xi {
3106*53ee8cc1Swenshuai.xi //ALOGE("R1: %x", u32Data);
3107*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = u32Data;
3108*53ee8cc1Swenshuai.xi }
3109*53ee8cc1Swenshuai.xi else
3110*53ee8cc1Swenshuai.xi {
3111*53ee8cc1Swenshuai.xi //ALOGE("R2: %x", (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData);
3112*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData);
3113*53ee8cc1Swenshuai.xi //pShm->FreeQueue[pShm->u16FreeQWtPtr] = (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData;
3114*53ee8cc1Swenshuai.xi //pShm->u16FreeQWtPtr = (pShm->u16FreeQWtPtr + 1) % HVD_DISP_QUEUE_MAX_SIZE;
3115*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = 0xFFFF;
3116*53ee8cc1Swenshuai.xi }
3117*53ee8cc1Swenshuai.xi }
3118*53ee8cc1Swenshuai.xi else
3119*53ee8cc1Swenshuai.xi {
3120*53ee8cc1Swenshuai.xi HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, u32Data);
3121*53ee8cc1Swenshuai.xi }
3122*53ee8cc1Swenshuai.xi }
3123*53ee8cc1Swenshuai.xi else
3124*53ee8cc1Swenshuai.xi {
3125*53ee8cc1Swenshuai.xi if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_VIEW)
3126*53ee8cc1Swenshuai.xi {
3127*53ee8cc1Swenshuai.xi pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_FREE;
3128*53ee8cc1Swenshuai.xi }
3129*53ee8cc1Swenshuai.xi }
3130*53ee8cc1Swenshuai.xi break;
3131*53ee8cc1Swenshuai.xi }
3132*53ee8cc1Swenshuai.xi default:
3133*53ee8cc1Swenshuai.xi break;
3134*53ee8cc1Swenshuai.xi }
3135*53ee8cc1Swenshuai.xi
3136*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
3137*53ee8cc1Swenshuai.xi
3138*53ee8cc1Swenshuai.xi return eRet;
3139*53ee8cc1Swenshuai.xi }
3140*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetData_EX(MS_U32 u32Id,HVD_GetData eType)3141*53ee8cc1Swenshuai.xi MS_S64 HAL_HVD_EX_GetData_EX(MS_U32 u32Id, HVD_GetData eType)
3142*53ee8cc1Swenshuai.xi {
3143*53ee8cc1Swenshuai.xi MS_S64 s64Ret = 0;
3144*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3145*53ee8cc1Swenshuai.xi
3146*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
3147*53ee8cc1Swenshuai.xi
3148*53ee8cc1Swenshuai.xi switch (eType)
3149*53ee8cc1Swenshuai.xi {
3150*53ee8cc1Swenshuai.xi case E_HVD_GDATA_PTS_STC_DIFF:
3151*53ee8cc1Swenshuai.xi s64Ret = pShm->s64PtsStcDiff;
3152*53ee8cc1Swenshuai.xi break;
3153*53ee8cc1Swenshuai.xi default:
3154*53ee8cc1Swenshuai.xi break;
3155*53ee8cc1Swenshuai.xi }
3156*53ee8cc1Swenshuai.xi
3157*53ee8cc1Swenshuai.xi return s64Ret;
3158*53ee8cc1Swenshuai.xi }
3159*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetData(MS_U32 u32Id,HVD_GetData eType)3160*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetData(MS_U32 u32Id, HVD_GetData eType)
3161*53ee8cc1Swenshuai.xi {
3162*53ee8cc1Swenshuai.xi MS_U32 u32Ret = 0;
3163*53ee8cc1Swenshuai.xi //static MS_U64 u64pts_real = 0;
3164*53ee8cc1Swenshuai.xi MS_U64 u64pts_low = 0;
3165*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3166*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3167*53ee8cc1Swenshuai.xi
3168*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
3169*53ee8cc1Swenshuai.xi
3170*53ee8cc1Swenshuai.xi if(pShm == NULL)
3171*53ee8cc1Swenshuai.xi {
3172*53ee8cc1Swenshuai.xi printf("########## VDEC patch for Debug ###########\n");
3173*53ee8cc1Swenshuai.xi return 0x0;
3174*53ee8cc1Swenshuai.xi }
3175*53ee8cc1Swenshuai.xi
3176*53ee8cc1Swenshuai.xi switch (eType)
3177*53ee8cc1Swenshuai.xi {
3178*53ee8cc1Swenshuai.xi // share memory
3179*53ee8cc1Swenshuai.xi // switch
3180*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_INFO_ADDR:
3181*53ee8cc1Swenshuai.xi {
3182*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (&pShm->DispInfo);
3183*53ee8cc1Swenshuai.xi break;
3184*53ee8cc1Swenshuai.xi }
3185*53ee8cc1Swenshuai.xi // report
3186*53ee8cc1Swenshuai.xi case E_HVD_GDATA_PTS:
3187*53ee8cc1Swenshuai.xi {
3188*53ee8cc1Swenshuai.xi u32Ret = pShm->DispFrmInfo.u32TimeStamp;
3189*53ee8cc1Swenshuai.xi break;
3190*53ee8cc1Swenshuai.xi }
3191*53ee8cc1Swenshuai.xi case E_HVD_GDATA_U64PTS:
3192*53ee8cc1Swenshuai.xi {
3193*53ee8cc1Swenshuai.xi u64pts_low = (MS_U64)(pShm->DispFrmInfo.u32TimeStamp);
3194*53ee8cc1Swenshuai.xi pHVDHalContext->u64pts_real = (MS_U64)(pShm->DispFrmInfo.u32ID_H);
3195*53ee8cc1Swenshuai.xi pHVDHalContext->u64pts_real = (pHVDHalContext->u64pts_real<<32)|u64pts_low;
3196*53ee8cc1Swenshuai.xi u32Ret = (MS_U32)(&(pHVDHalContext->u64pts_real));
3197*53ee8cc1Swenshuai.xi break;
3198*53ee8cc1Swenshuai.xi }
3199*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DECODE_CNT:
3200*53ee8cc1Swenshuai.xi {
3201*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DecodeCnt;
3202*53ee8cc1Swenshuai.xi break;
3203*53ee8cc1Swenshuai.xi }
3204*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DATA_ERROR_CNT:
3205*53ee8cc1Swenshuai.xi {
3206*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DataErrCnt;
3207*53ee8cc1Swenshuai.xi break;
3208*53ee8cc1Swenshuai.xi }
3209*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DEC_ERROR_CNT:
3210*53ee8cc1Swenshuai.xi {
3211*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DecErrCnt;
3212*53ee8cc1Swenshuai.xi break;
3213*53ee8cc1Swenshuai.xi }
3214*53ee8cc1Swenshuai.xi case E_HVD_GDATA_ERROR_CODE:
3215*53ee8cc1Swenshuai.xi {
3216*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (pShm->u16ErrCode);
3217*53ee8cc1Swenshuai.xi break;
3218*53ee8cc1Swenshuai.xi }
3219*53ee8cc1Swenshuai.xi case E_HVD_GDATA_VPU_IDLE_CNT:
3220*53ee8cc1Swenshuai.xi {
3221*53ee8cc1Swenshuai.xi u32Ret = pShm->u32VPUIdleCnt;
3222*53ee8cc1Swenshuai.xi break;
3223*53ee8cc1Swenshuai.xi }
3224*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_FRM_INFO:
3225*53ee8cc1Swenshuai.xi {
3226*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (&pShm->DispFrmInfo);
3227*53ee8cc1Swenshuai.xi break;
3228*53ee8cc1Swenshuai.xi }
3229*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DEC_FRM_INFO:
3230*53ee8cc1Swenshuai.xi {
3231*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (&pShm->DecoFrmInfo);
3232*53ee8cc1Swenshuai.xi break;
3233*53ee8cc1Swenshuai.xi }
3234*53ee8cc1Swenshuai.xi case E_HVD_GDATA_ES_LEVEL:
3235*53ee8cc1Swenshuai.xi {
3236*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (_HVD_EX_GetESLevel(u32Id));
3237*53ee8cc1Swenshuai.xi break;
3238*53ee8cc1Swenshuai.xi }
3239*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
3240*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_FRM_INFO_SUB:
3241*53ee8cc1Swenshuai.xi {
3242*53ee8cc1Swenshuai.xi u32Ret= (MS_U32) (&(pShm->DispFrmInfo_Sub));
3243*53ee8cc1Swenshuai.xi break;
3244*53ee8cc1Swenshuai.xi }
3245*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DEC_FRM_INFO_SUB:
3246*53ee8cc1Swenshuai.xi {
3247*53ee8cc1Swenshuai.xi u32Ret= (MS_U32) (&(pShm->DecoFrmInfo_Sub));
3248*53ee8cc1Swenshuai.xi break;
3249*53ee8cc1Swenshuai.xi }
3250*53ee8cc1Swenshuai.xi #endif
3251*53ee8cc1Swenshuai.xi
3252*53ee8cc1Swenshuai.xi // user data
3253*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_WPTR:
3254*53ee8cc1Swenshuai.xi {
3255*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (pShm->u32UserCCIdxWrtPtr);
3256*53ee8cc1Swenshuai.xi break;
3257*53ee8cc1Swenshuai.xi }
3258*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_IDX_TBL_ADDR:
3259*53ee8cc1Swenshuai.xi {
3260*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (pShm->u8UserCCIdx);
3261*53ee8cc1Swenshuai.xi break;
3262*53ee8cc1Swenshuai.xi }
3263*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_PACKET_TBL_ADDR:
3264*53ee8cc1Swenshuai.xi {
3265*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (pShm->u32UserCCBase);
3266*53ee8cc1Swenshuai.xi break;
3267*53ee8cc1Swenshuai.xi }
3268*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_PACKET_SIZE:
3269*53ee8cc1Swenshuai.xi {
3270*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (sizeof(DTV_BUF_type));
3271*53ee8cc1Swenshuai.xi break;
3272*53ee8cc1Swenshuai.xi }
3273*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_IDX_TBL_SIZE:
3274*53ee8cc1Swenshuai.xi {
3275*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (USER_CC_IDX_SIZE);
3276*53ee8cc1Swenshuai.xi break;
3277*53ee8cc1Swenshuai.xi }
3278*53ee8cc1Swenshuai.xi case E_HVD_GDATA_USERDATA_PACKET_TBL_SIZE:
3279*53ee8cc1Swenshuai.xi {
3280*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (USER_CC_DATA_SIZE);
3281*53ee8cc1Swenshuai.xi break;
3282*53ee8cc1Swenshuai.xi }
3283*53ee8cc1Swenshuai.xi // report - modes
3284*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_SHOW_ERR_FRM:
3285*53ee8cc1Swenshuai.xi {
3286*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.bIsShowErrFrm;
3287*53ee8cc1Swenshuai.xi break;
3288*53ee8cc1Swenshuai.xi }
3289*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_REPEAT_LAST_FIELD:
3290*53ee8cc1Swenshuai.xi {
3291*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.bIsRepeatLastField;
3292*53ee8cc1Swenshuai.xi break;
3293*53ee8cc1Swenshuai.xi }
3294*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_ERR_CONCEAL:
3295*53ee8cc1Swenshuai.xi {
3296*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.bIsErrConceal;
3297*53ee8cc1Swenshuai.xi break;
3298*53ee8cc1Swenshuai.xi }
3299*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_SYNC_ON:
3300*53ee8cc1Swenshuai.xi {
3301*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.bIsSyncOn;
3302*53ee8cc1Swenshuai.xi break;
3303*53ee8cc1Swenshuai.xi }
3304*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_PLAYBACK_FINISH:
3305*53ee8cc1Swenshuai.xi {
3306*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.bIsPlaybackFinish;
3307*53ee8cc1Swenshuai.xi break;
3308*53ee8cc1Swenshuai.xi }
3309*53ee8cc1Swenshuai.xi case E_HVD_GDATA_SYNC_MODE:
3310*53ee8cc1Swenshuai.xi {
3311*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.u8SyncType;
3312*53ee8cc1Swenshuai.xi break;
3313*53ee8cc1Swenshuai.xi }
3314*53ee8cc1Swenshuai.xi case E_HVD_GDATA_SKIP_MODE:
3315*53ee8cc1Swenshuai.xi {
3316*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.u8SkipMode;
3317*53ee8cc1Swenshuai.xi break;
3318*53ee8cc1Swenshuai.xi }
3319*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DROP_MODE:
3320*53ee8cc1Swenshuai.xi {
3321*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.u8DropMode;
3322*53ee8cc1Swenshuai.xi break;
3323*53ee8cc1Swenshuai.xi }
3324*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISPLAY_DURATION:
3325*53ee8cc1Swenshuai.xi {
3326*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.s8DisplaySpeed;
3327*53ee8cc1Swenshuai.xi break;
3328*53ee8cc1Swenshuai.xi }
3329*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FRC_MODE:
3330*53ee8cc1Swenshuai.xi {
3331*53ee8cc1Swenshuai.xi u32Ret = pShm->ModeStatus.u8FrcMode;
3332*53ee8cc1Swenshuai.xi break;
3333*53ee8cc1Swenshuai.xi }
3334*53ee8cc1Swenshuai.xi case E_HVD_GDATA_NEXT_PTS:
3335*53ee8cc1Swenshuai.xi {
3336*53ee8cc1Swenshuai.xi u32Ret = pShm->u32NextPTS;
3337*53ee8cc1Swenshuai.xi break;
3338*53ee8cc1Swenshuai.xi }
3339*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_Q_SIZE:
3340*53ee8cc1Swenshuai.xi {
3341*53ee8cc1Swenshuai.xi u32Ret = pShm->u16DispQSize;
3342*53ee8cc1Swenshuai.xi break;
3343*53ee8cc1Swenshuai.xi }
3344*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_Q_PTR:
3345*53ee8cc1Swenshuai.xi {
3346*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) pHVDHalContext->_u16DispQPtr;
3347*53ee8cc1Swenshuai.xi break;
3348*53ee8cc1Swenshuai.xi }
3349*53ee8cc1Swenshuai.xi case E_HVD_GDATA_NEXT_DISP_FRM_INFO:
3350*53ee8cc1Swenshuai.xi {
3351*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) _HVD_EX_GetNextDispFrame(u32Id);
3352*53ee8cc1Swenshuai.xi break;
3353*53ee8cc1Swenshuai.xi }
3354*53ee8cc1Swenshuai.xi case E_HVD_GDATA_REAL_FRAMERATE:
3355*53ee8cc1Swenshuai.xi {
3356*53ee8cc1Swenshuai.xi // return VPS/VUI timing info framerate, and 0 if timing info not exist
3357*53ee8cc1Swenshuai.xi u32Ret = pShm->u32RealFrameRate;
3358*53ee8cc1Swenshuai.xi break;
3359*53ee8cc1Swenshuai.xi }
3360*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_ORI_INTERLACE_MODE:
3361*53ee8cc1Swenshuai.xi u32Ret=(MS_U32)pShm->DispInfo.u8IsOriginInterlace;
3362*53ee8cc1Swenshuai.xi break;
3363*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FRM_PACKING_SEI_DATA:
3364*53ee8cc1Swenshuai.xi u32Ret=((MS_U32)(pShm->u32Frm_packing_arr_data_addr));
3365*53ee8cc1Swenshuai.xi break;
3366*53ee8cc1Swenshuai.xi case E_HVD_GDATA_TYPE_FRAME_MBS_ONLY_FLAG:
3367*53ee8cc1Swenshuai.xi u32Ret=((MS_U32)(pShm->u8FrameMbsOnlyFlag));
3368*53ee8cc1Swenshuai.xi break;
3369*53ee8cc1Swenshuai.xi
3370*53ee8cc1Swenshuai.xi // internal control
3371*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_1ST_FRM_RDY:
3372*53ee8cc1Swenshuai.xi {
3373*53ee8cc1Swenshuai.xi u32Ret = pShm->bIs1stFrameRdy;
3374*53ee8cc1Swenshuai.xi break;
3375*53ee8cc1Swenshuai.xi }
3376*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_I_FRM_FOUND:
3377*53ee8cc1Swenshuai.xi {
3378*53ee8cc1Swenshuai.xi u32Ret = pShm->bIsIFrmFound;
3379*53ee8cc1Swenshuai.xi break;
3380*53ee8cc1Swenshuai.xi }
3381*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_SYNC_START:
3382*53ee8cc1Swenshuai.xi {
3383*53ee8cc1Swenshuai.xi u32Ret = pShm->bIsSyncStart;
3384*53ee8cc1Swenshuai.xi break;
3385*53ee8cc1Swenshuai.xi }
3386*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_SYNC_REACH:
3387*53ee8cc1Swenshuai.xi {
3388*53ee8cc1Swenshuai.xi u32Ret = pShm->bIsSyncReach;
3389*53ee8cc1Swenshuai.xi break;
3390*53ee8cc1Swenshuai.xi }
3391*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_VERSION_ID:
3392*53ee8cc1Swenshuai.xi {
3393*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FWVersionID;
3394*53ee8cc1Swenshuai.xi break;
3395*53ee8cc1Swenshuai.xi }
3396*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_IF_VERSION_ID:
3397*53ee8cc1Swenshuai.xi {
3398*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FWIfVersionID;
3399*53ee8cc1Swenshuai.xi break;
3400*53ee8cc1Swenshuai.xi }
3401*53ee8cc1Swenshuai.xi case E_HVD_GDATA_BBU_Q_NUMB:
3402*53ee8cc1Swenshuai.xi {
3403*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetBBUQNumb(u32Id);
3404*53ee8cc1Swenshuai.xi break;
3405*53ee8cc1Swenshuai.xi }
3406*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DEC_Q_NUMB:
3407*53ee8cc1Swenshuai.xi {
3408*53ee8cc1Swenshuai.xi u32Ret = pShm->u16DecQNumb;
3409*53ee8cc1Swenshuai.xi break;
3410*53ee8cc1Swenshuai.xi }
3411*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_Q_NUMB:
3412*53ee8cc1Swenshuai.xi {
3413*53ee8cc1Swenshuai.xi u32Ret = pShm->u16DispQNumb;
3414*53ee8cc1Swenshuai.xi break;
3415*53ee8cc1Swenshuai.xi }
3416*53ee8cc1Swenshuai.xi case E_HVD_GDATA_PTS_Q_NUMB:
3417*53ee8cc1Swenshuai.xi {
3418*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetPTSQNumb(u32Id);
3419*53ee8cc1Swenshuai.xi break;
3420*53ee8cc1Swenshuai.xi }
3421*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_INIT_DONE:
3422*53ee8cc1Swenshuai.xi {
3423*53ee8cc1Swenshuai.xi u32Ret = pShm->bInitDone;
3424*53ee8cc1Swenshuai.xi break;
3425*53ee8cc1Swenshuai.xi }
3426*53ee8cc1Swenshuai.xi // debug
3427*53ee8cc1Swenshuai.xi case E_HVD_GDATA_SKIP_CNT:
3428*53ee8cc1Swenshuai.xi {
3429*53ee8cc1Swenshuai.xi u32Ret = pShm->u32SkipCnt;
3430*53ee8cc1Swenshuai.xi break;
3431*53ee8cc1Swenshuai.xi }
3432*53ee8cc1Swenshuai.xi case E_HVD_GDATA_GOP_CNT:
3433*53ee8cc1Swenshuai.xi {
3434*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DropCnt;
3435*53ee8cc1Swenshuai.xi break;
3436*53ee8cc1Swenshuai.xi }
3437*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_CNT:
3438*53ee8cc1Swenshuai.xi {
3439*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DispCnt;
3440*53ee8cc1Swenshuai.xi break;
3441*53ee8cc1Swenshuai.xi }
3442*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DROP_CNT:
3443*53ee8cc1Swenshuai.xi {
3444*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DropCnt;
3445*53ee8cc1Swenshuai.xi break;
3446*53ee8cc1Swenshuai.xi }
3447*53ee8cc1Swenshuai.xi case E_HVD_GDATA_DISP_STC:
3448*53ee8cc1Swenshuai.xi {
3449*53ee8cc1Swenshuai.xi u32Ret = pShm->u32DispSTC;
3450*53ee8cc1Swenshuai.xi break;
3451*53ee8cc1Swenshuai.xi }
3452*53ee8cc1Swenshuai.xi case E_HVD_GDATA_VSYNC_CNT:
3453*53ee8cc1Swenshuai.xi {
3454*53ee8cc1Swenshuai.xi u32Ret = pShm->u32VsyncCnt;
3455*53ee8cc1Swenshuai.xi break;
3456*53ee8cc1Swenshuai.xi }
3457*53ee8cc1Swenshuai.xi case E_HVD_GDATA_MAIN_LOOP_CNT:
3458*53ee8cc1Swenshuai.xi {
3459*53ee8cc1Swenshuai.xi u32Ret = pShm->u32MainLoopCnt;
3460*53ee8cc1Swenshuai.xi break;
3461*53ee8cc1Swenshuai.xi }
3462*53ee8cc1Swenshuai.xi
3463*53ee8cc1Swenshuai.xi // AVC
3464*53ee8cc1Swenshuai.xi case E_HVD_GDATA_AVC_LEVEL_IDC:
3465*53ee8cc1Swenshuai.xi {
3466*53ee8cc1Swenshuai.xi u32Ret = pShm->u16AVC_SPS_LevelIDC;
3467*53ee8cc1Swenshuai.xi break;
3468*53ee8cc1Swenshuai.xi }
3469*53ee8cc1Swenshuai.xi case E_HVD_GDATA_AVC_LOW_DELAY:
3470*53ee8cc1Swenshuai.xi {
3471*53ee8cc1Swenshuai.xi u32Ret = pShm->u8AVC_SPS_LowDelayHrdFlag;
3472*53ee8cc1Swenshuai.xi break;
3473*53ee8cc1Swenshuai.xi }
3474*53ee8cc1Swenshuai.xi case E_HVD_GDATA_AVC_VUI_DISP_INFO:
3475*53ee8cc1Swenshuai.xi {
3476*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetVUIDispInfo(u32Id);
3477*53ee8cc1Swenshuai.xi break;
3478*53ee8cc1Swenshuai.xi }
3479*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_FLUSH_STATUS:
3480*53ee8cc1Swenshuai.xi {
3481*53ee8cc1Swenshuai.xi u32Ret = (MS_U32) (pShm->u8FlushStatus);
3482*53ee8cc1Swenshuai.xi break;
3483*53ee8cc1Swenshuai.xi }
3484*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_CODEC_TYPE:
3485*53ee8cc1Swenshuai.xi {
3486*53ee8cc1Swenshuai.xi u32Ret = pShm->u32CodecType;
3487*53ee8cc1Swenshuai.xi break;
3488*53ee8cc1Swenshuai.xi }
3489*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_ES_BUF_STATUS:
3490*53ee8cc1Swenshuai.xi {
3491*53ee8cc1Swenshuai.xi
3492*53ee8cc1Swenshuai.xi u32Ret = (MS_U32)pShm->u8ESBufStatus;
3493*53ee8cc1Swenshuai.xi break;
3494*53ee8cc1Swenshuai.xi }
3495*53ee8cc1Swenshuai.xi
3496*53ee8cc1Swenshuai.xi // SRAM
3497*53ee8cc1Swenshuai.xi
3498*53ee8cc1Swenshuai.xi // Mailbox
3499*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_STATE: // HVD RISC MBOX 0 (esp. FW init done)
3500*53ee8cc1Swenshuai.xi {
3501*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FwState;
3502*53ee8cc1Swenshuai.xi break;
3503*53ee8cc1Swenshuai.xi }
3504*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_DISP_INFO_UNCOPYED:
3505*53ee8cc1Swenshuai.xi {
3506*53ee8cc1Swenshuai.xi u32Ret = pShm->bSpsChange;
3507*53ee8cc1Swenshuai.xi break;
3508*53ee8cc1Swenshuai.xi }
3509*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_DISP_INFO_CHANGE: // HVD RISC MBOX 1 (rdy only)
3510*53ee8cc1Swenshuai.xi {
3511*53ee8cc1Swenshuai.xi u32Ret = pShm->bSpsChange;
3512*53ee8cc1Swenshuai.xi break;
3513*53ee8cc1Swenshuai.xi }
3514*53ee8cc1Swenshuai.xi case E_HVD_GDATA_HVD_ISR_STATUS: // HVD RISC MBOX 1 (value only)
3515*53ee8cc1Swenshuai.xi {
3516*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3517*53ee8cc1Swenshuai.xi
3518*53ee8cc1Swenshuai.xi if ((pCtrl->HVDISRCtrl.u32IntCount != pShm->u32IntCount) && pShm->u32FwInfo) // fetch ISR status
3519*53ee8cc1Swenshuai.xi {
3520*53ee8cc1Swenshuai.xi u32Ret = pShm->u32FwInfo;
3521*53ee8cc1Swenshuai.xi pCtrl->HVDISRCtrl.u32IntCount = pShm->u32IntCount;
3522*53ee8cc1Swenshuai.xi }
3523*53ee8cc1Swenshuai.xi break;
3524*53ee8cc1Swenshuai.xi }
3525*53ee8cc1Swenshuai.xi case E_HVD_GDATA_IS_FRAME_SHOWED: // HVD HI mbox 0 ( showed: rdy cleared ; not show: rdy enable )
3526*53ee8cc1Swenshuai.xi {
3527*53ee8cc1Swenshuai.xi if (pShm->bIsTrigDisp) // not clear yet
3528*53ee8cc1Swenshuai.xi {
3529*53ee8cc1Swenshuai.xi u32Ret = FALSE;
3530*53ee8cc1Swenshuai.xi }
3531*53ee8cc1Swenshuai.xi else
3532*53ee8cc1Swenshuai.xi {
3533*53ee8cc1Swenshuai.xi u32Ret = TRUE;
3534*53ee8cc1Swenshuai.xi }
3535*53ee8cc1Swenshuai.xi break;
3536*53ee8cc1Swenshuai.xi }
3537*53ee8cc1Swenshuai.xi case E_HVD_GDATA_ES_READ_PTR:
3538*53ee8cc1Swenshuai.xi {
3539*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetESReadPtr(u32Id, FALSE);
3540*53ee8cc1Swenshuai.xi break;
3541*53ee8cc1Swenshuai.xi }
3542*53ee8cc1Swenshuai.xi case E_HVD_GDATA_ES_WRITE_PTR:
3543*53ee8cc1Swenshuai.xi {
3544*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetESWritePtr(u32Id);
3545*53ee8cc1Swenshuai.xi break;
3546*53ee8cc1Swenshuai.xi }
3547*53ee8cc1Swenshuai.xi case E_HVD_GDATA_BBU_READ_PTR:
3548*53ee8cc1Swenshuai.xi {
3549*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetBBUReadptr(u32Id);
3550*53ee8cc1Swenshuai.xi break;
3551*53ee8cc1Swenshuai.xi }
3552*53ee8cc1Swenshuai.xi case E_HVD_GDATA_BBU_WRITE_PTR:
3553*53ee8cc1Swenshuai.xi {
3554*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3555*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3556*53ee8cc1Swenshuai.xi {
3557*53ee8cc1Swenshuai.xi u32Ret = pHVDHalContext->u32VP8BBUWptr;
3558*53ee8cc1Swenshuai.xi }
3559*53ee8cc1Swenshuai.xi else
3560*53ee8cc1Swenshuai.xi {
3561*53ee8cc1Swenshuai.xi u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
3562*53ee8cc1Swenshuai.xi }
3563*53ee8cc1Swenshuai.xi break;
3564*53ee8cc1Swenshuai.xi }
3565*53ee8cc1Swenshuai.xi case E_HVD_GDATA_BBU_WRITE_PTR_FIRED:
3566*53ee8cc1Swenshuai.xi {
3567*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3568*53ee8cc1Swenshuai.xi
3569*53ee8cc1Swenshuai.xi u32Ret = pCtrl->u32BBUWptr_Fired;
3570*53ee8cc1Swenshuai.xi
3571*53ee8cc1Swenshuai.xi break;
3572*53ee8cc1Swenshuai.xi }
3573*53ee8cc1Swenshuai.xi case E_HVD_GDATA_VPU_PC_CNT:
3574*53ee8cc1Swenshuai.xi {
3575*53ee8cc1Swenshuai.xi u32Ret = _HVD_EX_GetPC();
3576*53ee8cc1Swenshuai.xi break;
3577*53ee8cc1Swenshuai.xi }
3578*53ee8cc1Swenshuai.xi case E_HVD_GDATA_ES_QUANTITY:
3579*53ee8cc1Swenshuai.xi {
3580*53ee8cc1Swenshuai.xi u32Ret=_HVD_EX_GetESQuantity(u32Id);
3581*53ee8cc1Swenshuai.xi break;
3582*53ee8cc1Swenshuai.xi }
3583*53ee8cc1Swenshuai.xi
3584*53ee8cc1Swenshuai.xi
3585*53ee8cc1Swenshuai.xi // FW def
3586*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_MAX_DUMMY_FIFO: // AVC: 256Bytes AVS: 2kB RM:???
3587*53ee8cc1Swenshuai.xi u32Ret = HVD_MAX3(HVD_FW_AVC_DUMMY_FIFO, HVD_FW_AVS_DUMMY_FIFO, HVD_FW_RM_DUMMY_FIFO);
3588*53ee8cc1Swenshuai.xi break;
3589*53ee8cc1Swenshuai.xi
3590*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_AVC_MAX_VIDEO_DELAY:
3591*53ee8cc1Swenshuai.xi u32Ret = HVD_FW_AVC_MAX_VIDEO_DELAY;
3592*53ee8cc1Swenshuai.xi break;
3593*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_BBU_TOTAL_TBL_ENTRY:
3594*53ee8cc1Swenshuai.xi u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH;
3595*53ee8cc1Swenshuai.xi break;
3596*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_BBU_TBL_ENTRY_NUMB:
3597*53ee8cc1Swenshuai.xi u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
3598*53ee8cc1Swenshuai.xi break;
3599*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_PTS_TOTAL_ENTRY_NUMB:
3600*53ee8cc1Swenshuai.xi u32Ret = MAX_PTS_TABLE_SIZE;
3601*53ee8cc1Swenshuai.xi break;
3602*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DUMMY_WRITE_ADDR:
3603*53ee8cc1Swenshuai.xi u32Ret = pShm->u32HVD_DUMMY_WRITE_ADDR;
3604*53ee8cc1Swenshuai.xi break;
3605*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DS_BUF_ADDR:
3606*53ee8cc1Swenshuai.xi u32Ret = pShm->u32HVD_DYNAMIC_SCALING_ADDR;
3607*53ee8cc1Swenshuai.xi break;
3608*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DS_BUF_SIZE:
3609*53ee8cc1Swenshuai.xi //u32Ret = HVD_DYNAMIC_SCALING_SIZE;
3610*53ee8cc1Swenshuai.xi // ----------------------- yi-chun.pan: for Dynamic Scaling 3k/6k issue ----------20111213---
3611*53ee8cc1Swenshuai.xi // ----------------------- modify DRV and AP(SN/MM) first, and then update fw --------------
3612*53ee8cc1Swenshuai.xi u32Ret = (1024 * 3);
3613*53ee8cc1Swenshuai.xi break;
3614*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DS_VECTOR_DEPTH:
3615*53ee8cc1Swenshuai.xi u32Ret = HVD_DYNAMIC_SCALING_DEPTH;
3616*53ee8cc1Swenshuai.xi break;
3617*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DS_INFO_ADDR:
3618*53ee8cc1Swenshuai.xi u32Ret = pShm->u32HVD_SCALER_INFO_ADDR;
3619*53ee8cc1Swenshuai.xi break;
3620*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_DS_IS_ENABLED:
3621*53ee8cc1Swenshuai.xi {
3622*53ee8cc1Swenshuai.xi if (pShm->bDSIsRunning)
3623*53ee8cc1Swenshuai.xi {
3624*53ee8cc1Swenshuai.xi u32Ret = TRUE;
3625*53ee8cc1Swenshuai.xi }
3626*53ee8cc1Swenshuai.xi else
3627*53ee8cc1Swenshuai.xi {
3628*53ee8cc1Swenshuai.xi u32Ret = FALSE;
3629*53ee8cc1Swenshuai.xi }
3630*53ee8cc1Swenshuai.xi break;
3631*53ee8cc1Swenshuai.xi }
3632*53ee8cc1Swenshuai.xi case E_HVD_GDATA_TYPE_IS_LEAST_DISPQ_SIZE:
3633*53ee8cc1Swenshuai.xi u32Ret = ((MS_U32)(pShm->bIsLeastDispQSize));
3634*53ee8cc1Swenshuai.xi break;
3635*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FIELD_PIC_FLAG:
3636*53ee8cc1Swenshuai.xi u32Ret = ((MS_U32)(pShm->u8FieldPicFlag));
3637*53ee8cc1Swenshuai.xi break;
3638*53ee8cc1Swenshuai.xi case E_HVD_GDATA_FW_VSYNC_BRIDGE_ADDR:
3639*53ee8cc1Swenshuai.xi u32Ret = pShm->u32VSYNC_BRIGE_SHM_ADDR;
3640*53ee8cc1Swenshuai.xi break;
3641*53ee8cc1Swenshuai.xi case E_HVD_GDATA_TS_SEAMLESS_STATUS:
3642*53ee8cc1Swenshuai.xi u32Ret = pShm->u32SeamlessTSStatus;
3643*53ee8cc1Swenshuai.xi break;
3644*53ee8cc1Swenshuai.xi case E_HVD_GDATA_HVD_HW_MAX_PIXEL:
3645*53ee8cc1Swenshuai.xi u32Ret = (MS_U32)(((MS_U64)HVD_HW_MAX_PIXEL)/1000);
3646*53ee8cc1Swenshuai.xi break;
3647*53ee8cc1Swenshuai.xi default:
3648*53ee8cc1Swenshuai.xi break;
3649*53ee8cc1Swenshuai.xi }
3650*53ee8cc1Swenshuai.xi return u32Ret;
3651*53ee8cc1Swenshuai.xi }
3652*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetCmd(MS_U32 u32Id,HVD_User_Cmd eUsrCmd,MS_U32 u32CmdArg)3653*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetCmd(MS_U32 u32Id, HVD_User_Cmd eUsrCmd, MS_U32 u32CmdArg)
3654*53ee8cc1Swenshuai.xi {
3655*53ee8cc1Swenshuai.xi HVD_Return eRet = E_HVD_RETURN_SUCCESS;
3656*53ee8cc1Swenshuai.xi MS_U32 u32Cmd = (MS_U32) eUsrCmd;
3657*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3658*53ee8cc1Swenshuai.xi
3659*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
3660*53ee8cc1Swenshuai.xi
3661*53ee8cc1Swenshuai.xi // check if old SVD cmds
3662*53ee8cc1Swenshuai.xi if (u32Cmd < E_HVD_CMD_SVD_BASE)
3663*53ee8cc1Swenshuai.xi {
3664*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("Old SVD FW cmd(%lx %lx) used in HVD.\n", u32Cmd, u32CmdArg);
3665*53ee8cc1Swenshuai.xi
3666*53ee8cc1Swenshuai.xi _HAL_HVD_Return(E_HVD_RETURN_INVALID_PARAMETER);
3667*53ee8cc1Swenshuai.xi }
3668*53ee8cc1Swenshuai.xi
3669*53ee8cc1Swenshuai.xi if(u32Cmd == E_HVD_CMD_ENABLE_DISP_OUTSIDE)
3670*53ee8cc1Swenshuai.xi {
3671*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide = (MS_BOOL)u32CmdArg;
3672*53ee8cc1Swenshuai.xi }
3673*53ee8cc1Swenshuai.xi
3674*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
3675*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
3676*53ee8cc1Swenshuai.xi {
3677*53ee8cc1Swenshuai.xi if (HAL_HVD_EX_CheckMVCID(u32Id) && u32Cmd == E_HVD_CMD_FLUSH)
3678*53ee8cc1Swenshuai.xi {
3679*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 0;
3680*53ee8cc1Swenshuai.xi }
3681*53ee8cc1Swenshuai.xi }
3682*53ee8cc1Swenshuai.xi #endif
3683*53ee8cc1Swenshuai.xi
3684*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("cmd=0x%lx, arg=0x%lx\n", u32Cmd, u32CmdArg);
3685*53ee8cc1Swenshuai.xi
3686*53ee8cc1Swenshuai.xi eRet = _HVD_EX_SendCmd(u32Id, u32Cmd, u32CmdArg);
3687*53ee8cc1Swenshuai.xi
3688*53ee8cc1Swenshuai.xi _HAL_HVD_Return(eRet);
3689*53ee8cc1Swenshuai.xi }
3690*53ee8cc1Swenshuai.xi
HAL_HVD_EX_DeInit(MS_U32 u32Id)3691*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_DeInit(MS_U32 u32Id)
3692*53ee8cc1Swenshuai.xi {
3693*53ee8cc1Swenshuai.xi HVD_Return eRet = E_HVD_RETURN_FAIL;
3694*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3695*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3696*53ee8cc1Swenshuai.xi MS_U32 u32Timeout = HVD_GetSysTime_ms() + 3000;
3697*53ee8cc1Swenshuai.xi
3698*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
3699*53ee8cc1Swenshuai.xi MS_U32 ExitTimeCnt = 0;
3700*53ee8cc1Swenshuai.xi ExitTimeCnt = HVD_GetSysTime_ms();
3701*53ee8cc1Swenshuai.xi #endif
3702*53ee8cc1Swenshuai.xi
3703*53ee8cc1Swenshuai.xi pCtrl->MemMap.u32CodeBufVAddr = MS_PA2KSEG1((MS_U32)pCtrl->MemMap.u32CodeBufAddr);
3704*53ee8cc1Swenshuai.xi
3705*53ee8cc1Swenshuai.xi eRet = HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_PAUSE, 0);
3706*53ee8cc1Swenshuai.xi
3707*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
3708*53ee8cc1Swenshuai.xi {
3709*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HVD fail to PAUSE %d\n", eRet);
3710*53ee8cc1Swenshuai.xi }
3711*53ee8cc1Swenshuai.xi
3712*53ee8cc1Swenshuai.xi eRet = HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_STOP, 0);
3713*53ee8cc1Swenshuai.xi
3714*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
3715*53ee8cc1Swenshuai.xi {
3716*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HVD fail to STOP %d\n", eRet);
3717*53ee8cc1Swenshuai.xi }
3718*53ee8cc1Swenshuai.xi
3719*53ee8cc1Swenshuai.xi // check FW state to make sure it's STOP DONE
3720*53ee8cc1Swenshuai.xi while (E_HVD_FW_STOP_DONE != (HVD_FW_State) HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_STATE))
3721*53ee8cc1Swenshuai.xi {
3722*53ee8cc1Swenshuai.xi if (HVD_GetSysTime_ms() > u32Timeout)
3723*53ee8cc1Swenshuai.xi {
3724*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("FW stop timeout, pc = 0x%lx\n", HAL_VPU_EX_GetProgCnt());
3725*53ee8cc1Swenshuai.xi
3726*53ee8cc1Swenshuai.xi //return E_HVD_RETURN_TIMEOUT;
3727*53ee8cc1Swenshuai.xi eRet = E_HVD_RETURN_TIMEOUT;
3728*53ee8cc1Swenshuai.xi break;
3729*53ee8cc1Swenshuai.xi }
3730*53ee8cc1Swenshuai.xi }
3731*53ee8cc1Swenshuai.xi
3732*53ee8cc1Swenshuai.xi VPU_EX_FWCodeCfg fwCfg;
3733*53ee8cc1Swenshuai.xi VPU_EX_TaskInfo taskInfo;
3734*53ee8cc1Swenshuai.xi VPU_EX_NDecInitPara nDecInitPara;
3735*53ee8cc1Swenshuai.xi
3736*53ee8cc1Swenshuai.xi nDecInitPara.pFWCodeCfg = &fwCfg;
3737*53ee8cc1Swenshuai.xi nDecInitPara.pTaskInfo = &taskInfo;
3738*53ee8cc1Swenshuai.xi
3739*53ee8cc1Swenshuai.xi fwCfg.u32DstAddr = pCtrl->MemMap.u32CodeBufVAddr;
3740*53ee8cc1Swenshuai.xi fwCfg.u8SrcType = E_HVD_FW_INPUT_SOURCE_NONE;
3741*53ee8cc1Swenshuai.xi
3742*53ee8cc1Swenshuai.xi taskInfo.u32Id = u32Id;
3743*53ee8cc1Swenshuai.xi taskInfo.eDecType = E_VPU_EX_DECODER_HVD;
3744*53ee8cc1Swenshuai.xi taskInfo.eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
3745*53ee8cc1Swenshuai.xi
3746*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
3747*53ee8cc1Swenshuai.xi {
3748*53ee8cc1Swenshuai.xi taskInfo.eSrcType = E_VPU_EX_INPUT_FILE;
3749*53ee8cc1Swenshuai.xi }
3750*53ee8cc1Swenshuai.xi else
3751*53ee8cc1Swenshuai.xi {
3752*53ee8cc1Swenshuai.xi taskInfo.eSrcType = E_VPU_EX_INPUT_TSP;
3753*53ee8cc1Swenshuai.xi }
3754*53ee8cc1Swenshuai.xi
3755*53ee8cc1Swenshuai.xi if(HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara) != TRUE)
3756*53ee8cc1Swenshuai.xi {
3757*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("HAL_VPU_EX_TaskDelete fail\n");
3758*53ee8cc1Swenshuai.xi }
3759*53ee8cc1Swenshuai.xi
3760*53ee8cc1Swenshuai.xi /* clear es buffer */
3761*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
3762*53ee8cc1Swenshuai.xi {
3763*53ee8cc1Swenshuai.xi //printf("Clear ES buffer\n");
3764*53ee8cc1Swenshuai.xi
3765*53ee8cc1Swenshuai.xi memset((void *) pCtrl->MemMap.u32BitstreamBufVAddr, 0, MIN(128, pCtrl->MemMap.u32BitstreamBufSize));
3766*53ee8cc1Swenshuai.xi }
3767*53ee8cc1Swenshuai.xi
3768*53ee8cc1Swenshuai.xi //_HAL_HVD_MutexDelete();
3769*53ee8cc1Swenshuai.xi
3770*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
3771*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("HVD Stop Time(Wait FW):%d\n", HVD_GetSysTime_ms() - ExitTimeCnt);
3772*53ee8cc1Swenshuai.xi #endif
3773*53ee8cc1Swenshuai.xi
3774*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].bUsed = FALSE;
3775*53ee8cc1Swenshuai.xi
3776*53ee8cc1Swenshuai.xi // reset bbu wptr
3777*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
3778*53ee8cc1Swenshuai.xi {
3779*53ee8cc1Swenshuai.xi if(TRUE == HAL_VPU_EX_HVDInUsed())
3780*53ee8cc1Swenshuai.xi {
3781*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))//apple
3782*53ee8cc1Swenshuai.xi {
3783*53ee8cc1Swenshuai.xi _HVD_EX_SetBBUWriteptr(u32Id, _HVD_EX_GetBBUReadptr(u32Id));
3784*53ee8cc1Swenshuai.xi pHVDHalContext->u32VP8BBUWptr = _HVD_EX_GetBBUReadptr(u32Id);
3785*53ee8cc1Swenshuai.xi }
3786*53ee8cc1Swenshuai.xi else
3787*53ee8cc1Swenshuai.xi {
3788*53ee8cc1Swenshuai.xi if(!_stHVDPreSet[u8Idx].bColocateBBUMode)
3789*53ee8cc1Swenshuai.xi {
3790*53ee8cc1Swenshuai.xi _HVD_EX_SetBBUWriteptr(u32Id, _HVD_EX_GetBBUReadptr(u32Id));
3791*53ee8cc1Swenshuai.xi }
3792*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr = _HVD_EX_GetBBUReadptr(u32Id);
3793*53ee8cc1Swenshuai.xi }
3794*53ee8cc1Swenshuai.xi }
3795*53ee8cc1Swenshuai.xi else
3796*53ee8cc1Swenshuai.xi {
3797*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[0].u32BBUWptr = 0; //main
3798*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[1].u32BBUWptr = 0; //sub
3799*53ee8cc1Swenshuai.xi pHVDHalContext->u32VP8BBUWptr = 0; //VP8
3800*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3801*53ee8cc1Swenshuai.xi {
3802*53ee8cc1Swenshuai.xi if(!_stHVDPreSet[u8Idx].bColocateBBUMode)
3803*53ee8cc1Swenshuai.xi {
3804*53ee8cc1Swenshuai.xi _HVD_EX_ResetMainSubBBUWptr(u32Id);
3805*53ee8cc1Swenshuai.xi }
3806*53ee8cc1Swenshuai.xi }
3807*53ee8cc1Swenshuai.xi else
3808*53ee8cc1Swenshuai.xi {
3809*53ee8cc1Swenshuai.xi _HVD_EX_ResetMainSubBBUWptr(u32Id);
3810*53ee8cc1Swenshuai.xi }
3811*53ee8cc1Swenshuai.xi }
3812*53ee8cc1Swenshuai.xi }
3813*53ee8cc1Swenshuai.xi
3814*53ee8cc1Swenshuai.xi _stHVDPreSet[u8Idx].bColocateBBUMode = FALSE;
3815*53ee8cc1Swenshuai.xi
3816*53ee8cc1Swenshuai.xi if(pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->stIapGnShBWMode.bEnable)
3817*53ee8cc1Swenshuai.xi {
3818*53ee8cc1Swenshuai.xi if(pCtrl->MemMap.u32FrameBufAddr >= HAL_MIU1_BASE)
3819*53ee8cc1Swenshuai.xi {
3820*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
3821*53ee8cc1Swenshuai.xi HAL_HVD_MVDMiuClientSel(1);
3822*53ee8cc1Swenshuai.xi _HAL_HVD_Release();
3823*53ee8cc1Swenshuai.xi }
3824*53ee8cc1Swenshuai.xi else
3825*53ee8cc1Swenshuai.xi {
3826*53ee8cc1Swenshuai.xi _HAL_HVD_Entry();
3827*53ee8cc1Swenshuai.xi HAL_HVD_MVDMiuClientSel(0);
3828*53ee8cc1Swenshuai.xi _HAL_HVD_Release();
3829*53ee8cc1Swenshuai.xi }
3830*53ee8cc1Swenshuai.xi }
3831*53ee8cc1Swenshuai.xi
3832*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("success\n");
3833*53ee8cc1Swenshuai.xi
3834*53ee8cc1Swenshuai.xi return eRet;
3835*53ee8cc1Swenshuai.xi }
3836*53ee8cc1Swenshuai.xi
HAL_HVD_EX_PushPacket(MS_U32 u32Id,HVD_BBU_Info * pInfo)3837*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_PushPacket(MS_U32 u32Id, HVD_BBU_Info *pInfo)
3838*53ee8cc1Swenshuai.xi {
3839*53ee8cc1Swenshuai.xi HVD_Return eRet = E_HVD_RETURN_UNSUPPORTED;
3840*53ee8cc1Swenshuai.xi MS_U32 u32Addr = 0;
3841*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = NULL;
3842*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3843*53ee8cc1Swenshuai.xi
3844*53ee8cc1Swenshuai.xi pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3845*53ee8cc1Swenshuai.xi
3846*53ee8cc1Swenshuai.xi //if (E_HVD_INIT_HW_VP8 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8 PTS table is not ready yet
3847*53ee8cc1Swenshuai.xi {
3848*53ee8cc1Swenshuai.xi eRet = _HVD_EX_UpdatePTSTable(u32Id, pInfo);
3849*53ee8cc1Swenshuai.xi
3850*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
3851*53ee8cc1Swenshuai.xi {
3852*53ee8cc1Swenshuai.xi return eRet;
3853*53ee8cc1Swenshuai.xi }
3854*53ee8cc1Swenshuai.xi }
3855*53ee8cc1Swenshuai.xi
3856*53ee8cc1Swenshuai.xi //printf(">>> halHVD pts,idH = %lu, %lu\n", pInfo->u32TimeStamp, pInfo->u32ID_H); //STS input
3857*53ee8cc1Swenshuai.xi
3858*53ee8cc1Swenshuai.xi //T9: for 128 bit memory. BBU need to get 2 entry at a time.
3859*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3860*53ee8cc1Swenshuai.xi {
3861*53ee8cc1Swenshuai.xi eRet = _HVD_EX_UpdateESWptr(u32Id, 0, 0);
3862*53ee8cc1Swenshuai.xi
3863*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
3864*53ee8cc1Swenshuai.xi {
3865*53ee8cc1Swenshuai.xi return eRet;
3866*53ee8cc1Swenshuai.xi }
3867*53ee8cc1Swenshuai.xi }
3868*53ee8cc1Swenshuai.xi
3869*53ee8cc1Swenshuai.xi u32Addr = pInfo->u32Staddr;
3870*53ee8cc1Swenshuai.xi
3871*53ee8cc1Swenshuai.xi if (pInfo->bRVBrokenPacket)
3872*53ee8cc1Swenshuai.xi {
3873*53ee8cc1Swenshuai.xi u32Addr = pInfo->u32Staddr | BIT(HVD_RV_BROKENBYUS_BIT);
3874*53ee8cc1Swenshuai.xi }
3875*53ee8cc1Swenshuai.xi
3876*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8
3877*53ee8cc1Swenshuai.xi {
3878*53ee8cc1Swenshuai.xi eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, pInfo->u32Staddr, pInfo->u32Length, pInfo->u32Staddr2, pInfo->u32Length2);
3879*53ee8cc1Swenshuai.xi }
3880*53ee8cc1Swenshuai.xi else
3881*53ee8cc1Swenshuai.xi {
3882*53ee8cc1Swenshuai.xi eRet = _HVD_EX_UpdateESWptr(u32Id, u32Addr, pInfo->u32Length);
3883*53ee8cc1Swenshuai.xi }
3884*53ee8cc1Swenshuai.xi
3885*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
3886*53ee8cc1Swenshuai.xi {
3887*53ee8cc1Swenshuai.xi return eRet;
3888*53ee8cc1Swenshuai.xi }
3889*53ee8cc1Swenshuai.xi
3890*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3891*53ee8cc1Swenshuai.xi {
3892*53ee8cc1Swenshuai.xi //eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, 0, 0, 0, 0);
3893*53ee8cc1Swenshuai.xi eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, pInfo->u32Staddr, 0, pInfo->u32Staddr2, 0);
3894*53ee8cc1Swenshuai.xi
3895*53ee8cc1Swenshuai.xi if (E_HVD_RETURN_SUCCESS != eRet)
3896*53ee8cc1Swenshuai.xi {
3897*53ee8cc1Swenshuai.xi return eRet;
3898*53ee8cc1Swenshuai.xi }
3899*53ee8cc1Swenshuai.xi }
3900*53ee8cc1Swenshuai.xi
3901*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt += pInfo->u32Length;
3902*53ee8cc1Swenshuai.xi
3903*53ee8cc1Swenshuai.xi // do not add local pointer
3904*53ee8cc1Swenshuai.xi if ((pCtrl->MemMap.u32DrvProcessBufSize != 0) && (pCtrl->MemMap.u32DrvProcessBufAddr != 0))
3905*53ee8cc1Swenshuai.xi {
3906*53ee8cc1Swenshuai.xi MS_U32 u32PacketStAddr = pInfo->u32Staddr + pCtrl->MemMap.u32BitstreamBufAddr;
3907*53ee8cc1Swenshuai.xi
3908*53ee8cc1Swenshuai.xi if (!((pCtrl->MemMap.u32DrvProcessBufAddr <= u32PacketStAddr) &&
3909*53ee8cc1Swenshuai.xi (u32PacketStAddr <
3910*53ee8cc1Swenshuai.xi (pCtrl->MemMap.u32DrvProcessBufAddr + pCtrl->MemMap.u32DrvProcessBufSize))))
3911*53ee8cc1Swenshuai.xi {
3912*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalAddr = pInfo->u32Staddr;
3913*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalSize = pInfo->u32AllocLength;
3914*53ee8cc1Swenshuai.xi }
3915*53ee8cc1Swenshuai.xi else
3916*53ee8cc1Swenshuai.xi {
3917*53ee8cc1Swenshuai.xi //null packet
3918*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalAddr = pInfo->u32OriPktAddr;
3919*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalSize = 0;
3920*53ee8cc1Swenshuai.xi }
3921*53ee8cc1Swenshuai.xi }
3922*53ee8cc1Swenshuai.xi else
3923*53ee8cc1Swenshuai.xi {
3924*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalAddr = pInfo->u32Staddr;
3925*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalSize = pInfo->u32AllocLength;
3926*53ee8cc1Swenshuai.xi }
3927*53ee8cc1Swenshuai.xi
3928*53ee8cc1Swenshuai.xi pCtrl->LastNal.bRVBrokenPacket = pInfo->bRVBrokenPacket;
3929*53ee8cc1Swenshuai.xi pCtrl->u32BBUPacketCnt++;
3930*53ee8cc1Swenshuai.xi
3931*53ee8cc1Swenshuai.xi return eRet;
3932*53ee8cc1Swenshuai.xi }
3933*53ee8cc1Swenshuai.xi
HAL_HVD_EX_EnableISR(MS_U32 u32Id,MS_BOOL bEnable)3934*53ee8cc1Swenshuai.xi void HAL_HVD_EX_EnableISR(MS_U32 u32Id, MS_BOOL bEnable)
3935*53ee8cc1Swenshuai.xi {
3936*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3937*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
3938*53ee8cc1Swenshuai.xi
3939*53ee8cc1Swenshuai.xi if (bEnable)
3940*53ee8cc1Swenshuai.xi {
3941*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), 0, HVD_REG_RISC_ISR_MSK);
3942*53ee8cc1Swenshuai.xi }
3943*53ee8cc1Swenshuai.xi else
3944*53ee8cc1Swenshuai.xi {
3945*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_MSK, HVD_REG_RISC_ISR_MSK);
3946*53ee8cc1Swenshuai.xi }
3947*53ee8cc1Swenshuai.xi }
3948*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetForceISR(MS_U32 u32Id,MS_BOOL bEnable)3949*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetForceISR(MS_U32 u32Id, MS_BOOL bEnable)
3950*53ee8cc1Swenshuai.xi {
3951*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3952*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
3953*53ee8cc1Swenshuai.xi
3954*53ee8cc1Swenshuai.xi if (bEnable)
3955*53ee8cc1Swenshuai.xi {
3956*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_FORCE, HVD_REG_RISC_ISR_FORCE);
3957*53ee8cc1Swenshuai.xi }
3958*53ee8cc1Swenshuai.xi else
3959*53ee8cc1Swenshuai.xi {
3960*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), 0, HVD_REG_RISC_ISR_FORCE);
3961*53ee8cc1Swenshuai.xi }
3962*53ee8cc1Swenshuai.xi }
3963*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetClearISR(MS_U32 u32Id)3964*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetClearISR(MS_U32 u32Id)
3965*53ee8cc1Swenshuai.xi {
3966*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3967*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
3968*53ee8cc1Swenshuai.xi
3969*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_CLR, HVD_REG_RISC_ISR_CLR);
3970*53ee8cc1Swenshuai.xi }
3971*53ee8cc1Swenshuai.xi
HAL_HVD_EX_IsISROccured(MS_U32 u32Id)3972*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsISROccured(MS_U32 u32Id)
3973*53ee8cc1Swenshuai.xi {
3974*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3975*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
3976*53ee8cc1Swenshuai.xi
3977*53ee8cc1Swenshuai.xi return (MS_BOOL) (_HVD_Read2Byte(HVD_REG_RISC_MBOX_RDY(u32RB)) & HVD_REG_RISC_ISR_VALID);
3978*53ee8cc1Swenshuai.xi }
3979*53ee8cc1Swenshuai.xi
HAL_HVD_EX_IsEnableISR(MS_U32 u32Id)3980*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsEnableISR(MS_U32 u32Id)
3981*53ee8cc1Swenshuai.xi {
3982*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3983*53ee8cc1Swenshuai.xi MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
3984*53ee8cc1Swenshuai.xi
3985*53ee8cc1Swenshuai.xi if (_HVD_Read2Byte(HVD_REG_RISC_MBOX_CLR(u32RB)) & HVD_REG_RISC_ISR_MSK)
3986*53ee8cc1Swenshuai.xi {
3987*53ee8cc1Swenshuai.xi return FALSE;
3988*53ee8cc1Swenshuai.xi }
3989*53ee8cc1Swenshuai.xi else
3990*53ee8cc1Swenshuai.xi {
3991*53ee8cc1Swenshuai.xi return TRUE;
3992*53ee8cc1Swenshuai.xi }
3993*53ee8cc1Swenshuai.xi }
3994*53ee8cc1Swenshuai.xi
HAL_HVD_EX_IsAlive(MS_U32 u32Id)3995*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsAlive(MS_U32 u32Id)
3996*53ee8cc1Swenshuai.xi {
3997*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3998*53ee8cc1Swenshuai.xi
3999*53ee8cc1Swenshuai.xi if (pCtrl)
4000*53ee8cc1Swenshuai.xi {
4001*53ee8cc1Swenshuai.xi if ((pCtrl->LivingStatus.u32DecCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_DECODE_CNT)) &&
4002*53ee8cc1Swenshuai.xi (pCtrl->LivingStatus.u32SkipCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_SKIP_CNT)) &&
4003*53ee8cc1Swenshuai.xi (pCtrl->LivingStatus.u32IdleCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_VPU_IDLE_CNT)) &&
4004*53ee8cc1Swenshuai.xi (pCtrl->LivingStatus.u32MainLoopCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_MAIN_LOOP_CNT)))
4005*53ee8cc1Swenshuai.xi {
4006*53ee8cc1Swenshuai.xi return FALSE;
4007*53ee8cc1Swenshuai.xi }
4008*53ee8cc1Swenshuai.xi else
4009*53ee8cc1Swenshuai.xi {
4010*53ee8cc1Swenshuai.xi return TRUE;
4011*53ee8cc1Swenshuai.xi }
4012*53ee8cc1Swenshuai.xi }
4013*53ee8cc1Swenshuai.xi else
4014*53ee8cc1Swenshuai.xi {
4015*53ee8cc1Swenshuai.xi return FALSE;
4016*53ee8cc1Swenshuai.xi }
4017*53ee8cc1Swenshuai.xi }
4018*53ee8cc1Swenshuai.xi
HAL_HVD_EX_RstPTSCtrlVariable(MS_U32 u32Id)4019*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_RstPTSCtrlVariable(MS_U32 u32Id)
4020*53ee8cc1Swenshuai.xi {
4021*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4022*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4023*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4024*53ee8cc1Swenshuai.xi
4025*53ee8cc1Swenshuai.xi if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
4026*53ee8cc1Swenshuai.xi {
4027*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
4028*53ee8cc1Swenshuai.xi
4029*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt = pShm->u32PTStableByteCnt;
4030*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = _HVD_EX_GetPTSTableWptr(u32Id);
4031*53ee8cc1Swenshuai.xi
4032*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("PTS table: WptrAddr:%lx RptrAddr:%lx ByteCnt:%lx PreWptr:%lx\n",
4033*53ee8cc1Swenshuai.xi pShm->u32PTStableWptrAddr, pShm->u32PTStableRptrAddr, pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt, pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
4034*53ee8cc1Swenshuai.xi }
4035*53ee8cc1Swenshuai.xi
4036*53ee8cc1Swenshuai.xi return TRUE;
4037*53ee8cc1Swenshuai.xi }
4038*53ee8cc1Swenshuai.xi
HAL_HVD_EX_FlushRstShareMem(MS_U32 u32Id)4039*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_FlushRstShareMem(MS_U32 u32Id)
4040*53ee8cc1Swenshuai.xi {
4041*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4042*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = NULL;
4043*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4044*53ee8cc1Swenshuai.xi MS_U32 u32Data;
4045*53ee8cc1Swenshuai.xi pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4046*53ee8cc1Swenshuai.xi
4047*53ee8cc1Swenshuai.xi memset(&pShm->DecoFrmInfo, 0, sizeof(HVD_Frm_Information));
4048*53ee8cc1Swenshuai.xi
4049*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
4050*53ee8cc1Swenshuai.xi if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
4051*53ee8cc1Swenshuai.xi {
4052*53ee8cc1Swenshuai.xi u32Data = _HVD_EX_GetESReadPtr(u32Id, FALSE);
4053*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalAddr = u32Data;
4054*53ee8cc1Swenshuai.xi pCtrl->LastNal.u32NalSize = 0;
4055*53ee8cc1Swenshuai.xi }
4056*53ee8cc1Swenshuai.xi return TRUE;
4057*53ee8cc1Swenshuai.xi }
4058*53ee8cc1Swenshuai.xi
HAL_HVD_EX_UartSwitch2FW(MS_BOOL bEnable)4059*53ee8cc1Swenshuai.xi void HAL_HVD_EX_UartSwitch2FW(MS_BOOL bEnable)
4060*53ee8cc1Swenshuai.xi {
4061*53ee8cc1Swenshuai.xi if (bEnable)
4062*53ee8cc1Swenshuai.xi {
4063*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_VD_MHEG5, REG_TOP_UART_SEL_0_MASK);
4064*53ee8cc1Swenshuai.xi }
4065*53ee8cc1Swenshuai.xi else
4066*53ee8cc1Swenshuai.xi {
4067*53ee8cc1Swenshuai.xi #if defined (__aeon__)
4068*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_MHEG5, REG_TOP_UART_SEL_0_MASK);
4069*53ee8cc1Swenshuai.xi #else // defined (__mips__)
4070*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_PIU_0, REG_TOP_UART_SEL_0_MASK);
4071*53ee8cc1Swenshuai.xi #endif
4072*53ee8cc1Swenshuai.xi }
4073*53ee8cc1Swenshuai.xi }
4074*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetData_Dbg(MS_U32 u32Addr)4075*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetData_Dbg(MS_U32 u32Addr)
4076*53ee8cc1Swenshuai.xi {
4077*53ee8cc1Swenshuai.xi return 0;
4078*53ee8cc1Swenshuai.xi }
4079*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetData_Dbg(MS_U32 u32Addr,MS_U32 u32Data)4080*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetData_Dbg(MS_U32 u32Addr, MS_U32 u32Data)
4081*53ee8cc1Swenshuai.xi {
4082*53ee8cc1Swenshuai.xi return;
4083*53ee8cc1Swenshuai.xi }
4084*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetCorretClock(MS_U16 u16Clock)4085*53ee8cc1Swenshuai.xi MS_U16 HAL_HVD_EX_GetCorretClock(MS_U16 u16Clock)
4086*53ee8cc1Swenshuai.xi {
4087*53ee8cc1Swenshuai.xi //if( u16Clock == 0 )
4088*53ee8cc1Swenshuai.xi return pHVDHalContext->u32HVDClockType; //140;
4089*53ee8cc1Swenshuai.xi //if( )
4090*53ee8cc1Swenshuai.xi }
4091*53ee8cc1Swenshuai.xi
HAL_HVD_EX_UpdateESWptr_Fire(MS_U32 u32Id)4092*53ee8cc1Swenshuai.xi void HAL_HVD_EX_UpdateESWptr_Fire(MS_U32 u32Id)
4093*53ee8cc1Swenshuai.xi {
4094*53ee8cc1Swenshuai.xi MS_BOOL bBitMIU1 = FALSE;
4095*53ee8cc1Swenshuai.xi MS_BOOL bCodeMIU1 = FALSE;
4096*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4097*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4098*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4099*53ee8cc1Swenshuai.xi MS_U32 u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR;
4100*53ee8cc1Swenshuai.xi
4101*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4102*53ee8cc1Swenshuai.xi if(HAL_HVD_EX_CheckMVCID(u32Id))
4103*53ee8cc1Swenshuai.xi {
4104*53ee8cc1Swenshuai.xi // if MVC_BBU_ADDR and HVD_BBU_ADDR are different, we need to add MVC_BBU_DRAM_ST_ADDR and MVC_BBU2_DRAM_ST_ADDR in share memory
4105*53ee8cc1Swenshuai.xi u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR; //pShm->u32MVC_BBU_DRAM_ST_ADDR;
4106*53ee8cc1Swenshuai.xi if(E_VDEC_EX_SUB_VIEW == HAL_HVD_EX_GetView(u32Id))
4107*53ee8cc1Swenshuai.xi {
4108*53ee8cc1Swenshuai.xi u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU2_DRAM_ST_ADDR; //pShm->u32MVC_BBU2_DRAM_ST_ADDR;
4109*53ee8cc1Swenshuai.xi }
4110*53ee8cc1Swenshuai.xi }
4111*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
4112*53ee8cc1Swenshuai.xi
4113*53ee8cc1Swenshuai.xi
4114*53ee8cc1Swenshuai.xi if (pCtrl->MemMap.u32CodeBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
4115*53ee8cc1Swenshuai.xi {
4116*53ee8cc1Swenshuai.xi bCodeMIU1 = TRUE;
4117*53ee8cc1Swenshuai.xi }
4118*53ee8cc1Swenshuai.xi
4119*53ee8cc1Swenshuai.xi if (pCtrl->MemMap.u32BitstreamBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
4120*53ee8cc1Swenshuai.xi {
4121*53ee8cc1Swenshuai.xi bBitMIU1 = TRUE;
4122*53ee8cc1Swenshuai.xi }
4123*53ee8cc1Swenshuai.xi
4124*53ee8cc1Swenshuai.xi if (bBitMIU1 != bCodeMIU1)
4125*53ee8cc1Swenshuai.xi {
4126*53ee8cc1Swenshuai.xi #if HVD_ENABLE_BDMA_2_BITSTREAMBUF
4127*53ee8cc1Swenshuai.xi BDMA_Result bdmaRlt;
4128*53ee8cc1Swenshuai.xi MS_U32 u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
4129*53ee8cc1Swenshuai.xi
4130*53ee8cc1Swenshuai.xi u32DstAdd = pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
4131*53ee8cc1Swenshuai.xi u32SrcAdd = pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR;
4132*53ee8cc1Swenshuai.xi u32tabsize = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum << 3;
4133*53ee8cc1Swenshuai.xi
4134*53ee8cc1Swenshuai.xi bdmaRlt = HVD_dmacpy(u32DstAdd, u32SrcAdd, u32tabsize);
4135*53ee8cc1Swenshuai.xi
4136*53ee8cc1Swenshuai.xi if (E_BDMA_OK != bdmaRlt)
4137*53ee8cc1Swenshuai.xi {
4138*53ee8cc1Swenshuai.xi HVD_EX_MSG_ERR("MDrv_BDMA_MemCopy fail ret=%x!\n", bdmaRlt);
4139*53ee8cc1Swenshuai.xi }
4140*53ee8cc1Swenshuai.xi #else
4141*53ee8cc1Swenshuai.xi MS_U32 u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
4142*53ee8cc1Swenshuai.xi
4143*53ee8cc1Swenshuai.xi u32DstAdd = pCtrl->MemMap.u32BitstreamBufVAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
4144*53ee8cc1Swenshuai.xi u32SrcAdd = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR);
4145*53ee8cc1Swenshuai.xi u32tabsize = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum << 3;
4146*53ee8cc1Swenshuai.xi
4147*53ee8cc1Swenshuai.xi HVD_memcpy(u32DstAdd, u32SrcAdd, u32tabsize);
4148*53ee8cc1Swenshuai.xi #endif
4149*53ee8cc1Swenshuai.xi }
4150*53ee8cc1Swenshuai.xi
4151*53ee8cc1Swenshuai.xi //HVD_EX_MSG_DBG("%lu st:%lx size:%lx BBU: %lu\n", pCtrl->u32BBUPacketCnt, pCtrl->LastNal.u32NalAddr, pCtrl->LastNal.u32NalSize, _stHVDStream[u8Idx].u32BBUWptr);
4152*53ee8cc1Swenshuai.xi
4153*53ee8cc1Swenshuai.xi HAL_HVD_EX_FlushMemory();
4154*53ee8cc1Swenshuai.xi
4155*53ee8cc1Swenshuai.xi if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4156*53ee8cc1Swenshuai.xi {
4157*53ee8cc1Swenshuai.xi _HVD_EX_SetBBUWriteptr(u32Id, HVD_LWORD(pHVDHalContext->u32VP8BBUWptr));
4158*53ee8cc1Swenshuai.xi pCtrl->u32BBUWptr_Fired = pHVDHalContext->u32VP8BBUWptr;
4159*53ee8cc1Swenshuai.xi }
4160*53ee8cc1Swenshuai.xi else
4161*53ee8cc1Swenshuai.xi {
4162*53ee8cc1Swenshuai.xi _HVD_EX_SetBBUWriteptr(u32Id, HVD_LWORD(pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr));
4163*53ee8cc1Swenshuai.xi
4164*53ee8cc1Swenshuai.xi pCtrl->u32BBUWptr_Fired = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
4165*53ee8cc1Swenshuai.xi }
4166*53ee8cc1Swenshuai.xi }
4167*53ee8cc1Swenshuai.xi
HAL_HVD_EX_MVD_PowerCtrl(MS_BOOL bEnable)4168*53ee8cc1Swenshuai.xi void HAL_HVD_EX_MVD_PowerCtrl(MS_BOOL bEnable)
4169*53ee8cc1Swenshuai.xi {
4170*53ee8cc1Swenshuai.xi if (bEnable)
4171*53ee8cc1Swenshuai.xi {
4172*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_MVD, 0, TOP_CKG_MHVD_DIS);
4173*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_MVD2, 0, TOP_CKG_MHVD2_DIS);
4174*53ee8cc1Swenshuai.xi }
4175*53ee8cc1Swenshuai.xi else
4176*53ee8cc1Swenshuai.xi {
4177*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_MVD, TOP_CKG_MHVD_DIS, TOP_CKG_MHVD_DIS);
4178*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_MVD2, TOP_CKG_MHVD2_DIS, TOP_CKG_MHVD2_DIS);
4179*53ee8cc1Swenshuai.xi }
4180*53ee8cc1Swenshuai.xi }
4181*53ee8cc1Swenshuai.xi
HAL_HVD_EX_Dump_FW_Status(MS_U32 u32Id)4182*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_FW_Status(MS_U32 u32Id)
4183*53ee8cc1Swenshuai.xi {
4184*53ee8cc1Swenshuai.xi MS_U32 tmp1 = 0;
4185*53ee8cc1Swenshuai.xi MS_U32 tmp2 = 0;
4186*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4187*53ee8cc1Swenshuai.xi
4188*53ee8cc1Swenshuai.xi HAL_HVD_EX_ReadMemory();
4189*53ee8cc1Swenshuai.xi
4190*53ee8cc1Swenshuai.xi _HVD_EX_MBoxRead(u32Id, HAL_HVD_CMD_MBOX, &tmp1);
4191*53ee8cc1Swenshuai.xi _HVD_EX_MBoxRead(u32Id, HAL_HVD_CMD_ARG_MBOX, &tmp2);
4192*53ee8cc1Swenshuai.xi
4193*53ee8cc1Swenshuai.xi if (u32UartCtrl & E_HVD_UART_CTRL_DBG)
4194*53ee8cc1Swenshuai.xi {
4195*53ee8cc1Swenshuai.xi MS_U32 u32Tmp = u32UartCtrl;
4196*53ee8cc1Swenshuai.xi
4197*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("\n");
4198*53ee8cc1Swenshuai.xi u32UartCtrl = 0; // turn off debug message to prevent other function prints
4199*53ee8cc1Swenshuai.xi printf("\tSystime=%lu, FWVersionID=0x%lx, FwState=0x%lx, ErrCode=0x%lx, ProgCnt=0x%lx\n",
4200*53ee8cc1Swenshuai.xi HVD_GetSysTime_ms(), pShm->u32FWVersionID, pShm->u32FwState, (MS_U32) pShm->u16ErrCode, HAL_VPU_EX_GetProgCnt());
4201*53ee8cc1Swenshuai.xi
4202*53ee8cc1Swenshuai.xi printf("\tTime: DispSTC=%lu, DispT=%lu, DecT=%lu, CurrentPts=%lu, Last Cmd=0x%lx, Arg=0x%lx, Rdy1=0x%lx, Rdy2=0x%lx\n",
4203*53ee8cc1Swenshuai.xi pShm->u32DispSTC, pShm->DispFrmInfo.u32TimeStamp,
4204*53ee8cc1Swenshuai.xi pShm->DecoFrmInfo.u32TimeStamp, pShm->u32CurrentPts, tmp1, tmp2,
4205*53ee8cc1Swenshuai.xi (MS_U32) _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX), (MS_U32) _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_ARG_MBOX));
4206*53ee8cc1Swenshuai.xi
4207*53ee8cc1Swenshuai.xi printf("\tFlag: InitDone=%d, SpsChange=%d, IsIFrmFound=%d, 1stFrmRdy=%d, SyncStart=%d, SyncReach=%d\n",
4208*53ee8cc1Swenshuai.xi pShm->bInitDone, pShm->bSpsChange, pShm->bIsIFrmFound,
4209*53ee8cc1Swenshuai.xi pShm->bIs1stFrameRdy, pShm->bIsSyncStart, pShm->bIsSyncReach);
4210*53ee8cc1Swenshuai.xi
4211*53ee8cc1Swenshuai.xi printf("\tQueue: BBUQNumb=%lu, DecQNumb=%d, DispQNumb=%d, ESR=%lu, ESRfromFW=%lu, ESW=%lu, ESLevel=%lu\n",
4212*53ee8cc1Swenshuai.xi _HVD_EX_GetBBUQNumb(u32Id), pShm->u16DecQNumb, pShm->u16DispQNumb,
4213*53ee8cc1Swenshuai.xi _HVD_EX_GetESReadPtr(u32Id, TRUE), pShm->u32ESReadPtr, _HVD_EX_GetESWritePtr(u32Id),
4214*53ee8cc1Swenshuai.xi _HVD_EX_GetESLevel(u32Id));
4215*53ee8cc1Swenshuai.xi
4216*53ee8cc1Swenshuai.xi printf("\tCounter: DecodeCnt=%lu, DispCnt=%lu, DataErrCnt=%lu, DecErrCnt=%lu, SkipCnt=%lu, DropCnt=%lu, idle=%lu, MainLoopCnt=%lu, VsyncCnt=%lu\n",
4217*53ee8cc1Swenshuai.xi pShm->u32DecodeCnt, pShm->u32DispCnt, pShm->u32DataErrCnt,
4218*53ee8cc1Swenshuai.xi pShm->u32DecErrCnt, pShm->u32SkipCnt, pShm->u32DropCnt,
4219*53ee8cc1Swenshuai.xi pShm->u32VPUIdleCnt, pShm->u32MainLoopCnt, pShm->u32VsyncCnt);
4220*53ee8cc1Swenshuai.xi printf
4221*53ee8cc1Swenshuai.xi ("\tMode: ShowErr=%d, RepLastField=%d, SyncOn=%d, FileEnd=%d, Skip=%d, Drop=%d, DispSpeed=%d, FRC=%d, BlueScreen=%d, FreezeImg=%d, 1Field=%d\n",
4222*53ee8cc1Swenshuai.xi pShm->ModeStatus.bIsShowErrFrm, pShm->ModeStatus.bIsRepeatLastField,
4223*53ee8cc1Swenshuai.xi pShm->ModeStatus.bIsSyncOn, pShm->ModeStatus.bIsPlaybackFinish,
4224*53ee8cc1Swenshuai.xi pShm->ModeStatus.u8SkipMode, pShm->ModeStatus.u8DropMode,
4225*53ee8cc1Swenshuai.xi pShm->ModeStatus.s8DisplaySpeed, pShm->ModeStatus.u8FrcMode,
4226*53ee8cc1Swenshuai.xi pShm->ModeStatus.bIsBlueScreen, pShm->ModeStatus.bIsFreezeImg,
4227*53ee8cc1Swenshuai.xi pShm->ModeStatus.bShowOneField);
4228*53ee8cc1Swenshuai.xi
4229*53ee8cc1Swenshuai.xi u32UartCtrl = u32Tmp; // recover debug level
4230*53ee8cc1Swenshuai.xi }
4231*53ee8cc1Swenshuai.xi }
4232*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetBBUEntry(MS_U32 u32Id,HVD_EX_Drv_Ctrl * pDrvCtrl,MS_U32 u32Idx,MS_U32 * u32NalOffset,MS_U32 * u32NalSize)4233*53ee8cc1Swenshuai.xi void HAL_HVD_EX_GetBBUEntry(MS_U32 u32Id, HVD_EX_Drv_Ctrl *pDrvCtrl, MS_U32 u32Idx, MS_U32 *u32NalOffset, MS_U32 *u32NalSize)
4234*53ee8cc1Swenshuai.xi {
4235*53ee8cc1Swenshuai.xi MS_U8 *u32Addr = NULL;
4236*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4237*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4238*53ee8cc1Swenshuai.xi
4239*53ee8cc1Swenshuai.xi if (u32Idx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum)
4240*53ee8cc1Swenshuai.xi {
4241*53ee8cc1Swenshuai.xi return;
4242*53ee8cc1Swenshuai.xi }
4243*53ee8cc1Swenshuai.xi
4244*53ee8cc1Swenshuai.xi u32Addr = (MS_U8 *)(MsOS_PA2KSEG1(pDrvCtrl->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU_DRAM_ST_ADDR + (u32Idx << 3)));
4245*53ee8cc1Swenshuai.xi
4246*53ee8cc1Swenshuai.xi *u32NalSize = *(u32Addr + 2) & 0x1f;
4247*53ee8cc1Swenshuai.xi *u32NalSize <<= 8;
4248*53ee8cc1Swenshuai.xi *u32NalSize |= *(u32Addr + 1) & 0xff;
4249*53ee8cc1Swenshuai.xi *u32NalSize <<= 8;
4250*53ee8cc1Swenshuai.xi *u32NalSize |= *(u32Addr) & 0xff;
4251*53ee8cc1Swenshuai.xi
4252*53ee8cc1Swenshuai.xi *u32NalOffset = ((MS_U32) (*(u32Addr + 2) & 0xe0)) >> 5;
4253*53ee8cc1Swenshuai.xi *u32NalOffset |= ((MS_U32) (*(u32Addr + 3) & 0xff)) << 3;
4254*53ee8cc1Swenshuai.xi *u32NalOffset |= ((MS_U32) (*(u32Addr + 4) & 0xff)) << 11;
4255*53ee8cc1Swenshuai.xi *u32NalOffset |= ((MS_U32) (*(u32Addr + 5) & 0xff)) << 19;
4256*53ee8cc1Swenshuai.xi }
4257*53ee8cc1Swenshuai.xi
HAL_HVD_EX_Dump_BBUs(MS_U32 u32Id,HVD_EX_Drv_Ctrl * pDrvCtrl,MS_U32 u32StartIdx,MS_U32 u32EndIdx,MS_BOOL bShowEmptyEntry)4258*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_BBUs(MS_U32 u32Id, HVD_EX_Drv_Ctrl *pDrvCtrl, MS_U32 u32StartIdx, MS_U32 u32EndIdx, MS_BOOL bShowEmptyEntry)
4259*53ee8cc1Swenshuai.xi {
4260*53ee8cc1Swenshuai.xi MS_U32 u32CurIdx = 0;
4261*53ee8cc1Swenshuai.xi MS_BOOL bFinished = FALSE;
4262*53ee8cc1Swenshuai.xi MS_U32 u32NalOffset = 0;
4263*53ee8cc1Swenshuai.xi MS_U32 u32NalSize = 0;
4264*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4265*53ee8cc1Swenshuai.xi
4266*53ee8cc1Swenshuai.xi if ((u32StartIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum) || (u32EndIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum))
4267*53ee8cc1Swenshuai.xi {
4268*53ee8cc1Swenshuai.xi return;
4269*53ee8cc1Swenshuai.xi }
4270*53ee8cc1Swenshuai.xi
4271*53ee8cc1Swenshuai.xi u32CurIdx = u32StartIdx;
4272*53ee8cc1Swenshuai.xi
4273*53ee8cc1Swenshuai.xi do
4274*53ee8cc1Swenshuai.xi {
4275*53ee8cc1Swenshuai.xi if (u32CurIdx == u32EndIdx)
4276*53ee8cc1Swenshuai.xi {
4277*53ee8cc1Swenshuai.xi bFinished = TRUE;
4278*53ee8cc1Swenshuai.xi }
4279*53ee8cc1Swenshuai.xi
4280*53ee8cc1Swenshuai.xi HAL_HVD_EX_GetBBUEntry(u32Id, pDrvCtrl, u32CurIdx, &u32NalOffset, &u32NalSize);
4281*53ee8cc1Swenshuai.xi
4282*53ee8cc1Swenshuai.xi if ((bShowEmptyEntry == FALSE) || (bShowEmptyEntry && (u32NalOffset == 0) && (u32NalSize == 0)))
4283*53ee8cc1Swenshuai.xi {
4284*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("HVD BBU Entry: Idx:%lu Offset:%lx Size:%lx\n", u32CurIdx, u32NalOffset, u32NalSize);
4285*53ee8cc1Swenshuai.xi }
4286*53ee8cc1Swenshuai.xi
4287*53ee8cc1Swenshuai.xi u32CurIdx++;
4288*53ee8cc1Swenshuai.xi
4289*53ee8cc1Swenshuai.xi if (u32CurIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum)
4290*53ee8cc1Swenshuai.xi {
4291*53ee8cc1Swenshuai.xi u32CurIdx %= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
4292*53ee8cc1Swenshuai.xi }
4293*53ee8cc1Swenshuai.xi } while (bFinished == TRUE);
4294*53ee8cc1Swenshuai.xi }
4295*53ee8cc1Swenshuai.xi
HAL_HVD_EX_Dump_HW_Status(MS_U32 u32Num)4296*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_HW_Status(MS_U32 u32Num)
4297*53ee8cc1Swenshuai.xi {
4298*53ee8cc1Swenshuai.xi MS_U32 i = 0;
4299*53ee8cc1Swenshuai.xi MS_U32 value = 0;
4300*53ee8cc1Swenshuai.xi
4301*53ee8cc1Swenshuai.xi if (u32UartCtrl & E_HVD_UART_CTRL_DBG)
4302*53ee8cc1Swenshuai.xi {
4303*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("\n");
4304*53ee8cc1Swenshuai.xi
4305*53ee8cc1Swenshuai.xi for (i = 0; i <= u32Num; i++)
4306*53ee8cc1Swenshuai.xi {
4307*53ee8cc1Swenshuai.xi _HVD_Write2Byte(HVD_REG_DEBUG_SEL, i);
4308*53ee8cc1Swenshuai.xi value = _HVD_Read2Byte(HVD_REG_DEBUG_DAT_L);
4309*53ee8cc1Swenshuai.xi value |= ((MS_U32) _HVD_Read2Byte(HVD_REG_DEBUG_DAT_H)) << 16;
4310*53ee8cc1Swenshuai.xi
4311*53ee8cc1Swenshuai.xi if (value == 0)
4312*53ee8cc1Swenshuai.xi {
4313*53ee8cc1Swenshuai.xi break;
4314*53ee8cc1Swenshuai.xi }
4315*53ee8cc1Swenshuai.xi
4316*53ee8cc1Swenshuai.xi printf(" %08lx", value);
4317*53ee8cc1Swenshuai.xi
4318*53ee8cc1Swenshuai.xi if (((i % 8) + 1) == 8)
4319*53ee8cc1Swenshuai.xi {
4320*53ee8cc1Swenshuai.xi printf(" |%lu\n", i + 1);
4321*53ee8cc1Swenshuai.xi }
4322*53ee8cc1Swenshuai.xi }
4323*53ee8cc1Swenshuai.xi
4324*53ee8cc1Swenshuai.xi printf("\nHVD Dump HW status End: total number:%lu\n", i);
4325*53ee8cc1Swenshuai.xi }
4326*53ee8cc1Swenshuai.xi }
4327*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetMiuBurstLevel(HVD_EX_Drv_Ctrl * pDrvCtrl,HVD_MIU_Burst_Cnt_Ctrl eMiuBurstCntCtrl)4328*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetMiuBurstLevel(HVD_EX_Drv_Ctrl *pDrvCtrl, HVD_MIU_Burst_Cnt_Ctrl eMiuBurstCntCtrl)
4329*53ee8cc1Swenshuai.xi {
4330*53ee8cc1Swenshuai.xi if (pDrvCtrl)
4331*53ee8cc1Swenshuai.xi {
4332*53ee8cc1Swenshuai.xi pDrvCtrl->Settings.u32MiuBurstLevel = (MS_U32) eMiuBurstCntCtrl;
4333*53ee8cc1Swenshuai.xi }
4334*53ee8cc1Swenshuai.xi }
4335*53ee8cc1Swenshuai.xi
4336*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
HAL_HVD_EX_CheckMVCID(MS_U32 u32Id)4337*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_CheckMVCID(MS_U32 u32Id)
4338*53ee8cc1Swenshuai.xi {
4339*53ee8cc1Swenshuai.xi return ( E_HAL_VPU_MVC_STREAM_BASE == (0xFF & u32Id) );
4340*53ee8cc1Swenshuai.xi }
4341*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetView(MS_U32 u32Id)4342*53ee8cc1Swenshuai.xi VDEC_EX_View HAL_HVD_EX_GetView(MS_U32 u32Id)
4343*53ee8cc1Swenshuai.xi {
4344*53ee8cc1Swenshuai.xi if( (0xFF & (u32Id >> 8)) == 0x10)
4345*53ee8cc1Swenshuai.xi return E_VDEC_EX_MAIN_VIEW;
4346*53ee8cc1Swenshuai.xi else
4347*53ee8cc1Swenshuai.xi return E_VDEC_EX_SUB_VIEW;
4348*53ee8cc1Swenshuai.xi }
4349*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
4350*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SpareBandwidth(MS_U32 u32Id)4351*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SpareBandwidth(MS_U32 u32Id) //// For MVC
4352*53ee8cc1Swenshuai.xi {
4353*53ee8cc1Swenshuai.xi //HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_DIS_QUART_PIXEL, TRUE);
4354*53ee8cc1Swenshuai.xi //HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_DIS_DBF, TRUE);
4355*53ee8cc1Swenshuai.xi return;
4356*53ee8cc1Swenshuai.xi }
4357*53ee8cc1Swenshuai.xi
4358*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetFrmRateIsSupported(MS_U32 u32Id,MS_U16 u16HSize,MS_U16 u16VSize,MS_U32 u32FrmRate)4359*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_GetFrmRateIsSupported(MS_U32 u32Id, MS_U16 u16HSize, MS_U16 u16VSize, MS_U32 u32FrmRate)
4360*53ee8cc1Swenshuai.xi {
4361*53ee8cc1Swenshuai.xi HVD_EX_MSG_DBG("%s w:%d, h:%d, fr:%ld, MAX:%lld\n", __FUNCTION__,
4362*53ee8cc1Swenshuai.xi u16HSize, u16VSize, u32FrmRate, HVD_HW_MAX_PIXEL);
4363*53ee8cc1Swenshuai.xi return (((MS_U64)u16HSize*(MS_U64)u16VSize*(MS_U64)u32FrmRate) <= HVD_HW_MAX_PIXEL);
4364*53ee8cc1Swenshuai.xi }
4365*53ee8cc1Swenshuai.xi
HAL_HVD_EX_GetDispFrmNum(MS_U32 u32Id)4366*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDispFrmNum(MS_U32 u32Id)
4367*53ee8cc1Swenshuai.xi {
4368*53ee8cc1Swenshuai.xi #if 1
4369*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4370*53ee8cc1Swenshuai.xi MS_U16 u16QNum = pShm->u16DispQNumb;
4371*53ee8cc1Swenshuai.xi MS_U16 u16QPtr = pShm->u16DispQPtr;
4372*53ee8cc1Swenshuai.xi // MS_U16 u16QSize = pShm->u16DispQSize;
4373*53ee8cc1Swenshuai.xi //static volatile HVD_Frm_Information *pHvdFrm = NULL;
4374*53ee8cc1Swenshuai.xi MS_U32 u32DispQNum = 0;
4375*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4376*53ee8cc1Swenshuai.xi MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
4377*53ee8cc1Swenshuai.xi
4378*53ee8cc1Swenshuai.xi if(bMVC)
4379*53ee8cc1Swenshuai.xi {
4380*53ee8cc1Swenshuai.xi #if 0
4381*53ee8cc1Swenshuai.xi if (u16QNum > HVD_DISPQ_PREFETCH_COUNT*3)
4382*53ee8cc1Swenshuai.xi {
4383*53ee8cc1Swenshuai.xi u16QNum = HVD_DISPQ_PREFETCH_COUNT*3;
4384*53ee8cc1Swenshuai.xi }
4385*53ee8cc1Swenshuai.xi #endif
4386*53ee8cc1Swenshuai.xi
4387*53ee8cc1Swenshuai.xi //printf("OQ:%d,DQ:%d.\n",pShm->u16DispQNumb,pShm->u16DecQNumb);
4388*53ee8cc1Swenshuai.xi //search the next frame to display
4389*53ee8cc1Swenshuai.xi while (u16QNum > 0)
4390*53ee8cc1Swenshuai.xi {
4391*53ee8cc1Swenshuai.xi //printf("Pr:%d,%d.[%ld,%ld,%ld,%ld].\n",u16QPtr,u16QNum,pShm->DispQueue[u16QPtr].u32Status,pShm->DispQueue[u16QPtr+1].u32Status,
4392*53ee8cc1Swenshuai.xi // pShm->DispQueue[u16QPtr+2].u32Status,pShm->DispQueue[u16QPtr+3].u32Status);
4393*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
4394*53ee8cc1Swenshuai.xi
4395*53ee8cc1Swenshuai.xi //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
4396*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
4397*53ee8cc1Swenshuai.xi {
4398*53ee8cc1Swenshuai.xi /// For MVC. Output views after the pair of (base and depend) views were decoded.
4399*53ee8cc1Swenshuai.xi /// Check the depned view was initial when Output the base view.
4400*53ee8cc1Swenshuai.xi if((u16QPtr%2) == 0)
4401*53ee8cc1Swenshuai.xi {
4402*53ee8cc1Swenshuai.xi volatile HVD_Frm_Information *pHvdFrm_sub = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr+1];
4403*53ee8cc1Swenshuai.xi //if(pHvdFrm_sub->u32Status != E_HVD_DISPQ_STATUS_INIT)
4404*53ee8cc1Swenshuai.xi if(pHvdFrm_sub->u32Status == E_HVD_DISPQ_STATUS_NONE)
4405*53ee8cc1Swenshuai.xi {
4406*53ee8cc1Swenshuai.xi ///printf("[MVC] %d is not E_HVD_DISPQ_STATUS_INIT (%ld).\n",u16QPtr+1,pHvdFrm_sub->u32Status);
4407*53ee8cc1Swenshuai.xi ///printf("Return NULL.\n");
4408*53ee8cc1Swenshuai.xi break;
4409*53ee8cc1Swenshuai.xi }
4410*53ee8cc1Swenshuai.xi }
4411*53ee8cc1Swenshuai.xi u32DispQNum++;
4412*53ee8cc1Swenshuai.xi }
4413*53ee8cc1Swenshuai.xi
4414*53ee8cc1Swenshuai.xi u16QNum--;
4415*53ee8cc1Swenshuai.xi //go to next frame in the dispQ
4416*53ee8cc1Swenshuai.xi u16QPtr++;
4417*53ee8cc1Swenshuai.xi
4418*53ee8cc1Swenshuai.xi if (u16QPtr >= pShm->u16DispQSize)
4419*53ee8cc1Swenshuai.xi {
4420*53ee8cc1Swenshuai.xi u16QPtr -= pShm->u16DispQSize; //wrap to the begin
4421*53ee8cc1Swenshuai.xi }
4422*53ee8cc1Swenshuai.xi }
4423*53ee8cc1Swenshuai.xi }
4424*53ee8cc1Swenshuai.xi else
4425*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
4426*53ee8cc1Swenshuai.xi {
4427*53ee8cc1Swenshuai.xi #if 0
4428*53ee8cc1Swenshuai.xi if (u16QNum > HVD_DISPQ_PREFETCH_COUNT)
4429*53ee8cc1Swenshuai.xi {
4430*53ee8cc1Swenshuai.xi u16QNum = HVD_DISPQ_PREFETCH_COUNT;
4431*53ee8cc1Swenshuai.xi }
4432*53ee8cc1Swenshuai.xi #endif
4433*53ee8cc1Swenshuai.xi // printf("Q: %d %d %d\n", u16QNum, u16QPtr, u16QSize);
4434*53ee8cc1Swenshuai.xi //search the next frame to display
4435*53ee8cc1Swenshuai.xi while (u16QNum != 0)
4436*53ee8cc1Swenshuai.xi {
4437*53ee8cc1Swenshuai.xi pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
4438*53ee8cc1Swenshuai.xi
4439*53ee8cc1Swenshuai.xi // printf("Q2[%d]: %ld\n", u16QPtr, pShm->DispQueue[u16QPtr].u32Status);
4440*53ee8cc1Swenshuai.xi if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
4441*53ee8cc1Swenshuai.xi {
4442*53ee8cc1Swenshuai.xi u32DispQNum++;
4443*53ee8cc1Swenshuai.xi }
4444*53ee8cc1Swenshuai.xi
4445*53ee8cc1Swenshuai.xi u16QNum--;
4446*53ee8cc1Swenshuai.xi //go to next frame in the dispQ
4447*53ee8cc1Swenshuai.xi u16QPtr++;
4448*53ee8cc1Swenshuai.xi
4449*53ee8cc1Swenshuai.xi if (u16QPtr == pShm->u16DispQSize)
4450*53ee8cc1Swenshuai.xi {
4451*53ee8cc1Swenshuai.xi u16QPtr = 0; //wrap to the begin
4452*53ee8cc1Swenshuai.xi }
4453*53ee8cc1Swenshuai.xi }
4454*53ee8cc1Swenshuai.xi }
4455*53ee8cc1Swenshuai.xi
4456*53ee8cc1Swenshuai.xi //printf("dispQnum = %ld, pShm->u16DispQNumb = %d\n", u32DispQNum, pShm->u16DispQNumb);
4457*53ee8cc1Swenshuai.xi return u32DispQNum;
4458*53ee8cc1Swenshuai.xi #else
4459*53ee8cc1Swenshuai.xi HVD_ShareMem *pShm = (HVD_ShareMem *) _HVD_EX_GetShmAddr(u32Id);
4460*53ee8cc1Swenshuai.xi return pShm->u16DispQNumb;
4461*53ee8cc1Swenshuai.xi #endif
4462*53ee8cc1Swenshuai.xi }
4463*53ee8cc1Swenshuai.xi
HAL_HVD_EX_SetHwRegBase(MS_U32 u32Id,MS_U32 u32ModeFlag)4464*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetHwRegBase(MS_U32 u32Id, MS_U32 u32ModeFlag)
4465*53ee8cc1Swenshuai.xi {
4466*53ee8cc1Swenshuai.xi MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4467*53ee8cc1Swenshuai.xi pHVDHalContext->_stHVDStream[u8Idx].u32RegBase =
4468*53ee8cc1Swenshuai.xi ((u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC) ? REG_EVD_BASE : REG_HVD_BASE;
4469*53ee8cc1Swenshuai.xi }
4470*53ee8cc1Swenshuai.xi
4471*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable)4472*53ee8cc1Swenshuai.xi void HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable)
4473*53ee8cc1Swenshuai.xi {
4474*53ee8cc1Swenshuai.xi if (bEnable)
4475*53ee8cc1Swenshuai.xi {
4476*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, ~TOP_CKG_EVD_PPU_DIS, TOP_CKG_EVD_PPU_DIS);
4477*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, ~TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
4478*53ee8cc1Swenshuai.xi }
4479*53ee8cc1Swenshuai.xi else
4480*53ee8cc1Swenshuai.xi {
4481*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_DIS, TOP_CKG_EVD_PPU_DIS);
4482*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
4483*53ee8cc1Swenshuai.xi }
4484*53ee8cc1Swenshuai.xi
4485*53ee8cc1Swenshuai.xi switch (pHVDHalContext->u32EVDClockType)
4486*53ee8cc1Swenshuai.xi {
4487*53ee8cc1Swenshuai.xi case 384:
4488*53ee8cc1Swenshuai.xi {
4489*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_480MHZ, TOP_CKG_EVD_PPU_MASK);
4490*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_384MHZ, TOP_CKG_EVD_MASK);
4491*53ee8cc1Swenshuai.xi break;
4492*53ee8cc1Swenshuai.xi }
4493*53ee8cc1Swenshuai.xi case 320:
4494*53ee8cc1Swenshuai.xi {
4495*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_384MHZ, TOP_CKG_EVD_PPU_MASK);
4496*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_320MHZ, TOP_CKG_EVD_MASK);
4497*53ee8cc1Swenshuai.xi break;
4498*53ee8cc1Swenshuai.xi }
4499*53ee8cc1Swenshuai.xi case 288:
4500*53ee8cc1Swenshuai.xi {
4501*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_288MHZ, TOP_CKG_EVD_PPU_MASK);
4502*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_288MHZ, TOP_CKG_EVD_MASK);
4503*53ee8cc1Swenshuai.xi break;
4504*53ee8cc1Swenshuai.xi }
4505*53ee8cc1Swenshuai.xi case 240:
4506*53ee8cc1Swenshuai.xi {
4507*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_240MHZ, TOP_CKG_EVD_PPU_MASK);
4508*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_240MHZ, TOP_CKG_EVD_MASK);
4509*53ee8cc1Swenshuai.xi break;
4510*53ee8cc1Swenshuai.xi }
4511*53ee8cc1Swenshuai.xi case 218:
4512*53ee8cc1Swenshuai.xi {
4513*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_218MHZ, TOP_CKG_EVD_PPU_MASK);
4514*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_218MHZ, TOP_CKG_EVD_MASK);
4515*53ee8cc1Swenshuai.xi break;
4516*53ee8cc1Swenshuai.xi }
4517*53ee8cc1Swenshuai.xi case 192:
4518*53ee8cc1Swenshuai.xi {
4519*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_192MHZ, TOP_CKG_EVD_PPU_MASK);
4520*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_192MHZ, TOP_CKG_EVD_MASK);
4521*53ee8cc1Swenshuai.xi break;
4522*53ee8cc1Swenshuai.xi }
4523*53ee8cc1Swenshuai.xi case 160:
4524*53ee8cc1Swenshuai.xi {
4525*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_160MHZ, TOP_CKG_EVD_PPU_MASK);
4526*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_160MHZ, TOP_CKG_EVD_MASK);
4527*53ee8cc1Swenshuai.xi break;
4528*53ee8cc1Swenshuai.xi }
4529*53ee8cc1Swenshuai.xi default:
4530*53ee8cc1Swenshuai.xi {
4531*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_480MHZ, TOP_CKG_EVD_PPU_MASK);
4532*53ee8cc1Swenshuai.xi _HVD_WriteByteMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_384MHZ, TOP_CKG_EVD_MASK);
4533*53ee8cc1Swenshuai.xi break;
4534*53ee8cc1Swenshuai.xi }
4535*53ee8cc1Swenshuai.xi }
4536*53ee8cc1Swenshuai.xi
4537*53ee8cc1Swenshuai.xi return;
4538*53ee8cc1Swenshuai.xi }
4539*53ee8cc1Swenshuai.xi
HAL_EVD_EX_DeinitHW(void)4540*53ee8cc1Swenshuai.xi static MS_BOOL HAL_EVD_EX_DeinitHW(void)
4541*53ee8cc1Swenshuai.xi {
4542*53ee8cc1Swenshuai.xi MS_U16 u16Timeout = 1000;
4543*53ee8cc1Swenshuai.xi
4544*53ee8cc1Swenshuai.xi _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_SWRST, EVD_REG_RESET_SWRST);
4545*53ee8cc1Swenshuai.xi
4546*53ee8cc1Swenshuai.xi while (u16Timeout)
4547*53ee8cc1Swenshuai.xi {
4548*53ee8cc1Swenshuai.xi if ((_HVD_Read2Byte(EVD_REG_RESET) & (EVD_REG_RESET_SWRST_FIN)) == (EVD_REG_RESET_SWRST_FIN))
4549*53ee8cc1Swenshuai.xi {
4550*53ee8cc1Swenshuai.xi break;
4551*53ee8cc1Swenshuai.xi }
4552*53ee8cc1Swenshuai.xi u16Timeout--;
4553*53ee8cc1Swenshuai.xi }
4554*53ee8cc1Swenshuai.xi
4555*53ee8cc1Swenshuai.xi HAL_EVD_EX_PowerCtrl(FALSE);
4556*53ee8cc1Swenshuai.xi
4557*53ee8cc1Swenshuai.xi return TRUE;
4558*53ee8cc1Swenshuai.xi }
4559*53ee8cc1Swenshuai.xi #endif
HAL_HVD_EX_GetSupport2ndMVOPInterface(void)4560*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_GetSupport2ndMVOPInterface(void)
4561*53ee8cc1Swenshuai.xi {
4562*53ee8cc1Swenshuai.xi return TRUE;
4563*53ee8cc1Swenshuai.xi }
HAL_HVD_EX_SetBufferAddr(MS_U32 u32Id)4564*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetBufferAddr(MS_U32 u32Id)
4565*53ee8cc1Swenshuai.xi {
4566*53ee8cc1Swenshuai.xi _HVD_EX_SetBufferAddr(u32Id);
4567*53ee8cc1Swenshuai.xi }
4568*53ee8cc1Swenshuai.xi
4569*53ee8cc1Swenshuai.xi
HAL_HVD_EX_Is_RM_Supported(MS_U32 u32Id)4570*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_Is_RM_Supported(MS_U32 u32Id)
4571*53ee8cc1Swenshuai.xi {
4572*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4573*53ee8cc1Swenshuai.xi
4574*53ee8cc1Swenshuai.xi if(pCtrl->InitParams.u16ChipECONum == 0)
4575*53ee8cc1Swenshuai.xi return FALSE;
4576*53ee8cc1Swenshuai.xi else
4577*53ee8cc1Swenshuai.xi return TRUE;
4578*53ee8cc1Swenshuai.xi
4579*53ee8cc1Swenshuai.xi }
4580*53ee8cc1Swenshuai.xi
HAL_HVD_EX_BBU_Proc(MS_U32 u32Id)4581*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_Proc(MS_U32 u32Id)
4582*53ee8cc1Swenshuai.xi {
4583*53ee8cc1Swenshuai.xi
4584*53ee8cc1Swenshuai.xi }
4585*53ee8cc1Swenshuai.xi
4586*53ee8cc1Swenshuai.xi
HAL_HVD_EX_BBU_StopProc(MS_U32 u32Id)4587*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_StopProc(MS_U32 u32Id)
4588*53ee8cc1Swenshuai.xi {
4589*53ee8cc1Swenshuai.xi
4590*53ee8cc1Swenshuai.xi }
4591*53ee8cc1Swenshuai.xi
4592*53ee8cc1Swenshuai.xi #endif
4593*53ee8cc1Swenshuai.xi
4594*53ee8cc1Swenshuai.xi
4595