xref: /utopia/UTPA2-700.0.x/modules/vdec_v2/hal/manhattan/hvd_ex/halHVD_EX.c (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi 
96*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
97*53ee8cc1Swenshuai.xi //  Include Files
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi // Common Definition
100*53ee8cc1Swenshuai.xi #include <string.h>
101*53ee8cc1Swenshuai.xi #include "drvHVD_Common.h"
102*53ee8cc1Swenshuai.xi 
103*53ee8cc1Swenshuai.xi // Internal Definition
104*53ee8cc1Swenshuai.xi #include "drvHVD_def.h"
105*53ee8cc1Swenshuai.xi #include "fwHVD_if.h"
106*53ee8cc1Swenshuai.xi #include "halVPU_EX.h"
107*53ee8cc1Swenshuai.xi #include "halHVD_EX.h"
108*53ee8cc1Swenshuai.xi #include "regHVD_EX.h"
109*53ee8cc1Swenshuai.xi 
110*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
111*53ee8cc1Swenshuai.xi //  Driver Compiler Options
112*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
113*53ee8cc1Swenshuai.xi #if !defined(MSOS_TYPE_NUTTX) || defined(SUPPORT_X_MODEL_FEATURE)
114*53ee8cc1Swenshuai.xi 
115*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
116*53ee8cc1Swenshuai.xi //  Local Defines
117*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
118*53ee8cc1Swenshuai.xi #define RV_VLC_TABLE_SIZE           0x20000
119*53ee8cc1Swenshuai.xi /* Add for Mobile Platform by Ted Sun */
120*53ee8cc1Swenshuai.xi //#define HVD_DISPQ_PREFETCH_COUNT    2
121*53ee8cc1Swenshuai.xi #define HVD_FW_MEM_OFFSET           0x100000UL  // 1M
122*53ee8cc1Swenshuai.xi #define VPU_QMEM_BASE               0x20000000UL
123*53ee8cc1Swenshuai.xi #define HVD_HW_MAX_PIXEL (3840*2160*31000ULL) // 4kx2k@30p
124*53ee8cc1Swenshuai.xi 
125*53ee8cc1Swenshuai.xi #if 0
126*53ee8cc1Swenshuai.xi static HVD_AVC_VUI_DISP_INFO g_hvd_VUIINFO;
127*53ee8cc1Swenshuai.xi static MS_U8 g_hvd_nal_fill_pair[2][8] = { {0, 0, 0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0, 0, 0} };
128*53ee8cc1Swenshuai.xi static MS_U32 u32RV_VLCTableAddr = 0;   // offset from Frame buffer start address
129*53ee8cc1Swenshuai.xi static MS_U16 _u16DispQPtr = 0;
130*53ee8cc1Swenshuai.xi #endif
131*53ee8cc1Swenshuai.xi 
132*53ee8cc1Swenshuai.xi //---------------------------------- Mutex settings -----------------------------------------
133*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MUTEX_PROTECT
134*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexCreate()                                  \
135*53ee8cc1Swenshuai.xi     do                                                          \
136*53ee8cc1Swenshuai.xi     {                                                           \
137*53ee8cc1Swenshuai.xi         if (s32HVDMutexID < 0)                                  \
138*53ee8cc1Swenshuai.xi         {                                                       \
139*53ee8cc1Swenshuai.xi             s32HVDMutexID = OSAL_HVD_MutexCreate((MS_U8*)(_u8HVD_Mutex)); \
140*53ee8cc1Swenshuai.xi         }                                                       \
141*53ee8cc1Swenshuai.xi     } while (0)
142*53ee8cc1Swenshuai.xi 
143*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexDelete()                                  \
144*53ee8cc1Swenshuai.xi     do                                                          \
145*53ee8cc1Swenshuai.xi     {                                                           \
146*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                 \
147*53ee8cc1Swenshuai.xi         {                                                       \
148*53ee8cc1Swenshuai.xi             OSAL_HVD_MutexDelete(s32HVDMutexID);                \
149*53ee8cc1Swenshuai.xi             s32HVDMutexID = -1;                                 \
150*53ee8cc1Swenshuai.xi         }                                                       \
151*53ee8cc1Swenshuai.xi     } while (0)
152*53ee8cc1Swenshuai.xi 
153*53ee8cc1Swenshuai.xi #define  _HAL_HVD_Entry()                                                       \
154*53ee8cc1Swenshuai.xi     do                                                                          \
155*53ee8cc1Swenshuai.xi     {                                                                           \
156*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                                 \
157*53ee8cc1Swenshuai.xi         {                                                                       \
158*53ee8cc1Swenshuai.xi             if (!OSAL_HVD_MutexObtain(s32HVDMutexID, OSAL_HVD_MUTEX_TIMEOUT))   \
159*53ee8cc1Swenshuai.xi             {                                                                   \
160*53ee8cc1Swenshuai.xi                 printf("[HAL HVD][%06d] Mutex taking timeout\n", __LINE__);     \
161*53ee8cc1Swenshuai.xi             }                                                                   \
162*53ee8cc1Swenshuai.xi         }                                                                       \
163*53ee8cc1Swenshuai.xi     } while (0)
164*53ee8cc1Swenshuai.xi 
165*53ee8cc1Swenshuai.xi #define _HAL_HVD_Return(_ret_)                                  \
166*53ee8cc1Swenshuai.xi     do                                                          \
167*53ee8cc1Swenshuai.xi     {                                                           \
168*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                 \
169*53ee8cc1Swenshuai.xi         {                                                       \
170*53ee8cc1Swenshuai.xi             OSAL_HVD_MutexRelease(s32HVDMutexID);               \
171*53ee8cc1Swenshuai.xi         }                                                       \
172*53ee8cc1Swenshuai.xi         return _ret_;                                           \
173*53ee8cc1Swenshuai.xi     } while(0)
174*53ee8cc1Swenshuai.xi 
175*53ee8cc1Swenshuai.xi #define _HAL_HVD_Release()                                      \
176*53ee8cc1Swenshuai.xi     do                                                          \
177*53ee8cc1Swenshuai.xi     {                                                           \
178*53ee8cc1Swenshuai.xi         if (s32HVDMutexID >= 0)                                 \
179*53ee8cc1Swenshuai.xi         {                                                       \
180*53ee8cc1Swenshuai.xi             OSAL_HVD_MutexRelease(s32HVDMutexID);               \
181*53ee8cc1Swenshuai.xi         }                                                       \
182*53ee8cc1Swenshuai.xi     } while (0)
183*53ee8cc1Swenshuai.xi 
184*53ee8cc1Swenshuai.xi 
185*53ee8cc1Swenshuai.xi #else // HAL_HVD_ENABLE_MUTEX_PROTECT
186*53ee8cc1Swenshuai.xi 
187*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexCreate()
188*53ee8cc1Swenshuai.xi #define _HAL_HVD_MutexDelete()
189*53ee8cc1Swenshuai.xi #define _HAL_HVD_Entry()
190*53ee8cc1Swenshuai.xi #define _HAL_HVD_Return(_ret)      {return _ret;}
191*53ee8cc1Swenshuai.xi #define _HAL_HVD_Release()
192*53ee8cc1Swenshuai.xi 
193*53ee8cc1Swenshuai.xi #endif // HAL_HVD_ENABLE_MUTEX_PROTECT
194*53ee8cc1Swenshuai.xi 
195*53ee8cc1Swenshuai.xi //------------------------------ MIU SETTINGS ----------------------------------
196*53ee8cc1Swenshuai.xi #define _MaskMiuReq_MVD_RW( m )         _HVD_WriteRegBit(MIU0_REG_RQ2_MASK, m, BIT(4))
197*53ee8cc1Swenshuai.xi #define _MaskMiuReq_MVD_BBU_R( m )      _HVD_WriteRegBit(MIU0_REG_RQ0_MASK+1, m, BIT(4))
198*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_RW( m )         _HVD_WriteRegBit(MIU0_REG_RQ2_MASK, m, BIT(2))
199*53ee8cc1Swenshuai.xi #define _MaskMiuReq_HVD_BBU_R( m )      _HVD_WriteRegBit(MIU0_REG_RQ2_MASK, m, BIT(1))
200*53ee8cc1Swenshuai.xi 
201*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_MVD_RW( m )        _HVD_WriteRegBit(MIU1_REG_RQ2_MASK, m, BIT(4))
202*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_MVD_BBU_R( m )     _HVD_WriteRegBit(MIU1_REG_RQ0_MASK+1, m, BIT(4))
203*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_RW( m )        _HVD_WriteRegBit(MIU1_REG_RQ2_MASK, m, BIT(2))
204*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_HVD_BBU_R( m )     _HVD_WriteRegBit(MIU1_REG_RQ2_MASK, m, BIT(1))
205*53ee8cc1Swenshuai.xi 
206*53ee8cc1Swenshuai.xi #define HVD_MVD_RW_ON_MIU1              ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(4)) == BIT(4))
207*53ee8cc1Swenshuai.xi #define HVD_MVD_BBU_R_ON_MIU1           ((_HVD_Read2Byte(MIU0_REG_SEL0) & BIT(12)) == BIT(12))
208*53ee8cc1Swenshuai.xi #define HVD_HVD_RW_ON_MIU1              ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(2)) == BIT(2))
209*53ee8cc1Swenshuai.xi #define HVD_HVD_BBU_R_ON_MIU1           ((_HVD_Read2Byte(MIU0_REG_SEL2) & BIT(1)) == BIT(1))
210*53ee8cc1Swenshuai.xi 
211*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
212*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_RW( m )         _HVD_WriteRegBit(MIU0_REG_RQ3_MASK+1, m, BIT(5))
213*53ee8cc1Swenshuai.xi #define _MaskMiuReq_EVD_BBU_R( m )      _HVD_WriteRegBit(MIU0_REG_RQ3_MASK+1, m, BIT(4))
214*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_RW( m )         _HVD_WriteRegBit(MIU1_REG_RQ3_MASK+1, m, BIT(5))
215*53ee8cc1Swenshuai.xi #define _MaskMiu1Req_EVD_BBU_R( m )      _HVD_WriteRegBit(MIU1_REG_RQ3_MASK+1, m, BIT(4))
216*53ee8cc1Swenshuai.xi #define HVD_EVD_RW_ON_MIU1              ((_HVD_Read2Byte(MIU0_REG_SEL3) & BIT(13)) == BIT(13))
217*53ee8cc1Swenshuai.xi #define HVD_EVD_BBU_R_ON_MIU1           ((_HVD_Read2Byte(MIU0_REG_SEL3) & BIT(12)) == BIT(12))
218*53ee8cc1Swenshuai.xi #endif
219*53ee8cc1Swenshuai.xi 
220*53ee8cc1Swenshuai.xi #define _HVD_MIU_SetReqMask(miu_clients, mask)  \
221*53ee8cc1Swenshuai.xi     do                                          \
222*53ee8cc1Swenshuai.xi     {                                           \
223*53ee8cc1Swenshuai.xi         if (HVD_##miu_clients##_ON_MIU1 == 0)   \
224*53ee8cc1Swenshuai.xi         {                                       \
225*53ee8cc1Swenshuai.xi             _MaskMiuReq_##miu_clients(mask);    \
226*53ee8cc1Swenshuai.xi         }                                       \
227*53ee8cc1Swenshuai.xi         else                                    \
228*53ee8cc1Swenshuai.xi         {                                       \
229*53ee8cc1Swenshuai.xi             _MaskMiu1Req_##miu_clients(mask);   \
230*53ee8cc1Swenshuai.xi         }                                       \
231*53ee8cc1Swenshuai.xi     } while (0)
232*53ee8cc1Swenshuai.xi 
233*53ee8cc1Swenshuai.xi // check RM is supported or not
234*53ee8cc1Swenshuai.xi #define HVD_HW_RUBBER3      (HAL_HVD_EX_GetHWVersionID()& BIT(14))
235*53ee8cc1Swenshuai.xi #define HAL_HVD_EX_MAX_SUPPORT_STREAM   3
236*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
237*53ee8cc1Swenshuai.xi //  Local Structures
238*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
239*53ee8cc1Swenshuai.xi 
240*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
241*53ee8cc1Swenshuai.xi //  Local Functions Prototype
242*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
243*53ee8cc1Swenshuai.xi static MS_U16       _HVD_EX_GetBBUReadptr(MS_U32 u32Id);
244*53ee8cc1Swenshuai.xi static void         _HVD_EX_SetBBUWriteptr(MS_U32 u32Id, MS_U16 u16BBUNewWptr);
245*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_MBoxSend(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 u32Msg);
246*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_MBoxReady(MS_U32 u32Id, MS_U8 u8MBox);
247*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_MBoxRead(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 *u32Msg);
248*53ee8cc1Swenshuai.xi //static void     _HVD_EX_MBoxClear(MS_U8 u8MBox);
249*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetPC(void);
250*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESWritePtr(MS_U32 u32Id);
251*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESReadPtr(MS_U32 u32Id, MS_BOOL bDbug);
252*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_SetCMDArg(MS_U32 u32Id, MS_U32 u32Arg);
253*53ee8cc1Swenshuai.xi static MS_BOOL      _HVD_EX_SetCMD(MS_U32 u32Id, MS_U32 u32Cmd);
254*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_SendCmd(MS_U32 u32Id, MS_U32 u32Cmd, MS_U32 u32CmdArg);
255*53ee8cc1Swenshuai.xi static void         _HVD_EX_SetMIUProtectMask(MS_BOOL bEnable);
256*53ee8cc1Swenshuai.xi static void         _HVD_EX_SetBufferAddr(MS_U32 u32Id);
257*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESLevel(MS_U32 u32Id);
258*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetESQuantity(MS_U32 u32Id);
259*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_UpdatePTSTable(MS_U32 u32Id, HVD_BBU_Info *pInfo);
260*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_UpdateESWptr(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen);
261*53ee8cc1Swenshuai.xi static HVD_Return   _HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen, MS_U32 u32NalOffset2, MS_U32 u32NalLen2);
262*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetVUIDispInfo(MS_U32 u32Id);
263*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetBBUQNumb(MS_U32 u32Id);
264*53ee8cc1Swenshuai.xi static MS_U32       _HVD_EX_GetPTSQNumb(MS_U32 u32Id);
265*53ee8cc1Swenshuai.xi static HVD_EX_Drv_Ctrl *_HVD_EX_GetDrvCtrl(MS_U32 u32Id);
266*53ee8cc1Swenshuai.xi static MS_U8        _HVD_EX_GetStreamIdx(MS_U32 u32Id);
267*53ee8cc1Swenshuai.xi static HVD_Frm_Information *_HVD_EX_GetNextDispFrame(MS_U32 u32Id);
268*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
269*53ee8cc1Swenshuai.xi static void HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable);
270*53ee8cc1Swenshuai.xi static MS_BOOL HAL_EVD_EX_DeinitHW(void);
271*53ee8cc1Swenshuai.xi #endif
272*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
273*53ee8cc1Swenshuai.xi //  Global Variables
274*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
275*53ee8cc1Swenshuai.xi #if defined (__aeon__)
276*53ee8cc1Swenshuai.xi static MS_U32 u32HVDRegOSBase = 0xA0200000;
277*53ee8cc1Swenshuai.xi #else
278*53ee8cc1Swenshuai.xi static MS_U32 u32HVDRegOSBase = 0xBF200000;
279*53ee8cc1Swenshuai.xi #endif
280*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MUTEX_PROTECT
281*53ee8cc1Swenshuai.xi MS_S32 s32HVDMutexID = -1;
282*53ee8cc1Swenshuai.xi MS_U8 _u8HVD_Mutex[] = { "HVD_Mutex" };
283*53ee8cc1Swenshuai.xi #endif
284*53ee8cc1Swenshuai.xi 
285*53ee8cc1Swenshuai.xi 
286*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
287*53ee8cc1Swenshuai.xi //  Local Variables
288*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
289*53ee8cc1Swenshuai.xi typedef struct
290*53ee8cc1Swenshuai.xi {
291*53ee8cc1Swenshuai.xi 
292*53ee8cc1Swenshuai.xi     HVD_AVC_VUI_DISP_INFO g_hvd_VUIINFO;
293*53ee8cc1Swenshuai.xi     MS_U8 g_hvd_nal_fill_pair[2][8];
294*53ee8cc1Swenshuai.xi     MS_U32 u32RV_VLCTableAddr;  // offset from Frame buffer start address
295*53ee8cc1Swenshuai.xi     MS_U16 _u16DispQPtr;
296*53ee8cc1Swenshuai.xi 
297*53ee8cc1Swenshuai.xi     //HVD_EX_Drv_Ctrl *_pHVDCtrls;
298*53ee8cc1Swenshuai.xi     MS_U32 u32HVDCmdTimeout;//same as HVD_FW_CMD_TIMEOUT_DEFAULT
299*53ee8cc1Swenshuai.xi     MS_U32 u32VPUClockType;
300*53ee8cc1Swenshuai.xi     MS_U32 u32HVDClockType;//160
301*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
302*53ee8cc1Swenshuai.xi     MS_U32 u32EVDClockType;
303*53ee8cc1Swenshuai.xi #endif
304*53ee8cc1Swenshuai.xi     HVD_EX_Stream _stHVDStream[3];
305*53ee8cc1Swenshuai.xi 
306*53ee8cc1Swenshuai.xi     volatile HVD_Frm_Information *pHvdFrm;//_HVD_EX_GetNextDispFrame()
307*53ee8cc1Swenshuai.xi     MS_BOOL g_RstFlag;
308*53ee8cc1Swenshuai.xi     MS_U64 u64pts_real;
309*53ee8cc1Swenshuai.xi     MS_U32 u32VP8BBUWptr;
310*53ee8cc1Swenshuai.xi     //pre_set
311*53ee8cc1Swenshuai.xi     HVD_Pre_Ctrl *pHVDPreCtrl_Hal[2];
312*53ee8cc1Swenshuai.xi 
313*53ee8cc1Swenshuai.xi } HVD_Hal_CTX;
314*53ee8cc1Swenshuai.xi 
315*53ee8cc1Swenshuai.xi HVD_Hal_CTX* pHVDHalContext = NULL;
316*53ee8cc1Swenshuai.xi HVD_Hal_CTX gHVDHalContext;
317*53ee8cc1Swenshuai.xi HVD_EX_Drv_Ctrl *_pHVDCtrls = NULL;
318*53ee8cc1Swenshuai.xi 
319*53ee8cc1Swenshuai.xi static HVD_EX_PreSet _stHVDPreSet[HAL_HVD_EX_MAX_SUPPORT_STREAM] =
320*53ee8cc1Swenshuai.xi {
321*53ee8cc1Swenshuai.xi     {FALSE},
322*53ee8cc1Swenshuai.xi     {FALSE},
323*53ee8cc1Swenshuai.xi     {FALSE},
324*53ee8cc1Swenshuai.xi };
325*53ee8cc1Swenshuai.xi 
326*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
327*53ee8cc1Swenshuai.xi //  Debug Functions
328*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
329*53ee8cc1Swenshuai.xi #ifdef SUPPORT_X_MODEL_FEATURE //We using the common compile option to handle X model
330*53ee8cc1Swenshuai.xi //static MS_BOOL g_RstFlag = FALSE;
HVD_EX_SetRstFlag(MS_BOOL bRst)331*53ee8cc1Swenshuai.xi void HVD_EX_SetRstFlag(MS_BOOL bRst)
332*53ee8cc1Swenshuai.xi {
333*53ee8cc1Swenshuai.xi     pHVDHalContext->g_RstFlag = bRst;
334*53ee8cc1Swenshuai.xi }
HVD_EX_GetRstFlag(void)335*53ee8cc1Swenshuai.xi MS_BOOL HVD_EX_GetRstFlag(void)
336*53ee8cc1Swenshuai.xi {
337*53ee8cc1Swenshuai.xi     return pHVDHalContext->g_RstFlag;
338*53ee8cc1Swenshuai.xi }
339*53ee8cc1Swenshuai.xi #endif
340*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
341*53ee8cc1Swenshuai.xi //  Local Functions
342*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
343*53ee8cc1Swenshuai.xi 
_HVD_EX_Context_Init_HAL(void)344*53ee8cc1Swenshuai.xi static void _HVD_EX_Context_Init_HAL(void)
345*53ee8cc1Swenshuai.xi {
346*53ee8cc1Swenshuai.xi     pHVDHalContext->u32HVDCmdTimeout = 100;//same as HVD_FW_CMD_TIMEOUT_DEFAULT
347*53ee8cc1Swenshuai.xi     pHVDHalContext->u32VPUClockType = 320; //it should same as:_VPU_EX_InitAll() eClkSpeed
348*53ee8cc1Swenshuai.xi     pHVDHalContext->u32HVDClockType = 345;//160;
349*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
350*53ee8cc1Swenshuai.xi     pHVDHalContext->u32EVDClockType = 345;
351*53ee8cc1Swenshuai.xi #endif
352*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[0].eStreamId = E_HAL_HVD_MAIN_STREAM0;
353*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[1].eStreamId = E_HAL_HVD_SUB_STREAM0;
354*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[2].eStreamId = E_HAL_HVD_SUB_STREAM1;
355*53ee8cc1Swenshuai.xi }
356*53ee8cc1Swenshuai.xi 
_HVD_EX_GetBBUReadptr(MS_U32 u32Id)357*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUReadptr(MS_U32 u32Id)
358*53ee8cc1Swenshuai.xi {
359*53ee8cc1Swenshuai.xi     MS_U16 u16Ret = 0;
360*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
361*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
362*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
363*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
364*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
365*53ee8cc1Swenshuai.xi 
366*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
367*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
368*53ee8cc1Swenshuai.xi     {
369*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
370*53ee8cc1Swenshuai.xi     }
371*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
372*53ee8cc1Swenshuai.xi 
373*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), 0, HVD_REG_POLL_NAL_RPTR_BIT);
374*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), HVD_REG_POLL_NAL_RPTR_BIT, HVD_REG_POLL_NAL_RPTR_BIT);
375*53ee8cc1Swenshuai.xi 
376*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))        // VP8
377*53ee8cc1Swenshuai.xi     {
378*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS4);
379*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS3);
380*53ee8cc1Swenshuai.xi     }
381*53ee8cc1Swenshuai.xi     else
382*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
383*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
384*53ee8cc1Swenshuai.xi #else
385*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
386*53ee8cc1Swenshuai.xi #endif
387*53ee8cc1Swenshuai.xi     {
388*53ee8cc1Swenshuai.xi         //if(pCtrl->InitParams.bColocateBBUMode)
389*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
390*53ee8cc1Swenshuai.xi             u16Ret = pShm->u32ColocateBBUReadPtr;
391*53ee8cc1Swenshuai.xi         else
392*53ee8cc1Swenshuai.xi             u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI(u32RB));
393*53ee8cc1Swenshuai.xi     }
394*53ee8cc1Swenshuai.xi     else
395*53ee8cc1Swenshuai.xi     {
396*53ee8cc1Swenshuai.xi         //if(pCtrl->InitParams.bColocateBBUMode)
397*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
398*53ee8cc1Swenshuai.xi             u16Ret = pShm->u32ColocateBBUReadPtr;
399*53ee8cc1Swenshuai.xi         else
400*53ee8cc1Swenshuai.xi             u16Ret = _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS2);
401*53ee8cc1Swenshuai.xi     }
402*53ee8cc1Swenshuai.xi 
403*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Task0=%d, Task1=%d\n",
404*53ee8cc1Swenshuai.xi         _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_RPTR_HI_BS2));
405*53ee8cc1Swenshuai.xi 
406*53ee8cc1Swenshuai.xi     return u16Ret;
407*53ee8cc1Swenshuai.xi }
408*53ee8cc1Swenshuai.xi 
_HVD_EX_GetBBUWritedptr(MS_U32 u32Id)409*53ee8cc1Swenshuai.xi static MS_U16 _HVD_EX_GetBBUWritedptr(MS_U32 u32Id)
410*53ee8cc1Swenshuai.xi {
411*53ee8cc1Swenshuai.xi     MS_U16 u16Ret = 0;
412*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
413*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pDrvCtrl = _HVD_EX_GetDrvCtrl(u32Id);
414*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
415*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
416*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
417*53ee8cc1Swenshuai.xi 
418*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
419*53ee8cc1Swenshuai.xi     if (HAL_HVD_EX_CheckMVCID(u32Id))
420*53ee8cc1Swenshuai.xi     {
421*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
422*53ee8cc1Swenshuai.xi     }
423*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
424*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), 0, HVD_REG_POLL_NAL_RPTR_BIT);
425*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_POLL_NAL_RPTR(u32RB), HVD_REG_POLL_NAL_RPTR_BIT, HVD_REG_POLL_NAL_RPTR_BIT);
426*53ee8cc1Swenshuai.xi 
427*53ee8cc1Swenshuai.xi     if ((pDrvCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP8)        // VP8
428*53ee8cc1Swenshuai.xi     {
429*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS4);
430*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS3);
431*53ee8cc1Swenshuai.xi     }
432*53ee8cc1Swenshuai.xi     else
433*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
434*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pDrvCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
435*53ee8cc1Swenshuai.xi #else
436*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
437*53ee8cc1Swenshuai.xi #endif
438*53ee8cc1Swenshuai.xi     {
439*53ee8cc1Swenshuai.xi         //if(pDrvCtrl->InitParams.bColocateBBUMode)
440*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
441*53ee8cc1Swenshuai.xi             u16Ret = pShm->u32ColocateBBUWritePtr;
442*53ee8cc1Swenshuai.xi         else
443*53ee8cc1Swenshuai.xi             u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI(u32RB));
444*53ee8cc1Swenshuai.xi     }
445*53ee8cc1Swenshuai.xi     else
446*53ee8cc1Swenshuai.xi     {
447*53ee8cc1Swenshuai.xi         //if(pDrvCtrl->InitParams.bColocateBBUMode)
448*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
449*53ee8cc1Swenshuai.xi             u16Ret = pShm->u32ColocateBBUWritePtr;
450*53ee8cc1Swenshuai.xi         else
451*53ee8cc1Swenshuai.xi         u16Ret = _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS2);
452*53ee8cc1Swenshuai.xi     }
453*53ee8cc1Swenshuai.xi 
454*53ee8cc1Swenshuai.xi     return u16Ret;
455*53ee8cc1Swenshuai.xi }
456*53ee8cc1Swenshuai.xi 
_HVD_EX_ResetMainSubBBUWptr(MS_U32 u32Id)457*53ee8cc1Swenshuai.xi static void _HVD_EX_ResetMainSubBBUWptr(MS_U32 u32Id)
458*53ee8cc1Swenshuai.xi {
459*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
460*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
461*53ee8cc1Swenshuai.xi 
462*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI(u32RB), 0);
463*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
464*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS2, 0);
465*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
466*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS3, 0);
467*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
468*53ee8cc1Swenshuai.xi     _HVD_Write2Byte(HVD_REG_NAL_RPTR_HI_BS4, 0);
469*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
470*53ee8cc1Swenshuai.xi }
471*53ee8cc1Swenshuai.xi 
_HVD_EX_SetBBUWriteptr(MS_U32 u32Id,MS_U16 u16BBUNewWptr)472*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBBUWriteptr(MS_U32 u32Id, MS_U16 u16BBUNewWptr)
473*53ee8cc1Swenshuai.xi {
474*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
475*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
476*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
477*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
478*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
479*53ee8cc1Swenshuai.xi 
480*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
481*53ee8cc1Swenshuai.xi     if (HAL_HVD_EX_CheckMVCID(u32Id))
482*53ee8cc1Swenshuai.xi     {
483*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
484*53ee8cc1Swenshuai.xi     }
485*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
486*53ee8cc1Swenshuai.xi 
487*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))        // VP8
488*53ee8cc1Swenshuai.xi     {
489*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS3, u16BBUNewWptr);
490*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS4, u16BBUNewWptr);
491*53ee8cc1Swenshuai.xi     }
492*53ee8cc1Swenshuai.xi     else
493*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
494*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
495*53ee8cc1Swenshuai.xi #else
496*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
497*53ee8cc1Swenshuai.xi #endif
498*53ee8cc1Swenshuai.xi     {
499*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI(u32RB), u16BBUNewWptr);
500*53ee8cc1Swenshuai.xi         //if(pCtrl->InitParams.bColocateBBUMode)
501*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
502*53ee8cc1Swenshuai.xi             pShm->u32ColocateBBUWritePtr = u16BBUNewWptr;
503*53ee8cc1Swenshuai.xi     }
504*53ee8cc1Swenshuai.xi     else
505*53ee8cc1Swenshuai.xi     {
506*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_WPTR_HI_BS2, u16BBUNewWptr);
507*53ee8cc1Swenshuai.xi         //if(pCtrl->InitParams.bColocateBBUMode)
508*53ee8cc1Swenshuai.xi         if(_stHVDPreSet[u8Idx].bColocateBBUMode)
509*53ee8cc1Swenshuai.xi             pShm->u32ColocateBBUWritePtr = u16BBUNewWptr;
510*53ee8cc1Swenshuai.xi     }
511*53ee8cc1Swenshuai.xi 
512*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Task0=%d, Task1=%d\n",
513*53ee8cc1Swenshuai.xi         _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI(u32RB)), _HVD_Read2Byte(HVD_REG_NAL_WPTR_HI_BS2));
514*53ee8cc1Swenshuai.xi 
515*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_NAL_WPTR_SYNC, HVD_REG_NAL_WPTR_SYNC);    // set bit 3
516*53ee8cc1Swenshuai.xi }
517*53ee8cc1Swenshuai.xi 
_HVD_EX_MBoxSend(MS_U32 u32Id,MS_U8 u8MBox,MS_U32 u32Msg)518*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxSend(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 u32Msg)
519*53ee8cc1Swenshuai.xi {
520*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
521*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
522*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
523*53ee8cc1Swenshuai.xi 
524*53ee8cc1Swenshuai.xi     switch (u8MBox)
525*53ee8cc1Swenshuai.xi     {
526*53ee8cc1Swenshuai.xi         case E_HVD_HI_0:
527*53ee8cc1Swenshuai.xi         {
528*53ee8cc1Swenshuai.xi             _HVD_Write4Byte(HVD_REG_HI_MBOX0_L(u32RB), u32Msg);
529*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_HI_MBOX_SET(u32RB), HVD_REG_HI_MBOX0_SET, HVD_REG_HI_MBOX0_SET);
530*53ee8cc1Swenshuai.xi             break;
531*53ee8cc1Swenshuai.xi         }
532*53ee8cc1Swenshuai.xi         case E_HVD_HI_1:
533*53ee8cc1Swenshuai.xi         {
534*53ee8cc1Swenshuai.xi             _HVD_Write4Byte(HVD_REG_HI_MBOX1_L(u32RB), u32Msg);
535*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_HI_MBOX_SET(u32RB), HVD_REG_HI_MBOX1_SET, HVD_REG_HI_MBOX1_SET);
536*53ee8cc1Swenshuai.xi             break;
537*53ee8cc1Swenshuai.xi         }
538*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_0:
539*53ee8cc1Swenshuai.xi         {
540*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxSend(VPU_HI_MBOX0, u32Msg);
541*53ee8cc1Swenshuai.xi             break;
542*53ee8cc1Swenshuai.xi         }
543*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_1:
544*53ee8cc1Swenshuai.xi         {
545*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxSend(VPU_HI_MBOX1, u32Msg);
546*53ee8cc1Swenshuai.xi             break;
547*53ee8cc1Swenshuai.xi         }
548*53ee8cc1Swenshuai.xi         default:
549*53ee8cc1Swenshuai.xi         {
550*53ee8cc1Swenshuai.xi             bResult = FALSE;
551*53ee8cc1Swenshuai.xi             break;
552*53ee8cc1Swenshuai.xi         }
553*53ee8cc1Swenshuai.xi     }
554*53ee8cc1Swenshuai.xi 
555*53ee8cc1Swenshuai.xi     return bResult;
556*53ee8cc1Swenshuai.xi }
557*53ee8cc1Swenshuai.xi 
_HVD_EX_MBoxReady(MS_U32 u32Id,MS_U8 u8MBox)558*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxReady(MS_U32 u32Id, MS_U8 u8MBox)
559*53ee8cc1Swenshuai.xi {
560*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
561*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
562*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
563*53ee8cc1Swenshuai.xi 
564*53ee8cc1Swenshuai.xi     switch (u8MBox)
565*53ee8cc1Swenshuai.xi     {
566*53ee8cc1Swenshuai.xi         case E_HVD_HI_0:
567*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_HI_MBOX_RDY(u32RB), HVD_REG_HI_MBOX0_RDY) ? FALSE : TRUE;
568*53ee8cc1Swenshuai.xi             break;
569*53ee8cc1Swenshuai.xi         case E_HVD_HI_1:
570*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_HI_MBOX_RDY(u32RB), HVD_REG_HI_MBOX1_RDY) ? FALSE : TRUE;
571*53ee8cc1Swenshuai.xi             break;
572*53ee8cc1Swenshuai.xi         case E_HVD_RISC_0:
573*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_RISC_MBOX_RDY(u32RB), HVD_REG_RISC_MBOX0_RDY) ? TRUE : FALSE;
574*53ee8cc1Swenshuai.xi             break;
575*53ee8cc1Swenshuai.xi         case E_HVD_RISC_1:
576*53ee8cc1Swenshuai.xi             bResult = _HVD_ReadWordBit(HVD_REG_RISC_MBOX_RDY(u32RB), HVD_REG_RISC_MBOX1_RDY) ? TRUE : FALSE;
577*53ee8cc1Swenshuai.xi             break;
578*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_0:
579*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_HI_MBOX0);
580*53ee8cc1Swenshuai.xi             break;
581*53ee8cc1Swenshuai.xi         case E_HVD_VPU_HI_1:
582*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_HI_MBOX1);
583*53ee8cc1Swenshuai.xi             break;
584*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_0:
585*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX0);
586*53ee8cc1Swenshuai.xi             break;
587*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_1:
588*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRdy(VPU_RISC_MBOX1);
589*53ee8cc1Swenshuai.xi             break;
590*53ee8cc1Swenshuai.xi         default:
591*53ee8cc1Swenshuai.xi             break;
592*53ee8cc1Swenshuai.xi     }
593*53ee8cc1Swenshuai.xi 
594*53ee8cc1Swenshuai.xi     return bResult;
595*53ee8cc1Swenshuai.xi }
596*53ee8cc1Swenshuai.xi 
_HVD_EX_MBoxRead(MS_U32 u32Id,MS_U8 u8MBox,MS_U32 * u32Msg)597*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_MBoxRead(MS_U32 u32Id, MS_U8 u8MBox, MS_U32 *u32Msg)
598*53ee8cc1Swenshuai.xi {
599*53ee8cc1Swenshuai.xi     MS_BOOL bResult = TRUE;
600*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
601*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
602*53ee8cc1Swenshuai.xi 
603*53ee8cc1Swenshuai.xi     switch (u8MBox)
604*53ee8cc1Swenshuai.xi     {
605*53ee8cc1Swenshuai.xi         case E_HVD_HI_0:
606*53ee8cc1Swenshuai.xi         {
607*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_HI_MBOX0_L(u32RB));
608*53ee8cc1Swenshuai.xi             break;
609*53ee8cc1Swenshuai.xi         }
610*53ee8cc1Swenshuai.xi         case E_HVD_HI_1:
611*53ee8cc1Swenshuai.xi         {
612*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_HI_MBOX1_L(u32RB));
613*53ee8cc1Swenshuai.xi             break;
614*53ee8cc1Swenshuai.xi         }
615*53ee8cc1Swenshuai.xi         case E_HVD_RISC_0:
616*53ee8cc1Swenshuai.xi         {
617*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_RISC_MBOX0_L(u32RB));
618*53ee8cc1Swenshuai.xi             break;
619*53ee8cc1Swenshuai.xi         }
620*53ee8cc1Swenshuai.xi         case E_HVD_RISC_1:
621*53ee8cc1Swenshuai.xi         {
622*53ee8cc1Swenshuai.xi             *u32Msg = _HVD_Read4Byte(HVD_REG_RISC_MBOX1_L(u32RB));
623*53ee8cc1Swenshuai.xi             break;
624*53ee8cc1Swenshuai.xi         }
625*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_0:
626*53ee8cc1Swenshuai.xi         {
627*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX0, u32Msg);
628*53ee8cc1Swenshuai.xi             break;
629*53ee8cc1Swenshuai.xi         }
630*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_1:
631*53ee8cc1Swenshuai.xi         {
632*53ee8cc1Swenshuai.xi             bResult = HAL_VPU_EX_MBoxRead(VPU_RISC_MBOX1, u32Msg);
633*53ee8cc1Swenshuai.xi             break;
634*53ee8cc1Swenshuai.xi         }
635*53ee8cc1Swenshuai.xi         default:
636*53ee8cc1Swenshuai.xi         {
637*53ee8cc1Swenshuai.xi             bResult = FALSE;
638*53ee8cc1Swenshuai.xi             break;
639*53ee8cc1Swenshuai.xi         }
640*53ee8cc1Swenshuai.xi     }
641*53ee8cc1Swenshuai.xi 
642*53ee8cc1Swenshuai.xi     return bResult;
643*53ee8cc1Swenshuai.xi }
644*53ee8cc1Swenshuai.xi 
645*53ee8cc1Swenshuai.xi #if 0
646*53ee8cc1Swenshuai.xi static void _HVD_EX_MBoxClear(MS_U8 u8MBox)
647*53ee8cc1Swenshuai.xi {
648*53ee8cc1Swenshuai.xi     switch (u8MBox)
649*53ee8cc1Swenshuai.xi     {
650*53ee8cc1Swenshuai.xi         case E_HVD_RISC_0:
651*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR, HVD_REG_RISC_MBOX0_CLR, HVD_REG_RISC_MBOX0_CLR);
652*53ee8cc1Swenshuai.xi             break;
653*53ee8cc1Swenshuai.xi         case E_HVD_RISC_1:
654*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR, HVD_REG_RISC_MBOX1_CLR, HVD_REG_RISC_MBOX1_CLR);
655*53ee8cc1Swenshuai.xi             break;
656*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_0:
657*53ee8cc1Swenshuai.xi             HAL_VPU_EX_MBoxClear(VPU_RISC_MBOX0);
658*53ee8cc1Swenshuai.xi             break;
659*53ee8cc1Swenshuai.xi         case E_HVD_VPU_RISC_1:
660*53ee8cc1Swenshuai.xi             HAL_VPU_EX_MBoxClear(VPU_RISC_MBOX1);
661*53ee8cc1Swenshuai.xi             break;
662*53ee8cc1Swenshuai.xi         default:
663*53ee8cc1Swenshuai.xi             break;
664*53ee8cc1Swenshuai.xi     }
665*53ee8cc1Swenshuai.xi }
666*53ee8cc1Swenshuai.xi #endif
667*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPC(void)668*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPC(void)
669*53ee8cc1Swenshuai.xi {
670*53ee8cc1Swenshuai.xi     MS_U32 u32PC = 0;
671*53ee8cc1Swenshuai.xi     u32PC = HAL_VPU_EX_GetProgCnt();
672*53ee8cc1Swenshuai.xi //    HVD_MSG_DBG("<gdbg>pc0 =0x%lx\n",u32PC);
673*53ee8cc1Swenshuai.xi     return u32PC;
674*53ee8cc1Swenshuai.xi }
675*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESWritePtr(MS_U32 u32Id)676*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESWritePtr(MS_U32 u32Id)
677*53ee8cc1Swenshuai.xi {
678*53ee8cc1Swenshuai.xi     MS_U32 u32Data = 0;
679*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
680*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
681*53ee8cc1Swenshuai.xi 
682*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
683*53ee8cc1Swenshuai.xi     {
684*53ee8cc1Swenshuai.xi         u32Data = pCtrl->LastNal.u32NalAddr + pCtrl->LastNal.u32NalSize;
685*53ee8cc1Swenshuai.xi 
686*53ee8cc1Swenshuai.xi         if (u32Data > pCtrl->MemMap.u32BitstreamBufSize)
687*53ee8cc1Swenshuai.xi         {
688*53ee8cc1Swenshuai.xi             u32Data -= pCtrl->MemMap.u32BitstreamBufSize;
689*53ee8cc1Swenshuai.xi 
690*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("app should not put this kind of packet\n");
691*53ee8cc1Swenshuai.xi         }
692*53ee8cc1Swenshuai.xi     }
693*53ee8cc1Swenshuai.xi     else
694*53ee8cc1Swenshuai.xi     {
695*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
696*53ee8cc1Swenshuai.xi         MS_U8 u8ViewIdx = 0;
697*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
698*53ee8cc1Swenshuai.xi         {
699*53ee8cc1Swenshuai.xi             u8ViewIdx = (MS_U8) HAL_HVD_EX_GetView(u32Id);
700*53ee8cc1Swenshuai.xi         }
701*53ee8cc1Swenshuai.xi         if(u8ViewIdx != 0)  /// 2nd ES ptr.
702*53ee8cc1Swenshuai.xi         {
703*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ES2WritePtr;
704*53ee8cc1Swenshuai.xi         }
705*53ee8cc1Swenshuai.xi         else
706*53ee8cc1Swenshuai.xi         {
707*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESWritePtr;
708*53ee8cc1Swenshuai.xi         }
709*53ee8cc1Swenshuai.xi #else
710*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESWritePtr;
711*53ee8cc1Swenshuai.xi #endif
712*53ee8cc1Swenshuai.xi     }
713*53ee8cc1Swenshuai.xi 
714*53ee8cc1Swenshuai.xi     return u32Data;
715*53ee8cc1Swenshuai.xi }
716*53ee8cc1Swenshuai.xi 
717*53ee8cc1Swenshuai.xi #define NAL_UNIT_LEN_BITS   21
718*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_BITS   30
719*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_LOW_BITS (32-NAL_UNIT_LEN_BITS)
720*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_HIGH_BITS (NAL_UNIT_OFT_BITS-NAL_UNIT_OFT_LOW_BITS)
721*53ee8cc1Swenshuai.xi #define NAL_UNIT_OFT_LOW_MASK (((unsigned int)0xFFFFFFFF)>>(32-NAL_UNIT_OFT_LOW_BITS))
722*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESReadPtr(MS_U32 u32Id,MS_BOOL bDbug)723*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESReadPtr(MS_U32 u32Id, MS_BOOL bDbug)
724*53ee8cc1Swenshuai.xi {
725*53ee8cc1Swenshuai.xi     MS_U32 u32Data = 0;
726*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = 0;
727*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
728*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
729*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
730*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
731*53ee8cc1Swenshuai.xi     MS_U32 u32VP8_BBU_DRAM_ST_ADDR_BS3 = pShm->u32HVD_BBU_DRAM_ST_ADDR;
732*53ee8cc1Swenshuai.xi 
733*53ee8cc1Swenshuai.xi     u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
734*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
735*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
736*53ee8cc1Swenshuai.xi     {
737*53ee8cc1Swenshuai.xi         u8TaskId = (MS_U8) HAL_HVD_EX_GetView(u32Id);
738*53ee8cc1Swenshuai.xi     }
739*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
740*53ee8cc1Swenshuai.xi 
741*53ee8cc1Swenshuai.xi     if (((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV) || (TRUE == bDbug))
742*53ee8cc1Swenshuai.xi     {
743*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_VP8)
744*53ee8cc1Swenshuai.xi         {
745*53ee8cc1Swenshuai.xi            // MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
746*53ee8cc1Swenshuai.xi             MS_U16 u16ReadPtr = _HVD_EX_GetBBUReadptr(u32Id);
747*53ee8cc1Swenshuai.xi             MS_U16 u16WritePtr = _HVD_EX_GetBBUWritedptr(u32Id);
748*53ee8cc1Swenshuai.xi             MS_U32 *u32Adr;
749*53ee8cc1Swenshuai.xi             MS_U32 u32Tmp;
750*53ee8cc1Swenshuai.xi 
751*53ee8cc1Swenshuai.xi             if (u16ReadPtr == u16WritePtr)
752*53ee8cc1Swenshuai.xi             {
753*53ee8cc1Swenshuai.xi                 u32Data = _HVD_EX_GetESWritePtr(u32Id);
754*53ee8cc1Swenshuai.xi             }
755*53ee8cc1Swenshuai.xi             else
756*53ee8cc1Swenshuai.xi             {
757*53ee8cc1Swenshuai.xi                 if (u16ReadPtr)
758*53ee8cc1Swenshuai.xi                     u16ReadPtr--;
759*53ee8cc1Swenshuai.xi                 else
760*53ee8cc1Swenshuai.xi                     u16ReadPtr = VP8_BBU_DRAM_TBL_ENTRY - 1;
761*53ee8cc1Swenshuai.xi 
762*53ee8cc1Swenshuai.xi                 u32Adr = (MS_U32 *)(MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS3 + (u16ReadPtr << 3)));
763*53ee8cc1Swenshuai.xi 
764*53ee8cc1Swenshuai.xi                 u32Data = (*u32Adr) >> NAL_UNIT_LEN_BITS;
765*53ee8cc1Swenshuai.xi                 u32Tmp = (*(u32Adr+1)) & (0xffffffff>>(32-(NAL_UNIT_OFT_BITS-(32-NAL_UNIT_LEN_BITS))));
766*53ee8cc1Swenshuai.xi                 u32Tmp = u32Tmp << (32-NAL_UNIT_LEN_BITS);
767*53ee8cc1Swenshuai.xi                 u32Data = u32Data | u32Tmp;
768*53ee8cc1Swenshuai.xi 
769*53ee8cc1Swenshuai.xi                 //printf("[VP8] GetESRptr (%x,%x,%x,%x,%d,%d)\n", u32Adr, (*u32Adr), (*(u32Adr+1)) , u32Data, u16ReadPtr, u16WritePtr);
770*53ee8cc1Swenshuai.xi                 //while(1);
771*53ee8cc1Swenshuai.xi             }
772*53ee8cc1Swenshuai.xi             goto EXIT;
773*53ee8cc1Swenshuai.xi         }
774*53ee8cc1Swenshuai.xi         // set reg_poll_nal_rptr 0
775*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_ESB_RPTR(u32RB), 0, HVD_REG_ESB_RPTR_POLL);
776*53ee8cc1Swenshuai.xi         // set reg_poll_nal_rptr 1
777*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_ESB_RPTR(u32RB), HVD_REG_ESB_RPTR_POLL, HVD_REG_ESB_RPTR_POLL);
778*53ee8cc1Swenshuai.xi 
779*53ee8cc1Swenshuai.xi         // read reg_nal_rptr_hi
780*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
781*53ee8cc1Swenshuai.xi         if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
782*53ee8cc1Swenshuai.xi #else
783*53ee8cc1Swenshuai.xi         if (0 == u8TaskId)
784*53ee8cc1Swenshuai.xi #endif
785*53ee8cc1Swenshuai.xi         {
786*53ee8cc1Swenshuai.xi             u32Data = _HVD_Read2Byte(HVD_REG_ESB_RPTR(u32RB)) & 0xFFC0;
787*53ee8cc1Swenshuai.xi             u32Data >>= 6;
788*53ee8cc1Swenshuai.xi             u32Data |= _HVD_Read2Byte(HVD_REG_ESB_RPTR_H(u32RB)) << 10;
789*53ee8cc1Swenshuai.xi         }
790*53ee8cc1Swenshuai.xi         else
791*53ee8cc1Swenshuai.xi         {
792*53ee8cc1Swenshuai.xi             u32Data = _HVD_Read2Byte(HVD_REG_ESB_RPTR_L_BS2) & 0xFFC0;
793*53ee8cc1Swenshuai.xi             u32Data >>= 6;
794*53ee8cc1Swenshuai.xi             u32Data |= _HVD_Read2Byte(HVD_REG_ESB_RPTR_H_BS2) << 10;
795*53ee8cc1Swenshuai.xi         }
796*53ee8cc1Swenshuai.xi 
797*53ee8cc1Swenshuai.xi         u32Data <<= 3;             // unit
798*53ee8cc1Swenshuai.xi 
799*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
800*53ee8cc1Swenshuai.xi         {
801*53ee8cc1Swenshuai.xi             MS_U32 u32ESWptr = _HVD_EX_GetESWritePtr(u32Id);
802*53ee8cc1Swenshuai.xi 
803*53ee8cc1Swenshuai.xi             if ((pCtrl->u32LastESRptr < u32ESWptr) && (u32Data > u32ESWptr))
804*53ee8cc1Swenshuai.xi             {
805*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
806*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
807*53ee8cc1Swenshuai.xi             }
808*53ee8cc1Swenshuai.xi             else if ((pCtrl->u32LastESRptr == u32ESWptr) && (u32Data > u32ESWptr))
809*53ee8cc1Swenshuai.xi             {
810*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
811*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
812*53ee8cc1Swenshuai.xi             }
813*53ee8cc1Swenshuai.xi             else if ((_HVD_EX_GetBBUQNumb(u32Id) == 0) && ((u32Data - u32ESWptr) < 32)
814*53ee8cc1Swenshuai.xi                      && ((pShm->u32FwState & E_HVD_FW_STATE_MASK) == E_HVD_FW_PLAY))
815*53ee8cc1Swenshuai.xi             {
816*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
817*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
818*53ee8cc1Swenshuai.xi             }
819*53ee8cc1Swenshuai.xi             else if (((u32Data > u32ESWptr) && (pCtrl->u32LastESRptr > u32Data))
820*53ee8cc1Swenshuai.xi                 && ((u32Data - u32ESWptr) < 32)
821*53ee8cc1Swenshuai.xi                 && (pCtrl->u32FlushRstPtr == 1))
822*53ee8cc1Swenshuai.xi             {
823*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("444HVD Warn: ESRptr(%lx %lx) is running over ESWptr(%lx)\n" ,  u32Data , pCtrl->u32LastESRptr, u32ESWptr  );
824*53ee8cc1Swenshuai.xi                 u32Data = u32ESWptr;
825*53ee8cc1Swenshuai.xi             }
826*53ee8cc1Swenshuai.xi         }
827*53ee8cc1Swenshuai.xi 
828*53ee8cc1Swenshuai.xi         // remove illegal pointer
829*53ee8cc1Swenshuai.xi #if 1
830*53ee8cc1Swenshuai.xi         if ((pCtrl->MemMap.u32DrvProcessBufSize != 0) && (pCtrl->MemMap.u32DrvProcessBufAddr != 0))
831*53ee8cc1Swenshuai.xi         {
832*53ee8cc1Swenshuai.xi             MS_U32 u32PacketStaddr = u32Data + pCtrl->MemMap.u32BitstreamBufAddr;
833*53ee8cc1Swenshuai.xi 
834*53ee8cc1Swenshuai.xi             if (((pCtrl->MemMap.u32DrvProcessBufAddr <= u32PacketStaddr) &&
835*53ee8cc1Swenshuai.xi                  (u32PacketStaddr <
836*53ee8cc1Swenshuai.xi                   (pCtrl->MemMap.u32DrvProcessBufAddr + pCtrl->MemMap.u32DrvProcessBufSize))))
837*53ee8cc1Swenshuai.xi             {
838*53ee8cc1Swenshuai.xi                 //HVD_MSG_INFO("HVD Warn: ESRptr(%lx %lx) is located in drv process buffer(%lx %lx)\n" ,  u32Data , pCtrl->u32LastESRptr,  pCtrl->MemMap.u32DrvProcessBufAddr  ,   pCtrl->MemMap.u32DrvProcessBufSize  );
839*53ee8cc1Swenshuai.xi                 u32Data = pCtrl->u32LastESRptr;
840*53ee8cc1Swenshuai.xi             }
841*53ee8cc1Swenshuai.xi         }
842*53ee8cc1Swenshuai.xi #endif
843*53ee8cc1Swenshuai.xi     }
844*53ee8cc1Swenshuai.xi     else
845*53ee8cc1Swenshuai.xi     {
846*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
847*53ee8cc1Swenshuai.xi         MS_U8 u8ViewIdx = 0;
848*53ee8cc1Swenshuai.xi         if(HAL_HVD_EX_CheckMVCID(u32Id))
849*53ee8cc1Swenshuai.xi         {
850*53ee8cc1Swenshuai.xi             u8ViewIdx = (MS_U8) HAL_HVD_EX_GetView(u32Id);
851*53ee8cc1Swenshuai.xi         }
852*53ee8cc1Swenshuai.xi         if(u8ViewIdx != 0)  /// 2nd ES ptr.
853*53ee8cc1Swenshuai.xi         {
854*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ES2ReadPtr;
855*53ee8cc1Swenshuai.xi         }
856*53ee8cc1Swenshuai.xi         else
857*53ee8cc1Swenshuai.xi         {
858*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESReadPtr;
859*53ee8cc1Swenshuai.xi         }
860*53ee8cc1Swenshuai.xi #else
861*53ee8cc1Swenshuai.xi             u32Data = pShm->u32ESReadPtr;
862*53ee8cc1Swenshuai.xi #endif
863*53ee8cc1Swenshuai.xi     }
864*53ee8cc1Swenshuai.xi 
865*53ee8cc1Swenshuai.xi     EXIT:
866*53ee8cc1Swenshuai.xi 
867*53ee8cc1Swenshuai.xi     pCtrl->u32LastESRptr = u32Data;
868*53ee8cc1Swenshuai.xi 
869*53ee8cc1Swenshuai.xi     return u32Data;
870*53ee8cc1Swenshuai.xi }
871*53ee8cc1Swenshuai.xi 
_HVD_EX_SetCMDArg(MS_U32 u32Id,MS_U32 u32Arg)872*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMDArg(MS_U32 u32Id, MS_U32 u32Arg)
873*53ee8cc1Swenshuai.xi {
874*53ee8cc1Swenshuai.xi     MS_U16 u16TimeOut = 0xFFFF;
875*53ee8cc1Swenshuai.xi     MS_BOOL bResult = FALSE;
876*53ee8cc1Swenshuai.xi 
877*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Send ARG 0x%lx to HVD\n", u32Arg);
878*53ee8cc1Swenshuai.xi 
879*53ee8cc1Swenshuai.xi     while (--u16TimeOut)
880*53ee8cc1Swenshuai.xi     {
881*53ee8cc1Swenshuai.xi         if (_HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX) && _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_ARG_MBOX))
882*53ee8cc1Swenshuai.xi         {
883*53ee8cc1Swenshuai.xi             bResult = _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_ARG_MBOX, u32Arg);
884*53ee8cc1Swenshuai.xi             break;
885*53ee8cc1Swenshuai.xi         }
886*53ee8cc1Swenshuai.xi     }
887*53ee8cc1Swenshuai.xi 
888*53ee8cc1Swenshuai.xi     return bResult;
889*53ee8cc1Swenshuai.xi }
890*53ee8cc1Swenshuai.xi 
_HVD_EX_SetCMD(MS_U32 u32Id,MS_U32 u32Cmd)891*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetCMD(MS_U32 u32Id, MS_U32 u32Cmd)
892*53ee8cc1Swenshuai.xi {
893*53ee8cc1Swenshuai.xi     MS_U16 u16TimeOut = 0xFFFF;
894*53ee8cc1Swenshuai.xi     MS_BOOL bResult = FALSE;
895*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
896*53ee8cc1Swenshuai.xi 
897*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("Send CMD 0x%lx to HVD \n", u32Cmd);
898*53ee8cc1Swenshuai.xi 
899*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
900*53ee8cc1Swenshuai.xi     if(E_HAL_VPU_MVC_STREAM_BASE == u8TaskId)
901*53ee8cc1Swenshuai.xi     {
902*53ee8cc1Swenshuai.xi         u8TaskId = E_HAL_VPU_MAIN_STREAM_BASE;
903*53ee8cc1Swenshuai.xi     }
904*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
905*53ee8cc1Swenshuai.xi 
906*53ee8cc1Swenshuai.xi     while (--u16TimeOut)
907*53ee8cc1Swenshuai.xi     {
908*53ee8cc1Swenshuai.xi         if (_HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX))
909*53ee8cc1Swenshuai.xi         {
910*53ee8cc1Swenshuai.xi             u32Cmd |= (u8TaskId << 24);
911*53ee8cc1Swenshuai.xi             bResult = _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_MBOX, u32Cmd);
912*53ee8cc1Swenshuai.xi             break;
913*53ee8cc1Swenshuai.xi         }
914*53ee8cc1Swenshuai.xi     }
915*53ee8cc1Swenshuai.xi     return bResult;
916*53ee8cc1Swenshuai.xi }
917*53ee8cc1Swenshuai.xi 
_HVD_EX_SendCmd(MS_U32 u32Id,MS_U32 u32Cmd,MS_U32 u32CmdArg)918*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_SendCmd(MS_U32 u32Id, MS_U32 u32Cmd, MS_U32 u32CmdArg)
919*53ee8cc1Swenshuai.xi {
920*53ee8cc1Swenshuai.xi     MS_U32 u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
921*53ee8cc1Swenshuai.xi 
922*53ee8cc1Swenshuai.xi     while (!_HVD_EX_SetCMDArg(u32Id, u32CmdArg))
923*53ee8cc1Swenshuai.xi     {
924*53ee8cc1Swenshuai.xi         if (HVD_GetSysTime_ms() > u32timeout)
925*53ee8cc1Swenshuai.xi         {
926*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("Timeout: cmd=0x%lx arg=0x%lx\n", u32Cmd, u32CmdArg);
927*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_TIMEOUT;
928*53ee8cc1Swenshuai.xi         }
929*53ee8cc1Swenshuai.xi 
930*53ee8cc1Swenshuai.xi #if 0
931*53ee8cc1Swenshuai.xi         if (u32Cmd == E_HVD_CMD_STOP)
932*53ee8cc1Swenshuai.xi         {
933*53ee8cc1Swenshuai.xi             MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
934*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
935*53ee8cc1Swenshuai.xi             if(E_HAL_VPU_MVC_STREAM_BASE == u8TaskId)
936*53ee8cc1Swenshuai.xi             {
937*53ee8cc1Swenshuai.xi                 u8TaskId = E_HAL_VPU_MAIN_STREAM_BASE;
938*53ee8cc1Swenshuai.xi             }
939*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
940*53ee8cc1Swenshuai.xi             MS_U32 u32Cmdtmp = (u8TaskId << 24) | E_HVD_CMD_STOP;
941*53ee8cc1Swenshuai.xi 
942*53ee8cc1Swenshuai.xi             _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_MBOX, u32Cmdtmp);
943*53ee8cc1Swenshuai.xi             _HVD_EX_MBoxSend(u32Id, HAL_HVD_CMD_ARG_MBOX, 0);
944*53ee8cc1Swenshuai.xi 
945*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_SUCCESS;
946*53ee8cc1Swenshuai.xi         }
947*53ee8cc1Swenshuai.xi #endif
948*53ee8cc1Swenshuai.xi 
949*53ee8cc1Swenshuai.xi         if(u32Cmd < E_DUAL_CMD_BASE)
950*53ee8cc1Swenshuai.xi         {
951*53ee8cc1Swenshuai.xi             //_HVD_EX_GetPC();
952*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_FW_Status(u32Id);
953*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_HW_Status(HVD_U32_MAX);
954*53ee8cc1Swenshuai.xi         }
955*53ee8cc1Swenshuai.xi     }
956*53ee8cc1Swenshuai.xi 
957*53ee8cc1Swenshuai.xi     u32timeout = HVD_GetSysTime_ms() + pHVDHalContext->u32HVDCmdTimeout;
958*53ee8cc1Swenshuai.xi 
959*53ee8cc1Swenshuai.xi     while (!_HVD_EX_SetCMD(u32Id, u32Cmd))
960*53ee8cc1Swenshuai.xi     {
961*53ee8cc1Swenshuai.xi         if (HVD_GetSysTime_ms() > u32timeout)
962*53ee8cc1Swenshuai.xi         {
963*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("cmd timeout: %lx\n", u32Cmd);
964*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_TIMEOUT;
965*53ee8cc1Swenshuai.xi         }
966*53ee8cc1Swenshuai.xi 
967*53ee8cc1Swenshuai.xi         if(u32Cmd < E_DUAL_CMD_BASE)
968*53ee8cc1Swenshuai.xi         {
969*53ee8cc1Swenshuai.xi             //_HVD_EX_GetPC();
970*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_FW_Status(u32Id);
971*53ee8cc1Swenshuai.xi             HAL_HVD_EX_Dump_HW_Status(HVD_U32_MAX);
972*53ee8cc1Swenshuai.xi         }
973*53ee8cc1Swenshuai.xi     }
974*53ee8cc1Swenshuai.xi 
975*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
976*53ee8cc1Swenshuai.xi }
977*53ee8cc1Swenshuai.xi 
_HVD_EX_SetMIUProtectMask(MS_BOOL bEnable)978*53ee8cc1Swenshuai.xi static void _HVD_EX_SetMIUProtectMask(MS_BOOL bEnable)
979*53ee8cc1Swenshuai.xi {
980*53ee8cc1Swenshuai.xi #if HAL_HVD_ENABLE_MIU_PROTECT
981*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(MVD_RW, bEnable);
982*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(MVD_BBU_R, bEnable);
983*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
984*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(EVD_RW, bEnable);
985*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(EVD_BBU_R, bEnable);
986*53ee8cc1Swenshuai.xi #endif
987*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(HVD_RW, bEnable);
988*53ee8cc1Swenshuai.xi     _HVD_MIU_SetReqMask(HVD_BBU_R, bEnable);
989*53ee8cc1Swenshuai.xi     HAL_VPU_EX_MIU_RW_Protect(bEnable);
990*53ee8cc1Swenshuai.xi     //HVD_Delay_ms(1);
991*53ee8cc1Swenshuai.xi #endif
992*53ee8cc1Swenshuai.xi     return;
993*53ee8cc1Swenshuai.xi }
994*53ee8cc1Swenshuai.xi 
_HVD_EX_SetBufferAddr(MS_U32 u32Id)995*53ee8cc1Swenshuai.xi static void _HVD_EX_SetBufferAddr(MS_U32 u32Id)
996*53ee8cc1Swenshuai.xi {
997*53ee8cc1Swenshuai.xi     MS_U16 u16Reg = 0;
998*53ee8cc1Swenshuai.xi     MS_U32 u32StAddr = 0;
999*53ee8cc1Swenshuai.xi     MS_BOOL bBitMIU1 = FALSE;
1000*53ee8cc1Swenshuai.xi     MS_BOOL bCodeMIU1 = FALSE;
1001*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = 0;
1002*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1003*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1004*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1005*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1006*53ee8cc1Swenshuai.xi 
1007*53ee8cc1Swenshuai.xi     if(pCtrl == NULL) return;
1008*53ee8cc1Swenshuai.xi 
1009*53ee8cc1Swenshuai.xi     // nal table settngs
1010*53ee8cc1Swenshuai.xi     if (pCtrl->MemMap.u32CodeBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1011*53ee8cc1Swenshuai.xi     {
1012*53ee8cc1Swenshuai.xi         bCodeMIU1 = TRUE;
1013*53ee8cc1Swenshuai.xi     }
1014*53ee8cc1Swenshuai.xi 
1015*53ee8cc1Swenshuai.xi     if (pCtrl->MemMap.u32BitstreamBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1016*53ee8cc1Swenshuai.xi     {
1017*53ee8cc1Swenshuai.xi         bBitMIU1 = TRUE;
1018*53ee8cc1Swenshuai.xi     }
1019*53ee8cc1Swenshuai.xi 
1020*53ee8cc1Swenshuai.xi     if (bBitMIU1 != bCodeMIU1)
1021*53ee8cc1Swenshuai.xi     {
1022*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
1023*53ee8cc1Swenshuai.xi 
1024*53ee8cc1Swenshuai.xi         if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1025*53ee8cc1Swenshuai.xi         {
1026*53ee8cc1Swenshuai.xi             u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1027*53ee8cc1Swenshuai.xi         }
1028*53ee8cc1Swenshuai.xi     }
1029*53ee8cc1Swenshuai.xi     else
1030*53ee8cc1Swenshuai.xi     {
1031*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU_DRAM_ST_ADDR;
1032*53ee8cc1Swenshuai.xi 
1033*53ee8cc1Swenshuai.xi         if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1034*53ee8cc1Swenshuai.xi         {
1035*53ee8cc1Swenshuai.xi             u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1036*53ee8cc1Swenshuai.xi         }
1037*53ee8cc1Swenshuai.xi     }
1038*53ee8cc1Swenshuai.xi 
1039*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1040*53ee8cc1Swenshuai.xi     {
1041*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
1042*53ee8cc1Swenshuai.xi 
1043*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS3, (MS_U16)(u32StAddr >> 3));
1044*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS3, (MS_U16)(u32StAddr >> 19));
1045*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS3, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1046*53ee8cc1Swenshuai.xi 
1047*53ee8cc1Swenshuai.xi         u32StAddr += 0x2000;
1048*53ee8cc1Swenshuai.xi 
1049*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_L_BS4, (MS_U16)(u32StAddr >> 3));
1050*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_ST_H_BS4, (MS_U16)(u32StAddr >> 19));
1051*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS4, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1052*53ee8cc1Swenshuai.xi 
1053*53ee8cc1Swenshuai.xi         // ES buffer
1054*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1055*53ee8cc1Swenshuai.xi 
1056*53ee8cc1Swenshuai.xi         if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1057*53ee8cc1Swenshuai.xi         {
1058*53ee8cc1Swenshuai.xi             u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1059*53ee8cc1Swenshuai.xi         }
1060*53ee8cc1Swenshuai.xi 
1061*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("ESB start addr=%lx\n", u32StAddr);
1062*53ee8cc1Swenshuai.xi 
1063*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_L_BS34, HVD_LWORD(u32StAddr >> 3));
1064*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_H_BS34, HVD_HWORD(u32StAddr >> 3));
1065*53ee8cc1Swenshuai.xi 
1066*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1067*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1068*53ee8cc1Swenshuai.xi 
1069*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BS34);
1070*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BS34_TSP_INPUT;
1071*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BS34_PASER_MASK;
1072*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BS34_PASER_DISABLE;
1073*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BS34_AUTO_NAL_TAB;
1074*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BS34, u16Reg);
1075*53ee8cc1Swenshuai.xi 
1076*53ee8cc1Swenshuai.xi         return;
1077*53ee8cc1Swenshuai.xi     }
1078*53ee8cc1Swenshuai.xi 
1079*53ee8cc1Swenshuai.xi     u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
1080*53ee8cc1Swenshuai.xi 
1081*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("NAL start addr=%lx\n", u32StAddr);
1082*53ee8cc1Swenshuai.xi 
1083*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
1084*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
1085*53ee8cc1Swenshuai.xi #else
1086*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
1087*53ee8cc1Swenshuai.xi #endif
1088*53ee8cc1Swenshuai.xi     {
1089*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L(u32RB), (MS_U16) (u32StAddr >> 3));
1090*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H(u32RB), (MS_U16) (u32StAddr >> 19));
1091*53ee8cc1Swenshuai.xi         // -1 is for NAL_TAB_LEN counts from zero.
1092*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN(u32RB), (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1093*53ee8cc1Swenshuai.xi     }
1094*53ee8cc1Swenshuai.xi     else
1095*53ee8cc1Swenshuai.xi     {
1096*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2, (MS_U16) (u32StAddr >> 3));
1097*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2, (MS_U16) (u32StAddr >> 19));
1098*53ee8cc1Swenshuai.xi         // -1 is for NAL_TAB_LEN counts from zero.
1099*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2, (MS_U16) (pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - 1));
1100*53ee8cc1Swenshuai.xi     }
1101*53ee8cc1Swenshuai.xi 
1102*53ee8cc1Swenshuai.xi     // ES buffer
1103*53ee8cc1Swenshuai.xi     u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1104*53ee8cc1Swenshuai.xi 
1105*53ee8cc1Swenshuai.xi     if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1106*53ee8cc1Swenshuai.xi     {
1107*53ee8cc1Swenshuai.xi         u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1108*53ee8cc1Swenshuai.xi     }
1109*53ee8cc1Swenshuai.xi 
1110*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("ESB start addr=%lx, len=%lx\n", u32StAddr, pCtrl->MemMap.u32BitstreamBufSize);
1111*53ee8cc1Swenshuai.xi 
1112*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
1113*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
1114*53ee8cc1Swenshuai.xi #else
1115*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
1116*53ee8cc1Swenshuai.xi #endif
1117*53ee8cc1Swenshuai.xi     {
1118*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
1119*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
1120*53ee8cc1Swenshuai.xi 
1121*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1122*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1123*53ee8cc1Swenshuai.xi     }
1124*53ee8cc1Swenshuai.xi     else
1125*53ee8cc1Swenshuai.xi     {
1126*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2, HVD_LWORD(u32StAddr >> 3));
1127*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2, HVD_HWORD(u32StAddr >> 3));
1128*53ee8cc1Swenshuai.xi 
1129*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1130*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1131*53ee8cc1Swenshuai.xi     }
1132*53ee8cc1Swenshuai.xi 
1133*53ee8cc1Swenshuai.xi     // others
1134*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
1135*53ee8cc1Swenshuai.xi     if ((0 == u8TaskId) || (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)))
1136*53ee8cc1Swenshuai.xi #else
1137*53ee8cc1Swenshuai.xi     if (0 == u8TaskId)
1138*53ee8cc1Swenshuai.xi #endif
1139*53ee8cc1Swenshuai.xi     {
1140*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU(u32RB));
1141*53ee8cc1Swenshuai.xi 
1142*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1143*53ee8cc1Swenshuai.xi         {
1144*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_TSP_INPUT;
1145*53ee8cc1Swenshuai.xi         }
1146*53ee8cc1Swenshuai.xi         else
1147*53ee8cc1Swenshuai.xi         {
1148*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_TSP_INPUT;
1149*53ee8cc1Swenshuai.xi         }
1150*53ee8cc1Swenshuai.xi 
1151*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BBU_PASER_MASK;
1152*53ee8cc1Swenshuai.xi 
1153*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)        // RM
1154*53ee8cc1Swenshuai.xi         {
1155*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_PASER_DISABLE;    // force BBU to remove nothing, RM only
1156*53ee8cc1Swenshuai.xi         }
1157*53ee8cc1Swenshuai.xi         else                        // AVS or AVC
1158*53ee8cc1Swenshuai.xi         {
1159*53ee8cc1Swenshuai.xi             if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1160*53ee8cc1Swenshuai.xi             {
1161*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_03;
1162*53ee8cc1Swenshuai.xi             }
1163*53ee8cc1Swenshuai.xi             else                    // start code remained
1164*53ee8cc1Swenshuai.xi             {
1165*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL;
1166*53ee8cc1Swenshuai.xi             }
1167*53ee8cc1Swenshuai.xi         }
1168*53ee8cc1Swenshuai.xi 
1169*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB;
1170*53ee8cc1Swenshuai.xi 
1171*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU(u32RB), u16Reg);
1172*53ee8cc1Swenshuai.xi     }
1173*53ee8cc1Swenshuai.xi     else
1174*53ee8cc1Swenshuai.xi     {
1175*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2);
1176*53ee8cc1Swenshuai.xi 
1177*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1178*53ee8cc1Swenshuai.xi         {
1179*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
1180*53ee8cc1Swenshuai.xi         }
1181*53ee8cc1Swenshuai.xi         else
1182*53ee8cc1Swenshuai.xi         {
1183*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
1184*53ee8cc1Swenshuai.xi         }
1185*53ee8cc1Swenshuai.xi 
1186*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
1187*53ee8cc1Swenshuai.xi 
1188*53ee8cc1Swenshuai.xi         if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)        // RM
1189*53ee8cc1Swenshuai.xi         {
1190*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2;    // force BBU to remove nothing, RM only
1191*53ee8cc1Swenshuai.xi         }
1192*53ee8cc1Swenshuai.xi         else                        // AVS or AVC
1193*53ee8cc1Swenshuai.xi         {
1194*53ee8cc1Swenshuai.xi             if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1195*53ee8cc1Swenshuai.xi             {
1196*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
1197*53ee8cc1Swenshuai.xi             }
1198*53ee8cc1Swenshuai.xi             else                    // start code remained
1199*53ee8cc1Swenshuai.xi             {
1200*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
1201*53ee8cc1Swenshuai.xi             }
1202*53ee8cc1Swenshuai.xi         }
1203*53ee8cc1Swenshuai.xi 
1204*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
1205*53ee8cc1Swenshuai.xi 
1206*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2, u16Reg);
1207*53ee8cc1Swenshuai.xi     }
1208*53ee8cc1Swenshuai.xi 
1209*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
1210*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
1211*53ee8cc1Swenshuai.xi     {
1212*53ee8cc1Swenshuai.xi         /// Used sub stream to record sub view data.
1213*53ee8cc1Swenshuai.xi         HVD_EX_Drv_Ctrl *pDrvCtrl_Sub = _HVD_EX_GetDrvCtrl((u32Id+0x00011000));
1214*53ee8cc1Swenshuai.xi         //printf("**************** Buffer setting for MVC dual-BBU *************\n");
1215*53ee8cc1Swenshuai.xi 
1216*53ee8cc1Swenshuai.xi         if (bBitMIU1 != bCodeMIU1)
1217*53ee8cc1Swenshuai.xi         {
1218*53ee8cc1Swenshuai.xi             u32StAddr = pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr + pDrvCtrl_Sub->u32BBUTblInBitstreamBufAddr;
1219*53ee8cc1Swenshuai.xi 
1220*53ee8cc1Swenshuai.xi             if (u32StAddr >= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr)
1221*53ee8cc1Swenshuai.xi             {
1222*53ee8cc1Swenshuai.xi                 u32StAddr -= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr;
1223*53ee8cc1Swenshuai.xi             }
1224*53ee8cc1Swenshuai.xi         }
1225*53ee8cc1Swenshuai.xi         else
1226*53ee8cc1Swenshuai.xi         {
1227*53ee8cc1Swenshuai.xi             u32StAddr = pDrvCtrl_Sub->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU2_DRAM_ST_ADDR;
1228*53ee8cc1Swenshuai.xi 
1229*53ee8cc1Swenshuai.xi             if (u32StAddr >= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr)
1230*53ee8cc1Swenshuai.xi             {
1231*53ee8cc1Swenshuai.xi                 u32StAddr -= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr;
1232*53ee8cc1Swenshuai.xi             }
1233*53ee8cc1Swenshuai.xi         }
1234*53ee8cc1Swenshuai.xi 
1235*53ee8cc1Swenshuai.xi 
1236*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[MVC] _HAL_HVD_SetBuffer2Addr: nal StAddr:%lx \n", u32StAddr);
1237*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_L_BS2, (MS_U16)(u32StAddr >> 3));
1238*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TBL_ST_ADDR_H_BS2, (MS_U16)(u32StAddr >> 19));
1239*53ee8cc1Swenshuai.xi         // -1 is for NAL_TAB_LEN counts from zero.
1240*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_NAL_TAB_LEN_BS2, (MS_U16)(pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum - 1));
1241*53ee8cc1Swenshuai.xi 
1242*53ee8cc1Swenshuai.xi         // ES buffer
1243*53ee8cc1Swenshuai.xi         u32StAddr = pDrvCtrl_Sub->MemMap.u32BitstreamBufAddr;
1244*53ee8cc1Swenshuai.xi         if(u32StAddr >= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr)
1245*53ee8cc1Swenshuai.xi         {
1246*53ee8cc1Swenshuai.xi             u32StAddr -= pDrvCtrl_Sub->MemMap.u32MIU1BaseAddr;
1247*53ee8cc1Swenshuai.xi         }
1248*53ee8cc1Swenshuai.xi 
1249*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("[MVC] 2nd ES _HAL_HVD_SetBuffer2Addr: ESb StAddr:%lx, len:%lx.\n", u32StAddr, pDrvCtrl_Sub->MemMap.u32BitstreamBufSize);
1250*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2, HVD_LWORD(u32StAddr >> 3));
1251*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2, HVD_HWORD(u32StAddr >> 3));
1252*53ee8cc1Swenshuai.xi 
1253*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2, HVD_LWORD(pDrvCtrl_Sub->MemMap.u32BitstreamBufSize >> 3));
1254*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2, HVD_HWORD(pDrvCtrl_Sub->MemMap.u32BitstreamBufSize >> 3));
1255*53ee8cc1Swenshuai.xi 
1256*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU_BS2);
1257*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
1258*53ee8cc1Swenshuai.xi         {
1259*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_TSP_INPUT_BS2;
1260*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("[MVC] 2nd ES, TSP mode.\n");
1261*53ee8cc1Swenshuai.xi         }
1262*53ee8cc1Swenshuai.xi         else
1263*53ee8cc1Swenshuai.xi         {
1264*53ee8cc1Swenshuai.xi             u16Reg &= ~HVD_REG_BBU_TSP_INPUT_BS2;
1265*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("[MVC] 2nd ES, BBU mode.\n");
1266*53ee8cc1Swenshuai.xi         }
1267*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BBU_PASER_MASK_BS2;
1268*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)   // RM
1269*53ee8cc1Swenshuai.xi         {
1270*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_BBU_PASER_DISABLE_BS2;   // force BBU to remove nothing, RM only
1271*53ee8cc1Swenshuai.xi         }
1272*53ee8cc1Swenshuai.xi         else    // AVS or AVC
1273*53ee8cc1Swenshuai.xi         {
1274*53ee8cc1Swenshuai.xi             if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_START_CODE_MASK) == E_HVD_INIT_START_CODE_REMOVED)
1275*53ee8cc1Swenshuai.xi             {
1276*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_03_BS2;
1277*53ee8cc1Swenshuai.xi             }
1278*53ee8cc1Swenshuai.xi             else    // start code remained
1279*53ee8cc1Swenshuai.xi             {
1280*53ee8cc1Swenshuai.xi                 u16Reg |= HVD_REG_BBU_PASER_ENABLE_ALL_BS2;
1281*53ee8cc1Swenshuai.xi                 ///HVD_MSG_DBG("[MVC] BBU Paser all.\n");
1282*53ee8cc1Swenshuai.xi             }
1283*53ee8cc1Swenshuai.xi         }
1284*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BBU_AUTO_NAL_TAB_BS2;
1285*53ee8cc1Swenshuai.xi         ///HVD_MSG_DBG("[MVC] 2nd MIF BBU 0x%lx.\n",(MS_U32)u16Reg);
1286*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BBU_BS2, u16Reg);
1287*53ee8cc1Swenshuai.xi     }
1288*53ee8cc1Swenshuai.xi #endif
1289*53ee8cc1Swenshuai.xi 
1290*53ee8cc1Swenshuai.xi 
1291*53ee8cc1Swenshuai.xi     // MIF offset
1292*53ee8cc1Swenshuai.xi #if 0
1293*53ee8cc1Swenshuai.xi     {
1294*53ee8cc1Swenshuai.xi         MS_U16 offaddr = 0;
1295*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32CodeBufAddr;
1296*53ee8cc1Swenshuai.xi         if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1297*53ee8cc1Swenshuai.xi         {
1298*53ee8cc1Swenshuai.xi             u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1299*53ee8cc1Swenshuai.xi         }
1300*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("MIF offset:%lx \n", u32StAddr);
1301*53ee8cc1Swenshuai.xi         offaddr = (MS_U16) ((u32StAddr) >> 20);
1302*53ee8cc1Swenshuai.xi       offaddr &= BMASK(HVD_REG_MIF_OFFSET_L_BITS:0);
1303*53ee8cc1Swenshuai.xi                                 //0x1FF;   // 9 bits(L + H)
1304*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BBU);
1305*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_MIF_OFFSET_H;
1306*53ee8cc1Swenshuai.xi       u16Reg &= ~(BMASK(HVD_REG_MIF_OFFSET_L_BITS:0));
1307*53ee8cc1Swenshuai.xi         if (offaddr & BIT(HVD_REG_MIF_OFFSET_L_BITS))
1308*53ee8cc1Swenshuai.xi         {
1309*53ee8cc1Swenshuai.xi             u16Reg |= HVD_REG_MIF_OFFSET_H;
1310*53ee8cc1Swenshuai.xi         }
1311*53ee8cc1Swenshuai.xi       _HVD_Write2Byte(HVD_REG_MIF_BBU, (u16Reg | (offaddr & BMASK(HVD_REG_MIF_OFFSET_L_BITS:0))));
1312*53ee8cc1Swenshuai.xi     }
1313*53ee8cc1Swenshuai.xi #endif
1314*53ee8cc1Swenshuai.xi }
1315*53ee8cc1Swenshuai.xi 
1316*53ee8cc1Swenshuai.xi #if defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
1317*53ee8cc1Swenshuai.xi // Note: For VP8 only. MVC ES buffer address will be set when _HVD_EX_SetBufferAddr() is called
_HVD_EX_SetESBufferAddr(MS_U32 u32Id)1318*53ee8cc1Swenshuai.xi static void _HVD_EX_SetESBufferAddr(MS_U32 u32Id)
1319*53ee8cc1Swenshuai.xi {
1320*53ee8cc1Swenshuai.xi     MS_U16 u16Reg = 0;
1321*53ee8cc1Swenshuai.xi     MS_U32 u32StAddr = 0;
1322*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1323*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1324*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
1325*53ee8cc1Swenshuai.xi 
1326*53ee8cc1Swenshuai.xi     if(pCtrl == NULL) return;
1327*53ee8cc1Swenshuai.xi 
1328*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1329*53ee8cc1Swenshuai.xi     {
1330*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_HK_VP8, HVD_REG_HK_PLAYER_FM);
1331*53ee8cc1Swenshuai.xi 
1332*53ee8cc1Swenshuai.xi         // ES buffer
1333*53ee8cc1Swenshuai.xi         u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1334*53ee8cc1Swenshuai.xi 
1335*53ee8cc1Swenshuai.xi         if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1336*53ee8cc1Swenshuai.xi         {
1337*53ee8cc1Swenshuai.xi             u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1338*53ee8cc1Swenshuai.xi         }
1339*53ee8cc1Swenshuai.xi 
1340*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_L_BS34, HVD_LWORD(u32StAddr >> 3));
1341*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADR_H_BS34, HVD_HWORD(u32StAddr >> 3));
1342*53ee8cc1Swenshuai.xi 
1343*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS34, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1344*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS34, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1345*53ee8cc1Swenshuai.xi 
1346*53ee8cc1Swenshuai.xi         u16Reg = _HVD_Read2Byte(HVD_REG_MIF_BS34);
1347*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BS34_TSP_INPUT;
1348*53ee8cc1Swenshuai.xi         u16Reg &= ~HVD_REG_BS34_PASER_MASK;
1349*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BS34_PASER_DISABLE;
1350*53ee8cc1Swenshuai.xi         u16Reg |= HVD_REG_BS34_AUTO_NAL_TAB;
1351*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_MIF_BS34, u16Reg);
1352*53ee8cc1Swenshuai.xi 
1353*53ee8cc1Swenshuai.xi         return;
1354*53ee8cc1Swenshuai.xi     }
1355*53ee8cc1Swenshuai.xi 
1356*53ee8cc1Swenshuai.xi     // ES buffer
1357*53ee8cc1Swenshuai.xi     u32StAddr = pCtrl->MemMap.u32BitstreamBufAddr;
1358*53ee8cc1Swenshuai.xi 
1359*53ee8cc1Swenshuai.xi     if (u32StAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
1360*53ee8cc1Swenshuai.xi     {
1361*53ee8cc1Swenshuai.xi         u32StAddr -= pCtrl->MemMap.u32MIU1BaseAddr;
1362*53ee8cc1Swenshuai.xi     }
1363*53ee8cc1Swenshuai.xi 
1364*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("ESB start addr=%lx, len=%lx\n", u32StAddr, pCtrl->MemMap.u32BitstreamBufSize);
1365*53ee8cc1Swenshuai.xi 
1366*53ee8cc1Swenshuai.xi     if (0 == HAL_VPU_EX_GetTaskId(u32Id))
1367*53ee8cc1Swenshuai.xi     {
1368*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L(u32RB), HVD_LWORD(u32StAddr >> 3));
1369*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H(u32RB), HVD_HWORD(u32StAddr >> 3));
1370*53ee8cc1Swenshuai.xi 
1371*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L(u32RB), HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1372*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H(u32RB), HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1373*53ee8cc1Swenshuai.xi     }
1374*53ee8cc1Swenshuai.xi     else
1375*53ee8cc1Swenshuai.xi     {
1376*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_L_BS2, HVD_LWORD(u32StAddr >> 3));
1377*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_ST_ADDR_H_BS2, HVD_HWORD(u32StAddr >> 3));
1378*53ee8cc1Swenshuai.xi 
1379*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_L_BS2, HVD_LWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1380*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_ESB_LENGTH_H_BS2, HVD_HWORD(pCtrl->MemMap.u32BitstreamBufSize >> 3));
1381*53ee8cc1Swenshuai.xi     }
1382*53ee8cc1Swenshuai.xi }
1383*53ee8cc1Swenshuai.xi #endif
1384*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESLevel(MS_U32 u32Id)1385*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESLevel(MS_U32 u32Id)
1386*53ee8cc1Swenshuai.xi {
1387*53ee8cc1Swenshuai.xi     MS_U32 u32Wptr = 0;
1388*53ee8cc1Swenshuai.xi     MS_U32 u32Rptr = 0;
1389*53ee8cc1Swenshuai.xi     MS_U32 u32CurMBX = 0;
1390*53ee8cc1Swenshuai.xi     MS_U32 u32ESsize = 0;
1391*53ee8cc1Swenshuai.xi     MS_U32 u32Ret = E_HVD_ESB_LEVEL_NORMAL;
1392*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1393*53ee8cc1Swenshuai.xi 
1394*53ee8cc1Swenshuai.xi     u32Wptr = _HVD_EX_GetESWritePtr(u32Id);
1395*53ee8cc1Swenshuai.xi     u32Rptr = _HVD_EX_GetESReadPtr(u32Id, FALSE);
1396*53ee8cc1Swenshuai.xi     u32ESsize = pCtrl->MemMap.u32BitstreamBufSize;
1397*53ee8cc1Swenshuai.xi 
1398*53ee8cc1Swenshuai.xi     if (u32Rptr >= u32Wptr)
1399*53ee8cc1Swenshuai.xi     {
1400*53ee8cc1Swenshuai.xi         u32CurMBX = u32Rptr - u32Wptr;
1401*53ee8cc1Swenshuai.xi     }
1402*53ee8cc1Swenshuai.xi     else
1403*53ee8cc1Swenshuai.xi     {
1404*53ee8cc1Swenshuai.xi         u32CurMBX = u32ESsize - (u32Wptr - u32Rptr);
1405*53ee8cc1Swenshuai.xi     }
1406*53ee8cc1Swenshuai.xi 
1407*53ee8cc1Swenshuai.xi     if (u32CurMBX == 0)
1408*53ee8cc1Swenshuai.xi     {
1409*53ee8cc1Swenshuai.xi         u32Ret = E_HVD_ESB_LEVEL_UNDER;
1410*53ee8cc1Swenshuai.xi     }
1411*53ee8cc1Swenshuai.xi     else if (u32CurMBX < HVD_FW_AVC_ES_OVER_THRESHOLD)
1412*53ee8cc1Swenshuai.xi     {
1413*53ee8cc1Swenshuai.xi         u32Ret = E_HVD_ESB_LEVEL_OVER;
1414*53ee8cc1Swenshuai.xi     }
1415*53ee8cc1Swenshuai.xi     else
1416*53ee8cc1Swenshuai.xi     {
1417*53ee8cc1Swenshuai.xi         u32CurMBX = u32ESsize - u32CurMBX;
1418*53ee8cc1Swenshuai.xi         if (u32CurMBX < HVD_FW_AVC_ES_UNDER_THRESHOLD)
1419*53ee8cc1Swenshuai.xi         {
1420*53ee8cc1Swenshuai.xi             u32Ret = E_HVD_ESB_LEVEL_UNDER;
1421*53ee8cc1Swenshuai.xi         }
1422*53ee8cc1Swenshuai.xi     }
1423*53ee8cc1Swenshuai.xi 
1424*53ee8cc1Swenshuai.xi     return u32Ret;
1425*53ee8cc1Swenshuai.xi }
1426*53ee8cc1Swenshuai.xi 
_HVD_EX_GetESQuantity(MS_U32 u32Id)1427*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetESQuantity(MS_U32 u32Id)
1428*53ee8cc1Swenshuai.xi {
1429*53ee8cc1Swenshuai.xi     MS_U32 u32Wptr      = 0;
1430*53ee8cc1Swenshuai.xi     MS_U32 u32Rptr      = 0;
1431*53ee8cc1Swenshuai.xi     MS_U32 u32ESsize    = 0;
1432*53ee8cc1Swenshuai.xi     MS_U32 u32Ret       = 0;
1433*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1434*53ee8cc1Swenshuai.xi 
1435*53ee8cc1Swenshuai.xi     u32Wptr = _HVD_EX_GetESWritePtr(u32Id);
1436*53ee8cc1Swenshuai.xi     u32Rptr = _HVD_EX_GetESReadPtr(u32Id, FALSE);
1437*53ee8cc1Swenshuai.xi     u32ESsize = pCtrl->MemMap.u32BitstreamBufSize;
1438*53ee8cc1Swenshuai.xi 
1439*53ee8cc1Swenshuai.xi 
1440*53ee8cc1Swenshuai.xi     if(u32Wptr >= u32Rptr)
1441*53ee8cc1Swenshuai.xi     {
1442*53ee8cc1Swenshuai.xi         u32Ret = u32Wptr - u32Rptr;
1443*53ee8cc1Swenshuai.xi     }
1444*53ee8cc1Swenshuai.xi     else
1445*53ee8cc1Swenshuai.xi     {
1446*53ee8cc1Swenshuai.xi         u32Ret = u32ESsize - u32Rptr + u32Wptr;
1447*53ee8cc1Swenshuai.xi     }
1448*53ee8cc1Swenshuai.xi     //printf("ES Quantity <0x%lx> W:0x%lx, R:0x%lx, Q:0x%lx.\n",u32Id,u32Wptr,u32Rptr,u32Ret);
1449*53ee8cc1Swenshuai.xi     return u32Ret;
1450*53ee8cc1Swenshuai.xi }
1451*53ee8cc1Swenshuai.xi 
_HVD_EX_SetRegCPU(MS_U32 u32Id)1452*53ee8cc1Swenshuai.xi static MS_BOOL _HVD_EX_SetRegCPU(MS_U32 u32Id)
1453*53ee8cc1Swenshuai.xi {
1454*53ee8cc1Swenshuai.xi     MS_U32 u32FirmVer = 0;
1455*53ee8cc1Swenshuai.xi     MS_U32 u32Timeout = 20000;
1456*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1457*53ee8cc1Swenshuai.xi 
1458*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("HVD HW ver id: 0x%04lx\n", HAL_HVD_EX_GetHWVersionID());
1459*53ee8cc1Swenshuai.xi 
1460*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
1461*53ee8cc1Swenshuai.xi     HVD_EX_MSG_MUST("HVD Time Measure:%d (%s %d) \n", HVD_GetSysTime_ms() - pHVDDrvContext->u32InitSysTimeBase, __FUNCTION__, __LINE__);
1462*53ee8cc1Swenshuai.xi #endif
1463*53ee8cc1Swenshuai.xi 
1464*53ee8cc1Swenshuai.xi     HAL_VPU_EX_SetFWReload(!pCtrl->bTurboFWMode);
1465*53ee8cc1Swenshuai.xi 
1466*53ee8cc1Swenshuai.xi     VPU_EX_FWCodeCfg    fwCfg;
1467*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo     taskInfo;
1468*53ee8cc1Swenshuai.xi     VPU_EX_VLCTblCfg    vlcCfg;
1469*53ee8cc1Swenshuai.xi     VPU_EX_NDecInitPara nDecInitPara;
1470*53ee8cc1Swenshuai.xi 
1471*53ee8cc1Swenshuai.xi     memset(&fwCfg,          0, sizeof(VPU_EX_FWCodeCfg));
1472*53ee8cc1Swenshuai.xi     memset(&taskInfo,       0, sizeof(VPU_EX_TaskInfo));
1473*53ee8cc1Swenshuai.xi     memset(&vlcCfg,         0, sizeof(VPU_EX_VLCTblCfg));
1474*53ee8cc1Swenshuai.xi     memset(&nDecInitPara,   0, sizeof(VPU_EX_NDecInitPara));
1475*53ee8cc1Swenshuai.xi 
1476*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM) //rm
1477*53ee8cc1Swenshuai.xi     {
1478*53ee8cc1Swenshuai.xi         vlcCfg.u32DstAddr           = MsOS_PA2KSEG1(pCtrl->MemMap.u32FrameBufAddr + pHVDHalContext->u32RV_VLCTableAddr);
1479*53ee8cc1Swenshuai.xi         vlcCfg.u32BinAddr           = pCtrl->MemMap.u32VLCBinaryVAddr;
1480*53ee8cc1Swenshuai.xi         vlcCfg.u32BinSize           = pCtrl->MemMap.u32VLCBinarySize;
1481*53ee8cc1Swenshuai.xi         vlcCfg.u32FrameBufAddr      = pCtrl->MemMap.u32FrameBufVAddr;
1482*53ee8cc1Swenshuai.xi         vlcCfg.u32VLCTableOffset    = pHVDHalContext->u32RV_VLCTableAddr;
1483*53ee8cc1Swenshuai.xi         nDecInitPara.pVLCCfg        = &vlcCfg;
1484*53ee8cc1Swenshuai.xi     }
1485*53ee8cc1Swenshuai.xi 
1486*53ee8cc1Swenshuai.xi     nDecInitPara.pFWCodeCfg = &fwCfg;
1487*53ee8cc1Swenshuai.xi     nDecInitPara.pTaskInfo  = &taskInfo;
1488*53ee8cc1Swenshuai.xi 
1489*53ee8cc1Swenshuai.xi     fwCfg.u8SrcType  = pCtrl->MemMap.eFWSourceType;
1490*53ee8cc1Swenshuai.xi     fwCfg.u32DstAddr = pCtrl->MemMap.u32CodeBufVAddr;
1491*53ee8cc1Swenshuai.xi     fwCfg.u32DstSize = pCtrl->MemMap.u32CodeBufSize;
1492*53ee8cc1Swenshuai.xi     fwCfg.u32BinAddr = pCtrl->MemMap.u32FWBinaryVAddr;
1493*53ee8cc1Swenshuai.xi     fwCfg.u32BinSize = pCtrl->MemMap.u32FWBinarySize;
1494*53ee8cc1Swenshuai.xi 
1495*53ee8cc1Swenshuai.xi     taskInfo.u32Id = u32Id;
1496*53ee8cc1Swenshuai.xi 
1497*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)
1498*53ee8cc1Swenshuai.xi     {
1499*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_HVD; //E_VPU_EX_DECODER_MVC;
1500*53ee8cc1Swenshuai.xi     }
1501*53ee8cc1Swenshuai.xi     else
1502*53ee8cc1Swenshuai.xi     {
1503*53ee8cc1Swenshuai.xi         taskInfo.eDecType = E_VPU_EX_DECODER_HVD;
1504*53ee8cc1Swenshuai.xi     }
1505*53ee8cc1Swenshuai.xi 
1506*53ee8cc1Swenshuai.xi     taskInfo.eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
1507*53ee8cc1Swenshuai.xi 
1508*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
1509*53ee8cc1Swenshuai.xi     {
1510*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_FILE;
1511*53ee8cc1Swenshuai.xi     }
1512*53ee8cc1Swenshuai.xi     else
1513*53ee8cc1Swenshuai.xi     {
1514*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_TSP;
1515*53ee8cc1Swenshuai.xi     }
1516*53ee8cc1Swenshuai.xi     taskInfo.u32HeapSize = HVD_DRAM_SIZE;
1517*53ee8cc1Swenshuai.xi #ifdef SUPPORT_EVD
1518*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC)
1519*53ee8cc1Swenshuai.xi         taskInfo.u32HeapSize = EVD_DRAM_SIZE;
1520*53ee8cc1Swenshuai.xi #endif
1521*53ee8cc1Swenshuai.xi #ifdef SUPPORT_X_MODEL_FEATURE //We using the common compile option to handle X model
1522*53ee8cc1Swenshuai.xi     if(TRUE == HVD_EX_GetRstFlag())
1523*53ee8cc1Swenshuai.xi     {
1524*53ee8cc1Swenshuai.xi         //Delete task for Rst
1525*53ee8cc1Swenshuai.xi         if(!HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara))
1526*53ee8cc1Swenshuai.xi         {
1527*53ee8cc1Swenshuai.xi            HVD_EX_MSG_ERR("HAL_VPU_EX_TaskDelete fail\n");
1528*53ee8cc1Swenshuai.xi         }
1529*53ee8cc1Swenshuai.xi         HVD_EX_SetRstFlag(FALSE);
1530*53ee8cc1Swenshuai.xi     }
1531*53ee8cc1Swenshuai.xi #endif
1532*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_TaskCreate(u32Id, &nDecInitPara))
1533*53ee8cc1Swenshuai.xi     {
1534*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Task create fail!\n");
1535*53ee8cc1Swenshuai.xi 
1536*53ee8cc1Swenshuai.xi         return FALSE;
1537*53ee8cc1Swenshuai.xi     }
1538*53ee8cc1Swenshuai.xi 
1539*53ee8cc1Swenshuai.xi     while (u32Timeout)
1540*53ee8cc1Swenshuai.xi     {
1541*53ee8cc1Swenshuai.xi         u32FirmVer = HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_INIT_DONE);
1542*53ee8cc1Swenshuai.xi 
1543*53ee8cc1Swenshuai.xi         if (u32FirmVer != 0)
1544*53ee8cc1Swenshuai.xi         {
1545*53ee8cc1Swenshuai.xi             u32FirmVer = HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_VERSION_ID);
1546*53ee8cc1Swenshuai.xi             break;
1547*53ee8cc1Swenshuai.xi         }
1548*53ee8cc1Swenshuai.xi         u32Timeout--;
1549*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
1550*53ee8cc1Swenshuai.xi     }
1551*53ee8cc1Swenshuai.xi 
1552*53ee8cc1Swenshuai.xi     if (u32Timeout > 0)
1553*53ee8cc1Swenshuai.xi     {
1554*53ee8cc1Swenshuai.xi         MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1555*53ee8cc1Swenshuai.xi 
1556*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].bUsed = TRUE;
1557*53ee8cc1Swenshuai.xi 
1558*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("FW version binary=0x%lx, if=0x%lx\n", u32FirmVer, (MS_U32) HVD_FW_VERSION);
1559*53ee8cc1Swenshuai.xi     }
1560*53ee8cc1Swenshuai.xi     else
1561*53ee8cc1Swenshuai.xi     {
1562*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Cannot get FW version !!0x%x 0x%lx \n", (MS_S16) _HVD_Read2Byte(HVD_REG_RESET),
1563*53ee8cc1Swenshuai.xi                     HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_VERSION_ID));
1564*53ee8cc1Swenshuai.xi 
1565*53ee8cc1Swenshuai.xi         if (TRUE != HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara))
1566*53ee8cc1Swenshuai.xi         {
1567*53ee8cc1Swenshuai.xi            HVD_EX_MSG_ERR("Task delete fail!\n");
1568*53ee8cc1Swenshuai.xi         }
1569*53ee8cc1Swenshuai.xi 
1570*53ee8cc1Swenshuai.xi         return FALSE;
1571*53ee8cc1Swenshuai.xi     }
1572*53ee8cc1Swenshuai.xi 
1573*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
1574*53ee8cc1Swenshuai.xi     HVD_EX_MSG_MUST("HVD Time Measure:%d (%s %d) \n", HVD_GetSysTime_ms() - pHVDDrvContext->u32InitSysTimeBase, __FUNCTION__, __LINE__);
1575*53ee8cc1Swenshuai.xi #endif
1576*53ee8cc1Swenshuai.xi 
1577*53ee8cc1Swenshuai.xi     return TRUE;
1578*53ee8cc1Swenshuai.xi }
1579*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPTSTableRptr(MS_U32 u32Id)1580*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSTableRptr(MS_U32 u32Id)
1581*53ee8cc1Swenshuai.xi {
1582*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
1583*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1584*53ee8cc1Swenshuai.xi     if (pShm->u32PTStableRptrAddr & VPU_QMEM_BASE)
1585*53ee8cc1Swenshuai.xi     {
1586*53ee8cc1Swenshuai.xi         return HAL_VPU_EX_MemRead(pShm->u32PTStableRptrAddr);
1587*53ee8cc1Swenshuai.xi     }
1588*53ee8cc1Swenshuai.xi     else
1589*53ee8cc1Swenshuai.xi     {
1590*53ee8cc1Swenshuai.xi         return *((MS_U32 *) MsOS_PA2KSEG1(pShm->u32PTStableRptrAddr + pCtrl->MemMap.u32CodeBufAddr));
1591*53ee8cc1Swenshuai.xi     }
1592*53ee8cc1Swenshuai.xi }
1593*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPTSTableWptr(MS_U32 u32Id)1594*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSTableWptr(MS_U32 u32Id)
1595*53ee8cc1Swenshuai.xi {
1596*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
1597*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1598*53ee8cc1Swenshuai.xi 
1599*53ee8cc1Swenshuai.xi     if (pShm->u32PTStableWptrAddr & VPU_QMEM_BASE)
1600*53ee8cc1Swenshuai.xi     {
1601*53ee8cc1Swenshuai.xi         return HAL_VPU_EX_MemRead(pShm->u32PTStableWptrAddr);
1602*53ee8cc1Swenshuai.xi     }
1603*53ee8cc1Swenshuai.xi     else
1604*53ee8cc1Swenshuai.xi     {
1605*53ee8cc1Swenshuai.xi         return *((MS_U32 *) MsOS_PA2KSEG1(pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr));
1606*53ee8cc1Swenshuai.xi     }
1607*53ee8cc1Swenshuai.xi }
1608*53ee8cc1Swenshuai.xi 
_HVD_EX_SetPTSTableWptr(MS_U32 u32Id,MS_U32 u32Value)1609*53ee8cc1Swenshuai.xi static void _HVD_EX_SetPTSTableWptr(MS_U32 u32Id, MS_U32 u32Value)
1610*53ee8cc1Swenshuai.xi {
1611*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
1612*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1613*53ee8cc1Swenshuai.xi 
1614*53ee8cc1Swenshuai.xi     if (pShm->u32PTStableWptrAddr & VPU_QMEM_BASE)
1615*53ee8cc1Swenshuai.xi     {
1616*53ee8cc1Swenshuai.xi         if (!HAL_VPU_EX_MemWrite(pShm->u32PTStableWptrAddr, u32Value))
1617*53ee8cc1Swenshuai.xi         {
1618*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("PTS table SRAM write failed\n");
1619*53ee8cc1Swenshuai.xi         }
1620*53ee8cc1Swenshuai.xi     }
1621*53ee8cc1Swenshuai.xi     else
1622*53ee8cc1Swenshuai.xi     {
1623*53ee8cc1Swenshuai.xi         *((MS_U32 *) MsOS_PA2KSEG1(pShm->u32PTStableWptrAddr + pCtrl->MemMap.u32CodeBufAddr)) = u32Value;
1624*53ee8cc1Swenshuai.xi     }
1625*53ee8cc1Swenshuai.xi }
1626*53ee8cc1Swenshuai.xi 
_HVD_EX_UpdatePTSTable(MS_U32 u32Id,HVD_BBU_Info * pInfo)1627*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdatePTSTable(MS_U32 u32Id, HVD_BBU_Info *pInfo)
1628*53ee8cc1Swenshuai.xi {
1629*53ee8cc1Swenshuai.xi     MS_U32 u32PTSWptr = HVD_U32_MAX;
1630*53ee8cc1Swenshuai.xi     MS_U32 u32PTSRptr = HVD_U32_MAX;
1631*53ee8cc1Swenshuai.xi     MS_U32 u32DestAddr = 0;
1632*53ee8cc1Swenshuai.xi     HVD_PTS_Entry PTSEntry;
1633*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1634*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1635*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1636*53ee8cc1Swenshuai.xi 
1637*53ee8cc1Swenshuai.xi     // update R & W ptr
1638*53ee8cc1Swenshuai.xi     u32PTSRptr = _HVD_EX_GetPTSTableRptr(u32Id);
1639*53ee8cc1Swenshuai.xi 
1640*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("PTS table rptr:0x%lx, wptr=0x%lx\n", u32PTSRptr, _HVD_EX_GetPTSTableWptr(u32Id));
1641*53ee8cc1Swenshuai.xi 
1642*53ee8cc1Swenshuai.xi     if (u32PTSRptr >= MAX_PTS_TABLE_SIZE)
1643*53ee8cc1Swenshuai.xi     {
1644*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("PTS table Read Ptr(%lx) > max table size(%lx) \n", u32PTSRptr,
1645*53ee8cc1Swenshuai.xi                     (MS_U32) MAX_PTS_TABLE_SIZE);
1646*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
1647*53ee8cc1Swenshuai.xi     }
1648*53ee8cc1Swenshuai.xi 
1649*53ee8cc1Swenshuai.xi     // check queue is full or not
1650*53ee8cc1Swenshuai.xi     u32PTSWptr = pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr + 1;
1651*53ee8cc1Swenshuai.xi     u32PTSWptr %= MAX_PTS_TABLE_SIZE;
1652*53ee8cc1Swenshuai.xi 
1653*53ee8cc1Swenshuai.xi     if (u32PTSWptr == u32PTSRptr)
1654*53ee8cc1Swenshuai.xi     {
1655*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("PTS table full. Read Ptr(%lx) == new Write ptr(%lx) ,Pre Wptr(%lx) \n", u32PTSRptr,
1656*53ee8cc1Swenshuai.xi                     u32PTSWptr, pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
1657*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
1658*53ee8cc1Swenshuai.xi     }
1659*53ee8cc1Swenshuai.xi 
1660*53ee8cc1Swenshuai.xi     // add one PTS entry
1661*53ee8cc1Swenshuai.xi     PTSEntry.u32ByteCnt = pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt & HVD_BYTE_COUNT_MASK;
1662*53ee8cc1Swenshuai.xi     PTSEntry.u32ID_L = pInfo->u32ID_L;
1663*53ee8cc1Swenshuai.xi     PTSEntry.u32ID_H = pInfo->u32ID_H;
1664*53ee8cc1Swenshuai.xi     PTSEntry.u32PTS = pInfo->u32TimeStamp;
1665*53ee8cc1Swenshuai.xi 
1666*53ee8cc1Swenshuai.xi     u32DestAddr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + pShm->u32HVD_PTS_TABLE_ST_OFFSET + (pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr * sizeof(HVD_PTS_Entry)));
1667*53ee8cc1Swenshuai.xi 
1668*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("PTS entry dst addr=0x%lx\n", MsOS_VA2PA(u32DestAddr));
1669*53ee8cc1Swenshuai.xi 
1670*53ee8cc1Swenshuai.xi     HVD_memcpy((void *) u32DestAddr, &PTSEntry, sizeof(HVD_PTS_Entry));
1671*53ee8cc1Swenshuai.xi 
1672*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
1673*53ee8cc1Swenshuai.xi 
1674*53ee8cc1Swenshuai.xi     // update Write ptr
1675*53ee8cc1Swenshuai.xi     _HVD_EX_SetPTSTableWptr(u32Id, u32PTSWptr);
1676*53ee8cc1Swenshuai.xi 
1677*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = u32PTSWptr;
1678*53ee8cc1Swenshuai.xi 
1679*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
1680*53ee8cc1Swenshuai.xi }
1681*53ee8cc1Swenshuai.xi 
_HVD_EX_UpdateESWptr(MS_U32 u32Id,MS_U32 u32NalOffset,MS_U32 u32NalLen)1682*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen)
1683*53ee8cc1Swenshuai.xi {
1684*53ee8cc1Swenshuai.xi     //---------------------------------------------------
1685*53ee8cc1Swenshuai.xi     // item format in nal table:
1686*53ee8cc1Swenshuai.xi     // reserved |borken| u32NalOffset | u32NalLen
1687*53ee8cc1Swenshuai.xi     //    13 bits    |1bit     |  29 bits           | 21 bits   (total 8 bytes)
1688*53ee8cc1Swenshuai.xi     //---------------------------------------------------
1689*53ee8cc1Swenshuai.xi     MS_U32 u32Adr = 0;
1690*53ee8cc1Swenshuai.xi     MS_U32 u32BBUNewWptr = 0;
1691*53ee8cc1Swenshuai.xi     MS_U8 item[8];
1692*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1693*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1694*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1695*53ee8cc1Swenshuai.xi     MS_U32 u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR;
1696*53ee8cc1Swenshuai.xi 
1697*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
1698*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
1699*53ee8cc1Swenshuai.xi     {
1700*53ee8cc1Swenshuai.xi         // if MVC_BBU_ADDR and HVD_BBU_ADDR are different, we need to add MVC_BBU_DRAM_ST_ADDR and MVC_BBU2_DRAM_ST_ADDR in share memory
1701*53ee8cc1Swenshuai.xi         u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR; //pShm->u32MVC_BBU_DRAM_ST_ADDR;
1702*53ee8cc1Swenshuai.xi         if(E_VDEC_EX_SUB_VIEW  == HAL_HVD_EX_GetView(u32Id))
1703*53ee8cc1Swenshuai.xi         {
1704*53ee8cc1Swenshuai.xi             u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU2_DRAM_ST_ADDR;  //pShm->u32MVC_BBU2_DRAM_ST_ADDR;
1705*53ee8cc1Swenshuai.xi         }
1706*53ee8cc1Swenshuai.xi     }
1707*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
1708*53ee8cc1Swenshuai.xi 
1709*53ee8cc1Swenshuai.xi 
1710*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1711*53ee8cc1Swenshuai.xi     {
1712*53ee8cc1Swenshuai.xi         u32BBUNewWptr = pHVDHalContext->u32VP8BBUWptr;
1713*53ee8cc1Swenshuai.xi     }
1714*53ee8cc1Swenshuai.xi     else
1715*53ee8cc1Swenshuai.xi     {
1716*53ee8cc1Swenshuai.xi         u32BBUNewWptr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
1717*53ee8cc1Swenshuai.xi     }
1718*53ee8cc1Swenshuai.xi     u32BBUNewWptr++;
1719*53ee8cc1Swenshuai.xi     u32BBUNewWptr %= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
1720*53ee8cc1Swenshuai.xi 
1721*53ee8cc1Swenshuai.xi     // prepare nal entry
1722*53ee8cc1Swenshuai.xi     item[0] = u32NalLen & 0xff;
1723*53ee8cc1Swenshuai.xi     item[1] = (u32NalLen >> 8) & 0xff;
1724*53ee8cc1Swenshuai.xi     item[2] = ((u32NalLen >> 16) & 0x1f) | ((u32NalOffset << 5) & 0xe0);
1725*53ee8cc1Swenshuai.xi     item[3] = (u32NalOffset >> 3) & 0xff;
1726*53ee8cc1Swenshuai.xi     item[4] = (u32NalOffset >> 11) & 0xff;
1727*53ee8cc1Swenshuai.xi     item[5] = (u32NalOffset >> 19) & 0xff;
1728*53ee8cc1Swenshuai.xi     item[6] = (u32NalOffset >> 27) & 0x07;        //including broken bit
1729*53ee8cc1Swenshuai.xi     item[7] = 0;
1730*53ee8cc1Swenshuai.xi 
1731*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1732*53ee8cc1Swenshuai.xi     {
1733*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR + (pHVDHalContext->u32VP8BBUWptr << 3));
1734*53ee8cc1Swenshuai.xi     }
1735*53ee8cc1Swenshuai.xi     else
1736*53ee8cc1Swenshuai.xi     {
1737*53ee8cc1Swenshuai.xi         // add nal entry
1738*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR + (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr << 3));
1739*53ee8cc1Swenshuai.xi     }
1740*53ee8cc1Swenshuai.xi 
1741*53ee8cc1Swenshuai.xi     HVD_memcpy((void *) u32Adr, (void *) item, 8);
1742*53ee8cc1Swenshuai.xi 
1743*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
1744*53ee8cc1Swenshuai.xi 
1745*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("addr=0x%lx, bbu wptr=0x%lx\n", MsOS_VA2PA(u32Adr), pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr);
1746*53ee8cc1Swenshuai.xi 
1747*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1748*53ee8cc1Swenshuai.xi     {
1749*53ee8cc1Swenshuai.xi         pHVDHalContext->u32VP8BBUWptr = u32BBUNewWptr;
1750*53ee8cc1Swenshuai.xi     }
1751*53ee8cc1Swenshuai.xi     else
1752*53ee8cc1Swenshuai.xi     {
1753*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr = u32BBUNewWptr;
1754*53ee8cc1Swenshuai.xi     }
1755*53ee8cc1Swenshuai.xi 
1756*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
1757*53ee8cc1Swenshuai.xi }
1758*53ee8cc1Swenshuai.xi 
_HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id,MS_U32 u32NalOffset,MS_U32 u32NalLen,MS_U32 u32NalOffset2,MS_U32 u32NalLen2)1759*53ee8cc1Swenshuai.xi static HVD_Return _HVD_EX_UpdateESWptr_VP8(MS_U32 u32Id, MS_U32 u32NalOffset, MS_U32 u32NalLen, MS_U32 u32NalOffset2, MS_U32 u32NalLen2)
1760*53ee8cc1Swenshuai.xi {
1761*53ee8cc1Swenshuai.xi     MS_U8 item[8];
1762*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1763*53ee8cc1Swenshuai.xi     MS_U32 u32Adr = 0;
1764*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1765*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1766*53ee8cc1Swenshuai.xi     MS_U32 u32VP8_BBU_DRAM_ST_ADDR_BS4 = pShm->u32HVD_BBU2_DRAM_ST_ADDR;
1767*53ee8cc1Swenshuai.xi     /*
1768*53ee8cc1Swenshuai.xi     printf("nal2 offset=0x%x, len=0x%x\n",
1769*53ee8cc1Swenshuai.xi         u32NalOffset2, u32NalLen2);
1770*53ee8cc1Swenshuai.xi     */
1771*53ee8cc1Swenshuai.xi 
1772*53ee8cc1Swenshuai.xi     item[0] = u32NalLen2 & 0xff;
1773*53ee8cc1Swenshuai.xi     item[1] = (u32NalLen2 >> 8) & 0xff;
1774*53ee8cc1Swenshuai.xi     item[2] = ((u32NalLen2 >> 16) & 0x1f) | ((u32NalOffset2 << 5) & 0xe0);
1775*53ee8cc1Swenshuai.xi     item[3] = (u32NalOffset2 >> 3) & 0xff;
1776*53ee8cc1Swenshuai.xi     item[4] = (u32NalOffset2 >> 11) & 0xff;
1777*53ee8cc1Swenshuai.xi     item[5] = (u32NalOffset2 >> 19) & 0xff;
1778*53ee8cc1Swenshuai.xi     item[6] = (u32NalOffset2 >> 27) & 0x07;
1779*53ee8cc1Swenshuai.xi     item[7] = 0;
1780*53ee8cc1Swenshuai.xi 
1781*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1782*53ee8cc1Swenshuai.xi     {
1783*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS4 + (pHVDHalContext->u32VP8BBUWptr << 3));
1784*53ee8cc1Swenshuai.xi     }
1785*53ee8cc1Swenshuai.xi     else
1786*53ee8cc1Swenshuai.xi     {
1787*53ee8cc1Swenshuai.xi         u32Adr = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32VP8_BBU_DRAM_ST_ADDR_BS4 + (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr << 3));
1788*53ee8cc1Swenshuai.xi     }
1789*53ee8cc1Swenshuai.xi 
1790*53ee8cc1Swenshuai.xi     HVD_memcpy((void *) u32Adr, (void *) item, 8);
1791*53ee8cc1Swenshuai.xi 
1792*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
1793*53ee8cc1Swenshuai.xi 
1794*53ee8cc1Swenshuai.xi     return _HVD_EX_UpdateESWptr(u32Id, u32NalOffset, u32NalLen);
1795*53ee8cc1Swenshuai.xi }
1796*53ee8cc1Swenshuai.xi 
_HVD_EX_GetVUIDispInfo(MS_U32 u32Id)1797*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetVUIDispInfo(MS_U32 u32Id)
1798*53ee8cc1Swenshuai.xi {
1799*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1800*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1801*53ee8cc1Swenshuai.xi 
1802*53ee8cc1Swenshuai.xi     if( ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_AVC) ||
1803*53ee8cc1Swenshuai.xi         ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_MVC)  )
1804*53ee8cc1Swenshuai.xi     {
1805*53ee8cc1Swenshuai.xi         MS_U16 i;
1806*53ee8cc1Swenshuai.xi         MS_U32 u32VUIAddr;
1807*53ee8cc1Swenshuai.xi         MS_U32 *pData = (MS_U32 *) &(pHVDHalContext->g_hvd_VUIINFO);
1808*53ee8cc1Swenshuai.xi 
1809*53ee8cc1Swenshuai.xi         HAL_HVD_EX_ReadMemory();
1810*53ee8cc1Swenshuai.xi         u32VUIAddr = pShm->u32AVC_VUIDispInfo_Addr;
1811*53ee8cc1Swenshuai.xi 
1812*53ee8cc1Swenshuai.xi         for (i = 0; i < sizeof(HVD_AVC_VUI_DISP_INFO); i += 4)
1813*53ee8cc1Swenshuai.xi         {
1814*53ee8cc1Swenshuai.xi             if (pShm->u32AVC_VUIDispInfo_Addr & VPU_QMEM_BASE)
1815*53ee8cc1Swenshuai.xi             {
1816*53ee8cc1Swenshuai.xi                 *pData = HAL_VPU_EX_MemRead(u32VUIAddr + i);
1817*53ee8cc1Swenshuai.xi             }
1818*53ee8cc1Swenshuai.xi             else
1819*53ee8cc1Swenshuai.xi             {
1820*53ee8cc1Swenshuai.xi                 *pData = *((MS_U32 *) MsOS_PA2KSEG1(u32VUIAddr + i + pCtrl->MemMap.u32CodeBufAddr));
1821*53ee8cc1Swenshuai.xi             }
1822*53ee8cc1Swenshuai.xi             pData++;
1823*53ee8cc1Swenshuai.xi         }
1824*53ee8cc1Swenshuai.xi     }
1825*53ee8cc1Swenshuai.xi     else
1826*53ee8cc1Swenshuai.xi     {
1827*53ee8cc1Swenshuai.xi         memset(&(pHVDHalContext->g_hvd_VUIINFO), 0, sizeof(HVD_AVC_VUI_DISP_INFO));
1828*53ee8cc1Swenshuai.xi     }
1829*53ee8cc1Swenshuai.xi 
1830*53ee8cc1Swenshuai.xi     return (MS_U32) &(pHVDHalContext->g_hvd_VUIINFO);
1831*53ee8cc1Swenshuai.xi }
1832*53ee8cc1Swenshuai.xi 
_HVD_EX_GetBBUQNumb(MS_U32 u32Id)1833*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetBBUQNumb(MS_U32 u32Id)
1834*53ee8cc1Swenshuai.xi {
1835*53ee8cc1Swenshuai.xi     MS_U32 u32ReadPtr = 0;
1836*53ee8cc1Swenshuai.xi     MS_U32 eRet = 0;
1837*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1838*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
1839*53ee8cc1Swenshuai.xi 
1840*53ee8cc1Swenshuai.xi     u32ReadPtr = _HVD_EX_GetBBUReadptr(u32Id);
1841*53ee8cc1Swenshuai.xi     MS_U32 u32WritePtr = 0;
1842*53ee8cc1Swenshuai.xi 
1843*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
1844*53ee8cc1Swenshuai.xi     {
1845*53ee8cc1Swenshuai.xi         u32WritePtr = pHVDHalContext->u32VP8BBUWptr;
1846*53ee8cc1Swenshuai.xi     }
1847*53ee8cc1Swenshuai.xi     else
1848*53ee8cc1Swenshuai.xi     {
1849*53ee8cc1Swenshuai.xi         u32WritePtr = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
1850*53ee8cc1Swenshuai.xi     }
1851*53ee8cc1Swenshuai.xi 
1852*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("idx=%x, bbu rptr=%lx, bbu wptr=%lx\n", u8Idx, u32ReadPtr, u32WritePtr);
1853*53ee8cc1Swenshuai.xi 
1854*53ee8cc1Swenshuai.xi     if (u32WritePtr >= u32ReadPtr)
1855*53ee8cc1Swenshuai.xi     {
1856*53ee8cc1Swenshuai.xi         eRet = u32WritePtr - u32ReadPtr;
1857*53ee8cc1Swenshuai.xi     }
1858*53ee8cc1Swenshuai.xi     else
1859*53ee8cc1Swenshuai.xi     {
1860*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - (u32ReadPtr - u32WritePtr);
1861*53ee8cc1Swenshuai.xi     }
1862*53ee8cc1Swenshuai.xi 
1863*53ee8cc1Swenshuai.xi #if 0
1864*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr >= u32ReadPtr)
1865*53ee8cc1Swenshuai.xi     {
1866*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr - u32ReadPtr;
1867*53ee8cc1Swenshuai.xi     }
1868*53ee8cc1Swenshuai.xi     else
1869*53ee8cc1Swenshuai.xi     {
1870*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum - (u32ReadPtr - pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr);
1871*53ee8cc1Swenshuai.xi     }
1872*53ee8cc1Swenshuai.xi 
1873*53ee8cc1Swenshuai.xi #endif
1874*53ee8cc1Swenshuai.xi     return eRet;
1875*53ee8cc1Swenshuai.xi }
1876*53ee8cc1Swenshuai.xi 
_HVD_EX_GetPTSQNumb(MS_U32 u32Id)1877*53ee8cc1Swenshuai.xi static MS_U32 _HVD_EX_GetPTSQNumb(MS_U32 u32Id)
1878*53ee8cc1Swenshuai.xi {
1879*53ee8cc1Swenshuai.xi     MS_U32 u32ReadPtr = 0;
1880*53ee8cc1Swenshuai.xi     MS_U32 eRet = 0;
1881*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1882*53ee8cc1Swenshuai.xi 
1883*53ee8cc1Swenshuai.xi     u32ReadPtr = _HVD_EX_GetPTSTableRptr(u32Id);
1884*53ee8cc1Swenshuai.xi 
1885*53ee8cc1Swenshuai.xi     if (u32ReadPtr >= MAX_PTS_TABLE_SIZE)
1886*53ee8cc1Swenshuai.xi     {
1887*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("PTS table Read Ptr(%lx) > max table size(%lx) \n", u32ReadPtr,
1888*53ee8cc1Swenshuai.xi                     (MS_U32) MAX_PTS_TABLE_SIZE);
1889*53ee8cc1Swenshuai.xi         return 0;
1890*53ee8cc1Swenshuai.xi     }
1891*53ee8cc1Swenshuai.xi 
1892*53ee8cc1Swenshuai.xi     u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1893*53ee8cc1Swenshuai.xi 
1894*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr >= u32ReadPtr)
1895*53ee8cc1Swenshuai.xi     {
1896*53ee8cc1Swenshuai.xi         eRet = pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr - u32ReadPtr;
1897*53ee8cc1Swenshuai.xi     }
1898*53ee8cc1Swenshuai.xi     else
1899*53ee8cc1Swenshuai.xi     {
1900*53ee8cc1Swenshuai.xi         eRet = MAX_PTS_TABLE_SIZE - (u32ReadPtr - pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
1901*53ee8cc1Swenshuai.xi     }
1902*53ee8cc1Swenshuai.xi 
1903*53ee8cc1Swenshuai.xi     return eRet;
1904*53ee8cc1Swenshuai.xi }
1905*53ee8cc1Swenshuai.xi 
_HVD_EX_GetNextDispFrame(MS_U32 u32Id)1906*53ee8cc1Swenshuai.xi static HVD_Frm_Information *_HVD_EX_GetNextDispFrame(MS_U32 u32Id)
1907*53ee8cc1Swenshuai.xi {
1908*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
1909*53ee8cc1Swenshuai.xi     MS_U16 u16QNum = pShm->u16DispQNumb;
1910*53ee8cc1Swenshuai.xi     MS_U16 u16QPtr = pShm->u16DispQPtr;
1911*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
1912*53ee8cc1Swenshuai.xi 
1913*53ee8cc1Swenshuai.xi     //static volatile HVD_Frm_Information *pHvdFrm = NULL;
1914*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
1915*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
1916*53ee8cc1Swenshuai.xi 
1917*53ee8cc1Swenshuai.xi     if(bMVC)
1918*53ee8cc1Swenshuai.xi     {
1919*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
1920*53ee8cc1Swenshuai.xi         {
1921*53ee8cc1Swenshuai.xi             MS_U16 u16RealQPtr = pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex;
1922*53ee8cc1Swenshuai.xi             MS_U16 u16UsedFrm = 0;
1923*53ee8cc1Swenshuai.xi 
1924*53ee8cc1Swenshuai.xi             if (u16RealQPtr != u16QPtr)
1925*53ee8cc1Swenshuai.xi             {
1926*53ee8cc1Swenshuai.xi                 if (u16RealQPtr > u16QPtr)
1927*53ee8cc1Swenshuai.xi                 {
1928*53ee8cc1Swenshuai.xi                     u16UsedFrm = u16RealQPtr - u16QPtr;
1929*53ee8cc1Swenshuai.xi                 }
1930*53ee8cc1Swenshuai.xi                 else
1931*53ee8cc1Swenshuai.xi                 {
1932*53ee8cc1Swenshuai.xi                     u16UsedFrm = pShm->u16DispQSize - (u16QPtr - u16RealQPtr);
1933*53ee8cc1Swenshuai.xi                 }
1934*53ee8cc1Swenshuai.xi             }
1935*53ee8cc1Swenshuai.xi 
1936*53ee8cc1Swenshuai.xi             if (u16QNum > u16UsedFrm)
1937*53ee8cc1Swenshuai.xi             {
1938*53ee8cc1Swenshuai.xi                 volatile HVD_Frm_Information *pHvdFrm;
1939*53ee8cc1Swenshuai.xi 
1940*53ee8cc1Swenshuai.xi                 u16QNum -= u16UsedFrm;
1941*53ee8cc1Swenshuai.xi                 u16QPtr = u16RealQPtr;
1942*53ee8cc1Swenshuai.xi                 pHvdFrm = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
1943*53ee8cc1Swenshuai.xi 
1944*53ee8cc1Swenshuai.xi                 if ((u16QPtr%2) == 0) //For MVC mode, we must check the pair of display entry is ready or not
1945*53ee8cc1Swenshuai.xi                 {
1946*53ee8cc1Swenshuai.xi                     volatile HVD_Frm_Information *pHvdFrmNext = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr+1];
1947*53ee8cc1Swenshuai.xi 
1948*53ee8cc1Swenshuai.xi                     if (pHvdFrmNext->u32Status != E_HVD_DISPQ_STATUS_INIT)
1949*53ee8cc1Swenshuai.xi                     {
1950*53ee8cc1Swenshuai.xi                         return NULL;
1951*53ee8cc1Swenshuai.xi                     }
1952*53ee8cc1Swenshuai.xi                 }
1953*53ee8cc1Swenshuai.xi 
1954*53ee8cc1Swenshuai.xi                 if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
1955*53ee8cc1Swenshuai.xi                 {
1956*53ee8cc1Swenshuai.xi                     pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
1957*53ee8cc1Swenshuai.xi 
1958*53ee8cc1Swenshuai.xi                     if ((u16QPtr%2) == 0)
1959*53ee8cc1Swenshuai.xi                     {
1960*53ee8cc1Swenshuai.xi                         //ALOGE("G1: %x", pHvdFrm->u32PrivateData);
1961*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData = pHvdFrm->u32PrivateData;
1962*53ee8cc1Swenshuai.xi                     }
1963*53ee8cc1Swenshuai.xi                     else
1964*53ee8cc1Swenshuai.xi                     {
1965*53ee8cc1Swenshuai.xi                         //ALOGE("G2: %x", (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData);
1966*53ee8cc1Swenshuai.xi                         //pShm->UpdateQueue[pShm->u16UpdateQWtPtr] = (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData;
1967*53ee8cc1Swenshuai.xi                         //pShm->u16UpdateQWtPtr = (pShm->u16UpdateQWtPtr + 1) % HVD_DISP_QUEUE_MAX_SIZE;
1968*53ee8cc1Swenshuai.xi                         HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, (pHvdFrm->u32PrivateData << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32PrivateData);
1969*53ee8cc1Swenshuai.xi                     }
1970*53ee8cc1Swenshuai.xi 
1971*53ee8cc1Swenshuai.xi                     u16QPtr++;
1972*53ee8cc1Swenshuai.xi                     if (u16QPtr == pShm->u16DispQSize) u16QPtr = 0;
1973*53ee8cc1Swenshuai.xi                     pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = u16QPtr;
1974*53ee8cc1Swenshuai.xi 
1975*53ee8cc1Swenshuai.xi                     return (HVD_Frm_Information*)(MS_U32)pHvdFrm;
1976*53ee8cc1Swenshuai.xi                 }
1977*53ee8cc1Swenshuai.xi             }
1978*53ee8cc1Swenshuai.xi 
1979*53ee8cc1Swenshuai.xi             return NULL;
1980*53ee8cc1Swenshuai.xi         }
1981*53ee8cc1Swenshuai.xi 
1982*53ee8cc1Swenshuai.xi         /* Add for Mobile Platform by Ted Sun */
1983*53ee8cc1Swenshuai.xi #if 0
1984*53ee8cc1Swenshuai.xi         if (u16QNum > HVD_DISPQ_PREFETCH_COUNT*3)
1985*53ee8cc1Swenshuai.xi         {
1986*53ee8cc1Swenshuai.xi             u16QNum = HVD_DISPQ_PREFETCH_COUNT*3;
1987*53ee8cc1Swenshuai.xi         }
1988*53ee8cc1Swenshuai.xi #endif
1989*53ee8cc1Swenshuai.xi 
1990*53ee8cc1Swenshuai.xi         //printf("OQ:%d,DQ:%d.\n",pShm->u16DispQNumb,pShm->u16DecQNumb);
1991*53ee8cc1Swenshuai.xi         //search the next frame to display
1992*53ee8cc1Swenshuai.xi         while (u16QNum > 0)
1993*53ee8cc1Swenshuai.xi         {
1994*53ee8cc1Swenshuai.xi             //printf("Pr:%d,%d.[%ld,%ld,%ld,%ld].\n",u16QPtr,u16QNum,pShm->DispQueue[u16QPtr].u32Status,pShm->DispQueue[u16QPtr+1].u32Status,
1995*53ee8cc1Swenshuai.xi             //                pShm->DispQueue[u16QPtr+2].u32Status,pShm->DispQueue[u16QPtr+3].u32Status);
1996*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
1997*53ee8cc1Swenshuai.xi 
1998*53ee8cc1Swenshuai.xi             //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
1999*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2000*53ee8cc1Swenshuai.xi             {
2001*53ee8cc1Swenshuai.xi                 /// For MVC. Output views after the pair of (base and depend) views were decoded.
2002*53ee8cc1Swenshuai.xi                 /// Check the depned view was initial when Output the base view.
2003*53ee8cc1Swenshuai.xi                 if((u16QPtr%2) == 0)
2004*53ee8cc1Swenshuai.xi                 {
2005*53ee8cc1Swenshuai.xi                     volatile HVD_Frm_Information *pHvdFrm_sub = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr+1];
2006*53ee8cc1Swenshuai.xi                     //if(pHvdFrm_sub->u32Status != E_HVD_DISPQ_STATUS_INIT)
2007*53ee8cc1Swenshuai.xi                     if(pHvdFrm_sub->u32Status == E_HVD_DISPQ_STATUS_NONE)
2008*53ee8cc1Swenshuai.xi                     {
2009*53ee8cc1Swenshuai.xi                         ///printf("[MVC] %d is not E_HVD_DISPQ_STATUS_INIT (%ld).\n",u16QPtr+1,pHvdFrm_sub->u32Status);
2010*53ee8cc1Swenshuai.xi                         ///printf("Return NULL.\n");
2011*53ee8cc1Swenshuai.xi                         return NULL;
2012*53ee8cc1Swenshuai.xi                     }
2013*53ee8cc1Swenshuai.xi                 }
2014*53ee8cc1Swenshuai.xi 
2015*53ee8cc1Swenshuai.xi                 //printf("V:%d.\n",u16QPtr);
2016*53ee8cc1Swenshuai.xi                 pHVDHalContext->_u16DispQPtr = u16QPtr;
2017*53ee8cc1Swenshuai.xi                 pHVDHalContext->pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;       /////Change its state!!
2018*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("FrameDone: %d, pHvdFrm=0x%lx, timestamp=%ld\n", u16QPtr,
2019*53ee8cc1Swenshuai.xi                            (MS_U32) pHVDHalContext->pHvdFrm, pShm->DispQueue[u16QPtr].u32TimeStamp);
2020*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_INF("<<< halHVD pts,idH = %lu, %lu [%x]\n", pHVDHalContext->pHvdFrm->u32TimeStamp, pHVDHalContext->pHvdFrm->u32ID_H, u16QPtr);     //STS output
2021*53ee8cc1Swenshuai.xi                 return (HVD_Frm_Information *)(MS_U32) pHVDHalContext->pHvdFrm;
2022*53ee8cc1Swenshuai.xi             }
2023*53ee8cc1Swenshuai.xi 
2024*53ee8cc1Swenshuai.xi             u16QNum--;
2025*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
2026*53ee8cc1Swenshuai.xi             u16QPtr++;
2027*53ee8cc1Swenshuai.xi 
2028*53ee8cc1Swenshuai.xi             if (u16QPtr >= pShm->u16DispQSize)
2029*53ee8cc1Swenshuai.xi             {
2030*53ee8cc1Swenshuai.xi                 u16QPtr -= pShm->u16DispQSize;        //wrap to the begin
2031*53ee8cc1Swenshuai.xi             }
2032*53ee8cc1Swenshuai.xi         }
2033*53ee8cc1Swenshuai.xi     }
2034*53ee8cc1Swenshuai.xi     else
2035*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
2036*53ee8cc1Swenshuai.xi     {
2037*53ee8cc1Swenshuai.xi         volatile HVD_Frm_Information *pHvdFrm = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
2038*53ee8cc1Swenshuai.xi 
2039*53ee8cc1Swenshuai.xi         if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
2040*53ee8cc1Swenshuai.xi         {
2041*53ee8cc1Swenshuai.xi 
2042*53ee8cc1Swenshuai.xi             while (u16QNum != 0)
2043*53ee8cc1Swenshuai.xi             {
2044*53ee8cc1Swenshuai.xi                 pHvdFrm = (volatile HVD_Frm_Information*)&pShm->DispQueue[u16QPtr];
2045*53ee8cc1Swenshuai.xi 
2046*53ee8cc1Swenshuai.xi                 if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT) // Must Be
2047*53ee8cc1Swenshuai.xi                 {
2048*53ee8cc1Swenshuai.xi                     pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;
2049*53ee8cc1Swenshuai.xi                     HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_UPDATE_DISPQ, pHvdFrm->u32PrivateData);
2050*53ee8cc1Swenshuai.xi 
2051*53ee8cc1Swenshuai.xi                     return (HVD_Frm_Information*)(MS_U32)pHvdFrm;
2052*53ee8cc1Swenshuai.xi 
2053*53ee8cc1Swenshuai.xi                 }
2054*53ee8cc1Swenshuai.xi                 u16QNum--;
2055*53ee8cc1Swenshuai.xi                 //go to next frame in the dispQ
2056*53ee8cc1Swenshuai.xi                 u16QPtr++;
2057*53ee8cc1Swenshuai.xi 
2058*53ee8cc1Swenshuai.xi                 if (u16QPtr == pShm->u16DispQSize)
2059*53ee8cc1Swenshuai.xi                 {
2060*53ee8cc1Swenshuai.xi                     u16QPtr = 0;        //wrap to the begin
2061*53ee8cc1Swenshuai.xi                 }
2062*53ee8cc1Swenshuai.xi 
2063*53ee8cc1Swenshuai.xi             }
2064*53ee8cc1Swenshuai.xi 
2065*53ee8cc1Swenshuai.xi 
2066*53ee8cc1Swenshuai.xi 
2067*53ee8cc1Swenshuai.xi             return NULL;
2068*53ee8cc1Swenshuai.xi         }
2069*53ee8cc1Swenshuai.xi         /* Add for Mobile Platform by Ted Sun */
2070*53ee8cc1Swenshuai.xi #if 0
2071*53ee8cc1Swenshuai.xi         if (u16QNum > HVD_DISPQ_PREFETCH_COUNT)
2072*53ee8cc1Swenshuai.xi         {
2073*53ee8cc1Swenshuai.xi             u16QNum = HVD_DISPQ_PREFETCH_COUNT;
2074*53ee8cc1Swenshuai.xi         }
2075*53ee8cc1Swenshuai.xi #endif
2076*53ee8cc1Swenshuai.xi         //printf("Q: %d %d\n", u16QNum, u16QPtr);
2077*53ee8cc1Swenshuai.xi         //search the next frame to display
2078*53ee8cc1Swenshuai.xi         while (u16QNum != 0)
2079*53ee8cc1Swenshuai.xi         {
2080*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2081*53ee8cc1Swenshuai.xi 
2082*53ee8cc1Swenshuai.xi             //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
2083*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2084*53ee8cc1Swenshuai.xi             {
2085*53ee8cc1Swenshuai.xi                 pHVDHalContext->_u16DispQPtr = u16QPtr;
2086*53ee8cc1Swenshuai.xi                 pHVDHalContext->pHvdFrm->u32Status = E_HVD_DISPQ_STATUS_VIEW;       /////Change its state!!
2087*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("FrameDone: %d, pHvdFrm=0x%lx, timestamp=%ld\n", u16QPtr,
2088*53ee8cc1Swenshuai.xi                             (MS_U32) pHVDHalContext->pHvdFrm, pShm->DispQueue[u16QPtr].u32TimeStamp);
2089*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_INF("<<< halHVD pts,idH = %lu, %lu [%x]\n", pHVDHalContext->pHvdFrm->u32TimeStamp, pHVDHalContext->pHvdFrm->u32ID_H, u16QPtr);     //STS output
2090*53ee8cc1Swenshuai.xi                 return (HVD_Frm_Information *)(MS_U32) pHVDHalContext->pHvdFrm;
2091*53ee8cc1Swenshuai.xi             }
2092*53ee8cc1Swenshuai.xi 
2093*53ee8cc1Swenshuai.xi             u16QNum--;
2094*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
2095*53ee8cc1Swenshuai.xi             u16QPtr++;
2096*53ee8cc1Swenshuai.xi 
2097*53ee8cc1Swenshuai.xi             if (u16QPtr == pShm->u16DispQSize)
2098*53ee8cc1Swenshuai.xi             {
2099*53ee8cc1Swenshuai.xi                 u16QPtr = 0;        //wrap to the begin
2100*53ee8cc1Swenshuai.xi             }
2101*53ee8cc1Swenshuai.xi         }
2102*53ee8cc1Swenshuai.xi     }
2103*53ee8cc1Swenshuai.xi 
2104*53ee8cc1Swenshuai.xi     return NULL;
2105*53ee8cc1Swenshuai.xi }
2106*53ee8cc1Swenshuai.xi MS_BOOL
HAL_HVD_EX_DispFrameAllViewed(MS_U32 u32Id)2107*53ee8cc1Swenshuai.xi HAL_HVD_EX_DispFrameAllViewed(MS_U32 u32Id)
2108*53ee8cc1Swenshuai.xi {
2109*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2110*53ee8cc1Swenshuai.xi     MS_U16 u16QNum = pShm->u16DispQNumb;
2111*53ee8cc1Swenshuai.xi     MS_U16 u16QPtr = pShm->u16DispQPtr;
2112*53ee8cc1Swenshuai.xi     static volatile HVD_Frm_Information *pHvdFrm = NULL;
2113*53ee8cc1Swenshuai.xi 
2114*53ee8cc1Swenshuai.xi #if (HVD_ENABLE_MVC)
2115*53ee8cc1Swenshuai.xi     if (HAL_HVD_EX_CheckMVCID(u32Id))
2116*53ee8cc1Swenshuai.xi     {
2117*53ee8cc1Swenshuai.xi         if (u16QNum == 1) return TRUE;
2118*53ee8cc1Swenshuai.xi     }
2119*53ee8cc1Swenshuai.xi #endif
2120*53ee8cc1Swenshuai.xi 
2121*53ee8cc1Swenshuai.xi     while (u16QNum != 0)
2122*53ee8cc1Swenshuai.xi     {
2123*53ee8cc1Swenshuai.xi         pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
2124*53ee8cc1Swenshuai.xi         if (pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
2125*53ee8cc1Swenshuai.xi         {
2126*53ee8cc1Swenshuai.xi             return FALSE;
2127*53ee8cc1Swenshuai.xi         }
2128*53ee8cc1Swenshuai.xi         u16QNum--;
2129*53ee8cc1Swenshuai.xi         u16QPtr++;
2130*53ee8cc1Swenshuai.xi         if (u16QPtr == pShm->u16DispQSize)
2131*53ee8cc1Swenshuai.xi         {
2132*53ee8cc1Swenshuai.xi             u16QPtr = 0;        //wrap to the begin
2133*53ee8cc1Swenshuai.xi         }
2134*53ee8cc1Swenshuai.xi     }
2135*53ee8cc1Swenshuai.xi 
2136*53ee8cc1Swenshuai.xi     return TRUE;
2137*53ee8cc1Swenshuai.xi }
_HVD_EX_GetDrvCtrl(MS_U32 u32Id)2138*53ee8cc1Swenshuai.xi static HVD_EX_Drv_Ctrl *_HVD_EX_GetDrvCtrl(MS_U32 u32Id)
2139*53ee8cc1Swenshuai.xi {
2140*53ee8cc1Swenshuai.xi     MS_U8 u8DrvId = (0xFF & (u32Id >> 16));
2141*53ee8cc1Swenshuai.xi 
2142*53ee8cc1Swenshuai.xi     return &(_pHVDCtrls[u8DrvId]);
2143*53ee8cc1Swenshuai.xi }
2144*53ee8cc1Swenshuai.xi 
_HVD_EX_GetStreamIdx(MS_U32 u32Id)2145*53ee8cc1Swenshuai.xi static MS_U8 _HVD_EX_GetStreamIdx(MS_U32 u32Id)
2146*53ee8cc1Swenshuai.xi {
2147*53ee8cc1Swenshuai.xi     MS_U8 u8OffsetIdx           = 0;
2148*53ee8cc1Swenshuai.xi     MS_U8 u8SidBaseMask         = 0xF0;
2149*53ee8cc1Swenshuai.xi     HAL_HVD_StreamId eSidBase   = (HAL_HVD_StreamId) (u32Id >> 8 & u8SidBaseMask);
2150*53ee8cc1Swenshuai.xi 
2151*53ee8cc1Swenshuai.xi     switch (eSidBase)
2152*53ee8cc1Swenshuai.xi     {
2153*53ee8cc1Swenshuai.xi         case E_HAL_HVD_MAIN_STREAM_BASE:
2154*53ee8cc1Swenshuai.xi         {
2155*53ee8cc1Swenshuai.xi             u8OffsetIdx = 0;
2156*53ee8cc1Swenshuai.xi             break;
2157*53ee8cc1Swenshuai.xi         }
2158*53ee8cc1Swenshuai.xi         case E_HAL_VPU_SUB_STREAM_BASE:
2159*53ee8cc1Swenshuai.xi         {
2160*53ee8cc1Swenshuai.xi             u8OffsetIdx = 1;
2161*53ee8cc1Swenshuai.xi             break;
2162*53ee8cc1Swenshuai.xi     }
2163*53ee8cc1Swenshuai.xi         case E_HAL_VPU_MVC_STREAM_BASE:
2164*53ee8cc1Swenshuai.xi         {
2165*53ee8cc1Swenshuai.xi             u8OffsetIdx = 0;
2166*53ee8cc1Swenshuai.xi             break;
2167*53ee8cc1Swenshuai.xi         }
2168*53ee8cc1Swenshuai.xi         default:
2169*53ee8cc1Swenshuai.xi         {
2170*53ee8cc1Swenshuai.xi             u8OffsetIdx = 0;
2171*53ee8cc1Swenshuai.xi             break;
2172*53ee8cc1Swenshuai.xi         }
2173*53ee8cc1Swenshuai.xi     }
2174*53ee8cc1Swenshuai.xi 
2175*53ee8cc1Swenshuai.xi     return u8OffsetIdx;
2176*53ee8cc1Swenshuai.xi }
2177*53ee8cc1Swenshuai.xi /*
2178*53ee8cc1Swenshuai.xi static MS_BOOL _HAL_HVD_EX_HVDInUsed(void)
2179*53ee8cc1Swenshuai.xi {
2180*53ee8cc1Swenshuai.xi     MS_U32 i = 0;
2181*53ee8cc1Swenshuai.xi     for(i = 0; i < HAL_HVD_EX_MAX_SUPPORT_STREAM; i++)
2182*53ee8cc1Swenshuai.xi     {
2183*53ee8cc1Swenshuai.xi         if(TRUE == pHVDHalContext->_stHVDStream[i].bUsed)
2184*53ee8cc1Swenshuai.xi         {
2185*53ee8cc1Swenshuai.xi             return TRUE;
2186*53ee8cc1Swenshuai.xi         }
2187*53ee8cc1Swenshuai.xi     }
2188*53ee8cc1Swenshuai.xi     return FALSE;
2189*53ee8cc1Swenshuai.xi }
2190*53ee8cc1Swenshuai.xi */
2191*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetShmAddr(MS_U32 u32Id)2192*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetShmAddr(MS_U32 u32Id)
2193*53ee8cc1Swenshuai.xi {
2194*53ee8cc1Swenshuai.xi     MS_U32 u32PhyAddr = 0x0;
2195*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2196*53ee8cc1Swenshuai.xi 
2197*53ee8cc1Swenshuai.xi     if (pCtrl->MemMap.u32CodeBufAddr == 0)
2198*53ee8cc1Swenshuai.xi     {
2199*53ee8cc1Swenshuai.xi         return 0;
2200*53ee8cc1Swenshuai.xi     }
2201*53ee8cc1Swenshuai.xi 
2202*53ee8cc1Swenshuai.xi     u32PhyAddr = HAL_VPU_EX_GetShareInfoAddr(u32Id);
2203*53ee8cc1Swenshuai.xi 
2204*53ee8cc1Swenshuai.xi     if (u32PhyAddr == 0xFFFFFFFF)
2205*53ee8cc1Swenshuai.xi     {
2206*53ee8cc1Swenshuai.xi         u32PhyAddr = pCtrl->MemMap.u32CodeBufAddr + (HAL_VPU_EX_GetTaskId(u32Id) * HVD_FW_MEM_OFFSET) + HVD_SHARE_MEM_ST_OFFSET;
2207*53ee8cc1Swenshuai.xi     }
2208*53ee8cc1Swenshuai.xi     else
2209*53ee8cc1Swenshuai.xi     {
2210*53ee8cc1Swenshuai.xi         #if defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
2211*53ee8cc1Swenshuai.xi         //u32PhyAddr += 0;         // if define HVD_OLD_LAYOUT_SHARE_MEM_BIAS under SUPPORT_NEW_MEM_LAYOUT, then we could refine the codes here
2212*53ee8cc1Swenshuai.xi         #else
2213*53ee8cc1Swenshuai.xi         u32PhyAddr += HVD_OLD_LAYOUT_SHARE_MEM_BIAS;
2214*53ee8cc1Swenshuai.xi         #endif
2215*53ee8cc1Swenshuai.xi     }
2216*53ee8cc1Swenshuai.xi 
2217*53ee8cc1Swenshuai.xi     return MsOS_PA2KSEG1(u32PhyAddr);
2218*53ee8cc1Swenshuai.xi }
2219*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType)2220*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_InitHW(MS_U32 u32Id,VPU_EX_DecoderType DecoderType)
2221*53ee8cc1Swenshuai.xi {
2222*53ee8cc1Swenshuai.xi     MS_U8 u8TaskId = HAL_VPU_EX_GetTaskId(u32Id);
2223*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2224*53ee8cc1Swenshuai.xi 
2225*53ee8cc1Swenshuai.xi     // power on / reset HVD; set nal, es rw, bbu parser, release HVD engine
2226*53ee8cc1Swenshuai.xi     // re-setup clock.
2227*53ee8cc1Swenshuai.xi 
2228*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_HVDInUsed())
2229*53ee8cc1Swenshuai.xi     {
2230*53ee8cc1Swenshuai.xi         printf("HVD power on\n");
2231*53ee8cc1Swenshuai.xi         HAL_HVD_EX_PowerCtrl(TRUE);
2232*53ee8cc1Swenshuai.xi     }
2233*53ee8cc1Swenshuai.xi 
2234*53ee8cc1Swenshuai.xi     #if SUPPORT_EVD
2235*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2236*53ee8cc1Swenshuai.xi     {
2237*53ee8cc1Swenshuai.xi         printf("EVD power on\n");
2238*53ee8cc1Swenshuai.xi         HAL_EVD_EX_PowerCtrl(TRUE);
2239*53ee8cc1Swenshuai.xi     }
2240*53ee8cc1Swenshuai.xi     #endif
2241*53ee8cc1Swenshuai.xi 
2242*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_HVDInUsed())
2243*53ee8cc1Swenshuai.xi     {
2244*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[0].u32BBUWptr = 0; //main
2245*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[1].u32BBUWptr = 0; //sub
2246*53ee8cc1Swenshuai.xi         pHVDHalContext->u32VP8BBUWptr = 0; //VP8
2247*53ee8cc1Swenshuai.xi         _HVD_EX_ResetMainSubBBUWptr(u32Id);
2248*53ee8cc1Swenshuai.xi 
2249*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_SWRST, HVD_REG_RESET_SWRST);
2250*53ee8cc1Swenshuai.xi     }
2251*53ee8cc1Swenshuai.xi 
2252*53ee8cc1Swenshuai.xi     #if SUPPORT_EVD
2253*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2254*53ee8cc1Swenshuai.xi     {
2255*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_SWRST, EVD_REG_RESET_SWRST);
2256*53ee8cc1Swenshuai.xi     }
2257*53ee8cc1Swenshuai.xi     #endif
2258*53ee8cc1Swenshuai.xi 
2259*53ee8cc1Swenshuai.xi     if(pCtrl == NULL)
2260*53ee8cc1Swenshuai.xi     {
2261*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("HAL_HVD_EX_InitHW Ctrl is NULL.\n");
2262*53ee8cc1Swenshuai.xi         //return FALSE;
2263*53ee8cc1Swenshuai.xi         goto RESET;
2264*53ee8cc1Swenshuai.xi     }
2265*53ee8cc1Swenshuai.xi 
2266*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2267*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2268*53ee8cc1Swenshuai.xi     {
2269*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(EVD_REG_RESET, 1, EVD_REG_RESET_HK_HEVC_MODE);
2270*53ee8cc1Swenshuai.xi 
2271*53ee8cc1Swenshuai.xi         if (E_HVD_INIT_MAIN_LIVE_STREAM == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2272*53ee8cc1Swenshuai.xi         {
2273*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(EVD_REG_RESET, 1, EVD_REG_RESET_HK_TSP2EVD_EN);
2274*53ee8cc1Swenshuai.xi         }
2275*53ee8cc1Swenshuai.xi         goto RESET;
2276*53ee8cc1Swenshuai.xi     }
2277*53ee8cc1Swenshuai.xi #endif
2278*53ee8cc1Swenshuai.xi 
2279*53ee8cc1Swenshuai.xi     // HVD4, from JANUS and later chip
2280*53ee8cc1Swenshuai.xi     switch ((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK)
2281*53ee8cc1Swenshuai.xi     {
2282*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_AVS:
2283*53ee8cc1Swenshuai.xi         {
2284*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
2285*53ee8cc1Swenshuai.xi             {
2286*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_RESET, 0,
2287*53ee8cc1Swenshuai.xi                                HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
2288*53ee8cc1Swenshuai.xi             }
2289*53ee8cc1Swenshuai.xi             else
2290*53ee8cc1Swenshuai.xi             {
2291*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0,
2292*53ee8cc1Swenshuai.xi                                HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
2293*53ee8cc1Swenshuai.xi             }
2294*53ee8cc1Swenshuai.xi 
2295*53ee8cc1Swenshuai.xi             break;
2296*53ee8cc1Swenshuai.xi         }
2297*53ee8cc1Swenshuai.xi         case E_HVD_INIT_HW_RM:
2298*53ee8cc1Swenshuai.xi         {
2299*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
2300*53ee8cc1Swenshuai.xi             {
2301*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_RESET, 0,
2302*53ee8cc1Swenshuai.xi                                    HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
2303*53ee8cc1Swenshuai.xi 
2304*53ee8cc1Swenshuai.xi                 if (pCtrl->InitParams.pRVFileInfo->RV_Version) // RV 9,10
2305*53ee8cc1Swenshuai.xi                 {
2306*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_RV9_DEC_MODE);
2307*53ee8cc1Swenshuai.xi                 }
2308*53ee8cc1Swenshuai.xi                 else // RV 8
2309*53ee8cc1Swenshuai.xi                 {
2310*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_RV9_DEC_MODE);
2311*53ee8cc1Swenshuai.xi                 }
2312*53ee8cc1Swenshuai.xi             }
2313*53ee8cc1Swenshuai.xi             else
2314*53ee8cc1Swenshuai.xi             {
2315*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0,
2316*53ee8cc1Swenshuai.xi                                    HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
2317*53ee8cc1Swenshuai.xi 
2318*53ee8cc1Swenshuai.xi                 if (pCtrl->InitParams.pRVFileInfo->RV_Version) // RV 9,10
2319*53ee8cc1Swenshuai.xi                 {
2320*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_RV9_DEC_MODE_BS2);
2321*53ee8cc1Swenshuai.xi                 }
2322*53ee8cc1Swenshuai.xi                 else // RV 8
2323*53ee8cc1Swenshuai.xi                 {
2324*53ee8cc1Swenshuai.xi                     _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_RV9_DEC_MODE_BS2);
2325*53ee8cc1Swenshuai.xi                 }
2326*53ee8cc1Swenshuai.xi 
2327*53ee8cc1Swenshuai.xi             }
2328*53ee8cc1Swenshuai.xi 
2329*53ee8cc1Swenshuai.xi             break;
2330*53ee8cc1Swenshuai.xi         }
2331*53ee8cc1Swenshuai.xi         default:
2332*53ee8cc1Swenshuai.xi         {
2333*53ee8cc1Swenshuai.xi             if (0 == u8TaskId)
2334*53ee8cc1Swenshuai.xi             {
2335*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_HK_AVS_MODE | HVD_REG_RESET_HK_RM_MODE);
2336*53ee8cc1Swenshuai.xi             }
2337*53ee8cc1Swenshuai.xi             else
2338*53ee8cc1Swenshuai.xi             {
2339*53ee8cc1Swenshuai.xi                 _HVD_WriteWordMask(HVD_REG_MODE_BS2, 0, HVD_REG_MODE_HK_AVS_MODE_BS2 | HVD_REG_MODE_HK_RM_MODE_BS2);
2340*53ee8cc1Swenshuai.xi             }
2341*53ee8cc1Swenshuai.xi             break;
2342*53ee8cc1Swenshuai.xi         }
2343*53ee8cc1Swenshuai.xi     }
2344*53ee8cc1Swenshuai.xi 
2345*53ee8cc1Swenshuai.xi RESET:
2346*53ee8cc1Swenshuai.xi     //T9: use miu128bit
2347*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("(be)Miu128 bits Status = %x <<<<<<<\n", _HVD_Read2Byte(HVD_REG_RESET));
2348*53ee8cc1Swenshuai.xi 
2349*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_HVDInUsed())
2350*53ee8cc1Swenshuai.xi     {
2351*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_RESET, (_HVD_Read2Byte(HVD_REG_RESET) | HVD_REG_RESET_MIU_128));
2352*53ee8cc1Swenshuai.xi     }
2353*53ee8cc1Swenshuai.xi 
2354*53ee8cc1Swenshuai.xi      HVD_EX_MSG_DBG("(af)Miu128 bits Status = %x <<<<<<<\n", _HVD_Read2Byte(HVD_REG_RESET));
2355*53ee8cc1Swenshuai.xi 
2356*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2357*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2358*53ee8cc1Swenshuai.xi     {
2359*53ee8cc1Swenshuai.xi         printf("EVD miu 256 bits\n");
2360*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(EVD_REG_RESET, (_HVD_Read2Byte(EVD_REG_RESET) | EVD_REG_RESET_MIU_256));
2361*53ee8cc1Swenshuai.xi     }
2362*53ee8cc1Swenshuai.xi #endif
2363*53ee8cc1Swenshuai.xi #if defined(SUPPORT_NEW_MEM_LAYOUT) || defined(SUPPORT_NEW_VDEC_FLOW)
2364*53ee8cc1Swenshuai.xi     // Only ES buffer addrress needs to be set for VP8
2365*53ee8cc1Swenshuai.xi     _HVD_EX_SetESBufferAddr(u32Id);
2366*53ee8cc1Swenshuai.xi #else
2367*53ee8cc1Swenshuai.xi     if(DecoderType != E_VPU_EX_DECODER_MVD)
2368*53ee8cc1Swenshuai.xi     {
2369*53ee8cc1Swenshuai.xi         _HVD_EX_SetBufferAddr(u32Id);
2370*53ee8cc1Swenshuai.xi     }
2371*53ee8cc1Swenshuai.xi #endif
2372*53ee8cc1Swenshuai.xi     if (!HAL_VPU_EX_HVDInUsed())
2373*53ee8cc1Swenshuai.xi     {
2374*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RESET, 0, HVD_REG_RESET_SWRST);
2375*53ee8cc1Swenshuai.xi     }
2376*53ee8cc1Swenshuai.xi 
2377*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
2378*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_HEVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2379*53ee8cc1Swenshuai.xi     {
2380*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(EVD_REG_RESET, 0, EVD_REG_RESET_SWRST);
2381*53ee8cc1Swenshuai.xi     }
2382*53ee8cc1Swenshuai.xi #endif
2383*53ee8cc1Swenshuai.xi 
2384*53ee8cc1Swenshuai.xi     return TRUE;
2385*53ee8cc1Swenshuai.xi }
2386*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_DeinitHW(void)2387*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_DeinitHW(void)
2388*53ee8cc1Swenshuai.xi {
2389*53ee8cc1Swenshuai.xi     MS_U16 u16Timeout = 1000;
2390*53ee8cc1Swenshuai.xi 
2391*53ee8cc1Swenshuai.xi     _HVD_EX_SetMIUProtectMask(TRUE);
2392*53ee8cc1Swenshuai.xi 
2393*53ee8cc1Swenshuai.xi #if SUPPORT_EVD //EVD using HVD DIU, it should be turn off EVD first
2394*53ee8cc1Swenshuai.xi     HAL_EVD_EX_DeinitHW();
2395*53ee8cc1Swenshuai.xi #endif
2396*53ee8cc1Swenshuai.xi 
2397*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RESET, HVD_REG_RESET_SWRST, HVD_REG_RESET_SWRST);
2398*53ee8cc1Swenshuai.xi 
2399*53ee8cc1Swenshuai.xi     while (u16Timeout)
2400*53ee8cc1Swenshuai.xi     {
2401*53ee8cc1Swenshuai.xi         if ((_HVD_Read2Byte(HVD_REG_RESET) & (HVD_REG_RESET_SWRST_FIN)) == (HVD_REG_RESET_SWRST_FIN))
2402*53ee8cc1Swenshuai.xi         {
2403*53ee8cc1Swenshuai.xi             break;
2404*53ee8cc1Swenshuai.xi         }
2405*53ee8cc1Swenshuai.xi         u16Timeout--;
2406*53ee8cc1Swenshuai.xi     }
2407*53ee8cc1Swenshuai.xi 
2408*53ee8cc1Swenshuai.xi     HAL_HVD_EX_PowerCtrl(FALSE);
2409*53ee8cc1Swenshuai.xi 
2410*53ee8cc1Swenshuai.xi     _HVD_EX_SetMIUProtectMask(FALSE);
2411*53ee8cc1Swenshuai.xi 
2412*53ee8cc1Swenshuai.xi     return TRUE;
2413*53ee8cc1Swenshuai.xi }
2414*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_FlushMemory(void)2415*53ee8cc1Swenshuai.xi void HAL_HVD_EX_FlushMemory(void)
2416*53ee8cc1Swenshuai.xi {
2417*53ee8cc1Swenshuai.xi     MsOS_FlushMemory();
2418*53ee8cc1Swenshuai.xi }
2419*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_ReadMemory(void)2420*53ee8cc1Swenshuai.xi void HAL_HVD_EX_ReadMemory(void)
2421*53ee8cc1Swenshuai.xi {
2422*53ee8cc1Swenshuai.xi     MsOS_ReadMemory();
2423*53ee8cc1Swenshuai.xi }
2424*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetDrvCtrlsBase(HVD_EX_Drv_Ctrl * pHVDCtrlsBase)2425*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetDrvCtrlsBase(HVD_EX_Drv_Ctrl *pHVDCtrlsBase)
2426*53ee8cc1Swenshuai.xi {
2427*53ee8cc1Swenshuai.xi     _pHVDCtrls = pHVDCtrlsBase;
2428*53ee8cc1Swenshuai.xi }
2429*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_CheckMIUSel(MS_BOOL bChange)2430*53ee8cc1Swenshuai.xi void HAL_HVD_EX_CheckMIUSel(MS_BOOL bChange)
2431*53ee8cc1Swenshuai.xi {
2432*53ee8cc1Swenshuai.xi     return;
2433*53ee8cc1Swenshuai.xi }
2434*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetHWVersionID(void)2435*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetHWVersionID(void)
2436*53ee8cc1Swenshuai.xi {
2437*53ee8cc1Swenshuai.xi     return _HVD_Read2Byte(HVD_REG_REV_ID);
2438*53ee8cc1Swenshuai.xi }
2439*53ee8cc1Swenshuai.xi 
2440*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Init_Share_Mem(void)2441*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_Init_Share_Mem(void)
2442*53ee8cc1Swenshuai.xi {
2443*53ee8cc1Swenshuai.xi #if (defined(MSOS_TYPE_LINUX) || defined(MSOS_TYPE_ECOS))
2444*53ee8cc1Swenshuai.xi #if !defined(SUPPORT_X_MODEL_FEATURE)
2445*53ee8cc1Swenshuai.xi     MS_U32 u32ShmId;
2446*53ee8cc1Swenshuai.xi     MS_VIRT u32Addr;
2447*53ee8cc1Swenshuai.xi     MS_U32 u32BufSize;
2448*53ee8cc1Swenshuai.xi 
2449*53ee8cc1Swenshuai.xi 
2450*53ee8cc1Swenshuai.xi     if (FALSE == MsOS_SHM_GetId( (MS_U8*)"Linux HVD HAL",
2451*53ee8cc1Swenshuai.xi                                           sizeof(HVD_Hal_CTX),
2452*53ee8cc1Swenshuai.xi                                           &u32ShmId,
2453*53ee8cc1Swenshuai.xi                                           &u32Addr,
2454*53ee8cc1Swenshuai.xi                                           &u32BufSize,
2455*53ee8cc1Swenshuai.xi                                           MSOS_SHM_QUERY))
2456*53ee8cc1Swenshuai.xi     {
2457*53ee8cc1Swenshuai.xi         if (FALSE == MsOS_SHM_GetId((MS_U8*)"Linux HVD HAL",
2458*53ee8cc1Swenshuai.xi                                              sizeof(HVD_Hal_CTX),
2459*53ee8cc1Swenshuai.xi                                              &u32ShmId,
2460*53ee8cc1Swenshuai.xi                                              &u32Addr,
2461*53ee8cc1Swenshuai.xi                                              &u32BufSize,
2462*53ee8cc1Swenshuai.xi                                              MSOS_SHM_CREATE))
2463*53ee8cc1Swenshuai.xi         {
2464*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("[%s]SHM allocation failed!!!use global structure instead!!!\n",__FUNCTION__);
2465*53ee8cc1Swenshuai.xi             if(pHVDHalContext == NULL)
2466*53ee8cc1Swenshuai.xi             {
2467*53ee8cc1Swenshuai.xi                 pHVDHalContext = &gHVDHalContext;
2468*53ee8cc1Swenshuai.xi                 memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
2469*53ee8cc1Swenshuai.xi                 _HVD_EX_Context_Init_HAL();
2470*53ee8cc1Swenshuai.xi                 HVD_PRINT("[%s]Global structure init Success!!!\n",__FUNCTION__);
2471*53ee8cc1Swenshuai.xi             }
2472*53ee8cc1Swenshuai.xi             else
2473*53ee8cc1Swenshuai.xi             {
2474*53ee8cc1Swenshuai.xi                 HVD_PRINT("[%s]Global structure exists!!!\n",__FUNCTION__);
2475*53ee8cc1Swenshuai.xi             }
2476*53ee8cc1Swenshuai.xi             //return FALSE;
2477*53ee8cc1Swenshuai.xi         }
2478*53ee8cc1Swenshuai.xi         else
2479*53ee8cc1Swenshuai.xi         {
2480*53ee8cc1Swenshuai.xi             memset((MS_U8*)u32Addr,0,sizeof(HVD_Hal_CTX));
2481*53ee8cc1Swenshuai.xi             pHVDHalContext = (HVD_Hal_CTX*)u32Addr; // for one process
2482*53ee8cc1Swenshuai.xi             _HVD_EX_Context_Init_HAL();
2483*53ee8cc1Swenshuai.xi         }
2484*53ee8cc1Swenshuai.xi     }
2485*53ee8cc1Swenshuai.xi     else
2486*53ee8cc1Swenshuai.xi     {
2487*53ee8cc1Swenshuai.xi         pHVDHalContext = (HVD_Hal_CTX*)u32Addr; // for another process
2488*53ee8cc1Swenshuai.xi     }
2489*53ee8cc1Swenshuai.xi #else
2490*53ee8cc1Swenshuai.xi     if(pHVDHalContext == NULL)
2491*53ee8cc1Swenshuai.xi     {
2492*53ee8cc1Swenshuai.xi         pHVDHalContext = &gHVDHalContext;
2493*53ee8cc1Swenshuai.xi         memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
2494*53ee8cc1Swenshuai.xi         _HVD_EX_Context_Init_HAL();
2495*53ee8cc1Swenshuai.xi     }
2496*53ee8cc1Swenshuai.xi #endif
2497*53ee8cc1Swenshuai.xi     _HAL_HVD_MutexCreate();
2498*53ee8cc1Swenshuai.xi #else
2499*53ee8cc1Swenshuai.xi     if(pHVDHalContext == NULL)
2500*53ee8cc1Swenshuai.xi     {
2501*53ee8cc1Swenshuai.xi         pHVDHalContext = &gHVDHalContext;
2502*53ee8cc1Swenshuai.xi         memset(pHVDHalContext,0,sizeof(HVD_Hal_CTX));
2503*53ee8cc1Swenshuai.xi         _HVD_EX_Context_Init_HAL();
2504*53ee8cc1Swenshuai.xi     }
2505*53ee8cc1Swenshuai.xi #endif
2506*53ee8cc1Swenshuai.xi 
2507*53ee8cc1Swenshuai.xi     return TRUE;
2508*53ee8cc1Swenshuai.xi }
2509*53ee8cc1Swenshuai.xi 
2510*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetFreeStream(HAL_HVD_StreamType eStreamType)2511*53ee8cc1Swenshuai.xi HAL_HVD_StreamId HAL_HVD_EX_GetFreeStream(HAL_HVD_StreamType eStreamType)
2512*53ee8cc1Swenshuai.xi {
2513*53ee8cc1Swenshuai.xi     MS_U32 i = 0;
2514*53ee8cc1Swenshuai.xi 
2515*53ee8cc1Swenshuai.xi     if (eStreamType == E_HAL_HVD_MVC_STREAM)
2516*53ee8cc1Swenshuai.xi     {
2517*53ee8cc1Swenshuai.xi         if ((FALSE == pHVDHalContext->_stHVDStream[0].bUsed) && (FALSE == pHVDHalContext->_stHVDStream[1].bUsed))
2518*53ee8cc1Swenshuai.xi             return pHVDHalContext->_stHVDStream[0].eStreamId;
2519*53ee8cc1Swenshuai.xi     }
2520*53ee8cc1Swenshuai.xi     else if (eStreamType == E_HAL_HVD_MAIN_STREAM)
2521*53ee8cc1Swenshuai.xi     {
2522*53ee8cc1Swenshuai.xi         for (i = 0;
2523*53ee8cc1Swenshuai.xi              i <
2524*53ee8cc1Swenshuai.xi              ((E_HAL_HVD_MAIN_STREAM_MAX - E_HAL_HVD_MAIN_STREAM_BASE) +
2525*53ee8cc1Swenshuai.xi               (E_HAL_HVD_SUB_STREAM_MAX - E_HAL_HVD_SUB_STREAM_BASE)); i++)
2526*53ee8cc1Swenshuai.xi         {
2527*53ee8cc1Swenshuai.xi             if ((E_HAL_HVD_MAIN_STREAM_BASE & pHVDHalContext->_stHVDStream[i].eStreamId) && (FALSE == pHVDHalContext->_stHVDStream[i].bUsed))
2528*53ee8cc1Swenshuai.xi             {
2529*53ee8cc1Swenshuai.xi                 return pHVDHalContext->_stHVDStream[i].eStreamId;
2530*53ee8cc1Swenshuai.xi             }
2531*53ee8cc1Swenshuai.xi         }
2532*53ee8cc1Swenshuai.xi     }
2533*53ee8cc1Swenshuai.xi     else if (eStreamType == E_HAL_HVD_SUB_STREAM)
2534*53ee8cc1Swenshuai.xi     {
2535*53ee8cc1Swenshuai.xi         for (i = 0;
2536*53ee8cc1Swenshuai.xi              i <
2537*53ee8cc1Swenshuai.xi              ((E_HAL_HVD_MAIN_STREAM_MAX - E_HAL_HVD_MAIN_STREAM_BASE) +
2538*53ee8cc1Swenshuai.xi               (E_HAL_HVD_SUB_STREAM_MAX - E_HAL_HVD_SUB_STREAM_BASE)); i++)
2539*53ee8cc1Swenshuai.xi         {
2540*53ee8cc1Swenshuai.xi             if ((E_HAL_HVD_SUB_STREAM_BASE & pHVDHalContext->_stHVDStream[i].eStreamId) && (FALSE == pHVDHalContext->_stHVDStream[i].bUsed))
2541*53ee8cc1Swenshuai.xi             {
2542*53ee8cc1Swenshuai.xi                 return pHVDHalContext->_stHVDStream[i].eStreamId;
2543*53ee8cc1Swenshuai.xi             }
2544*53ee8cc1Swenshuai.xi         }
2545*53ee8cc1Swenshuai.xi     }
2546*53ee8cc1Swenshuai.xi 
2547*53ee8cc1Swenshuai.xi     return E_HAL_HVD_STREAM_NONE;
2548*53ee8cc1Swenshuai.xi }
2549*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_PowerCtrl(MS_BOOL bEnable)2550*53ee8cc1Swenshuai.xi void HAL_HVD_EX_PowerCtrl(MS_BOOL bEnable)
2551*53ee8cc1Swenshuai.xi {
2552*53ee8cc1Swenshuai.xi     if (bEnable)
2553*53ee8cc1Swenshuai.xi     {
2554*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask(REG_TOP_HVD, ~TOP_CKG_HVD_DIS, TOP_CKG_HVD_DIS);
2555*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD, ~TOP_CKG_VP8_DIS, TOP_CKG_VP8_DIS);
2556*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_CLK, ~TOP_CLK_HVD_VP8_DIS, TOP_CLK_HVD_VP8_DIS);
2557*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_CLK, ~TOP_CLK_MIU_HVD_MASK, TOP_CLK_MIU_HVD_MASK);
2558*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_CLK, ~TOP_CLK_RM_MIU_HVD_MASK, TOP_CLK_RM_MIU_HVD_MASK);
2559*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_CLK, ~TOP_CLK_MIU_HVD_VP8_MASK, TOP_CLK_MIU_HVD_VP8_MASK);
2560*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_IDB, ~TOP_CKG_HVD_IDB_DIS, TOP_CKG_HVD_IDB_DIS);
2561*53ee8cc1Swenshuai.xi     }
2562*53ee8cc1Swenshuai.xi     else
2563*53ee8cc1Swenshuai.xi     {
2564*53ee8cc1Swenshuai.xi         _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_DIS, TOP_CKG_HVD_DIS);
2565*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_VP8_DIS, TOP_CKG_VP8_DIS);
2566*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_CLK, TOP_CLK_HVD_VP8_DIS, TOP_CLK_HVD_VP8_DIS);
2567*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_CLK, TOP_CLK_MIU_HVD_MASK, TOP_CLK_MIU_HVD_MASK);
2568*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_CLK, TOP_CLK_RM_MIU_HVD_MASK, TOP_CLK_RM_MIU_HVD_MASK);
2569*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_CLK, TOP_CLK_MIU_HVD_VP8_MASK, TOP_CLK_MIU_HVD_VP8_MASK);
2570*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_DIS, TOP_CKG_HVD_IDB_DIS);
2571*53ee8cc1Swenshuai.xi     }
2572*53ee8cc1Swenshuai.xi 
2573*53ee8cc1Swenshuai.xi     // fix to not inverse
2574*53ee8cc1Swenshuai.xi     _HVD_WriteByteMask(REG_TOP_HVD, ~TOP_CKG_HVD_INV, TOP_CKG_HVD_INV);
2575*53ee8cc1Swenshuai.xi 
2576*53ee8cc1Swenshuai.xi     switch (pHVDHalContext->u32HVDClockType)
2577*53ee8cc1Swenshuai.xi     {
2578*53ee8cc1Swenshuai.xi         case 345:
2579*53ee8cc1Swenshuai.xi         {
2580*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_345MHZ, TOP_CKG_HVD_CLK_MASK);
2581*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_VP8_240MHZ, TOP_CKG_VP8_MASK);
2582*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_VP6_192MHZ, TOP_CKG_VP6_CLK_MASK);
2583*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, ~TOP_CKG_HVD_IDB_CLK_HVD_MIU, TOP_CKG_HVD_IDB_CLK_HVD_MIU);  // TODO://FIXME:  need to check miu clk,
2584*53ee8cc1Swenshuai.xi                                                                                                                // TODO://if(hvd_clk > miu_clk) set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 0
2585*53ee8cc1Swenshuai.xi                                                                                                                // TODO://else set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 1
2586*53ee8cc1Swenshuai.xi             break;
2587*53ee8cc1Swenshuai.xi         }
2588*53ee8cc1Swenshuai.xi         case 320:
2589*53ee8cc1Swenshuai.xi         {
2590*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_320MHZ, TOP_CKG_HVD_CLK_MASK);
2591*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_VP8_240MHZ, TOP_CKG_VP8_MASK);
2592*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_VP6_192MHZ, TOP_CKG_VP6_CLK_MASK);
2593*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, ~TOP_CKG_HVD_IDB_CLK_HVD_MIU, TOP_CKG_HVD_IDB_CLK_HVD_MIU);  // TODO://FIXME:  need to check miu clk,
2594*53ee8cc1Swenshuai.xi                                                                                                                // TODO://if(hvd_clk > miu_clk) set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 0
2595*53ee8cc1Swenshuai.xi                                                                                                                // TODO://else set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 1
2596*53ee8cc1Swenshuai.xi             break;
2597*53ee8cc1Swenshuai.xi         }
2598*53ee8cc1Swenshuai.xi         case 288:
2599*53ee8cc1Swenshuai.xi         {
2600*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_288MHZ, TOP_CKG_HVD_CLK_MASK);
2601*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_VP8_240MHZ, TOP_CKG_VP8_MASK);
2602*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_VP6_192MHZ, TOP_CKG_VP6_CLK_MASK);
2603*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_CLK_HVD_MIU, TOP_CKG_HVD_IDB_CLK_HVD_MIU);  // TODO://FIXME:  need to check miu clk,
2604*53ee8cc1Swenshuai.xi                                                                                                                // TODO://if(hvd_clk > miu_clk) set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 0
2605*53ee8cc1Swenshuai.xi                                                                                                                // TODO://else set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 1
2606*53ee8cc1Swenshuai.xi             break;
2607*53ee8cc1Swenshuai.xi         }
2608*53ee8cc1Swenshuai.xi         case 240:
2609*53ee8cc1Swenshuai.xi         {
2610*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_240MHZ, TOP_CKG_HVD_CLK_MASK);
2611*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_VP8_240MHZ, TOP_CKG_VP8_MASK);
2612*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_VP6_192MHZ, TOP_CKG_VP6_CLK_MASK);
2613*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_CLK_HVD_MIU, TOP_CKG_HVD_IDB_CLK_HVD_MIU);  // TODO://FIXME:  need to check miu clk,
2614*53ee8cc1Swenshuai.xi                                                                                                                // TODO://if(hvd_clk > miu_clk) set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 0
2615*53ee8cc1Swenshuai.xi                                                                                                                // TODO://else set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 1
2616*53ee8cc1Swenshuai.xi             break;
2617*53ee8cc1Swenshuai.xi         }
2618*53ee8cc1Swenshuai.xi         case 216:
2619*53ee8cc1Swenshuai.xi         {
2620*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_216MHZ, TOP_CKG_HVD_CLK_MASK);
2621*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_VP8_172MHZ, TOP_CKG_VP8_MASK);
2622*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_VP6_172MHZ, TOP_CKG_VP6_CLK_MASK);
2623*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_CLK_HVD_MIU, TOP_CKG_HVD_IDB_CLK_HVD_MIU);  // TODO://FIXME:  need to check miu clk,
2624*53ee8cc1Swenshuai.xi                                                                                                                // TODO://if(hvd_clk > miu_clk) set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 0
2625*53ee8cc1Swenshuai.xi                                                                                                                // TODO://else set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 1
2626*53ee8cc1Swenshuai.xi             break;
2627*53ee8cc1Swenshuai.xi         }
2628*53ee8cc1Swenshuai.xi         case 172:
2629*53ee8cc1Swenshuai.xi         {
2630*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_172MHZ, TOP_CKG_HVD_CLK_MASK);
2631*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_VP8_172MHZ, TOP_CKG_VP8_MASK);
2632*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_VP6_172MHZ, TOP_CKG_VP6_CLK_MASK);
2633*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_CLK_HVD_MIU, TOP_CKG_HVD_IDB_CLK_HVD_MIU);  // TODO://FIXME:  need to check miu clk,
2634*53ee8cc1Swenshuai.xi                                                                                                                // TODO://if(hvd_clk > miu_clk) set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 0
2635*53ee8cc1Swenshuai.xi                                                                                                                // TODO://else set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 1
2636*53ee8cc1Swenshuai.xi             break;
2637*53ee8cc1Swenshuai.xi         }
2638*53ee8cc1Swenshuai.xi         case 144:
2639*53ee8cc1Swenshuai.xi         {
2640*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_144MHZ, TOP_CKG_HVD_CLK_MASK);
2641*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_VP8_144MHZ, TOP_CKG_VP8_MASK);
2642*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_VP6_144MHZ, TOP_CKG_VP6_CLK_MASK);
2643*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, TOP_CKG_HVD_IDB_CLK_HVD_MIU, TOP_CKG_HVD_IDB_CLK_HVD_MIU);  // TODO://FIXME:  need to check miu clk,
2644*53ee8cc1Swenshuai.xi                                                                                                                // TODO://if(hvd_clk > miu_clk) set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 0
2645*53ee8cc1Swenshuai.xi                                                                                                                // TODO://else set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 1
2646*53ee8cc1Swenshuai.xi             break;
2647*53ee8cc1Swenshuai.xi         }
2648*53ee8cc1Swenshuai.xi         default:
2649*53ee8cc1Swenshuai.xi         {
2650*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_HVD_345MHZ, TOP_CKG_HVD_CLK_MASK);
2651*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD, TOP_CKG_VP8_240MHZ, TOP_CKG_VP8_MASK);
2652*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_HVD, TOP_CKG_VP6_192MHZ, TOP_CKG_VP6_CLK_MASK);
2653*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_HVD_IDB, ~TOP_CKG_HVD_IDB_CLK_HVD_MIU, TOP_CKG_HVD_IDB_CLK_HVD_MIU);  // TODO://FIXME:  need to check miu clk,
2654*53ee8cc1Swenshuai.xi                                                                                                                // TODO://if(hvd_clk > miu_clk) set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 0
2655*53ee8cc1Swenshuai.xi                                                                                                                // TODO://else set to TOP_CKG_HVD_IDB_CLK_HVD_MIU = 1
2656*53ee8cc1Swenshuai.xi             break;
2657*53ee8cc1Swenshuai.xi         }
2658*53ee8cc1Swenshuai.xi     }
2659*53ee8cc1Swenshuai.xi 
2660*53ee8cc1Swenshuai.xi     return;
2661*53ee8cc1Swenshuai.xi }
2662*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitRegBase(MS_U32 u32RegBase)2663*53ee8cc1Swenshuai.xi void HAL_HVD_EX_InitRegBase(MS_U32 u32RegBase)
2664*53ee8cc1Swenshuai.xi {
2665*53ee8cc1Swenshuai.xi     u32HVDRegOSBase = u32RegBase;
2666*53ee8cc1Swenshuai.xi     HAL_VPU_EX_InitRegBase(u32RegBase);
2667*53ee8cc1Swenshuai.xi }
2668*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetPreCtrlVariables(MS_U32 u32Id,MS_U32 drvprectrl)2669*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetPreCtrlVariables(MS_U32 u32Id,MS_U32 drvprectrl)
2670*53ee8cc1Swenshuai.xi {
2671*53ee8cc1Swenshuai.xi     HVD_Pre_Ctrl *pHVDPreCtrl_in = (HVD_Pre_Ctrl*)drvprectrl;
2672*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2673*53ee8cc1Swenshuai.xi     pHVDHalContext->pHVDPreCtrl_Hal[u8Idx] = pHVDPreCtrl_in;
2674*53ee8cc1Swenshuai.xi }
2675*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitVariables(MS_U32 u32Id)2676*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitVariables(MS_U32 u32Id)
2677*53ee8cc1Swenshuai.xi {
2678*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2679*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = NULL;
2680*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2681*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2682*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
2683*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
2684*53ee8cc1Swenshuai.xi 
2685*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr   = 0;
2686*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt   = 0;
2687*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum  = 0;
2688*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex   = 0;
2689*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32FreeData     = 0xFFFF;
2690*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2691*53ee8cc1Swenshuai.xi     if(bMVC)
2692*53ee8cc1Swenshuai.xi     {
2693*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32PTSPreWptr   = 0;
2694*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32PTSByteCnt   = 0;
2695*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUWptr      = 0;
2696*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum  = 0;
2697*53ee8cc1Swenshuai.xi     }
2698*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
2699*53ee8cc1Swenshuai.xi 
2700*53ee8cc1Swenshuai.xi     // set a local copy of FW code address; assuming there is only one copy of FW,
2701*53ee8cc1Swenshuai.xi     // no matter how many task will be created.
2702*53ee8cc1Swenshuai.xi 
2703*53ee8cc1Swenshuai.xi     pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2704*53ee8cc1Swenshuai.xi 
2705*53ee8cc1Swenshuai.xi     memset((void *) (pHVDHalContext->g_hvd_nal_fill_pair), 0, 16);
2706*53ee8cc1Swenshuai.xi 
2707*53ee8cc1Swenshuai.xi     // global variables
2708*53ee8cc1Swenshuai.xi     pHVDHalContext->u32HVDCmdTimeout = pCtrl->u32CmdTimeout;
2709*53ee8cc1Swenshuai.xi 
2710*53ee8cc1Swenshuai.xi     if(((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK)  == E_HVD_INIT_HW_AVS)
2711*53ee8cc1Swenshuai.xi     {
2712*53ee8cc1Swenshuai.xi         if(pHVDHalContext->u32HVDClockType > 288)
2713*53ee8cc1Swenshuai.xi             pHVDHalContext->u32HVDClockType = 288;
2714*53ee8cc1Swenshuai.xi     }
2715*53ee8cc1Swenshuai.xi //    pHVDHalContext->u32VPUClockType = (MS_U32) pCtrl->InitParams.u16DecoderClock;
2716*53ee8cc1Swenshuai.xi //    pHVDHalContext->u32HVDClockType = (MS_U32) pCtrl->InitParams.u16DecoderClock;
2717*53ee8cc1Swenshuai.xi     // Create mutex
2718*53ee8cc1Swenshuai.xi     //_HAL_HVD_MutexCreate();
2719*53ee8cc1Swenshuai.xi 
2720*53ee8cc1Swenshuai.xi     // fill HVD init variables
2721*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2722*53ee8cc1Swenshuai.xi     {
2723*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = VP8_BBU_DRAM_TBL_ENTRY;
2724*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = VP8_BBU_DRAM_TBL_ENTRY_TH;
2725*53ee8cc1Swenshuai.xi     }
2726*53ee8cc1Swenshuai.xi     else
2727*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
2728*53ee8cc1Swenshuai.xi     if (((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)
2729*53ee8cc1Swenshuai.xi     {
2730*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = RVD_BBU_DRAM_TBL_ENTRY;
2731*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = RVD_BBU_DRAM_TBL_ENTRY_TH;
2732*53ee8cc1Swenshuai.xi 
2733*53ee8cc1Swenshuai.xi         if (pCtrl->MemMap.u32FrameBufSize > RV_VLC_TABLE_SIZE)
2734*53ee8cc1Swenshuai.xi         {
2735*53ee8cc1Swenshuai.xi             pHVDHalContext->u32RV_VLCTableAddr = pCtrl->MemMap.u32FrameBufSize - RV_VLC_TABLE_SIZE;
2736*53ee8cc1Swenshuai.xi             pCtrl->MemMap.u32FrameBufSize -= RV_VLC_TABLE_SIZE;
2737*53ee8cc1Swenshuai.xi         }
2738*53ee8cc1Swenshuai.xi         else
2739*53ee8cc1Swenshuai.xi         {
2740*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("HAL_HVD_EX_InitVariables failed: frame buffer size too small. FB:%lx min:%lx\n",
2741*53ee8cc1Swenshuai.xi                         (MS_U32) pCtrl->MemMap.u32FrameBufSize, (MS_U32) RV_VLC_TABLE_SIZE);
2742*53ee8cc1Swenshuai.xi             return E_HVD_RETURN_INVALID_PARAMETER;
2743*53ee8cc1Swenshuai.xi         }
2744*53ee8cc1Swenshuai.xi     }
2745*53ee8cc1Swenshuai.xi     else
2746*53ee8cc1Swenshuai.xi #endif
2747*53ee8cc1Swenshuai.xi     {
2748*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum = HVD_BBU_DRAM_TBL_ENTRY;
2749*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH = HVD_BBU_DRAM_TBL_ENTRY_TH;
2750*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2751*53ee8cc1Swenshuai.xi         if(bMVC)
2752*53ee8cc1Swenshuai.xi         {
2753*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNum = MVC_BBU_DRAM_TBL_ENTRY;
2754*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[u8Idx+1].u32BBUEntryNumTH = MVC_BBU_DRAM_TBL_ENTRY_TH;
2755*53ee8cc1Swenshuai.xi         }
2756*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
2757*53ee8cc1Swenshuai.xi         pHVDHalContext->u32RV_VLCTableAddr = 0;
2758*53ee8cc1Swenshuai.xi     }
2759*53ee8cc1Swenshuai.xi 
2760*53ee8cc1Swenshuai.xi     if ((HAL_VPU_EX_GetShareInfoAddr(u32Id) != 0xFFFFFFFF)
2761*53ee8cc1Swenshuai.xi         || ((pCtrl->MemMap.u32CodeBufVAddr <= (MS_U32) pShm) && ((MS_U32) pShm <= (pCtrl->MemMap.u32CodeBufVAddr + pCtrl->MemMap.u32CodeBufSize)))
2762*53ee8cc1Swenshuai.xi         || ((pCtrl->MemMap.u32BitstreamBufVAddr <= (MS_U32) pShm) && ((MS_U32) pShm <= (pCtrl->MemMap.u32BitstreamBufVAddr + pCtrl->MemMap.u32BitstreamBufSize)))
2763*53ee8cc1Swenshuai.xi         || ((pCtrl->MemMap.u32FrameBufVAddr <= (MS_U32) pShm) && ((MS_U32) pShm <= (pCtrl->MemMap.u32FrameBufVAddr + pCtrl->MemMap.u32FrameBufSize))))
2764*53ee8cc1Swenshuai.xi     {
2765*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("input memory: Code addr=0x%lx, Bits addr=0x%lx, FB addr=0x%lx, Miubase=0x%lx\n",
2766*53ee8cc1Swenshuai.xi                     pCtrl->MemMap.u32CodeBufAddr,
2767*53ee8cc1Swenshuai.xi                     pCtrl->MemMap.u32FrameBufAddr,
2768*53ee8cc1Swenshuai.xi                     pCtrl->MemMap.u32BitstreamBufAddr,
2769*53ee8cc1Swenshuai.xi                     pCtrl->MemMap.u32MIU1BaseAddr);
2770*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2771*53ee8cc1Swenshuai.xi         if(bMVC)
2772*53ee8cc1Swenshuai.xi         {
2773*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pHVDCtrl_in_sub = _HVD_EX_GetDrvCtrl(u32Id+0x00011000);
2774*53ee8cc1Swenshuai.xi             if (( (pHVDCtrl_in_sub->MemMap.u32BitstreamBufVAddr)<=  (MS_U32)pShm)&& ( (MS_U32)pShm <= ((pHVDCtrl_in_sub->MemMap.u32BitstreamBufVAddr )+ pHVDCtrl_in_sub->MemMap.u32BitstreamBufSize)))
2775*53ee8cc1Swenshuai.xi             {
2776*53ee8cc1Swenshuai.xi                 HVD_EX_MSG_DBG("[MVC] Bitstream2: 0x%lx.\n", pCtrl->MemMap.u32BitstreamBufAddr);
2777*53ee8cc1Swenshuai.xi             }
2778*53ee8cc1Swenshuai.xi         }
2779*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
2780*53ee8cc1Swenshuai.xi 
2781*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_SUCCESS;
2782*53ee8cc1Swenshuai.xi     }
2783*53ee8cc1Swenshuai.xi     else
2784*53ee8cc1Swenshuai.xi     {
2785*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("failed: Shm addr=0x%lx, Code addr=0x%lx, Bits addr=0x%lx, FB addr=0x%lx, Miubase=0x%lx\n",
2786*53ee8cc1Swenshuai.xi                     MS_PA2KSEG1((MS_U32) pShm),
2787*53ee8cc1Swenshuai.xi                     pCtrl->MemMap.u32CodeBufAddr,
2788*53ee8cc1Swenshuai.xi                     pCtrl->MemMap.u32FrameBufAddr,
2789*53ee8cc1Swenshuai.xi                     pCtrl->MemMap.u32BitstreamBufAddr,
2790*53ee8cc1Swenshuai.xi                     pCtrl->MemMap.u32MIU1BaseAddr);
2791*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_INVALID_PARAMETER;
2792*53ee8cc1Swenshuai.xi     }
2793*53ee8cc1Swenshuai.xi }
2794*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitShareMem(MS_U32 u32Id)2795*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitShareMem(MS_U32 u32Id)
2796*53ee8cc1Swenshuai.xi {
2797*53ee8cc1Swenshuai.xi     MS_U32 u32Addr = 0;
2798*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
2799*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2800*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2801*53ee8cc1Swenshuai.xi 
2802*53ee8cc1Swenshuai.xi     memset(pShm, 0, sizeof(HVD_ShareMem));
2803*53ee8cc1Swenshuai.xi 
2804*53ee8cc1Swenshuai.xi     u32Addr = pCtrl->MemMap.u32FrameBufAddr;
2805*53ee8cc1Swenshuai.xi 
2806*53ee8cc1Swenshuai.xi     if (u32Addr >= pCtrl->MemMap.u32MIU1BaseAddr)
2807*53ee8cc1Swenshuai.xi     {
2808*53ee8cc1Swenshuai.xi         u32Addr -= pCtrl->MemMap.u32MIU1BaseAddr;
2809*53ee8cc1Swenshuai.xi     }
2810*53ee8cc1Swenshuai.xi 
2811*53ee8cc1Swenshuai.xi     pShm->u32FrameRate = pCtrl->InitParams.u32FrameRate;
2812*53ee8cc1Swenshuai.xi     pShm->u32FrameRateBase = pCtrl->InitParams.u32FrameRateBase;
2813*53ee8cc1Swenshuai.xi     pShm->u32FrameBufAddr = u32Addr;
2814*53ee8cc1Swenshuai.xi     pShm->u32FrameBufSize = pCtrl->MemMap.u32FrameBufSize;
2815*53ee8cc1Swenshuai.xi     pShm->DispInfo.u16DispWidth = 1;
2816*53ee8cc1Swenshuai.xi     pShm->DispInfo.u16DispHeight = 1;
2817*53ee8cc1Swenshuai.xi     pShm->u32CodecType = pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK;
2818*53ee8cc1Swenshuai.xi     pShm->u32CPUClock = pHVDHalContext->u32VPUClockType;
2819*53ee8cc1Swenshuai.xi     pShm->u32UserCCIdxWrtPtr = 0xFFFFFFFF;
2820*53ee8cc1Swenshuai.xi     pShm->DispFrmInfo.u32TimeStamp = 0xFFFFFFFF;
2821*53ee8cc1Swenshuai.xi     //Chip info
2822*53ee8cc1Swenshuai.xi     pShm->u16ChipID = E_MSTAR_CHIP_MUJI;
2823*53ee8cc1Swenshuai.xi     pShm->u16ChipECONum = pCtrl->InitParams.u16ChipECONum;
2824*53ee8cc1Swenshuai.xi     // PreSetControl
2825*53ee8cc1Swenshuai.xi     if (pHVDHalContext->pHVDPreCtrl_Hal[_HVD_EX_GetStreamIdx(u32Id)]->bOnePendingBuffer)
2826*53ee8cc1Swenshuai.xi     {
2827*53ee8cc1Swenshuai.xi         pShm->u32PreSetControl |= PRESET_ONE_PENDING_BUFFER;
2828*53ee8cc1Swenshuai.xi     }
2829*53ee8cc1Swenshuai.xi 
2830*53ee8cc1Swenshuai.xi 
2831*53ee8cc1Swenshuai.xi     //pShm->bColocateBBUMode = pCtrl->InitParams.bColocateBBUMode;//johnny.ko
2832*53ee8cc1Swenshuai.xi     //pShm->bColocateBBUMode = _stHVDPreSet[u8Idx].bColocateBBUMode;//johnny.ko
2833*53ee8cc1Swenshuai.xi     if(_stHVDPreSet[u8Idx].bColocateBBUMode)
2834*53ee8cc1Swenshuai.xi         pShm->u8BBUMode = E_HVD_FW_AUTO_BBU_MODE;
2835*53ee8cc1Swenshuai.xi     else
2836*53ee8cc1Swenshuai.xi         pShm->u8BBUMode = E_HVD_DRV_AUTO_BBU_MODE;
2837*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK) == E_HVD_INIT_MAIN_FILE_RAW)
2838*53ee8cc1Swenshuai.xi     {
2839*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_DUAL_ES_MASK) == E_HVD_INIT_DUAL_ES_ENABLE)
2840*53ee8cc1Swenshuai.xi         {
2841*53ee8cc1Swenshuai.xi             pShm->u8SrcMode = E_HVD_SRC_MODE_FILE_DUAL_ES;
2842*53ee8cc1Swenshuai.xi         }
2843*53ee8cc1Swenshuai.xi         else
2844*53ee8cc1Swenshuai.xi         {
2845*53ee8cc1Swenshuai.xi             pShm->u8SrcMode = E_HVD_SRC_MODE_FILE;
2846*53ee8cc1Swenshuai.xi         }
2847*53ee8cc1Swenshuai.xi     }
2848*53ee8cc1Swenshuai.xi     else if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_MAIN_MASK) == E_HVD_INIT_MAIN_FILE_TS)
2849*53ee8cc1Swenshuai.xi     {
2850*53ee8cc1Swenshuai.xi         if((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_DUAL_ES_MASK) == E_HVD_INIT_DUAL_ES_ENABLE)
2851*53ee8cc1Swenshuai.xi         {
2852*53ee8cc1Swenshuai.xi             pShm->u8SrcMode = E_HVD_SRC_MODE_TS_FILE_DUAL_ES;
2853*53ee8cc1Swenshuai.xi         }
2854*53ee8cc1Swenshuai.xi         else
2855*53ee8cc1Swenshuai.xi         {
2856*53ee8cc1Swenshuai.xi         pShm->u8SrcMode = E_HVD_SRC_MODE_TS_FILE;
2857*53ee8cc1Swenshuai.xi     }
2858*53ee8cc1Swenshuai.xi     }
2859*53ee8cc1Swenshuai.xi     else
2860*53ee8cc1Swenshuai.xi     {
2861*53ee8cc1Swenshuai.xi         pShm->u8SrcMode = E_HVD_SRC_MODE_DTV;
2862*53ee8cc1Swenshuai.xi     }
2863*53ee8cc1Swenshuai.xi 
2864*53ee8cc1Swenshuai.xi #if 1//From T4 and the later chips, QDMA can support the address more than MIU1 base.
2865*53ee8cc1Swenshuai.xi     if(pCtrl->MemMap.u32CodeBufAddr >= HAL_MIU1_BASE)
2866*53ee8cc1Swenshuai.xi     {
2867*53ee8cc1Swenshuai.xi         pShm->u32FWBaseAddr = (pCtrl->MemMap.u32CodeBufAddr-HAL_MIU1_BASE) | 0x40000000; //Bit30 sel miu0/1
2868*53ee8cc1Swenshuai.xi     }
2869*53ee8cc1Swenshuai.xi     else
2870*53ee8cc1Swenshuai.xi     {
2871*53ee8cc1Swenshuai.xi         pShm->u32FWBaseAddr = pCtrl->MemMap.u32CodeBufAddr;
2872*53ee8cc1Swenshuai.xi     }
2873*53ee8cc1Swenshuai.xi     //printf("<DBG>QDMA Addr = %lx <<<<<<<<<<<<<<<<<<<<<<<<\n",pShm->u32FWBaseAddr);
2874*53ee8cc1Swenshuai.xi #else
2875*53ee8cc1Swenshuai.xi     u32Addr = pCtrl->MemMap.u32CodeBufAddr;
2876*53ee8cc1Swenshuai.xi     if (u32Addr >= pCtrl->MemMap.u32MIU1BaseAddr)
2877*53ee8cc1Swenshuai.xi     {
2878*53ee8cc1Swenshuai.xi         u32Addr -= pCtrl->MemMap.u32MIU1BaseAddr;
2879*53ee8cc1Swenshuai.xi     }
2880*53ee8cc1Swenshuai.xi     pShm->u32FWBaseAddr = u32Addr;
2881*53ee8cc1Swenshuai.xi #endif
2882*53ee8cc1Swenshuai.xi 
2883*53ee8cc1Swenshuai.xi     // RM only
2884*53ee8cc1Swenshuai.xi #if HVD_ENABLE_RV_FEATURE
2885*53ee8cc1Swenshuai.xi     if ((((pCtrl->InitParams.u32ModeFlag) & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_RM)
2886*53ee8cc1Swenshuai.xi         && (pCtrl->InitParams.pRVFileInfo != NULL))
2887*53ee8cc1Swenshuai.xi     {
2888*53ee8cc1Swenshuai.xi         MS_U32 i = 0;
2889*53ee8cc1Swenshuai.xi 
2890*53ee8cc1Swenshuai.xi         for (i = 0; i < HVD_RM_INIT_PICTURE_SIZE_NUMBER; i++)
2891*53ee8cc1Swenshuai.xi         {
2892*53ee8cc1Swenshuai.xi             pShm->pRM_PictureSize[i].u16Width = pCtrl->InitParams.pRVFileInfo->ulPicSizes_w[i];
2893*53ee8cc1Swenshuai.xi             pShm->pRM_PictureSize[i].u16Height = pCtrl->InitParams.pRVFileInfo->ulPicSizes_h[i];
2894*53ee8cc1Swenshuai.xi         }
2895*53ee8cc1Swenshuai.xi 
2896*53ee8cc1Swenshuai.xi         pShm->u8RM_Version = (MS_U8) pCtrl->InitParams.pRVFileInfo->RV_Version;
2897*53ee8cc1Swenshuai.xi         pShm->u8RM_NumSizes = (MS_U8) pCtrl->InitParams.pRVFileInfo->ulNumSizes;
2898*53ee8cc1Swenshuai.xi         u32Addr = pCtrl->MemMap.u32FrameBufAddr + pHVDHalContext->u32RV_VLCTableAddr;
2899*53ee8cc1Swenshuai.xi 
2900*53ee8cc1Swenshuai.xi         if (u32Addr >= pCtrl->MemMap.u32MIU1BaseAddr)
2901*53ee8cc1Swenshuai.xi         {
2902*53ee8cc1Swenshuai.xi             u32Addr -= pCtrl->MemMap.u32MIU1BaseAddr;
2903*53ee8cc1Swenshuai.xi         }
2904*53ee8cc1Swenshuai.xi 
2905*53ee8cc1Swenshuai.xi         pShm->u32RM_VLCTableAddr = u32Addr;
2906*53ee8cc1Swenshuai.xi     }
2907*53ee8cc1Swenshuai.xi #endif
2908*53ee8cc1Swenshuai.xi 
2909*53ee8cc1Swenshuai.xi     if ((E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
2910*53ee8cc1Swenshuai.xi      && (pCtrl->InitParams.pRVFileInfo != NULL))
2911*53ee8cc1Swenshuai.xi     {
2912*53ee8cc1Swenshuai.xi         pShm->pRM_PictureSize[0].u16Width = pCtrl->InitParams.pRVFileInfo->ulPicSizes_w[0];
2913*53ee8cc1Swenshuai.xi         pShm->pRM_PictureSize[0].u16Height = pCtrl->InitParams.pRVFileInfo->ulPicSizes_h[0];
2914*53ee8cc1Swenshuai.xi     }
2915*53ee8cc1Swenshuai.xi 
2916*53ee8cc1Swenshuai.xi     //if(pCtrl->InitParams.bColocateBBUMode)
2917*53ee8cc1Swenshuai.xi     if(_stHVDPreSet[u8Idx].bColocateBBUMode)
2918*53ee8cc1Swenshuai.xi     {
2919*53ee8cc1Swenshuai.xi           pShm->u32ColocateBBUWritePtr = pShm->u32ColocateBBUReadPtr =  pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
2920*53ee8cc1Swenshuai.xi     }
2921*53ee8cc1Swenshuai.xi 
2922*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
2923*53ee8cc1Swenshuai.xi 
2924*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
2925*53ee8cc1Swenshuai.xi }
2926*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_InitRegCPU(MS_U32 u32Id)2927*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_InitRegCPU(MS_U32 u32Id)
2928*53ee8cc1Swenshuai.xi {
2929*53ee8cc1Swenshuai.xi     MS_BOOL bInitRet = FALSE;
2930*53ee8cc1Swenshuai.xi 
2931*53ee8cc1Swenshuai.xi #if 0
2932*53ee8cc1Swenshuai.xi     // check MVD power on
2933*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(REG_TOP_MVD) & (TOP_CKG_MHVD_DIS))
2934*53ee8cc1Swenshuai.xi     {
2935*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("HVD warning: MVD is not power on before HVD init.\n");
2936*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD, 0, TOP_CKG_MHVD_DIS);
2937*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
2938*53ee8cc1Swenshuai.xi     }
2939*53ee8cc1Swenshuai.xi     // Check VPU power on
2940*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(REG_TOP_VPU) & (TOP_CKG_VPU_DIS))
2941*53ee8cc1Swenshuai.xi     {
2942*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("HVD warning: VPU is not power on before HVD init.\n");
2943*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_VPU, 0, TOP_CKG_VPU_DIS);
2944*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
2945*53ee8cc1Swenshuai.xi     }
2946*53ee8cc1Swenshuai.xi     // check HVD power on
2947*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(REG_TOP_HVD) & (TOP_CKG_HVD_DIS))
2948*53ee8cc1Swenshuai.xi     {
2949*53ee8cc1Swenshuai.xi         HVD_EX_MSG_INF("HVD warning: HVD is not power on before HVD init.\n");
2950*53ee8cc1Swenshuai.xi         HAL_HVD_EX_PowerCtrl(TRUE);
2951*53ee8cc1Swenshuai.xi         HVD_Delay_ms(1);
2952*53ee8cc1Swenshuai.xi     }
2953*53ee8cc1Swenshuai.xi #endif
2954*53ee8cc1Swenshuai.xi 
2955*53ee8cc1Swenshuai.xi     bInitRet = _HVD_EX_SetRegCPU(u32Id);
2956*53ee8cc1Swenshuai.xi 
2957*53ee8cc1Swenshuai.xi     if (!bInitRet)
2958*53ee8cc1Swenshuai.xi     {
2959*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
2960*53ee8cc1Swenshuai.xi     }
2961*53ee8cc1Swenshuai.xi 
2962*53ee8cc1Swenshuai.xi     bInitRet = HAL_HVD_EX_RstPTSCtrlVariable(u32Id);
2963*53ee8cc1Swenshuai.xi 
2964*53ee8cc1Swenshuai.xi     if (!bInitRet)
2965*53ee8cc1Swenshuai.xi     {
2966*53ee8cc1Swenshuai.xi         return E_HVD_RETURN_FAIL;
2967*53ee8cc1Swenshuai.xi     }
2968*53ee8cc1Swenshuai.xi 
2969*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
2970*53ee8cc1Swenshuai.xi }
2971*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetHVDColBBUMode(MS_U32 u32Id,MS_BOOL bEnable)2972*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetHVDColBBUMode(MS_U32 u32Id, MS_BOOL bEnable)
2973*53ee8cc1Swenshuai.xi {
2974*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2975*53ee8cc1Swenshuai.xi 
2976*53ee8cc1Swenshuai.xi     _stHVDPreSet[u8Idx].bColocateBBUMode = bEnable;
2977*53ee8cc1Swenshuai.xi 
2978*53ee8cc1Swenshuai.xi     return E_HVD_RETURN_SUCCESS;
2979*53ee8cc1Swenshuai.xi }
2980*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetData(MS_U32 u32Id,HVD_SetData u32type,MS_U32 u32Data)2981*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetData(MS_U32 u32Id, HVD_SetData u32type, MS_U32 u32Data)
2982*53ee8cc1Swenshuai.xi {
2983*53ee8cc1Swenshuai.xi     HVD_Return eRet = E_HVD_RETURN_SUCCESS;
2984*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
2985*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
2986*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = FALSE;
2987*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
2988*53ee8cc1Swenshuai.xi     bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
2989*53ee8cc1Swenshuai.xi #endif
2990*53ee8cc1Swenshuai.xi 
2991*53ee8cc1Swenshuai.xi     switch (u32type)
2992*53ee8cc1Swenshuai.xi     {
2993*53ee8cc1Swenshuai.xi     // share memory
2994*53ee8cc1Swenshuai.xi         // switch
2995*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FRAMEBUF_ADDR:
2996*53ee8cc1Swenshuai.xi         {
2997*53ee8cc1Swenshuai.xi             pShm->u32FrameBufAddr = u32Data;
2998*53ee8cc1Swenshuai.xi             break;
2999*53ee8cc1Swenshuai.xi         }
3000*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FRAMEBUF_SIZE:
3001*53ee8cc1Swenshuai.xi         {
3002*53ee8cc1Swenshuai.xi             pShm->u32FrameBufSize = u32Data;
3003*53ee8cc1Swenshuai.xi             break;
3004*53ee8cc1Swenshuai.xi         }
3005*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_RM_PICTURE_SIZES:
3006*53ee8cc1Swenshuai.xi         {
3007*53ee8cc1Swenshuai.xi             HVD_memcpy((volatile void *) pShm->pRM_PictureSize, (void *) ((HVD_PictureSize *) u32Data),
3008*53ee8cc1Swenshuai.xi                        HVD_RM_INIT_PICTURE_SIZE_NUMBER * sizeof(HVD_PictureSize));
3009*53ee8cc1Swenshuai.xi             break;
3010*53ee8cc1Swenshuai.xi         }
3011*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_ERROR_CODE:
3012*53ee8cc1Swenshuai.xi         {
3013*53ee8cc1Swenshuai.xi             pShm->u16ErrCode = (MS_U16) u32Data;
3014*53ee8cc1Swenshuai.xi             break;
3015*53ee8cc1Swenshuai.xi         }
3016*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISP_INFO_TH:
3017*53ee8cc1Swenshuai.xi         {
3018*53ee8cc1Swenshuai.xi             HVD_memcpy((volatile void *) &(pShm->DispThreshold), (void *) ((HVD_DISP_THRESHOLD *) u32Data),
3019*53ee8cc1Swenshuai.xi                        sizeof(HVD_DISP_THRESHOLD));
3020*53ee8cc1Swenshuai.xi             break;
3021*53ee8cc1Swenshuai.xi         }
3022*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_FW_FLUSH_STATUS:
3023*53ee8cc1Swenshuai.xi         {
3024*53ee8cc1Swenshuai.xi             pShm->u8FlushStatus = (MS_U8)u32Data;
3025*53ee8cc1Swenshuai.xi             break;
3026*53ee8cc1Swenshuai.xi         }
3027*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DMX_FRAMERATE:
3028*53ee8cc1Swenshuai.xi         {
3029*53ee8cc1Swenshuai.xi             pShm->u32DmxFrameRate = u32Data;
3030*53ee8cc1Swenshuai.xi             break;
3031*53ee8cc1Swenshuai.xi         }
3032*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DMX_FRAMERATEBASE:
3033*53ee8cc1Swenshuai.xi         {
3034*53ee8cc1Swenshuai.xi             pShm->u32DmxFrameRateBase = u32Data;
3035*53ee8cc1Swenshuai.xi             break;
3036*53ee8cc1Swenshuai.xi         }
3037*53ee8cc1Swenshuai.xi     // SRAM
3038*53ee8cc1Swenshuai.xi 
3039*53ee8cc1Swenshuai.xi     // Mailbox
3040*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_TRIGGER_DISP:     // HVD HI mbox 0
3041*53ee8cc1Swenshuai.xi         {
3042*53ee8cc1Swenshuai.xi             if (u32Data != 0)
3043*53ee8cc1Swenshuai.xi             {
3044*53ee8cc1Swenshuai.xi                 pShm->bEnableDispCtrl   = TRUE;
3045*53ee8cc1Swenshuai.xi                 pShm->bIsTrigDisp       = TRUE;
3046*53ee8cc1Swenshuai.xi             }
3047*53ee8cc1Swenshuai.xi             else
3048*53ee8cc1Swenshuai.xi             {
3049*53ee8cc1Swenshuai.xi                 pShm->bEnableDispCtrl   = FALSE;
3050*53ee8cc1Swenshuai.xi             }
3051*53ee8cc1Swenshuai.xi 
3052*53ee8cc1Swenshuai.xi             break;
3053*53ee8cc1Swenshuai.xi         }
3054*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_GET_DISP_INFO_START:
3055*53ee8cc1Swenshuai.xi         {
3056*53ee8cc1Swenshuai.xi             pShm->bSpsChange = FALSE;
3057*53ee8cc1Swenshuai.xi             break;
3058*53ee8cc1Swenshuai.xi         }
3059*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_VIRTUAL_BOX_WIDTH:
3060*53ee8cc1Swenshuai.xi         {
3061*53ee8cc1Swenshuai.xi             pShm->u32VirtualBoxWidth = u32Data;
3062*53ee8cc1Swenshuai.xi             break;
3063*53ee8cc1Swenshuai.xi         }
3064*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_VIRTUAL_BOX_HEIGHT:
3065*53ee8cc1Swenshuai.xi         {
3066*53ee8cc1Swenshuai.xi             pShm->u32VirtualBoxHeight = u32Data;
3067*53ee8cc1Swenshuai.xi             break;
3068*53ee8cc1Swenshuai.xi         }
3069*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISPQ_STATUS_VIEW:
3070*53ee8cc1Swenshuai.xi         {
3071*53ee8cc1Swenshuai.xi             if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_INIT)
3072*53ee8cc1Swenshuai.xi             {
3073*53ee8cc1Swenshuai.xi                 //printf("DispFrame DqPtr: %d\n", u32Data);
3074*53ee8cc1Swenshuai.xi                 pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_VIEW;
3075*53ee8cc1Swenshuai.xi             }
3076*53ee8cc1Swenshuai.xi             break;
3077*53ee8cc1Swenshuai.xi         }
3078*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISPQ_STATUS_DISP:
3079*53ee8cc1Swenshuai.xi         {
3080*53ee8cc1Swenshuai.xi             if(!(pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide))
3081*53ee8cc1Swenshuai.xi             {
3082*53ee8cc1Swenshuai.xi                 if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_VIEW)
3083*53ee8cc1Swenshuai.xi                 {
3084*53ee8cc1Swenshuai.xi                     //printf("DispFrame DqPtr: %ld\n", u32Data);
3085*53ee8cc1Swenshuai.xi                     pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_DISP;
3086*53ee8cc1Swenshuai.xi                 }
3087*53ee8cc1Swenshuai.xi             }
3088*53ee8cc1Swenshuai.xi             break;
3089*53ee8cc1Swenshuai.xi         }
3090*53ee8cc1Swenshuai.xi         case E_HVD_SDATA_DISPQ_STATUS_FREE:
3091*53ee8cc1Swenshuai.xi         {
3092*53ee8cc1Swenshuai.xi             if(pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
3093*53ee8cc1Swenshuai.xi             {
3094*53ee8cc1Swenshuai.xi                 if (bMVC)
3095*53ee8cc1Swenshuai.xi                 {
3096*53ee8cc1Swenshuai.xi                     if (pHVDHalContext->_stHVDStream[u8Idx].u32FreeData == 0xFFFF)
3097*53ee8cc1Swenshuai.xi                     {
3098*53ee8cc1Swenshuai.xi                         //ALOGE("R1: %x", u32Data);
3099*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = u32Data;
3100*53ee8cc1Swenshuai.xi                     }
3101*53ee8cc1Swenshuai.xi                     else
3102*53ee8cc1Swenshuai.xi                     {
3103*53ee8cc1Swenshuai.xi                         //ALOGE("R2: %x", (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData);
3104*53ee8cc1Swenshuai.xi                         HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData);
3105*53ee8cc1Swenshuai.xi                         //pShm->FreeQueue[pShm->u16FreeQWtPtr] = (u32Data << 16) | pHVDHalContext->_stHVDStream[u8Idx].u32FreeData;
3106*53ee8cc1Swenshuai.xi                         //pShm->u16FreeQWtPtr = (pShm->u16FreeQWtPtr + 1) % HVD_DISP_QUEUE_MAX_SIZE;
3107*53ee8cc1Swenshuai.xi                         pHVDHalContext->_stHVDStream[u8Idx].u32FreeData = 0xFFFF;
3108*53ee8cc1Swenshuai.xi                     }
3109*53ee8cc1Swenshuai.xi                 }
3110*53ee8cc1Swenshuai.xi                 else
3111*53ee8cc1Swenshuai.xi                 {
3112*53ee8cc1Swenshuai.xi                     HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_RELEASE_DISPQ, u32Data);
3113*53ee8cc1Swenshuai.xi                 }
3114*53ee8cc1Swenshuai.xi             }
3115*53ee8cc1Swenshuai.xi             else
3116*53ee8cc1Swenshuai.xi             {
3117*53ee8cc1Swenshuai.xi                 if (pShm->DispQueue[u32Data].u32Status == E_HVD_DISPQ_STATUS_VIEW)
3118*53ee8cc1Swenshuai.xi                 {
3119*53ee8cc1Swenshuai.xi                     pShm->DispQueue[u32Data].u32Status = E_HVD_DISPQ_STATUS_FREE;
3120*53ee8cc1Swenshuai.xi                 }
3121*53ee8cc1Swenshuai.xi             }
3122*53ee8cc1Swenshuai.xi             break;
3123*53ee8cc1Swenshuai.xi         }
3124*53ee8cc1Swenshuai.xi         default:
3125*53ee8cc1Swenshuai.xi             break;
3126*53ee8cc1Swenshuai.xi     }
3127*53ee8cc1Swenshuai.xi 
3128*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
3129*53ee8cc1Swenshuai.xi 
3130*53ee8cc1Swenshuai.xi     return eRet;
3131*53ee8cc1Swenshuai.xi }
3132*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetData_EX(MS_U32 u32Id,HVD_GetData eType)3133*53ee8cc1Swenshuai.xi MS_S64 HAL_HVD_EX_GetData_EX(MS_U32 u32Id, HVD_GetData eType)
3134*53ee8cc1Swenshuai.xi {
3135*53ee8cc1Swenshuai.xi     MS_S64 s64Ret = 0;
3136*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3137*53ee8cc1Swenshuai.xi 
3138*53ee8cc1Swenshuai.xi     HAL_HVD_EX_ReadMemory();
3139*53ee8cc1Swenshuai.xi 
3140*53ee8cc1Swenshuai.xi     switch (eType)
3141*53ee8cc1Swenshuai.xi     {
3142*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_PTS_STC_DIFF:
3143*53ee8cc1Swenshuai.xi             s64Ret = pShm->s64PtsStcDiff;
3144*53ee8cc1Swenshuai.xi             break;
3145*53ee8cc1Swenshuai.xi         default:
3146*53ee8cc1Swenshuai.xi             break;
3147*53ee8cc1Swenshuai.xi     }
3148*53ee8cc1Swenshuai.xi 
3149*53ee8cc1Swenshuai.xi     return s64Ret;
3150*53ee8cc1Swenshuai.xi }
3151*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetData(MS_U32 u32Id,HVD_GetData eType)3152*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetData(MS_U32 u32Id, HVD_GetData eType)
3153*53ee8cc1Swenshuai.xi {
3154*53ee8cc1Swenshuai.xi     MS_U32 u32Ret = 0;
3155*53ee8cc1Swenshuai.xi     //static MS_U64 u64pts_real = 0;
3156*53ee8cc1Swenshuai.xi     MS_U64 u64pts_low = 0;
3157*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3158*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
3159*53ee8cc1Swenshuai.xi 
3160*53ee8cc1Swenshuai.xi     HAL_HVD_EX_ReadMemory();
3161*53ee8cc1Swenshuai.xi 
3162*53ee8cc1Swenshuai.xi     if(pShm == NULL)
3163*53ee8cc1Swenshuai.xi     {
3164*53ee8cc1Swenshuai.xi         printf("########## VDEC patch for Debug ###########\n");
3165*53ee8cc1Swenshuai.xi         return 0x0;
3166*53ee8cc1Swenshuai.xi     }
3167*53ee8cc1Swenshuai.xi 
3168*53ee8cc1Swenshuai.xi     switch (eType)
3169*53ee8cc1Swenshuai.xi     {
3170*53ee8cc1Swenshuai.xi     // share memory
3171*53ee8cc1Swenshuai.xi         // switch
3172*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_INFO_ADDR:
3173*53ee8cc1Swenshuai.xi         {
3174*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (&pShm->DispInfo);
3175*53ee8cc1Swenshuai.xi             break;
3176*53ee8cc1Swenshuai.xi         }
3177*53ee8cc1Swenshuai.xi         // report
3178*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_PTS:
3179*53ee8cc1Swenshuai.xi         {
3180*53ee8cc1Swenshuai.xi             u32Ret = pShm->DispFrmInfo.u32TimeStamp;
3181*53ee8cc1Swenshuai.xi             break;
3182*53ee8cc1Swenshuai.xi         }
3183*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_U64PTS:
3184*53ee8cc1Swenshuai.xi         {
3185*53ee8cc1Swenshuai.xi             u64pts_low = (MS_U64)(pShm->DispFrmInfo.u32TimeStamp);
3186*53ee8cc1Swenshuai.xi             pHVDHalContext->u64pts_real = (MS_U64)(pShm->DispFrmInfo.u32ID_H);
3187*53ee8cc1Swenshuai.xi             pHVDHalContext->u64pts_real = (pHVDHalContext->u64pts_real<<32)|u64pts_low;
3188*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)(&(pHVDHalContext->u64pts_real));
3189*53ee8cc1Swenshuai.xi             break;
3190*53ee8cc1Swenshuai.xi         }
3191*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DECODE_CNT:
3192*53ee8cc1Swenshuai.xi         {
3193*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DecodeCnt;
3194*53ee8cc1Swenshuai.xi             break;
3195*53ee8cc1Swenshuai.xi         }
3196*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DATA_ERROR_CNT:
3197*53ee8cc1Swenshuai.xi         {
3198*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DataErrCnt;
3199*53ee8cc1Swenshuai.xi             break;
3200*53ee8cc1Swenshuai.xi         }
3201*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_ERROR_CNT:
3202*53ee8cc1Swenshuai.xi         {
3203*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DecErrCnt;
3204*53ee8cc1Swenshuai.xi             break;
3205*53ee8cc1Swenshuai.xi         }
3206*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ERROR_CODE:
3207*53ee8cc1Swenshuai.xi         {
3208*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u16ErrCode);
3209*53ee8cc1Swenshuai.xi             break;
3210*53ee8cc1Swenshuai.xi         }
3211*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VPU_IDLE_CNT:
3212*53ee8cc1Swenshuai.xi         {
3213*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32VPUIdleCnt;
3214*53ee8cc1Swenshuai.xi             break;
3215*53ee8cc1Swenshuai.xi         }
3216*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_FRM_INFO:
3217*53ee8cc1Swenshuai.xi         {
3218*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (&pShm->DispFrmInfo);
3219*53ee8cc1Swenshuai.xi             break;
3220*53ee8cc1Swenshuai.xi         }
3221*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_FRM_INFO:
3222*53ee8cc1Swenshuai.xi         {
3223*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (&pShm->DecoFrmInfo);
3224*53ee8cc1Swenshuai.xi             break;
3225*53ee8cc1Swenshuai.xi         }
3226*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_LEVEL:
3227*53ee8cc1Swenshuai.xi         {
3228*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (_HVD_EX_GetESLevel(u32Id));
3229*53ee8cc1Swenshuai.xi             break;
3230*53ee8cc1Swenshuai.xi         }
3231*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
3232*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_FRM_INFO_SUB:
3233*53ee8cc1Swenshuai.xi         {
3234*53ee8cc1Swenshuai.xi             u32Ret=  (MS_U32) (&(pShm->DispFrmInfo_Sub));
3235*53ee8cc1Swenshuai.xi             break;
3236*53ee8cc1Swenshuai.xi         }
3237*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_FRM_INFO_SUB:
3238*53ee8cc1Swenshuai.xi         {
3239*53ee8cc1Swenshuai.xi             u32Ret=  (MS_U32) (&(pShm->DecoFrmInfo_Sub));
3240*53ee8cc1Swenshuai.xi             break;
3241*53ee8cc1Swenshuai.xi         }
3242*53ee8cc1Swenshuai.xi #endif
3243*53ee8cc1Swenshuai.xi 
3244*53ee8cc1Swenshuai.xi         // user data
3245*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_WPTR:
3246*53ee8cc1Swenshuai.xi         {
3247*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u32UserCCIdxWrtPtr);
3248*53ee8cc1Swenshuai.xi             break;
3249*53ee8cc1Swenshuai.xi         }
3250*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_IDX_TBL_ADDR:
3251*53ee8cc1Swenshuai.xi         {
3252*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u8UserCCIdx);
3253*53ee8cc1Swenshuai.xi             break;
3254*53ee8cc1Swenshuai.xi         }
3255*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_PACKET_TBL_ADDR:
3256*53ee8cc1Swenshuai.xi         {
3257*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u32UserCCBase);
3258*53ee8cc1Swenshuai.xi             break;
3259*53ee8cc1Swenshuai.xi         }
3260*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_PACKET_SIZE:
3261*53ee8cc1Swenshuai.xi         {
3262*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (sizeof(DTV_BUF_type));
3263*53ee8cc1Swenshuai.xi             break;
3264*53ee8cc1Swenshuai.xi         }
3265*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_IDX_TBL_SIZE:
3266*53ee8cc1Swenshuai.xi         {
3267*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (USER_CC_IDX_SIZE);
3268*53ee8cc1Swenshuai.xi             break;
3269*53ee8cc1Swenshuai.xi         }
3270*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_USERDATA_PACKET_TBL_SIZE:
3271*53ee8cc1Swenshuai.xi         {
3272*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (USER_CC_DATA_SIZE);
3273*53ee8cc1Swenshuai.xi             break;
3274*53ee8cc1Swenshuai.xi         }
3275*53ee8cc1Swenshuai.xi             // report - modes
3276*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SHOW_ERR_FRM:
3277*53ee8cc1Swenshuai.xi         {
3278*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsShowErrFrm;
3279*53ee8cc1Swenshuai.xi             break;
3280*53ee8cc1Swenshuai.xi         }
3281*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_REPEAT_LAST_FIELD:
3282*53ee8cc1Swenshuai.xi         {
3283*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsRepeatLastField;
3284*53ee8cc1Swenshuai.xi             break;
3285*53ee8cc1Swenshuai.xi         }
3286*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_ERR_CONCEAL:
3287*53ee8cc1Swenshuai.xi         {
3288*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsErrConceal;
3289*53ee8cc1Swenshuai.xi             break;
3290*53ee8cc1Swenshuai.xi         }
3291*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SYNC_ON:
3292*53ee8cc1Swenshuai.xi         {
3293*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsSyncOn;
3294*53ee8cc1Swenshuai.xi             break;
3295*53ee8cc1Swenshuai.xi         }
3296*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_PLAYBACK_FINISH:
3297*53ee8cc1Swenshuai.xi         {
3298*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.bIsPlaybackFinish;
3299*53ee8cc1Swenshuai.xi             break;
3300*53ee8cc1Swenshuai.xi         }
3301*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SYNC_MODE:
3302*53ee8cc1Swenshuai.xi         {
3303*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8SyncType;
3304*53ee8cc1Swenshuai.xi             break;
3305*53ee8cc1Swenshuai.xi         }
3306*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SKIP_MODE:
3307*53ee8cc1Swenshuai.xi         {
3308*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8SkipMode;
3309*53ee8cc1Swenshuai.xi             break;
3310*53ee8cc1Swenshuai.xi         }
3311*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DROP_MODE:
3312*53ee8cc1Swenshuai.xi         {
3313*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8DropMode;
3314*53ee8cc1Swenshuai.xi             break;
3315*53ee8cc1Swenshuai.xi         }
3316*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISPLAY_DURATION:
3317*53ee8cc1Swenshuai.xi         {
3318*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.s8DisplaySpeed;
3319*53ee8cc1Swenshuai.xi             break;
3320*53ee8cc1Swenshuai.xi         }
3321*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRC_MODE:
3322*53ee8cc1Swenshuai.xi         {
3323*53ee8cc1Swenshuai.xi             u32Ret = pShm->ModeStatus.u8FrcMode;
3324*53ee8cc1Swenshuai.xi             break;
3325*53ee8cc1Swenshuai.xi         }
3326*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_NEXT_PTS:
3327*53ee8cc1Swenshuai.xi         {
3328*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32NextPTS;
3329*53ee8cc1Swenshuai.xi             break;
3330*53ee8cc1Swenshuai.xi         }
3331*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_Q_SIZE:
3332*53ee8cc1Swenshuai.xi         {
3333*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16DispQSize;
3334*53ee8cc1Swenshuai.xi             break;
3335*53ee8cc1Swenshuai.xi         }
3336*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_Q_PTR:
3337*53ee8cc1Swenshuai.xi         {
3338*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) pHVDHalContext->_u16DispQPtr;
3339*53ee8cc1Swenshuai.xi             break;
3340*53ee8cc1Swenshuai.xi         }
3341*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_NEXT_DISP_FRM_INFO:
3342*53ee8cc1Swenshuai.xi         {
3343*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) _HVD_EX_GetNextDispFrame(u32Id);
3344*53ee8cc1Swenshuai.xi             break;
3345*53ee8cc1Swenshuai.xi         }
3346*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_REAL_FRAMERATE:
3347*53ee8cc1Swenshuai.xi         {
3348*53ee8cc1Swenshuai.xi             /// TODO:
3349*53ee8cc1Swenshuai.xi             u32Ret=0; //pShm->u32RealFrameRate;
3350*53ee8cc1Swenshuai.xi             break;
3351*53ee8cc1Swenshuai.xi         }
3352*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_ORI_INTERLACE_MODE:
3353*53ee8cc1Swenshuai.xi             u32Ret=(MS_U32)pShm->DispInfo.u8IsOriginInterlace;
3354*53ee8cc1Swenshuai.xi             break;
3355*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FRM_PACKING_SEI_DATA:
3356*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u32Frm_packing_arr_data_addr));
3357*53ee8cc1Swenshuai.xi             break;
3358*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TYPE_FRAME_MBS_ONLY_FLAG:
3359*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u8FrameMbsOnlyFlag));
3360*53ee8cc1Swenshuai.xi             break;
3361*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_STATUS_FLAG:
3362*53ee8cc1Swenshuai.xi             u32Ret=((MS_U32)(pShm->u32FWStatusFlag));
3363*53ee8cc1Swenshuai.xi             break;
3364*53ee8cc1Swenshuai.xi 
3365*53ee8cc1Swenshuai.xi         // internal control
3366*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_1ST_FRM_RDY:
3367*53ee8cc1Swenshuai.xi         {
3368*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIs1stFrameRdy;
3369*53ee8cc1Swenshuai.xi             break;
3370*53ee8cc1Swenshuai.xi         }
3371*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_I_FRM_FOUND:
3372*53ee8cc1Swenshuai.xi         {
3373*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIsIFrmFound;
3374*53ee8cc1Swenshuai.xi             break;
3375*53ee8cc1Swenshuai.xi         }
3376*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SYNC_START:
3377*53ee8cc1Swenshuai.xi         {
3378*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIsSyncStart;
3379*53ee8cc1Swenshuai.xi             break;
3380*53ee8cc1Swenshuai.xi         }
3381*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_SYNC_REACH:
3382*53ee8cc1Swenshuai.xi         {
3383*53ee8cc1Swenshuai.xi             u32Ret = pShm->bIsSyncReach;
3384*53ee8cc1Swenshuai.xi             break;
3385*53ee8cc1Swenshuai.xi         }
3386*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_VERSION_ID:
3387*53ee8cc1Swenshuai.xi         {
3388*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FWVersionID;
3389*53ee8cc1Swenshuai.xi             break;
3390*53ee8cc1Swenshuai.xi         }
3391*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_IF_VERSION_ID:
3392*53ee8cc1Swenshuai.xi         {
3393*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FWIfVersionID;
3394*53ee8cc1Swenshuai.xi             break;
3395*53ee8cc1Swenshuai.xi         }
3396*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_Q_NUMB:
3397*53ee8cc1Swenshuai.xi         {
3398*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetBBUQNumb(u32Id);
3399*53ee8cc1Swenshuai.xi             break;
3400*53ee8cc1Swenshuai.xi         }
3401*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DEC_Q_NUMB:
3402*53ee8cc1Swenshuai.xi         {
3403*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16DecQNumb;
3404*53ee8cc1Swenshuai.xi             break;
3405*53ee8cc1Swenshuai.xi         }
3406*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_Q_NUMB:
3407*53ee8cc1Swenshuai.xi         {
3408*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16DispQNumb;
3409*53ee8cc1Swenshuai.xi             break;
3410*53ee8cc1Swenshuai.xi         }
3411*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_PTS_Q_NUMB:
3412*53ee8cc1Swenshuai.xi         {
3413*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetPTSQNumb(u32Id);
3414*53ee8cc1Swenshuai.xi             break;
3415*53ee8cc1Swenshuai.xi         }
3416*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_INIT_DONE:
3417*53ee8cc1Swenshuai.xi         {
3418*53ee8cc1Swenshuai.xi             u32Ret = pShm->bInitDone;
3419*53ee8cc1Swenshuai.xi             break;
3420*53ee8cc1Swenshuai.xi         }
3421*53ee8cc1Swenshuai.xi             // debug
3422*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_SKIP_CNT:
3423*53ee8cc1Swenshuai.xi         {
3424*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32SkipCnt;
3425*53ee8cc1Swenshuai.xi             break;
3426*53ee8cc1Swenshuai.xi         }
3427*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_GOP_CNT:
3428*53ee8cc1Swenshuai.xi         {
3429*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DropCnt;
3430*53ee8cc1Swenshuai.xi             break;
3431*53ee8cc1Swenshuai.xi         }
3432*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_CNT:
3433*53ee8cc1Swenshuai.xi         {
3434*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DispCnt;
3435*53ee8cc1Swenshuai.xi             break;
3436*53ee8cc1Swenshuai.xi         }
3437*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DROP_CNT:
3438*53ee8cc1Swenshuai.xi         {
3439*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DropCnt;
3440*53ee8cc1Swenshuai.xi             break;
3441*53ee8cc1Swenshuai.xi         }
3442*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_DISP_STC:
3443*53ee8cc1Swenshuai.xi         {
3444*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32DispSTC;
3445*53ee8cc1Swenshuai.xi             break;
3446*53ee8cc1Swenshuai.xi         }
3447*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VSYNC_CNT:
3448*53ee8cc1Swenshuai.xi         {
3449*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32VsyncCnt;
3450*53ee8cc1Swenshuai.xi             break;
3451*53ee8cc1Swenshuai.xi         }
3452*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_MAIN_LOOP_CNT:
3453*53ee8cc1Swenshuai.xi         {
3454*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32MainLoopCnt;
3455*53ee8cc1Swenshuai.xi             break;
3456*53ee8cc1Swenshuai.xi         }
3457*53ee8cc1Swenshuai.xi 
3458*53ee8cc1Swenshuai.xi             // AVC
3459*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_AVC_LEVEL_IDC:
3460*53ee8cc1Swenshuai.xi         {
3461*53ee8cc1Swenshuai.xi             u32Ret = pShm->u16AVC_SPS_LevelIDC;
3462*53ee8cc1Swenshuai.xi             break;
3463*53ee8cc1Swenshuai.xi         }
3464*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_AVC_LOW_DELAY:
3465*53ee8cc1Swenshuai.xi         {
3466*53ee8cc1Swenshuai.xi             u32Ret = pShm->u8AVC_SPS_LowDelayHrdFlag;
3467*53ee8cc1Swenshuai.xi             break;
3468*53ee8cc1Swenshuai.xi         }
3469*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_AVC_VUI_DISP_INFO:
3470*53ee8cc1Swenshuai.xi         {
3471*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetVUIDispInfo(u32Id);
3472*53ee8cc1Swenshuai.xi             break;
3473*53ee8cc1Swenshuai.xi         }
3474*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_FLUSH_STATUS:
3475*53ee8cc1Swenshuai.xi         {
3476*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32) (pShm->u8FlushStatus);
3477*53ee8cc1Swenshuai.xi             break;
3478*53ee8cc1Swenshuai.xi         }
3479*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_CODEC_TYPE:
3480*53ee8cc1Swenshuai.xi         {
3481*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32CodecType;
3482*53ee8cc1Swenshuai.xi             break;
3483*53ee8cc1Swenshuai.xi         }
3484*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_ES_BUF_STATUS:
3485*53ee8cc1Swenshuai.xi         {
3486*53ee8cc1Swenshuai.xi 
3487*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)pShm->u8ESBufStatus;
3488*53ee8cc1Swenshuai.xi             break;
3489*53ee8cc1Swenshuai.xi         }
3490*53ee8cc1Swenshuai.xi 
3491*53ee8cc1Swenshuai.xi     // SRAM
3492*53ee8cc1Swenshuai.xi 
3493*53ee8cc1Swenshuai.xi     // Mailbox
3494*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_STATE: // HVD RISC MBOX 0 (esp. FW init done)
3495*53ee8cc1Swenshuai.xi         {
3496*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32FwState;
3497*53ee8cc1Swenshuai.xi             break;
3498*53ee8cc1Swenshuai.xi         }
3499*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_DISP_INFO_UNCOPYED:
3500*53ee8cc1Swenshuai.xi         {
3501*53ee8cc1Swenshuai.xi             u32Ret = pShm->bSpsChange;
3502*53ee8cc1Swenshuai.xi             break;
3503*53ee8cc1Swenshuai.xi         }
3504*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_DISP_INFO_CHANGE:      // HVD RISC MBOX 1 (rdy only)
3505*53ee8cc1Swenshuai.xi         {
3506*53ee8cc1Swenshuai.xi             u32Ret = pShm->bSpsChange;
3507*53ee8cc1Swenshuai.xi             break;
3508*53ee8cc1Swenshuai.xi         }
3509*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_HVD_ISR_STATUS:   // HVD RISC MBOX 1 (value only)
3510*53ee8cc1Swenshuai.xi         {
3511*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3512*53ee8cc1Swenshuai.xi 
3513*53ee8cc1Swenshuai.xi             if ((pCtrl->HVDISRCtrl.u32IntCount != pShm->u32IntCount) && pShm->u32FwInfo) // fetch ISR status
3514*53ee8cc1Swenshuai.xi             {
3515*53ee8cc1Swenshuai.xi                 u32Ret = pShm->u32FwInfo;
3516*53ee8cc1Swenshuai.xi                 pCtrl->HVDISRCtrl.u32IntCount = pShm->u32IntCount;
3517*53ee8cc1Swenshuai.xi             }
3518*53ee8cc1Swenshuai.xi             break;
3519*53ee8cc1Swenshuai.xi         }
3520*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_IS_FRAME_SHOWED:  // HVD HI mbox 0 ( showed: rdy cleared ; not show: rdy enable )
3521*53ee8cc1Swenshuai.xi         {
3522*53ee8cc1Swenshuai.xi             if (pShm->bIsTrigDisp) // not clear yet
3523*53ee8cc1Swenshuai.xi             {
3524*53ee8cc1Swenshuai.xi                 u32Ret = FALSE;
3525*53ee8cc1Swenshuai.xi             }
3526*53ee8cc1Swenshuai.xi             else
3527*53ee8cc1Swenshuai.xi             {
3528*53ee8cc1Swenshuai.xi                 u32Ret = TRUE;
3529*53ee8cc1Swenshuai.xi             }
3530*53ee8cc1Swenshuai.xi             break;
3531*53ee8cc1Swenshuai.xi         }
3532*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_READ_PTR:
3533*53ee8cc1Swenshuai.xi         {
3534*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetESReadPtr(u32Id, FALSE);
3535*53ee8cc1Swenshuai.xi             break;
3536*53ee8cc1Swenshuai.xi         }
3537*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_WRITE_PTR:
3538*53ee8cc1Swenshuai.xi         {
3539*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetESWritePtr(u32Id);
3540*53ee8cc1Swenshuai.xi             break;
3541*53ee8cc1Swenshuai.xi         }
3542*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_READ_PTR:
3543*53ee8cc1Swenshuai.xi         {
3544*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetBBUReadptr(u32Id);
3545*53ee8cc1Swenshuai.xi             break;
3546*53ee8cc1Swenshuai.xi         }
3547*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_WRITE_PTR:
3548*53ee8cc1Swenshuai.xi         {
3549*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3550*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3551*53ee8cc1Swenshuai.xi             {
3552*53ee8cc1Swenshuai.xi                 u32Ret = pHVDHalContext->u32VP8BBUWptr;
3553*53ee8cc1Swenshuai.xi             }
3554*53ee8cc1Swenshuai.xi             else
3555*53ee8cc1Swenshuai.xi             {
3556*53ee8cc1Swenshuai.xi                 u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
3557*53ee8cc1Swenshuai.xi             }
3558*53ee8cc1Swenshuai.xi             break;
3559*53ee8cc1Swenshuai.xi         }
3560*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_BBU_WRITE_PTR_FIRED:
3561*53ee8cc1Swenshuai.xi         {
3562*53ee8cc1Swenshuai.xi             HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3563*53ee8cc1Swenshuai.xi 
3564*53ee8cc1Swenshuai.xi             u32Ret = pCtrl->u32BBUWptr_Fired;
3565*53ee8cc1Swenshuai.xi 
3566*53ee8cc1Swenshuai.xi             break;
3567*53ee8cc1Swenshuai.xi         }
3568*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_VPU_PC_CNT:
3569*53ee8cc1Swenshuai.xi         {
3570*53ee8cc1Swenshuai.xi             u32Ret = _HVD_EX_GetPC();
3571*53ee8cc1Swenshuai.xi             break;
3572*53ee8cc1Swenshuai.xi         }
3573*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_ES_QUANTITY:
3574*53ee8cc1Swenshuai.xi         {
3575*53ee8cc1Swenshuai.xi             u32Ret=_HVD_EX_GetESQuantity(u32Id);
3576*53ee8cc1Swenshuai.xi             break;
3577*53ee8cc1Swenshuai.xi         }
3578*53ee8cc1Swenshuai.xi 
3579*53ee8cc1Swenshuai.xi 
3580*53ee8cc1Swenshuai.xi     // FW def
3581*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_MAX_DUMMY_FIFO:        // AVC: 256Bytes AVS: 2kB RM:???
3582*53ee8cc1Swenshuai.xi             u32Ret = HVD_MAX3(HVD_FW_AVC_DUMMY_FIFO, HVD_FW_AVS_DUMMY_FIFO, HVD_FW_RM_DUMMY_FIFO);
3583*53ee8cc1Swenshuai.xi             break;
3584*53ee8cc1Swenshuai.xi 
3585*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_AVC_MAX_VIDEO_DELAY:
3586*53ee8cc1Swenshuai.xi             u32Ret = HVD_FW_AVC_MAX_VIDEO_DELAY;
3587*53ee8cc1Swenshuai.xi             break;
3588*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_BBU_TOTAL_TBL_ENTRY:
3589*53ee8cc1Swenshuai.xi             u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNumTH;
3590*53ee8cc1Swenshuai.xi             break;
3591*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_BBU_TBL_ENTRY_NUMB:
3592*53ee8cc1Swenshuai.xi             u32Ret = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
3593*53ee8cc1Swenshuai.xi             break;
3594*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_PTS_TOTAL_ENTRY_NUMB:
3595*53ee8cc1Swenshuai.xi             u32Ret = MAX_PTS_TABLE_SIZE;
3596*53ee8cc1Swenshuai.xi             break;
3597*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DUMMY_WRITE_ADDR:
3598*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32HVD_DUMMY_WRITE_ADDR;
3599*53ee8cc1Swenshuai.xi             break;
3600*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_BUF_ADDR:
3601*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32HVD_DYNAMIC_SCALING_ADDR;
3602*53ee8cc1Swenshuai.xi             break;
3603*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_BUF_SIZE:
3604*53ee8cc1Swenshuai.xi             //u32Ret = HVD_DYNAMIC_SCALING_SIZE;
3605*53ee8cc1Swenshuai.xi             // ----------------------- yi-chun.pan: for Dynamic Scaling 3k/6k issue ----------20111213---
3606*53ee8cc1Swenshuai.xi             // ----------------------- modify DRV and AP(SN/MM) first, and then update fw --------------
3607*53ee8cc1Swenshuai.xi             u32Ret = (1024 * 3);
3608*53ee8cc1Swenshuai.xi             break;
3609*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_VECTOR_DEPTH:
3610*53ee8cc1Swenshuai.xi             u32Ret = HVD_DYNAMIC_SCALING_DEPTH;
3611*53ee8cc1Swenshuai.xi             break;
3612*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_INFO_ADDR:
3613*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32HVD_SCALER_INFO_ADDR;
3614*53ee8cc1Swenshuai.xi             break;
3615*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_DS_IS_ENABLED:
3616*53ee8cc1Swenshuai.xi         {
3617*53ee8cc1Swenshuai.xi             if (pShm->bDSIsRunning)
3618*53ee8cc1Swenshuai.xi             {
3619*53ee8cc1Swenshuai.xi                 u32Ret = TRUE;
3620*53ee8cc1Swenshuai.xi             }
3621*53ee8cc1Swenshuai.xi             else
3622*53ee8cc1Swenshuai.xi             {
3623*53ee8cc1Swenshuai.xi                 u32Ret = FALSE;
3624*53ee8cc1Swenshuai.xi             }
3625*53ee8cc1Swenshuai.xi             break;
3626*53ee8cc1Swenshuai.xi         }
3627*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TYPE_IS_LEAST_DISPQ_SIZE:
3628*53ee8cc1Swenshuai.xi             u32Ret = ((MS_U32)(pShm->bIsLeastDispQSize));
3629*53ee8cc1Swenshuai.xi             break;
3630*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FIELD_PIC_FLAG:
3631*53ee8cc1Swenshuai.xi             u32Ret = ((MS_U32)(pShm->u8FieldPicFlag));
3632*53ee8cc1Swenshuai.xi             break;
3633*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_FW_VSYNC_BRIDGE_ADDR:
3634*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32VSYNC_BRIGE_SHM_ADDR;
3635*53ee8cc1Swenshuai.xi             break;
3636*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_TS_SEAMLESS_STATUS:
3637*53ee8cc1Swenshuai.xi             u32Ret = pShm->u32SeamlessTSStatus;
3638*53ee8cc1Swenshuai.xi             break;
3639*53ee8cc1Swenshuai.xi         case E_HVD_GDATA_HVD_HW_MAX_PIXEL:
3640*53ee8cc1Swenshuai.xi             u32Ret = (MS_U32)(((MS_U64)HVD_HW_MAX_PIXEL)/1000);
3641*53ee8cc1Swenshuai.xi             break;
3642*53ee8cc1Swenshuai.xi         default:
3643*53ee8cc1Swenshuai.xi             break;
3644*53ee8cc1Swenshuai.xi     }
3645*53ee8cc1Swenshuai.xi     return u32Ret;
3646*53ee8cc1Swenshuai.xi }
3647*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetCmd(MS_U32 u32Id,HVD_User_Cmd eUsrCmd,MS_U32 u32CmdArg)3648*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_SetCmd(MS_U32 u32Id, HVD_User_Cmd eUsrCmd, MS_U32 u32CmdArg)
3649*53ee8cc1Swenshuai.xi {
3650*53ee8cc1Swenshuai.xi     HVD_Return eRet = E_HVD_RETURN_SUCCESS;
3651*53ee8cc1Swenshuai.xi     MS_U32 u32Cmd = (MS_U32) eUsrCmd;
3652*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3653*53ee8cc1Swenshuai.xi 
3654*53ee8cc1Swenshuai.xi     _HAL_HVD_Entry();
3655*53ee8cc1Swenshuai.xi 
3656*53ee8cc1Swenshuai.xi     // check if old SVD cmds
3657*53ee8cc1Swenshuai.xi     if (u32Cmd < E_HVD_CMD_SVD_BASE)
3658*53ee8cc1Swenshuai.xi     {
3659*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("Old SVD FW cmd(%lx %lx) used in HVD.\n", u32Cmd, u32CmdArg);
3660*53ee8cc1Swenshuai.xi 
3661*53ee8cc1Swenshuai.xi         _HAL_HVD_Return(E_HVD_RETURN_INVALID_PARAMETER);
3662*53ee8cc1Swenshuai.xi     }
3663*53ee8cc1Swenshuai.xi 
3664*53ee8cc1Swenshuai.xi     if(u32Cmd == E_HVD_CMD_ENABLE_DISP_OUTSIDE)
3665*53ee8cc1Swenshuai.xi     {
3666*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide = (MS_BOOL)u32CmdArg;
3667*53ee8cc1Swenshuai.xi     }
3668*53ee8cc1Swenshuai.xi 
3669*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
3670*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
3671*53ee8cc1Swenshuai.xi     {
3672*53ee8cc1Swenshuai.xi         if (HAL_HVD_EX_CheckMVCID(u32Id) && u32Cmd == E_HVD_CMD_FLUSH)
3673*53ee8cc1Swenshuai.xi         {
3674*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[u8Idx].u32DispQIndex = 0;
3675*53ee8cc1Swenshuai.xi         }
3676*53ee8cc1Swenshuai.xi     }
3677*53ee8cc1Swenshuai.xi #endif
3678*53ee8cc1Swenshuai.xi 
3679*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("cmd=0x%lx, arg=0x%lx\n", u32Cmd, u32CmdArg);
3680*53ee8cc1Swenshuai.xi 
3681*53ee8cc1Swenshuai.xi     eRet = _HVD_EX_SendCmd(u32Id, u32Cmd, u32CmdArg);
3682*53ee8cc1Swenshuai.xi 
3683*53ee8cc1Swenshuai.xi     _HAL_HVD_Return(eRet);
3684*53ee8cc1Swenshuai.xi }
3685*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_DeInit(MS_U32 u32Id)3686*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_DeInit(MS_U32 u32Id)
3687*53ee8cc1Swenshuai.xi {
3688*53ee8cc1Swenshuai.xi     HVD_Return eRet         = E_HVD_RETURN_FAIL;
3689*53ee8cc1Swenshuai.xi     MS_U8 u8Idx             = _HVD_EX_GetStreamIdx(u32Id);
3690*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
3691*53ee8cc1Swenshuai.xi     MS_U32 u32Timeout       = HVD_GetSysTime_ms() + 3000;
3692*53ee8cc1Swenshuai.xi 
3693*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
3694*53ee8cc1Swenshuai.xi     MS_U32 ExitTimeCnt = 0;
3695*53ee8cc1Swenshuai.xi     ExitTimeCnt = HVD_GetSysTime_ms();
3696*53ee8cc1Swenshuai.xi #endif
3697*53ee8cc1Swenshuai.xi 
3698*53ee8cc1Swenshuai.xi     pCtrl->MemMap.u32CodeBufVAddr = MS_PA2KSEG1((MS_U32)pCtrl->MemMap.u32CodeBufAddr);
3699*53ee8cc1Swenshuai.xi 
3700*53ee8cc1Swenshuai.xi     eRet = HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_PAUSE, 0);
3701*53ee8cc1Swenshuai.xi 
3702*53ee8cc1Swenshuai.xi     if (E_HVD_RETURN_SUCCESS != eRet)
3703*53ee8cc1Swenshuai.xi     {
3704*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("HVD fail to PAUSE %d\n", eRet);
3705*53ee8cc1Swenshuai.xi     }
3706*53ee8cc1Swenshuai.xi 
3707*53ee8cc1Swenshuai.xi     eRet = HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_STOP, 0);
3708*53ee8cc1Swenshuai.xi 
3709*53ee8cc1Swenshuai.xi     if (E_HVD_RETURN_SUCCESS != eRet)
3710*53ee8cc1Swenshuai.xi     {
3711*53ee8cc1Swenshuai.xi         HVD_EX_MSG_ERR("HVD fail to STOP %d\n", eRet);
3712*53ee8cc1Swenshuai.xi     }
3713*53ee8cc1Swenshuai.xi 
3714*53ee8cc1Swenshuai.xi     // check FW state to make sure it's STOP DONE
3715*53ee8cc1Swenshuai.xi     while (E_HVD_FW_STOP_DONE != (HVD_FW_State) HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_FW_STATE))
3716*53ee8cc1Swenshuai.xi     {
3717*53ee8cc1Swenshuai.xi         if (HVD_GetSysTime_ms() > u32Timeout)
3718*53ee8cc1Swenshuai.xi         {
3719*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("FW stop timeout, pc = 0x%lx\n", HAL_VPU_EX_GetProgCnt());
3720*53ee8cc1Swenshuai.xi 
3721*53ee8cc1Swenshuai.xi             //return E_HVD_RETURN_TIMEOUT;
3722*53ee8cc1Swenshuai.xi             eRet =  E_HVD_RETURN_TIMEOUT;
3723*53ee8cc1Swenshuai.xi             break;
3724*53ee8cc1Swenshuai.xi         }
3725*53ee8cc1Swenshuai.xi     }
3726*53ee8cc1Swenshuai.xi 
3727*53ee8cc1Swenshuai.xi     VPU_EX_FWCodeCfg       fwCfg;
3728*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo        taskInfo;
3729*53ee8cc1Swenshuai.xi     VPU_EX_NDecInitPara    nDecInitPara;
3730*53ee8cc1Swenshuai.xi 
3731*53ee8cc1Swenshuai.xi     nDecInitPara.pFWCodeCfg = &fwCfg;
3732*53ee8cc1Swenshuai.xi     nDecInitPara.pTaskInfo = &taskInfo;
3733*53ee8cc1Swenshuai.xi 
3734*53ee8cc1Swenshuai.xi     fwCfg.u32DstAddr = pCtrl->MemMap.u32CodeBufVAddr;
3735*53ee8cc1Swenshuai.xi     fwCfg.u8SrcType  = E_HVD_FW_INPUT_SOURCE_NONE;
3736*53ee8cc1Swenshuai.xi 
3737*53ee8cc1Swenshuai.xi     taskInfo.u32Id = u32Id;
3738*53ee8cc1Swenshuai.xi     taskInfo.eDecType = E_VPU_EX_DECODER_HVD;
3739*53ee8cc1Swenshuai.xi     taskInfo.eVpuId = (HAL_VPU_StreamId) (0xFF & u32Id);
3740*53ee8cc1Swenshuai.xi 
3741*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
3742*53ee8cc1Swenshuai.xi     {
3743*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_FILE;
3744*53ee8cc1Swenshuai.xi     }
3745*53ee8cc1Swenshuai.xi     else
3746*53ee8cc1Swenshuai.xi     {
3747*53ee8cc1Swenshuai.xi         taskInfo.eSrcType = E_VPU_EX_INPUT_TSP;
3748*53ee8cc1Swenshuai.xi     }
3749*53ee8cc1Swenshuai.xi 
3750*53ee8cc1Swenshuai.xi     if(HAL_VPU_EX_TaskDelete(u32Id, &nDecInitPara) != TRUE)
3751*53ee8cc1Swenshuai.xi     {
3752*53ee8cc1Swenshuai.xi        HVD_EX_MSG_ERR("HAL_VPU_EX_TaskDelete fail\n");
3753*53ee8cc1Swenshuai.xi     }
3754*53ee8cc1Swenshuai.xi 
3755*53ee8cc1Swenshuai.xi     /* clear es buffer */
3756*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_TSP)
3757*53ee8cc1Swenshuai.xi     {
3758*53ee8cc1Swenshuai.xi         //printf("Clear ES buffer\n");
3759*53ee8cc1Swenshuai.xi 
3760*53ee8cc1Swenshuai.xi         memset((void *) pCtrl->MemMap.u32BitstreamBufVAddr, 0, MIN(128, pCtrl->MemMap.u32BitstreamBufSize));
3761*53ee8cc1Swenshuai.xi     }
3762*53ee8cc1Swenshuai.xi 
3763*53ee8cc1Swenshuai.xi     //_HAL_HVD_MutexDelete();
3764*53ee8cc1Swenshuai.xi 
3765*53ee8cc1Swenshuai.xi #if HVD_ENABLE_TIME_MEASURE
3766*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("HVD Stop Time(Wait FW):%d\n", HVD_GetSysTime_ms() - ExitTimeCnt);
3767*53ee8cc1Swenshuai.xi #endif
3768*53ee8cc1Swenshuai.xi 
3769*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].bUsed = FALSE;
3770*53ee8cc1Swenshuai.xi 
3771*53ee8cc1Swenshuai.xi     // reset bbu wptr
3772*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
3773*53ee8cc1Swenshuai.xi     {
3774*53ee8cc1Swenshuai.xi         if(TRUE == HAL_VPU_EX_HVDInUsed())
3775*53ee8cc1Swenshuai.xi         {
3776*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))//apple
3777*53ee8cc1Swenshuai.xi             {
3778*53ee8cc1Swenshuai.xi                 _HVD_EX_SetBBUWriteptr(u32Id, _HVD_EX_GetBBUReadptr(u32Id));
3779*53ee8cc1Swenshuai.xi                 pHVDHalContext->u32VP8BBUWptr = _HVD_EX_GetBBUReadptr(u32Id);
3780*53ee8cc1Swenshuai.xi             }
3781*53ee8cc1Swenshuai.xi             else
3782*53ee8cc1Swenshuai.xi             {
3783*53ee8cc1Swenshuai.xi                 if(!_stHVDPreSet[u8Idx].bColocateBBUMode)
3784*53ee8cc1Swenshuai.xi                 {
3785*53ee8cc1Swenshuai.xi                     _HVD_EX_SetBBUWriteptr(u32Id, _HVD_EX_GetBBUReadptr(u32Id));
3786*53ee8cc1Swenshuai.xi                 }
3787*53ee8cc1Swenshuai.xi                 pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr = _HVD_EX_GetBBUReadptr(u32Id);
3788*53ee8cc1Swenshuai.xi             }
3789*53ee8cc1Swenshuai.xi         }
3790*53ee8cc1Swenshuai.xi         else
3791*53ee8cc1Swenshuai.xi         {
3792*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[0].u32BBUWptr = 0; //main
3793*53ee8cc1Swenshuai.xi             pHVDHalContext->_stHVDStream[1].u32BBUWptr = 0; //sub
3794*53ee8cc1Swenshuai.xi             pHVDHalContext->u32VP8BBUWptr = 0; //VP8
3795*53ee8cc1Swenshuai.xi             if (E_HVD_INIT_HW_AVC == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3796*53ee8cc1Swenshuai.xi             {
3797*53ee8cc1Swenshuai.xi                 if(!_stHVDPreSet[u8Idx].bColocateBBUMode)
3798*53ee8cc1Swenshuai.xi                 {
3799*53ee8cc1Swenshuai.xi                     _HVD_EX_ResetMainSubBBUWptr(u32Id);
3800*53ee8cc1Swenshuai.xi                 }
3801*53ee8cc1Swenshuai.xi             }
3802*53ee8cc1Swenshuai.xi             else
3803*53ee8cc1Swenshuai.xi             {
3804*53ee8cc1Swenshuai.xi                 _HVD_EX_ResetMainSubBBUWptr(u32Id);
3805*53ee8cc1Swenshuai.xi             }
3806*53ee8cc1Swenshuai.xi         }
3807*53ee8cc1Swenshuai.xi     }
3808*53ee8cc1Swenshuai.xi 
3809*53ee8cc1Swenshuai.xi     _stHVDPreSet[u8Idx].bColocateBBUMode = FALSE;
3810*53ee8cc1Swenshuai.xi 
3811*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("success\n");
3812*53ee8cc1Swenshuai.xi 
3813*53ee8cc1Swenshuai.xi     return eRet;
3814*53ee8cc1Swenshuai.xi }
3815*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_PushPacket(MS_U32 u32Id,HVD_BBU_Info * pInfo)3816*53ee8cc1Swenshuai.xi HVD_Return HAL_HVD_EX_PushPacket(MS_U32 u32Id, HVD_BBU_Info *pInfo)
3817*53ee8cc1Swenshuai.xi {
3818*53ee8cc1Swenshuai.xi     HVD_Return eRet = E_HVD_RETURN_UNSUPPORTED;
3819*53ee8cc1Swenshuai.xi     MS_U32 u32Addr = 0;
3820*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = NULL;
3821*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3822*53ee8cc1Swenshuai.xi 
3823*53ee8cc1Swenshuai.xi     pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3824*53ee8cc1Swenshuai.xi 
3825*53ee8cc1Swenshuai.xi     //if (E_HVD_INIT_HW_VP8 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK)) // VP8 PTS table is not ready yet
3826*53ee8cc1Swenshuai.xi     {
3827*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdatePTSTable(u32Id, pInfo);
3828*53ee8cc1Swenshuai.xi 
3829*53ee8cc1Swenshuai.xi         if (E_HVD_RETURN_SUCCESS != eRet)
3830*53ee8cc1Swenshuai.xi         {
3831*53ee8cc1Swenshuai.xi             return eRet;
3832*53ee8cc1Swenshuai.xi         }
3833*53ee8cc1Swenshuai.xi     }
3834*53ee8cc1Swenshuai.xi 
3835*53ee8cc1Swenshuai.xi     //printf(">>> halHVD pts,idH = %lu, %lu\n", pInfo->u32TimeStamp, pInfo->u32ID_H);    //STS input
3836*53ee8cc1Swenshuai.xi 
3837*53ee8cc1Swenshuai.xi     //T9: for 128 bit memory. BBU need to get 2 entry at a time.
3838*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 != (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3839*53ee8cc1Swenshuai.xi     {
3840*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr(u32Id, 0, 0);
3841*53ee8cc1Swenshuai.xi 
3842*53ee8cc1Swenshuai.xi         if (E_HVD_RETURN_SUCCESS != eRet)
3843*53ee8cc1Swenshuai.xi         {
3844*53ee8cc1Swenshuai.xi             return eRet;
3845*53ee8cc1Swenshuai.xi         }
3846*53ee8cc1Swenshuai.xi     }
3847*53ee8cc1Swenshuai.xi 
3848*53ee8cc1Swenshuai.xi     u32Addr = pInfo->u32Staddr;
3849*53ee8cc1Swenshuai.xi 
3850*53ee8cc1Swenshuai.xi     if (pInfo->bRVBrokenPacket)
3851*53ee8cc1Swenshuai.xi     {
3852*53ee8cc1Swenshuai.xi         u32Addr = pInfo->u32Staddr | BIT(HVD_RV_BROKENBYUS_BIT);
3853*53ee8cc1Swenshuai.xi     }
3854*53ee8cc1Swenshuai.xi 
3855*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))        // VP8
3856*53ee8cc1Swenshuai.xi     {
3857*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, pInfo->u32Staddr, pInfo->u32Length, pInfo->u32Staddr2, pInfo->u32Length2);
3858*53ee8cc1Swenshuai.xi     }
3859*53ee8cc1Swenshuai.xi     else
3860*53ee8cc1Swenshuai.xi     {
3861*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr(u32Id, u32Addr, pInfo->u32Length);
3862*53ee8cc1Swenshuai.xi     }
3863*53ee8cc1Swenshuai.xi 
3864*53ee8cc1Swenshuai.xi     if (E_HVD_RETURN_SUCCESS != eRet)
3865*53ee8cc1Swenshuai.xi     {
3866*53ee8cc1Swenshuai.xi         return eRet;
3867*53ee8cc1Swenshuai.xi     }
3868*53ee8cc1Swenshuai.xi 
3869*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
3870*53ee8cc1Swenshuai.xi     {
3871*53ee8cc1Swenshuai.xi         //eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, 0, 0, 0, 0);
3872*53ee8cc1Swenshuai.xi         eRet = _HVD_EX_UpdateESWptr_VP8(u32Id, pInfo->u32Staddr, 0, pInfo->u32Staddr2, 0);
3873*53ee8cc1Swenshuai.xi 
3874*53ee8cc1Swenshuai.xi         if (E_HVD_RETURN_SUCCESS != eRet)
3875*53ee8cc1Swenshuai.xi         {
3876*53ee8cc1Swenshuai.xi             return eRet;
3877*53ee8cc1Swenshuai.xi         }
3878*53ee8cc1Swenshuai.xi     }
3879*53ee8cc1Swenshuai.xi 
3880*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt += pInfo->u32Length;
3881*53ee8cc1Swenshuai.xi 
3882*53ee8cc1Swenshuai.xi     // do not add local pointer
3883*53ee8cc1Swenshuai.xi     if ((pCtrl->MemMap.u32DrvProcessBufSize != 0) && (pCtrl->MemMap.u32DrvProcessBufAddr != 0))
3884*53ee8cc1Swenshuai.xi     {
3885*53ee8cc1Swenshuai.xi         MS_U32 u32PacketStAddr = pInfo->u32Staddr + pCtrl->MemMap.u32BitstreamBufAddr;
3886*53ee8cc1Swenshuai.xi 
3887*53ee8cc1Swenshuai.xi         if (!((pCtrl->MemMap.u32DrvProcessBufAddr <= u32PacketStAddr) &&
3888*53ee8cc1Swenshuai.xi               (u32PacketStAddr <
3889*53ee8cc1Swenshuai.xi                (pCtrl->MemMap.u32DrvProcessBufAddr + pCtrl->MemMap.u32DrvProcessBufSize))))
3890*53ee8cc1Swenshuai.xi         {
3891*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalAddr = pInfo->u32Staddr;
3892*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalSize = pInfo->u32AllocLength;
3893*53ee8cc1Swenshuai.xi         }
3894*53ee8cc1Swenshuai.xi         else
3895*53ee8cc1Swenshuai.xi         {
3896*53ee8cc1Swenshuai.xi             //null packet
3897*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalAddr = pInfo->u32OriPktAddr;
3898*53ee8cc1Swenshuai.xi             pCtrl->LastNal.u32NalSize = 0;
3899*53ee8cc1Swenshuai.xi         }
3900*53ee8cc1Swenshuai.xi     }
3901*53ee8cc1Swenshuai.xi     else
3902*53ee8cc1Swenshuai.xi     {
3903*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalAddr = pInfo->u32Staddr;
3904*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalSize = pInfo->u32AllocLength;
3905*53ee8cc1Swenshuai.xi     }
3906*53ee8cc1Swenshuai.xi 
3907*53ee8cc1Swenshuai.xi     pCtrl->LastNal.bRVBrokenPacket = pInfo->bRVBrokenPacket;
3908*53ee8cc1Swenshuai.xi     pCtrl->u32BBUPacketCnt++;
3909*53ee8cc1Swenshuai.xi 
3910*53ee8cc1Swenshuai.xi     return eRet;
3911*53ee8cc1Swenshuai.xi }
3912*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_EnableISR(MS_U32 u32Id,MS_BOOL bEnable)3913*53ee8cc1Swenshuai.xi void HAL_HVD_EX_EnableISR(MS_U32 u32Id, MS_BOOL bEnable)
3914*53ee8cc1Swenshuai.xi {
3915*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3916*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
3917*53ee8cc1Swenshuai.xi 
3918*53ee8cc1Swenshuai.xi     if (bEnable)
3919*53ee8cc1Swenshuai.xi     {
3920*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), 0, HVD_REG_RISC_ISR_MSK);
3921*53ee8cc1Swenshuai.xi     }
3922*53ee8cc1Swenshuai.xi     else
3923*53ee8cc1Swenshuai.xi     {
3924*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_MSK, HVD_REG_RISC_ISR_MSK);
3925*53ee8cc1Swenshuai.xi     }
3926*53ee8cc1Swenshuai.xi }
3927*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetForceISR(MS_U32 u32Id,MS_BOOL bEnable)3928*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetForceISR(MS_U32 u32Id, MS_BOOL bEnable)
3929*53ee8cc1Swenshuai.xi {
3930*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3931*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
3932*53ee8cc1Swenshuai.xi 
3933*53ee8cc1Swenshuai.xi     if (bEnable)
3934*53ee8cc1Swenshuai.xi     {
3935*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_FORCE, HVD_REG_RISC_ISR_FORCE);
3936*53ee8cc1Swenshuai.xi     }
3937*53ee8cc1Swenshuai.xi     else
3938*53ee8cc1Swenshuai.xi     {
3939*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), 0, HVD_REG_RISC_ISR_FORCE);
3940*53ee8cc1Swenshuai.xi     }
3941*53ee8cc1Swenshuai.xi }
3942*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetClearISR(MS_U32 u32Id)3943*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetClearISR(MS_U32 u32Id)
3944*53ee8cc1Swenshuai.xi {
3945*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3946*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
3947*53ee8cc1Swenshuai.xi 
3948*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(HVD_REG_RISC_MBOX_CLR(u32RB), HVD_REG_RISC_ISR_CLR, HVD_REG_RISC_ISR_CLR);
3949*53ee8cc1Swenshuai.xi }
3950*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_IsISROccured(MS_U32 u32Id)3951*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsISROccured(MS_U32 u32Id)
3952*53ee8cc1Swenshuai.xi {
3953*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3954*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
3955*53ee8cc1Swenshuai.xi 
3956*53ee8cc1Swenshuai.xi     return (MS_BOOL) (_HVD_Read2Byte(HVD_REG_RISC_MBOX_RDY(u32RB)) & HVD_REG_RISC_ISR_VALID);
3957*53ee8cc1Swenshuai.xi }
3958*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_IsEnableISR(MS_U32 u32Id)3959*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsEnableISR(MS_U32 u32Id)
3960*53ee8cc1Swenshuai.xi {
3961*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
3962*53ee8cc1Swenshuai.xi     MS_U32 u32RB = pHVDHalContext->_stHVDStream[u8Idx].u32RegBase;
3963*53ee8cc1Swenshuai.xi 
3964*53ee8cc1Swenshuai.xi     if (_HVD_Read2Byte(HVD_REG_RISC_MBOX_CLR(u32RB)) & HVD_REG_RISC_ISR_MSK)
3965*53ee8cc1Swenshuai.xi     {
3966*53ee8cc1Swenshuai.xi         return FALSE;
3967*53ee8cc1Swenshuai.xi     }
3968*53ee8cc1Swenshuai.xi     else
3969*53ee8cc1Swenshuai.xi     {
3970*53ee8cc1Swenshuai.xi         return TRUE;
3971*53ee8cc1Swenshuai.xi     }
3972*53ee8cc1Swenshuai.xi }
3973*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_IsAlive(MS_U32 u32Id)3974*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_IsAlive(MS_U32 u32Id)
3975*53ee8cc1Swenshuai.xi {
3976*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
3977*53ee8cc1Swenshuai.xi 
3978*53ee8cc1Swenshuai.xi     if (pCtrl)
3979*53ee8cc1Swenshuai.xi     {
3980*53ee8cc1Swenshuai.xi         if ((pCtrl->LivingStatus.u32DecCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_DECODE_CNT)) &&
3981*53ee8cc1Swenshuai.xi             (pCtrl->LivingStatus.u32SkipCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_SKIP_CNT)) &&
3982*53ee8cc1Swenshuai.xi             (pCtrl->LivingStatus.u32IdleCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_VPU_IDLE_CNT)) &&
3983*53ee8cc1Swenshuai.xi             (pCtrl->LivingStatus.u32MainLoopCnt == HAL_HVD_EX_GetData(u32Id, E_HVD_GDATA_MAIN_LOOP_CNT)))
3984*53ee8cc1Swenshuai.xi         {
3985*53ee8cc1Swenshuai.xi             return FALSE;
3986*53ee8cc1Swenshuai.xi         }
3987*53ee8cc1Swenshuai.xi         else
3988*53ee8cc1Swenshuai.xi         {
3989*53ee8cc1Swenshuai.xi             return TRUE;
3990*53ee8cc1Swenshuai.xi         }
3991*53ee8cc1Swenshuai.xi     }
3992*53ee8cc1Swenshuai.xi     else
3993*53ee8cc1Swenshuai.xi     {
3994*53ee8cc1Swenshuai.xi         return FALSE;
3995*53ee8cc1Swenshuai.xi     }
3996*53ee8cc1Swenshuai.xi }
3997*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_RstPTSCtrlVariable(MS_U32 u32Id)3998*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_RstPTSCtrlVariable(MS_U32 u32Id)
3999*53ee8cc1Swenshuai.xi {
4000*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl  = _HVD_EX_GetDrvCtrl(u32Id);
4001*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm      = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4002*53ee8cc1Swenshuai.xi     MS_U8 u8Idx             = _HVD_EX_GetStreamIdx(u32Id);
4003*53ee8cc1Swenshuai.xi 
4004*53ee8cc1Swenshuai.xi     if ((pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_INPUT_MASK) == E_HVD_INIT_INPUT_DRV)
4005*53ee8cc1Swenshuai.xi     {
4006*53ee8cc1Swenshuai.xi         HAL_HVD_EX_ReadMemory();
4007*53ee8cc1Swenshuai.xi 
4008*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt = pShm->u32PTStableByteCnt;
4009*53ee8cc1Swenshuai.xi         pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr = _HVD_EX_GetPTSTableWptr(u32Id);
4010*53ee8cc1Swenshuai.xi 
4011*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("PTS table: WptrAddr:%lx RptrAddr:%lx ByteCnt:%lx PreWptr:%lx\n",
4012*53ee8cc1Swenshuai.xi             pShm->u32PTStableWptrAddr, pShm->u32PTStableRptrAddr, pHVDHalContext->_stHVDStream[u8Idx].u32PTSByteCnt, pHVDHalContext->_stHVDStream[u8Idx].u32PTSPreWptr);
4013*53ee8cc1Swenshuai.xi     }
4014*53ee8cc1Swenshuai.xi 
4015*53ee8cc1Swenshuai.xi     return TRUE;
4016*53ee8cc1Swenshuai.xi }
4017*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_FlushRstShareMem(MS_U32 u32Id)4018*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_FlushRstShareMem(MS_U32 u32Id)
4019*53ee8cc1Swenshuai.xi {
4020*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4021*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = NULL;
4022*53ee8cc1Swenshuai.xi     MS_U8 u8Idx             = _HVD_EX_GetStreamIdx(u32Id);
4023*53ee8cc1Swenshuai.xi     MS_U32 u32Data;
4024*53ee8cc1Swenshuai.xi     pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4025*53ee8cc1Swenshuai.xi 
4026*53ee8cc1Swenshuai.xi     memset(&pShm->DecoFrmInfo, 0, sizeof(HVD_Frm_Information));
4027*53ee8cc1Swenshuai.xi 
4028*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
4029*53ee8cc1Swenshuai.xi     if (pHVDHalContext->_stHVDStream[u8Idx].bDispOutSide)
4030*53ee8cc1Swenshuai.xi     {
4031*53ee8cc1Swenshuai.xi         u32Data = _HVD_EX_GetESReadPtr(u32Id, FALSE);
4032*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalAddr = u32Data;
4033*53ee8cc1Swenshuai.xi         pCtrl->LastNal.u32NalSize = 0;
4034*53ee8cc1Swenshuai.xi     }
4035*53ee8cc1Swenshuai.xi     return TRUE;
4036*53ee8cc1Swenshuai.xi }
4037*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_UartSwitch2FW(MS_BOOL bEnable)4038*53ee8cc1Swenshuai.xi void HAL_HVD_EX_UartSwitch2FW(MS_BOOL bEnable)
4039*53ee8cc1Swenshuai.xi {
4040*53ee8cc1Swenshuai.xi     if (bEnable)
4041*53ee8cc1Swenshuai.xi     {
4042*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_VD_MHEG5, REG_TOP_UART_SEL_0_MASK);
4043*53ee8cc1Swenshuai.xi     }
4044*53ee8cc1Swenshuai.xi     else
4045*53ee8cc1Swenshuai.xi     {
4046*53ee8cc1Swenshuai.xi #if defined (__aeon__)
4047*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_MHEG5, REG_TOP_UART_SEL_0_MASK);
4048*53ee8cc1Swenshuai.xi #else // defined (__mips__)
4049*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_UART_SEL0, REG_TOP_UART_SEL_PIU_0, REG_TOP_UART_SEL_0_MASK);
4050*53ee8cc1Swenshuai.xi #endif
4051*53ee8cc1Swenshuai.xi     }
4052*53ee8cc1Swenshuai.xi }
4053*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetData_Dbg(MS_VIRT u32Addr)4054*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetData_Dbg(MS_VIRT u32Addr)
4055*53ee8cc1Swenshuai.xi {
4056*53ee8cc1Swenshuai.xi     return 0;
4057*53ee8cc1Swenshuai.xi }
4058*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetData_Dbg(MS_VIRT u32Addr,MS_U32 u32Data)4059*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetData_Dbg(MS_VIRT u32Addr, MS_U32 u32Data)
4060*53ee8cc1Swenshuai.xi {
4061*53ee8cc1Swenshuai.xi     return;
4062*53ee8cc1Swenshuai.xi }
4063*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetCorretClock(MS_U16 u16Clock)4064*53ee8cc1Swenshuai.xi MS_U16 HAL_HVD_EX_GetCorretClock(MS_U16 u16Clock)
4065*53ee8cc1Swenshuai.xi {
4066*53ee8cc1Swenshuai.xi     //if( u16Clock == 0 )
4067*53ee8cc1Swenshuai.xi     return 216;                 //140;
4068*53ee8cc1Swenshuai.xi     //if(  )
4069*53ee8cc1Swenshuai.xi }
4070*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_UpdateESWptr_Fire(MS_U32 u32Id)4071*53ee8cc1Swenshuai.xi void HAL_HVD_EX_UpdateESWptr_Fire(MS_U32 u32Id)
4072*53ee8cc1Swenshuai.xi {
4073*53ee8cc1Swenshuai.xi     MS_BOOL bBitMIU1 = FALSE;
4074*53ee8cc1Swenshuai.xi     MS_BOOL bCodeMIU1 = FALSE;
4075*53ee8cc1Swenshuai.xi     HVD_EX_Drv_Ctrl *pCtrl = _HVD_EX_GetDrvCtrl(u32Id);
4076*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4077*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4078*53ee8cc1Swenshuai.xi     MS_U32 u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR;
4079*53ee8cc1Swenshuai.xi 
4080*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4081*53ee8cc1Swenshuai.xi     if(HAL_HVD_EX_CheckMVCID(u32Id))
4082*53ee8cc1Swenshuai.xi     {
4083*53ee8cc1Swenshuai.xi         // if MVC_BBU_ADDR and HVD_BBU_ADDR are different, we need to add MVC_BBU_DRAM_ST_ADDR and MVC_BBU2_DRAM_ST_ADDR in share memory
4084*53ee8cc1Swenshuai.xi         u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU_DRAM_ST_ADDR;  //pShm->u32MVC_BBU_DRAM_ST_ADDR;
4085*53ee8cc1Swenshuai.xi         if(E_VDEC_EX_SUB_VIEW == HAL_HVD_EX_GetView(u32Id))
4086*53ee8cc1Swenshuai.xi         {
4087*53ee8cc1Swenshuai.xi             u32BBU_DRAM_ST_ADDR = pShm->u32HVD_BBU2_DRAM_ST_ADDR;  //pShm->u32MVC_BBU2_DRAM_ST_ADDR;
4088*53ee8cc1Swenshuai.xi         }
4089*53ee8cc1Swenshuai.xi     }
4090*53ee8cc1Swenshuai.xi #endif /// HVD_ENABLE_MVC
4091*53ee8cc1Swenshuai.xi 
4092*53ee8cc1Swenshuai.xi     if (pCtrl->MemMap.u32CodeBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
4093*53ee8cc1Swenshuai.xi     {
4094*53ee8cc1Swenshuai.xi         bCodeMIU1 = TRUE;
4095*53ee8cc1Swenshuai.xi     }
4096*53ee8cc1Swenshuai.xi 
4097*53ee8cc1Swenshuai.xi     if (pCtrl->MemMap.u32BitstreamBufAddr >= pCtrl->MemMap.u32MIU1BaseAddr)
4098*53ee8cc1Swenshuai.xi     {
4099*53ee8cc1Swenshuai.xi         bBitMIU1 = TRUE;
4100*53ee8cc1Swenshuai.xi     }
4101*53ee8cc1Swenshuai.xi 
4102*53ee8cc1Swenshuai.xi     if (bBitMIU1 != bCodeMIU1)
4103*53ee8cc1Swenshuai.xi     {
4104*53ee8cc1Swenshuai.xi #if HVD_ENABLE_BDMA_2_BITSTREAMBUF
4105*53ee8cc1Swenshuai.xi         BDMA_Result bdmaRlt;
4106*53ee8cc1Swenshuai.xi         MS_U32 u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
4107*53ee8cc1Swenshuai.xi 
4108*53ee8cc1Swenshuai.xi         u32DstAdd = pCtrl->MemMap.u32BitstreamBufAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
4109*53ee8cc1Swenshuai.xi         u32SrcAdd = pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR;
4110*53ee8cc1Swenshuai.xi         u32tabsize = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum << 3;
4111*53ee8cc1Swenshuai.xi 
4112*53ee8cc1Swenshuai.xi         bdmaRlt = HVD_dmacpy(u32DstAdd, u32SrcAdd, u32tabsize);
4113*53ee8cc1Swenshuai.xi 
4114*53ee8cc1Swenshuai.xi         if (E_BDMA_OK != bdmaRlt)
4115*53ee8cc1Swenshuai.xi         {
4116*53ee8cc1Swenshuai.xi             HVD_EX_MSG_ERR("MDrv_BDMA_MemCopy fail ret=%x!\n", bdmaRlt);
4117*53ee8cc1Swenshuai.xi         }
4118*53ee8cc1Swenshuai.xi #else
4119*53ee8cc1Swenshuai.xi         MS_U32 u32DstAdd = 0, u32SrcAdd = 0, u32tabsize = 0;
4120*53ee8cc1Swenshuai.xi 
4121*53ee8cc1Swenshuai.xi         u32DstAdd = pCtrl->MemMap.u32BitstreamBufVAddr + pCtrl->u32BBUTblInBitstreamBufAddr;
4122*53ee8cc1Swenshuai.xi         u32SrcAdd = MsOS_PA2KSEG1(pCtrl->MemMap.u32CodeBufAddr + u32BBU_DRAM_ST_ADDR);
4123*53ee8cc1Swenshuai.xi         u32tabsize = pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum << 3;
4124*53ee8cc1Swenshuai.xi 
4125*53ee8cc1Swenshuai.xi         HVD_memcpy(u32DstAdd, u32SrcAdd, u32tabsize);
4126*53ee8cc1Swenshuai.xi #endif
4127*53ee8cc1Swenshuai.xi     }
4128*53ee8cc1Swenshuai.xi 
4129*53ee8cc1Swenshuai.xi     //HVD_EX_MSG_DBG("%lu st:%lx size:%lx BBU: %lu\n", pCtrl->u32BBUPacketCnt, pCtrl->LastNal.u32NalAddr, pCtrl->LastNal.u32NalSize, _stHVDStream[u8Idx].u32BBUWptr);
4130*53ee8cc1Swenshuai.xi 
4131*53ee8cc1Swenshuai.xi     HAL_HVD_EX_FlushMemory();
4132*53ee8cc1Swenshuai.xi 
4133*53ee8cc1Swenshuai.xi     if (E_HVD_INIT_HW_VP8 == (pCtrl->InitParams.u32ModeFlag & E_HVD_INIT_HW_MASK))
4134*53ee8cc1Swenshuai.xi     {
4135*53ee8cc1Swenshuai.xi         _HVD_EX_SetBBUWriteptr(u32Id, HVD_LWORD(pHVDHalContext->u32VP8BBUWptr));
4136*53ee8cc1Swenshuai.xi         pCtrl->u32BBUWptr_Fired = pHVDHalContext->u32VP8BBUWptr;
4137*53ee8cc1Swenshuai.xi     }
4138*53ee8cc1Swenshuai.xi     else
4139*53ee8cc1Swenshuai.xi     {
4140*53ee8cc1Swenshuai.xi     _HVD_EX_SetBBUWriteptr(u32Id, HVD_LWORD(pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr));
4141*53ee8cc1Swenshuai.xi 
4142*53ee8cc1Swenshuai.xi     pCtrl->u32BBUWptr_Fired = pHVDHalContext->_stHVDStream[u8Idx].u32BBUWptr;
4143*53ee8cc1Swenshuai.xi     }
4144*53ee8cc1Swenshuai.xi }
4145*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_MVD_PowerCtrl(MS_BOOL bEnable)4146*53ee8cc1Swenshuai.xi void HAL_HVD_EX_MVD_PowerCtrl(MS_BOOL bEnable)
4147*53ee8cc1Swenshuai.xi {
4148*53ee8cc1Swenshuai.xi     if (bEnable)
4149*53ee8cc1Swenshuai.xi     {
4150*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD, 0, TOP_CKG_MHVD_DIS);
4151*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD2, 0, TOP_CKG_MHVD2_DIS);
4152*53ee8cc1Swenshuai.xi     }
4153*53ee8cc1Swenshuai.xi     else
4154*53ee8cc1Swenshuai.xi     {
4155*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD, TOP_CKG_MHVD_DIS, TOP_CKG_MHVD_DIS);
4156*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_MVD2, TOP_CKG_MHVD2_DIS, TOP_CKG_MHVD2_DIS);
4157*53ee8cc1Swenshuai.xi     }
4158*53ee8cc1Swenshuai.xi }
4159*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Dump_FW_Status(MS_U32 u32Id)4160*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_FW_Status(MS_U32 u32Id)
4161*53ee8cc1Swenshuai.xi {
4162*53ee8cc1Swenshuai.xi     MS_U32 tmp1 = 0;
4163*53ee8cc1Swenshuai.xi     MS_U32 tmp2 = 0;
4164*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4165*53ee8cc1Swenshuai.xi 
4166*53ee8cc1Swenshuai.xi     HAL_HVD_EX_ReadMemory();
4167*53ee8cc1Swenshuai.xi 
4168*53ee8cc1Swenshuai.xi     _HVD_EX_MBoxRead(u32Id, HAL_HVD_CMD_MBOX, &tmp1);
4169*53ee8cc1Swenshuai.xi     _HVD_EX_MBoxRead(u32Id, HAL_HVD_CMD_ARG_MBOX, &tmp2);
4170*53ee8cc1Swenshuai.xi 
4171*53ee8cc1Swenshuai.xi     if (u32UartCtrl & E_HVD_UART_CTRL_DBG)
4172*53ee8cc1Swenshuai.xi     {
4173*53ee8cc1Swenshuai.xi         MS_U32 u32Tmp = u32UartCtrl;
4174*53ee8cc1Swenshuai.xi 
4175*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("\n");
4176*53ee8cc1Swenshuai.xi         u32UartCtrl = 0; // turn off debug message to prevent other function prints
4177*53ee8cc1Swenshuai.xi         printf("\tSystime=%lu, FWVersionID=0x%lx, FwState=0x%lx, ErrCode=0x%lx, ProgCnt=0x%lx\n",
4178*53ee8cc1Swenshuai.xi             HVD_GetSysTime_ms(), pShm->u32FWVersionID, pShm->u32FwState, (MS_U32) pShm->u16ErrCode, HAL_VPU_EX_GetProgCnt());
4179*53ee8cc1Swenshuai.xi 
4180*53ee8cc1Swenshuai.xi         printf("\tTime: DispSTC=%lu, DispT=%lu, DecT=%lu, CurrentPts=%lu, Last Cmd=0x%lx, Arg=0x%lx, Rdy1=0x%lx, Rdy2=0x%lx\n",
4181*53ee8cc1Swenshuai.xi                 pShm->u32DispSTC, pShm->DispFrmInfo.u32TimeStamp,
4182*53ee8cc1Swenshuai.xi                 pShm->DecoFrmInfo.u32TimeStamp, pShm->u32CurrentPts, tmp1, tmp2,
4183*53ee8cc1Swenshuai.xi                 (MS_U32) _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_MBOX), (MS_U32) _HVD_EX_MBoxReady(u32Id, HAL_HVD_CMD_ARG_MBOX));
4184*53ee8cc1Swenshuai.xi 
4185*53ee8cc1Swenshuai.xi         printf("\tFlag: InitDone=%d, SpsChange=%d, IsIFrmFound=%d, 1stFrmRdy=%d, SyncStart=%d, SyncReach=%d\n",
4186*53ee8cc1Swenshuai.xi                     pShm->bInitDone, pShm->bSpsChange, pShm->bIsIFrmFound,
4187*53ee8cc1Swenshuai.xi                 pShm->bIs1stFrameRdy, pShm->bIsSyncStart, pShm->bIsSyncReach);
4188*53ee8cc1Swenshuai.xi 
4189*53ee8cc1Swenshuai.xi         printf("\tQueue: BBUQNumb=%lu, DecQNumb=%d, DispQNumb=%d, ESR=%lu, ESRfromFW=%lu, ESW=%lu, ESLevel=%lu\n",
4190*53ee8cc1Swenshuai.xi                 _HVD_EX_GetBBUQNumb(u32Id), pShm->u16DecQNumb, pShm->u16DispQNumb,
4191*53ee8cc1Swenshuai.xi                 _HVD_EX_GetESReadPtr(u32Id, TRUE), pShm->u32ESReadPtr, _HVD_EX_GetESWritePtr(u32Id),
4192*53ee8cc1Swenshuai.xi                 _HVD_EX_GetESLevel(u32Id));
4193*53ee8cc1Swenshuai.xi 
4194*53ee8cc1Swenshuai.xi         printf("\tCounter: DecodeCnt=%lu, DispCnt=%lu, DataErrCnt=%lu, DecErrCnt=%lu, SkipCnt=%lu, DropCnt=%lu, idle=%lu, MainLoopCnt=%lu, VsyncCnt=%lu\n",
4195*53ee8cc1Swenshuai.xi                 pShm->u32DecodeCnt, pShm->u32DispCnt, pShm->u32DataErrCnt,
4196*53ee8cc1Swenshuai.xi                 pShm->u32DecErrCnt, pShm->u32SkipCnt, pShm->u32DropCnt,
4197*53ee8cc1Swenshuai.xi                 pShm->u32VPUIdleCnt, pShm->u32MainLoopCnt, pShm->u32VsyncCnt);
4198*53ee8cc1Swenshuai.xi         printf
4199*53ee8cc1Swenshuai.xi             ("\tMode: ShowErr=%d, RepLastField=%d, SyncOn=%d, FileEnd=%d, Skip=%d, Drop=%d, DispSpeed=%d, FRC=%d, BlueScreen=%d, FreezeImg=%d, 1Field=%d\n",
4200*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bIsShowErrFrm, pShm->ModeStatus.bIsRepeatLastField,
4201*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bIsSyncOn, pShm->ModeStatus.bIsPlaybackFinish,
4202*53ee8cc1Swenshuai.xi          pShm->ModeStatus.u8SkipMode, pShm->ModeStatus.u8DropMode,
4203*53ee8cc1Swenshuai.xi          pShm->ModeStatus.s8DisplaySpeed, pShm->ModeStatus.u8FrcMode,
4204*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bIsBlueScreen, pShm->ModeStatus.bIsFreezeImg,
4205*53ee8cc1Swenshuai.xi          pShm->ModeStatus.bShowOneField);
4206*53ee8cc1Swenshuai.xi 
4207*53ee8cc1Swenshuai.xi         u32UartCtrl = u32Tmp; // recover debug level
4208*53ee8cc1Swenshuai.xi     }
4209*53ee8cc1Swenshuai.xi }
4210*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetBBUEntry(MS_U32 u32Id,HVD_EX_Drv_Ctrl * pDrvCtrl,MS_U32 u32Idx,MS_U32 * u32NalOffset,MS_U32 * u32NalSize)4211*53ee8cc1Swenshuai.xi void HAL_HVD_EX_GetBBUEntry(MS_U32 u32Id, HVD_EX_Drv_Ctrl *pDrvCtrl, MS_U32 u32Idx, MS_U32 *u32NalOffset, MS_U32 *u32NalSize)
4212*53ee8cc1Swenshuai.xi {
4213*53ee8cc1Swenshuai.xi     MS_U8 *u32Addr = NULL;
4214*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4215*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4216*53ee8cc1Swenshuai.xi 
4217*53ee8cc1Swenshuai.xi     if (u32Idx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum)
4218*53ee8cc1Swenshuai.xi     {
4219*53ee8cc1Swenshuai.xi         return;
4220*53ee8cc1Swenshuai.xi     }
4221*53ee8cc1Swenshuai.xi 
4222*53ee8cc1Swenshuai.xi     u32Addr = (MS_U8 *)(MsOS_PA2KSEG1(pDrvCtrl->MemMap.u32CodeBufAddr + pShm->u32HVD_BBU_DRAM_ST_ADDR + (u32Idx << 3)));
4223*53ee8cc1Swenshuai.xi 
4224*53ee8cc1Swenshuai.xi     *u32NalSize = *(u32Addr + 2) & 0x1f;
4225*53ee8cc1Swenshuai.xi     *u32NalSize <<= 8;
4226*53ee8cc1Swenshuai.xi     *u32NalSize |= *(u32Addr + 1) & 0xff;
4227*53ee8cc1Swenshuai.xi     *u32NalSize <<= 8;
4228*53ee8cc1Swenshuai.xi     *u32NalSize |= *(u32Addr) & 0xff;
4229*53ee8cc1Swenshuai.xi 
4230*53ee8cc1Swenshuai.xi     *u32NalOffset = ((MS_U32) (*(u32Addr + 2) & 0xe0)) >> 5;
4231*53ee8cc1Swenshuai.xi     *u32NalOffset |= ((MS_U32) (*(u32Addr + 3) & 0xff)) << 3;
4232*53ee8cc1Swenshuai.xi     *u32NalOffset |= ((MS_U32) (*(u32Addr + 4) & 0xff)) << 11;
4233*53ee8cc1Swenshuai.xi     *u32NalOffset |= ((MS_U32) (*(u32Addr + 5) & 0xff)) << 19;
4234*53ee8cc1Swenshuai.xi }
4235*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Dump_BBUs(MS_U32 u32Id,HVD_EX_Drv_Ctrl * pDrvCtrl,MS_U32 u32StartIdx,MS_U32 u32EndIdx,MS_BOOL bShowEmptyEntry)4236*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_BBUs(MS_U32 u32Id, HVD_EX_Drv_Ctrl *pDrvCtrl, MS_U32 u32StartIdx, MS_U32 u32EndIdx, MS_BOOL bShowEmptyEntry)
4237*53ee8cc1Swenshuai.xi {
4238*53ee8cc1Swenshuai.xi     MS_U32 u32CurIdx = 0;
4239*53ee8cc1Swenshuai.xi     MS_BOOL bFinished = FALSE;
4240*53ee8cc1Swenshuai.xi     MS_U32 u32NalOffset = 0;
4241*53ee8cc1Swenshuai.xi     MS_U32 u32NalSize = 0;
4242*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4243*53ee8cc1Swenshuai.xi 
4244*53ee8cc1Swenshuai.xi     if ((u32StartIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum) || (u32EndIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum))
4245*53ee8cc1Swenshuai.xi     {
4246*53ee8cc1Swenshuai.xi         return;
4247*53ee8cc1Swenshuai.xi     }
4248*53ee8cc1Swenshuai.xi 
4249*53ee8cc1Swenshuai.xi     u32CurIdx = u32StartIdx;
4250*53ee8cc1Swenshuai.xi 
4251*53ee8cc1Swenshuai.xi     do
4252*53ee8cc1Swenshuai.xi     {
4253*53ee8cc1Swenshuai.xi         if (u32CurIdx == u32EndIdx)
4254*53ee8cc1Swenshuai.xi         {
4255*53ee8cc1Swenshuai.xi             bFinished = TRUE;
4256*53ee8cc1Swenshuai.xi         }
4257*53ee8cc1Swenshuai.xi 
4258*53ee8cc1Swenshuai.xi         HAL_HVD_EX_GetBBUEntry(u32Id, pDrvCtrl, u32CurIdx, &u32NalOffset, &u32NalSize);
4259*53ee8cc1Swenshuai.xi 
4260*53ee8cc1Swenshuai.xi         if ((bShowEmptyEntry == FALSE) || (bShowEmptyEntry && (u32NalOffset == 0) && (u32NalSize == 0)))
4261*53ee8cc1Swenshuai.xi         {
4262*53ee8cc1Swenshuai.xi             HVD_EX_MSG_DBG("HVD BBU Entry: Idx:%lu Offset:%lx Size:%lx\n", u32CurIdx, u32NalOffset, u32NalSize);
4263*53ee8cc1Swenshuai.xi         }
4264*53ee8cc1Swenshuai.xi 
4265*53ee8cc1Swenshuai.xi         u32CurIdx++;
4266*53ee8cc1Swenshuai.xi 
4267*53ee8cc1Swenshuai.xi         if (u32CurIdx >= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum)
4268*53ee8cc1Swenshuai.xi         {
4269*53ee8cc1Swenshuai.xi             u32CurIdx %= pHVDHalContext->_stHVDStream[u8Idx].u32BBUEntryNum;
4270*53ee8cc1Swenshuai.xi         }
4271*53ee8cc1Swenshuai.xi     } while (bFinished == TRUE);
4272*53ee8cc1Swenshuai.xi }
4273*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_Dump_HW_Status(MS_U32 u32Num)4274*53ee8cc1Swenshuai.xi void HAL_HVD_EX_Dump_HW_Status(MS_U32 u32Num)
4275*53ee8cc1Swenshuai.xi {
4276*53ee8cc1Swenshuai.xi     MS_U32 i = 0;
4277*53ee8cc1Swenshuai.xi     MS_U32 value = 0;
4278*53ee8cc1Swenshuai.xi 
4279*53ee8cc1Swenshuai.xi     if (u32UartCtrl & E_HVD_UART_CTRL_DBG)
4280*53ee8cc1Swenshuai.xi     {
4281*53ee8cc1Swenshuai.xi         HVD_EX_MSG_DBG("\n");
4282*53ee8cc1Swenshuai.xi 
4283*53ee8cc1Swenshuai.xi     for (i = 0; i <= u32Num; i++)
4284*53ee8cc1Swenshuai.xi     {
4285*53ee8cc1Swenshuai.xi         _HVD_Write2Byte(HVD_REG_DEBUG_SEL, i);
4286*53ee8cc1Swenshuai.xi         value = _HVD_Read2Byte(HVD_REG_DEBUG_DAT_L);
4287*53ee8cc1Swenshuai.xi         value |= ((MS_U32) _HVD_Read2Byte(HVD_REG_DEBUG_DAT_H)) << 16;
4288*53ee8cc1Swenshuai.xi 
4289*53ee8cc1Swenshuai.xi         if (value == 0)
4290*53ee8cc1Swenshuai.xi         {
4291*53ee8cc1Swenshuai.xi             break;
4292*53ee8cc1Swenshuai.xi         }
4293*53ee8cc1Swenshuai.xi 
4294*53ee8cc1Swenshuai.xi             printf(" %08lx", value);
4295*53ee8cc1Swenshuai.xi 
4296*53ee8cc1Swenshuai.xi         if (((i % 8) + 1) == 8)
4297*53ee8cc1Swenshuai.xi         {
4298*53ee8cc1Swenshuai.xi                 printf(" |%lu\n", i + 1);
4299*53ee8cc1Swenshuai.xi         }
4300*53ee8cc1Swenshuai.xi     }
4301*53ee8cc1Swenshuai.xi 
4302*53ee8cc1Swenshuai.xi         printf("\nHVD Dump HW status End: total number:%lu\n", i);
4303*53ee8cc1Swenshuai.xi     }
4304*53ee8cc1Swenshuai.xi }
4305*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetMiuBurstLevel(HVD_EX_Drv_Ctrl * pDrvCtrl,HVD_MIU_Burst_Cnt_Ctrl eMiuBurstCntCtrl)4306*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetMiuBurstLevel(HVD_EX_Drv_Ctrl *pDrvCtrl, HVD_MIU_Burst_Cnt_Ctrl eMiuBurstCntCtrl)
4307*53ee8cc1Swenshuai.xi {
4308*53ee8cc1Swenshuai.xi     if (pDrvCtrl)
4309*53ee8cc1Swenshuai.xi     {
4310*53ee8cc1Swenshuai.xi         pDrvCtrl->Settings.u32MiuBurstLevel = (MS_U32) eMiuBurstCntCtrl;
4311*53ee8cc1Swenshuai.xi     }
4312*53ee8cc1Swenshuai.xi }
4313*53ee8cc1Swenshuai.xi 
4314*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
HAL_HVD_EX_CheckMVCID(MS_U32 u32Id)4315*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_CheckMVCID(MS_U32 u32Id)
4316*53ee8cc1Swenshuai.xi {
4317*53ee8cc1Swenshuai.xi     return  ( E_HAL_VPU_MVC_STREAM_BASE == (0xFF & u32Id) );
4318*53ee8cc1Swenshuai.xi }
4319*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetView(MS_U32 u32Id)4320*53ee8cc1Swenshuai.xi VDEC_EX_View HAL_HVD_EX_GetView(MS_U32 u32Id)
4321*53ee8cc1Swenshuai.xi {
4322*53ee8cc1Swenshuai.xi     if( (0xFF & (u32Id >> 8)) == 0x10)
4323*53ee8cc1Swenshuai.xi         return  E_VDEC_EX_MAIN_VIEW;
4324*53ee8cc1Swenshuai.xi     else
4325*53ee8cc1Swenshuai.xi         return E_VDEC_EX_SUB_VIEW;
4326*53ee8cc1Swenshuai.xi }
4327*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
4328*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SpareBandwidth(MS_U32 u32Id)4329*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SpareBandwidth(MS_U32 u32Id)    //// For MVC
4330*53ee8cc1Swenshuai.xi {
4331*53ee8cc1Swenshuai.xi     //HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_DIS_QUART_PIXEL, TRUE);
4332*53ee8cc1Swenshuai.xi     //HAL_HVD_EX_SetCmd(u32Id, E_HVD_CMD_DIS_DBF, TRUE);
4333*53ee8cc1Swenshuai.xi     return;
4334*53ee8cc1Swenshuai.xi }
4335*53ee8cc1Swenshuai.xi 
4336*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetFrmRateIsSupported(MS_U32 u32Id,MS_U16 u16HSize,MS_U16 u16VSize,MS_U32 u32FrmRate)4337*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_GetFrmRateIsSupported(MS_U32 u32Id, MS_U16 u16HSize, MS_U16 u16VSize, MS_U32 u32FrmRate)
4338*53ee8cc1Swenshuai.xi {
4339*53ee8cc1Swenshuai.xi     HVD_EX_MSG_DBG("%s w:%d, h:%d, fr:%ld, MAX:%lld\n", __FUNCTION__,
4340*53ee8cc1Swenshuai.xi                     u16HSize, u16VSize, u32FrmRate, HVD_HW_MAX_PIXEL);
4341*53ee8cc1Swenshuai.xi     return (((MS_U64)u16HSize*(MS_U64)u16VSize*(MS_U64)u32FrmRate) <= HVD_HW_MAX_PIXEL);
4342*53ee8cc1Swenshuai.xi }
4343*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_GetDispFrmNum(MS_U32 u32Id)4344*53ee8cc1Swenshuai.xi MS_U32 HAL_HVD_EX_GetDispFrmNum(MS_U32 u32Id)
4345*53ee8cc1Swenshuai.xi {
4346*53ee8cc1Swenshuai.xi #if 1
4347*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) HAL_HVD_EX_GetShmAddr(u32Id);
4348*53ee8cc1Swenshuai.xi     MS_U16 u16QNum = pShm->u16DispQNumb;
4349*53ee8cc1Swenshuai.xi     MS_U16 u16QPtr = pShm->u16DispQPtr;
4350*53ee8cc1Swenshuai.xi //    MS_U16 u16QSize = pShm->u16DispQSize;
4351*53ee8cc1Swenshuai.xi     //static volatile HVD_Frm_Information *pHvdFrm = NULL;
4352*53ee8cc1Swenshuai.xi     MS_U32 u32DispQNum = 0;
4353*53ee8cc1Swenshuai.xi #if HVD_ENABLE_MVC
4354*53ee8cc1Swenshuai.xi     MS_BOOL bMVC = HAL_HVD_EX_CheckMVCID(u32Id);
4355*53ee8cc1Swenshuai.xi 
4356*53ee8cc1Swenshuai.xi     if(bMVC)
4357*53ee8cc1Swenshuai.xi     {
4358*53ee8cc1Swenshuai.xi #if 0
4359*53ee8cc1Swenshuai.xi         if (u16QNum > HVD_DISPQ_PREFETCH_COUNT*3)
4360*53ee8cc1Swenshuai.xi         {
4361*53ee8cc1Swenshuai.xi             u16QNum = HVD_DISPQ_PREFETCH_COUNT*3;
4362*53ee8cc1Swenshuai.xi         }
4363*53ee8cc1Swenshuai.xi #endif
4364*53ee8cc1Swenshuai.xi 
4365*53ee8cc1Swenshuai.xi         //printf("OQ:%d,DQ:%d.\n",pShm->u16DispQNumb,pShm->u16DecQNumb);
4366*53ee8cc1Swenshuai.xi         //search the next frame to display
4367*53ee8cc1Swenshuai.xi         while (u16QNum > 0)
4368*53ee8cc1Swenshuai.xi         {
4369*53ee8cc1Swenshuai.xi             //printf("Pr:%d,%d.[%ld,%ld,%ld,%ld].\n",u16QPtr,u16QNum,pShm->DispQueue[u16QPtr].u32Status,pShm->DispQueue[u16QPtr+1].u32Status,
4370*53ee8cc1Swenshuai.xi             //                pShm->DispQueue[u16QPtr+2].u32Status,pShm->DispQueue[u16QPtr+3].u32Status);
4371*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
4372*53ee8cc1Swenshuai.xi 
4373*53ee8cc1Swenshuai.xi             //printf("Q2: %ld\n", pHVDShareMem->DispQueue[u16QPtr].u32Status);
4374*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
4375*53ee8cc1Swenshuai.xi             {
4376*53ee8cc1Swenshuai.xi                 /// For MVC. Output views after the pair of (base and depend) views were decoded.
4377*53ee8cc1Swenshuai.xi                 /// Check the depned view was initial when Output the base view.
4378*53ee8cc1Swenshuai.xi                 if((u16QPtr%2) == 0)
4379*53ee8cc1Swenshuai.xi                 {
4380*53ee8cc1Swenshuai.xi                     volatile HVD_Frm_Information *pHvdFrm_sub = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr+1];
4381*53ee8cc1Swenshuai.xi                     //if(pHvdFrm_sub->u32Status != E_HVD_DISPQ_STATUS_INIT)
4382*53ee8cc1Swenshuai.xi                     if(pHvdFrm_sub->u32Status == E_HVD_DISPQ_STATUS_NONE)
4383*53ee8cc1Swenshuai.xi                     {
4384*53ee8cc1Swenshuai.xi                         ///printf("[MVC] %d is not E_HVD_DISPQ_STATUS_INIT (%ld).\n",u16QPtr+1,pHvdFrm_sub->u32Status);
4385*53ee8cc1Swenshuai.xi                         ///printf("Return NULL.\n");
4386*53ee8cc1Swenshuai.xi                         continue;
4387*53ee8cc1Swenshuai.xi                     }
4388*53ee8cc1Swenshuai.xi                 }
4389*53ee8cc1Swenshuai.xi                 u32DispQNum++;
4390*53ee8cc1Swenshuai.xi             }
4391*53ee8cc1Swenshuai.xi 
4392*53ee8cc1Swenshuai.xi             u16QNum--;
4393*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
4394*53ee8cc1Swenshuai.xi             u16QPtr++;
4395*53ee8cc1Swenshuai.xi 
4396*53ee8cc1Swenshuai.xi             if (u16QPtr >= pShm->u16DispQSize)
4397*53ee8cc1Swenshuai.xi             {
4398*53ee8cc1Swenshuai.xi                 u16QPtr -= pShm->u16DispQSize;        //wrap to the begin
4399*53ee8cc1Swenshuai.xi             }
4400*53ee8cc1Swenshuai.xi         }
4401*53ee8cc1Swenshuai.xi     }
4402*53ee8cc1Swenshuai.xi     else
4403*53ee8cc1Swenshuai.xi #endif ///HVD_ENABLE_MVC
4404*53ee8cc1Swenshuai.xi     {
4405*53ee8cc1Swenshuai.xi #if 0
4406*53ee8cc1Swenshuai.xi         if (u16QNum > HVD_DISPQ_PREFETCH_COUNT)
4407*53ee8cc1Swenshuai.xi         {
4408*53ee8cc1Swenshuai.xi             u16QNum = HVD_DISPQ_PREFETCH_COUNT;
4409*53ee8cc1Swenshuai.xi         }
4410*53ee8cc1Swenshuai.xi #endif
4411*53ee8cc1Swenshuai.xi //        printf("Q: %d %d %d\n", u16QNum, u16QPtr, u16QSize);
4412*53ee8cc1Swenshuai.xi         //search the next frame to display
4413*53ee8cc1Swenshuai.xi         while (u16QNum != 0)
4414*53ee8cc1Swenshuai.xi         {
4415*53ee8cc1Swenshuai.xi             pHVDHalContext->pHvdFrm = (volatile HVD_Frm_Information *) &pShm->DispQueue[u16QPtr];
4416*53ee8cc1Swenshuai.xi 
4417*53ee8cc1Swenshuai.xi //            printf("Q2[%d]: %ld\n", u16QPtr, pShm->DispQueue[u16QPtr].u32Status);
4418*53ee8cc1Swenshuai.xi             if (pHVDHalContext->pHvdFrm->u32Status == E_HVD_DISPQ_STATUS_INIT)
4419*53ee8cc1Swenshuai.xi             {
4420*53ee8cc1Swenshuai.xi                 u32DispQNum++;
4421*53ee8cc1Swenshuai.xi             }
4422*53ee8cc1Swenshuai.xi 
4423*53ee8cc1Swenshuai.xi             u16QNum--;
4424*53ee8cc1Swenshuai.xi             //go to next frame in the dispQ
4425*53ee8cc1Swenshuai.xi             u16QPtr++;
4426*53ee8cc1Swenshuai.xi 
4427*53ee8cc1Swenshuai.xi             if (u16QPtr == pShm->u16DispQSize)
4428*53ee8cc1Swenshuai.xi             {
4429*53ee8cc1Swenshuai.xi                 u16QPtr = 0;        //wrap to the begin
4430*53ee8cc1Swenshuai.xi             }
4431*53ee8cc1Swenshuai.xi         }
4432*53ee8cc1Swenshuai.xi     }
4433*53ee8cc1Swenshuai.xi 
4434*53ee8cc1Swenshuai.xi     //printf("dispQnum = %ld, pShm->u16DispQNumb = %d\n", u32DispQNum, pShm->u16DispQNumb);
4435*53ee8cc1Swenshuai.xi     return u32DispQNum;
4436*53ee8cc1Swenshuai.xi #else
4437*53ee8cc1Swenshuai.xi     HVD_ShareMem *pShm = (HVD_ShareMem *) _HVD_EX_GetShmAddr(u32Id);
4438*53ee8cc1Swenshuai.xi     return pShm->u16DispQNumb;
4439*53ee8cc1Swenshuai.xi #endif
4440*53ee8cc1Swenshuai.xi }
4441*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_SetHwRegBase(MS_U32 u32Id,MS_U32 u32ModeFlag)4442*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetHwRegBase(MS_U32 u32Id, MS_U32 u32ModeFlag)
4443*53ee8cc1Swenshuai.xi {
4444*53ee8cc1Swenshuai.xi     MS_U8 u8Idx = _HVD_EX_GetStreamIdx(u32Id);
4445*53ee8cc1Swenshuai.xi     pHVDHalContext->_stHVDStream[u8Idx].u32RegBase =
4446*53ee8cc1Swenshuai.xi         ((u32ModeFlag & E_HVD_INIT_HW_MASK) == E_HVD_INIT_HW_HEVC) ? REG_EVD_BASE : REG_HVD_BASE;
4447*53ee8cc1Swenshuai.xi }
4448*53ee8cc1Swenshuai.xi 
4449*53ee8cc1Swenshuai.xi #if SUPPORT_EVD
HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable)4450*53ee8cc1Swenshuai.xi void HAL_EVD_EX_PowerCtrl(MS_BOOL bEnable)
4451*53ee8cc1Swenshuai.xi {
4452*53ee8cc1Swenshuai.xi     if (bEnable)
4453*53ee8cc1Swenshuai.xi     {
4454*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, ~TOP_CKG_EVD_PPU_DIS, TOP_CKG_EVD_PPU_DIS);
4455*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD, ~TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
4456*53ee8cc1Swenshuai.xi     }
4457*53ee8cc1Swenshuai.xi     else
4458*53ee8cc1Swenshuai.xi     {
4459*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_DIS, TOP_CKG_EVD_PPU_DIS);
4460*53ee8cc1Swenshuai.xi         _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_DIS, TOP_CKG_EVD_DIS);
4461*53ee8cc1Swenshuai.xi     }
4462*53ee8cc1Swenshuai.xi 
4463*53ee8cc1Swenshuai.xi     switch (pHVDHalContext->u32EVDClockType)
4464*53ee8cc1Swenshuai.xi     {
4465*53ee8cc1Swenshuai.xi         case 345:
4466*53ee8cc1Swenshuai.xi         {
4467*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_345MHZ, TOP_CKG_EVD_PPU_MASK);
4468*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_345MHZ, TOP_CKG_EVD_MASK);
4469*53ee8cc1Swenshuai.xi             break;
4470*53ee8cc1Swenshuai.xi         }
4471*53ee8cc1Swenshuai.xi         case 320:
4472*53ee8cc1Swenshuai.xi         {
4473*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_320MHZ, TOP_CKG_EVD_PPU_MASK);
4474*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_320MHZ, TOP_CKG_EVD_MASK);
4475*53ee8cc1Swenshuai.xi             break;
4476*53ee8cc1Swenshuai.xi         }
4477*53ee8cc1Swenshuai.xi         case 288:
4478*53ee8cc1Swenshuai.xi         {
4479*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_288MHZ, TOP_CKG_EVD_PPU_MASK);
4480*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_288MHZ, TOP_CKG_EVD_MASK);
4481*53ee8cc1Swenshuai.xi             break;
4482*53ee8cc1Swenshuai.xi         }
4483*53ee8cc1Swenshuai.xi         case 240:
4484*53ee8cc1Swenshuai.xi         {
4485*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_240MHZ, TOP_CKG_EVD_PPU_MASK);
4486*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_240MHZ, TOP_CKG_EVD_MASK);
4487*53ee8cc1Swenshuai.xi             break;
4488*53ee8cc1Swenshuai.xi         }
4489*53ee8cc1Swenshuai.xi         case 216:
4490*53ee8cc1Swenshuai.xi         {
4491*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_216MHZ, TOP_CKG_EVD_PPU_MASK);
4492*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_216MHZ, TOP_CKG_EVD_MASK);
4493*53ee8cc1Swenshuai.xi             break;
4494*53ee8cc1Swenshuai.xi         }
4495*53ee8cc1Swenshuai.xi         case 192:
4496*53ee8cc1Swenshuai.xi         {
4497*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_192MHZ, TOP_CKG_EVD_PPU_MASK);
4498*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_192MHZ, TOP_CKG_EVD_MASK);
4499*53ee8cc1Swenshuai.xi             break;
4500*53ee8cc1Swenshuai.xi         }
4501*53ee8cc1Swenshuai.xi         case 160:
4502*53ee8cc1Swenshuai.xi         {
4503*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_160MHZ, TOP_CKG_EVD_PPU_MASK);
4504*53ee8cc1Swenshuai.xi             _HVD_WriteWordMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_160MHZ, TOP_CKG_EVD_MASK);
4505*53ee8cc1Swenshuai.xi             break;
4506*53ee8cc1Swenshuai.xi         }
4507*53ee8cc1Swenshuai.xi         default:
4508*53ee8cc1Swenshuai.xi         {
4509*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_CKG_EVD_PPU, TOP_CKG_EVD_PPU_345MHZ, TOP_CKG_EVD_PPU_MASK);
4510*53ee8cc1Swenshuai.xi             _HVD_WriteByteMask(REG_TOP_CKG_EVD, TOP_CKG_EVD_345MHZ, TOP_CKG_EVD_MASK);
4511*53ee8cc1Swenshuai.xi             break;
4512*53ee8cc1Swenshuai.xi         }
4513*53ee8cc1Swenshuai.xi     }
4514*53ee8cc1Swenshuai.xi 
4515*53ee8cc1Swenshuai.xi     return;
4516*53ee8cc1Swenshuai.xi }
4517*53ee8cc1Swenshuai.xi 
HAL_EVD_EX_DeinitHW(void)4518*53ee8cc1Swenshuai.xi static MS_BOOL HAL_EVD_EX_DeinitHW(void)
4519*53ee8cc1Swenshuai.xi {
4520*53ee8cc1Swenshuai.xi     MS_U16 u16Timeout = 1000;
4521*53ee8cc1Swenshuai.xi 
4522*53ee8cc1Swenshuai.xi     _HVD_WriteWordMask(EVD_REG_RESET, EVD_REG_RESET_SWRST, EVD_REG_RESET_SWRST);
4523*53ee8cc1Swenshuai.xi 
4524*53ee8cc1Swenshuai.xi     while (u16Timeout)
4525*53ee8cc1Swenshuai.xi     {
4526*53ee8cc1Swenshuai.xi         if ((_HVD_Read2Byte(EVD_REG_RESET) & (EVD_REG_RESET_SWRST_FIN)) == (EVD_REG_RESET_SWRST_FIN))
4527*53ee8cc1Swenshuai.xi         {
4528*53ee8cc1Swenshuai.xi             break;
4529*53ee8cc1Swenshuai.xi         }
4530*53ee8cc1Swenshuai.xi         u16Timeout--;
4531*53ee8cc1Swenshuai.xi     }
4532*53ee8cc1Swenshuai.xi 
4533*53ee8cc1Swenshuai.xi     HAL_EVD_EX_PowerCtrl(FALSE);
4534*53ee8cc1Swenshuai.xi 
4535*53ee8cc1Swenshuai.xi     return TRUE;
4536*53ee8cc1Swenshuai.xi }
4537*53ee8cc1Swenshuai.xi #endif
HAL_HVD_EX_GetSupport2ndMVOPInterface(void)4538*53ee8cc1Swenshuai.xi MS_BOOL HAL_HVD_EX_GetSupport2ndMVOPInterface(void)
4539*53ee8cc1Swenshuai.xi {
4540*53ee8cc1Swenshuai.xi     return TRUE;
4541*53ee8cc1Swenshuai.xi }
HAL_HVD_EX_SetBufferAddr(MS_U32 u32Id)4542*53ee8cc1Swenshuai.xi void HAL_HVD_EX_SetBufferAddr(MS_U32 u32Id)
4543*53ee8cc1Swenshuai.xi {
4544*53ee8cc1Swenshuai.xi     _HVD_EX_SetBufferAddr(u32Id);
4545*53ee8cc1Swenshuai.xi }
HAL_HVD_EX_BBU_Proc(MS_U32 u32Id)4546*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_Proc(MS_U32 u32Id)
4547*53ee8cc1Swenshuai.xi {
4548*53ee8cc1Swenshuai.xi 
4549*53ee8cc1Swenshuai.xi }
4550*53ee8cc1Swenshuai.xi 
4551*53ee8cc1Swenshuai.xi 
HAL_HVD_EX_BBU_StopProc(MS_U32 u32Id)4552*53ee8cc1Swenshuai.xi void HAL_HVD_EX_BBU_StopProc(MS_U32 u32Id)
4553*53ee8cc1Swenshuai.xi {
4554*53ee8cc1Swenshuai.xi 
4555*53ee8cc1Swenshuai.xi }
4556*53ee8cc1Swenshuai.xi 
4557*53ee8cc1Swenshuai.xi #endif
4558*53ee8cc1Swenshuai.xi 
4559