xref: /utopia/UTPA2-700.0.x/modules/vdec_v2/hal/maldives/vpu_ex/halVPU_EX.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi #ifndef _HAL_VPU_EX_H_
96*53ee8cc1Swenshuai.xi #define _HAL_VPU_EX_H_
97*53ee8cc1Swenshuai.xi 
98*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
99*53ee8cc1Swenshuai.xi //  Macro and Define
100*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
101*53ee8cc1Swenshuai.xi #ifndef MSOS_TYPE_NUTTX
102*53ee8cc1Swenshuai.xi 
103*53ee8cc1Swenshuai.xi #if defined(REDLION_LINUX_KERNEL_ENVI)
104*53ee8cc1Swenshuai.xi #define ENABLE_VPU_MUTEX_PROTECTION         0
105*53ee8cc1Swenshuai.xi #define VPU_DEFAULT_MUTEX_TIMEOUT           0xFFFFFFFFUL
106*53ee8cc1Swenshuai.xi #define VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM    0
107*53ee8cc1Swenshuai.xi #else
108*53ee8cc1Swenshuai.xi #define ENABLE_VPU_MUTEX_PROTECTION         1
109*53ee8cc1Swenshuai.xi #define VPU_DEFAULT_MUTEX_TIMEOUT           MSOS_WAIT_FOREVER
110*53ee8cc1Swenshuai.xi 
111*53ee8cc1Swenshuai.xi     #if defined(FW_EXTERNAL_BIN)
112*53ee8cc1Swenshuai.xi     #define VPU_ENABLE_EMBEDDED_FW_BINARY       0
113*53ee8cc1Swenshuai.xi     #define VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM    1
114*53ee8cc1Swenshuai.xi     #else
115*53ee8cc1Swenshuai.xi     #define VPU_ENABLE_EMBEDDED_FW_BINARY       1
116*53ee8cc1Swenshuai.xi     #define VPU_ENABLE_BDMA_FW_FLASH_2_SDRAM    0
117*53ee8cc1Swenshuai.xi     #endif
118*53ee8cc1Swenshuai.xi 
119*53ee8cc1Swenshuai.xi #endif
120*53ee8cc1Swenshuai.xi 
121*53ee8cc1Swenshuai.xi #define ENABLE_DECOMPRESS_FUNCTION          TRUE
122*53ee8cc1Swenshuai.xi 
123*53ee8cc1Swenshuai.xi #define VPU_CLOCK_240MHZ                    BITS(4:2,0)
124*53ee8cc1Swenshuai.xi #define VPU_CLOCK_216MHZ                    BITS(4:2,1)
125*53ee8cc1Swenshuai.xi #define VPU_CLOCK_192MHZ                    BITS(4:2,2)
126*53ee8cc1Swenshuai.xi #define VPU_CLOCK_XTAL                      BITS(4:2,3)
127*53ee8cc1Swenshuai.xi #define VPU_CLOCK_320MHZ                    BITS(4:2,4)
128*53ee8cc1Swenshuai.xi #define VPU_CLOCK_288MHZ                    BITS(4:2,5)
129*53ee8cc1Swenshuai.xi 
130*53ee8cc1Swenshuai.xi 
131*53ee8cc1Swenshuai.xi #define VPU_IQMEM_BASE  0xe0000000
132*53ee8cc1Swenshuai.xi 
133*53ee8cc1Swenshuai.xi #define VPU_ENABLE_MOBF_TEST  0
134*53ee8cc1Swenshuai.xi 
135*53ee8cc1Swenshuai.xi 
136*53ee8cc1Swenshuai.xi 
137*53ee8cc1Swenshuai.xi #define VPU_HI_MBOX0        0
138*53ee8cc1Swenshuai.xi #define VPU_HI_MBOX1        1
139*53ee8cc1Swenshuai.xi #define VPU_RISC_MBOX0      2
140*53ee8cc1Swenshuai.xi #define VPU_RISC_MBOX1      3
141*53ee8cc1Swenshuai.xi 
142*53ee8cc1Swenshuai.xi 
143*53ee8cc1Swenshuai.xi #define VPU_EX_TimerDelayMS(x)                  \
144*53ee8cc1Swenshuai.xi     do                                          \
145*53ee8cc1Swenshuai.xi     {                                           \
146*53ee8cc1Swenshuai.xi         volatile MS_U32 ticks = 0;              \
147*53ee8cc1Swenshuai.xi         while (ticks < (((MS_U32) (x)) << 13))  \
148*53ee8cc1Swenshuai.xi         {                                       \
149*53ee8cc1Swenshuai.xi             ticks++;                            \
150*53ee8cc1Swenshuai.xi         }                                       \
151*53ee8cc1Swenshuai.xi     } while(0)
152*53ee8cc1Swenshuai.xi 
153*53ee8cc1Swenshuai.xi #define VPU_MAX_DEC_NUM 2
154*53ee8cc1Swenshuai.xi 
155*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
156*53ee8cc1Swenshuai.xi //  Type and Structure
157*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
158*53ee8cc1Swenshuai.xi typedef enum
159*53ee8cc1Swenshuai.xi {
160*53ee8cc1Swenshuai.xi     E_HAL_HVD_STREAM_NONE = 0x0,
161*53ee8cc1Swenshuai.xi 
162*53ee8cc1Swenshuai.xi     //Support TSP/TS/File mode
163*53ee8cc1Swenshuai.xi     E_HAL_HVD_MAIN_STREAM_BASE = 0x10,
164*53ee8cc1Swenshuai.xi     E_HAL_HVD_MAIN_STREAM0 = E_HAL_HVD_MAIN_STREAM_BASE,
165*53ee8cc1Swenshuai.xi     E_HAL_HVD_MAIN_STREAM_MAX,
166*53ee8cc1Swenshuai.xi 
167*53ee8cc1Swenshuai.xi     //Only support file mode
168*53ee8cc1Swenshuai.xi     E_HAL_HVD_SUB_STREAM_BASE   = 0x20,
169*53ee8cc1Swenshuai.xi     E_HAL_HVD_SUB_STREAM0 = E_HAL_HVD_SUB_STREAM_BASE,
170*53ee8cc1Swenshuai.xi     E_HAL_HVD_SUB_STREAM1,
171*53ee8cc1Swenshuai.xi     E_HAL_HVD_SUB_STREAM_MAX,
172*53ee8cc1Swenshuai.xi 
173*53ee8cc1Swenshuai.xi     //Only support MVC stream
174*53ee8cc1Swenshuai.xi     E_HAL_HVD_MVC_STREAM_BASE = 0xF0,
175*53ee8cc1Swenshuai.xi     E_HAL_HVD_MVC_Main_View = E_HAL_HVD_MVC_STREAM_BASE,
176*53ee8cc1Swenshuai.xi     E_HAL_HVD_MVC_Sub_View,
177*53ee8cc1Swenshuai.xi     E_HAL_HVD_MVC_STREAM_MAX,
178*53ee8cc1Swenshuai.xi } HAL_HVD_StreamId;
179*53ee8cc1Swenshuai.xi 
180*53ee8cc1Swenshuai.xi typedef enum
181*53ee8cc1Swenshuai.xi {
182*53ee8cc1Swenshuai.xi     E_VPU_EX_DECODER_NONE = 0,
183*53ee8cc1Swenshuai.xi     E_VPU_EX_DECODER_MVD,
184*53ee8cc1Swenshuai.xi     E_VPU_EX_DECODER_HVD,
185*53ee8cc1Swenshuai.xi     E_VPU_EX_DECODER_MJPEG,
186*53ee8cc1Swenshuai.xi     E_VPU_EX_DECODER_RVD,
187*53ee8cc1Swenshuai.xi     E_VPU_EX_DECODER_MVC,
188*53ee8cc1Swenshuai.xi } VPU_EX_DecoderType;
189*53ee8cc1Swenshuai.xi 
190*53ee8cc1Swenshuai.xi typedef enum
191*53ee8cc1Swenshuai.xi {
192*53ee8cc1Swenshuai.xi     E_VPU_EX_CLOCK_240MHZ = VPU_CLOCK_240MHZ,
193*53ee8cc1Swenshuai.xi     E_VPU_EX_CLOCK_216MHZ = VPU_CLOCK_216MHZ,
194*53ee8cc1Swenshuai.xi     E_VPU_EX_CLOCK_192MHZ = VPU_CLOCK_192MHZ,
195*53ee8cc1Swenshuai.xi     E_VPU_EX_CLOCK_XTAL   = VPU_CLOCK_XTAL,
196*53ee8cc1Swenshuai.xi     E_VPU_EX_CLOCK_320MHZ   = VPU_CLOCK_320MHZ,
197*53ee8cc1Swenshuai.xi     E_VPU_EX_CLOCK_288MHZ   = VPU_CLOCK_288MHZ,
198*53ee8cc1Swenshuai.xi } VPU_EX_ClockSpeed;
199*53ee8cc1Swenshuai.xi 
200*53ee8cc1Swenshuai.xi typedef enum
201*53ee8cc1Swenshuai.xi {
202*53ee8cc1Swenshuai.xi     E_HAL_VPU_STREAM_NONE = 0x0,
203*53ee8cc1Swenshuai.xi 
204*53ee8cc1Swenshuai.xi     //Support TSP/TS File/File mode
205*53ee8cc1Swenshuai.xi     E_HAL_VPU_MAIN_STREAM_BASE = 0x10,
206*53ee8cc1Swenshuai.xi     E_HAL_VPU_MAIN_STREAM0 = E_HAL_VPU_MAIN_STREAM_BASE,
207*53ee8cc1Swenshuai.xi     E_HAL_VPU_MAIN_STREAM_MAX,
208*53ee8cc1Swenshuai.xi 
209*53ee8cc1Swenshuai.xi     //Only support file mode
210*53ee8cc1Swenshuai.xi     E_HAL_VPU_SUB_STREAM_BASE = 0x20,
211*53ee8cc1Swenshuai.xi     E_HAL_VPU_SUB_STREAM0 = E_HAL_VPU_SUB_STREAM_BASE,
212*53ee8cc1Swenshuai.xi     E_HAL_VPU_SUB_STREAM_MAX,
213*53ee8cc1Swenshuai.xi 
214*53ee8cc1Swenshuai.xi     //Only support MVC stream
215*53ee8cc1Swenshuai.xi     E_HAL_VPU_MVC_STREAM_BASE = 0xF0,
216*53ee8cc1Swenshuai.xi     E_HAL_VPU_MVC_MAIN_VIEW = E_HAL_VPU_MVC_STREAM_BASE,
217*53ee8cc1Swenshuai.xi     E_HAL_VPU_MVC_SUB_VIEW,
218*53ee8cc1Swenshuai.xi     E_HAL_VPU_MVC_STREAM_MAX,
219*53ee8cc1Swenshuai.xi } HAL_VPU_StreamId;
220*53ee8cc1Swenshuai.xi 
221*53ee8cc1Swenshuai.xi typedef enum
222*53ee8cc1Swenshuai.xi {
223*53ee8cc1Swenshuai.xi     //Support TSP/TS/File mode
224*53ee8cc1Swenshuai.xi     E_HAL_VPU_MAIN_STREAM,
225*53ee8cc1Swenshuai.xi 
226*53ee8cc1Swenshuai.xi     //Only support file mode
227*53ee8cc1Swenshuai.xi     E_HAL_VPU_SUB_STREAM,
228*53ee8cc1Swenshuai.xi 
229*53ee8cc1Swenshuai.xi     //Only support MVC mode
230*53ee8cc1Swenshuai.xi     E_HAL_VPU_MVC_STREAM,
231*53ee8cc1Swenshuai.xi 
232*53ee8cc1Swenshuai.xi } HAL_VPU_StreamType;
233*53ee8cc1Swenshuai.xi 
234*53ee8cc1Swenshuai.xi typedef enum
235*53ee8cc1Swenshuai.xi {
236*53ee8cc1Swenshuai.xi     //Support TSP/TS/File mode
237*53ee8cc1Swenshuai.xi     E_VPU_EX_INPUT_TSP,
238*53ee8cc1Swenshuai.xi     //Only support file mode
239*53ee8cc1Swenshuai.xi     E_VPU_EX_INPUT_FILE,
240*53ee8cc1Swenshuai.xi     E_VPU_EX_INPUT_NONE,
241*53ee8cc1Swenshuai.xi } VPU_EX_SourceType;
242*53ee8cc1Swenshuai.xi 
243*53ee8cc1Swenshuai.xi typedef enum
244*53ee8cc1Swenshuai.xi {
245*53ee8cc1Swenshuai.xi     E_VPU_EX_UART_LEVEL_NONE = 0,      ///< Disable all uart message.
246*53ee8cc1Swenshuai.xi     E_VPU_EX_UART_LEVEL_ERR,           ///< Only output error message
247*53ee8cc1Swenshuai.xi     E_VPU_EX_UART_LEVEL_INFO,          ///< output general message, and above.
248*53ee8cc1Swenshuai.xi     E_VPU_EX_UART_LEVEL_DBG,           ///< output debug message, and above.
249*53ee8cc1Swenshuai.xi     E_VPU_EX_UART_LEVEL_TRACE,         ///< output function trace message, and above.
250*53ee8cc1Swenshuai.xi     E_VPU_EX_UART_LEVEL_FW,            ///< output FW message, and above.
251*53ee8cc1Swenshuai.xi } VPU_EX_UartLevel;
252*53ee8cc1Swenshuai.xi 
253*53ee8cc1Swenshuai.xi typedef enum
254*53ee8cc1Swenshuai.xi {
255*53ee8cc1Swenshuai.xi     E_VPU_EX_FW_VER_CTRLR = 0,
256*53ee8cc1Swenshuai.xi     E_VPU_EX_FW_VER_MVD_FW,
257*53ee8cc1Swenshuai.xi     E_VPU_EX_FW_VER_HVD_FW,
258*53ee8cc1Swenshuai.xi     E_VPU_EX_FW_VER_MVD_IF,
259*53ee8cc1Swenshuai.xi     E_VPU_EX_FW_VER_HVD_IF,
260*53ee8cc1Swenshuai.xi } VPU_EX_FWVerType;
261*53ee8cc1Swenshuai.xi 
262*53ee8cc1Swenshuai.xi /// DecodeMode for f/w tasks
263*53ee8cc1Swenshuai.xi typedef enum
264*53ee8cc1Swenshuai.xi {
265*53ee8cc1Swenshuai.xi     E_VPU_DEC_MODE_DUAL_INDIE,                     ///< Two independent tasks
266*53ee8cc1Swenshuai.xi     E_VPU_DEC_MODE_DUAL_3D,                        ///< Two dependent tasks for 3D
267*53ee8cc1Swenshuai.xi     E_VPU_DEC_MODE_SINGLE,                         ///< One task use the whole SRAM
268*53ee8cc1Swenshuai.xi     E_VPU_DEC_MODE_MVC = E_VPU_DEC_MODE_SINGLE,
269*53ee8cc1Swenshuai.xi } VPU_EX_DecMode;
270*53ee8cc1Swenshuai.xi 
271*53ee8cc1Swenshuai.xi /// CmdMode for KOREA3D or PIP mode
272*53ee8cc1Swenshuai.xi typedef enum
273*53ee8cc1Swenshuai.xi {
274*53ee8cc1Swenshuai.xi     //Group1:Set Korea3DTV mode
275*53ee8cc1Swenshuai.xi     E_VPU_CMD_MODE_KR3D_BASE  = 0x0000,
276*53ee8cc1Swenshuai.xi     E_VPU_CMD_MODE_KR3D_INTERLACE = E_VPU_CMD_MODE_KR3D_BASE,
277*53ee8cc1Swenshuai.xi     E_VPU_CMD_MODE_KR3D_FORCE_P,
278*53ee8cc1Swenshuai.xi     E_VPU_CMD_MODE_KR3D_INTERLACE_TWO_PITCH,
279*53ee8cc1Swenshuai.xi     E_VPU_CMD_MODE_KR3D_FORCE_P_TWO_PITCH,
280*53ee8cc1Swenshuai.xi 
281*53ee8cc1Swenshuai.xi     //Group2:Set PIP mode
282*53ee8cc1Swenshuai.xi     E_VPU_CMD_MODE_PIP_BASE = 0x1000,
283*53ee8cc1Swenshuai.xi     E_VPU_CMD_MODE_PIP_SYNC_INDIE = E_VPU_CMD_MODE_PIP_BASE,
284*53ee8cc1Swenshuai.xi     E_VPU_CMD_MODE_PIP_SYNC_MAIN_STC,
285*53ee8cc1Swenshuai.xi     E_VPU_CMD_MODE_PIP_SYNC_SWITCH
286*53ee8cc1Swenshuai.xi } VPU_EX_CmdMode;
287*53ee8cc1Swenshuai.xi 
288*53ee8cc1Swenshuai.xi typedef struct
289*53ee8cc1Swenshuai.xi {
290*53ee8cc1Swenshuai.xi     VPU_EX_ClockSpeed   eClockSpeed;
291*53ee8cc1Swenshuai.xi     MS_BOOL             bClockInv;
292*53ee8cc1Swenshuai.xi     MS_S32              s32VPUMutexID;
293*53ee8cc1Swenshuai.xi     MS_U32              u32VPUMutexTimeout;
294*53ee8cc1Swenshuai.xi     MS_BOOL             bInMIU1;
295*53ee8cc1Swenshuai.xi } VPU_EX_InitParam;
296*53ee8cc1Swenshuai.xi 
297*53ee8cc1Swenshuai.xi typedef struct
298*53ee8cc1Swenshuai.xi {
299*53ee8cc1Swenshuai.xi     MS_U32              u32Id;
300*53ee8cc1Swenshuai.xi     HAL_VPU_StreamId    eVpuId;
301*53ee8cc1Swenshuai.xi     VPU_EX_SourceType   eSrcType;
302*53ee8cc1Swenshuai.xi     VPU_EX_DecoderType  eDecType;
303*53ee8cc1Swenshuai.xi     MS_U8               u8Rsvd;
304*53ee8cc1Swenshuai.xi     MS_U32              u32HeapSize;
305*53ee8cc1Swenshuai.xi } VPU_EX_TaskInfo;
306*53ee8cc1Swenshuai.xi 
307*53ee8cc1Swenshuai.xi typedef struct
308*53ee8cc1Swenshuai.xi {
309*53ee8cc1Swenshuai.xi     MS_U32 u32DstAddr;
310*53ee8cc1Swenshuai.xi     MS_U32 u32DstSize;
311*53ee8cc1Swenshuai.xi     MS_U32 u32BinSize;
312*53ee8cc1Swenshuai.xi     MS_U32 u32BinAddr;
313*53ee8cc1Swenshuai.xi     MS_U8  u8SrcType;
314*53ee8cc1Swenshuai.xi } VPU_EX_FWCodeCfg;
315*53ee8cc1Swenshuai.xi 
316*53ee8cc1Swenshuai.xi typedef struct
317*53ee8cc1Swenshuai.xi {
318*53ee8cc1Swenshuai.xi     MS_U32  u32DstAddr;
319*53ee8cc1Swenshuai.xi     MS_U32  u32BinAddr;
320*53ee8cc1Swenshuai.xi     MS_U32  u32BinSize;
321*53ee8cc1Swenshuai.xi     MS_U32  u32FrameBufAddr;
322*53ee8cc1Swenshuai.xi     MS_U32  u32VLCTableOffset;
323*53ee8cc1Swenshuai.xi } VPU_EX_VLCTblCfg;
324*53ee8cc1Swenshuai.xi 
325*53ee8cc1Swenshuai.xi /// VPU init parameters for dual decoder
326*53ee8cc1Swenshuai.xi typedef struct
327*53ee8cc1Swenshuai.xi {
328*53ee8cc1Swenshuai.xi     VPU_EX_FWCodeCfg   *pFWCodeCfg;
329*53ee8cc1Swenshuai.xi     VPU_EX_TaskInfo    *pTaskInfo;
330*53ee8cc1Swenshuai.xi     VPU_EX_VLCTblCfg   *pVLCCfg;
331*53ee8cc1Swenshuai.xi } VPU_EX_NDecInitPara;
332*53ee8cc1Swenshuai.xi 
333*53ee8cc1Swenshuai.xi typedef struct
334*53ee8cc1Swenshuai.xi {
335*53ee8cc1Swenshuai.xi     MS_U8  u8DecMod;
336*53ee8cc1Swenshuai.xi     MS_U8  u8CodecCnt;
337*53ee8cc1Swenshuai.xi     MS_U8  u8CodecType[VPU_MAX_DEC_NUM];
338*53ee8cc1Swenshuai.xi     MS_U8  u8ArgSize;
339*53ee8cc1Swenshuai.xi     MS_U32 u32Arg;
340*53ee8cc1Swenshuai.xi } VPU_EX_DecModCfg;
341*53ee8cc1Swenshuai.xi 
342*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
343*53ee8cc1Swenshuai.xi //  Function and Variable
344*53ee8cc1Swenshuai.xi //-------------------------------------------------------------------------------------------------
345*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_SetDecodeMode(VPU_EX_DecModCfg *pstCfg);
346*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_SetSingleDecodeMode(MS_BOOL bEnable);
347*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_TaskCreate(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara);
348*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_TaskDelete(MS_U32 u32Id, VPU_EX_NDecInitPara *pInitPara);
349*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_SetFWReload(MS_BOOL bReload);
350*53ee8cc1Swenshuai.xi 
351*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_LoadCode(VPU_EX_FWCodeCfg *pFWCodeCfg);
352*53ee8cc1Swenshuai.xi void        HAL_VPU_EX_InitRegBase(MS_U32 u32RegBase);
353*53ee8cc1Swenshuai.xi 
354*53ee8cc1Swenshuai.xi HAL_VPU_StreamId HAL_VPU_EX_GetFreeStream(HAL_VPU_StreamType eStreamType);
355*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_Init(VPU_EX_InitParam *InitParams);
356*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_DeInit(void);
357*53ee8cc1Swenshuai.xi void        HAL_VPU_EX_PowerCtrl(MS_BOOL bEnable);
358*53ee8cc1Swenshuai.xi void        HAL_VPU_EX_MIU_RW_Protect(MS_BOOL bEnable);
359*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_CPUSetting(MS_U32 u32StAddr);
360*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_SwRst(MS_BOOL bCheckMauIdle);
361*53ee8cc1Swenshuai.xi void        HAL_VPU_EX_SwRstRelse(void);
362*53ee8cc1Swenshuai.xi void        HAL_VPU_EX_SwRelseMAU(void);
363*53ee8cc1Swenshuai.xi MS_U32      HAL_VPU_EX_MemRead(MS_U32 u32Address);
364*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_MemWrite(MS_U32 u32Address, MS_U32 u32Value);
365*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_MBoxRdy(MS_U32 u32type);
366*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_MBoxRead(MS_U32 u32type, MS_U32 *u32Msg);
367*53ee8cc1Swenshuai.xi void        HAL_VPU_EX_MBoxClear(MS_U32 u32type);
368*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_MBoxSend(MS_U32 u32type, MS_U32 u32Msg);
369*53ee8cc1Swenshuai.xi MS_U32      HAL_VPU_EX_GetProgCnt(void);
370*53ee8cc1Swenshuai.xi MS_U8       HAL_VPU_EX_GetTaskId(MS_U32 u32Id);
371*53ee8cc1Swenshuai.xi void        HAL_VPU_EX_SetShareInfoAddr(MS_U32 u32Id, MS_U32 u32ShmAddr);
372*53ee8cc1Swenshuai.xi MS_U32      HAL_VPU_EX_GetShareInfoAddr(MS_U32 u32Id);
373*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_IsPowered(void);
374*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_IsRsted(void);
375*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_MVDInUsed(void);
376*53ee8cc1Swenshuai.xi MS_BOOL     HAL_VPU_EX_HVDInUsed(void);
377*53ee8cc1Swenshuai.xi void        HAL_VPU_EX_IQMemSetDAMode(MS_BOOL bEnable);
378*53ee8cc1Swenshuai.xi void        HAL_VPU_EX_SetDbgLevel(VPU_EX_UartLevel eLevel);
379*53ee8cc1Swenshuai.xi MS_U32      HAL_VPU_EX_GetFWVer(MS_U32 u32Id, VPU_EX_FWVerType eVerType);
380*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_Init_Share_Mem(void);
381*53ee8cc1Swenshuai.xi 
382*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_MIU1BASE(void);
383*53ee8cc1Swenshuai.xi MS_U32 HAL_VPU_EX_GetSHMAddr(void);
384*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_EnableSecurityMode(MS_BOOL enable);
385*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_REE_SetSHMBaseAddr(void);
386*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_REE_RegisterMBX(void);
387*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_CHIP_Capability(void* pHWCap);
388*53ee8cc1Swenshuai.xi 
389*53ee8cc1Swenshuai.xi #else
390*53ee8cc1Swenshuai.xi typedef struct
391*53ee8cc1Swenshuai.xi {
392*53ee8cc1Swenshuai.xi     MS_U32 Bitstream_Addr_Main;
393*53ee8cc1Swenshuai.xi     MS_U32 Bitstream_Len_Main;
394*53ee8cc1Swenshuai.xi     MS_U32 Bitstream_Addr_Sub;
395*53ee8cc1Swenshuai.xi     MS_U32 Bitstream_Len_Sub;
396*53ee8cc1Swenshuai.xi     MS_U32 MIU1_BaseAddr;
397*53ee8cc1Swenshuai.xi } VPU_EX_LOCK_DOWN_REGISTER;
398*53ee8cc1Swenshuai.xi 
399*53ee8cc1Swenshuai.xi 
400*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_LoadCodeInSecure(MS_U32 addr);
401*53ee8cc1Swenshuai.xi MS_BOOL HAL_VPU_EX_SetLockDownRegister(void* param);
402*53ee8cc1Swenshuai.xi 
403*53ee8cc1Swenshuai.xi #endif
404*53ee8cc1Swenshuai.xi 
405*53ee8cc1Swenshuai.xi #endif // _HAL_VPU_EX_H_
406*53ee8cc1Swenshuai.xi 
407