xref: /utopia/UTPA2-700.0.x/modules/vdec_lite/hal/kano/vpu_lite/controller.h (revision 53ee8cc121a030b8d368113ac3e966b4705770ef)
1*53ee8cc1Swenshuai.xi //<MStar Software>
2*53ee8cc1Swenshuai.xi //******************************************************************************
3*53ee8cc1Swenshuai.xi // MStar Software
4*53ee8cc1Swenshuai.xi // Copyright (c) 2010 - 2012 MStar Semiconductor, Inc. All rights reserved.
5*53ee8cc1Swenshuai.xi // All software, firmware and related documentation herein ("MStar Software") are
6*53ee8cc1Swenshuai.xi // intellectual property of MStar Semiconductor, Inc. ("MStar") and protected by
7*53ee8cc1Swenshuai.xi // law, including, but not limited to, copyright law and international treaties.
8*53ee8cc1Swenshuai.xi // Any use, modification, reproduction, retransmission, or republication of all
9*53ee8cc1Swenshuai.xi // or part of MStar Software is expressly prohibited, unless prior written
10*53ee8cc1Swenshuai.xi // permission has been granted by MStar.
11*53ee8cc1Swenshuai.xi //
12*53ee8cc1Swenshuai.xi // By accessing, browsing and/or using MStar Software, you acknowledge that you
13*53ee8cc1Swenshuai.xi // have read, understood, and agree, to be bound by below terms ("Terms") and to
14*53ee8cc1Swenshuai.xi // comply with all applicable laws and regulations:
15*53ee8cc1Swenshuai.xi //
16*53ee8cc1Swenshuai.xi // 1. MStar shall retain any and all right, ownership and interest to MStar
17*53ee8cc1Swenshuai.xi //    Software and any modification/derivatives thereof.
18*53ee8cc1Swenshuai.xi //    No right, ownership, or interest to MStar Software and any
19*53ee8cc1Swenshuai.xi //    modification/derivatives thereof is transferred to you under Terms.
20*53ee8cc1Swenshuai.xi //
21*53ee8cc1Swenshuai.xi // 2. You understand that MStar Software might include, incorporate or be
22*53ee8cc1Swenshuai.xi //    supplied together with third party`s software and the use of MStar
23*53ee8cc1Swenshuai.xi //    Software may require additional licenses from third parties.
24*53ee8cc1Swenshuai.xi //    Therefore, you hereby agree it is your sole responsibility to separately
25*53ee8cc1Swenshuai.xi //    obtain any and all third party right and license necessary for your use of
26*53ee8cc1Swenshuai.xi //    such third party`s software.
27*53ee8cc1Swenshuai.xi //
28*53ee8cc1Swenshuai.xi // 3. MStar Software and any modification/derivatives thereof shall be deemed as
29*53ee8cc1Swenshuai.xi //    MStar`s confidential information and you agree to keep MStar`s
30*53ee8cc1Swenshuai.xi //    confidential information in strictest confidence and not disclose to any
31*53ee8cc1Swenshuai.xi //    third party.
32*53ee8cc1Swenshuai.xi //
33*53ee8cc1Swenshuai.xi // 4. MStar Software is provided on an "AS IS" basis without warranties of any
34*53ee8cc1Swenshuai.xi //    kind. Any warranties are hereby expressly disclaimed by MStar, including
35*53ee8cc1Swenshuai.xi //    without limitation, any warranties of merchantability, non-infringement of
36*53ee8cc1Swenshuai.xi //    intellectual property rights, fitness for a particular purpose, error free
37*53ee8cc1Swenshuai.xi //    and in conformity with any international standard.  You agree to waive any
38*53ee8cc1Swenshuai.xi //    claim against MStar for any loss, damage, cost or expense that you may
39*53ee8cc1Swenshuai.xi //    incur related to your use of MStar Software.
40*53ee8cc1Swenshuai.xi //    In no event shall MStar be liable for any direct, indirect, incidental or
41*53ee8cc1Swenshuai.xi //    consequential damages, including without limitation, lost of profit or
42*53ee8cc1Swenshuai.xi //    revenues, lost or damage of data, and unauthorized system use.
43*53ee8cc1Swenshuai.xi //    You agree that this Section 4 shall still apply without being affected
44*53ee8cc1Swenshuai.xi //    even if MStar Software has been modified by MStar in accordance with your
45*53ee8cc1Swenshuai.xi //    request or instruction for your use, except otherwise agreed by both
46*53ee8cc1Swenshuai.xi //    parties in writing.
47*53ee8cc1Swenshuai.xi //
48*53ee8cc1Swenshuai.xi // 5. If requested, MStar may from time to time provide technical supports or
49*53ee8cc1Swenshuai.xi //    services in relation with MStar Software to you for your use of
50*53ee8cc1Swenshuai.xi //    MStar Software in conjunction with your or your customer`s product
51*53ee8cc1Swenshuai.xi //    ("Services").
52*53ee8cc1Swenshuai.xi //    You understand and agree that, except otherwise agreed by both parties in
53*53ee8cc1Swenshuai.xi //    writing, Services are provided on an "AS IS" basis and the warranty
54*53ee8cc1Swenshuai.xi //    disclaimer set forth in Section 4 above shall apply.
55*53ee8cc1Swenshuai.xi //
56*53ee8cc1Swenshuai.xi // 6. Nothing contained herein shall be construed as by implication, estoppels
57*53ee8cc1Swenshuai.xi //    or otherwise:
58*53ee8cc1Swenshuai.xi //    (a) conferring any license or right to use MStar name, trademark, service
59*53ee8cc1Swenshuai.xi //        mark, symbol or any other identification;
60*53ee8cc1Swenshuai.xi //    (b) obligating MStar or any of its affiliates to furnish any person,
61*53ee8cc1Swenshuai.xi //        including without limitation, you and your customers, any assistance
62*53ee8cc1Swenshuai.xi //        of any kind whatsoever, or any information; or
63*53ee8cc1Swenshuai.xi //    (c) conferring any license or right under any intellectual property right.
64*53ee8cc1Swenshuai.xi //
65*53ee8cc1Swenshuai.xi // 7. These terms shall be governed by and construed in accordance with the laws
66*53ee8cc1Swenshuai.xi //    of Taiwan, R.O.C., excluding its conflict of law rules.
67*53ee8cc1Swenshuai.xi //    Any and all dispute arising out hereof or related hereto shall be finally
68*53ee8cc1Swenshuai.xi //    settled by arbitration referred to the Chinese Arbitration Association,
69*53ee8cc1Swenshuai.xi //    Taipei in accordance with the ROC Arbitration Law and the Arbitration
70*53ee8cc1Swenshuai.xi //    Rules of the Association by three (3) arbitrators appointed in accordance
71*53ee8cc1Swenshuai.xi //    with the said Rules.
72*53ee8cc1Swenshuai.xi //    The place of arbitration shall be in Taipei, Taiwan and the language shall
73*53ee8cc1Swenshuai.xi //    be English.
74*53ee8cc1Swenshuai.xi //    The arbitration award shall be final and binding to both parties.
75*53ee8cc1Swenshuai.xi //
76*53ee8cc1Swenshuai.xi //******************************************************************************
77*53ee8cc1Swenshuai.xi //<MStar Software>
78*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
79*53ee8cc1Swenshuai.xi //
80*53ee8cc1Swenshuai.xi // Copyright (c) 2008-2009 MStar Semiconductor, Inc.
81*53ee8cc1Swenshuai.xi // All rights reserved.
82*53ee8cc1Swenshuai.xi //
83*53ee8cc1Swenshuai.xi // Unless otherwise stipulated in writing, any and all information contained
84*53ee8cc1Swenshuai.xi // herein regardless in any format shall remain the sole proprietary of
85*53ee8cc1Swenshuai.xi // MStar Semiconductor Inc. and be kept in strict confidence
86*53ee8cc1Swenshuai.xi // ("MStar Confidential Information") by the recipient.
87*53ee8cc1Swenshuai.xi // Any unauthorized act including without limitation unauthorized disclosure,
88*53ee8cc1Swenshuai.xi // copying, use, reproduction, sale, distribution, modification, disassembling,
89*53ee8cc1Swenshuai.xi // reverse engineering and compiling of the contents of MStar Confidential
90*53ee8cc1Swenshuai.xi // Information is unlawful and strictly prohibited. MStar hereby reserves the
91*53ee8cc1Swenshuai.xi // rights to any and all damages, losses, costs and expenses resulting therefrom.
92*53ee8cc1Swenshuai.xi //
93*53ee8cc1Swenshuai.xi ////////////////////////////////////////////////////////////////////////////////
94*53ee8cc1Swenshuai.xi 
95*53ee8cc1Swenshuai.xi #ifndef _CONTROL_H_
96*53ee8cc1Swenshuai.xi #define _CONTROL_H_
97*53ee8cc1Swenshuai.xi 
98*53ee8cc1Swenshuai.xi extern void CTL_main( void *pvParameters );
99*53ee8cc1Swenshuai.xi extern void CTL_Init(void);
100*53ee8cc1Swenshuai.xi extern void CTL_Deinit(void);
101*53ee8cc1Swenshuai.xi 
102*53ee8cc1Swenshuai.xi #define CTL_VERSION         0x17030909
103*53ee8cc1Swenshuai.xi #define CTL_INFO_ADDR         0x0
104*53ee8cc1Swenshuai.xi 
105*53ee8cc1Swenshuai.xi // _ctl_info statue
106*53ee8cc1Swenshuai.xi #define CTL_STU_NONE         0
107*53ee8cc1Swenshuai.xi #define CTL_STU_INIT         1
108*53ee8cc1Swenshuai.xi #define CTL_STU_TASK         2
109*53ee8cc1Swenshuai.xi 
110*53ee8cc1Swenshuai.xi // _ctl_info task_statue[x]
111*53ee8cc1Swenshuai.xi #define CTL_TASK_NONE       0
112*53ee8cc1Swenshuai.xi #define CTL_TASK_CREATE     1  // task has already created by controller
113*53ee8cc1Swenshuai.xi #define CTL_TASK_CMDRDY     2  // task has already inited and ready to get command
114*53ee8cc1Swenshuai.xi #define CTL_TASK_TO_BE_DELETED      3  // task is going to be deteled
115*53ee8cc1Swenshuai.xi #define CTL_TASK_CMD                4
116*53ee8cc1Swenshuai.xi 
117*53ee8cc1Swenshuai.xi #define VDEC_TAG  0xFE
118*53ee8cc1Swenshuai.xi #define MVD_DECODER 1
119*53ee8cc1Swenshuai.xi #define HVD_DECODER 2
120*53ee8cc1Swenshuai.xi 
121*53ee8cc1Swenshuai.xi 
122*53ee8cc1Swenshuai.xi // _ctl_info task_mode
123*53ee8cc1Swenshuai.xi #define CTL_MODE_NORMAL                0
124*53ee8cc1Swenshuai.xi #define CTL_MODE_3DWMV                 1  // 3d wmv
125*53ee8cc1Swenshuai.xi #define CTL_MODE_3DTV                  2  // mpeg2+h.264
126*53ee8cc1Swenshuai.xi #define CTL_MODE_3DTV_PROG             3  // Korea 3DTV forced progressive mode
127*53ee8cc1Swenshuai.xi #define CTL_MODE_ONE_STC               4  // only one STC, sub view sync main stc
128*53ee8cc1Swenshuai.xi #define CTL_MODE_SWITCH_STC            5  // switch target STC , main view sync sub stc and  sub view sync main stc
129*53ee8cc1Swenshuai.xi #define CTL_MODE_3DTV_TWO_PITCH        6  //Korea 3DTV, 2nd pitch enabled for 3DLR
130*53ee8cc1Swenshuai.xi #define CTL_MODE_3DTV_PROG_TWO_PITCH   7  // Korea 3DTV PROG, 2nd pitch enabled for 3DLR
131*53ee8cc1Swenshuai.xi #define CTL_MODE_SEC_MCU               8
132*53ee8cc1Swenshuai.xi 
133*53ee8cc1Swenshuai.xi #define MAX_TASKS 16 // max tasks number
134*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_TASK_NUM 4
135*53ee8cc1Swenshuai.xi 
136*53ee8cc1Swenshuai.xi #define VDEC_FW31
137*53ee8cc1Swenshuai.xi #define VDEC_FW31_HVD_NONAUTO_BBU
138*53ee8cc1Swenshuai.xi 
139*53ee8cc1Swenshuai.xi #ifdef LIGHTWEIGHT //FW31_1.8M
140*53ee8cc1Swenshuai.xi #define COMMON_AREA_START 0xB0000
141*53ee8cc1Swenshuai.xi #define HEAP_START        0xE0000
142*53ee8cc1Swenshuai.xi #else
143*53ee8cc1Swenshuai.xi #if defined(SUPPORT_EVD) && (SUPPORT_EVD==1)
144*53ee8cc1Swenshuai.xi #define COMMON_AREA_START 0xF0000
145*53ee8cc1Swenshuai.xi #define HEAP_START       0x130000
146*53ee8cc1Swenshuai.xi #else
147*53ee8cc1Swenshuai.xi #define COMMON_AREA_START 0x90000
148*53ee8cc1Swenshuai.xi #define HEAP_START        0xC0000
149*53ee8cc1Swenshuai.xi #endif
150*53ee8cc1Swenshuai.xi #endif
151*53ee8cc1Swenshuai.xi 
152*53ee8cc1Swenshuai.xi #define INSIDE_SHM_SIZE  0x200
153*53ee8cc1Swenshuai.xi #define INSIDE_SHM_START (COMMON_AREA_START-INSIDE_SHM_SIZE)
154*53ee8cc1Swenshuai.xi //#define SW_MFC_DEC   // use S/W MFCodec to decode if defined. Otherwise calculate the MD5 of mfcoded rec data.
155*53ee8cc1Swenshuai.xi 
156*53ee8cc1Swenshuai.xi typedef enum
157*53ee8cc1Swenshuai.xi {
158*53ee8cc1Swenshuai.xi     E_CTL_IQMEM_INIT_NONE = 0,
159*53ee8cc1Swenshuai.xi     E_CTL_IQMEM_INIT_LOADING,   //HK -> FW
160*53ee8cc1Swenshuai.xi     E_CTL_IQMEM_INIT_LOADED,    //FW -> HK
161*53ee8cc1Swenshuai.xi     E_CTL_IQMEM_INIT_FINISH     //HK -> FW
162*53ee8cc1Swenshuai.xi } CTL_IQMEM_INIT_STATUS;
163*53ee8cc1Swenshuai.xi 
164*53ee8cc1Swenshuai.xi typedef enum
165*53ee8cc1Swenshuai.xi {
166*53ee8cc1Swenshuai.xi     E_CTL_DISPLAY_PATH_MVOP_0 = 0,
167*53ee8cc1Swenshuai.xi     E_CTL_DISPLAY_PATH_MVOP_1,
168*53ee8cc1Swenshuai.xi     E_CTL_DISPLAY_PATH_MVOP_MAX,
169*53ee8cc1Swenshuai.xi     E_CTL_DISPLAY_PATH_NONE = 0xff, //display by DIP
170*53ee8cc1Swenshuai.xi } CTL_DISPLAY_PATH;
171*53ee8cc1Swenshuai.xi 
172*53ee8cc1Swenshuai.xi typedef enum
173*53ee8cc1Swenshuai.xi {
174*53ee8cc1Swenshuai.xi     E_CTL_INPUT_TSP_0    = 0,
175*53ee8cc1Swenshuai.xi     E_CTL_INPUT_TSP_1    = 1,
176*53ee8cc1Swenshuai.xi     E_CTL_INPUT_TSP_2    = 2,
177*53ee8cc1Swenshuai.xi     E_CTL_INPUT_TSP_3    = 3,
178*53ee8cc1Swenshuai.xi     E_CTL_INPUT_TSP_MAX  = 4,
179*53ee8cc1Swenshuai.xi     E_CTL_INPUT_TSP_NONE = 0xFF,
180*53ee8cc1Swenshuai.xi } CTL_INPUT_TSP;
181*53ee8cc1Swenshuai.xi 
182*53ee8cc1Swenshuai.xi typedef enum
183*53ee8cc1Swenshuai.xi {
184*53ee8cc1Swenshuai.xi     E_CTL_HDMI_POLICY_NONE = 0,
185*53ee8cc1Swenshuai.xi     E_CTL_HDMI_POLICY_BLUESCREEN = 1,
186*53ee8cc1Swenshuai.xi     E_CTL_HDMI_POLICY_SD    = 2,
187*53ee8cc1Swenshuai.xi     E_CTL_HDMI_POLICY_HD  = 3,
188*53ee8cc1Swenshuai.xi     E_CTL_HDMI_POLICY_FHD    = 4,
189*53ee8cc1Swenshuai.xi     E_CTL_HDMI_POLICY_4K    = 5,
190*53ee8cc1Swenshuai.xi } CTL_HDMI_POLICY;
191*53ee8cc1Swenshuai.xi 
192*53ee8cc1Swenshuai.xi 
193*53ee8cc1Swenshuai.xi 
194*53ee8cc1Swenshuai.xi #if 1
195*53ee8cc1Swenshuai.xi /*
196*53ee8cc1Swenshuai.xi     == Common Area Layout ==
197*53ee8cc1Swenshuai.xi 
198*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x0
199*53ee8cc1Swenshuai.xi     | HVD_BBU_TBL_SIZE * 4              |
200*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x4000
201*53ee8cc1Swenshuai.xi     | EVD_BBU_TBL_SIZE * 4              |
202*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x8000
203*53ee8cc1Swenshuai.xi     | VP8_BBU_TBL_SIZE * 2              |
204*53ee8cc1Swenshuai.xi     +-----------------------------------+   0xA000
205*53ee8cc1Swenshuai.xi     | MVD_SLQ_TBL_SIZE * 4              |
206*53ee8cc1Swenshuai.xi     +-----------------------------------+   0xC000
207*53ee8cc1Swenshuai.xi     | VSyncBridge structure * 2         |
208*53ee8cc1Swenshuai.xi     | ds_xc_data_structure (old usage)  |
209*53ee8cc1Swenshuai.xi     +-----------------------------------+   0xC800
210*53ee8cc1Swenshuai.xi     | VSyncBridgeExt structure * 2      |
211*53ee8cc1Swenshuai.xi     +-----------------------------------+   0xD000
212*53ee8cc1Swenshuai.xi     | VSyncBridge structure * 2         |
213*53ee8cc1Swenshuai.xi     +-----------------------------------+   0xD800
214*53ee8cc1Swenshuai.xi     | VSyncBridgeExt structure * 2      |
215*53ee8cc1Swenshuai.xi     +-----------------------------------+   0xE000
216*53ee8cc1Swenshuai.xi     | DS IP OP Page                     |
217*53ee8cc1Swenshuai.xi     +-----------------------------------+   0xFF00
218*53ee8cc1Swenshuai.xi     | DS Scaler Info                    |
219*53ee8cc1Swenshuai.xi     +-----------------------------------+  0x10000
220*53ee8cc1Swenshuai.xi 
221*53ee8cc1Swenshuai.xi */
222*53ee8cc1Swenshuai.xi 
223*53ee8cc1Swenshuai.xi #define HVD_BBU_TBL_SIZE       0x1000
224*53ee8cc1Swenshuai.xi #define EVD_BBU_TBL_SIZE       0x1000
225*53ee8cc1Swenshuai.xi #define VP8_BBU_TBL_SIZE       0x1000
226*53ee8cc1Swenshuai.xi #define MVD_SLQ_TBL_SIZE        0x800
227*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_INFO_SIZE  0x400
228*53ee8cc1Swenshuai.xi 
229*53ee8cc1Swenshuai.xi #define HVD_BBU_TBL_OFFSET               0x0
230*53ee8cc1Swenshuai.xi #define EVD_BBU_TBL_OFFSET            0x4000
231*53ee8cc1Swenshuai.xi #define VP8_BBU_TBL_OFFSET            0x8000
232*53ee8cc1Swenshuai.xi #define MVD_SLQ_TBL_OFFSET            0xA000
233*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_OFFSET           0xC000  // 2 * sizeof(MCU_DISPQ_INFO) + sizeof(ds_xc_data_structure)
234*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_EXT_OFFSET       0xC800  // 2 * sizeof(MCU_DISPQ_INFO_EXT)
235*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_NWAY_OFFSET      0xD000  // 2 MCU_DISPQ_INFO, each occupy 0x400
236*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_EXT_NWAY_OFFSET  0xD800  // 2 MCU_DISPQ_INFO_EXT, each occupy 0x400
237*53ee8cc1Swenshuai.xi #define DS_IPOP_PAGE_OFFSET           0xE000
238*53ee8cc1Swenshuai.xi #define DS_SCALER_INFO_OFFSET         0xFF00  //0x10F00
239*53ee8cc1Swenshuai.xi #else
240*53ee8cc1Swenshuai.xi /*
241*53ee8cc1Swenshuai.xi     == Common Area Layout ==
242*53ee8cc1Swenshuai.xi 
243*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x0
244*53ee8cc1Swenshuai.xi     | HVD_BBU_TBL_SIZE * 4              |
245*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x4000
246*53ee8cc1Swenshuai.xi     | EVD_BBU_TBL_SIZE * 4              |
247*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x5000
248*53ee8cc1Swenshuai.xi     | VP8_BBU_TBL_SIZE * 2              |
249*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x5800
250*53ee8cc1Swenshuai.xi     | MVD_SLQ_TBL_SIZE * 4              |
251*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x6000
252*53ee8cc1Swenshuai.xi     | VSyncBridge structure * 2         |
253*53ee8cc1Swenshuai.xi     | ds_xc_data_structure (old usage)  |
254*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x6800
255*53ee8cc1Swenshuai.xi     | VSyncBridgeExt structure * 2      |
256*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x7000
257*53ee8cc1Swenshuai.xi     | VSyncBridge structure * 2         |
258*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x7800
259*53ee8cc1Swenshuai.xi     | VSyncBridgeExt structure * 2      |
260*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x8000
261*53ee8cc1Swenshuai.xi     | DS IP OP Page                     |
262*53ee8cc1Swenshuai.xi     +-----------------------------------+   0x9F00
263*53ee8cc1Swenshuai.xi     | DS Scaler Info                    |
264*53ee8cc1Swenshuai.xi     +-----------------------------------+   0xA000
265*53ee8cc1Swenshuai.xi 
266*53ee8cc1Swenshuai.xi */
267*53ee8cc1Swenshuai.xi 
268*53ee8cc1Swenshuai.xi #define HVD_BBU_TBL_SIZE       0x1000
269*53ee8cc1Swenshuai.xi #define EVD_BBU_TBL_SIZE        0x400
270*53ee8cc1Swenshuai.xi #define VP8_BBU_TBL_SIZE        0x400
271*53ee8cc1Swenshuai.xi #define MVD_SLQ_TBL_SIZE        0x200
272*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_INFO_SIZE  0x400
273*53ee8cc1Swenshuai.xi 
274*53ee8cc1Swenshuai.xi #define HVD_BBU_TBL_OFFSET               0x0
275*53ee8cc1Swenshuai.xi #define EVD_BBU_TBL_OFFSET            0x4000
276*53ee8cc1Swenshuai.xi #define VP8_BBU_TBL_OFFSET            0x5000
277*53ee8cc1Swenshuai.xi #define MVD_SLQ_TBL_OFFSET            0x5800
278*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_OFFSET           0x6000
279*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_EXT_OFFSET       0x6800
280*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_NWAY_OFFSET      0x7000
281*53ee8cc1Swenshuai.xi #define VSYNC_BRIDGE_EXT_NWAY_OFFSET  0x7800
282*53ee8cc1Swenshuai.xi #define DS_IPOP_PAGE_OFFSET           0x8000
283*53ee8cc1Swenshuai.xi #define DS_SCALER_INFO_OFFSET         0x9F00
284*53ee8cc1Swenshuai.xi #endif
285*53ee8cc1Swenshuai.xi 
286*53ee8cc1Swenshuai.xi #define COMMON_AREA_SIZE 0x10000
287*53ee8cc1Swenshuai.xi #define FW_TASK_SIZE    0x100000
288*53ee8cc1Swenshuai.xi 
289*53ee8cc1Swenshuai.xi #if defined(SUPPORT_VDEC_STR)
290*53ee8cc1Swenshuai.xi /*
291*53ee8cc1Swenshuai.xi     | STR_FLAG : 16byte | CTL_CMD : 15 set | MAIN_CMD : 120 set | SUB_CMD : 120 set |
292*53ee8cc1Swenshuai.xi 
293*53ee8cc1Swenshuai.xi     1 set = 16 byte
294*53ee8cc1Swenshuai.xi     total str buffer ~ 4k
295*53ee8cc1Swenshuai.xi */
296*53ee8cc1Swenshuai.xi 
297*53ee8cc1Swenshuai.xi #define VDEC_STR_ALIGN  16
298*53ee8cc1Swenshuai.xi #define VDEC_STR_CTL_CMD_RESERVERD  8
299*53ee8cc1Swenshuai.xi #define VDEC_STR_CMD_RESERVERD 120
300*53ee8cc1Swenshuai.xi 
301*53ee8cc1Swenshuai.xi #if 0
302*53ee8cc1Swenshuai.xi #define VDEC_STR_BUFFER_START      0x2B0000
303*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_CTL_CMD_BUF  (VDEC_STR_BUFFER_START + VDEC_STR_ALIGN)
304*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_CTL_CMD_BUF   (VDEC_STR_MAIN_CTL_CMD_BUF + (VDEC_STR_ALIGN * VDEC_STR_CTL_CMD_RESERVERD))
305*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_CMD_BUF      (VDEC_STR_SUB_CTL_CMD_BUF  + (VDEC_STR_ALIGN * VDEC_STR_CTL_CMD_RESERVERD))
306*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_CMD_BUF      (VDEC_STR_MAIN_CMD_BUF + (VDEC_STR_ALIGN * VDEC_STR_CMD_RESERVERD))
307*53ee8cc1Swenshuai.xi 
308*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_WORK         VDEC_STR_BUFFER_START
309*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_WORK          VDEC_STR_BUFFER_START+0x1
310*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_RESUME       VDEC_STR_BUFFER_START+0x2
311*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_RESUME        VDEC_STR_BUFFER_START+0x3
312*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_CTL_CMD_COUNT    VDEC_STR_BUFFER_START+0x4
313*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_CTL_CMD_COUNT     VDEC_STR_BUFFER_START+0x5
314*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_CMD_COUNT        VDEC_STR_BUFFER_START+0x6
315*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_CMD_COUNT         VDEC_STR_BUFFER_START+0x8  //0x7 for VDEC_UNMUTE_BYTE
316*53ee8cc1Swenshuai.xi #else
317*53ee8cc1Swenshuai.xi 
318*53ee8cc1Swenshuai.xi #define VDEC_STR_BUFFER_DUAL_OFFSET     0x2B0000
319*53ee8cc1Swenshuai.xi #define VDEC_STR_BUFFER_SINGLE_OFFSET     0x1D0000
320*53ee8cc1Swenshuai.xi 
321*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_CTL_CMD_OFFSET  (VDEC_STR_ALIGN)
322*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_CTL_CMD_OFFSET   (VDEC_STR_MAIN_CTL_CMD_OFFSET + (VDEC_STR_ALIGN * VDEC_STR_CTL_CMD_RESERVERD))
323*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_CMD_OFFSET      (VDEC_STR_SUB_CTL_CMD_OFFSET  + (VDEC_STR_ALIGN * VDEC_STR_CTL_CMD_RESERVERD))
324*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_CMD_OFFSET      (VDEC_STR_MAIN_CMD_OFFSET + (VDEC_STR_ALIGN * VDEC_STR_CMD_RESERVERD))
325*53ee8cc1Swenshuai.xi 
326*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_WORK_OFFSET         0x0
327*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_WORK_OFFSET          0x1
328*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_RESUME_OFFSET       0x2
329*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_RESUME_OFFSET        0x3
330*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_CTL_CMD_COUNT_OFFSET    0x4
331*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_CTL_CMD_COUNT_OFFSET     0x5
332*53ee8cc1Swenshuai.xi #define VDEC_STR_MAIN_CMD_COUNT_OFFSET        0x6
333*53ee8cc1Swenshuai.xi #define VDEC_STR_SUB_CMD_COUNT_OFFSET         0x8  //0x7 for VDEC_UNMUTE_BYTE
334*53ee8cc1Swenshuai.xi 
335*53ee8cc1Swenshuai.xi #endif
336*53ee8cc1Swenshuai.xi 
337*53ee8cc1Swenshuai.xi 
338*53ee8cc1Swenshuai.xi 
339*53ee8cc1Swenshuai.xi #define VDEC_STR_CMD     4
340*53ee8cc1Swenshuai.xi #define VDEC_STR_ARG0    8
341*53ee8cc1Swenshuai.xi #define VDEC_STR_ARG1    9
342*53ee8cc1Swenshuai.xi #define VDEC_STR_ARG2    10
343*53ee8cc1Swenshuai.xi #define VDEC_STR_ARG3    11
344*53ee8cc1Swenshuai.xi #define VDEC_STR_ARG4    12
345*53ee8cc1Swenshuai.xi #define VDEC_STR_ARG5    13
346*53ee8cc1Swenshuai.xi 
347*53ee8cc1Swenshuai.xi #define VDEC_STR_MVD 1
348*53ee8cc1Swenshuai.xi #define VDEC_STR_HVD 2
349*53ee8cc1Swenshuai.xi 
350*53ee8cc1Swenshuai.xi #define VDEC_UNMUTE_BYTE  7
351*53ee8cc1Swenshuai.xi 
352*53ee8cc1Swenshuai.xi #endif
353*53ee8cc1Swenshuai.xi /* Structure definition */
354*53ee8cc1Swenshuai.xi struct _ctl_info {
355*53ee8cc1Swenshuai.xi     const unsigned int readonly[4];        // CTL_INFO_ADDR + 0x00 read only for tag.
356*53ee8cc1Swenshuai.xi     unsigned int vpu_clk;                  // CTL_INFO_ADDR + 0x10 reserved for driver to fw message.(VDEC CPU clock)
357*53ee8cc1Swenshuai.xi     unsigned int ctl_interface;            // CTL_INFO_ADDR + 0x14 driver interface(read only)
358*53ee8cc1Swenshuai.xi     unsigned int verion;                   // CTL_INFO_ADDR + 0x18
359*53ee8cc1Swenshuai.xi     unsigned int statue;                   // CTL_INFO_ADDR + 0x1C
360*53ee8cc1Swenshuai.xi     unsigned int last_ctl_cmd;             // CTL_INFO_ADDR + 0x20
361*53ee8cc1Swenshuai.xi     unsigned int last_ctl_arg;             // CTL_INFO_ADDR + 0x24
362*53ee8cc1Swenshuai.xi     unsigned short task_single;            // CTL_INFO_ADDR + 0x28
363*53ee8cc1Swenshuai.xi     unsigned short burst_mode;             // CTL_INFO_ADDR + 0x2A 0:normal 1:burst cmd
364*53ee8cc1Swenshuai.xi     unsigned char task_hvd;                // CTL_INFO_ADDR + 0x2C
365*53ee8cc1Swenshuai.xi     unsigned char task_mvd;                // CTL_INFO_ADDR + 0x2D
366*53ee8cc1Swenshuai.xi     unsigned char task_evd;                // CTL_INFO_ADDR + 0x2E
367*53ee8cc1Swenshuai.xi     unsigned char u8TaskFeature;           // CTL_INFO_ADDR + 0x2F
368*53ee8cc1Swenshuai.xi 
369*53ee8cc1Swenshuai.xi     unsigned char task_statue[MAX_TASKS];  // CTL_INFO_ADDR + 0x30 fixed to 4 elements for alignment
370*53ee8cc1Swenshuai.xi     unsigned char task_mode[MAX_TASKS];    // CTL_INFO_ADDR + 0x40 0:normal 1:3d WMV 2:korea 3d TV
371*53ee8cc1Swenshuai.xi     unsigned int u32TaskShareInfoAddr[MAX_TASKS]; // CTL_INFO_ADDR + 0x50 offset from FW beginning
372*53ee8cc1Swenshuai.xi 
373*53ee8cc1Swenshuai.xi     unsigned int u32CommonAreaAddr;        // CTL_INFO_ADDR + 0x90
374*53ee8cc1Swenshuai.xi 
375*53ee8cc1Swenshuai.xi     unsigned int FB_ADDRESS;               // CTL_INFO_ADDR + 0x94 , this value is offset of miu, unit is byte
376*53ee8cc1Swenshuai.xi     unsigned int FB_Total_SIZE;            // CTL_INFO_ADDR + 0x98 , unit is byte
377*53ee8cc1Swenshuai.xi     unsigned int FB_Used_SIZE;             // CTL_INFO_ADDR + 0x9C , unit is byte
378*53ee8cc1Swenshuai.xi     unsigned int u32FrameBufAddr;          // CTL_INFO_ADDR + 0xA0 frame buffer base address
379*53ee8cc1Swenshuai.xi     unsigned int u32FrameBufSize;          // CTL_INFO_ADDR + 0xA4 frame buffer size for all tasks
380*53ee8cc1Swenshuai.xi     unsigned char u8FrameBufSegment;       // CTL_INFO_ADDR + 0xA8 select one enumeration from Split_FB
381*53ee8cc1Swenshuai.xi     unsigned char bFrameBufUsed[4];        // CTL_INFO_ADDR + 0xA9 record if each segment is used.
382*53ee8cc1Swenshuai.xi     unsigned char u8UseIMITaskId;          // CTL_INFO_ADDR + 0xAD indicate which task is using IMI
383*53ee8cc1Swenshuai.xi     unsigned char u8HicodecType;           // CTL_INFO_ADDR + 0xAE Kano, 0:Hicodec 1:Hicodec_Lite
384*53ee8cc1Swenshuai.xi     unsigned char bEnableHvdNonAutoBBU;    // CTL_INFO_ADDR + 0xAF
385*53ee8cc1Swenshuai.xi     unsigned int  u32DolbyVisionXCShmAddr; // CTL_INFO_ADDR + 0xB0 record the dolby vision XC share memory address for transfer DM/composer
386*53ee8cc1Swenshuai.xi     unsigned int  u32Reserved;             // CTL_INFO_ADDR + 0xB4
387*53ee8cc1Swenshuai.xi     unsigned char u8STCIndex[MAX_TASKS];   // CTL_INFO_ADDR + 0xB8
388*53ee8cc1Swenshuai.xi     volatile unsigned char u8IQmemCtrl;    // CTL_INFO_ADDR + 0xC8
389*53ee8cc1Swenshuai.xi     unsigned char bIsIQMEMSupport;         // CTL_INFO_ADDR + 0xC9
390*53ee8cc1Swenshuai.xi     unsigned char bIQmemEnableIfSupport;   // CTL_INFO_ADDR + 0xCA
391*53ee8cc1Swenshuai.xi     unsigned char bReserved;               // CTL_INFO_ADDR + 0xCB
392*53ee8cc1Swenshuai.xi #if defined(SUPPORT_VDEC_STR)
393*53ee8cc1Swenshuai.xi     unsigned int  u32StrAddrOffset;        // CTL_INFO_ADDR + 0xCC
394*53ee8cc1Swenshuai.xi #endif
395*53ee8cc1Swenshuai.xi } ;
396*53ee8cc1Swenshuai.xi 
397*53ee8cc1Swenshuai.xi #define INVALID_ADDR_U32 0xFFFFFFFF
398*53ee8cc1Swenshuai.xi 
399*53ee8cc1Swenshuai.xi #define VDEC_SHARE_MEM_MASK  0x0FFFFFFF
400*53ee8cc1Swenshuai.xi #define VDEC_BBU_ID_MASK     0xF0000000
401*53ee8cc1Swenshuai.xi #define VDEC_BBU_ID_SHIFT            28
402*53ee8cc1Swenshuai.xi 
403*53ee8cc1Swenshuai.xi #define MAX_VDEC_VBBU_ENTRY_COUNT 254
404*53ee8cc1Swenshuai.xi 
405*53ee8cc1Swenshuai.xi typedef struct
406*53ee8cc1Swenshuai.xi {
407*53ee8cc1Swenshuai.xi     unsigned int u32Offset;             ///< Packet offset from bitstream buffer base address. unit: byte.
408*53ee8cc1Swenshuai.xi     unsigned int u32Length;             ///< Packet size. unit: byte. ==> Move _VDEC_EX_ReparseVP8Packet to FW
409*53ee8cc1Swenshuai.xi     unsigned long long u64TimeStamp;    ///< Packet time stamp.
410*53ee8cc1Swenshuai.xi     unsigned int u32ID_L;               ///< Packet ID low part.
411*53ee8cc1Swenshuai.xi     unsigned int u32ID_H;               ///< Packet ID high part.
412*53ee8cc1Swenshuai.xi     unsigned char u8Version;            ///< 0 means u32Offset is the offset of ES buffer
413*53ee8cc1Swenshuai.xi                                         ///< 1 means u32Offset is used as esHandleID
414*53ee8cc1Swenshuai.xi     unsigned char u8Reserved[7];        ///< Revserved space and for 16-byte alignment
415*53ee8cc1Swenshuai.xi } VDEC_VBBU_Entry;
416*53ee8cc1Swenshuai.xi 
417*53ee8cc1Swenshuai.xi typedef struct
418*53ee8cc1Swenshuai.xi {
419*53ee8cc1Swenshuai.xi     unsigned int u32WrPtr;
420*53ee8cc1Swenshuai.xi     unsigned int u32RdPtr;
421*53ee8cc1Swenshuai.xi     unsigned char u8Reserved[8];
422*53ee8cc1Swenshuai.xi     VDEC_VBBU_Entry stEntry[MAX_VDEC_VBBU_ENTRY_COUNT + 1];
423*53ee8cc1Swenshuai.xi } VDEC_VBBU;
424*53ee8cc1Swenshuai.xi 
425*53ee8cc1Swenshuai.xi typedef struct
426*53ee8cc1Swenshuai.xi {
427*53ee8cc1Swenshuai.xi     unsigned int u32Offset;             ///< Packet offset from bitstream buffer base address. unit: byte.
428*53ee8cc1Swenshuai.xi     unsigned int u32Length;             ///< Packet size. unit: byte.
429*53ee8cc1Swenshuai.xi } VDEC_ESMap_Entry;
430*53ee8cc1Swenshuai.xi 
431*53ee8cc1Swenshuai.xi typedef struct
432*53ee8cc1Swenshuai.xi {
433*53ee8cc1Swenshuai.xi     unsigned int u32WrPtr;
434*53ee8cc1Swenshuai.xi     unsigned int u32RdPtr;
435*53ee8cc1Swenshuai.xi     VDEC_ESMap_Entry stEntry[MAX_VDEC_VBBU_ENTRY_COUNT + 1];
436*53ee8cc1Swenshuai.xi } VDEC_ESMap_Table;
437*53ee8cc1Swenshuai.xi 
438*53ee8cc1Swenshuai.xi typedef struct
439*53ee8cc1Swenshuai.xi {
440*53ee8cc1Swenshuai.xi     unsigned int u32HVD_PENDING_RELEASE_ST_ADDR;//[0][0]:0x0D98 [0][1]:0x0DA4 [1][0]:0x0DB0 [1][1]:0x0DBC
441*53ee8cc1Swenshuai.xi     unsigned int u32HVD_PENDING_RELEASE_SIZE;   //[0][0]:0x0D9C [0][1]:0x0DA8 [1][0]:0x0DB4 [1][1]:0x0DC0
442*53ee8cc1Swenshuai.xi     unsigned int u32HVD_COLLISION_NUM;          //[0][0]:0x0DA0 [0][1]:0x0DAC [1][0]:0x0DB8 [1][1]:0x0DC4
443*53ee8cc1Swenshuai.xi } PENDING_RELEASE_QUEUE;
444*53ee8cc1Swenshuai.xi 
445*53ee8cc1Swenshuai.xi typedef struct
446*53ee8cc1Swenshuai.xi {
447*53ee8cc1Swenshuai.xi     unsigned int u32HVD_DISPCMDQ_DRAM_ST_ADDR;//0x0FA8 // for VDEC3 display command queue usage
448*53ee8cc1Swenshuai.xi     unsigned int u32HVD_STREAM_DISPCMDQ_RD;   //0x0FAC // stream display command queue read ptr for VDEC3 display command queue usage
449*53ee8cc1Swenshuai.xi     unsigned int u32HVD_STREAM_DISPCMDQ_WD;   //0x0FB0 // stream display command queue write ptr for VDEC3 display command queue usage
450*53ee8cc1Swenshuai.xi     unsigned int u32HVD_CMDQ_DRAM_ST_ADDR;    //0x0FB4 // for VDEC3 dram command queue usage
451*53ee8cc1Swenshuai.xi     unsigned int u32HVD_STREAM_CMDQ_RD;       //0x0FB8 // stream command queue read ptr for VDEC3 dram command queue usage
452*53ee8cc1Swenshuai.xi     unsigned int u32HVD_STREAM_CMDQ_WD;       //0x0FBC // stream command queue write ptr for VDEC3 dram command queue usage
453*53ee8cc1Swenshuai.xi } CMD_QUEUE;
454*53ee8cc1Swenshuai.xi 
455*53ee8cc1Swenshuai.xi typedef struct
456*53ee8cc1Swenshuai.xi {
457*53ee8cc1Swenshuai.xi     unsigned int u32FrameBufAddr;  // For main Frame Buffer
458*53ee8cc1Swenshuai.xi     unsigned int u32FrameBufSize;  // For main Frame Buffer
459*53ee8cc1Swenshuai.xi     unsigned int u32FrameBuf2Addr;  // For Balance Frame Buffer
460*53ee8cc1Swenshuai.xi     unsigned int u32FrameBuf2Size;  // For Balance Frame Buffer
461*53ee8cc1Swenshuai.xi     unsigned char u8FrameBufMiuSel;  // For main Frame Buffer
462*53ee8cc1Swenshuai.xi     unsigned char u8FrameBuf2MiuSel;  // For Balance Frame Buffer
463*53ee8cc1Swenshuai.xi     unsigned short u16Reserved;  // Reserved for frame buffer address over 4G
464*53ee8cc1Swenshuai.xi } VDEC_INSIDE_FRM_BUF_INFO;
465*53ee8cc1Swenshuai.xi 
466*53ee8cc1Swenshuai.xi typedef struct
467*53ee8cc1Swenshuai.xi {
468*53ee8cc1Swenshuai.xi     unsigned char u8code[16];//for magic number
469*53ee8cc1Swenshuai.xi     unsigned char u8MaxTaskNum; // current==2
470*53ee8cc1Swenshuai.xi     unsigned char u8Resv[1];
471*53ee8cc1Swenshuai.xi     unsigned char u8HDMIPolicyVer;  /// HDMI policy version info
472*53ee8cc1Swenshuai.xi     unsigned char u8HDMIPolicyCnt;  /// HDMI policy update count
473*53ee8cc1Swenshuai.xi //   32        24        16       8         0
474*53ee8cc1Swenshuai.xi //    +-----+-----+-----+-----+
475*53ee8cc1Swenshuai.xi //    |8bits|8bits|8bits|8bits|
476*53ee8cc1Swenshuai.xi //    +-----+-----+-----+-----+
477*53ee8cc1Swenshuai.xi //    |  4K | FHD |  HD | SD  |
478*53ee8cc1Swenshuai.xi //    +-----+-----+-----+-----+
479*53ee8cc1Swenshuai.xi     unsigned int u32HDMIPolicyInfo; /// HDMI policy infomation
480*53ee8cc1Swenshuai.xi     unsigned int u32Resv[31];
481*53ee8cc1Swenshuai.xi     VDEC_INSIDE_FRM_BUF_INFO stINSIDE_SHM[2];
482*53ee8cc1Swenshuai.xi } VDEC_INSIDE_SHM;
483*53ee8cc1Swenshuai.xi 
484*53ee8cc1Swenshuai.xi extern struct _ctl_info *g_ctl_ptr;
485*53ee8cc1Swenshuai.xi extern unsigned char Wakeup_Controller(unsigned char ISR);
486*53ee8cc1Swenshuai.xi extern unsigned char CTL_burst_cmd(unsigned int cmd, unsigned int arg);
487*53ee8cc1Swenshuai.xi 
488*53ee8cc1Swenshuai.xi #if defined(_WIN32) || defined(_LINUX_X64_)
489*53ee8cc1Swenshuai.xi extern volatile char g_ctl_Version[];
490*53ee8cc1Swenshuai.xi #else
491*53ee8cc1Swenshuai.xi extern volatile char g_ctl_Version[] __attribute__ ((section(".tail_version"), aligned(16)));
492*53ee8cc1Swenshuai.xi #endif
493*53ee8cc1Swenshuai.xi 
494*53ee8cc1Swenshuai.xi 
495*53ee8cc1Swenshuai.xi #if defined(_WIN32) || defined(_LINUX_X64_)
496*53ee8cc1Swenshuai.xi void CTL_lock(void);
497*53ee8cc1Swenshuai.xi void CTL_unlock(void);
498*53ee8cc1Swenshuai.xi int CTL_Set_DRV_Cmd(unsigned char id, unsigned int cmd, unsigned int arg);
499*53ee8cc1Swenshuai.xi char *CTL_get_mem_pool_ptr(void);
500*53ee8cc1Swenshuai.xi #endif
501*53ee8cc1Swenshuai.xi 
502*53ee8cc1Swenshuai.xi #endif // _CONTROL_H_
503*53ee8cc1Swenshuai.xi 
504